blob: 1d440e7e0344f1a47e72fbe1dc985fd19bfda2fe [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300112static void intel_crtc_enable_planes(struct drm_crtc *crtc);
113static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100114
Dave Airlie0e32b392014-05-02 14:02:48 +1000115static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
116{
117 if (!connector->mst_port)
118 return connector->encoder;
119 else
120 return &connector->mst_port->mst_encoders[pipe]->base;
121}
122
Jesse Barnes79e53942008-11-07 14:24:08 -0800123typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800125} intel_range_t;
126
127typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400128 int dot_limit;
129 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800130} intel_p2_t;
131
Ma Lingd4906092009-03-18 20:13:27 +0800132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Daniel Vetterd2acd212012-10-20 20:57:43 +0200138int
139intel_pch_rawclk(struct drm_device *dev)
140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
142
143 WARN_ON(!HAS_PCH_SPLIT(dev));
144
145 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
146}
147
Chris Wilson021357a2010-09-07 20:54:59 +0100148static inline u32 /* units of 100MHz */
149intel_fdi_link_freq(struct drm_device *dev)
150{
Chris Wilson8b99e682010-10-13 09:59:17 +0100151 if (IS_GEN5(dev)) {
152 struct drm_i915_private *dev_priv = dev->dev_private;
153 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
154 } else
155 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100156}
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Daniel Vetter5d536e22013-07-06 12:52:06 +0200171static const intel_limit_t intel_limits_i8xx_dvo = {
172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 2, .max = 33 },
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 4, .p2_fast = 4 },
182};
183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200186 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200187 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .m = { .min = 96, .max = 140 },
189 .m1 = { .min = 18, .max = 26 },
190 .m2 = { .min = 6, .max = 16 },
191 .p = { .min = 4, .max = 128 },
192 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 200000,
207 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400211 .dot = { .min = 20000, .max = 400000 },
212 .vco = { .min = 1400000, .max = 2800000 },
213 .n = { .min = 1, .max = 6 },
214 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100215 .m1 = { .min = 8, .max = 18 },
216 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .p = { .min = 7, .max = 98 },
218 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .p2 = { .dot_limit = 112000,
220 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
Eric Anholt273e27c2011-03-30 13:01:10 -0700223
Keith Packarde4b36692009-06-05 19:22:17 -0700224static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 25000, .max = 270000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 17, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 10, .max = 30 },
232 .p1 = { .min = 1, .max = 3},
233 .p2 = { .dot_limit = 270000,
234 .p2_slow = 10,
235 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800236 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 22000, .max = 400000 },
241 .vco = { .min = 1750000, .max = 3500000},
242 .n = { .min = 1, .max = 4 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 16, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8},
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
252static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 20000, .max = 115000 },
254 .vco = { .min = 1750000, .max = 3500000 },
255 .n = { .min = 1, .max = 3 },
256 .m = { .min = 104, .max = 138 },
257 .m1 = { .min = 17, .max = 23 },
258 .m2 = { .min = 5, .max = 11 },
259 .p = { .min = 28, .max = 112 },
260 .p1 = { .min = 2, .max = 8 },
261 .p2 = { .dot_limit = 0,
262 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800263 },
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
266static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .dot = { .min = 80000, .max = 224000 },
268 .vco = { .min = 1750000, .max = 3500000 },
269 .n = { .min = 1, .max = 3 },
270 .m = { .min = 104, .max = 138 },
271 .m1 = { .min = 17, .max = 23 },
272 .m2 = { .min = 5, .max = 11 },
273 .p = { .min = 14, .max = 42 },
274 .p1 = { .min = 2, .max = 6 },
275 .p2 = { .dot_limit = 0,
276 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800277 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000},
282 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .n = { .min = 3, .max = 6 },
285 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 200000,
292 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500295static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1700000, .max = 3500000 },
298 .n = { .min = 3, .max = 6 },
299 .m = { .min = 2, .max = 256 },
300 .m1 = { .min = 0, .max = 0 },
301 .m2 = { .min = 0, .max = 254 },
302 .p = { .min = 7, .max = 112 },
303 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .p2 = { .dot_limit = 112000,
305 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700306};
307
Eric Anholt273e27c2011-03-30 13:01:10 -0700308/* Ironlake / Sandybridge
309 *
310 * We calculate clock using (register_value + 2) for N/M1/M2, so here
311 * the range value for them is (actual_value - 2).
312 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 5 },
317 .m = { .min = 79, .max = 127 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 5, .max = 80 },
321 .p1 = { .min = 1, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700324};
325
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 118 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 28, .max = 112 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 127 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 56 },
347 .p1 = { .min = 2, .max = 8 },
348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350};
351
Eric Anholt273e27c2011-03-30 13:01:10 -0700352/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364};
365
366static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 .dot = { .min = 25000, .max = 350000 },
368 .vco = { .min = 1760000, .max = 3510000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 79, .max = 126 },
371 .m1 = { .min = 12, .max = 22 },
372 .m2 = { .min = 5, .max = 9 },
373 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 225000,
376 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800377};
378
Ville Syrjälädc730512013-09-24 21:26:30 +0300379static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300380 /*
381 * These are the data rate limits (measured in fast clocks)
382 * since those are the strictest limits we have. The fast
383 * clock and actual rate limits are more relaxed, so checking
384 * them would make no difference.
385 */
386 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200387 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700388 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .m1 = { .min = 2, .max = 3 },
390 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300391 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300392 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393};
394
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395static const intel_limit_t intel_limits_chv = {
396 /*
397 * These are the data rate limits (measured in fast clocks)
398 * since those are the strictest limits we have. The fast
399 * clock and actual rate limits are more relaxed, so checking
400 * them would make no difference.
401 */
402 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200403 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300404 .n = { .min = 1, .max = 1 },
405 .m1 = { .min = 2, .max = 2 },
406 .m2 = { .min = 24 << 22, .max = 175 << 22 },
407 .p1 = { .min = 2, .max = 4 },
408 .p2 = { .p2_slow = 1, .p2_fast = 14 },
409};
410
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200411static const intel_limit_t intel_limits_bxt = {
412 /* FIXME: find real dot limits */
413 .dot = { .min = 0, .max = INT_MAX },
414 .vco = { .min = 4800000, .max = 6480000 },
415 .n = { .min = 1, .max = 1 },
416 .m1 = { .min = 2, .max = 2 },
417 /* FIXME: find real m2 limits */
418 .m2 = { .min = 2 << 22, .max = 255 << 22 },
419 .p1 = { .min = 2, .max = 4 },
420 .p2 = { .p2_slow = 1, .p2_fast = 20 },
421};
422
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300423static void vlv_clock(int refclk, intel_clock_t *clock)
424{
425 clock->m = clock->m1 * clock->m2;
426 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200427 if (WARN_ON(clock->n == 0 || clock->p == 0))
428 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300429 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
430 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300431}
432
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200433static bool
434needs_modeset(struct drm_crtc_state *state)
435{
436 return state->mode_changed || state->active_changed;
437}
438
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439/**
440 * Returns whether any output on the specified pipe is of the specified type
441 */
Damien Lespiau40935612014-10-29 11:16:59 +0000442bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300445 struct intel_encoder *encoder;
446
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300448 if (encoder->type == type)
449 return true;
450
451 return false;
452}
453
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454/**
455 * Returns whether any output on the specified pipe will have the specified
456 * type after a staged modeset is complete, i.e., the same as
457 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
458 * encoder->crtc.
459 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
461 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200462{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200467 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300469 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200470 if (connector_state->crtc != crtc_state->base.crtc)
471 continue;
472
473 num_connectors++;
474
475 encoder = to_intel_encoder(connector_state->best_encoder);
476 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200478 }
479
480 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481
482 return false;
483}
484
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485static const intel_limit_t *
486intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200488 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800489 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200491 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100492 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_dual_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_dual_lvds;
497 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000498 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_single_lvds_100m;
500 else
501 limit = &intel_limits_ironlake_single_lvds;
502 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200503 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200509static const intel_limit_t *
510intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800511{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200512 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 const intel_limit_t *limit;
514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100516 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800518 else
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200523 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700526 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800527
528 return limit;
529}
530
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531static const intel_limit_t *
532intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 const intel_limit_t *limit;
536
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200537 if (IS_BROXTON(dev))
538 limit = &intel_limits_bxt;
539 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800541 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800546 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500547 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548 } else if (IS_CHERRYVIEW(dev)) {
549 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700550 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300551 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200562 else
563 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 }
565 return limit;
566}
567
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568/* m1 is reserved as 0 in Pineview, n is a ring counter */
569static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Shaohua Li21778322009-02-23 15:19:16 +0800571 clock->m = clock->m2 + 2;
572 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300575 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
576 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800577}
578
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200579static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
580{
581 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
582}
583
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800585{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200586 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200588 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
589 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300594static void chv_clock(int refclk, intel_clock_t *clock)
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
599 return;
600 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
601 clock->n << 22);
602 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
603}
604
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800605#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606/**
607 * Returns whether the given set of divisors are valid for a given refclk with
608 * the given connectors.
609 */
610
Chris Wilson1b894b52010-12-14 20:04:54 +0000611static bool intel_PLL_is_valid(struct drm_device *dev,
612 const intel_limit_t *limit,
613 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615 if (clock->n < limit->n.min || limit->n.max < clock->n)
616 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200624 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300625 if (clock->m1 <= clock->m2)
626 INTELPllInvalid("m1 <= m2\n");
627
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200628 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ma Lingd4906092009-03-18 20:13:27 +0800646static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647i9xx_find_best_dpll(const intel_limit_t *limit,
648 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800649 int target, int refclk, intel_clock_t *match_clock,
650 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300653 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 int err = target;
656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100659 * For LVDS just rely on its current settings for dual-channel.
660 * We haven't figured out how to reliably set up different
661 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100663 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock.p2 = limit->p2.p2_fast;
665 else
666 clock.p2 = limit->p2.p2_slow;
667 } else {
668 if (target < limit->p2.dot_limit)
669 clock.p2 = limit->p2.p2_slow;
670 else
671 clock.p2 = limit->p2.p2_fast;
672 }
673
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Zhao Yakui42158662009-11-20 11:24:18 +0800676 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
677 clock.m1++) {
678 for (clock.m2 = limit->m2.min;
679 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200680 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800681 break;
682 for (clock.n = limit->n.min;
683 clock.n <= limit->n.max; clock.n++) {
684 for (clock.p1 = limit->p1.min;
685 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 int this_err;
687
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200688 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000689 if (!intel_PLL_is_valid(dev, limit,
690 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800692 if (match_clock &&
693 clock.p != match_clock->p)
694 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695
696 this_err = abs(clock.dot - target);
697 if (this_err < err) {
698 *best_clock = clock;
699 err = this_err;
700 }
701 }
702 }
703 }
704 }
705
706 return (err != target);
707}
708
Ma Lingd4906092009-03-18 20:13:27 +0800709static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710pnv_find_best_dpll(const intel_limit_t *limit,
711 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200712 int target, int refclk, intel_clock_t *match_clock,
713 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300716 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200717 intel_clock_t clock;
718 int err = target;
719
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200720 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721 /*
722 * For LVDS just rely on its current settings for dual-channel.
723 * We haven't figured out how to reliably set up different
724 * single/dual channel state, if we even can.
725 */
726 if (intel_is_dual_link_lvds(dev))
727 clock.p2 = limit->p2.p2_fast;
728 else
729 clock.p2 = limit->p2.p2_slow;
730 } else {
731 if (target < limit->p2.dot_limit)
732 clock.p2 = limit->p2.p2_slow;
733 else
734 clock.p2 = limit->p2.p2_fast;
735 }
736
737 memset(best_clock, 0, sizeof(*best_clock));
738
739 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
740 clock.m1++) {
741 for (clock.m2 = limit->m2.min;
742 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 for (clock.n = limit->n.min;
744 clock.n <= limit->n.max; clock.n++) {
745 for (clock.p1 = limit->p1.min;
746 clock.p1 <= limit->p1.max; clock.p1++) {
747 int this_err;
748
749 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 if (!intel_PLL_is_valid(dev, limit,
751 &clock))
752 continue;
753 if (match_clock &&
754 clock.p != match_clock->p)
755 continue;
756
757 this_err = abs(clock.dot - target);
758 if (this_err < err) {
759 *best_clock = clock;
760 err = this_err;
761 }
762 }
763 }
764 }
765 }
766
767 return (err != target);
768}
769
Ma Lingd4906092009-03-18 20:13:27 +0800770static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771g4x_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200773 int target, int refclk, intel_clock_t *match_clock,
774 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800775{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300777 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800778 intel_clock_t clock;
779 int max_n;
780 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400781 /* approximately equals target * 0.00585 */
782 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800783 found = false;
784
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200785 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100786 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800787 clock.p2 = limit->p2.p2_fast;
788 else
789 clock.p2 = limit->p2.p2_slow;
790 } else {
791 if (target < limit->p2.dot_limit)
792 clock.p2 = limit->p2.p2_slow;
793 else
794 clock.p2 = limit->p2.p2_fast;
795 }
796
797 memset(best_clock, 0, sizeof(*best_clock));
798 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200799 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800800 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200801 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800802 for (clock.m1 = limit->m1.max;
803 clock.m1 >= limit->m1.min; clock.m1--) {
804 for (clock.m2 = limit->m2.max;
805 clock.m2 >= limit->m2.min; clock.m2--) {
806 for (clock.p1 = limit->p1.max;
807 clock.p1 >= limit->p1.min; clock.p1--) {
808 int this_err;
809
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200810 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000811 if (!intel_PLL_is_valid(dev, limit,
812 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800813 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000814
815 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800816 if (this_err < err_most) {
817 *best_clock = clock;
818 err_most = this_err;
819 max_n = clock.n;
820 found = true;
821 }
822 }
823 }
824 }
825 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800826 return found;
827}
Ma Lingd4906092009-03-18 20:13:27 +0800828
Imre Deakd5dd62b2015-03-17 11:40:03 +0200829/*
830 * Check if the calculated PLL configuration is more optimal compared to the
831 * best configuration and error found so far. Return the calculated error.
832 */
833static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
834 const intel_clock_t *calculated_clock,
835 const intel_clock_t *best_clock,
836 unsigned int best_error_ppm,
837 unsigned int *error_ppm)
838{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200839 /*
840 * For CHV ignore the error and consider only the P value.
841 * Prefer a bigger P value based on HW requirements.
842 */
843 if (IS_CHERRYVIEW(dev)) {
844 *error_ppm = 0;
845
846 return calculated_clock->p > best_clock->p;
847 }
848
Imre Deak24be4e42015-03-17 11:40:04 +0200849 if (WARN_ON_ONCE(!target_freq))
850 return false;
851
Imre Deakd5dd62b2015-03-17 11:40:03 +0200852 *error_ppm = div_u64(1000000ULL *
853 abs(target_freq - calculated_clock->dot),
854 target_freq);
855 /*
856 * Prefer a better P value over a better (smaller) error if the error
857 * is small. Ensure this preference for future configurations too by
858 * setting the error to 0.
859 */
860 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
861 *error_ppm = 0;
862
863 return true;
864 }
865
866 return *error_ppm + 10 < best_error_ppm;
867}
868
Zhenyu Wang2c072452009-06-05 15:38:42 +0800869static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870vlv_find_best_dpll(const intel_limit_t *limit,
871 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200872 int target, int refclk, intel_clock_t *match_clock,
873 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300878 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 /* min update 19.2 MHz */
880 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300881 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 target *= 5; /* fast clock */
884
885 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700886
887 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300888 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300889 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300890 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300891 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300894 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200895 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
898 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300900 vlv_clock(refclk, &clock);
901
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300904 continue;
905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906 if (!vlv_PLL_is_optimal(dev, target,
907 &clock,
908 best_clock,
909 bestppm, &ppm))
910 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Imre Deakd5dd62b2015-03-17 11:40:03 +0200912 *best_clock = clock;
913 bestppm = ppm;
914 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915 }
916 }
917 }
918 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700919
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300920 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924chv_find_best_dpll(const intel_limit_t *limit,
925 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 int target, int refclk, intel_clock_t *match_clock,
927 intel_clock_t *best_clock)
928{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200929 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300930 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932 intel_clock_t clock;
933 uint64_t m2;
934 int found = false;
935
936 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200937 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938
939 /*
940 * Based on hardware doc, the n always set to 1, and m1 always
941 * set to 2. If requires to support 200Mhz refclk, we need to
942 * revisit this because n may not 1 anymore.
943 */
944 clock.n = 1, clock.m1 = 2;
945 target *= 5; /* fast clock */
946
947 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
948 for (clock.p2 = limit->p2.p2_fast;
949 clock.p2 >= limit->p2.p2_slow;
950 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 clock.p = clock.p1 * clock.p2;
954
955 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
956 clock.n) << 22, refclk * clock.m1);
957
958 if (m2 > INT_MAX/clock.m1)
959 continue;
960
961 clock.m2 = m2;
962
963 chv_clock(refclk, &clock);
964
965 if (!intel_PLL_is_valid(dev, limit, &clock))
966 continue;
967
Imre Deak9ca3ba02015-03-17 11:40:05 +0200968 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
969 best_error_ppm, &error_ppm))
970 continue;
971
972 *best_clock = clock;
973 best_error_ppm = error_ppm;
974 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300975 }
976 }
977
978 return found;
979}
980
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200981bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
982 intel_clock_t *best_clock)
983{
984 int refclk = i9xx_get_refclk(crtc_state, 0);
985
986 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
987 target_clock, refclk, NULL, best_clock);
988}
989
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990bool intel_crtc_active(struct drm_crtc *crtc)
991{
992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
993
994 /* Be paranoid as we can arrive here with only partial
995 * state retrieved from the hardware during setup.
996 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100997 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300998 * as Haswell has gained clock readout/fastboot support.
999 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001000 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 *
1003 * FIXME: The intel_crtc->active here should be switched to
1004 * crtc->state->active once we have proper CRTC states wired up
1005 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001007 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001009}
1010
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe)
1013{
1014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001017 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001018}
1019
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1021{
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 u32 reg = PIPEDSL(pipe);
1024 u32 line1, line2;
1025 u32 line_mask;
1026
1027 if (IS_GEN2(dev))
1028 line_mask = DSL_LINEMASK_GEN2;
1029 else
1030 line_mask = DSL_LINEMASK_GEN3;
1031
1032 line1 = I915_READ(reg) & line_mask;
1033 mdelay(5);
1034 line2 = I915_READ(reg) & line_mask;
1035
1036 return line1 == line2;
1037}
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039/*
1040 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 *
1043 * After disabling a pipe, we can't wait for vblank in the usual way,
1044 * spinning on the vblank interrupt status bit, since we won't actually
1045 * see an interrupt when the pipe is disabled.
1046 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 * On Gen4 and above:
1048 * wait for the pipe register state bit to turn off
1049 *
1050 * Otherwise:
1051 * wait for the display line value to settle (it usually
1052 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001053 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001059 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001060 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001061
Keith Packardab7ad7f2010-10-03 00:33:06 -07001062 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001064
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001066 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1067 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001070 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001071 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001072 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001074}
1075
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001076/*
1077 * ibx_digital_port_connected - is the specified port connected?
1078 * @dev_priv: i915 private structure
1079 * @port: the port to test
1080 *
1081 * Returns true if @port is connected, false otherwise.
1082 */
1083bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1084 struct intel_digital_port *port)
1085{
1086 u32 bit;
1087
Damien Lespiauc36346e2012-12-13 16:09:03 +00001088 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001089 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001090 case PORT_B:
1091 bit = SDE_PORTB_HOTPLUG;
1092 break;
1093 case PORT_C:
1094 bit = SDE_PORTC_HOTPLUG;
1095 break;
1096 case PORT_D:
1097 bit = SDE_PORTD_HOTPLUG;
1098 break;
1099 default:
1100 return true;
1101 }
1102 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001103 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 case PORT_B:
1105 bit = SDE_PORTB_HOTPLUG_CPT;
1106 break;
1107 case PORT_C:
1108 bit = SDE_PORTC_HOTPLUG_CPT;
1109 break;
1110 case PORT_D:
1111 bit = SDE_PORTD_HOTPLUG_CPT;
1112 break;
1113 default:
1114 return true;
1115 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001116 }
1117
1118 return I915_READ(SDEISR) & bit;
1119}
1120
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121static const char *state_string(bool enabled)
1122{
1123 return enabled ? "on" : "off";
1124}
1125
1126/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
1132 bool cur_state;
1133
1134 reg = DPLL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 "PLL state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141
Jani Nikula23538ef2013-08-27 15:12:22 +03001142/* XXX: the dsi pll is shared between MIPI DSI ports */
1143static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1144{
1145 u32 val;
1146 bool cur_state;
1147
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001150 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001151
1152 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001154 "DSI PLL state assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
1156}
1157#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1158#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1159
Daniel Vetter55607e82013-06-16 21:42:39 +02001160struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001161intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001162{
Daniel Vettere2b78262013-06-07 23:10:03 +02001163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001165 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001166 return NULL;
1167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001168 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001169}
1170
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001175{
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001177 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001178
Chris Wilson92b27b02012-05-20 18:10:50 +01001179 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001180 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001181 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001182
Daniel Vetter53589012013-06-05 13:34:16 +02001183 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001184 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001185 "%s assertion failure (expected %s, current %s)\n",
1186 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
1189static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
1192 int reg;
1193 u32 val;
1194 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1196 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001197
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001198 if (HAS_DDI(dev_priv->dev)) {
1199 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001200 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001201 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001202 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001203 } else {
1204 reg = FDI_TX_CTL(pipe);
1205 val = I915_READ(reg);
1206 cur_state = !!(val & FDI_TX_ENABLE);
1207 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI TX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1213#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1214
1215static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
1218 int reg;
1219 u32 val;
1220 bool cur_state;
1221
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001222 reg = FDI_RX_CTL(pipe);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 "FDI RX state assertion failure (expected %s, current %s)\n",
1227 state_string(state), state_string(cur_state));
1228}
1229#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1230#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1231
1232static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
1236 u32 val;
1237
1238 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001239 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 return;
1241
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001242 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001243 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001244 return;
1245
Jesse Barnes040484a2011-01-03 12:14:26 -08001246 reg = FDI_TX_CTL(pipe);
1247 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001249}
1250
Daniel Vetter55607e82013-06-16 21:42:39 +02001251void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1252 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001253{
1254 int reg;
1255 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001257
1258 reg = FDI_RX_CTL(pipe);
1259 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001260 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001262 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1263 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001264}
1265
Daniel Vetterb680c372014-09-19 18:27:27 +02001266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001268{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001269 struct drm_device *dev = dev_priv->dev;
1270 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271 u32 val;
1272 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001273 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274
Jani Nikulabedd4db2014-08-22 15:04:13 +03001275 if (WARN_ON(HAS_DDI(dev)))
1276 return;
1277
1278 if (HAS_PCH_SPLIT(dev)) {
1279 u32 port_sel;
1280
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1283
1284 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1285 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
1287 /* XXX: else fix for eDP */
1288 } else if (IS_VALLEYVIEW(dev)) {
1289 /* presumably write lock depends on pipe, not port select */
1290 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1291 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 } else {
1293 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001294 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1295 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 }
1297
1298 val = I915_READ(pp_reg);
1299 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001300 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 locked = false;
1302
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001304 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306}
1307
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308static void assert_cursor(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 bool cur_state;
1313
Paulo Zanonid9d82082014-02-27 16:30:56 -03001314 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001316 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001317 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001318
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001320 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1321 pipe_name(pipe), state_string(state), state_string(cur_state));
1322}
1323#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1324#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1325
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001326void assert_pipe(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328{
1329 int reg;
1330 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001331 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001332 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1333 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001340 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001341 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001342 cur_state = false;
1343 } else {
1344 reg = PIPECONF(cpu_transcoder);
1345 val = I915_READ(reg);
1346 cur_state = !!(val & PIPECONF_ENABLE);
1347 }
1348
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001350 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001351 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352}
1353
Chris Wilson931872f2012-01-16 23:01:13 +00001354static void assert_plane(struct drm_i915_private *dev_priv,
1355 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356{
1357 int reg;
1358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
1361 reg = DSPCNTR(plane);
1362 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001363 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001365 "plane %c assertion failure (expected %s, current %s)\n",
1366 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1370#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1371
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe)
1374{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376 int reg, i;
1377 u32 val;
1378 int cur_pipe;
1379
Ville Syrjälä653e1022013-06-04 13:49:05 +03001380 /* Primary planes are fixed to pipes on gen4+ */
1381 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001382 reg = DSPCNTR(pipe);
1383 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001385 "plane %c assertion failure, should be disabled but not\n",
1386 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001387 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001388 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001389
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001391 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392 reg = DSPCNTR(i);
1393 val = I915_READ(reg);
1394 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1395 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001397 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1398 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 }
1400}
1401
Jesse Barnes19332d72013-03-28 09:55:38 -07001402static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001405 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001407 u32 val;
1408
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001410 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001411 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1414 sprite, pipe_name(pipe));
1415 }
1416 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001422 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001423 }
1424 } else if (INTEL_INFO(dev)->gen >= 7) {
1425 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001426 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 plane_name(pipe), pipe_name(pipe));
1430 } else if (INTEL_INFO(dev)->gen >= 5) {
1431 reg = DVSCNTR(pipe);
1432 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1435 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001436 }
1437}
1438
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001439static void assert_vblank_disabled(struct drm_crtc *crtc)
1440{
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001442 drm_crtc_vblank_put(crtc);
1443}
1444
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001445static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001446{
1447 u32 val;
1448 bool enabled;
1449
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001451
Jesse Barnes92f25842011-01-04 15:09:34 -08001452 val = I915_READ(PCH_DREF_CONTROL);
1453 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1454 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Daniel Vetterab9412b2013-05-03 11:49:46 +02001458static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
1461 int reg;
1462 u32 val;
1463 bool enabled;
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 val = I915_READ(reg);
1467 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001468 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1470 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001471}
1472
Keith Packard4e634382011-08-06 10:39:45 -07001473static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1474 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001475{
1476 if ((val & DP_PORT_EN) == 0)
1477 return false;
1478
1479 if (HAS_PCH_CPT(dev_priv->dev)) {
1480 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1481 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
Keith Packard1519b992011-08-06 10:35:34 -07001494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001506 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
Jesse Barnes291906f2011-02-02 12:28:03 -08001544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001545 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001546{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001547 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001550 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001551
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001553 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001555}
1556
1557static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1558 enum pipe pipe, int reg)
1559{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001560 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001562 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001564
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001566 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
1570static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1571 enum pipe pipe)
1572{
1573 int reg;
1574 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
Keith Packardf0575e92011-07-25 22:12:43 -07001576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
1580 reg = PCH_ADPA;
1581 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
1586 reg = PCH_LVDS;
1587 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001597static void intel_init_dpio(struct drm_device *dev)
1598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600
1601 if (!IS_VALLEYVIEW(dev))
1602 return;
1603
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001604 /*
1605 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1606 * CHV x1 PHY (DP/HDMI D)
1607 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1608 */
1609 if (IS_CHERRYVIEW(dev)) {
1610 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1612 } else {
1613 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1614 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001615}
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001618 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 struct drm_device *dev = crtc->base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001626
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1629
1630 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001631 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001632 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter426115c2013-07-11 22:13:42 +02001634 I915_WRITE(reg, dpll);
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1639 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1640
Ville Syrjäläd288f652014-10-28 13:20:22 +02001641 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001643
1644 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001645 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001648 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001651 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
Ville Syrjäläd288f652014-10-28 13:20:22 +02001656static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001657 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658{
1659 struct drm_device *dev = crtc->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 int pipe = crtc->pipe;
1662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001663 u32 tmp;
1664
1665 assert_pipe_disabled(dev_priv, crtc->pipe);
1666
1667 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1668
Ville Syrjäläa5805162015-05-26 20:42:30 +03001669 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670
1671 /* Enable back the 10bit clock to display controller */
1672 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1673 tmp |= DPIO_DCLKP_EN;
1674 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1675
Ville Syrjälä54433e92015-05-26 20:42:31 +03001676 mutex_unlock(&dev_priv->sb_lock);
1677
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678 /*
1679 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1680 */
1681 udelay(1);
1682
1683 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001685
1686 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688 DRM_ERROR("PLL %d failed to lock\n", pipe);
1689
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001690 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001691 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001693}
1694
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695static int intel_num_dvo_pipes(struct drm_device *dev)
1696{
1697 struct intel_crtc *crtc;
1698 int count = 0;
1699
1700 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001701 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001702 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703
1704 return count;
1705}
1706
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001708{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 struct drm_device *dev = crtc->base.dev;
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001712 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001713
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001715
1716 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001717 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
1719 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001720 if (IS_MOBILE(dev) && !IS_I830(dev))
1721 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001723 /* Enable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1725 /*
1726 * It appears to be important that we don't enable this
1727 * for the current pipe before otherwise configuring the
1728 * PLL. No idea how this should be handled if multiple
1729 * DVO outputs are enabled simultaneosly.
1730 */
1731 dpll |= DPLL_DVO_2X_MODE;
1732 I915_WRITE(DPLL(!crtc->pipe),
1733 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1734 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001735
1736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001742 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751
1752 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001753 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001756 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001759 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001774{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001782 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Daniel Vetter50b44a42013-06-05 13:34:33 +02001797 I915_WRITE(DPLL(pipe), 0);
1798 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799}
1800
Jesse Barnesf6071162013-10-01 10:41:38 -07001801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
1803 u32 val = 0;
1804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001812 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001813 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001814 I915_WRITE(DPLL(pipe), val);
1815 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
1817}
1818
1819static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1820{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822 u32 val;
1823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Make sure the pipe isn't still relying on us */
1825 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001826
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001828 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001829 if (pipe != PIPE_A)
1830 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1831 I915_WRITE(DPLL(pipe), val);
1832 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001835
1836 /* Disable 10bit clock to display controller */
1837 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1838 val &= ~DPIO_DCLKP_EN;
1839 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1840
Ville Syrjälä61407f62014-05-27 16:32:55 +03001841 /* disable left/right clock distribution */
1842 if (pipe != PIPE_B) {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1844 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1846 } else {
1847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1850 }
1851
Ville Syrjäläa5805162015-05-26 20:42:30 +03001852 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001853}
1854
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001856 struct intel_digital_port *dport,
1857 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858{
1859 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 switch (dport->port) {
1863 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001868 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001871 break;
1872 case PORT_D:
1873 port_mask = DPLL_PORTD_READY_MASK;
1874 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001875 break;
1876 default:
1877 BUG();
1878 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001880 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1881 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1882 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883}
1884
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1890
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001891 if (WARN_ON(pll == NULL))
1892 return;
1893
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001894 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001895 if (pll->active == 0) {
1896 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1897 WARN_ON(pll->on);
1898 assert_shared_dpll_disabled(dev_priv, pll);
1899
1900 pll->mode_set(dev_priv, pll);
1901 }
1902}
1903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001904/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001905 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001906 * @dev_priv: i915 private structure
1907 * @pipe: pipe PLL to enable
1908 *
1909 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1910 * drives the transcoder clock.
1911 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001912static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001913{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001914 struct drm_device *dev = crtc->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vetter87a875b2013-06-05 13:34:19 +02001918 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001919 return;
1920
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001921 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001922 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001923
Damien Lespiau74dd6922014-07-29 18:06:17 +01001924 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001925 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927
Daniel Vettercdbd2312013-06-05 13:34:03 +02001928 if (pll->active++) {
1929 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001930 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931 return;
1932 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001933 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001935 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1936
Daniel Vetter46edb022013-06-05 13:34:12 +02001937 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001938 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001940}
1941
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001942static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001943{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 struct drm_device *dev = crtc->base.dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001946 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001947
Jesse Barnes92f25842011-01-04 15:09:34 -08001948 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001949 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001950 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 return;
1952
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001953 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Daniel Vetter46edb022013-06-05 13:34:12 +02001956 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1957 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001962 return;
1963 }
1964
Daniel Vettere9d69442013-06-05 13:34:15 +02001965 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001966 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001967 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001969
Daniel Vetter46edb022013-06-05 13:34:12 +02001970 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001971 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001972 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001973
1974 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001977static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1978 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001979{
Daniel Vetter23670b322012-11-01 09:15:30 +01001980 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001983 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001986 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001989 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001990 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991
1992 /* FDI must be feeding us bits for PCH ports */
1993 assert_fdi_tx_enabled(dev_priv, pipe);
1994 assert_fdi_rx_enabled(dev_priv, pipe);
1995
Daniel Vetter23670b322012-11-01 09:15:30 +01001996 if (HAS_PCH_CPT(dev)) {
1997 /* Workaround: Set the timing override bit before enabling the
1998 * pch transcoder. */
1999 reg = TRANS_CHICKEN2(pipe);
2000 val = I915_READ(reg);
2001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2002 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002003 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002004
Daniel Vetterab9412b2013-05-03 11:49:46 +02002005 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002007 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002008
2009 if (HAS_PCH_IBX(dev_priv->dev)) {
2010 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002011 * Make the BPC in transcoder be consistent with
2012 * that in pipeconf reg. For HDMI we must use 8bpc
2013 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002014 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002015 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002016 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2017 val |= PIPECONF_8BPC;
2018 else
2019 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002020 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002021
2022 val &= ~TRANS_INTERLACE_MASK;
2023 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002024 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002025 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002026 val |= TRANS_LEGACY_INTERLACED_ILK;
2027 else
2028 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002029 else
2030 val |= TRANS_PROGRESSIVE;
2031
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 I915_WRITE(reg, val | TRANS_ENABLE);
2033 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002034 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002035}
2036
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002039{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
2042 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002043 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002046 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002049 /* Workaround: set timing override bit. */
2050 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002052 I915_WRITE(_TRANSA_CHICKEN2, val);
2053
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002054 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002055 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002057 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2058 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002059 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002060 else
2061 val |= TRANS_PROGRESSIVE;
2062
Daniel Vetterab9412b2013-05-03 11:49:46 +02002063 I915_WRITE(LPT_TRANSCONF, val);
2064 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002065 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002066}
2067
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002068static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2069 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002070{
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 struct drm_device *dev = dev_priv->dev;
2072 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002073
2074 /* FDI relies on the transcoder */
2075 assert_fdi_tx_disabled(dev_priv, pipe);
2076 assert_fdi_rx_disabled(dev_priv, pipe);
2077
Jesse Barnes291906f2011-02-02 12:28:03 -08002078 /* Ports must be off as well */
2079 assert_pch_ports_disabled(dev_priv, pipe);
2080
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002082 val = I915_READ(reg);
2083 val &= ~TRANS_ENABLE;
2084 I915_WRITE(reg, val);
2085 /* wait for PCH transcoder off, transcoder state */
2086 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002087 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002088
2089 if (!HAS_PCH_IBX(dev)) {
2090 /* Workaround: Clear the timing override chicken bit again. */
2091 reg = TRANS_CHICKEN2(pipe);
2092 val = I915_READ(reg);
2093 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2094 I915_WRITE(reg, val);
2095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002096}
2097
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002098static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002100 u32 val;
2101
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002104 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002105 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002106 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002107 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108
2109 /* Workaround: clear timing override bit. */
2110 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002111 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002112 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002113}
2114
2115/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002116 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002117 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002119 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002122static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123{
Paulo Zanoni03722642014-01-17 13:51:09 -02002124 struct drm_device *dev = crtc->base.dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2128 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002129 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130 int reg;
2131 u32 val;
2132
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002134 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002135 assert_sprites_disabled(dev_priv, pipe);
2136
Paulo Zanoni681e5812012-12-06 11:12:38 -02002137 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002138 pch_transcoder = TRANSCODER_A;
2139 else
2140 pch_transcoder = pipe;
2141
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 /*
2143 * A pipe without a PLL won't actually be able to drive bits from
2144 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2145 * need the check.
2146 */
Imre Deak50360402015-01-16 00:55:16 -08002147 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002148 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002149 assert_dsi_pll_enabled(dev_priv);
2150 else
2151 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002153 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002155 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002156 assert_fdi_tx_pll_enabled(dev_priv,
2157 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002158 }
2159 /* FIXME: assert CPU port conditions for SNB+ */
2160 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002162 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002165 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2166 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002167 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002168 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002169
2170 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002171 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172}
2173
2174/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002175 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 * Disable the pipe of @crtc, making sure that various hardware
2179 * specific requirements are met, if applicable, e.g. plane
2180 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 *
2182 * Will wait until the pipe has shut down before returning.
2183 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002188 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002189 int reg;
2190 u32 val;
2191
2192 /*
2193 * Make sure planes won't keep trying to pump pixels to us,
2194 * or we might hang the display.
2195 */
2196 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002197 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002198 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002200 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002202 if ((val & PIPECONF_ENABLE) == 0)
2203 return;
2204
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 /*
2206 * Double wide has implications for planes
2207 * so best keep it disabled when not needed.
2208 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002209 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_DOUBLE_WIDE;
2211
2212 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002213 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2214 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002215 val &= ~PIPECONF_ENABLE;
2216
2217 I915_WRITE(reg, val);
2218 if ((val & PIPECONF_ENABLE) == 0)
2219 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002220}
2221
2222/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002223 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002224 * @plane: plane to be enabled
2225 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002226 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002227 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002228 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002229static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2230 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002232 struct drm_device *dev = plane->dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002235
2236 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002238 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002239
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002240 dev_priv->display.update_primary_plane(crtc, plane->fb,
2241 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002242}
2243
Chris Wilson693db182013-03-05 14:52:39 +00002244static bool need_vtd_wa(struct drm_device *dev)
2245{
2246#ifdef CONFIG_INTEL_IOMMU
2247 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2248 return true;
2249#endif
2250 return false;
2251}
2252
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002253unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2255 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002256{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 unsigned int tile_height;
2258 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002259
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002260 switch (fb_format_modifier) {
2261 case DRM_FORMAT_MOD_NONE:
2262 tile_height = 1;
2263 break;
2264 case I915_FORMAT_MOD_X_TILED:
2265 tile_height = IS_GEN2(dev) ? 16 : 8;
2266 break;
2267 case I915_FORMAT_MOD_Y_TILED:
2268 tile_height = 32;
2269 break;
2270 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2272 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002273 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002274 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002275 tile_height = 64;
2276 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 case 2:
2278 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002279 tile_height = 32;
2280 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002281 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002282 tile_height = 16;
2283 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002284 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002285 WARN_ONCE(1,
2286 "128-bit pixels are not supported for display!");
2287 tile_height = 16;
2288 break;
2289 }
2290 break;
2291 default:
2292 MISSING_CASE(fb_format_modifier);
2293 tile_height = 1;
2294 break;
2295 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002296
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002297 return tile_height;
2298}
2299
2300unsigned int
2301intel_fb_align_height(struct drm_device *dev, unsigned int height,
2302 uint32_t pixel_format, uint64_t fb_format_modifier)
2303{
2304 return ALIGN(height, intel_tile_height(dev, pixel_format,
2305 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002306}
2307
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002308static int
2309intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2310 const struct drm_plane_state *plane_state)
2311{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002312 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002313
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002314 *view = i915_ggtt_view_normal;
2315
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002316 if (!plane_state)
2317 return 0;
2318
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002319 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002320 return 0;
2321
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002322 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002323
2324 info->height = fb->height;
2325 info->pixel_format = fb->pixel_format;
2326 info->pitch = fb->pitches[0];
2327 info->fb_modifier = fb->modifier[0];
2328
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 return 0;
2330}
2331
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002332static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2333{
2334 if (INTEL_INFO(dev_priv)->gen >= 9)
2335 return 256 * 1024;
2336 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv))
2337 return 128 * 1024;
2338 else if (INTEL_INFO(dev_priv)->gen >= 4)
2339 return 4 * 1024;
2340 else
2341 return 64 * 1024;
2342}
2343
Chris Wilson127bd2a2010-07-23 23:32:05 +01002344int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002345intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2346 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002347 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002348 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002349{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002350 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002351 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002352 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002353 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354 u32 alignment;
2355 int ret;
2356
Matt Roperebcdd392014-07-09 16:22:11 -07002357 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2358
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 switch (fb->modifier[0]) {
2360 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002361 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002364 if (INTEL_INFO(dev)->gen >= 9)
2365 alignment = 256 * 1024;
2366 else {
2367 /* pin() will align the object as required by fence */
2368 alignment = 0;
2369 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002370 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002371 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002372 case I915_FORMAT_MOD_Yf_TILED:
2373 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2374 "Y tiling bo slipped through, driver bug!\n"))
2375 return -EINVAL;
2376 alignment = 1 * 1024 * 1024;
2377 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002378 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002379 MISSING_CASE(fb->modifier[0]);
2380 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381 }
2382
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002383 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2384 if (ret)
2385 return ret;
2386
Chris Wilson693db182013-03-05 14:52:39 +00002387 /* Note that the w/a also requires 64 PTE of padding following the
2388 * bo. We currently fill all unused PTE with the shadow page and so
2389 * we should always have valid PTE following the scanout preventing
2390 * the VT-d warning.
2391 */
2392 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2393 alignment = 256 * 1024;
2394
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002395 /*
2396 * Global gtt pte registers are special registers which actually forward
2397 * writes to a chunk of system memory. Which means that there is no risk
2398 * that the register values disappear as soon as we call
2399 * intel_runtime_pm_put(), so it is correct to wrap only the
2400 * pin/unpin/fence and not more.
2401 */
2402 intel_runtime_pm_get(dev_priv);
2403
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002405 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002406 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002407 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409
2410 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2411 * fence, whereas 965+ only requires a fence if using
2412 * framebuffer compression. For simplicity, we always install
2413 * a fence as the cost is not that onerous.
2414 */
Chris Wilson06d98132012-04-17 15:31:24 +01002415 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002416 if (ret)
2417 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002419 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002420
Chris Wilsonce453d82011-02-21 14:43:56 +00002421 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002424
2425err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002427err_interruptible:
2428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
2438 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439
Matt Roperebcdd392014-07-09 16:22:11 -07002440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002451unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 unsigned int tiling_mode,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 if (tiling_mode != I915_TILING_NONE) {
2458 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 tile_rows = *y / 8;
2461 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002462
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 tiles = *x / (512/cpp);
2464 *x %= 512/cpp;
2465
2466 return tile_rows * pitch * 8 + tiles * 4096;
2467 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002468 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002469 unsigned int offset;
2470
2471 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002472 *y = (offset & alignment) / pitch;
2473 *x = ((offset & alignment) - *y * pitch) / cpp;
2474 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002476}
2477
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002478static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002479{
2480 switch (format) {
2481 case DISPPLANE_8BPP:
2482 return DRM_FORMAT_C8;
2483 case DISPPLANE_BGRX555:
2484 return DRM_FORMAT_XRGB1555;
2485 case DISPPLANE_BGRX565:
2486 return DRM_FORMAT_RGB565;
2487 default:
2488 case DISPPLANE_BGRX888:
2489 return DRM_FORMAT_XRGB8888;
2490 case DISPPLANE_RGBX888:
2491 return DRM_FORMAT_XBGR8888;
2492 case DISPPLANE_BGRX101010:
2493 return DRM_FORMAT_XRGB2101010;
2494 case DISPPLANE_RGBX101010:
2495 return DRM_FORMAT_XBGR2101010;
2496 }
2497}
2498
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002499static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2500{
2501 switch (format) {
2502 case PLANE_CTL_FORMAT_RGB_565:
2503 return DRM_FORMAT_RGB565;
2504 default:
2505 case PLANE_CTL_FORMAT_XRGB_8888:
2506 if (rgb_order) {
2507 if (alpha)
2508 return DRM_FORMAT_ABGR8888;
2509 else
2510 return DRM_FORMAT_XBGR8888;
2511 } else {
2512 if (alpha)
2513 return DRM_FORMAT_ARGB8888;
2514 else
2515 return DRM_FORMAT_XRGB8888;
2516 }
2517 case PLANE_CTL_FORMAT_XRGB_2101010:
2518 if (rgb_order)
2519 return DRM_FORMAT_XBGR2101010;
2520 else
2521 return DRM_FORMAT_XRGB2101010;
2522 }
2523}
2524
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002525static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002526intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2527 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002528{
2529 struct drm_device *dev = crtc->base.dev;
2530 struct drm_i915_gem_object *obj = NULL;
2531 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002532 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002533 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2534 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2535 PAGE_SIZE);
2536
2537 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538
Chris Wilsonff2652e2014-03-10 08:07:02 +00002539 if (plane_config->size == 0)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
2601 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
Damien Lespiau2d140302015-02-05 17:22:18 +00002603 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604 return;
2605
Daniel Vetterf6936e22015-03-26 12:17:05 +01002606 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 fb = &plane_config->fb->base;
2608 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002609 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
Damien Lespiau2d140302015-02-05 17:22:18 +00002611 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612
2613 /*
2614 * Failed to alloc the obj, check to see if we should share
2615 * an fb with another CRTC instead
2616 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002617 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 i = to_intel_crtc(c);
2619
2620 if (c == &intel_crtc->base)
2621 continue;
2622
Matt Roper2ff8fde2014-07-08 07:50:07 -07002623 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 continue;
2625
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 fb = c->primary->fb;
2627 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002628 continue;
2629
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002631 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002632 drm_framebuffer_reference(fb);
2633 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634 }
2635 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002636
2637 return;
2638
2639valid_fb:
2640 obj = intel_fb_obj(fb);
2641 if (obj->tiling_mode != I915_TILING_NONE)
2642 dev_priv->preserve_bios_swizzle = true;
2643
2644 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002645 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002646 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Daniel Vetter88595ac2015-03-26 12:42:24 +01002648 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002649}
2650
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002651static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2652 struct drm_framebuffer *fb,
2653 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002654{
2655 struct drm_device *dev = crtc->dev;
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002658 struct drm_plane *primary = crtc->primary;
2659 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002660 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002662 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002663 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002664 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302665 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002666
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002668 I915_WRITE(reg, 0);
2669 if (INTEL_INFO(dev)->gen >= 4)
2670 I915_WRITE(DSPSURF(plane), 0);
2671 else
2672 I915_WRITE(DSPADDR(plane), 0);
2673 POSTING_READ(reg);
2674 return;
2675 }
2676
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002677 obj = intel_fb_obj(fb);
2678 if (WARN_ON(obj == NULL))
2679 return;
2680
2681 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2682
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002683 dspcntr = DISPPLANE_GAMMA_ENABLE;
2684
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002685 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002686
2687 if (INTEL_INFO(dev)->gen < 4) {
2688 if (intel_crtc->pipe == PIPE_B)
2689 dspcntr |= DISPPLANE_SEL_PIPE_B;
2690
2691 /* pipesrc and dspsize control the size that is scaled from,
2692 * which should always be the user's requested size.
2693 */
2694 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002695 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2696 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002698 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2699 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002700 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2701 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002702 I915_WRITE(PRIMPOS(plane), 0);
2703 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002704 }
2705
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 switch (fb->pixel_format) {
2707 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002708 dspcntr |= DISPPLANE_8BPP;
2709 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002712 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 case DRM_FORMAT_RGB565:
2714 dspcntr |= DISPPLANE_BGRX565;
2715 break;
2716 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 dspcntr |= DISPPLANE_BGRX888;
2718 break;
2719 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_RGBX888;
2721 break;
2722 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002723 dspcntr |= DISPPLANE_BGRX101010;
2724 break;
2725 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002727 break;
2728 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002729 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002730 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002732 if (INTEL_INFO(dev)->gen >= 4 &&
2733 obj->tiling_mode != I915_TILING_NONE)
2734 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002735
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002736 if (IS_G4X(dev))
2737 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2738
Ville Syrjäläb98971272014-08-27 16:51:22 +03002739 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002740
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 if (INTEL_INFO(dev)->gen >= 4) {
2742 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002743 intel_gen4_compute_page_offset(dev_priv,
2744 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002745 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002746 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 linear_offset -= intel_crtc->dspaddr_offset;
2748 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002751
Matt Roper8e7d6882015-01-21 16:35:41 -08002752 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302753 dspcntr |= DISPPLANE_ROTATE_180;
2754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002755 x += (intel_crtc->config->pipe_src_w - 1);
2756 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302757
2758 /* Finding the last pixel of the last line of the display
2759 data and adding to linear_offset*/
2760 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002761 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2762 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302763 }
2764
2765 I915_WRITE(reg, dspcntr);
2766
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002767 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002768 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002769 I915_WRITE(DSPSURF(plane),
2770 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002772 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002773 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002774 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776}
2777
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002778static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2779 struct drm_framebuffer *fb,
2780 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781{
2782 struct drm_device *dev = crtc->dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002785 struct drm_plane *primary = crtc->primary;
2786 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002787 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002789 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002791 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302792 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002794 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002795 I915_WRITE(reg, 0);
2796 I915_WRITE(DSPSURF(plane), 0);
2797 POSTING_READ(reg);
2798 return;
2799 }
2800
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 obj = intel_fb_obj(fb);
2802 if (WARN_ON(obj == NULL))
2803 return;
2804
2805 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2806
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002807 dspcntr = DISPPLANE_GAMMA_ENABLE;
2808
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002810
2811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2812 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2813
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 switch (fb->pixel_format) {
2815 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816 dspcntr |= DISPPLANE_8BPP;
2817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_RGB565:
2819 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_BGRX888;
2823 break;
2824 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_BGRX101010;
2829 break;
2830 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
2833 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002834 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835 }
2836
2837 if (obj->tiling_mode != I915_TILING_NONE)
2838 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002841 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjäläb98971272014-08-27 16:51:22 +03002843 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002844 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002845 intel_gen4_compute_page_offset(dev_priv,
2846 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002848 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002849 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002850 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302851 dspcntr |= DISPPLANE_ROTATE_180;
2852
2853 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002854 x += (intel_crtc->config->pipe_src_w - 1);
2855 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302856
2857 /* Finding the last pixel of the last line of the display
2858 data and adding to linear_offset*/
2859 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002860 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2861 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302862 }
2863 }
2864
2865 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002867 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002868 I915_WRITE(DSPSURF(plane),
2869 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002870 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002871 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2872 } else {
2873 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2874 I915_WRITE(DSPLINOFF(plane), linear_offset);
2875 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877}
2878
Damien Lespiaub3218032015-02-27 11:15:18 +00002879u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2880 uint32_t pixel_format)
2881{
2882 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2883
2884 /*
2885 * The stride is either expressed as a multiple of 64 bytes
2886 * chunks for linear buffers or in number of tiles for tiled
2887 * buffers.
2888 */
2889 switch (fb_modifier) {
2890 case DRM_FORMAT_MOD_NONE:
2891 return 64;
2892 case I915_FORMAT_MOD_X_TILED:
2893 if (INTEL_INFO(dev)->gen == 2)
2894 return 128;
2895 return 512;
2896 case I915_FORMAT_MOD_Y_TILED:
2897 /* No need to check for old gens and Y tiling since this is
2898 * about the display engine and those will be blocked before
2899 * we get here.
2900 */
2901 return 128;
2902 case I915_FORMAT_MOD_Yf_TILED:
2903 if (bits_per_pixel == 8)
2904 return 64;
2905 else
2906 return 128;
2907 default:
2908 MISSING_CASE(fb_modifier);
2909 return 64;
2910 }
2911}
2912
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2914 struct drm_i915_gem_object *obj)
2915{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002916 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002917
2918 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002919 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920
2921 return i915_gem_obj_ggtt_offset_view(obj, view);
2922}
2923
Chandra Kondurua1b22782015-04-07 15:28:45 -07002924/*
2925 * This function detaches (aka. unbinds) unused scalers in hardware
2926 */
2927void skl_detach_scalers(struct intel_crtc *intel_crtc)
2928{
2929 struct drm_device *dev;
2930 struct drm_i915_private *dev_priv;
2931 struct intel_crtc_scaler_state *scaler_state;
2932 int i;
2933
2934 if (!intel_crtc || !intel_crtc->config)
2935 return;
2936
2937 dev = intel_crtc->base.dev;
2938 dev_priv = dev->dev_private;
2939 scaler_state = &intel_crtc->config->scaler_state;
2940
2941 /* loop through and disable scalers that aren't in use */
2942 for (i = 0; i < intel_crtc->num_scalers; i++) {
2943 if (!scaler_state->scalers[i].in_use) {
2944 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2945 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2946 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2947 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2948 intel_crtc->base.base.id, intel_crtc->pipe, i);
2949 }
2950 }
2951}
2952
Chandra Konduru6156a452015-04-27 13:48:39 -07002953u32 skl_plane_ctl_format(uint32_t pixel_format)
2954{
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002956 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 /*
2965 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2966 * to be already pre-multiplied. We need to add a knob (or a different
2967 * DRM_FORMAT) for user-space to configure that.
2968 */
2969 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002988 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002990
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992}
2993
2994u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2995{
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 switch (fb_modifier) {
2997 case DRM_FORMAT_MOD_NONE:
2998 break;
2999 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 default:
3006 MISSING_CASE(fb_modifier);
3007 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003008
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010}
3011
3012u32 skl_plane_ctl_rotation(unsigned int rotation)
3013{
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 switch (rotation) {
3015 case BIT(DRM_ROTATE_0):
3016 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303017 /*
3018 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3019 * while i915 HW rotation is clockwise, thats why this swapping.
3020 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303022 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303026 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 default:
3028 MISSING_CASE(rotation);
3029 }
3030
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032}
3033
Damien Lespiau70d21f02013-07-03 21:06:04 +01003034static void skylake_update_primary_plane(struct drm_crtc *crtc,
3035 struct drm_framebuffer *fb,
3036 int x, int y)
3037{
3038 struct drm_device *dev = crtc->dev;
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003041 struct drm_plane *plane = crtc->primary;
3042 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003043 struct drm_i915_gem_object *obj;
3044 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303045 u32 plane_ctl, stride_div, stride;
3046 u32 tile_height, plane_offset, plane_size;
3047 unsigned int rotation;
3048 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003049 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 struct intel_crtc_state *crtc_state = intel_crtc->config;
3051 struct intel_plane_state *plane_state;
3052 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3053 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3054 int scaler_id = -1;
3055
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003058 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3060 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3061 POSTING_READ(PLANE_CTL(pipe, 0));
3062 return;
3063 }
3064
3065 plane_ctl = PLANE_CTL_ENABLE |
3066 PLANE_CTL_PIPE_GAMMA_ENABLE |
3067 PLANE_CTL_PIPE_CSC_ENABLE;
3068
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3070 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303073 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075
Damien Lespiaub3218032015-02-27 11:15:18 +00003076 obj = intel_fb_obj(fb);
3077 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3078 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303079 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3080
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 /*
3082 * FIXME: intel_plane_state->src, dst aren't set when transitional
3083 * update_plane helpers are called from legacy paths.
3084 * Once full atomic crtc is available, below check can be avoided.
3085 */
3086 if (drm_rect_width(&plane_state->src)) {
3087 scaler_id = plane_state->scaler_id;
3088 src_x = plane_state->src.x1 >> 16;
3089 src_y = plane_state->src.y1 >> 16;
3090 src_w = drm_rect_width(&plane_state->src) >> 16;
3091 src_h = drm_rect_height(&plane_state->src) >> 16;
3092 dst_x = plane_state->dst.x1;
3093 dst_y = plane_state->dst.y1;
3094 dst_w = drm_rect_width(&plane_state->dst);
3095 dst_h = drm_rect_height(&plane_state->dst);
3096
3097 WARN_ON(x != src_x || y != src_y);
3098 } else {
3099 src_w = intel_crtc->config->pipe_src_w;
3100 src_h = intel_crtc->config->pipe_src_h;
3101 }
3102
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 if (intel_rotation_90_or_270(rotation)) {
3104 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003105 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303106 fb->modifier[0]);
3107 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003108 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303109 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003110 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111 } else {
3112 stride = fb->pitches[0] / stride_div;
3113 x_offset = x;
3114 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003115 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 }
3117 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003118
Damien Lespiau70d21f02013-07-03 21:06:04 +01003119 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3121 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3122 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003123
3124 if (scaler_id >= 0) {
3125 uint32_t ps_ctrl = 0;
3126
3127 WARN_ON(!dst_w || !dst_h);
3128 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3129 crtc_state->scaler_state.scalers[scaler_id].mode;
3130 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3131 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3132 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3133 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3134 I915_WRITE(PLANE_POS(pipe, 0), 0);
3135 } else {
3136 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3137 }
3138
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003139 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003140
3141 POSTING_READ(PLANE_SURF(pipe, 0));
3142}
3143
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144/* Assume fb object is pinned & idle & fenced and just update base pointers */
3145static int
3146intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3147 int x, int y, enum mode_set_atomic state)
3148{
3149 struct drm_device *dev = crtc->dev;
3150 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003152 if (dev_priv->display.disable_fbc)
3153 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003154
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003155 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3156
3157 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003158}
3159
Ville Syrjälä75147472014-11-24 18:28:11 +02003160static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162 struct drm_crtc *crtc;
3163
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003164 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3166 enum plane plane = intel_crtc->plane;
3167
3168 intel_prepare_page_flip(dev, plane);
3169 intel_finish_page_flip_plane(dev, plane);
3170 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003171}
3172
3173static void intel_update_primary_planes(struct drm_device *dev)
3174{
3175 struct drm_i915_private *dev_priv = dev->dev_private;
3176 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003178 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3180
Rob Clark51fd3712013-11-19 12:10:12 -05003181 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003182 /*
3183 * FIXME: Once we have proper support for primary planes (and
3184 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003185 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003186 */
Matt Roperf4510a22014-04-01 15:22:40 -07003187 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003188 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003189 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003190 crtc->x,
3191 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003192 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003193 }
3194}
3195
Ville Syrjälä75147472014-11-24 18:28:11 +02003196void intel_prepare_reset(struct drm_device *dev)
3197{
3198 /* no reset support for gen2 */
3199 if (IS_GEN2(dev))
3200 return;
3201
3202 /* reset doesn't touch the display */
3203 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3204 return;
3205
3206 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003207 /*
3208 * Disabling the crtcs gracefully seems nicer. Also the
3209 * g33 docs say we should at least disable all the planes.
3210 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003211 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003212}
3213
3214void intel_finish_reset(struct drm_device *dev)
3215{
3216 struct drm_i915_private *dev_priv = to_i915(dev);
3217
3218 /*
3219 * Flips in the rings will be nuked by the reset,
3220 * so complete all pending flips so that user space
3221 * will get its events and not get stuck.
3222 */
3223 intel_complete_page_flips(dev);
3224
3225 /* no reset support for gen2 */
3226 if (IS_GEN2(dev))
3227 return;
3228
3229 /* reset doesn't touch the display */
3230 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3231 /*
3232 * Flips in the rings have been nuked by the reset,
3233 * so update the base address of all primary
3234 * planes to the the last fb to make sure we're
3235 * showing the correct fb after a reset.
3236 */
3237 intel_update_primary_planes(dev);
3238 return;
3239 }
3240
3241 /*
3242 * The display has been reset as well,
3243 * so need a full re-initialization.
3244 */
3245 intel_runtime_pm_disable_interrupts(dev_priv);
3246 intel_runtime_pm_enable_interrupts(dev_priv);
3247
3248 intel_modeset_init_hw(dev);
3249
3250 spin_lock_irq(&dev_priv->irq_lock);
3251 if (dev_priv->display.hpd_irq_setup)
3252 dev_priv->display.hpd_irq_setup(dev);
3253 spin_unlock_irq(&dev_priv->irq_lock);
3254
3255 intel_modeset_setup_hw_state(dev, true);
3256
3257 intel_hpd_init(dev_priv);
3258
3259 drm_modeset_unlock_all(dev);
3260}
3261
Chris Wilson2e2f3512015-04-27 13:41:14 +01003262static void
Chris Wilson14667a42012-04-03 17:58:35 +01003263intel_finish_fb(struct drm_framebuffer *old_fb)
3264{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003265 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003266 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003267 bool was_interruptible = dev_priv->mm.interruptible;
3268 int ret;
3269
Chris Wilson14667a42012-04-03 17:58:35 +01003270 /* Big Hammer, we also need to ensure that any pending
3271 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3272 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003273 * framebuffer. Note that we rely on userspace rendering
3274 * into the buffer attached to the pipe they are waiting
3275 * on. If not, userspace generates a GPU hang with IPEHR
3276 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003277 *
3278 * This should only fail upon a hung GPU, in which case we
3279 * can safely continue.
3280 */
3281 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003282 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003283 dev_priv->mm.interruptible = was_interruptible;
3284
Chris Wilson2e2f3512015-04-27 13:41:14 +01003285 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003286}
3287
Chris Wilson7d5e3792014-03-04 13:15:08 +00003288static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3289{
3290 struct drm_device *dev = crtc->dev;
3291 struct drm_i915_private *dev_priv = dev->dev_private;
3292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293 bool pending;
3294
3295 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3296 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3297 return false;
3298
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003299 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003300 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003301 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003302
3303 return pending;
3304}
3305
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306static void intel_update_pipe_size(struct intel_crtc *crtc)
3307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
3310 const struct drm_display_mode *adjusted_mode;
3311
3312 if (!i915.fastboot)
3313 return;
3314
3315 /*
3316 * Update pipe size and adjust fitter if needed: the reason for this is
3317 * that in compute_mode_changes we check the native mode (not the pfit
3318 * mode) to see if we can flip rather than do a full mode set. In the
3319 * fastboot case, we'll flip, but if we don't update the pipesrc and
3320 * pfit state, we'll end up with a big fb scanned out into the wrong
3321 * sized surface.
3322 *
3323 * To fix this properly, we need to hoist the checks up into
3324 * compute_mode_changes (or above), check the actual pfit state and
3325 * whether the platform allows pfit disable with pipe active, and only
3326 * then update the pipesrc and pfit state, even on the flip path.
3327 */
3328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003329 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330
3331 I915_WRITE(PIPESRC(crtc->pipe),
3332 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3333 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003334 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003335 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3336 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337 I915_WRITE(PF_CTL(crtc->pipe), 0);
3338 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3339 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3340 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003341 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3342 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003343}
3344
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003345static void intel_fdi_normal_train(struct drm_crtc *crtc)
3346{
3347 struct drm_device *dev = crtc->dev;
3348 struct drm_i915_private *dev_priv = dev->dev_private;
3349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3350 int pipe = intel_crtc->pipe;
3351 u32 reg, temp;
3352
3353 /* enable normal train */
3354 reg = FDI_TX_CTL(pipe);
3355 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003356 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3358 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003359 } else {
3360 temp &= ~FDI_LINK_TRAIN_NONE;
3361 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003362 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003363 I915_WRITE(reg, temp);
3364
3365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
3367 if (HAS_PCH_CPT(dev)) {
3368 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3369 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3370 } else {
3371 temp &= ~FDI_LINK_TRAIN_NONE;
3372 temp |= FDI_LINK_TRAIN_NONE;
3373 }
3374 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3375
3376 /* wait one idle pattern time */
3377 POSTING_READ(reg);
3378 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003379
3380 /* IVB wants error correction enabled */
3381 if (IS_IVYBRIDGE(dev))
3382 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3383 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003384}
3385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386/* The FDI link training functions for ILK/Ibexpeak. */
3387static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3388{
3389 struct drm_device *dev = crtc->dev;
3390 struct drm_i915_private *dev_priv = dev->dev_private;
3391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3392 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003395 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003396 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003397
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3399 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_IMR(pipe);
3401 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 temp &= ~FDI_RX_SYMBOL_LOCK;
3403 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 udelay(150);
3407
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003411 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003412 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 temp &= ~FDI_LINK_TRAIN_NONE;
3414 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_RX_CTL(pipe);
3418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 temp &= ~FDI_LINK_TRAIN_NONE;
3420 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3422
3423 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 udelay(150);
3425
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003426 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003427 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3428 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3429 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003432 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3435
3436 if ((temp & FDI_RX_BIT_LOCK)) {
3437 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 break;
3440 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003442 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
3445 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 reg = FDI_RX_CTL(pipe);
3453 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 temp &= ~FDI_LINK_TRAIN_NONE;
3455 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 I915_WRITE(reg, temp);
3457
3458 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 udelay(150);
3460
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003462 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3465
3466 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI train 2 done.\n");
3469 break;
3470 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003472 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
3475 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003476
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477}
3478
Akshay Joshi0206e352011-08-16 15:34:10 -04003479static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3481 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3482 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3483 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3484};
3485
3486/* The FDI link training functions for SNB/Cougarpoint. */
3487static void gen6_fdi_link_train(struct drm_crtc *crtc)
3488{
3489 struct drm_device *dev = crtc->dev;
3490 struct drm_i915_private *dev_priv = dev->dev_private;
3491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3492 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003493 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494
Adam Jacksone1a44742010-06-25 15:32:14 -04003495 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3496 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 reg = FDI_RX_IMR(pipe);
3498 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003499 temp &= ~FDI_RX_SYMBOL_LOCK;
3500 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp);
3502
3503 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 udelay(150);
3505
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003506 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 reg = FDI_TX_CTL(pipe);
3508 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003509 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003510 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 temp &= ~FDI_LINK_TRAIN_NONE;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1;
3513 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3514 /* SNB-B */
3515 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517
Daniel Vetterd74cf322012-10-26 10:58:13 +02003518 I915_WRITE(FDI_RX_MISC(pipe),
3519 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3520
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_RX_CTL(pipe);
3522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523 if (HAS_PCH_CPT(dev)) {
3524 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3525 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3526 } else {
3527 temp &= ~FDI_LINK_TRAIN_NONE;
3528 temp |= FDI_LINK_TRAIN_PATTERN_1;
3529 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3531
3532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533 udelay(150);
3534
Akshay Joshi0206e352011-08-16 15:34:10 -04003535 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 reg = FDI_TX_CTL(pipe);
3537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3539 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 I915_WRITE(reg, temp);
3541
3542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 udelay(500);
3544
Sean Paulfa37d392012-03-02 12:53:39 -05003545 for (retry = 0; retry < 5; retry++) {
3546 reg = FDI_RX_IIR(pipe);
3547 temp = I915_READ(reg);
3548 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3549 if (temp & FDI_RX_BIT_LOCK) {
3550 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3551 DRM_DEBUG_KMS("FDI train 1 done.\n");
3552 break;
3553 }
3554 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555 }
Sean Paulfa37d392012-03-02 12:53:39 -05003556 if (retry < 5)
3557 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 }
3559 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561
3562 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 reg = FDI_TX_CTL(pipe);
3564 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_2;
3567 if (IS_GEN6(dev)) {
3568 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3569 /* SNB-B */
3570 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3571 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_RX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 if (HAS_PCH_CPT(dev)) {
3577 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3578 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3579 } else {
3580 temp &= ~FDI_LINK_TRAIN_NONE;
3581 temp |= FDI_LINK_TRAIN_PATTERN_2;
3582 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 I915_WRITE(reg, temp);
3584
3585 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003586 udelay(150);
3587
Akshay Joshi0206e352011-08-16 15:34:10 -04003588 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 reg = FDI_TX_CTL(pipe);
3590 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3592 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 I915_WRITE(reg, temp);
3594
3595 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 udelay(500);
3597
Sean Paulfa37d392012-03-02 12:53:39 -05003598 for (retry = 0; retry < 5; retry++) {
3599 reg = FDI_RX_IIR(pipe);
3600 temp = I915_READ(reg);
3601 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3602 if (temp & FDI_RX_SYMBOL_LOCK) {
3603 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3604 DRM_DEBUG_KMS("FDI train 2 done.\n");
3605 break;
3606 }
3607 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003608 }
Sean Paulfa37d392012-03-02 12:53:39 -05003609 if (retry < 5)
3610 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611 }
3612 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003613 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614
3615 DRM_DEBUG_KMS("FDI train done.\n");
3616}
3617
Jesse Barnes357555c2011-04-28 15:09:55 -07003618/* Manual link training for Ivy Bridge A0 parts */
3619static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3620{
3621 struct drm_device *dev = crtc->dev;
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3624 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003625 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003626
3627 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3628 for train result */
3629 reg = FDI_RX_IMR(pipe);
3630 temp = I915_READ(reg);
3631 temp &= ~FDI_RX_SYMBOL_LOCK;
3632 temp &= ~FDI_RX_BIT_LOCK;
3633 I915_WRITE(reg, temp);
3634
3635 POSTING_READ(reg);
3636 udelay(150);
3637
Daniel Vetter01a415f2012-10-27 15:58:40 +02003638 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3639 I915_READ(FDI_RX_IIR(pipe)));
3640
Jesse Barnes139ccd32013-08-19 11:04:55 -07003641 /* Try each vswing and preemphasis setting twice before moving on */
3642 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3643 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003644 reg = FDI_TX_CTL(pipe);
3645 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003646 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3647 temp &= ~FDI_TX_ENABLE;
3648 I915_WRITE(reg, temp);
3649
3650 reg = FDI_RX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_LINK_TRAIN_AUTO;
3653 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3654 temp &= ~FDI_RX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 /* enable CPU FDI TX and PCH FDI RX */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003661 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003662 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003664 temp |= snb_b_fdi_train_param[j/2];
3665 temp |= FDI_COMPOSITE_SYNC;
3666 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3667
3668 I915_WRITE(FDI_RX_MISC(pipe),
3669 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3670
3671 reg = FDI_RX_CTL(pipe);
3672 temp = I915_READ(reg);
3673 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3676
3677 POSTING_READ(reg);
3678 udelay(1); /* should be 0.5us */
3679
3680 for (i = 0; i < 4; i++) {
3681 reg = FDI_RX_IIR(pipe);
3682 temp = I915_READ(reg);
3683 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3684
3685 if (temp & FDI_RX_BIT_LOCK ||
3686 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3687 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3688 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3689 i);
3690 break;
3691 }
3692 udelay(1); /* should be 0.5us */
3693 }
3694 if (i == 4) {
3695 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3696 continue;
3697 }
3698
3699 /* Train 2 */
3700 reg = FDI_TX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3703 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3704 I915_WRITE(reg, temp);
3705
3706 reg = FDI_RX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003710 I915_WRITE(reg, temp);
3711
3712 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003713 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003714
Jesse Barnes139ccd32013-08-19 11:04:55 -07003715 for (i = 0; i < 4; i++) {
3716 reg = FDI_RX_IIR(pipe);
3717 temp = I915_READ(reg);
3718 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 if (temp & FDI_RX_SYMBOL_LOCK ||
3721 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3722 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3723 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3724 i);
3725 goto train_done;
3726 }
3727 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003728 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (i == 4)
3730 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003731 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003732
Jesse Barnes139ccd32013-08-19 11:04:55 -07003733train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 DRM_DEBUG_KMS("FDI train done.\n");
3735}
3736
Daniel Vetter88cefb62012-08-12 19:27:14 +02003737static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003738{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003739 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743
Jesse Barnesc64e3112010-09-10 11:27:03 -07003744
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003746 reg = FDI_RX_CTL(pipe);
3747 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003748 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003749 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003750 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3752
3753 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 udelay(200);
3755
3756 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 temp = I915_READ(reg);
3758 I915_WRITE(reg, temp | FDI_PCDCLK);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
Paulo Zanoni20749732012-11-23 15:30:38 -02003763 /* Enable CPU FDI TX PLL, always on for Ironlake */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3767 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003768
Paulo Zanoni20749732012-11-23 15:30:38 -02003769 POSTING_READ(reg);
3770 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003771 }
3772}
3773
Daniel Vetter88cefb62012-08-12 19:27:14 +02003774static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3775{
3776 struct drm_device *dev = intel_crtc->base.dev;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778 int pipe = intel_crtc->pipe;
3779 u32 reg, temp;
3780
3781 /* Switch from PCDclk to Rawclk */
3782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
3784 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3785
3786 /* Disable CPU FDI TX PLL */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
3792 udelay(100);
3793
3794 reg = FDI_RX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3797
3798 /* Wait for the clocks to turn off. */
3799 POSTING_READ(reg);
3800 udelay(100);
3801}
3802
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003803static void ironlake_fdi_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3808 int pipe = intel_crtc->pipe;
3809 u32 reg, temp;
3810
3811 /* disable CPU FDI tx and PCH FDI rx */
3812 reg = FDI_TX_CTL(pipe);
3813 temp = I915_READ(reg);
3814 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3815 POSTING_READ(reg);
3816
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003820 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3822
3823 POSTING_READ(reg);
3824 udelay(100);
3825
3826 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003827 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003828 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829
3830 /* still set train pattern 1 */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1;
3835 I915_WRITE(reg, temp);
3836
3837 reg = FDI_RX_CTL(pipe);
3838 temp = I915_READ(reg);
3839 if (HAS_PCH_CPT(dev)) {
3840 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3842 } else {
3843 temp &= ~FDI_LINK_TRAIN_NONE;
3844 temp |= FDI_LINK_TRAIN_PATTERN_1;
3845 }
3846 /* BPC in FDI rx is consistent with that in PIPECONF */
3847 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003848 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003849 I915_WRITE(reg, temp);
3850
3851 POSTING_READ(reg);
3852 udelay(100);
3853}
3854
Chris Wilson5dce5b932014-01-20 10:17:36 +00003855bool intel_has_pending_fb_unpin(struct drm_device *dev)
3856{
3857 struct intel_crtc *crtc;
3858
3859 /* Note that we don't need to be called with mode_config.lock here
3860 * as our list of CRTC objects is static for the lifetime of the
3861 * device and so cannot disappear as we iterate. Similarly, we can
3862 * happily treat the predicates as racy, atomic checks as userspace
3863 * cannot claim and pin a new fb without at least acquring the
3864 * struct_mutex and so serialising with us.
3865 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003866 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003867 if (atomic_read(&crtc->unpin_work_count) == 0)
3868 continue;
3869
3870 if (crtc->unpin_work)
3871 intel_wait_for_vblank(dev, crtc->pipe);
3872
3873 return true;
3874 }
3875
3876 return false;
3877}
3878
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003879static void page_flip_completed(struct intel_crtc *intel_crtc)
3880{
3881 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3882 struct intel_unpin_work *work = intel_crtc->unpin_work;
3883
3884 /* ensure that the unpin work is consistent wrt ->pending. */
3885 smp_rmb();
3886 intel_crtc->unpin_work = NULL;
3887
3888 if (work->event)
3889 drm_send_vblank_event(intel_crtc->base.dev,
3890 intel_crtc->pipe,
3891 work->event);
3892
3893 drm_crtc_vblank_put(&intel_crtc->base);
3894
3895 wake_up_all(&dev_priv->pending_flip_queue);
3896 queue_work(dev_priv->wq, &work->work);
3897
3898 trace_i915_flip_complete(intel_crtc->plane,
3899 work->pending_flip_obj);
3900}
3901
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003902void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003903{
Chris Wilson0f911282012-04-17 10:05:38 +01003904 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003905 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003906
Daniel Vetter2c10d572012-12-20 21:24:07 +01003907 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003908 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3909 !intel_crtc_has_pending_flip(crtc),
3910 60*HZ) == 0)) {
3911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003913 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003914 if (intel_crtc->unpin_work) {
3915 WARN_ONCE(1, "Removing stuck page flip\n");
3916 page_flip_completed(intel_crtc);
3917 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003918 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003919 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003920
Chris Wilson975d5682014-08-20 13:13:34 +01003921 if (crtc->primary->fb) {
3922 mutex_lock(&dev->struct_mutex);
3923 intel_finish_fb(crtc->primary->fb);
3924 mutex_unlock(&dev->struct_mutex);
3925 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003926}
3927
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003928/* Program iCLKIP clock to the desired frequency */
3929static void lpt_program_iclkip(struct drm_crtc *crtc)
3930{
3931 struct drm_device *dev = crtc->dev;
3932 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003933 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3935 u32 temp;
3936
Ville Syrjäläa5805162015-05-26 20:42:30 +03003937 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003938
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 /* It is necessary to ungate the pixclk gate prior to programming
3940 * the divisors, and gate it back when it is done.
3941 */
3942 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3943
3944 /* Disable SSCCTL */
3945 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003946 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3947 SBI_SSCCTL_DISABLE,
3948 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949
3950 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 auxdiv = 1;
3953 divsel = 0x41;
3954 phaseinc = 0x20;
3955 } else {
3956 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003957 * but the adjusted_mode->crtc_clock in in KHz. To get the
3958 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 * convert the virtual clock precision to KHz here for higher
3960 * precision.
3961 */
3962 u32 iclk_virtual_root_freq = 172800 * 1000;
3963 u32 iclk_pi_range = 64;
3964 u32 desired_divisor, msb_divisor_value, pi_value;
3965
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003966 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 msb_divisor_value = desired_divisor / iclk_pi_range;
3968 pi_value = desired_divisor % iclk_pi_range;
3969
3970 auxdiv = 0;
3971 divsel = msb_divisor_value - 2;
3972 phaseinc = pi_value;
3973 }
3974
3975 /* This should not happen with any sane values */
3976 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3977 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3978 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3979 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3980
3981 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003982 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 auxdiv,
3984 divsel,
3985 phasedir,
3986 phaseinc);
3987
3988 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3991 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3992 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3993 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3994 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3995 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997
3998 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003999 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004000 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4001 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004002 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003
4004 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004005 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008
4009 /* Wait for initialization time */
4010 udelay(24);
4011
4012 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004013
Ville Syrjäläa5805162015-05-26 20:42:30 +03004014 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015}
4016
Daniel Vetter275f01b22013-05-03 11:49:47 +02004017static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4018 enum pipe pch_transcoder)
4019{
4020 struct drm_device *dev = crtc->base.dev;
4021 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004022 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004023
4024 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4025 I915_READ(HTOTAL(cpu_transcoder)));
4026 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4027 I915_READ(HBLANK(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4029 I915_READ(HSYNC(cpu_transcoder)));
4030
4031 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4032 I915_READ(VTOTAL(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4034 I915_READ(VBLANK(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4036 I915_READ(VSYNC(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4038 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4039}
4040
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004041static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004042{
4043 struct drm_i915_private *dev_priv = dev->dev_private;
4044 uint32_t temp;
4045
4046 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004047 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004048 return;
4049
4050 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4051 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4052
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004053 temp &= ~FDI_BC_BIFURCATION_SELECT;
4054 if (enable)
4055 temp |= FDI_BC_BIFURCATION_SELECT;
4056
4057 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004058 I915_WRITE(SOUTH_CHICKEN1, temp);
4059 POSTING_READ(SOUTH_CHICKEN1);
4060}
4061
4062static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4063{
4064 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 switch (intel_crtc->pipe) {
4067 case PIPE_A:
4068 break;
4069 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004070 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074
4075 break;
4076 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004077 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 break;
4080 default:
4081 BUG();
4082 }
4083}
4084
Jesse Barnesf67a5592011-01-05 10:31:48 -08004085/*
4086 * Enable PCH resources required for PCH ports:
4087 * - PCH PLLs
4088 * - FDI training & RX/TX
4089 * - update transcoder timings
4090 * - DP transcoding bits
4091 * - transcoder
4092 */
4093static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004094{
4095 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004096 struct drm_i915_private *dev_priv = dev->dev_private;
4097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4098 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004099 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetterab9412b2013-05-03 11:49:46 +02004101 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004102
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004103 if (IS_IVYBRIDGE(dev))
4104 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4105
Daniel Vettercd986ab2012-10-26 10:58:12 +02004106 /* Write the TU size bits before fdi link training, so that error
4107 * detection works. */
4108 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4109 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4110
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004111 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004112 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004113
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004114 /* We need to program the right clock selection before writing the pixel
4115 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004116 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004117 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004118
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004120 temp |= TRANS_DPLL_ENABLE(pipe);
4121 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004122 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004123 temp |= sel;
4124 else
4125 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004127 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004129 /* XXX: pch pll's can be enabled any time before we enable the PCH
4130 * transcoder, and we actually should do this to not upset any PCH
4131 * transcoder that already use the clock when we share it.
4132 *
4133 * Note that enable_shared_dpll tries to do the right thing, but
4134 * get_shared_dpll unconditionally resets the pll - we need that to have
4135 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004136 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004137
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004138 /* set transcoder timing, panel must allow it */
4139 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004140 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004142 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004143
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004145 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004146 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 reg = TRANS_DP_CTL(pipe);
4148 temp = I915_READ(reg);
4149 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004150 TRANS_DP_SYNC_MASK |
4151 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004152 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004153 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154
4155 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159
4160 switch (intel_trans_dp_port_sel(crtc)) {
4161 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 break;
4164 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 break;
4167 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004168 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169 break;
4170 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004171 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004172 }
4173
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004175 }
4176
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004177 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004178}
4179
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180static void lpt_pch_enable(struct drm_crtc *crtc)
4181{
4182 struct drm_device *dev = crtc->dev;
4183 struct drm_i915_private *dev_priv = dev->dev_private;
4184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004185 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Daniel Vetterab9412b2013-05-03 11:49:46 +02004187 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004188
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004189 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004190
Paulo Zanoni0540e482012-10-31 18:12:40 -02004191 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004192 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004193
Paulo Zanoni937bb612012-10-31 18:12:47 -02004194 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004195}
4196
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004197struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4198 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004199{
Daniel Vettere2b78262013-06-07 23:10:03 +02004200 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004201 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004202 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004203 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004204
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004205 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4206
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004207 if (HAS_PCH_IBX(dev_priv->dev)) {
4208 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004209 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004210 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004211
Daniel Vetter46edb022013-06-05 13:34:12 +02004212 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4213 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004214
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004215 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004216
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004217 goto found;
4218 }
4219
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304220 if (IS_BROXTON(dev_priv->dev)) {
4221 /* PLL is attached to port in bxt */
4222 struct intel_encoder *encoder;
4223 struct intel_digital_port *intel_dig_port;
4224
4225 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4226 if (WARN_ON(!encoder))
4227 return NULL;
4228
4229 intel_dig_port = enc_to_dig_port(&encoder->base);
4230 /* 1:1 mapping between ports and PLLs */
4231 i = (enum intel_dpll_id)intel_dig_port->port;
4232 pll = &dev_priv->shared_dplls[i];
4233 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4234 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304236
4237 goto found;
4238 }
4239
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004240 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4241 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004242
4243 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004244 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004245 continue;
4246
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004247 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 &shared_dpll[i].hw_state,
4249 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004250 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004251 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004252 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004253 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004254 goto found;
4255 }
4256 }
4257
4258 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4260 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004261 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004262 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4263 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264 goto found;
4265 }
4266 }
4267
4268 return NULL;
4269
4270found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 if (shared_dpll[i].crtc_mask == 0)
4272 shared_dpll[i].hw_state =
4273 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004274
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004275 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004276 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4277 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004278
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004279 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004280
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004281 return pll;
4282}
4283
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 struct drm_i915_private *dev_priv = to_i915(state->dev);
4287 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004288 struct intel_shared_dpll *pll;
4289 enum intel_dpll_id i;
4290
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (!to_intel_atomic_state(state)->dpll_set)
4292 return;
4293
4294 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4296 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004297 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004298 }
4299}
4300
Daniel Vettera1520312013-05-03 11:49:50 +02004301static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004304 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004305 u32 temp;
4306
4307 temp = I915_READ(dslreg);
4308 udelay(500);
4309 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004310 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004311 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004312 }
4313}
4314
Chandra Kondurua1b22782015-04-07 15:28:45 -07004315/**
4316 * skl_update_scaler_users - Stages update to crtc's scaler state
4317 * @intel_crtc: crtc
4318 * @crtc_state: crtc_state
4319 * @plane: plane (NULL indicates crtc is requesting update)
4320 * @plane_state: plane's state
4321 * @force_detach: request unconditional detachment of scaler
4322 *
4323 * This function updates scaler state for requested plane or crtc.
4324 * To request scaler usage update for a plane, caller shall pass plane pointer.
4325 * To request scaler usage update for crtc, caller shall pass plane pointer
4326 * as NULL.
4327 *
4328 * Return
4329 * 0 - scaler_usage updated successfully
4330 * error - requested scaling cannot be supported or other error condition
4331 */
4332int
4333skl_update_scaler_users(
4334 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4335 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4336 int force_detach)
4337{
4338 int need_scaling;
4339 int idx;
4340 int src_w, src_h, dst_w, dst_h;
4341 int *scaler_id;
4342 struct drm_framebuffer *fb;
4343 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004344 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004345
4346 if (!intel_crtc || !crtc_state)
4347 return 0;
4348
4349 scaler_state = &crtc_state->scaler_state;
4350
4351 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4352 fb = intel_plane ? plane_state->base.fb : NULL;
4353
4354 if (intel_plane) {
4355 src_w = drm_rect_width(&plane_state->src) >> 16;
4356 src_h = drm_rect_height(&plane_state->src) >> 16;
4357 dst_w = drm_rect_width(&plane_state->dst);
4358 dst_h = drm_rect_height(&plane_state->dst);
4359 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004360 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361 } else {
4362 struct drm_display_mode *adjusted_mode =
4363 &crtc_state->base.adjusted_mode;
4364 src_w = crtc_state->pipe_src_w;
4365 src_h = crtc_state->pipe_src_h;
4366 dst_w = adjusted_mode->hdisplay;
4367 dst_h = adjusted_mode->vdisplay;
4368 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004371
4372 need_scaling = intel_rotation_90_or_270(rotation) ?
4373 (src_h != dst_w || src_w != dst_h):
4374 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375
4376 /*
4377 * if plane is being disabled or scaler is no more required or force detach
4378 * - free scaler binded to this plane/crtc
4379 * - in order to do this, update crtc->scaler_usage
4380 *
4381 * Here scaler state in crtc_state is set free so that
4382 * scaler can be assigned to other user. Actual register
4383 * update to free the scaler is done in plane/panel-fit programming.
4384 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4385 */
4386 if (force_detach || !need_scaling || (intel_plane &&
4387 (!fb || !plane_state->visible))) {
4388 if (*scaler_id >= 0) {
4389 scaler_state->scaler_users &= ~(1 << idx);
4390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
4392 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4393 "crtc_state = %p scaler_users = 0x%x\n",
4394 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4395 intel_plane ? intel_plane->base.base.id :
4396 intel_crtc->base.base.id, crtc_state,
4397 scaler_state->scaler_users);
4398 *scaler_id = -1;
4399 }
4400 return 0;
4401 }
4402
4403 /* range checks */
4404 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4405 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4406
4407 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4408 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4409 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4410 "size is out of scaler range\n",
4411 intel_plane ? "PLANE" : "CRTC",
4412 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4413 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4414 return -EINVAL;
4415 }
4416
4417 /* check colorkey */
Chandra Konduru225c2282015-05-18 16:18:44 -07004418 if (WARN_ON(intel_plane &&
4419 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4420 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4421 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004422 return -EINVAL;
4423 }
4424
4425 /* Check src format */
4426 if (intel_plane) {
4427 switch (fb->pixel_format) {
4428 case DRM_FORMAT_RGB565:
4429 case DRM_FORMAT_XBGR8888:
4430 case DRM_FORMAT_XRGB8888:
4431 case DRM_FORMAT_ABGR8888:
4432 case DRM_FORMAT_ARGB8888:
4433 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004434 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 case DRM_FORMAT_YUYV:
4436 case DRM_FORMAT_YVYU:
4437 case DRM_FORMAT_UYVY:
4438 case DRM_FORMAT_VYUY:
4439 break;
4440 default:
4441 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4442 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4443 return -EINVAL;
4444 }
4445 }
4446
4447 /* mark this plane as a scaler user in crtc_state */
4448 scaler_state->scaler_users |= (1 << idx);
4449 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4450 "crtc_state = %p scaler_users = 0x%x\n",
4451 intel_plane ? "PLANE" : "CRTC",
4452 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4453 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4454 return 0;
4455}
4456
4457static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004458{
4459 struct drm_device *dev = crtc->base.dev;
4460 struct drm_i915_private *dev_priv = dev->dev_private;
4461 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004462 struct intel_crtc_scaler_state *scaler_state =
4463 &crtc->config->scaler_state;
4464
4465 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4466
4467 /* To update pfit, first update scaler state */
4468 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4469 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4470 skl_detach_scalers(crtc);
4471 if (!enable)
4472 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004473
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004474 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004475 int id;
4476
4477 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4478 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4479 return;
4480 }
4481
4482 id = scaler_state->scaler_id;
4483 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4484 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4485 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4486 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4487
4488 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004489 }
4490}
4491
Jesse Barnesb074cec2013-04-25 12:55:02 -07004492static void ironlake_pfit_enable(struct intel_crtc *crtc)
4493{
4494 struct drm_device *dev = crtc->base.dev;
4495 struct drm_i915_private *dev_priv = dev->dev_private;
4496 int pipe = crtc->pipe;
4497
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004498 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004499 /* Force use of hard-coded filter coefficients
4500 * as some pre-programmed values are broken,
4501 * e.g. x201.
4502 */
4503 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4504 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4505 PF_PIPE_SEL_IVB(pipe));
4506 else
4507 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004508 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4509 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004510 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004511}
4512
Matt Roper4a3b8762014-12-23 10:41:51 -08004513static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004514{
4515 struct drm_device *dev = crtc->dev;
4516 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004517 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004518 struct intel_plane *intel_plane;
4519
Matt Roperaf2b6532014-04-01 15:22:32 -07004520 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4521 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004522 if (intel_plane->pipe == pipe)
4523 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004524 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004525}
4526
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004527void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004528{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004529 struct drm_device *dev = crtc->base.dev;
4530 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533 return;
4534
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004535 /* We can only enable IPS after we enable a plane and wait for a vblank */
4536 intel_wait_for_vblank(dev, crtc->pipe);
4537
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004539 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004540 mutex_lock(&dev_priv->rps.hw_lock);
4541 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4542 mutex_unlock(&dev_priv->rps.hw_lock);
4543 /* Quoting Art Runyan: "its not safe to expect any particular
4544 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004545 * mailbox." Moreover, the mailbox may return a bogus state,
4546 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004547 */
4548 } else {
4549 I915_WRITE(IPS_CTL, IPS_ENABLE);
4550 /* The bit only becomes 1 in the next vblank, so this wait here
4551 * is essentially intel_wait_for_vblank. If we don't have this
4552 * and don't wait for vblanks until the end of crtc_enable, then
4553 * the HW state readout code will complain that the expected
4554 * IPS_CTL value is not the one we read. */
4555 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4556 DRM_ERROR("Timed out waiting for IPS enable\n");
4557 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004558}
4559
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004560void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004561{
4562 struct drm_device *dev = crtc->base.dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004565 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004566 return;
4567
4568 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004569 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004570 mutex_lock(&dev_priv->rps.hw_lock);
4571 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4572 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004573 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4574 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4575 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004576 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004577 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004578 POSTING_READ(IPS_CTL);
4579 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004580
4581 /* We need to wait for a vblank before we can disable the plane. */
4582 intel_wait_for_vblank(dev, crtc->pipe);
4583}
4584
4585/** Loads the palette/gamma unit for the CRTC with the prepared values */
4586static void intel_crtc_load_lut(struct drm_crtc *crtc)
4587{
4588 struct drm_device *dev = crtc->dev;
4589 struct drm_i915_private *dev_priv = dev->dev_private;
4590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4591 enum pipe pipe = intel_crtc->pipe;
4592 int palreg = PALETTE(pipe);
4593 int i;
4594 bool reenable_ips = false;
4595
4596 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004597 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598 return;
4599
Imre Deak50360402015-01-16 00:55:16 -08004600 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004601 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602 assert_dsi_pll_enabled(dev_priv);
4603 else
4604 assert_pll_enabled(dev_priv, pipe);
4605 }
4606
4607 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304608 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004609 palreg = LGC_PALETTE(pipe);
4610
4611 /* Workaround : Do not read or write the pipe palette/gamma data while
4612 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4613 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004614 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004615 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4616 GAMMA_MODE_MODE_SPLIT)) {
4617 hsw_disable_ips(intel_crtc);
4618 reenable_ips = true;
4619 }
4620
4621 for (i = 0; i < 256; i++) {
4622 I915_WRITE(palreg + 4 * i,
4623 (intel_crtc->lut_r[i] << 16) |
4624 (intel_crtc->lut_g[i] << 8) |
4625 intel_crtc->lut_b[i]);
4626 }
4627
4628 if (reenable_ips)
4629 hsw_enable_ips(intel_crtc);
4630}
4631
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004632static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004633{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004634 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004635 struct drm_device *dev = intel_crtc->base.dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
4638 mutex_lock(&dev->struct_mutex);
4639 dev_priv->mm.interruptible = false;
4640 (void) intel_overlay_switch_off(intel_crtc->overlay);
4641 dev_priv->mm.interruptible = true;
4642 mutex_unlock(&dev->struct_mutex);
4643 }
4644
4645 /* Let userspace switch the overlay on again. In most cases userspace
4646 * has to recompute where to put it anyway.
4647 */
4648}
4649
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004650/**
4651 * intel_post_enable_primary - Perform operations after enabling primary plane
4652 * @crtc: the CRTC whose primary plane was just enabled
4653 *
4654 * Performs potentially sleeping operations that must be done after the primary
4655 * plane is enabled, such as updating FBC and IPS. Note that this may be
4656 * called due to an explicit primary plane update, or due to an implicit
4657 * re-enable that is caused when a sprite plane is updated to no longer
4658 * completely hide the primary plane.
4659 */
4660static void
4661intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004662{
4663 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4666 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668 /*
4669 * BDW signals flip done immediately if the plane
4670 * is disabled, even if the plane enable is already
4671 * armed to occur at the next vblank :(
4672 */
4673 if (IS_BROADWELL(dev))
4674 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004675
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 /*
4677 * FIXME IPS should be fine as long as one plane is
4678 * enabled, but in practice it seems to have problems
4679 * when going from primary only to sprite only and vice
4680 * versa.
4681 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004682 hsw_enable_ips(intel_crtc);
4683
4684 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004685 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004686 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004687
4688 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689 * Gen2 reports pipe underruns whenever all planes are disabled.
4690 * So don't enable underrun reporting before at least some planes
4691 * are enabled.
4692 * FIXME: Need to fix the logic to work when we turn off all planes
4693 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004694 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004695 if (IS_GEN2(dev))
4696 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4697
4698 /* Underruns don't raise interrupts, so check manually. */
4699 if (HAS_GMCH_DISPLAY(dev))
4700 i9xx_check_fifo_underruns(dev_priv);
4701}
4702
4703/**
4704 * intel_pre_disable_primary - Perform operations before disabling primary plane
4705 * @crtc: the CRTC whose primary plane is to be disabled
4706 *
4707 * Performs potentially sleeping operations that must be done before the
4708 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4709 * be called due to an explicit primary plane update, or due to an implicit
4710 * disable that is caused when a sprite plane completely hides the primary
4711 * plane.
4712 */
4713static void
4714intel_pre_disable_primary(struct drm_crtc *crtc)
4715{
4716 struct drm_device *dev = crtc->dev;
4717 struct drm_i915_private *dev_priv = dev->dev_private;
4718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4719 int pipe = intel_crtc->pipe;
4720
4721 /*
4722 * Gen2 reports pipe underruns whenever all planes are disabled.
4723 * So diasble underrun reporting before all the planes get disabled.
4724 * FIXME: Need to fix the logic to work when we turn off all planes
4725 * but leave the pipe running.
4726 */
4727 if (IS_GEN2(dev))
4728 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4729
4730 /*
4731 * Vblank time updates from the shadow to live plane control register
4732 * are blocked if the memory self-refresh mode is active at that
4733 * moment. So to make sure the plane gets truly disabled, disable
4734 * first the self-refresh mode. The self-refresh enable bit in turn
4735 * will be checked/applied by the HW only at the next frame start
4736 * event which is after the vblank start event, so we need to have a
4737 * wait-for-vblank between disabling the plane and the pipe.
4738 */
4739 if (HAS_GMCH_DISPLAY(dev))
4740 intel_set_memory_cxsr(dev_priv, false);
4741
4742 mutex_lock(&dev->struct_mutex);
4743 if (dev_priv->fbc.crtc == intel_crtc)
4744 intel_fbc_disable(dev);
4745 mutex_unlock(&dev->struct_mutex);
4746
4747 /*
4748 * FIXME IPS should be fine as long as one plane is
4749 * enabled, but in practice it seems to have problems
4750 * when going from primary only to sprite only and vice
4751 * versa.
4752 */
4753 hsw_disable_ips(intel_crtc);
4754}
4755
4756static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4757{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004758 struct drm_device *dev = crtc->dev;
4759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4760 int pipe = intel_crtc->pipe;
4761
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762 intel_enable_primary_hw_plane(crtc->primary, crtc);
4763 intel_enable_sprite_planes(crtc);
Maarten Lankhorstc0165302015-06-12 11:15:42 +02004764 if (to_intel_plane_state(crtc->cursor->state)->visible)
4765 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004766
4767 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004768
4769 /*
4770 * FIXME: Once we grow proper nuclear flip support out of this we need
4771 * to compute the mask of flip planes precisely. For the time being
4772 * consider this a flip to a NULL plane.
4773 */
4774 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004775}
4776
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004777static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004778{
4779 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004781 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004782 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004783
4784 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004785
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004786 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004787
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004788 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004789 for_each_intel_plane(dev, intel_plane) {
4790 if (intel_plane->pipe == pipe) {
4791 struct drm_crtc *from = intel_plane->base.crtc;
4792
4793 intel_plane->disable_plane(&intel_plane->base,
4794 from ?: crtc, true);
4795 }
4796 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004797
Daniel Vetterf99d7062014-06-19 16:01:59 +02004798 /*
4799 * FIXME: Once we grow proper nuclear flip support out of this we need
4800 * to compute the mask of flip planes precisely. For the time being
4801 * consider this a flip to a NULL plane.
4802 */
4803 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004804}
4805
Jesse Barnesf67a5592011-01-05 10:31:48 -08004806static void ironlake_crtc_enable(struct drm_crtc *crtc)
4807{
4808 struct drm_device *dev = crtc->dev;
4809 struct drm_i915_private *dev_priv = dev->dev_private;
4810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004811 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004812 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004813
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004814 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004815 return;
4816
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004817 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004818 intel_prepare_shared_dpll(intel_crtc);
4819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304821 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004822
4823 intel_set_pipe_timings(intel_crtc);
4824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004826 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004827 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004828 }
4829
4830 ironlake_set_pipeconf(crtc);
4831
Jesse Barnesf67a5592011-01-05 10:31:48 -08004832 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004833
Daniel Vettera72e4c92014-09-30 10:56:47 +02004834 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4835 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004836
Daniel Vetterf6736a12013-06-05 13:34:30 +02004837 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004838 if (encoder->pre_enable)
4839 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004842 /* Note: FDI PLL enabling _must_ be done before we enable the
4843 * cpu pipes, hence this is separate from all the other fdi/pch
4844 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004845 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004846 } else {
4847 assert_fdi_tx_disabled(dev_priv, pipe);
4848 assert_fdi_rx_disabled(dev_priv, pipe);
4849 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850
Jesse Barnesb074cec2013-04-25 12:55:02 -07004851 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004852
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004853 /*
4854 * On ILK+ LUT must be loaded before the pipe is running but with
4855 * clocks enabled
4856 */
4857 intel_crtc_load_lut(crtc);
4858
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004859 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004860 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004864
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004865 assert_vblank_disabled(crtc);
4866 drm_crtc_vblank_on(crtc);
4867
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004868 for_each_encoder_on_crtc(dev, crtc, encoder)
4869 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004870
4871 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004872 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004873}
4874
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004875/* IPS only exists on ULT machines and is tied to pipe A. */
4876static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4877{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004878 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004879}
4880
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004881static void haswell_crtc_enable(struct drm_crtc *crtc)
4882{
4883 struct drm_device *dev = crtc->dev;
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4886 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004887 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4888 struct intel_crtc_state *pipe_config =
4889 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004890
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004891 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004892 return;
4893
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004894 if (intel_crtc_to_shared_dpll(intel_crtc))
4895 intel_enable_shared_dpll(intel_crtc);
4896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304898 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004899
4900 intel_set_pipe_timings(intel_crtc);
4901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004902 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4903 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4904 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004905 }
4906
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004907 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004908 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004909 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004910 }
4911
4912 haswell_set_pipeconf(crtc);
4913
4914 intel_set_pipe_csc(crtc);
4915
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004917
Daniel Vettera72e4c92014-09-30 10:56:47 +02004918 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004919 for_each_encoder_on_crtc(dev, crtc, encoder)
4920 if (encoder->pre_enable)
4921 encoder->pre_enable(encoder);
4922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004924 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4925 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004926 dev_priv->display.fdi_link_train(crtc);
4927 }
4928
Paulo Zanoni1f544382012-10-24 11:32:00 -02004929 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004931 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004932 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004933 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004934 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004935 else
4936 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937
4938 /*
4939 * On ILK+ LUT must be loaded before the pipe is running but with
4940 * clocks enabled
4941 */
4942 intel_crtc_load_lut(crtc);
4943
Paulo Zanoni1f544382012-10-24 11:32:00 -02004944 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004945 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004946
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004947 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004948 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004949
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004950 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004951 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004953 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004954 intel_ddi_set_vc_payload_alloc(crtc, true);
4955
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004956 assert_vblank_disabled(crtc);
4957 drm_crtc_vblank_on(crtc);
4958
Jani Nikula8807e552013-08-30 19:40:32 +03004959 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004961 intel_opregion_notify_encoder(encoder, true);
4962 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963
Paulo Zanonie4916942013-09-20 16:21:19 -03004964 /* If we change the relative order between pipe/planes enabling, we need
4965 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004966 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4967 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4968 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4969 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4970 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971}
4972
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004973static void ironlake_pfit_disable(struct intel_crtc *crtc)
4974{
4975 struct drm_device *dev = crtc->base.dev;
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 int pipe = crtc->pipe;
4978
4979 /* To avoid upsetting the power well on haswell only disable the pfit if
4980 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004981 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004982 I915_WRITE(PF_CTL(pipe), 0);
4983 I915_WRITE(PF_WIN_POS(pipe), 0);
4984 I915_WRITE(PF_WIN_SZ(pipe), 0);
4985 }
4986}
4987
Jesse Barnes6be4a602010-09-10 10:26:01 -07004988static void ironlake_crtc_disable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004993 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004994 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004995 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004996
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004997 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004998 return;
4999
Daniel Vetterea9d7582012-07-10 10:42:52 +02005000 for_each_encoder_on_crtc(dev, crtc, encoder)
5001 encoder->disable(encoder);
5002
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005003 drm_crtc_vblank_off(crtc);
5004 assert_vblank_disabled(crtc);
5005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005006 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005007 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005008
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005009 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005010
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005011 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005012
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005013 if (intel_crtc->config->has_pch_encoder)
5014 ironlake_fdi_disable(crtc);
5015
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005016 for_each_encoder_on_crtc(dev, crtc, encoder)
5017 if (encoder->post_disable)
5018 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005019
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005020 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005021 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022
Daniel Vetterd925c592013-06-05 13:34:04 +02005023 if (HAS_PCH_CPT(dev)) {
5024 /* disable TRANS_DP_CTL */
5025 reg = TRANS_DP_CTL(pipe);
5026 temp = I915_READ(reg);
5027 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5028 TRANS_DP_PORT_SEL_MASK);
5029 temp |= TRANS_DP_PORT_SEL_NONE;
5030 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Daniel Vetterd925c592013-06-05 13:34:04 +02005032 /* disable DPLL_SEL */
5033 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005034 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005035 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005036 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005037
5038 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005039 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005040
5041 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042 }
5043
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005044 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005045 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005046
5047 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005048 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005049 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050}
5051
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052static void haswell_crtc_disable(struct drm_crtc *crtc)
5053{
5054 struct drm_device *dev = crtc->dev;
5055 struct drm_i915_private *dev_priv = dev->dev_private;
5056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5057 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005058 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005060 if (WARN_ON(!intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061 return;
5062
Jani Nikula8807e552013-08-30 19:40:32 +03005063 for_each_encoder_on_crtc(dev, crtc, encoder) {
5064 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005066 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005067
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005068 drm_crtc_vblank_off(crtc);
5069 assert_vblank_disabled(crtc);
5070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005071 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005072 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5073 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005074 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005076 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005077 intel_ddi_set_vc_payload_alloc(crtc, false);
5078
Paulo Zanoniad80a812012-10-24 16:06:19 -02005079 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005081 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005082 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005083 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005084 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005085 else
5086 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087
Paulo Zanoni1f544382012-10-24 11:32:00 -02005088 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005090 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005091 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005092 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005093 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094
Imre Deak97b040a2014-06-25 22:01:50 +03005095 for_each_encoder_on_crtc(dev, crtc, encoder)
5096 if (encoder->post_disable)
5097 encoder->post_disable(encoder);
5098
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005100 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005101
5102 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005103 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005104 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005105
5106 if (intel_crtc_to_shared_dpll(intel_crtc))
5107 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108}
5109
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110static void i9xx_pfit_enable(struct intel_crtc *crtc)
5111{
5112 struct drm_device *dev = crtc->base.dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005115
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005116 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005117 return;
5118
Daniel Vetterc0b03412013-05-28 12:05:54 +02005119 /*
5120 * The panel fitter should only be adjusted whilst the pipe is disabled,
5121 * according to register description and PRM.
5122 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005123 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5124 assert_pipe_disabled(dev_priv, crtc->pipe);
5125
Jesse Barnesb074cec2013-04-25 12:55:02 -07005126 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5127 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005128
5129 /* Border color in case we don't scale up to the full screen. Black by
5130 * default, change to something else for debugging. */
5131 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132}
5133
Dave Airlied05410f2014-06-05 13:22:59 +10005134static enum intel_display_power_domain port_to_power_domain(enum port port)
5135{
5136 switch (port) {
5137 case PORT_A:
5138 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5139 case PORT_B:
5140 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5141 case PORT_C:
5142 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5143 case PORT_D:
5144 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5145 default:
5146 WARN_ON_ONCE(1);
5147 return POWER_DOMAIN_PORT_OTHER;
5148 }
5149}
5150
Imre Deak77d22dc2014-03-05 16:20:52 +02005151#define for_each_power_domain(domain, mask) \
5152 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5153 if ((1 << (domain)) & (mask))
5154
Imre Deak319be8a2014-03-04 19:22:57 +02005155enum intel_display_power_domain
5156intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005157{
Imre Deak319be8a2014-03-04 19:22:57 +02005158 struct drm_device *dev = intel_encoder->base.dev;
5159 struct intel_digital_port *intel_dig_port;
5160
5161 switch (intel_encoder->type) {
5162 case INTEL_OUTPUT_UNKNOWN:
5163 /* Only DDI platforms should ever use this output type */
5164 WARN_ON_ONCE(!HAS_DDI(dev));
5165 case INTEL_OUTPUT_DISPLAYPORT:
5166 case INTEL_OUTPUT_HDMI:
5167 case INTEL_OUTPUT_EDP:
5168 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005169 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005170 case INTEL_OUTPUT_DP_MST:
5171 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5172 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005173 case INTEL_OUTPUT_ANALOG:
5174 return POWER_DOMAIN_PORT_CRT;
5175 case INTEL_OUTPUT_DSI:
5176 return POWER_DOMAIN_PORT_DSI;
5177 default:
5178 return POWER_DOMAIN_PORT_OTHER;
5179 }
5180}
5181
5182static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5183{
5184 struct drm_device *dev = crtc->dev;
5185 struct intel_encoder *intel_encoder;
5186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5187 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005188 unsigned long mask;
5189 enum transcoder transcoder;
5190
5191 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5192
5193 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5194 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005195 if (intel_crtc->config->pch_pfit.enabled ||
5196 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005197 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5198
Imre Deak319be8a2014-03-04 19:22:57 +02005199 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5200 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5201
Imre Deak77d22dc2014-03-05 16:20:52 +02005202 return mask;
5203}
5204
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005205static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005206{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005207 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005208 struct drm_i915_private *dev_priv = dev->dev_private;
5209 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5210 struct intel_crtc *crtc;
5211
5212 /*
5213 * First get all needed power domains, then put all unneeded, to avoid
5214 * any unnecessary toggling of the power wells.
5215 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005216 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005217 enum intel_display_power_domain domain;
5218
Matt Roper83d65732015-02-25 13:12:16 -08005219 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005220 continue;
5221
Imre Deak319be8a2014-03-04 19:22:57 +02005222 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005223
5224 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5225 intel_display_power_get(dev_priv, domain);
5226 }
5227
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005228 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005229 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005230
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005231 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005232 enum intel_display_power_domain domain;
5233
5234 for_each_power_domain(domain, crtc->enabled_power_domains)
5235 intel_display_power_put(dev_priv, domain);
5236
5237 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5238 }
5239
5240 intel_display_set_init_power(dev_priv, false);
5241}
5242
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005243static void intel_update_max_cdclk(struct drm_device *dev)
5244{
5245 struct drm_i915_private *dev_priv = dev->dev_private;
5246
5247 if (IS_SKYLAKE(dev)) {
5248 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5249
5250 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5251 dev_priv->max_cdclk_freq = 675000;
5252 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5253 dev_priv->max_cdclk_freq = 540000;
5254 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5255 dev_priv->max_cdclk_freq = 450000;
5256 else
5257 dev_priv->max_cdclk_freq = 337500;
5258 } else if (IS_BROADWELL(dev)) {
5259 /*
5260 * FIXME with extra cooling we can allow
5261 * 540 MHz for ULX and 675 Mhz for ULT.
5262 * How can we know if extra cooling is
5263 * available? PCI ID, VTB, something else?
5264 */
5265 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5266 dev_priv->max_cdclk_freq = 450000;
5267 else if (IS_BDW_ULX(dev))
5268 dev_priv->max_cdclk_freq = 450000;
5269 else if (IS_BDW_ULT(dev))
5270 dev_priv->max_cdclk_freq = 540000;
5271 else
5272 dev_priv->max_cdclk_freq = 675000;
5273 } else if (IS_VALLEYVIEW(dev)) {
5274 dev_priv->max_cdclk_freq = 400000;
5275 } else {
5276 /* otherwise assume cdclk is fixed */
5277 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5278 }
5279
5280 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5281 dev_priv->max_cdclk_freq);
5282}
5283
5284static void intel_update_cdclk(struct drm_device *dev)
5285{
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287
5288 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5289 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5290 dev_priv->cdclk_freq);
5291
5292 /*
5293 * Program the gmbus_freq based on the cdclk frequency.
5294 * BSpec erroneously claims we should aim for 4MHz, but
5295 * in fact 1MHz is the correct frequency.
5296 */
5297 if (IS_VALLEYVIEW(dev)) {
5298 /*
5299 * Program the gmbus_freq based on the cdclk frequency.
5300 * BSpec erroneously claims we should aim for 4MHz, but
5301 * in fact 1MHz is the correct frequency.
5302 */
5303 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5304 }
5305
5306 if (dev_priv->max_cdclk_freq == 0)
5307 intel_update_max_cdclk(dev);
5308}
5309
Damien Lespiau70d0c572015-06-04 18:21:29 +01005310static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305311{
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313 uint32_t divider;
5314 uint32_t ratio;
5315 uint32_t current_freq;
5316 int ret;
5317
5318 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5319 switch (frequency) {
5320 case 144000:
5321 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5322 ratio = BXT_DE_PLL_RATIO(60);
5323 break;
5324 case 288000:
5325 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5326 ratio = BXT_DE_PLL_RATIO(60);
5327 break;
5328 case 384000:
5329 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5330 ratio = BXT_DE_PLL_RATIO(60);
5331 break;
5332 case 576000:
5333 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5334 ratio = BXT_DE_PLL_RATIO(60);
5335 break;
5336 case 624000:
5337 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5338 ratio = BXT_DE_PLL_RATIO(65);
5339 break;
5340 case 19200:
5341 /*
5342 * Bypass frequency with DE PLL disabled. Init ratio, divider
5343 * to suppress GCC warning.
5344 */
5345 ratio = 0;
5346 divider = 0;
5347 break;
5348 default:
5349 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5350
5351 return;
5352 }
5353
5354 mutex_lock(&dev_priv->rps.hw_lock);
5355 /* Inform power controller of upcoming frequency change */
5356 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5357 0x80000000);
5358 mutex_unlock(&dev_priv->rps.hw_lock);
5359
5360 if (ret) {
5361 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5362 ret, frequency);
5363 return;
5364 }
5365
5366 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5367 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5368 current_freq = current_freq * 500 + 1000;
5369
5370 /*
5371 * DE PLL has to be disabled when
5372 * - setting to 19.2MHz (bypass, PLL isn't used)
5373 * - before setting to 624MHz (PLL needs toggling)
5374 * - before setting to any frequency from 624MHz (PLL needs toggling)
5375 */
5376 if (frequency == 19200 || frequency == 624000 ||
5377 current_freq == 624000) {
5378 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5379 /* Timeout 200us */
5380 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5381 1))
5382 DRM_ERROR("timout waiting for DE PLL unlock\n");
5383 }
5384
5385 if (frequency != 19200) {
5386 uint32_t val;
5387
5388 val = I915_READ(BXT_DE_PLL_CTL);
5389 val &= ~BXT_DE_PLL_RATIO_MASK;
5390 val |= ratio;
5391 I915_WRITE(BXT_DE_PLL_CTL, val);
5392
5393 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5394 /* Timeout 200us */
5395 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5396 DRM_ERROR("timeout waiting for DE PLL lock\n");
5397
5398 val = I915_READ(CDCLK_CTL);
5399 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5400 val |= divider;
5401 /*
5402 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5403 * enable otherwise.
5404 */
5405 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5406 if (frequency >= 500000)
5407 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5408
5409 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5410 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5411 val |= (frequency - 1000) / 500;
5412 I915_WRITE(CDCLK_CTL, val);
5413 }
5414
5415 mutex_lock(&dev_priv->rps.hw_lock);
5416 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5417 DIV_ROUND_UP(frequency, 25000));
5418 mutex_unlock(&dev_priv->rps.hw_lock);
5419
5420 if (ret) {
5421 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5422 ret, frequency);
5423 return;
5424 }
5425
Damien Lespiaua47871b2015-06-04 18:21:34 +01005426 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305427}
5428
5429void broxton_init_cdclk(struct drm_device *dev)
5430{
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 uint32_t val;
5433
5434 /*
5435 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5436 * or else the reset will hang because there is no PCH to respond.
5437 * Move the handshake programming to initialization sequence.
5438 * Previously was left up to BIOS.
5439 */
5440 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5441 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5442 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5443
5444 /* Enable PG1 for cdclk */
5445 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5446
5447 /* check if cd clock is enabled */
5448 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5449 DRM_DEBUG_KMS("Display already initialized\n");
5450 return;
5451 }
5452
5453 /*
5454 * FIXME:
5455 * - The initial CDCLK needs to be read from VBT.
5456 * Need to make this change after VBT has changes for BXT.
5457 * - check if setting the max (or any) cdclk freq is really necessary
5458 * here, it belongs to modeset time
5459 */
5460 broxton_set_cdclk(dev, 624000);
5461
5462 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005463 POSTING_READ(DBUF_CTL);
5464
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305465 udelay(10);
5466
5467 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5468 DRM_ERROR("DBuf power enable timeout!\n");
5469}
5470
5471void broxton_uninit_cdclk(struct drm_device *dev)
5472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474
5475 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005476 POSTING_READ(DBUF_CTL);
5477
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305478 udelay(10);
5479
5480 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5481 DRM_ERROR("DBuf power disable timeout!\n");
5482
5483 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5484 broxton_set_cdclk(dev, 19200);
5485
5486 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5487}
5488
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005489static const struct skl_cdclk_entry {
5490 unsigned int freq;
5491 unsigned int vco;
5492} skl_cdclk_frequencies[] = {
5493 { .freq = 308570, .vco = 8640 },
5494 { .freq = 337500, .vco = 8100 },
5495 { .freq = 432000, .vco = 8640 },
5496 { .freq = 450000, .vco = 8100 },
5497 { .freq = 540000, .vco = 8100 },
5498 { .freq = 617140, .vco = 8640 },
5499 { .freq = 675000, .vco = 8100 },
5500};
5501
5502static unsigned int skl_cdclk_decimal(unsigned int freq)
5503{
5504 return (freq - 1000) / 500;
5505}
5506
5507static unsigned int skl_cdclk_get_vco(unsigned int freq)
5508{
5509 unsigned int i;
5510
5511 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5512 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5513
5514 if (e->freq == freq)
5515 return e->vco;
5516 }
5517
5518 return 8100;
5519}
5520
5521static void
5522skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5523{
5524 unsigned int min_freq;
5525 u32 val;
5526
5527 /* select the minimum CDCLK before enabling DPLL 0 */
5528 val = I915_READ(CDCLK_CTL);
5529 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5530 val |= CDCLK_FREQ_337_308;
5531
5532 if (required_vco == 8640)
5533 min_freq = 308570;
5534 else
5535 min_freq = 337500;
5536
5537 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5538
5539 I915_WRITE(CDCLK_CTL, val);
5540 POSTING_READ(CDCLK_CTL);
5541
5542 /*
5543 * We always enable DPLL0 with the lowest link rate possible, but still
5544 * taking into account the VCO required to operate the eDP panel at the
5545 * desired frequency. The usual DP link rates operate with a VCO of
5546 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5547 * The modeset code is responsible for the selection of the exact link
5548 * rate later on, with the constraint of choosing a frequency that
5549 * works with required_vco.
5550 */
5551 val = I915_READ(DPLL_CTRL1);
5552
5553 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5554 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5555 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5556 if (required_vco == 8640)
5557 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5558 SKL_DPLL0);
5559 else
5560 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5561 SKL_DPLL0);
5562
5563 I915_WRITE(DPLL_CTRL1, val);
5564 POSTING_READ(DPLL_CTRL1);
5565
5566 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5567
5568 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5569 DRM_ERROR("DPLL0 not locked\n");
5570}
5571
5572static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5573{
5574 int ret;
5575 u32 val;
5576
5577 /* inform PCU we want to change CDCLK */
5578 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5579 mutex_lock(&dev_priv->rps.hw_lock);
5580 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5584}
5585
5586static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5587{
5588 unsigned int i;
5589
5590 for (i = 0; i < 15; i++) {
5591 if (skl_cdclk_pcu_ready(dev_priv))
5592 return true;
5593 udelay(10);
5594 }
5595
5596 return false;
5597}
5598
5599static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5600{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005601 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005602 u32 freq_select, pcu_ack;
5603
5604 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5605
5606 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5607 DRM_ERROR("failed to inform PCU about cdclk change\n");
5608 return;
5609 }
5610
5611 /* set CDCLK_CTL */
5612 switch(freq) {
5613 case 450000:
5614 case 432000:
5615 freq_select = CDCLK_FREQ_450_432;
5616 pcu_ack = 1;
5617 break;
5618 case 540000:
5619 freq_select = CDCLK_FREQ_540;
5620 pcu_ack = 2;
5621 break;
5622 case 308570:
5623 case 337500:
5624 default:
5625 freq_select = CDCLK_FREQ_337_308;
5626 pcu_ack = 0;
5627 break;
5628 case 617140:
5629 case 675000:
5630 freq_select = CDCLK_FREQ_675_617;
5631 pcu_ack = 3;
5632 break;
5633 }
5634
5635 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5636 POSTING_READ(CDCLK_CTL);
5637
5638 /* inform PCU of the change */
5639 mutex_lock(&dev_priv->rps.hw_lock);
5640 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5641 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005642
5643 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005644}
5645
5646void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5647{
5648 /* disable DBUF power */
5649 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5650 POSTING_READ(DBUF_CTL);
5651
5652 udelay(10);
5653
5654 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5655 DRM_ERROR("DBuf power disable timeout\n");
5656
5657 /* disable DPLL0 */
5658 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5659 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5660 DRM_ERROR("Couldn't disable DPLL0\n");
5661
5662 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5663}
5664
5665void skl_init_cdclk(struct drm_i915_private *dev_priv)
5666{
5667 u32 val;
5668 unsigned int required_vco;
5669
5670 /* enable PCH reset handshake */
5671 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5672 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5673
5674 /* enable PG1 and Misc I/O */
5675 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5676
5677 /* DPLL0 already enabed !? */
5678 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5679 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5680 return;
5681 }
5682
5683 /* enable DPLL0 */
5684 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5685 skl_dpll0_enable(dev_priv, required_vco);
5686
5687 /* set CDCLK to the frequency the BIOS chose */
5688 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5689
5690 /* enable DBUF power */
5691 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5692 POSTING_READ(DBUF_CTL);
5693
5694 udelay(10);
5695
5696 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5697 DRM_ERROR("DBuf power enable timeout\n");
5698}
5699
Ville Syrjälädfcab172014-06-13 13:37:47 +03005700/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005701static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005702{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005703 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005704
Jesse Barnes586f49d2013-11-04 16:06:59 -08005705 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005706 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005707 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5708 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005709 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005710
Ville Syrjälädfcab172014-06-13 13:37:47 +03005711 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005712}
5713
5714/* Adjust CDclk dividers to allow high res or save power if possible */
5715static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5716{
5717 struct drm_i915_private *dev_priv = dev->dev_private;
5718 u32 val, cmd;
5719
Vandana Kannan164dfd22014-11-24 13:37:41 +05305720 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5721 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005722
Ville Syrjälädfcab172014-06-13 13:37:47 +03005723 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005724 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005725 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005726 cmd = 1;
5727 else
5728 cmd = 0;
5729
5730 mutex_lock(&dev_priv->rps.hw_lock);
5731 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5732 val &= ~DSPFREQGUAR_MASK;
5733 val |= (cmd << DSPFREQGUAR_SHIFT);
5734 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5735 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5736 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5737 50)) {
5738 DRM_ERROR("timed out waiting for CDclk change\n");
5739 }
5740 mutex_unlock(&dev_priv->rps.hw_lock);
5741
Ville Syrjälä54433e92015-05-26 20:42:31 +03005742 mutex_lock(&dev_priv->sb_lock);
5743
Ville Syrjälädfcab172014-06-13 13:37:47 +03005744 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005745 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005747 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749 /* adjust cdclk divider */
5750 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005751 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005752 val |= divider;
5753 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005754
5755 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5756 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5757 50))
5758 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 }
5760
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761 /* adjust self-refresh exit latency value */
5762 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5763 val &= ~0x7f;
5764
5765 /*
5766 * For high bandwidth configs, we set a higher latency in the bunit
5767 * so that the core display fetch happens in time to avoid underruns.
5768 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005769 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770 val |= 4500 / 250; /* 4.5 usec */
5771 else
5772 val |= 3000 / 250; /* 3.0 usec */
5773 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005774
Ville Syrjäläa5805162015-05-26 20:42:30 +03005775 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776
Ville Syrjäläb6283052015-06-03 15:45:07 +03005777 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778}
5779
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005780static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5781{
5782 struct drm_i915_private *dev_priv = dev->dev_private;
5783 u32 val, cmd;
5784
Vandana Kannan164dfd22014-11-24 13:37:41 +05305785 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5786 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005787
5788 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789 case 333333:
5790 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005791 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005792 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793 break;
5794 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005795 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005796 return;
5797 }
5798
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005799 /*
5800 * Specs are full of misinformation, but testing on actual
5801 * hardware has shown that we just need to write the desired
5802 * CCK divider into the Punit register.
5803 */
5804 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5805
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005806 mutex_lock(&dev_priv->rps.hw_lock);
5807 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5808 val &= ~DSPFREQGUAR_MASK_CHV;
5809 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5810 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5811 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5812 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5813 50)) {
5814 DRM_ERROR("timed out waiting for CDclk change\n");
5815 }
5816 mutex_unlock(&dev_priv->rps.hw_lock);
5817
Ville Syrjäläb6283052015-06-03 15:45:07 +03005818 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005819}
5820
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5822 int max_pixclk)
5823{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005824 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005825 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005826
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827 /*
5828 * Really only a few cases to deal with, as only 4 CDclks are supported:
5829 * 200MHz
5830 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005831 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005832 * 400MHz (VLV only)
5833 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5834 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005835 *
5836 * We seem to get an unstable or solid color picture at 200MHz.
5837 * Not sure what's wrong. For now use 200MHz only when all pipes
5838 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005839 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005840 if (!IS_CHERRYVIEW(dev_priv) &&
5841 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005842 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005843 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005844 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005845 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005846 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005847 else
5848 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849}
5850
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305851static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5852 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305854 /*
5855 * FIXME:
5856 * - remove the guardband, it's not needed on BXT
5857 * - set 19.2MHz bypass frequency if there are no active pipes
5858 */
5859 if (max_pixclk > 576000*9/10)
5860 return 624000;
5861 else if (max_pixclk > 384000*9/10)
5862 return 576000;
5863 else if (max_pixclk > 288000*9/10)
5864 return 384000;
5865 else if (max_pixclk > 144000*9/10)
5866 return 288000;
5867 else
5868 return 144000;
5869}
5870
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005871/* Compute the max pixel clock for new configuration. Uses atomic state if
5872 * that's non-NULL, look at current state otherwise. */
5873static int intel_mode_max_pixclk(struct drm_device *dev,
5874 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005877 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005878 int max_pixclk = 0;
5879
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005880 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005881 if (state)
5882 crtc_state =
5883 intel_atomic_get_crtc_state(state, intel_crtc);
5884 else
5885 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005886 if (IS_ERR(crtc_state))
5887 return PTR_ERR(crtc_state);
5888
5889 if (!crtc_state->base.enable)
5890 continue;
5891
5892 max_pixclk = max(max_pixclk,
5893 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894 }
5895
5896 return max_pixclk;
5897}
5898
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005899static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005900{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005901 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005902 struct drm_crtc *crtc;
5903 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005904 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005905 int cdclk, ret = 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005907 if (max_pixclk < 0)
5908 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305910 if (IS_VALLEYVIEW(dev_priv))
5911 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5912 else
5913 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5914
5915 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005916 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005918 /* add all active pipes to the state */
5919 for_each_crtc(state->dev, crtc) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005920 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5921 if (IS_ERR(crtc_state))
5922 return PTR_ERR(crtc_state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005923
5924 if (!crtc_state->active || needs_modeset(crtc_state))
5925 continue;
5926
5927 crtc_state->mode_changed = true;
5928
5929 ret = drm_atomic_add_affected_connectors(state, crtc);
5930 if (ret)
5931 break;
5932
5933 ret = drm_atomic_add_affected_planes(state, crtc);
5934 if (ret)
5935 break;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005936 }
5937
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005938 return ret;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939}
5940
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005941static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5942{
5943 unsigned int credits, default_credits;
5944
5945 if (IS_CHERRYVIEW(dev_priv))
5946 default_credits = PFI_CREDIT(12);
5947 else
5948 default_credits = PFI_CREDIT(8);
5949
Vandana Kannan164dfd22014-11-24 13:37:41 +05305950 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005951 /* CHV suggested value is 31 or 63 */
5952 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005953 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005954 else
5955 credits = PFI_CREDIT(15);
5956 } else {
5957 credits = default_credits;
5958 }
5959
5960 /*
5961 * WA - write default credits before re-programming
5962 * FIXME: should we also set the resend bit here?
5963 */
5964 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5965 default_credits);
5966
5967 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5968 credits | PFI_CREDIT_RESEND);
5969
5970 /*
5971 * FIXME is this guaranteed to clear
5972 * immediately or should we poll for it?
5973 */
5974 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5975}
5976
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005977static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005979 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005981 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005982 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005983
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005984 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5985 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005986 if (WARN_ON(max_pixclk < 0))
5987 return;
5988
5989 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990
Vandana Kannan164dfd22014-11-24 13:37:41 +05305991 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005992 /*
5993 * FIXME: We can end up here with all power domains off, yet
5994 * with a CDCLK frequency other than the minimum. To account
5995 * for this take the PIPE-A power domain, which covers the HW
5996 * blocks needed for the following programming. This can be
5997 * removed once it's guaranteed that we get here either with
5998 * the minimum CDCLK set, or the required power domains
5999 * enabled.
6000 */
6001 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6002
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006003 if (IS_CHERRYVIEW(dev))
6004 cherryview_set_cdclk(dev, req_cdclk);
6005 else
6006 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006007
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006008 vlv_program_pfi_credits(dev_priv);
6009
Imre Deak738c05c2014-11-19 16:25:37 +02006010 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006011 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012}
6013
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014static void valleyview_crtc_enable(struct drm_crtc *crtc)
6015{
6016 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006017 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6019 struct intel_encoder *encoder;
6020 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006021 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006022
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006023 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024 return;
6025
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006026 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306027
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006028 if (!is_dsi) {
6029 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006030 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006031 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006032 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006033 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006035 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306036 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006037
6038 intel_set_pipe_timings(intel_crtc);
6039
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006040 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6041 struct drm_i915_private *dev_priv = dev->dev_private;
6042
6043 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6044 I915_WRITE(CHV_CANVAS(pipe), 0);
6045 }
6046
Daniel Vetter5b18e572014-04-24 23:55:06 +02006047 i9xx_set_pipeconf(intel_crtc);
6048
Jesse Barnes89b667f2013-04-18 14:51:36 -07006049 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050
Daniel Vettera72e4c92014-09-30 10:56:47 +02006051 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006052
Jesse Barnes89b667f2013-04-18 14:51:36 -07006053 for_each_encoder_on_crtc(dev, crtc, encoder)
6054 if (encoder->pre_pll_enable)
6055 encoder->pre_pll_enable(encoder);
6056
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006057 if (!is_dsi) {
6058 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006059 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006060 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006061 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006062 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063
6064 for_each_encoder_on_crtc(dev, crtc, encoder)
6065 if (encoder->pre_enable)
6066 encoder->pre_enable(encoder);
6067
Jesse Barnes2dd24552013-04-25 12:55:01 -07006068 i9xx_pfit_enable(intel_crtc);
6069
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006070 intel_crtc_load_lut(crtc);
6071
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006072 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006073 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006074
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006075 assert_vblank_disabled(crtc);
6076 drm_crtc_vblank_on(crtc);
6077
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006078 for_each_encoder_on_crtc(dev, crtc, encoder)
6079 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006080}
6081
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006082static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6083{
6084 struct drm_device *dev = crtc->base.dev;
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6086
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006087 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6088 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006089}
6090
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006091static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006092{
6093 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006094 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006096 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006097 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006098
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006099 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006100 return;
6101
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006102 i9xx_set_pll_dividers(intel_crtc);
6103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006104 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306105 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006106
6107 intel_set_pipe_timings(intel_crtc);
6108
Daniel Vetter5b18e572014-04-24 23:55:06 +02006109 i9xx_set_pipeconf(intel_crtc);
6110
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006111 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006112
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006113 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006114 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006115
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006116 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006117 if (encoder->pre_enable)
6118 encoder->pre_enable(encoder);
6119
Daniel Vetterf6736a12013-06-05 13:34:30 +02006120 i9xx_enable_pll(intel_crtc);
6121
Jesse Barnes2dd24552013-04-25 12:55:01 -07006122 i9xx_pfit_enable(intel_crtc);
6123
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006124 intel_crtc_load_lut(crtc);
6125
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006126 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006127 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006128
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006129 assert_vblank_disabled(crtc);
6130 drm_crtc_vblank_on(crtc);
6131
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006132 for_each_encoder_on_crtc(dev, crtc, encoder)
6133 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006134}
6135
Daniel Vetter87476d62013-04-11 16:29:06 +02006136static void i9xx_pfit_disable(struct intel_crtc *crtc)
6137{
6138 struct drm_device *dev = crtc->base.dev;
6139 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006141 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006142 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006143
6144 assert_pipe_disabled(dev_priv, crtc->pipe);
6145
Daniel Vetter328d8e82013-05-08 10:36:31 +02006146 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6147 I915_READ(PFIT_CONTROL));
6148 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006149}
6150
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006151static void i9xx_crtc_disable(struct drm_crtc *crtc)
6152{
6153 struct drm_device *dev = crtc->dev;
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006156 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006157 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006158
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006159 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006160 return;
6161
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006162 /*
6163 * On gen2 planes are double buffered but the pipe isn't, so we must
6164 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006165 * We also need to wait on all gmch platforms because of the
6166 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006167 */
Imre Deak564ed192014-06-13 14:54:21 +03006168 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006169
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006170 for_each_encoder_on_crtc(dev, crtc, encoder)
6171 encoder->disable(encoder);
6172
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006173 drm_crtc_vblank_off(crtc);
6174 assert_vblank_disabled(crtc);
6175
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006176 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006177
Daniel Vetter87476d62013-04-11 16:29:06 +02006178 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006179
Jesse Barnes89b667f2013-04-18 14:51:36 -07006180 for_each_encoder_on_crtc(dev, crtc, encoder)
6181 if (encoder->post_disable)
6182 encoder->post_disable(encoder);
6183
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006184 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006185 if (IS_CHERRYVIEW(dev))
6186 chv_disable_pll(dev_priv, pipe);
6187 else if (IS_VALLEYVIEW(dev))
6188 vlv_disable_pll(dev_priv, pipe);
6189 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006190 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006191 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006192
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006193 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006194 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006195
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006196 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006197 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006198
Daniel Vetterefa96242014-04-24 23:55:02 +02006199 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006200 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006201 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006202}
6203
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006204static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006205{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006207 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006208 enum intel_display_power_domain domain;
6209 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006210
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006211 if (!intel_crtc->active)
6212 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006213
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006214 intel_crtc_disable_planes(crtc);
6215 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006216
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006217 domains = intel_crtc->enabled_power_domains;
6218 for_each_power_domain(domain, domains)
6219 intel_display_power_put(dev_priv, domain);
6220 intel_crtc->enabled_power_domains = 0;
6221}
6222
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006223/*
6224 * turn all crtc's off, but do not adjust state
6225 * This has to be paired with a call to intel_modeset_setup_hw_state.
6226 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006227void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006228{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006229 struct drm_crtc *crtc;
6230
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006231 for_each_crtc(dev, crtc)
6232 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006233}
6234
Chris Wilsoncdd59982010-09-08 16:30:16 +01006235/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006236int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006237{
6238 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006239 struct drm_mode_config *config = &dev->mode_config;
6240 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006242 struct intel_crtc_state *pipe_config;
6243 struct drm_atomic_state *state;
6244 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006245
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006246 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006247 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006248
6249 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006250 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006251
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006252 /* this function should be called with drm_modeset_lock_all for now */
6253 if (WARN_ON(!ctx))
6254 return -EIO;
6255 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006256
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006257 state = drm_atomic_state_alloc(dev);
6258 if (WARN_ON(!state))
6259 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006260
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006261 state->acquire_ctx = ctx;
6262 state->allow_modeset = true;
6263
6264 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6265 if (IS_ERR(pipe_config)) {
6266 ret = PTR_ERR(pipe_config);
6267 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006268 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006269 pipe_config->base.active = enable;
6270
6271 ret = intel_set_mode(state);
6272 if (!ret)
6273 return ret;
6274
6275err:
6276 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6277 drm_atomic_state_free(state);
6278 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306279}
6280
6281/**
6282 * Sets the power management mode of the pipe and plane.
6283 */
6284void intel_crtc_update_dpms(struct drm_crtc *crtc)
6285{
6286 struct drm_device *dev = crtc->dev;
6287 struct intel_encoder *intel_encoder;
6288 bool enable = false;
6289
6290 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6291 enable |= intel_encoder->connectors_active;
6292
6293 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006294}
6295
Chris Wilsonea5b2132010-08-04 13:50:23 +01006296void intel_encoder_destroy(struct drm_encoder *encoder)
6297{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006298 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006299
Chris Wilsonea5b2132010-08-04 13:50:23 +01006300 drm_encoder_cleanup(encoder);
6301 kfree(intel_encoder);
6302}
6303
Damien Lespiau92373292013-08-08 22:28:57 +01006304/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006305 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6306 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006307static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006308{
6309 if (mode == DRM_MODE_DPMS_ON) {
6310 encoder->connectors_active = true;
6311
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006312 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006313 } else {
6314 encoder->connectors_active = false;
6315
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006316 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006317 }
6318}
6319
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006320/* Cross check the actual hw state with our own modeset state tracking (and it's
6321 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006322static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006323{
6324 if (connector->get_hw_state(connector)) {
6325 struct intel_encoder *encoder = connector->encoder;
6326 struct drm_crtc *crtc;
6327 bool encoder_enabled;
6328 enum pipe pipe;
6329
6330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6331 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006332 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333
Dave Airlie0e32b392014-05-02 14:02:48 +10006334 /* there is no real hw state for MST connectors */
6335 if (connector->mst_port)
6336 return;
6337
Rob Clarke2c719b2014-12-15 13:56:32 -05006338 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006339 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006340 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006341 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006342
Dave Airlie36cd7442014-05-02 13:44:18 +10006343 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006344 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006345 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006346
Dave Airlie36cd7442014-05-02 13:44:18 +10006347 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006348 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6349 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006350 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006351
Dave Airlie36cd7442014-05-02 13:44:18 +10006352 crtc = encoder->base.crtc;
6353
Matt Roper83d65732015-02-25 13:12:16 -08006354 I915_STATE_WARN(!crtc->state->enable,
6355 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006356 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6357 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006358 "encoder active on the wrong pipe\n");
6359 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360 }
6361}
6362
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006363int intel_connector_init(struct intel_connector *connector)
6364{
6365 struct drm_connector_state *connector_state;
6366
6367 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6368 if (!connector_state)
6369 return -ENOMEM;
6370
6371 connector->base.state = connector_state;
6372 return 0;
6373}
6374
6375struct intel_connector *intel_connector_alloc(void)
6376{
6377 struct intel_connector *connector;
6378
6379 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6380 if (!connector)
6381 return NULL;
6382
6383 if (intel_connector_init(connector) < 0) {
6384 kfree(connector);
6385 return NULL;
6386 }
6387
6388 return connector;
6389}
6390
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006391/* Even simpler default implementation, if there's really no special case to
6392 * consider. */
6393void intel_connector_dpms(struct drm_connector *connector, int mode)
6394{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006395 /* All the simple cases only support two dpms states. */
6396 if (mode != DRM_MODE_DPMS_ON)
6397 mode = DRM_MODE_DPMS_OFF;
6398
6399 if (mode == connector->dpms)
6400 return;
6401
6402 connector->dpms = mode;
6403
6404 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006405 if (connector->encoder)
6406 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006407
Daniel Vetterb9805142012-08-31 17:37:33 +02006408 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006409}
6410
Daniel Vetterf0947c32012-07-02 13:10:34 +02006411/* Simple connector->get_hw_state implementation for encoders that support only
6412 * one connector and no cloning and hence the encoder state determines the state
6413 * of the connector. */
6414bool intel_connector_get_hw_state(struct intel_connector *connector)
6415{
Daniel Vetter24929352012-07-02 20:28:59 +02006416 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006417 struct intel_encoder *encoder = connector->encoder;
6418
6419 return encoder->get_hw_state(encoder, &pipe);
6420}
6421
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006423{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6425 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006426
6427 return 0;
6428}
6429
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006431 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433 struct drm_atomic_state *state = pipe_config->base.state;
6434 struct intel_crtc *other_crtc;
6435 struct intel_crtc_state *other_crtc_state;
6436
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6438 pipe_name(pipe), pipe_config->fdi_lanes);
6439 if (pipe_config->fdi_lanes > 4) {
6440 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6441 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443 }
6444
Paulo Zanonibafb6552013-11-02 21:07:44 -07006445 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 if (pipe_config->fdi_lanes > 2) {
6447 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6448 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006450 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006452 }
6453 }
6454
6455 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457
6458 /* Ivybridge 3 pipe is really complicated */
6459 switch (pipe) {
6460 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 if (pipe_config->fdi_lanes <= 2)
6464 return 0;
6465
6466 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6467 other_crtc_state =
6468 intel_atomic_get_crtc_state(state, other_crtc);
6469 if (IS_ERR(other_crtc_state))
6470 return PTR_ERR(other_crtc_state);
6471
6472 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6474 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006479 if (pipe_config->fdi_lanes > 2) {
6480 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6481 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006482 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006483 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006484
6485 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6486 other_crtc_state =
6487 intel_atomic_get_crtc_state(state, other_crtc);
6488 if (IS_ERR(other_crtc_state))
6489 return PTR_ERR(other_crtc_state);
6490
6491 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006494 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496 default:
6497 BUG();
6498 }
6499}
6500
Daniel Vettere29c22c2013-02-21 00:00:16 +01006501#define RETRY 1
6502static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006503 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006504{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006505 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006506 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 int lane, link_bw, fdi_dotclock, ret;
6508 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006509
Daniel Vettere29c22c2013-02-21 00:00:16 +01006510retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006511 /* FDI is a binary signal running at ~2.7GHz, encoding
6512 * each output octet as 10 bits. The actual frequency
6513 * is stored as a divider into a 100MHz clock, and the
6514 * mode pixel clock is stored in units of 1KHz.
6515 * Hence the bw of each lane in terms of the mode signal
6516 * is:
6517 */
6518 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6519
Damien Lespiau241bfc32013-09-25 16:45:37 +01006520 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006521
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006522 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006523 pipe_config->pipe_bpp);
6524
6525 pipe_config->fdi_lanes = lane;
6526
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006527 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006528 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6531 intel_crtc->pipe, pipe_config);
6532 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006533 pipe_config->pipe_bpp -= 2*3;
6534 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6535 pipe_config->pipe_bpp);
6536 needs_recompute = true;
6537 pipe_config->bw_constrained = true;
6538
6539 goto retry;
6540 }
6541
6542 if (needs_recompute)
6543 return RETRY;
6544
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006546}
6547
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006548static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6549 struct intel_crtc_state *pipe_config)
6550{
6551 if (pipe_config->pipe_bpp > 24)
6552 return false;
6553
6554 /* HSW can handle pixel rate up to cdclk? */
6555 if (IS_HASWELL(dev_priv->dev))
6556 return true;
6557
6558 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006559 * We compare against max which means we must take
6560 * the increased cdclk requirement into account when
6561 * calculating the new cdclk.
6562 *
6563 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006564 */
6565 return ilk_pipe_pixel_rate(pipe_config) <=
6566 dev_priv->max_cdclk_freq * 95 / 100;
6567}
6568
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006569static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006570 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006571{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006572 struct drm_device *dev = crtc->base.dev;
6573 struct drm_i915_private *dev_priv = dev->dev_private;
6574
Jani Nikulad330a952014-01-21 11:24:25 +02006575 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006576 hsw_crtc_supports_ips(crtc) &&
6577 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006578}
6579
Daniel Vettera43f6e02013-06-07 23:10:32 +02006580static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006581 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006582{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006583 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006584 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006585 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006586 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006587
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006588 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006589 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006590 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006591
6592 /*
6593 * Enable pixel doubling when the dot clock
6594 * is > 90% of the (display) core speed.
6595 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006596 * GDG double wide on either pipe,
6597 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006598 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006599 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006600 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006601 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006602 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006603 }
6604
Damien Lespiau241bfc32013-09-25 16:45:37 +01006605 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006606 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006607 }
Chris Wilson89749352010-09-12 18:25:19 +01006608
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006609 /*
6610 * Pipe horizontal size must be even in:
6611 * - DVO ganged mode
6612 * - LVDS dual channel mode
6613 * - Double wide pipe
6614 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006615 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006616 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6617 pipe_config->pipe_src_w &= ~1;
6618
Damien Lespiau8693a822013-05-03 18:48:11 +01006619 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6620 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006621 */
6622 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6623 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006624 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006625
Damien Lespiauf5adf942013-06-24 18:29:34 +01006626 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006627 hsw_compute_ips_config(crtc, pipe_config);
6628
Daniel Vetter877d48d2013-04-19 11:24:43 +02006629 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006630 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006631
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006632 /* FIXME: remove below call once atomic mode set is place and all crtc
6633 * related checks called from atomic_crtc_check function */
6634 ret = 0;
6635 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6636 crtc, pipe_config->base.state);
6637 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6638
6639 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006640}
6641
Ville Syrjälä1652d192015-03-31 14:12:01 +03006642static int skylake_get_display_clock_speed(struct drm_device *dev)
6643{
6644 struct drm_i915_private *dev_priv = to_i915(dev);
6645 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6646 uint32_t cdctl = I915_READ(CDCLK_CTL);
6647 uint32_t linkrate;
6648
Damien Lespiau414355a2015-06-04 18:21:31 +01006649 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006650 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006651
6652 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6653 return 540000;
6654
6655 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006656 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006657
Damien Lespiau71cd8422015-04-30 16:39:17 +01006658 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6659 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006660 /* vco 8640 */
6661 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6662 case CDCLK_FREQ_450_432:
6663 return 432000;
6664 case CDCLK_FREQ_337_308:
6665 return 308570;
6666 case CDCLK_FREQ_675_617:
6667 return 617140;
6668 default:
6669 WARN(1, "Unknown cd freq selection\n");
6670 }
6671 } else {
6672 /* vco 8100 */
6673 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6674 case CDCLK_FREQ_450_432:
6675 return 450000;
6676 case CDCLK_FREQ_337_308:
6677 return 337500;
6678 case CDCLK_FREQ_675_617:
6679 return 675000;
6680 default:
6681 WARN(1, "Unknown cd freq selection\n");
6682 }
6683 }
6684
6685 /* error case, do as if DPLL0 isn't enabled */
6686 return 24000;
6687}
6688
6689static int broadwell_get_display_clock_speed(struct drm_device *dev)
6690{
6691 struct drm_i915_private *dev_priv = dev->dev_private;
6692 uint32_t lcpll = I915_READ(LCPLL_CTL);
6693 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6694
6695 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6696 return 800000;
6697 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6698 return 450000;
6699 else if (freq == LCPLL_CLK_FREQ_450)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6702 return 540000;
6703 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6704 return 337500;
6705 else
6706 return 675000;
6707}
6708
6709static int haswell_get_display_clock_speed(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 uint32_t lcpll = I915_READ(LCPLL_CTL);
6713 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6714
6715 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6716 return 800000;
6717 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_450)
6720 return 450000;
6721 else if (IS_HSW_ULT(dev))
6722 return 337500;
6723 else
6724 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725}
6726
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006727static int valleyview_get_display_clock_speed(struct drm_device *dev)
6728{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006729 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006730 u32 val;
6731 int divider;
6732
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006733 if (dev_priv->hpll_freq == 0)
6734 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6735
Ville Syrjäläa5805162015-05-26 20:42:30 +03006736 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006737 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006738 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006739
6740 divider = val & DISPLAY_FREQUENCY_VALUES;
6741
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006742 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6743 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6744 "cdclk change in progress\n");
6745
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006746 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006747}
6748
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006749static int ilk_get_display_clock_speed(struct drm_device *dev)
6750{
6751 return 450000;
6752}
6753
Jesse Barnese70236a2009-09-21 10:42:27 -07006754static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006755{
Jesse Barnese70236a2009-09-21 10:42:27 -07006756 return 400000;
6757}
Jesse Barnes79e53942008-11-07 14:24:08 -08006758
Jesse Barnese70236a2009-09-21 10:42:27 -07006759static int i915_get_display_clock_speed(struct drm_device *dev)
6760{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006762}
Jesse Barnes79e53942008-11-07 14:24:08 -08006763
Jesse Barnese70236a2009-09-21 10:42:27 -07006764static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6765{
6766 return 200000;
6767}
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769static int pnv_get_display_clock_speed(struct drm_device *dev)
6770{
6771 u16 gcfgc = 0;
6772
6773 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6774
6775 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6776 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006778 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006779 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006780 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006782 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6783 return 200000;
6784 default:
6785 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6786 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006787 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006788 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006789 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006790 }
6791}
6792
Jesse Barnese70236a2009-09-21 10:42:27 -07006793static int i915gm_get_display_clock_speed(struct drm_device *dev)
6794{
6795 u16 gcfgc = 0;
6796
6797 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6798
6799 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006800 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 else {
6802 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6803 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006804 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006805 default:
6806 case GC_DISPLAY_CLOCK_190_200_MHZ:
6807 return 190000;
6808 }
6809 }
6810}
Jesse Barnes79e53942008-11-07 14:24:08 -08006811
Jesse Barnese70236a2009-09-21 10:42:27 -07006812static int i865_get_display_clock_speed(struct drm_device *dev)
6813{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006814 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006815}
6816
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006817static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006818{
6819 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006820
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006821 /*
6822 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6823 * encoding is different :(
6824 * FIXME is this the right way to detect 852GM/852GMV?
6825 */
6826 if (dev->pdev->revision == 0x1)
6827 return 133333;
6828
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006829 pci_bus_read_config_word(dev->pdev->bus,
6830 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6831
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 /* Assume that the hardware is in the high speed state. This
6833 * should be the default.
6834 */
6835 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6836 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006837 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006838 case GC_CLOCK_100_200:
6839 return 200000;
6840 case GC_CLOCK_166_250:
6841 return 250000;
6842 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006843 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844 case GC_CLOCK_133_266:
6845 case GC_CLOCK_133_266_2:
6846 case GC_CLOCK_166_266:
6847 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006848 }
6849
6850 /* Shouldn't happen */
6851 return 0;
6852}
6853
6854static int i830_get_display_clock_speed(struct drm_device *dev)
6855{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006856 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006857}
6858
Ville Syrjälä34edce22015-05-22 11:22:33 +03006859static unsigned int intel_hpll_vco(struct drm_device *dev)
6860{
6861 struct drm_i915_private *dev_priv = dev->dev_private;
6862 static const unsigned int blb_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 4800000,
6867 [4] = 6400000,
6868 };
6869 static const unsigned int pnv_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 [4] = 2666667,
6875 };
6876 static const unsigned int cl_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 6400000,
6881 [4] = 3333333,
6882 [5] = 3566667,
6883 [6] = 4266667,
6884 };
6885 static const unsigned int elk_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 4800000,
6890 };
6891 static const unsigned int ctg_vco[8] = {
6892 [0] = 3200000,
6893 [1] = 4000000,
6894 [2] = 5333333,
6895 [3] = 6400000,
6896 [4] = 2666667,
6897 [5] = 4266667,
6898 };
6899 const unsigned int *vco_table;
6900 unsigned int vco;
6901 uint8_t tmp = 0;
6902
6903 /* FIXME other chipsets? */
6904 if (IS_GM45(dev))
6905 vco_table = ctg_vco;
6906 else if (IS_G4X(dev))
6907 vco_table = elk_vco;
6908 else if (IS_CRESTLINE(dev))
6909 vco_table = cl_vco;
6910 else if (IS_PINEVIEW(dev))
6911 vco_table = pnv_vco;
6912 else if (IS_G33(dev))
6913 vco_table = blb_vco;
6914 else
6915 return 0;
6916
6917 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6918
6919 vco = vco_table[tmp & 0x7];
6920 if (vco == 0)
6921 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6922 else
6923 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6924
6925 return vco;
6926}
6927
6928static int gm45_get_display_clock_speed(struct drm_device *dev)
6929{
6930 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6931 uint16_t tmp = 0;
6932
6933 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6934
6935 cdclk_sel = (tmp >> 12) & 0x1;
6936
6937 switch (vco) {
6938 case 2666667:
6939 case 4000000:
6940 case 5333333:
6941 return cdclk_sel ? 333333 : 222222;
6942 case 3200000:
6943 return cdclk_sel ? 320000 : 228571;
6944 default:
6945 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6946 return 222222;
6947 }
6948}
6949
6950static int i965gm_get_display_clock_speed(struct drm_device *dev)
6951{
6952 static const uint8_t div_3200[] = { 16, 10, 8 };
6953 static const uint8_t div_4000[] = { 20, 12, 10 };
6954 static const uint8_t div_5333[] = { 24, 16, 14 };
6955 const uint8_t *div_table;
6956 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6957 uint16_t tmp = 0;
6958
6959 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6960
6961 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6962
6963 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6964 goto fail;
6965
6966 switch (vco) {
6967 case 3200000:
6968 div_table = div_3200;
6969 break;
6970 case 4000000:
6971 div_table = div_4000;
6972 break;
6973 case 5333333:
6974 div_table = div_5333;
6975 break;
6976 default:
6977 goto fail;
6978 }
6979
6980 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6981
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006982fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006983 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6984 return 200000;
6985}
6986
6987static int g33_get_display_clock_speed(struct drm_device *dev)
6988{
6989 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6990 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6991 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6992 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6993 const uint8_t *div_table;
6994 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6995 uint16_t tmp = 0;
6996
6997 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6998
6999 cdclk_sel = (tmp >> 4) & 0x7;
7000
7001 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7002 goto fail;
7003
7004 switch (vco) {
7005 case 3200000:
7006 div_table = div_3200;
7007 break;
7008 case 4000000:
7009 div_table = div_4000;
7010 break;
7011 case 4800000:
7012 div_table = div_4800;
7013 break;
7014 case 5333333:
7015 div_table = div_5333;
7016 break;
7017 default:
7018 goto fail;
7019 }
7020
7021 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7022
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007023fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007024 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7025 return 190476;
7026}
7027
Zhenyu Wang2c072452009-06-05 15:38:42 +08007028static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007029intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007030{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007031 while (*num > DATA_LINK_M_N_MASK ||
7032 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007033 *num >>= 1;
7034 *den >>= 1;
7035 }
7036}
7037
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007038static void compute_m_n(unsigned int m, unsigned int n,
7039 uint32_t *ret_m, uint32_t *ret_n)
7040{
7041 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7042 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7043 intel_reduce_m_n_ratio(ret_m, ret_n);
7044}
7045
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007046void
7047intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7048 int pixel_clock, int link_clock,
7049 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007050{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007051 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007052
7053 compute_m_n(bits_per_pixel * pixel_clock,
7054 link_clock * nlanes * 8,
7055 &m_n->gmch_m, &m_n->gmch_n);
7056
7057 compute_m_n(pixel_clock, link_clock,
7058 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007059}
7060
Chris Wilsona7615032011-01-12 17:04:08 +00007061static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7062{
Jani Nikulad330a952014-01-21 11:24:25 +02007063 if (i915.panel_use_ssc >= 0)
7064 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007065 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007066 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007067}
7068
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007069static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7070 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007071{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007072 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 int refclk;
7075
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076 WARN_ON(!crtc_state->base.state);
7077
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007078 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007079 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007080 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007081 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007082 refclk = dev_priv->vbt.lvds_ssc_freq;
7083 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007084 } else if (!IS_GEN2(dev)) {
7085 refclk = 96000;
7086 } else {
7087 refclk = 48000;
7088 }
7089
7090 return refclk;
7091}
7092
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007093static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007094{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007095 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007096}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007098static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7099{
7100 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007101}
7102
Daniel Vetterf47709a2013-03-28 10:42:02 +01007103static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105 intel_clock_t *reduced_clock)
7106{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007107 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007108 u32 fp, fp2 = 0;
7109
7110 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007113 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007114 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007115 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007116 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007117 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007118 }
7119
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007120 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121
Daniel Vetterf47709a2013-03-28 10:42:02 +01007122 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007123 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007124 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007125 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007126 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007127 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007128 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007129 }
7130}
7131
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007132static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7133 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134{
7135 u32 reg_val;
7136
7137 /*
7138 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7139 * and set it to a reasonable value instead.
7140 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007141 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007142 reg_val &= 0xffffff00;
7143 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007147 reg_val &= 0x8cffffff;
7148 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007149 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007150
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007155 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007156 reg_val &= 0x00ffffff;
7157 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007158 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007159}
7160
Daniel Vetterb5518422013-05-03 11:49:48 +02007161static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7162 struct intel_link_m_n *m_n)
7163{
7164 struct drm_device *dev = crtc->base.dev;
7165 struct drm_i915_private *dev_priv = dev->dev_private;
7166 int pipe = crtc->pipe;
7167
Daniel Vettere3b95f12013-05-03 11:49:49 +02007168 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7169 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7170 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7171 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007172}
7173
7174static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007175 struct intel_link_m_n *m_n,
7176 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007177{
7178 struct drm_device *dev = crtc->base.dev;
7179 struct drm_i915_private *dev_priv = dev->dev_private;
7180 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007181 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007182
7183 if (INTEL_INFO(dev)->gen >= 5) {
7184 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7185 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7186 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7187 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007188 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7189 * for gen < 8) and if DRRS is supported (to make sure the
7190 * registers are not unnecessarily accessed).
7191 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307192 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007193 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007194 I915_WRITE(PIPE_DATA_M2(transcoder),
7195 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7196 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7197 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7198 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7199 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007200 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007201 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7202 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7203 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7204 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007205 }
7206}
7207
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307208void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007209{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307210 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7211
7212 if (m_n == M1_N1) {
7213 dp_m_n = &crtc->config->dp_m_n;
7214 dp_m2_n2 = &crtc->config->dp_m2_n2;
7215 } else if (m_n == M2_N2) {
7216
7217 /*
7218 * M2_N2 registers are not supported. Hence m2_n2 divider value
7219 * needs to be programmed into M1_N1.
7220 */
7221 dp_m_n = &crtc->config->dp_m2_n2;
7222 } else {
7223 DRM_ERROR("Unsupported divider value\n");
7224 return;
7225 }
7226
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007227 if (crtc->config->has_pch_encoder)
7228 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007229 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307230 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007231}
7232
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007234 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007235{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236 u32 dpll, dpll_md;
7237
7238 /*
7239 * Enable DPIO clock input. We should never disable the reference
7240 * clock for pipe B, since VGA hotplug / manual detection depends
7241 * on it.
7242 */
7243 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7244 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7245 /* We should never disable this, set it here for state tracking */
7246 if (crtc->pipe == PIPE_B)
7247 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7248 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007249 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250
Ville Syrjäläd288f652014-10-28 13:20:22 +02007251 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007253 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007254}
7255
Ville Syrjäläd288f652014-10-28 13:20:22 +02007256static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007257 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007258{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007259 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007260 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007261 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007262 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007263 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007264 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007265
Ville Syrjäläa5805162015-05-26 20:42:30 +03007266 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007267
Ville Syrjäläd288f652014-10-28 13:20:22 +02007268 bestn = pipe_config->dpll.n;
7269 bestm1 = pipe_config->dpll.m1;
7270 bestm2 = pipe_config->dpll.m2;
7271 bestp1 = pipe_config->dpll.p1;
7272 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007273
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274 /* See eDP HDMI DPIO driver vbios notes doc */
7275
7276 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007277 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007278 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
7280 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007282
7283 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287
7288 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007289 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290
7291 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007292 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7293 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7294 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007295 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007296
7297 /*
7298 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7299 * but we don't support that).
7300 * Note: don't use the DAC post divider as it seems unstable.
7301 */
7302 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007305 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007307
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007309 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007310 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7311 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007313 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007318 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007320 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 0x0df40000);
7323 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007325 0x0df70000);
7326 } else { /* HDMI or VGA */
7327 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007328 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007329 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007330 0x0df70000);
7331 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007333 0x0df40000);
7334 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007335
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007338 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7339 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007344 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345}
7346
Ville Syrjäläd288f652014-10-28 13:20:22 +02007347static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007348 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007349{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007351 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7352 DPLL_VCO_ENABLE;
7353 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007355
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 pipe_config->dpll_hw_state.dpll_md =
7357 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007358}
7359
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007361 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007362{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363 struct drm_device *dev = crtc->base.dev;
7364 struct drm_i915_private *dev_priv = dev->dev_private;
7365 int pipe = crtc->pipe;
7366 int dpll_reg = DPLL(crtc->pipe);
7367 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307368 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007369 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307370 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307371 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372
Ville Syrjäläd288f652014-10-28 13:20:22 +02007373 bestn = pipe_config->dpll.n;
7374 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7375 bestm1 = pipe_config->dpll.m1;
7376 bestm2 = pipe_config->dpll.m2 >> 22;
7377 bestp1 = pipe_config->dpll.p1;
7378 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307379 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307380 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307381 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007382
7383 /*
7384 * Enable Refclk and SSC
7385 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007386 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007387 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007388
Ville Syrjäläa5805162015-05-26 20:42:30 +03007389 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007391 /* p1 and p2 divider */
7392 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7393 5 << DPIO_CHV_S1_DIV_SHIFT |
7394 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7395 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7396 1 << DPIO_CHV_K_DIV_SHIFT);
7397
7398 /* Feedback post-divider - m2 */
7399 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7400
7401 /* Feedback refclk divider - n and m1 */
7402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7403 DPIO_CHV_M1_DIV_BY_2 |
7404 1 << DPIO_CHV_N_DIV_SHIFT);
7405
7406 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307407 if (bestm2_frac)
7408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409
7410 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307411 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7412 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7413 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7414 if (bestm2_frac)
7415 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7416 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007417
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307418 /* Program digital lock detect threshold */
7419 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7420 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7421 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7422 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7423 if (!bestm2_frac)
7424 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7425 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7426
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007427 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307428 if (vco == 5400000) {
7429 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7430 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7431 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7432 tribuf_calcntr = 0x9;
7433 } else if (vco <= 6200000) {
7434 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7435 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7436 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7437 tribuf_calcntr = 0x9;
7438 } else if (vco <= 6480000) {
7439 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7440 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7441 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7442 tribuf_calcntr = 0x8;
7443 } else {
7444 /* Not supported. Apply the same limits as in the max case */
7445 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7446 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7447 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7448 tribuf_calcntr = 0;
7449 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7451
Ville Syrjälä968040b2015-03-11 22:52:08 +02007452 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307453 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7454 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7455 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7456
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457 /* AFC Recal */
7458 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7459 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7460 DPIO_AFC_RECAL);
7461
Ville Syrjäläa5805162015-05-26 20:42:30 +03007462 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007463}
7464
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465/**
7466 * vlv_force_pll_on - forcibly enable just the PLL
7467 * @dev_priv: i915 private structure
7468 * @pipe: pipe PLL to enable
7469 * @dpll: PLL configuration
7470 *
7471 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7472 * in cases where we need the PLL enabled even when @pipe is not going to
7473 * be enabled.
7474 */
7475void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7476 const struct dpll *dpll)
7477{
7478 struct intel_crtc *crtc =
7479 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007480 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007481 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007482 .pixel_multiplier = 1,
7483 .dpll = *dpll,
7484 };
7485
7486 if (IS_CHERRYVIEW(dev)) {
7487 chv_update_pll(crtc, &pipe_config);
7488 chv_prepare_pll(crtc, &pipe_config);
7489 chv_enable_pll(crtc, &pipe_config);
7490 } else {
7491 vlv_update_pll(crtc, &pipe_config);
7492 vlv_prepare_pll(crtc, &pipe_config);
7493 vlv_enable_pll(crtc, &pipe_config);
7494 }
7495}
7496
7497/**
7498 * vlv_force_pll_off - forcibly disable just the PLL
7499 * @dev_priv: i915 private structure
7500 * @pipe: pipe PLL to disable
7501 *
7502 * Disable the PLL for @pipe. To be used in cases where we need
7503 * the PLL enabled even when @pipe is not going to be enabled.
7504 */
7505void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7506{
7507 if (IS_CHERRYVIEW(dev))
7508 chv_disable_pll(to_i915(dev), pipe);
7509 else
7510 vlv_disable_pll(to_i915(dev), pipe);
7511}
7512
Daniel Vetterf47709a2013-03-28 10:42:02 +01007513static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007514 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007515 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516 int num_connectors)
7517{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007518 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007520 u32 dpll;
7521 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007524 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007526 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7527 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007528
7529 dpll = DPLL_VGA_MODE_DIS;
7530
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007531 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007532 dpll |= DPLLB_MODE_LVDS;
7533 else
7534 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007535
Daniel Vetteref1b4602013-06-01 17:17:04 +02007536 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007538 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007540
7541 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007542 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007543
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007545 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546
7547 /* compute bitmask from p1 value */
7548 if (IS_PINEVIEW(dev))
7549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7550 else {
7551 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7552 if (IS_G4X(dev) && reduced_clock)
7553 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7554 }
7555 switch (clock->p2) {
7556 case 5:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7558 break;
7559 case 7:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7561 break;
7562 case 10:
7563 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7564 break;
7565 case 14:
7566 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7567 break;
7568 }
7569 if (INTEL_INFO(dev)->gen >= 4)
7570 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7571
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007572 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007573 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007574 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7576 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7577 else
7578 dpll |= PLL_REF_INPUT_DREFCLK;
7579
7580 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007582
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007584 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007585 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007586 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 }
7588}
7589
Daniel Vetterf47709a2013-03-28 10:42:02 +01007590static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007592 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593 int num_connectors)
7594{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007595 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007596 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007597 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007600 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307601
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602 dpll = DPLL_VGA_MODE_DIS;
7603
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007604 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7606 } else {
7607 if (clock->p1 == 2)
7608 dpll |= PLL_P1_DIVIDE_BY_TWO;
7609 else
7610 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7611 if (clock->p2 == 4)
7612 dpll |= PLL_P2_DIVIDE_BY_4;
7613 }
7614
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007615 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007616 dpll |= DPLL_DVO_2X_MODE;
7617
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007618 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7620 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7621 else
7622 dpll |= PLL_REF_INPUT_DREFCLK;
7623
7624 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626}
7627
Daniel Vetter8a654f32013-06-01 17:16:22 +02007628static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629{
7630 struct drm_device *dev = intel_crtc->base.dev;
7631 struct drm_i915_private *dev_priv = dev->dev_private;
7632 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007633 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007634 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007635 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007636 uint32_t crtc_vtotal, crtc_vblank_end;
7637 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007638
7639 /* We need to be careful not to changed the adjusted mode, for otherwise
7640 * the hw state checker will get angry at the mismatch. */
7641 crtc_vtotal = adjusted_mode->crtc_vtotal;
7642 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007644 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007646 crtc_vtotal -= 1;
7647 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007648
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007649 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007650 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7651 else
7652 vsyncshift = adjusted_mode->crtc_hsync_start -
7653 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007654 if (vsyncshift < 0)
7655 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 }
7657
7658 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_hdisplay - 1) |
7663 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007664 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007665 (adjusted_mode->crtc_hblank_start - 1) |
7666 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007667 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668 (adjusted_mode->crtc_hsync_start - 1) |
7669 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7670
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007673 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007674 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007676 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007677 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007678 (adjusted_mode->crtc_vsync_start - 1) |
7679 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7680
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007681 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7682 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7683 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7684 * bits. */
7685 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7686 (pipe == PIPE_B || pipe == PIPE_C))
7687 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7688
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689 /* pipesrc controls the size that is scaled from, which should
7690 * always be the user's requested size.
7691 */
7692 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007693 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7694 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007695}
7696
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007698 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007699{
7700 struct drm_device *dev = crtc->base.dev;
7701 struct drm_i915_private *dev_priv = dev->dev_private;
7702 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7703 uint32_t tmp;
7704
7705 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007709 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007712 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7713 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007714
7715 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007722 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7723 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007724
7725 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7727 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7728 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729 }
7730
7731 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007732 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7733 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7734
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007735 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7736 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007737}
7738
Daniel Vetterf6a83282014-02-11 15:28:57 -08007739void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007740 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007741{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7743 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7744 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7745 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007746
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7748 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7749 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7750 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007751
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007752 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007753
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007754 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7755 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007756}
7757
Daniel Vetter84b046f2013-02-19 18:48:54 +01007758static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7759{
7760 struct drm_device *dev = intel_crtc->base.dev;
7761 struct drm_i915_private *dev_priv = dev->dev_private;
7762 uint32_t pipeconf;
7763
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007764 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007766 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7767 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7768 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007769
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007770 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007771 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007772
Daniel Vetterff9ce462013-04-24 14:57:17 +02007773 /* only g4x and later have fancy bpc/dither controls */
7774 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007775 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007776 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007777 pipeconf |= PIPECONF_DITHER_EN |
7778 PIPECONF_DITHER_TYPE_SP;
7779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007780 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007781 case 18:
7782 pipeconf |= PIPECONF_6BPC;
7783 break;
7784 case 24:
7785 pipeconf |= PIPECONF_8BPC;
7786 break;
7787 case 30:
7788 pipeconf |= PIPECONF_10BPC;
7789 break;
7790 default:
7791 /* Case prevented by intel_choose_pipe_bpp_dither. */
7792 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007793 }
7794 }
7795
7796 if (HAS_PIPE_CXSR(dev)) {
7797 if (intel_crtc->lowfreq_avail) {
7798 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7799 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7800 } else {
7801 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007802 }
7803 }
7804
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007805 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007806 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007807 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007808 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7809 else
7810 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7811 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007812 pipeconf |= PIPECONF_PROGRESSIVE;
7813
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007814 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007815 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007816
Daniel Vetter84b046f2013-02-19 18:48:54 +01007817 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7818 POSTING_READ(PIPECONF(intel_crtc->pipe));
7819}
7820
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007821static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7822 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007823{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007824 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007826 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007827 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007828 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007829 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007830 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007831 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007832 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007833 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007834 struct drm_connector_state *connector_state;
7835 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007836
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007837 memset(&crtc_state->dpll_hw_state, 0,
7838 sizeof(crtc_state->dpll_hw_state));
7839
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007840 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007841 if (connector_state->crtc != &crtc->base)
7842 continue;
7843
7844 encoder = to_intel_encoder(connector_state->best_encoder);
7845
Chris Wilson5eddb702010-09-11 13:48:45 +01007846 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007847 case INTEL_OUTPUT_LVDS:
7848 is_lvds = true;
7849 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007850 case INTEL_OUTPUT_DSI:
7851 is_dsi = true;
7852 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007853 default:
7854 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007855 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007856
Eric Anholtc751ce42010-03-25 11:48:48 -07007857 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007858 }
7859
Jani Nikulaf2335332013-09-13 11:03:09 +03007860 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007861 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007863 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007864 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007865
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007866 /*
7867 * Returns a set of divisors for the desired target clock with
7868 * the given refclk, or FALSE. The returned values represent
7869 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7870 * 2) / p1 / p2.
7871 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007872 limit = intel_limit(crtc_state, refclk);
7873 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007874 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007876 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7878 return -EINVAL;
7879 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007880
Jani Nikulaf2335332013-09-13 11:03:09 +03007881 if (is_lvds && dev_priv->lvds_downclock_avail) {
7882 /*
7883 * Ensure we match the reduced clock's P to the target
7884 * clock. If the clocks don't match, we can't switch
7885 * the display clock by using the FP0/FP1. In such case
7886 * we will disable the LVDS downclock feature.
7887 */
7888 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007889 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007890 dev_priv->lvds_downclock,
7891 refclk, &clock,
7892 &reduced_clock);
7893 }
7894 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007895 crtc_state->dpll.n = clock.n;
7896 crtc_state->dpll.m1 = clock.m1;
7897 crtc_state->dpll.m2 = clock.m2;
7898 crtc_state->dpll.p1 = clock.p1;
7899 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007900 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007901
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007902 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007903 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307904 has_reduced_clock ? &reduced_clock : NULL,
7905 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007906 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007907 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007908 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007909 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007910 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007911 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007912 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007913 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007914 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007915
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007916 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007917}
7918
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007919static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007920 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007921{
7922 struct drm_device *dev = crtc->base.dev;
7923 struct drm_i915_private *dev_priv = dev->dev_private;
7924 uint32_t tmp;
7925
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007926 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7927 return;
7928
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007929 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007930 if (!(tmp & PFIT_ENABLE))
7931 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007932
Daniel Vetter06922822013-07-11 13:35:40 +02007933 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007934 if (INTEL_INFO(dev)->gen < 4) {
7935 if (crtc->pipe != PIPE_B)
7936 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007937 } else {
7938 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7939 return;
7940 }
7941
Daniel Vetter06922822013-07-11 13:35:40 +02007942 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007943 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7944 if (INTEL_INFO(dev)->gen < 5)
7945 pipe_config->gmch_pfit.lvds_border_bits =
7946 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7947}
7948
Jesse Barnesacbec812013-09-20 11:29:32 -07007949static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007950 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007951{
7952 struct drm_device *dev = crtc->base.dev;
7953 struct drm_i915_private *dev_priv = dev->dev_private;
7954 int pipe = pipe_config->cpu_transcoder;
7955 intel_clock_t clock;
7956 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007957 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007958
Shobhit Kumarf573de52014-07-30 20:32:37 +05307959 /* In case of MIPI DPLL will not even be used */
7960 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7961 return;
7962
Ville Syrjäläa5805162015-05-26 20:42:30 +03007963 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007964 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007965 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007966
7967 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7968 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7969 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7970 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7971 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7972
Ville Syrjäläf6466282013-10-14 14:50:31 +03007973 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007974
Ville Syrjäläf6466282013-10-14 14:50:31 +03007975 /* clock.dot is the fast clock */
7976 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007977}
7978
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007979static void
7980i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7981 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982{
7983 struct drm_device *dev = crtc->base.dev;
7984 struct drm_i915_private *dev_priv = dev->dev_private;
7985 u32 val, base, offset;
7986 int pipe = crtc->pipe, plane = crtc->plane;
7987 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007988 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007990 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991
Damien Lespiau42a7b082015-02-05 19:35:13 +00007992 val = I915_READ(DSPCNTR(plane));
7993 if (!(val & DISPLAY_PLANE_ENABLE))
7994 return;
7995
Damien Lespiaud9806c92015-01-21 14:07:19 +00007996 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007997 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998 DRM_DEBUG_KMS("failed to alloc fb\n");
7999 return;
8000 }
8001
Damien Lespiau1b842c82015-01-21 13:50:54 +00008002 fb = &intel_fb->base;
8003
Daniel Vetter18c52472015-02-10 17:16:09 +00008004 if (INTEL_INFO(dev)->gen >= 4) {
8005 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008006 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008007 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8008 }
8009 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008010
8011 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008012 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008013 fb->pixel_format = fourcc;
8014 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008015
8016 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008017 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008018 offset = I915_READ(DSPTILEOFF(plane));
8019 else
8020 offset = I915_READ(DSPLINOFF(plane));
8021 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8022 } else {
8023 base = I915_READ(DSPADDR(plane));
8024 }
8025 plane_config->base = base;
8026
8027 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028 fb->width = ((val >> 16) & 0xfff) + 1;
8029 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030
8031 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008032 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008033
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008034 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008035 fb->pixel_format,
8036 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008038 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008039
Damien Lespiau2844a922015-01-20 12:51:48 +00008040 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8041 pipe_name(pipe), plane, fb->width, fb->height,
8042 fb->bits_per_pixel, base, fb->pitches[0],
8043 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008044
Damien Lespiau2d140302015-02-05 17:22:18 +00008045 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008046}
8047
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008048static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008049 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008050{
8051 struct drm_device *dev = crtc->base.dev;
8052 struct drm_i915_private *dev_priv = dev->dev_private;
8053 int pipe = pipe_config->cpu_transcoder;
8054 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8055 intel_clock_t clock;
8056 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8057 int refclk = 100000;
8058
Ville Syrjäläa5805162015-05-26 20:42:30 +03008059 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008060 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8061 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8062 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8063 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008064 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008065
8066 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8067 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8068 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8069 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8070 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8071
8072 chv_clock(refclk, &clock);
8073
8074 /* clock.dot is the fast clock */
8075 pipe_config->port_clock = clock.dot / 5;
8076}
8077
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008078static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008079 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008080{
8081 struct drm_device *dev = crtc->base.dev;
8082 struct drm_i915_private *dev_priv = dev->dev_private;
8083 uint32_t tmp;
8084
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008085 if (!intel_display_power_is_enabled(dev_priv,
8086 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008087 return false;
8088
Daniel Vettere143a212013-07-04 12:01:15 +02008089 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008090 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008091
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008092 tmp = I915_READ(PIPECONF(crtc->pipe));
8093 if (!(tmp & PIPECONF_ENABLE))
8094 return false;
8095
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008096 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8097 switch (tmp & PIPECONF_BPC_MASK) {
8098 case PIPECONF_6BPC:
8099 pipe_config->pipe_bpp = 18;
8100 break;
8101 case PIPECONF_8BPC:
8102 pipe_config->pipe_bpp = 24;
8103 break;
8104 case PIPECONF_10BPC:
8105 pipe_config->pipe_bpp = 30;
8106 break;
8107 default:
8108 break;
8109 }
8110 }
8111
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008112 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8113 pipe_config->limited_color_range = true;
8114
Ville Syrjälä282740f2013-09-04 18:30:03 +03008115 if (INTEL_INFO(dev)->gen < 4)
8116 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8117
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008118 intel_get_pipe_timings(crtc, pipe_config);
8119
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008120 i9xx_get_pfit_config(crtc, pipe_config);
8121
Daniel Vetter6c49f242013-06-06 12:45:25 +02008122 if (INTEL_INFO(dev)->gen >= 4) {
8123 tmp = I915_READ(DPLL_MD(crtc->pipe));
8124 pipe_config->pixel_multiplier =
8125 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8126 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008127 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008128 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8129 tmp = I915_READ(DPLL(crtc->pipe));
8130 pipe_config->pixel_multiplier =
8131 ((tmp & SDVO_MULTIPLIER_MASK)
8132 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8133 } else {
8134 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8135 * port and will be fixed up in the encoder->get_config
8136 * function. */
8137 pipe_config->pixel_multiplier = 1;
8138 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008139 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8140 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008141 /*
8142 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8143 * on 830. Filter it out here so that we don't
8144 * report errors due to that.
8145 */
8146 if (IS_I830(dev))
8147 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8148
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008149 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8150 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008151 } else {
8152 /* Mask out read-only status bits. */
8153 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8154 DPLL_PORTC_READY_MASK |
8155 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008156 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008157
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008158 if (IS_CHERRYVIEW(dev))
8159 chv_crtc_clock_get(crtc, pipe_config);
8160 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008161 vlv_crtc_clock_get(crtc, pipe_config);
8162 else
8163 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008164
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008165 return true;
8166}
8167
Paulo Zanonidde86e22012-12-01 12:04:25 -02008168static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008169{
8170 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008171 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008172 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008173 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008174 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008175 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008176 bool has_ck505 = false;
8177 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008178
8179 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008180 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008181 switch (encoder->type) {
8182 case INTEL_OUTPUT_LVDS:
8183 has_panel = true;
8184 has_lvds = true;
8185 break;
8186 case INTEL_OUTPUT_EDP:
8187 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008188 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008189 has_cpu_edp = true;
8190 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008191 default:
8192 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008193 }
8194 }
8195
Keith Packard99eb6a02011-09-26 14:29:12 -07008196 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008197 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008198 can_ssc = has_ck505;
8199 } else {
8200 has_ck505 = false;
8201 can_ssc = true;
8202 }
8203
Imre Deak2de69052013-05-08 13:14:04 +03008204 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8205 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008206
8207 /* Ironlake: try to setup display ref clock before DPLL
8208 * enabling. This is only under driver's control after
8209 * PCH B stepping, previous chipset stepping should be
8210 * ignoring this setting.
8211 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008212 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008213
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008214 /* As we must carefully and slowly disable/enable each source in turn,
8215 * compute the final state we want first and check if we need to
8216 * make any changes at all.
8217 */
8218 final = val;
8219 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008220 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008221 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008222 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008223 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8224
8225 final &= ~DREF_SSC_SOURCE_MASK;
8226 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8227 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008228
Keith Packard199e5d72011-09-22 12:01:57 -07008229 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 final |= DREF_SSC_SOURCE_ENABLE;
8231
8232 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8233 final |= DREF_SSC1_ENABLE;
8234
8235 if (has_cpu_edp) {
8236 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8237 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8238 else
8239 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8240 } else
8241 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8242 } else {
8243 final |= DREF_SSC_SOURCE_DISABLE;
8244 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8245 }
8246
8247 if (final == val)
8248 return;
8249
8250 /* Always enable nonspread source */
8251 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8252
8253 if (has_ck505)
8254 val |= DREF_NONSPREAD_CK505_ENABLE;
8255 else
8256 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8257
8258 if (has_panel) {
8259 val &= ~DREF_SSC_SOURCE_MASK;
8260 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261
Keith Packard199e5d72011-09-22 12:01:57 -07008262 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008263 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008264 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008266 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008268
8269 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008271 POSTING_READ(PCH_DREF_CONTROL);
8272 udelay(200);
8273
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275
8276 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008277 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008278 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008279 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008281 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008282 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008283 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008284 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008285
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008287 POSTING_READ(PCH_DREF_CONTROL);
8288 udelay(200);
8289 } else {
8290 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8291
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008293
8294 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008295 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008296
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008297 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008298 POSTING_READ(PCH_DREF_CONTROL);
8299 udelay(200);
8300
8301 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 val &= ~DREF_SSC_SOURCE_MASK;
8303 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008304
8305 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008307
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008309 POSTING_READ(PCH_DREF_CONTROL);
8310 udelay(200);
8311 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008312
8313 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008314}
8315
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008316static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008317{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008318 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008319
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008320 tmp = I915_READ(SOUTH_CHICKEN2);
8321 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8322 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008323
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008324 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8325 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8326 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008328 tmp = I915_READ(SOUTH_CHICKEN2);
8329 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8330 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008331
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008332 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8333 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8334 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008335}
8336
8337/* WaMPhyProgramming:hsw */
8338static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8339{
8340 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341
8342 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8343 tmp &= ~(0xFF << 24);
8344 tmp |= (0x12 << 24);
8345 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8346
Paulo Zanonidde86e22012-12-01 12:04:25 -02008347 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8348 tmp |= (1 << 11);
8349 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8350
8351 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8352 tmp |= (1 << 11);
8353 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8354
Paulo Zanonidde86e22012-12-01 12:04:25 -02008355 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8356 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8357 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8358
8359 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8360 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8361 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8364 tmp &= ~(7 << 13);
8365 tmp |= (5 << 13);
8366 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008367
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008368 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8369 tmp &= ~(7 << 13);
8370 tmp |= (5 << 13);
8371 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008372
8373 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8374 tmp &= ~0xFF;
8375 tmp |= 0x1C;
8376 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8377
8378 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8379 tmp &= ~0xFF;
8380 tmp |= 0x1C;
8381 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8382
8383 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8384 tmp &= ~(0xFF << 16);
8385 tmp |= (0x1C << 16);
8386 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8387
8388 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8389 tmp &= ~(0xFF << 16);
8390 tmp |= (0x1C << 16);
8391 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8392
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008393 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8394 tmp |= (1 << 27);
8395 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008396
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008397 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8398 tmp |= (1 << 27);
8399 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008401 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8402 tmp &= ~(0xF << 28);
8403 tmp |= (4 << 28);
8404 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008406 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8407 tmp &= ~(0xF << 28);
8408 tmp |= (4 << 28);
8409 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008410}
8411
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008412/* Implements 3 different sequences from BSpec chapter "Display iCLK
8413 * Programming" based on the parameters passed:
8414 * - Sequence to enable CLKOUT_DP
8415 * - Sequence to enable CLKOUT_DP without spread
8416 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8417 */
8418static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8419 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008422 uint32_t reg, tmp;
8423
8424 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8425 with_spread = true;
8426 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8427 with_fdi, "LP PCH doesn't have FDI\n"))
8428 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008429
Ville Syrjäläa5805162015-05-26 20:42:30 +03008430 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008431
8432 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8433 tmp &= ~SBI_SSCCTL_DISABLE;
8434 tmp |= SBI_SSCCTL_PATHALT;
8435 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8436
8437 udelay(24);
8438
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008439 if (with_spread) {
8440 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8441 tmp &= ~SBI_SSCCTL_PATHALT;
8442 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008443
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008444 if (with_fdi) {
8445 lpt_reset_fdi_mphy(dev_priv);
8446 lpt_program_fdi_mphy(dev_priv);
8447 }
8448 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008449
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008450 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8451 SBI_GEN0 : SBI_DBUFF0;
8452 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8453 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8454 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008455
Ville Syrjäläa5805162015-05-26 20:42:30 +03008456 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008457}
8458
Paulo Zanoni47701c32013-07-23 11:19:25 -03008459/* Sequence to disable CLKOUT_DP */
8460static void lpt_disable_clkout_dp(struct drm_device *dev)
8461{
8462 struct drm_i915_private *dev_priv = dev->dev_private;
8463 uint32_t reg, tmp;
8464
Ville Syrjäläa5805162015-05-26 20:42:30 +03008465 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008466
8467 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8468 SBI_GEN0 : SBI_DBUFF0;
8469 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8470 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8471 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8472
8473 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8474 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8475 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8476 tmp |= SBI_SSCCTL_PATHALT;
8477 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8478 udelay(32);
8479 }
8480 tmp |= SBI_SSCCTL_DISABLE;
8481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8482 }
8483
Ville Syrjäläa5805162015-05-26 20:42:30 +03008484 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008485}
8486
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008487static void lpt_init_pch_refclk(struct drm_device *dev)
8488{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008489 struct intel_encoder *encoder;
8490 bool has_vga = false;
8491
Damien Lespiaub2784e12014-08-05 11:29:37 +01008492 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008493 switch (encoder->type) {
8494 case INTEL_OUTPUT_ANALOG:
8495 has_vga = true;
8496 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008497 default:
8498 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008499 }
8500 }
8501
Paulo Zanoni47701c32013-07-23 11:19:25 -03008502 if (has_vga)
8503 lpt_enable_clkout_dp(dev, true, true);
8504 else
8505 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008506}
8507
Paulo Zanonidde86e22012-12-01 12:04:25 -02008508/*
8509 * Initialize reference clocks when the driver loads
8510 */
8511void intel_init_pch_refclk(struct drm_device *dev)
8512{
8513 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8514 ironlake_init_pch_refclk(dev);
8515 else if (HAS_PCH_LPT(dev))
8516 lpt_init_pch_refclk(dev);
8517}
8518
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008519static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008520{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008521 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008522 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008523 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008524 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008525 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008526 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008527 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008528 bool is_lvds = false;
8529
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008530 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008531 if (connector_state->crtc != crtc_state->base.crtc)
8532 continue;
8533
8534 encoder = to_intel_encoder(connector_state->best_encoder);
8535
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008536 switch (encoder->type) {
8537 case INTEL_OUTPUT_LVDS:
8538 is_lvds = true;
8539 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008540 default:
8541 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008542 }
8543 num_connectors++;
8544 }
8545
8546 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008547 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008548 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008549 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008550 }
8551
8552 return 120000;
8553}
8554
Daniel Vetter6ff93602013-04-19 11:24:36 +02008555static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008556{
8557 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8559 int pipe = intel_crtc->pipe;
8560 uint32_t val;
8561
Daniel Vetter78114072013-06-13 00:54:57 +02008562 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008564 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008565 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008566 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008567 break;
8568 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008569 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008570 break;
8571 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008572 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008573 break;
8574 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008575 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008576 break;
8577 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008578 /* Case prevented by intel_choose_pipe_bpp_dither. */
8579 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008580 }
8581
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008582 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008583 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008585 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008586 val |= PIPECONF_INTERLACED_ILK;
8587 else
8588 val |= PIPECONF_PROGRESSIVE;
8589
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008590 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008591 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008592
Paulo Zanonic8203562012-09-12 10:06:29 -03008593 I915_WRITE(PIPECONF(pipe), val);
8594 POSTING_READ(PIPECONF(pipe));
8595}
8596
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008597/*
8598 * Set up the pipe CSC unit.
8599 *
8600 * Currently only full range RGB to limited range RGB conversion
8601 * is supported, but eventually this should handle various
8602 * RGB<->YCbCr scenarios as well.
8603 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008604static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008605{
8606 struct drm_device *dev = crtc->dev;
8607 struct drm_i915_private *dev_priv = dev->dev_private;
8608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8609 int pipe = intel_crtc->pipe;
8610 uint16_t coeff = 0x7800; /* 1.0 */
8611
8612 /*
8613 * TODO: Check what kind of values actually come out of the pipe
8614 * with these coeff/postoff values and adjust to get the best
8615 * accuracy. Perhaps we even need to take the bpc value into
8616 * consideration.
8617 */
8618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008619 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008620 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8621
8622 /*
8623 * GY/GU and RY/RU should be the other way around according
8624 * to BSpec, but reality doesn't agree. Just set them up in
8625 * a way that results in the correct picture.
8626 */
8627 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8628 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8629
8630 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8631 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8632
8633 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8634 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8635
8636 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8637 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8638 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8639
8640 if (INTEL_INFO(dev)->gen > 6) {
8641 uint16_t postoff = 0;
8642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008643 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008644 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008645
8646 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8647 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8648 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8649
8650 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8651 } else {
8652 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8653
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008654 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008655 mode |= CSC_BLACK_SCREEN_OFFSET;
8656
8657 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8658 }
8659}
8660
Daniel Vetter6ff93602013-04-19 11:24:36 +02008661static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008662{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008663 struct drm_device *dev = crtc->dev;
8664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008666 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008667 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008668 uint32_t val;
8669
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008670 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008673 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8674
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008675 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008676 val |= PIPECONF_INTERLACED_ILK;
8677 else
8678 val |= PIPECONF_PROGRESSIVE;
8679
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008680 I915_WRITE(PIPECONF(cpu_transcoder), val);
8681 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008682
8683 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8684 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008685
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308686 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008687 val = 0;
8688
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008689 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008690 case 18:
8691 val |= PIPEMISC_DITHER_6_BPC;
8692 break;
8693 case 24:
8694 val |= PIPEMISC_DITHER_8_BPC;
8695 break;
8696 case 30:
8697 val |= PIPEMISC_DITHER_10_BPC;
8698 break;
8699 case 36:
8700 val |= PIPEMISC_DITHER_12_BPC;
8701 break;
8702 default:
8703 /* Case prevented by pipe_config_set_bpp. */
8704 BUG();
8705 }
8706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008707 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008708 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8709
8710 I915_WRITE(PIPEMISC(pipe), val);
8711 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712}
8713
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008714static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008715 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008716 intel_clock_t *clock,
8717 bool *has_reduced_clock,
8718 intel_clock_t *reduced_clock)
8719{
8720 struct drm_device *dev = crtc->dev;
8721 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008722 int refclk;
8723 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008724 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008725
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008726 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008727
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008728 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008729
8730 /*
8731 * Returns a set of divisors for the desired target clock with the given
8732 * refclk, or FALSE. The returned values represent the clock equation:
8733 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8734 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008735 limit = intel_limit(crtc_state, refclk);
8736 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008737 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008738 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008739 if (!ret)
8740 return false;
8741
8742 if (is_lvds && dev_priv->lvds_downclock_avail) {
8743 /*
8744 * Ensure we match the reduced clock's P to the target clock.
8745 * If the clocks don't match, we can't switch the display clock
8746 * by using the FP0/FP1. In such case we will disable the LVDS
8747 * downclock feature.
8748 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008749 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008750 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008751 dev_priv->lvds_downclock,
8752 refclk, clock,
8753 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008754 }
8755
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008756 return true;
8757}
8758
Paulo Zanonid4b19312012-11-29 11:29:32 -02008759int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8760{
8761 /*
8762 * Account for spread spectrum to avoid
8763 * oversubscribing the link. Max center spread
8764 * is 2.5%; use 5% for safety's sake.
8765 */
8766 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008767 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008768}
8769
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008770static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008771{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008772 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008773}
8774
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008775static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008777 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008778 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008779{
8780 struct drm_crtc *crtc = &intel_crtc->base;
8781 struct drm_device *dev = crtc->dev;
8782 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008783 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008784 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008785 struct drm_connector_state *connector_state;
8786 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008787 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008788 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008789 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008790
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008791 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008792 if (connector_state->crtc != crtc_state->base.crtc)
8793 continue;
8794
8795 encoder = to_intel_encoder(connector_state->best_encoder);
8796
8797 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008798 case INTEL_OUTPUT_LVDS:
8799 is_lvds = true;
8800 break;
8801 case INTEL_OUTPUT_SDVO:
8802 case INTEL_OUTPUT_HDMI:
8803 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008804 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008805 default:
8806 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008807 }
8808
8809 num_connectors++;
8810 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
Chris Wilsonc1858122010-12-03 21:35:48 +00008812 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008813 factor = 21;
8814 if (is_lvds) {
8815 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008816 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008817 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008818 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008819 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008820 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008821
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008822 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008823 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008824
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008825 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8826 *fp2 |= FP_CB_TUNE;
8827
Chris Wilson5eddb702010-09-11 13:48:45 +01008828 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008829
Eric Anholta07d6782011-03-30 13:01:08 -07008830 if (is_lvds)
8831 dpll |= DPLLB_MODE_LVDS;
8832 else
8833 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008834
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008835 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008836 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008837
8838 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008839 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008841 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Eric Anholta07d6782011-03-30 13:01:08 -07008843 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008845 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008847
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008848 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008849 case 5:
8850 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8851 break;
8852 case 7:
8853 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8854 break;
8855 case 10:
8856 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8857 break;
8858 case 14:
8859 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8860 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008861 }
8862
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008863 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008864 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 else
8866 dpll |= PLL_REF_INPUT_DREFCLK;
8867
Daniel Vetter959e16d2013-06-05 13:34:21 +02008868 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008869}
8870
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8872 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008873{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008874 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008876 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008877 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008878 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008879 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008880
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008881 memset(&crtc_state->dpll_hw_state, 0,
8882 sizeof(crtc_state->dpll_hw_state));
8883
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008884 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008885
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008886 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8887 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8888
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008889 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008890 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008891 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008892 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8893 return -EINVAL;
8894 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008895 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896 if (!crtc_state->clock_set) {
8897 crtc_state->dpll.n = clock.n;
8898 crtc_state->dpll.m1 = clock.m1;
8899 crtc_state->dpll.m2 = clock.m2;
8900 crtc_state->dpll.p1 = clock.p1;
8901 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008902 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008903
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008904 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008905 if (crtc_state->has_pch_encoder) {
8906 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008907 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008908 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008909
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008911 &fp, &reduced_clock,
8912 has_reduced_clock ? &fp2 : NULL);
8913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 crtc_state->dpll_hw_state.dpll = dpll;
8915 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008916 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008917 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008918 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008919 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008922 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008923 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008924 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008925 return -EINVAL;
8926 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008927 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008928
Rodrigo Viviab585de2015-03-24 12:40:09 -07008929 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008930 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008931 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008932 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008933
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008934 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008935}
8936
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008937static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8938 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008939{
8940 struct drm_device *dev = crtc->base.dev;
8941 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008942 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008943
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8945 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8946 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8947 & ~TU_SIZE_MASK;
8948 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8949 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8950 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8951}
8952
8953static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8954 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008955 struct intel_link_m_n *m_n,
8956 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008957{
8958 struct drm_device *dev = crtc->base.dev;
8959 struct drm_i915_private *dev_priv = dev->dev_private;
8960 enum pipe pipe = crtc->pipe;
8961
8962 if (INTEL_INFO(dev)->gen >= 5) {
8963 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8964 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8965 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8966 & ~TU_SIZE_MASK;
8967 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8968 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8969 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008970 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8971 * gen < 8) and if DRRS is supported (to make sure the
8972 * registers are not unnecessarily read).
8973 */
8974 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008975 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008976 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8977 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8978 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8979 & ~TU_SIZE_MASK;
8980 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8981 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8982 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8983 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008984 } else {
8985 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8986 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8987 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8988 & ~TU_SIZE_MASK;
8989 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8990 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8991 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8992 }
8993}
8994
8995void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008996 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008997{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008998 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008999 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9000 else
9001 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009002 &pipe_config->dp_m_n,
9003 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009004}
9005
Daniel Vetter72419202013-04-04 13:28:53 +02009006static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009007 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009008{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009009 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009010 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009011}
9012
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009013static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009014 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009015{
9016 struct drm_device *dev = crtc->base.dev;
9017 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009018 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9019 uint32_t ps_ctrl = 0;
9020 int id = -1;
9021 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009022
Chandra Kondurua1b22782015-04-07 15:28:45 -07009023 /* find scaler attached to this pipe */
9024 for (i = 0; i < crtc->num_scalers; i++) {
9025 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9026 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9027 id = i;
9028 pipe_config->pch_pfit.enabled = true;
9029 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9030 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9031 break;
9032 }
9033 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009034
Chandra Kondurua1b22782015-04-07 15:28:45 -07009035 scaler_state->scaler_id = id;
9036 if (id >= 0) {
9037 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9038 } else {
9039 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009040 }
9041}
9042
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009043static void
9044skylake_get_initial_plane_config(struct intel_crtc *crtc,
9045 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009046{
9047 struct drm_device *dev = crtc->base.dev;
9048 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009049 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009050 int pipe = crtc->pipe;
9051 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009052 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009054 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009055
Damien Lespiaud9806c92015-01-21 14:07:19 +00009056 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009057 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009058 DRM_DEBUG_KMS("failed to alloc fb\n");
9059 return;
9060 }
9061
Damien Lespiau1b842c82015-01-21 13:50:54 +00009062 fb = &intel_fb->base;
9063
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009064 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009065 if (!(val & PLANE_CTL_ENABLE))
9066 goto error;
9067
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9069 fourcc = skl_format_to_fourcc(pixel_format,
9070 val & PLANE_CTL_ORDER_RGBX,
9071 val & PLANE_CTL_ALPHA_MASK);
9072 fb->pixel_format = fourcc;
9073 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9074
Damien Lespiau40f46282015-02-27 11:15:21 +00009075 tiling = val & PLANE_CTL_TILED_MASK;
9076 switch (tiling) {
9077 case PLANE_CTL_TILED_LINEAR:
9078 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9079 break;
9080 case PLANE_CTL_TILED_X:
9081 plane_config->tiling = I915_TILING_X;
9082 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9083 break;
9084 case PLANE_CTL_TILED_Y:
9085 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9086 break;
9087 case PLANE_CTL_TILED_YF:
9088 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9089 break;
9090 default:
9091 MISSING_CASE(tiling);
9092 goto error;
9093 }
9094
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009095 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9096 plane_config->base = base;
9097
9098 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9099
9100 val = I915_READ(PLANE_SIZE(pipe, 0));
9101 fb->height = ((val >> 16) & 0xfff) + 1;
9102 fb->width = ((val >> 0) & 0x1fff) + 1;
9103
9104 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009105 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9106 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009107 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9108
9109 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009110 fb->pixel_format,
9111 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009112
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009113 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114
9115 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9116 pipe_name(pipe), fb->width, fb->height,
9117 fb->bits_per_pixel, base, fb->pitches[0],
9118 plane_config->size);
9119
Damien Lespiau2d140302015-02-05 17:22:18 +00009120 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121 return;
9122
9123error:
9124 kfree(fb);
9125}
9126
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009127static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009128 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009129{
9130 struct drm_device *dev = crtc->base.dev;
9131 struct drm_i915_private *dev_priv = dev->dev_private;
9132 uint32_t tmp;
9133
9134 tmp = I915_READ(PF_CTL(crtc->pipe));
9135
9136 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009137 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009138 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9139 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009140
9141 /* We currently do not free assignements of panel fitters on
9142 * ivb/hsw (since we don't use the higher upscaling modes which
9143 * differentiates them) so just WARN about this case for now. */
9144 if (IS_GEN7(dev)) {
9145 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9146 PF_PIPE_SEL_IVB(crtc->pipe));
9147 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009149}
9150
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009151static void
9152ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9153 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009158 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009160 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009161 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009162 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163
Damien Lespiau42a7b082015-02-05 19:35:13 +00009164 val = I915_READ(DSPCNTR(pipe));
9165 if (!(val & DISPLAY_PLANE_ENABLE))
9166 return;
9167
Damien Lespiaud9806c92015-01-21 14:07:19 +00009168 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009169 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170 DRM_DEBUG_KMS("failed to alloc fb\n");
9171 return;
9172 }
9173
Damien Lespiau1b842c82015-01-21 13:50:54 +00009174 fb = &intel_fb->base;
9175
Daniel Vetter18c52472015-02-10 17:16:09 +00009176 if (INTEL_INFO(dev)->gen >= 4) {
9177 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009178 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009179 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9180 }
9181 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009182
9183 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009184 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009185 fb->pixel_format = fourcc;
9186 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009187
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009188 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009189 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009190 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009191 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009192 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009193 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009194 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009195 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196 }
9197 plane_config->base = base;
9198
9199 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009200 fb->width = ((val >> 16) & 0xfff) + 1;
9201 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009202
9203 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009204 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009205
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009206 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009207 fb->pixel_format,
9208 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009210 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009211
Damien Lespiau2844a922015-01-20 12:51:48 +00009212 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9213 pipe_name(pipe), fb->width, fb->height,
9214 fb->bits_per_pixel, base, fb->pitches[0],
9215 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009216
Damien Lespiau2d140302015-02-05 17:22:18 +00009217 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218}
9219
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009220static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009221 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009222{
9223 struct drm_device *dev = crtc->base.dev;
9224 struct drm_i915_private *dev_priv = dev->dev_private;
9225 uint32_t tmp;
9226
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009227 if (!intel_display_power_is_enabled(dev_priv,
9228 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009229 return false;
9230
Daniel Vettere143a212013-07-04 12:01:15 +02009231 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009232 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009233
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009234 tmp = I915_READ(PIPECONF(crtc->pipe));
9235 if (!(tmp & PIPECONF_ENABLE))
9236 return false;
9237
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009238 switch (tmp & PIPECONF_BPC_MASK) {
9239 case PIPECONF_6BPC:
9240 pipe_config->pipe_bpp = 18;
9241 break;
9242 case PIPECONF_8BPC:
9243 pipe_config->pipe_bpp = 24;
9244 break;
9245 case PIPECONF_10BPC:
9246 pipe_config->pipe_bpp = 30;
9247 break;
9248 case PIPECONF_12BPC:
9249 pipe_config->pipe_bpp = 36;
9250 break;
9251 default:
9252 break;
9253 }
9254
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009255 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9256 pipe_config->limited_color_range = true;
9257
Daniel Vetterab9412b2013-05-03 11:49:46 +02009258 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009259 struct intel_shared_dpll *pll;
9260
Daniel Vetter88adfff2013-03-28 10:42:01 +01009261 pipe_config->has_pch_encoder = true;
9262
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009263 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9264 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9265 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009266
9267 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009268
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009269 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009270 pipe_config->shared_dpll =
9271 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009272 } else {
9273 tmp = I915_READ(PCH_DPLL_SEL);
9274 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9275 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9276 else
9277 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9278 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009279
9280 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9281
9282 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9283 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009284
9285 tmp = pipe_config->dpll_hw_state.dpll;
9286 pipe_config->pixel_multiplier =
9287 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9288 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009289
9290 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009291 } else {
9292 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009293 }
9294
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009295 intel_get_pipe_timings(crtc, pipe_config);
9296
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009297 ironlake_get_pfit_config(crtc, pipe_config);
9298
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009299 return true;
9300}
9301
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009302static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9303{
9304 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009305 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009306
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009307 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009308 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009309 pipe_name(crtc->pipe));
9310
Rob Clarke2c719b2014-12-15 13:56:32 -05009311 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9312 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9313 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9314 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9315 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9316 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009317 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009318 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009319 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009320 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009321 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009322 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009323 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009324 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009325 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009326
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009327 /*
9328 * In theory we can still leave IRQs enabled, as long as only the HPD
9329 * interrupts remain enabled. We used to check for that, but since it's
9330 * gen-specific and since we only disable LCPLL after we fully disable
9331 * the interrupts, the check below should be enough.
9332 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009333 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009334}
9335
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009336static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9337{
9338 struct drm_device *dev = dev_priv->dev;
9339
9340 if (IS_HASWELL(dev))
9341 return I915_READ(D_COMP_HSW);
9342 else
9343 return I915_READ(D_COMP_BDW);
9344}
9345
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009346static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9347{
9348 struct drm_device *dev = dev_priv->dev;
9349
9350 if (IS_HASWELL(dev)) {
9351 mutex_lock(&dev_priv->rps.hw_lock);
9352 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9353 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009354 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009355 mutex_unlock(&dev_priv->rps.hw_lock);
9356 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009357 I915_WRITE(D_COMP_BDW, val);
9358 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009359 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360}
9361
9362/*
9363 * This function implements pieces of two sequences from BSpec:
9364 * - Sequence for display software to disable LCPLL
9365 * - Sequence for display software to allow package C8+
9366 * The steps implemented here are just the steps that actually touch the LCPLL
9367 * register. Callers should take care of disabling all the display engine
9368 * functions, doing the mode unset, fixing interrupts, etc.
9369 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009370static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9371 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009372{
9373 uint32_t val;
9374
9375 assert_can_disable_lcpll(dev_priv);
9376
9377 val = I915_READ(LCPLL_CTL);
9378
9379 if (switch_to_fclk) {
9380 val |= LCPLL_CD_SOURCE_FCLK;
9381 I915_WRITE(LCPLL_CTL, val);
9382
9383 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9384 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9385 DRM_ERROR("Switching to FCLK failed\n");
9386
9387 val = I915_READ(LCPLL_CTL);
9388 }
9389
9390 val |= LCPLL_PLL_DISABLE;
9391 I915_WRITE(LCPLL_CTL, val);
9392 POSTING_READ(LCPLL_CTL);
9393
9394 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9395 DRM_ERROR("LCPLL still locked\n");
9396
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009397 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009398 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009399 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009400 ndelay(100);
9401
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009402 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9403 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009404 DRM_ERROR("D_COMP RCOMP still in progress\n");
9405
9406 if (allow_power_down) {
9407 val = I915_READ(LCPLL_CTL);
9408 val |= LCPLL_POWER_DOWN_ALLOW;
9409 I915_WRITE(LCPLL_CTL, val);
9410 POSTING_READ(LCPLL_CTL);
9411 }
9412}
9413
9414/*
9415 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9416 * source.
9417 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009418static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009419{
9420 uint32_t val;
9421
9422 val = I915_READ(LCPLL_CTL);
9423
9424 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9425 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9426 return;
9427
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009428 /*
9429 * Make sure we're not on PC8 state before disabling PC8, otherwise
9430 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009431 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009432 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009433
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434 if (val & LCPLL_POWER_DOWN_ALLOW) {
9435 val &= ~LCPLL_POWER_DOWN_ALLOW;
9436 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009437 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438 }
9439
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009440 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 val |= D_COMP_COMP_FORCE;
9442 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009443 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009444
9445 val = I915_READ(LCPLL_CTL);
9446 val &= ~LCPLL_PLL_DISABLE;
9447 I915_WRITE(LCPLL_CTL, val);
9448
9449 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9450 DRM_ERROR("LCPLL not locked yet\n");
9451
9452 if (val & LCPLL_CD_SOURCE_FCLK) {
9453 val = I915_READ(LCPLL_CTL);
9454 val &= ~LCPLL_CD_SOURCE_FCLK;
9455 I915_WRITE(LCPLL_CTL, val);
9456
9457 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9458 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9459 DRM_ERROR("Switching back to LCPLL failed\n");
9460 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009461
Mika Kuoppala59bad942015-01-16 11:34:40 +02009462 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009463 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464}
9465
Paulo Zanoni765dab672014-03-07 20:08:18 -03009466/*
9467 * Package states C8 and deeper are really deep PC states that can only be
9468 * reached when all the devices on the system allow it, so even if the graphics
9469 * device allows PC8+, it doesn't mean the system will actually get to these
9470 * states. Our driver only allows PC8+ when going into runtime PM.
9471 *
9472 * The requirements for PC8+ are that all the outputs are disabled, the power
9473 * well is disabled and most interrupts are disabled, and these are also
9474 * requirements for runtime PM. When these conditions are met, we manually do
9475 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9476 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9477 * hang the machine.
9478 *
9479 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9480 * the state of some registers, so when we come back from PC8+ we need to
9481 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9482 * need to take care of the registers kept by RC6. Notice that this happens even
9483 * if we don't put the device in PCI D3 state (which is what currently happens
9484 * because of the runtime PM support).
9485 *
9486 * For more, read "Display Sequences for Package C8" on the hardware
9487 * documentation.
9488 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009489void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009491 struct drm_device *dev = dev_priv->dev;
9492 uint32_t val;
9493
Paulo Zanonic67a4702013-08-19 13:18:09 -03009494 DRM_DEBUG_KMS("Enabling package C8+\n");
9495
Paulo Zanonic67a4702013-08-19 13:18:09 -03009496 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9497 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9498 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9499 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9500 }
9501
9502 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009503 hsw_disable_lcpll(dev_priv, true, true);
9504}
9505
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009506void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009507{
9508 struct drm_device *dev = dev_priv->dev;
9509 uint32_t val;
9510
Paulo Zanonic67a4702013-08-19 13:18:09 -03009511 DRM_DEBUG_KMS("Disabling package C8+\n");
9512
9513 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009514 lpt_init_pch_refclk(dev);
9515
9516 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9517 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9518 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9519 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9520 }
9521
9522 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009523}
9524
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009525static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309526{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009527 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309528 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009529 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309530 int req_cdclk;
9531
9532 /* see the comment in valleyview_modeset_global_resources */
9533 if (WARN_ON(max_pixclk < 0))
9534 return;
9535
9536 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9537
9538 if (req_cdclk != dev_priv->cdclk_freq)
9539 broxton_set_cdclk(dev, req_cdclk);
9540}
9541
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009542/* compute the max rate for new configuration */
9543static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9544{
9545 struct drm_device *dev = dev_priv->dev;
9546 struct intel_crtc *intel_crtc;
9547 struct drm_crtc *crtc;
9548 int max_pixel_rate = 0;
9549 int pixel_rate;
9550
9551 for_each_crtc(dev, crtc) {
9552 if (!crtc->state->enable)
9553 continue;
9554
9555 intel_crtc = to_intel_crtc(crtc);
9556 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9557
9558 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9559 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9560 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9561
9562 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9563 }
9564
9565 return max_pixel_rate;
9566}
9567
9568static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9569{
9570 struct drm_i915_private *dev_priv = dev->dev_private;
9571 uint32_t val, data;
9572 int ret;
9573
9574 if (WARN((I915_READ(LCPLL_CTL) &
9575 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9576 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9577 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9578 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9579 "trying to change cdclk frequency with cdclk not enabled\n"))
9580 return;
9581
9582 mutex_lock(&dev_priv->rps.hw_lock);
9583 ret = sandybridge_pcode_write(dev_priv,
9584 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9585 mutex_unlock(&dev_priv->rps.hw_lock);
9586 if (ret) {
9587 DRM_ERROR("failed to inform pcode about cdclk change\n");
9588 return;
9589 }
9590
9591 val = I915_READ(LCPLL_CTL);
9592 val |= LCPLL_CD_SOURCE_FCLK;
9593 I915_WRITE(LCPLL_CTL, val);
9594
9595 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9596 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9597 DRM_ERROR("Switching to FCLK failed\n");
9598
9599 val = I915_READ(LCPLL_CTL);
9600 val &= ~LCPLL_CLK_FREQ_MASK;
9601
9602 switch (cdclk) {
9603 case 450000:
9604 val |= LCPLL_CLK_FREQ_450;
9605 data = 0;
9606 break;
9607 case 540000:
9608 val |= LCPLL_CLK_FREQ_54O_BDW;
9609 data = 1;
9610 break;
9611 case 337500:
9612 val |= LCPLL_CLK_FREQ_337_5_BDW;
9613 data = 2;
9614 break;
9615 case 675000:
9616 val |= LCPLL_CLK_FREQ_675_BDW;
9617 data = 3;
9618 break;
9619 default:
9620 WARN(1, "invalid cdclk frequency\n");
9621 return;
9622 }
9623
9624 I915_WRITE(LCPLL_CTL, val);
9625
9626 val = I915_READ(LCPLL_CTL);
9627 val &= ~LCPLL_CD_SOURCE_FCLK;
9628 I915_WRITE(LCPLL_CTL, val);
9629
9630 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9631 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9632 DRM_ERROR("Switching back to LCPLL failed\n");
9633
9634 mutex_lock(&dev_priv->rps.hw_lock);
9635 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9636 mutex_unlock(&dev_priv->rps.hw_lock);
9637
9638 intel_update_cdclk(dev);
9639
9640 WARN(cdclk != dev_priv->cdclk_freq,
9641 "cdclk requested %d kHz but got %d kHz\n",
9642 cdclk, dev_priv->cdclk_freq);
9643}
9644
9645static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9646 int max_pixel_rate)
9647{
9648 int cdclk;
9649
9650 /*
9651 * FIXME should also account for plane ratio
9652 * once 64bpp pixel formats are supported.
9653 */
9654 if (max_pixel_rate > 540000)
9655 cdclk = 675000;
9656 else if (max_pixel_rate > 450000)
9657 cdclk = 540000;
9658 else if (max_pixel_rate > 337500)
9659 cdclk = 450000;
9660 else
9661 cdclk = 337500;
9662
9663 /*
9664 * FIXME move the cdclk caclulation to
9665 * compute_config() so we can fail gracegully.
9666 */
9667 if (cdclk > dev_priv->max_cdclk_freq) {
9668 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9669 cdclk, dev_priv->max_cdclk_freq);
9670 cdclk = dev_priv->max_cdclk_freq;
9671 }
9672
9673 return cdclk;
9674}
9675
9676static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9677{
9678 struct drm_i915_private *dev_priv = to_i915(state->dev);
9679 struct drm_crtc *crtc;
9680 struct drm_crtc_state *crtc_state;
9681 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9682 int cdclk, i;
9683
9684 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9685
9686 if (cdclk == dev_priv->cdclk_freq)
9687 return 0;
9688
9689 /* add all active pipes to the state */
9690 for_each_crtc(state->dev, crtc) {
9691 if (!crtc->state->enable)
9692 continue;
9693
9694 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9695 if (IS_ERR(crtc_state))
9696 return PTR_ERR(crtc_state);
9697 }
9698
9699 /* disable/enable all currently active pipes while we change cdclk */
9700 for_each_crtc_in_state(state, crtc, crtc_state, i)
9701 if (crtc_state->enable)
9702 crtc_state->mode_changed = true;
9703
9704 return 0;
9705}
9706
9707static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9708{
9709 struct drm_device *dev = state->dev;
9710 struct drm_i915_private *dev_priv = dev->dev_private;
9711 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9712 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9713
9714 if (req_cdclk != dev_priv->cdclk_freq)
9715 broadwell_set_cdclk(dev, req_cdclk);
9716}
9717
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009718static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9719 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009720{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009721 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009722 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009723
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009724 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009725
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009726 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009727}
9728
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309729static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9730 enum port port,
9731 struct intel_crtc_state *pipe_config)
9732{
9733 switch (port) {
9734 case PORT_A:
9735 pipe_config->ddi_pll_sel = SKL_DPLL0;
9736 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9737 break;
9738 case PORT_B:
9739 pipe_config->ddi_pll_sel = SKL_DPLL1;
9740 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9741 break;
9742 case PORT_C:
9743 pipe_config->ddi_pll_sel = SKL_DPLL2;
9744 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9745 break;
9746 default:
9747 DRM_ERROR("Incorrect port type\n");
9748 }
9749}
9750
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009751static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9752 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009753 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009754{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009755 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009756
9757 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9758 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9759
9760 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009761 case SKL_DPLL0:
9762 /*
9763 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9764 * of the shared DPLL framework and thus needs to be read out
9765 * separately
9766 */
9767 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9768 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9769 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009770 case SKL_DPLL1:
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9772 break;
9773 case SKL_DPLL2:
9774 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9775 break;
9776 case SKL_DPLL3:
9777 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9778 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009779 }
9780}
9781
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009782static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9783 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009784 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009785{
9786 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9787
9788 switch (pipe_config->ddi_pll_sel) {
9789 case PORT_CLK_SEL_WRPLL1:
9790 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9791 break;
9792 case PORT_CLK_SEL_WRPLL2:
9793 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9794 break;
9795 }
9796}
9797
Daniel Vetter26804af2014-06-25 22:01:55 +03009798static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009799 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009800{
9801 struct drm_device *dev = crtc->base.dev;
9802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009803 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009804 enum port port;
9805 uint32_t tmp;
9806
9807 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9808
9809 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9810
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009811 if (IS_SKYLAKE(dev))
9812 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309813 else if (IS_BROXTON(dev))
9814 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009815 else
9816 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009817
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009818 if (pipe_config->shared_dpll >= 0) {
9819 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9820
9821 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9822 &pipe_config->dpll_hw_state));
9823 }
9824
Daniel Vetter26804af2014-06-25 22:01:55 +03009825 /*
9826 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9827 * DDI E. So just check whether this pipe is wired to DDI E and whether
9828 * the PCH transcoder is on.
9829 */
Damien Lespiauca370452013-12-03 13:56:24 +00009830 if (INTEL_INFO(dev)->gen < 9 &&
9831 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009832 pipe_config->has_pch_encoder = true;
9833
9834 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9835 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9836 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9837
9838 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9839 }
9840}
9841
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009842static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009843 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009844{
9845 struct drm_device *dev = crtc->base.dev;
9846 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009847 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009848 uint32_t tmp;
9849
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009850 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009851 POWER_DOMAIN_PIPE(crtc->pipe)))
9852 return false;
9853
Daniel Vettere143a212013-07-04 12:01:15 +02009854 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009855 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9856
Daniel Vettereccb1402013-05-22 00:50:22 +02009857 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9858 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9859 enum pipe trans_edp_pipe;
9860 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9861 default:
9862 WARN(1, "unknown pipe linked to edp transcoder\n");
9863 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9864 case TRANS_DDI_EDP_INPUT_A_ON:
9865 trans_edp_pipe = PIPE_A;
9866 break;
9867 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9868 trans_edp_pipe = PIPE_B;
9869 break;
9870 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9871 trans_edp_pipe = PIPE_C;
9872 break;
9873 }
9874
9875 if (trans_edp_pipe == crtc->pipe)
9876 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9877 }
9878
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009879 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009880 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009881 return false;
9882
Daniel Vettereccb1402013-05-22 00:50:22 +02009883 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009884 if (!(tmp & PIPECONF_ENABLE))
9885 return false;
9886
Daniel Vetter26804af2014-06-25 22:01:55 +03009887 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009888
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009889 intel_get_pipe_timings(crtc, pipe_config);
9890
Chandra Kondurua1b22782015-04-07 15:28:45 -07009891 if (INTEL_INFO(dev)->gen >= 9) {
9892 skl_init_scalers(dev, crtc, pipe_config);
9893 }
9894
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009895 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009896
9897 if (INTEL_INFO(dev)->gen >= 9) {
9898 pipe_config->scaler_state.scaler_id = -1;
9899 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9900 }
9901
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009902 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009903 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009904 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009905 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009906 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009907 else
9908 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009909 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009910
Jesse Barnese59150d2014-01-07 13:30:45 -08009911 if (IS_HASWELL(dev))
9912 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9913 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009914
Clint Taylorebb69c92014-09-30 10:30:22 -07009915 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9916 pipe_config->pixel_multiplier =
9917 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9918 } else {
9919 pipe_config->pixel_multiplier = 1;
9920 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009921
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009922 return true;
9923}
9924
Chris Wilson560b85b2010-08-07 11:01:38 +01009925static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9926{
9927 struct drm_device *dev = crtc->dev;
9928 struct drm_i915_private *dev_priv = dev->dev_private;
9929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009930 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009931
Ville Syrjälädc41c152014-08-13 11:57:05 +03009932 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009933 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9934 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009935 unsigned int stride = roundup_pow_of_two(width) * 4;
9936
9937 switch (stride) {
9938 default:
9939 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9940 width, stride);
9941 stride = 256;
9942 /* fallthrough */
9943 case 256:
9944 case 512:
9945 case 1024:
9946 case 2048:
9947 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009948 }
9949
Ville Syrjälädc41c152014-08-13 11:57:05 +03009950 cntl |= CURSOR_ENABLE |
9951 CURSOR_GAMMA_ENABLE |
9952 CURSOR_FORMAT_ARGB |
9953 CURSOR_STRIDE(stride);
9954
9955 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009956 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009957
Ville Syrjälädc41c152014-08-13 11:57:05 +03009958 if (intel_crtc->cursor_cntl != 0 &&
9959 (intel_crtc->cursor_base != base ||
9960 intel_crtc->cursor_size != size ||
9961 intel_crtc->cursor_cntl != cntl)) {
9962 /* On these chipsets we can only modify the base/size/stride
9963 * whilst the cursor is disabled.
9964 */
9965 I915_WRITE(_CURACNTR, 0);
9966 POSTING_READ(_CURACNTR);
9967 intel_crtc->cursor_cntl = 0;
9968 }
9969
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009970 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009971 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009972 intel_crtc->cursor_base = base;
9973 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009974
9975 if (intel_crtc->cursor_size != size) {
9976 I915_WRITE(CURSIZE, size);
9977 intel_crtc->cursor_size = size;
9978 }
9979
Chris Wilson4b0e3332014-05-30 16:35:26 +03009980 if (intel_crtc->cursor_cntl != cntl) {
9981 I915_WRITE(_CURACNTR, cntl);
9982 POSTING_READ(_CURACNTR);
9983 intel_crtc->cursor_cntl = cntl;
9984 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009985}
9986
9987static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9988{
9989 struct drm_device *dev = crtc->dev;
9990 struct drm_i915_private *dev_priv = dev->dev_private;
9991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9992 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009993 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009994
Chris Wilson4b0e3332014-05-30 16:35:26 +03009995 cntl = 0;
9996 if (base) {
9997 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009998 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309999 case 64:
10000 cntl |= CURSOR_MODE_64_ARGB_AX;
10001 break;
10002 case 128:
10003 cntl |= CURSOR_MODE_128_ARGB_AX;
10004 break;
10005 case 256:
10006 cntl |= CURSOR_MODE_256_ARGB_AX;
10007 break;
10008 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010009 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010010 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010011 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010012 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010013
10014 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10015 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010016 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010017
Matt Roper8e7d6882015-01-21 16:35:41 -080010018 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010019 cntl |= CURSOR_ROTATE_180;
10020
Chris Wilson4b0e3332014-05-30 16:35:26 +030010021 if (intel_crtc->cursor_cntl != cntl) {
10022 I915_WRITE(CURCNTR(pipe), cntl);
10023 POSTING_READ(CURCNTR(pipe));
10024 intel_crtc->cursor_cntl = cntl;
10025 }
10026
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010027 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010028 I915_WRITE(CURBASE(pipe), base);
10029 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010030
10031 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010032}
10033
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010034/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010035static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10036 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010037{
10038 struct drm_device *dev = crtc->dev;
10039 struct drm_i915_private *dev_priv = dev->dev_private;
10040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10041 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010042 int x = crtc->cursor_x;
10043 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010044 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010045
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010046 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010047 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010049 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010050 base = 0;
10051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010052 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010053 base = 0;
10054
10055 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010056 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010057 base = 0;
10058
10059 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10060 x = -x;
10061 }
10062 pos |= x << CURSOR_X_SHIFT;
10063
10064 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010065 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010066 base = 0;
10067
10068 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10069 y = -y;
10070 }
10071 pos |= y << CURSOR_Y_SHIFT;
10072
Chris Wilson4b0e3332014-05-30 16:35:26 +030010073 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010074 return;
10075
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010076 I915_WRITE(CURPOS(pipe), pos);
10077
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010078 /* ILK+ do this automagically */
10079 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010080 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010081 base += (intel_crtc->base.cursor->state->crtc_h *
10082 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010083 }
10084
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010085 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010086 i845_update_cursor(crtc, base);
10087 else
10088 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010089}
10090
Ville Syrjälädc41c152014-08-13 11:57:05 +030010091static bool cursor_size_ok(struct drm_device *dev,
10092 uint32_t width, uint32_t height)
10093{
10094 if (width == 0 || height == 0)
10095 return false;
10096
10097 /*
10098 * 845g/865g are special in that they are only limited by
10099 * the width of their cursors, the height is arbitrary up to
10100 * the precision of the register. Everything else requires
10101 * square cursors, limited to a few power-of-two sizes.
10102 */
10103 if (IS_845G(dev) || IS_I865G(dev)) {
10104 if ((width & 63) != 0)
10105 return false;
10106
10107 if (width > (IS_845G(dev) ? 64 : 512))
10108 return false;
10109
10110 if (height > 1023)
10111 return false;
10112 } else {
10113 switch (width | height) {
10114 case 256:
10115 case 128:
10116 if (IS_GEN2(dev))
10117 return false;
10118 case 64:
10119 break;
10120 default:
10121 return false;
10122 }
10123 }
10124
10125 return true;
10126}
10127
Jesse Barnes79e53942008-11-07 14:24:08 -080010128static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010129 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010130{
James Simmons72034252010-08-03 01:33:19 +010010131 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010133
James Simmons72034252010-08-03 01:33:19 +010010134 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010135 intel_crtc->lut_r[i] = red[i] >> 8;
10136 intel_crtc->lut_g[i] = green[i] >> 8;
10137 intel_crtc->lut_b[i] = blue[i] >> 8;
10138 }
10139
10140 intel_crtc_load_lut(crtc);
10141}
10142
Jesse Barnes79e53942008-11-07 14:24:08 -080010143/* VESA 640x480x72Hz mode to set on the pipe */
10144static struct drm_display_mode load_detect_mode = {
10145 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10146 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10147};
10148
Daniel Vettera8bb6812014-02-10 18:00:39 +010010149struct drm_framebuffer *
10150__intel_framebuffer_create(struct drm_device *dev,
10151 struct drm_mode_fb_cmd2 *mode_cmd,
10152 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010153{
10154 struct intel_framebuffer *intel_fb;
10155 int ret;
10156
10157 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10158 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010159 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010160 return ERR_PTR(-ENOMEM);
10161 }
10162
10163 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010164 if (ret)
10165 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010166
10167 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010168err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010169 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010170 kfree(intel_fb);
10171
10172 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010173}
10174
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010175static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010176intel_framebuffer_create(struct drm_device *dev,
10177 struct drm_mode_fb_cmd2 *mode_cmd,
10178 struct drm_i915_gem_object *obj)
10179{
10180 struct drm_framebuffer *fb;
10181 int ret;
10182
10183 ret = i915_mutex_lock_interruptible(dev);
10184 if (ret)
10185 return ERR_PTR(ret);
10186 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10187 mutex_unlock(&dev->struct_mutex);
10188
10189 return fb;
10190}
10191
Chris Wilsond2dff872011-04-19 08:36:26 +010010192static u32
10193intel_framebuffer_pitch_for_width(int width, int bpp)
10194{
10195 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10196 return ALIGN(pitch, 64);
10197}
10198
10199static u32
10200intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10201{
10202 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010203 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010204}
10205
10206static struct drm_framebuffer *
10207intel_framebuffer_create_for_mode(struct drm_device *dev,
10208 struct drm_display_mode *mode,
10209 int depth, int bpp)
10210{
10211 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010212 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010213
10214 obj = i915_gem_alloc_object(dev,
10215 intel_framebuffer_size_for_mode(mode, bpp));
10216 if (obj == NULL)
10217 return ERR_PTR(-ENOMEM);
10218
10219 mode_cmd.width = mode->hdisplay;
10220 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010221 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10222 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010223 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010224
10225 return intel_framebuffer_create(dev, &mode_cmd, obj);
10226}
10227
10228static struct drm_framebuffer *
10229mode_fits_in_fbdev(struct drm_device *dev,
10230 struct drm_display_mode *mode)
10231{
Daniel Vetter4520f532013-10-09 09:18:51 +020010232#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010233 struct drm_i915_private *dev_priv = dev->dev_private;
10234 struct drm_i915_gem_object *obj;
10235 struct drm_framebuffer *fb;
10236
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010237 if (!dev_priv->fbdev)
10238 return NULL;
10239
10240 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010241 return NULL;
10242
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010243 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010244 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010245
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010246 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010247 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10248 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010249 return NULL;
10250
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010251 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010252 return NULL;
10253
10254 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010255#else
10256 return NULL;
10257#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010258}
10259
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010260static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10261 struct drm_crtc *crtc,
10262 struct drm_display_mode *mode,
10263 struct drm_framebuffer *fb,
10264 int x, int y)
10265{
10266 struct drm_plane_state *plane_state;
10267 int hdisplay, vdisplay;
10268 int ret;
10269
10270 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10271 if (IS_ERR(plane_state))
10272 return PTR_ERR(plane_state);
10273
10274 if (mode)
10275 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10276 else
10277 hdisplay = vdisplay = 0;
10278
10279 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10280 if (ret)
10281 return ret;
10282 drm_atomic_set_fb_for_plane(plane_state, fb);
10283 plane_state->crtc_x = 0;
10284 plane_state->crtc_y = 0;
10285 plane_state->crtc_w = hdisplay;
10286 plane_state->crtc_h = vdisplay;
10287 plane_state->src_x = x << 16;
10288 plane_state->src_y = y << 16;
10289 plane_state->src_w = hdisplay << 16;
10290 plane_state->src_h = vdisplay << 16;
10291
10292 return 0;
10293}
10294
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010295bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010296 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010297 struct intel_load_detect_pipe *old,
10298 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010299{
10300 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010301 struct intel_encoder *intel_encoder =
10302 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010303 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010304 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010305 struct drm_crtc *crtc = NULL;
10306 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010307 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010308 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010309 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010310 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010311 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010312 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010313
Chris Wilsond2dff872011-04-19 08:36:26 +010010314 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010315 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010316 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010317
Rob Clark51fd3712013-11-19 12:10:12 -050010318retry:
10319 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10320 if (ret)
10321 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010322
Jesse Barnes79e53942008-11-07 14:24:08 -080010323 /*
10324 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010325 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010326 * - if the connector already has an assigned crtc, use it (but make
10327 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010328 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010329 * - try to find the first unused crtc that can drive this connector,
10330 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010331 */
10332
10333 /* See if we already have a CRTC for this connector */
10334 if (encoder->crtc) {
10335 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010336
Rob Clark51fd3712013-11-19 12:10:12 -050010337 ret = drm_modeset_lock(&crtc->mutex, ctx);
10338 if (ret)
10339 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010340 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10341 if (ret)
10342 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010343
Daniel Vetter24218aa2012-08-12 19:27:11 +020010344 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010345 old->load_detect_temp = false;
10346
10347 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010348 if (connector->dpms != DRM_MODE_DPMS_ON)
10349 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010350
Chris Wilson71731882011-04-19 23:10:58 +010010351 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 }
10353
10354 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010355 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010356 i++;
10357 if (!(encoder->possible_crtcs & (1 << i)))
10358 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010359 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010360 continue;
10361 /* This can occur when applying the pipe A quirk on resume. */
10362 if (to_intel_crtc(possible_crtc)->new_enabled)
10363 continue;
10364
10365 crtc = possible_crtc;
10366 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 }
10368
10369 /*
10370 * If we didn't find an unused CRTC, don't use any.
10371 */
10372 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010373 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010374 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010375 }
10376
Rob Clark51fd3712013-11-19 12:10:12 -050010377 ret = drm_modeset_lock(&crtc->mutex, ctx);
10378 if (ret)
10379 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010380 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10381 if (ret)
10382 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010383 intel_encoder->new_crtc = to_intel_crtc(crtc);
10384 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010385
10386 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010388 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010389 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010390 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010391
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010392 state = drm_atomic_state_alloc(dev);
10393 if (!state)
10394 return false;
10395
10396 state->acquire_ctx = ctx;
10397
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010398 connector_state = drm_atomic_get_connector_state(state, connector);
10399 if (IS_ERR(connector_state)) {
10400 ret = PTR_ERR(connector_state);
10401 goto fail;
10402 }
10403
10404 connector_state->crtc = crtc;
10405 connector_state->best_encoder = &intel_encoder->base;
10406
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010407 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10408 if (IS_ERR(crtc_state)) {
10409 ret = PTR_ERR(crtc_state);
10410 goto fail;
10411 }
10412
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010413 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010414
Chris Wilson64927112011-04-20 07:25:26 +010010415 if (!mode)
10416 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010417
Chris Wilsond2dff872011-04-19 08:36:26 +010010418 /* We need a framebuffer large enough to accommodate all accesses
10419 * that the plane may generate whilst we perform load detection.
10420 * We can not rely on the fbcon either being present (we get called
10421 * during its initialisation to detect all boot displays, or it may
10422 * not even exist) or that it is large enough to satisfy the
10423 * requested mode.
10424 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010425 fb = mode_fits_in_fbdev(dev, mode);
10426 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010427 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010428 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10429 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010430 } else
10431 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010432 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010433 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010434 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010436
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010437 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10438 if (ret)
10439 goto fail;
10440
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010441 drm_mode_copy(&crtc_state->base.mode, mode);
10442
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010443 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010444 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010445 if (old->release_fb)
10446 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010447 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010448 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010449 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010450
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010452 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010453 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010454
10455 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010456 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010457fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010458 drm_atomic_state_free(state);
10459 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010460
Rob Clark51fd3712013-11-19 12:10:12 -050010461 if (ret == -EDEADLK) {
10462 drm_modeset_backoff(ctx);
10463 goto retry;
10464 }
10465
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010466 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467}
10468
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010469void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010470 struct intel_load_detect_pipe *old,
10471 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010472{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010473 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010474 struct intel_encoder *intel_encoder =
10475 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010476 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010477 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010479 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010480 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010481 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010482 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010483
Chris Wilsond2dff872011-04-19 08:36:26 +010010484 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010485 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010486 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010487
Chris Wilson8261b192011-04-19 23:18:09 +010010488 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010489 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010490 if (!state)
10491 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010492
10493 state->acquire_ctx = ctx;
10494
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010495 connector_state = drm_atomic_get_connector_state(state, connector);
10496 if (IS_ERR(connector_state))
10497 goto fail;
10498
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010499 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10500 if (IS_ERR(crtc_state))
10501 goto fail;
10502
Daniel Vetterfc303102012-07-09 10:40:58 +020010503 to_intel_connector(connector)->new_encoder = NULL;
10504 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010505 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010506
10507 connector_state->best_encoder = NULL;
10508 connector_state->crtc = NULL;
10509
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010510 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010511
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010512 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10513 0, 0);
10514 if (ret)
10515 goto fail;
10516
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010517 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010518 if (ret)
10519 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010520
Daniel Vetter36206362012-12-10 20:42:17 +010010521 if (old->release_fb) {
10522 drm_framebuffer_unregister_private(old->release_fb);
10523 drm_framebuffer_unreference(old->release_fb);
10524 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010525
Chris Wilson0622a532011-04-21 09:32:11 +010010526 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010527 }
10528
Eric Anholtc751ce42010-03-25 11:48:48 -070010529 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010530 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10531 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010532
10533 return;
10534fail:
10535 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10536 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010537}
10538
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010539static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010540 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010541{
10542 struct drm_i915_private *dev_priv = dev->dev_private;
10543 u32 dpll = pipe_config->dpll_hw_state.dpll;
10544
10545 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010546 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010547 else if (HAS_PCH_SPLIT(dev))
10548 return 120000;
10549 else if (!IS_GEN2(dev))
10550 return 96000;
10551 else
10552 return 48000;
10553}
10554
Jesse Barnes79e53942008-11-07 14:24:08 -080010555/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010557 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010558{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010559 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010561 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010562 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 u32 fp;
10564 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010565 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010566
10567 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010568 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010569 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010570 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010571
10572 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010573 if (IS_PINEVIEW(dev)) {
10574 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10575 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010576 } else {
10577 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10578 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10579 }
10580
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010581 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010582 if (IS_PINEVIEW(dev))
10583 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10584 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010585 else
10586 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010587 DPLL_FPA01_P1_POST_DIV_SHIFT);
10588
10589 switch (dpll & DPLL_MODE_MASK) {
10590 case DPLLB_MODE_DAC_SERIAL:
10591 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10592 5 : 10;
10593 break;
10594 case DPLLB_MODE_LVDS:
10595 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10596 7 : 14;
10597 break;
10598 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010599 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010600 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010601 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 }
10603
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010604 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010605 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010606 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010607 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010609 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010610 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010611
10612 if (is_lvds) {
10613 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10614 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010615
10616 if (lvds & LVDS_CLKB_POWER_UP)
10617 clock.p2 = 7;
10618 else
10619 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010620 } else {
10621 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10622 clock.p1 = 2;
10623 else {
10624 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10625 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10626 }
10627 if (dpll & PLL_P2_DIVIDE_BY_4)
10628 clock.p2 = 4;
10629 else
10630 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010631 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010632
10633 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 }
10635
Ville Syrjälä18442d02013-09-13 16:00:08 +030010636 /*
10637 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010638 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010639 * encoder's get_config() function.
10640 */
10641 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010642}
10643
Ville Syrjälä6878da02013-09-13 15:59:11 +030010644int intel_dotclock_calculate(int link_freq,
10645 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010646{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010647 /*
10648 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010649 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010651 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010652 *
10653 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010654 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 */
10656
Ville Syrjälä6878da02013-09-13 15:59:11 +030010657 if (!m_n->link_n)
10658 return 0;
10659
10660 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10661}
10662
Ville Syrjälä18442d02013-09-13 16:00:08 +030010663static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010664 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010665{
10666 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010667
10668 /* read out port_clock from the DPLL */
10669 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010670
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010671 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010672 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010673 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010674 * agree once we know their relationship in the encoder's
10675 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010676 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010677 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010678 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10679 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010680}
10681
10682/** Returns the currently programmed mode of the given pipe. */
10683struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10684 struct drm_crtc *crtc)
10685{
Jesse Barnes548f2452011-02-17 10:40:53 -080010686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010688 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010690 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010691 int htot = I915_READ(HTOTAL(cpu_transcoder));
10692 int hsync = I915_READ(HSYNC(cpu_transcoder));
10693 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10694 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010695 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010696
10697 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10698 if (!mode)
10699 return NULL;
10700
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010701 /*
10702 * Construct a pipe_config sufficient for getting the clock info
10703 * back out of crtc_clock_get.
10704 *
10705 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10706 * to use a real value here instead.
10707 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010708 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010709 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010710 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10711 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10712 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010713 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10714
Ville Syrjälä773ae032013-09-23 17:48:20 +030010715 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010716 mode->hdisplay = (htot & 0xffff) + 1;
10717 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10718 mode->hsync_start = (hsync & 0xffff) + 1;
10719 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10720 mode->vdisplay = (vtot & 0xffff) + 1;
10721 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10722 mode->vsync_start = (vsync & 0xffff) + 1;
10723 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10724
10725 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010726
10727 return mode;
10728}
10729
Jesse Barnes652c3932009-08-17 13:31:43 -070010730static void intel_decrease_pllclock(struct drm_crtc *crtc)
10731{
10732 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010735
Sonika Jindalbaff2962014-07-22 11:16:35 +053010736 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010737 return;
10738
10739 if (!dev_priv->lvds_downclock_avail)
10740 return;
10741
10742 /*
10743 * Since this is called by a timer, we should never get here in
10744 * the manual case.
10745 */
10746 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010747 int pipe = intel_crtc->pipe;
10748 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010749 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010750
Zhao Yakui44d98a62009-10-09 11:39:40 +080010751 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010752
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010753 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010754
Chris Wilson074b5e12012-05-02 12:07:06 +010010755 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010756 dpll |= DISPLAY_RATE_SELECT_FPA1;
10757 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010758 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010759 dpll = I915_READ(dpll_reg);
10760 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010761 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010762 }
10763
10764}
10765
Chris Wilsonf047e392012-07-21 12:31:41 +010010766void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010767{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010768 struct drm_i915_private *dev_priv = dev->dev_private;
10769
Chris Wilsonf62a0072014-02-21 17:55:39 +000010770 if (dev_priv->mm.busy)
10771 return;
10772
Paulo Zanoni43694d62014-03-07 20:08:08 -030010773 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010774 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010775 if (INTEL_INFO(dev)->gen >= 6)
10776 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010777 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010778}
10779
10780void intel_mark_idle(struct drm_device *dev)
10781{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010782 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010783 struct drm_crtc *crtc;
10784
Chris Wilsonf62a0072014-02-21 17:55:39 +000010785 if (!dev_priv->mm.busy)
10786 return;
10787
10788 dev_priv->mm.busy = false;
10789
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010790 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010791 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010792 continue;
10793
10794 intel_decrease_pllclock(crtc);
10795 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010796
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010797 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010798 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010799
Paulo Zanoni43694d62014-03-07 20:08:08 -030010800 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010801}
10802
Jesse Barnes79e53942008-11-07 14:24:08 -080010803static void intel_crtc_destroy(struct drm_crtc *crtc)
10804{
10805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010806 struct drm_device *dev = crtc->dev;
10807 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010808
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010809 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010810 work = intel_crtc->unpin_work;
10811 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010812 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010813
10814 if (work) {
10815 cancel_work_sync(&work->work);
10816 kfree(work);
10817 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010818
10819 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010820
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 kfree(intel_crtc);
10822}
10823
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824static void intel_unpin_work_fn(struct work_struct *__work)
10825{
10826 struct intel_unpin_work *work =
10827 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010828 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010829 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010830
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010831 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010832 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010833 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010834
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010835 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010836
10837 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010838 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010839 mutex_unlock(&dev->struct_mutex);
10840
Daniel Vetterf99d7062014-06-19 16:01:59 +020010841 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010842 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010843
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010844 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10845 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10846
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010847 kfree(work);
10848}
10849
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010850static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010851 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010852{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10854 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010855 unsigned long flags;
10856
10857 /* Ignore early vblank irqs */
10858 if (intel_crtc == NULL)
10859 return;
10860
Daniel Vetterf3260382014-09-15 14:55:23 +020010861 /*
10862 * This is called both by irq handlers and the reset code (to complete
10863 * lost pageflips) so needs the full irqsave spinlocks.
10864 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010865 spin_lock_irqsave(&dev->event_lock, flags);
10866 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010867
10868 /* Ensure we don't miss a work->pending update ... */
10869 smp_rmb();
10870
10871 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 spin_unlock_irqrestore(&dev->event_lock, flags);
10873 return;
10874 }
10875
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010876 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010878 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879}
10880
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010881void intel_finish_page_flip(struct drm_device *dev, int pipe)
10882{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010883 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10885
Mario Kleiner49b14a52010-12-09 07:00:07 +010010886 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010887}
10888
10889void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10890{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010891 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010892 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10893
Mario Kleiner49b14a52010-12-09 07:00:07 +010010894 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010895}
10896
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010897/* Is 'a' after or equal to 'b'? */
10898static bool g4x_flip_count_after_eq(u32 a, u32 b)
10899{
10900 return !((a - b) & 0x80000000);
10901}
10902
10903static bool page_flip_finished(struct intel_crtc *crtc)
10904{
10905 struct drm_device *dev = crtc->base.dev;
10906 struct drm_i915_private *dev_priv = dev->dev_private;
10907
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010908 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10909 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10910 return true;
10911
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010912 /*
10913 * The relevant registers doen't exist on pre-ctg.
10914 * As the flip done interrupt doesn't trigger for mmio
10915 * flips on gmch platforms, a flip count check isn't
10916 * really needed there. But since ctg has the registers,
10917 * include it in the check anyway.
10918 */
10919 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10920 return true;
10921
10922 /*
10923 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10924 * used the same base address. In that case the mmio flip might
10925 * have completed, but the CS hasn't even executed the flip yet.
10926 *
10927 * A flip count check isn't enough as the CS might have updated
10928 * the base address just after start of vblank, but before we
10929 * managed to process the interrupt. This means we'd complete the
10930 * CS flip too soon.
10931 *
10932 * Combining both checks should get us a good enough result. It may
10933 * still happen that the CS flip has been executed, but has not
10934 * yet actually completed. But in case the base address is the same
10935 * anyway, we don't really care.
10936 */
10937 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10938 crtc->unpin_work->gtt_offset &&
10939 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10940 crtc->unpin_work->flip_count);
10941}
10942
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010943void intel_prepare_page_flip(struct drm_device *dev, int plane)
10944{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010945 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010946 struct intel_crtc *intel_crtc =
10947 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10948 unsigned long flags;
10949
Daniel Vetterf3260382014-09-15 14:55:23 +020010950
10951 /*
10952 * This is called both by irq handlers and the reset code (to complete
10953 * lost pageflips) so needs the full irqsave spinlocks.
10954 *
10955 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010956 * generate a page-flip completion irq, i.e. every modeset
10957 * is also accompanied by a spurious intel_prepare_page_flip().
10958 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010959 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010960 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010961 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010962 spin_unlock_irqrestore(&dev->event_lock, flags);
10963}
10964
Robin Schroereba905b2014-05-18 02:24:50 +020010965static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010966{
10967 /* Ensure that the work item is consistent when activating it ... */
10968 smp_wmb();
10969 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10970 /* and that it is marked active as soon as the irq could fire. */
10971 smp_wmb();
10972}
10973
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974static int intel_gen2_queue_flip(struct drm_device *dev,
10975 struct drm_crtc *crtc,
10976 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010977 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010978 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010979 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010980{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982 u32 flip_mask;
10983 int ret;
10984
Daniel Vetter6d90c952012-04-26 23:28:05 +020010985 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010987 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010988
10989 /* Can't queue multiple flips, so wait for the previous
10990 * one to finish before executing the next.
10991 */
10992 if (intel_crtc->plane)
10993 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10994 else
10995 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010996 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10997 intel_ring_emit(ring, MI_NOOP);
10998 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10999 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11000 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011002 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011003
11004 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011005 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011006 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007}
11008
11009static int intel_gen3_queue_flip(struct drm_device *dev,
11010 struct drm_crtc *crtc,
11011 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011012 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011013 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011014 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017 u32 flip_mask;
11018 int ret;
11019
Daniel Vetter6d90c952012-04-26 23:28:05 +020011020 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011022 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023
11024 if (intel_crtc->plane)
11025 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11026 else
11027 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011028 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11029 intel_ring_emit(ring, MI_NOOP);
11030 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11032 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011033 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011034 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035
Chris Wilsone7d841c2012-12-03 11:36:30 +000011036 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011037 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011038 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039}
11040
11041static int intel_gen4_queue_flip(struct drm_device *dev,
11042 struct drm_crtc *crtc,
11043 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011044 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011045 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011046 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047{
11048 struct drm_i915_private *dev_priv = dev->dev_private;
11049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11050 uint32_t pf, pipesrc;
11051 int ret;
11052
Daniel Vetter6d90c952012-04-26 23:28:05 +020011053 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011055 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056
11057 /* i965+ uses the linear or tiled offsets from the
11058 * Display Registers (which do not change across a page-flip)
11059 * so we need only reprogram the base address.
11060 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011061 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11062 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11063 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011064 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011065 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011066
11067 /* XXX Enabling the panel-fitter across page-flip is so far
11068 * untested on non-native modes, so ignore it for now.
11069 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11070 */
11071 pf = 0;
11072 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011073 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011074
11075 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011076 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011077 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078}
11079
11080static int intel_gen6_queue_flip(struct drm_device *dev,
11081 struct drm_crtc *crtc,
11082 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011083 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011084 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011085 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086{
11087 struct drm_i915_private *dev_priv = dev->dev_private;
11088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11089 uint32_t pf, pipesrc;
11090 int ret;
11091
Daniel Vetter6d90c952012-04-26 23:28:05 +020011092 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011094 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095
Daniel Vetter6d90c952012-04-26 23:28:05 +020011096 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11097 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11098 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011099 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100
Chris Wilson99d9acd2012-04-17 20:37:00 +010011101 /* Contrary to the suggestions in the documentation,
11102 * "Enable Panel Fitter" does not seem to be required when page
11103 * flipping with a non-native mode, and worse causes a normal
11104 * modeset to fail.
11105 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11106 */
11107 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011108 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011109 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011110
11111 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011112 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011113 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011114}
11115
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011116static int intel_gen7_queue_flip(struct drm_device *dev,
11117 struct drm_crtc *crtc,
11118 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011119 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011120 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011121 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011122{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011124 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011125 int len, ret;
11126
Robin Schroereba905b2014-05-18 02:24:50 +020011127 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011128 case PLANE_A:
11129 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11130 break;
11131 case PLANE_B:
11132 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11133 break;
11134 case PLANE_C:
11135 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11136 break;
11137 default:
11138 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011139 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011140 }
11141
Chris Wilsonffe74d72013-08-26 20:58:12 +010011142 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011143 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011144 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011145 /*
11146 * On Gen 8, SRM is now taking an extra dword to accommodate
11147 * 48bits addresses, and we need a NOOP for the batch size to
11148 * stay even.
11149 */
11150 if (IS_GEN8(dev))
11151 len += 2;
11152 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011153
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011154 /*
11155 * BSpec MI_DISPLAY_FLIP for IVB:
11156 * "The full packet must be contained within the same cache line."
11157 *
11158 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11159 * cacheline, if we ever start emitting more commands before
11160 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11161 * then do the cacheline alignment, and finally emit the
11162 * MI_DISPLAY_FLIP.
11163 */
11164 ret = intel_ring_cacheline_align(ring);
11165 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011166 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011167
Chris Wilsonffe74d72013-08-26 20:58:12 +010011168 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011169 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011170 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011171
Chris Wilsonffe74d72013-08-26 20:58:12 +010011172 /* Unmask the flip-done completion message. Note that the bspec says that
11173 * we should do this for both the BCS and RCS, and that we must not unmask
11174 * more than one flip event at any time (or ensure that one flip message
11175 * can be sent by waiting for flip-done prior to queueing new flips).
11176 * Experimentation says that BCS works despite DERRMR masking all
11177 * flip-done completion events and that unmasking all planes at once
11178 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11179 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11180 */
11181 if (ring->id == RCS) {
11182 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11183 intel_ring_emit(ring, DERRMR);
11184 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11185 DERRMR_PIPEB_PRI_FLIP_DONE |
11186 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011187 if (IS_GEN8(dev))
11188 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11189 MI_SRM_LRM_GLOBAL_GTT);
11190 else
11191 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11192 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011193 intel_ring_emit(ring, DERRMR);
11194 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011195 if (IS_GEN8(dev)) {
11196 intel_ring_emit(ring, 0);
11197 intel_ring_emit(ring, MI_NOOP);
11198 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011199 }
11200
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011201 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011202 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011203 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011204 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011205
11206 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011207 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011208 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011209}
11210
Sourab Gupta84c33a62014-06-02 16:47:17 +053011211static bool use_mmio_flip(struct intel_engine_cs *ring,
11212 struct drm_i915_gem_object *obj)
11213{
11214 /*
11215 * This is not being used for older platforms, because
11216 * non-availability of flip done interrupt forces us to use
11217 * CS flips. Older platforms derive flip done using some clever
11218 * tricks involving the flip_pending status bits and vblank irqs.
11219 * So using MMIO flips there would disrupt this mechanism.
11220 */
11221
Chris Wilson8e09bf82014-07-08 10:40:30 +010011222 if (ring == NULL)
11223 return true;
11224
Sourab Gupta84c33a62014-06-02 16:47:17 +053011225 if (INTEL_INFO(ring->dev)->gen < 5)
11226 return false;
11227
11228 if (i915.use_mmio_flip < 0)
11229 return false;
11230 else if (i915.use_mmio_flip > 0)
11231 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011232 else if (i915.enable_execlists)
11233 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011234 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011235 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011236}
11237
Damien Lespiauff944562014-11-20 14:58:16 +000011238static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11239{
11240 struct drm_device *dev = intel_crtc->base.dev;
11241 struct drm_i915_private *dev_priv = dev->dev_private;
11242 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011243 const enum pipe pipe = intel_crtc->pipe;
11244 u32 ctl, stride;
11245
11246 ctl = I915_READ(PLANE_CTL(pipe, 0));
11247 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011248 switch (fb->modifier[0]) {
11249 case DRM_FORMAT_MOD_NONE:
11250 break;
11251 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011252 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011253 break;
11254 case I915_FORMAT_MOD_Y_TILED:
11255 ctl |= PLANE_CTL_TILED_Y;
11256 break;
11257 case I915_FORMAT_MOD_Yf_TILED:
11258 ctl |= PLANE_CTL_TILED_YF;
11259 break;
11260 default:
11261 MISSING_CASE(fb->modifier[0]);
11262 }
Damien Lespiauff944562014-11-20 14:58:16 +000011263
11264 /*
11265 * The stride is either expressed as a multiple of 64 bytes chunks for
11266 * linear buffers or in number of tiles for tiled buffers.
11267 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011268 stride = fb->pitches[0] /
11269 intel_fb_stride_alignment(dev, fb->modifier[0],
11270 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011271
11272 /*
11273 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11274 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11275 */
11276 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11277 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11278
11279 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11280 POSTING_READ(PLANE_SURF(pipe, 0));
11281}
11282
11283static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011284{
11285 struct drm_device *dev = intel_crtc->base.dev;
11286 struct drm_i915_private *dev_priv = dev->dev_private;
11287 struct intel_framebuffer *intel_fb =
11288 to_intel_framebuffer(intel_crtc->base.primary->fb);
11289 struct drm_i915_gem_object *obj = intel_fb->obj;
11290 u32 dspcntr;
11291 u32 reg;
11292
Sourab Gupta84c33a62014-06-02 16:47:17 +053011293 reg = DSPCNTR(intel_crtc->plane);
11294 dspcntr = I915_READ(reg);
11295
Damien Lespiauc5d97472014-10-25 00:11:11 +010011296 if (obj->tiling_mode != I915_TILING_NONE)
11297 dspcntr |= DISPPLANE_TILED;
11298 else
11299 dspcntr &= ~DISPPLANE_TILED;
11300
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301 I915_WRITE(reg, dspcntr);
11302
11303 I915_WRITE(DSPSURF(intel_crtc->plane),
11304 intel_crtc->unpin_work->gtt_offset);
11305 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011306
Damien Lespiauff944562014-11-20 14:58:16 +000011307}
11308
11309/*
11310 * XXX: This is the temporary way to update the plane registers until we get
11311 * around to using the usual plane update functions for MMIO flips
11312 */
11313static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11314{
11315 struct drm_device *dev = intel_crtc->base.dev;
11316 bool atomic_update;
11317 u32 start_vbl_count;
11318
11319 intel_mark_page_flip_active(intel_crtc);
11320
11321 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11322
11323 if (INTEL_INFO(dev)->gen >= 9)
11324 skl_do_mmio_flip(intel_crtc);
11325 else
11326 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11327 ilk_do_mmio_flip(intel_crtc);
11328
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011329 if (atomic_update)
11330 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011331}
11332
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011333static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011334{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011335 struct intel_mmio_flip *mmio_flip =
11336 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337
Daniel Vettereed29a52015-05-21 14:21:25 +020011338 if (mmio_flip->req)
11339 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011340 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011341 false, NULL,
11342 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011343
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011344 intel_do_mmio_flip(mmio_flip->crtc);
11345
Daniel Vettereed29a52015-05-21 14:21:25 +020011346 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011347 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011348}
11349
11350static int intel_queue_mmio_flip(struct drm_device *dev,
11351 struct drm_crtc *crtc,
11352 struct drm_framebuffer *fb,
11353 struct drm_i915_gem_object *obj,
11354 struct intel_engine_cs *ring,
11355 uint32_t flags)
11356{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011357 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011358
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011359 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11360 if (mmio_flip == NULL)
11361 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011362
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011363 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011364 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011365 mmio_flip->crtc = to_intel_crtc(crtc);
11366
11367 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11368 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011369
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370 return 0;
11371}
11372
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011373static int intel_default_queue_flip(struct drm_device *dev,
11374 struct drm_crtc *crtc,
11375 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011376 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011377 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011378 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011379{
11380 return -ENODEV;
11381}
11382
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011383static bool __intel_pageflip_stall_check(struct drm_device *dev,
11384 struct drm_crtc *crtc)
11385{
11386 struct drm_i915_private *dev_priv = dev->dev_private;
11387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11388 struct intel_unpin_work *work = intel_crtc->unpin_work;
11389 u32 addr;
11390
11391 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11392 return true;
11393
11394 if (!work->enable_stall_check)
11395 return false;
11396
11397 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011398 if (work->flip_queued_req &&
11399 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011400 return false;
11401
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011402 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011403 }
11404
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011405 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011406 return false;
11407
11408 /* Potential stall - if we see that the flip has happened,
11409 * assume a missed interrupt. */
11410 if (INTEL_INFO(dev)->gen >= 4)
11411 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11412 else
11413 addr = I915_READ(DSPADDR(intel_crtc->plane));
11414
11415 /* There is a potential issue here with a false positive after a flip
11416 * to the same address. We could address this by checking for a
11417 * non-incrementing frame counter.
11418 */
11419 return addr == work->gtt_offset;
11420}
11421
11422void intel_check_page_flip(struct drm_device *dev, int pipe)
11423{
11424 struct drm_i915_private *dev_priv = dev->dev_private;
11425 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011427 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011428
Dave Gordon6c51d462015-03-06 15:34:26 +000011429 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011430
11431 if (crtc == NULL)
11432 return;
11433
Daniel Vetterf3260382014-09-15 14:55:23 +020011434 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011435 work = intel_crtc->unpin_work;
11436 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011438 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011440 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011442 if (work != NULL &&
11443 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11444 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011445 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446}
11447
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011448static int intel_crtc_page_flip(struct drm_crtc *crtc,
11449 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011450 struct drm_pending_vblank_event *event,
11451 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011452{
11453 struct drm_device *dev = crtc->dev;
11454 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011455 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011456 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011458 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011459 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011460 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011461 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011462 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011463 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464
Matt Roper2ff8fde2014-07-08 07:50:07 -070011465 /*
11466 * drm_mode_page_flip_ioctl() should already catch this, but double
11467 * check to be safe. In the future we may enable pageflipping from
11468 * a disabled primary plane.
11469 */
11470 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11471 return -EBUSY;
11472
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011473 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011474 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011475 return -EINVAL;
11476
11477 /*
11478 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11479 * Note that pitch changes could also affect these register.
11480 */
11481 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011482 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11483 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011484 return -EINVAL;
11485
Chris Wilsonf900db42014-02-20 09:26:13 +000011486 if (i915_terminally_wedged(&dev_priv->gpu_error))
11487 goto out_hang;
11488
Daniel Vetterb14c5672013-09-19 12:18:32 +020011489 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011490 if (work == NULL)
11491 return -ENOMEM;
11492
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011493 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011494 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011495 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011496 INIT_WORK(&work->work, intel_unpin_work_fn);
11497
Daniel Vetter87b6b102014-05-15 15:33:46 +020011498 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011499 if (ret)
11500 goto free_work;
11501
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011502 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011503 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011504 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011505 /* Before declaring the flip queue wedged, check if
11506 * the hardware completed the operation behind our backs.
11507 */
11508 if (__intel_pageflip_stall_check(dev, crtc)) {
11509 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11510 page_flip_completed(intel_crtc);
11511 } else {
11512 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011513 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011514
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011515 drm_crtc_vblank_put(crtc);
11516 kfree(work);
11517 return -EBUSY;
11518 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011519 }
11520 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011521 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011522
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011523 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11524 flush_workqueue(dev_priv->wq);
11525
Jesse Barnes75dfca82010-02-10 15:09:44 -080011526 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011527 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011528 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529
Matt Roperf4510a22014-04-01 15:22:40 -070011530 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011531 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011532
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011533 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011534
Chris Wilson89ed88b2015-02-16 14:31:49 +000011535 ret = i915_mutex_lock_interruptible(dev);
11536 if (ret)
11537 goto cleanup;
11538
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011539 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011540 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011541
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011542 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011543 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011544
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011545 if (IS_VALLEYVIEW(dev)) {
11546 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011547 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011548 /* vlv: DISPLAY_FLIP fails to change tiling */
11549 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011550 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011551 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011552 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011553 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011554 if (ring == NULL || ring->id != RCS)
11555 ring = &dev_priv->ring[BCS];
11556 } else {
11557 ring = &dev_priv->ring[RCS];
11558 }
11559
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011560 mmio_flip = use_mmio_flip(ring, obj);
11561
11562 /* When using CS flips, we want to emit semaphores between rings.
11563 * However, when using mmio flips we will create a task to do the
11564 * synchronisation, so all we want here is to pin the framebuffer
11565 * into the display plane and skip any waits.
11566 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011567 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011568 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011569 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011570 if (ret)
11571 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011573 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11574 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011575
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011576 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011577 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11578 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011579 if (ret)
11580 goto cleanup_unpin;
11581
John Harrisonf06cc1b2014-11-24 18:49:37 +000011582 i915_gem_request_assign(&work->flip_queued_req,
11583 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011584 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011585 if (obj->last_write_req) {
11586 ret = i915_gem_check_olr(obj->last_write_req);
11587 if (ret)
11588 goto cleanup_unpin;
11589 }
11590
Sourab Gupta84c33a62014-06-02 16:47:17 +053011591 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011592 page_flip_flags);
11593 if (ret)
11594 goto cleanup_unpin;
11595
John Harrisonf06cc1b2014-11-24 18:49:37 +000011596 i915_gem_request_assign(&work->flip_queued_req,
11597 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011598 }
11599
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011600 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011601 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011602
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011603 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011604 INTEL_FRONTBUFFER_PRIMARY(pipe));
11605
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011606 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011607 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011608 mutex_unlock(&dev->struct_mutex);
11609
Jesse Barnese5510fa2010-07-01 16:48:37 -070011610 trace_i915_flip_request(intel_crtc->plane, obj);
11611
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011612 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011613
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011614cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011615 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011616cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011617 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011618 mutex_unlock(&dev->struct_mutex);
11619cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011620 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011621 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011622
Chris Wilson89ed88b2015-02-16 14:31:49 +000011623 drm_gem_object_unreference_unlocked(&obj->base);
11624 drm_framebuffer_unreference(work->old_fb);
11625
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011626 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011627 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011628 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011629
Daniel Vetter87b6b102014-05-15 15:33:46 +020011630 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011631free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011632 kfree(work);
11633
Chris Wilsonf900db42014-02-20 09:26:13 +000011634 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011635 struct drm_atomic_state *state;
11636 struct drm_plane_state *plane_state;
11637
Chris Wilsonf900db42014-02-20 09:26:13 +000011638out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011639 state = drm_atomic_state_alloc(dev);
11640 if (!state)
11641 return -ENOMEM;
11642 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11643
11644retry:
11645 plane_state = drm_atomic_get_plane_state(state, primary);
11646 ret = PTR_ERR_OR_ZERO(plane_state);
11647 if (!ret) {
11648 drm_atomic_set_fb_for_plane(plane_state, fb);
11649
11650 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11651 if (!ret)
11652 ret = drm_atomic_commit(state);
11653 }
11654
11655 if (ret == -EDEADLK) {
11656 drm_modeset_backoff(state->acquire_ctx);
11657 drm_atomic_state_clear(state);
11658 goto retry;
11659 }
11660
11661 if (ret)
11662 drm_atomic_state_free(state);
11663
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011664 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011665 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011666 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011667 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011668 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011669 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011670 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011671}
11672
Jani Nikula65b38e02015-04-13 11:26:56 +030011673static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011674 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11675 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011676 .atomic_begin = intel_begin_crtc_commit,
11677 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011678};
11679
Daniel Vetter9a935852012-07-05 22:34:27 +020011680/**
11681 * intel_modeset_update_staged_output_state
11682 *
11683 * Updates the staged output configuration state, e.g. after we've read out the
11684 * current hw state.
11685 */
11686static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11687{
Ville Syrjälä76688512014-01-10 11:28:06 +020011688 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011689 struct intel_encoder *encoder;
11690 struct intel_connector *connector;
11691
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011692 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011693 connector->new_encoder =
11694 to_intel_encoder(connector->base.encoder);
11695 }
11696
Damien Lespiaub2784e12014-08-05 11:29:37 +010011697 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011698 encoder->new_crtc =
11699 to_intel_crtc(encoder->base.crtc);
11700 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011701
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011702 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011703 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011704 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011705}
11706
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011707/* Transitional helper to copy current connector/encoder state to
11708 * connector->state. This is needed so that code that is partially
11709 * converted to atomic does the right thing.
11710 */
11711static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11712{
11713 struct intel_connector *connector;
11714
11715 for_each_intel_connector(dev, connector) {
11716 if (connector->base.encoder) {
11717 connector->base.state->best_encoder =
11718 connector->base.encoder;
11719 connector->base.state->crtc =
11720 connector->base.encoder->crtc;
11721 } else {
11722 connector->base.state->best_encoder = NULL;
11723 connector->base.state->crtc = NULL;
11724 }
11725 }
11726}
11727
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011728static void
Robin Schroereba905b2014-05-18 02:24:50 +020011729connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011730 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011731{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011732 int bpp = pipe_config->pipe_bpp;
11733
11734 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11735 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011736 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011737
11738 /* Don't use an invalid EDID bpc value */
11739 if (connector->base.display_info.bpc &&
11740 connector->base.display_info.bpc * 3 < bpp) {
11741 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11742 bpp, connector->base.display_info.bpc*3);
11743 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11744 }
11745
11746 /* Clamp bpp to 8 on screens without EDID 1.4 */
11747 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11748 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11749 bpp);
11750 pipe_config->pipe_bpp = 24;
11751 }
11752}
11753
11754static int
11755compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011756 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011757{
11758 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011759 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011760 struct drm_connector *connector;
11761 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011762 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011763
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011764 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011765 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011766 else if (INTEL_INFO(dev)->gen >= 5)
11767 bpp = 12*3;
11768 else
11769 bpp = 8*3;
11770
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011771
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011772 pipe_config->pipe_bpp = bpp;
11773
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011774 state = pipe_config->base.state;
11775
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011776 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011777 for_each_connector_in_state(state, connector, connector_state, i) {
11778 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011779 continue;
11780
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011781 connected_sink_compute_bpp(to_intel_connector(connector),
11782 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011783 }
11784
11785 return bpp;
11786}
11787
Daniel Vetter644db712013-09-19 14:53:58 +020011788static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11789{
11790 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11791 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011792 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011793 mode->crtc_hdisplay, mode->crtc_hsync_start,
11794 mode->crtc_hsync_end, mode->crtc_htotal,
11795 mode->crtc_vdisplay, mode->crtc_vsync_start,
11796 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11797}
11798
Daniel Vetterc0b03412013-05-28 12:05:54 +020011799static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011800 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011801 const char *context)
11802{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011803 struct drm_device *dev = crtc->base.dev;
11804 struct drm_plane *plane;
11805 struct intel_plane *intel_plane;
11806 struct intel_plane_state *state;
11807 struct drm_framebuffer *fb;
11808
11809 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11810 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011811
11812 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11813 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11814 pipe_config->pipe_bpp, pipe_config->dither);
11815 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11816 pipe_config->has_pch_encoder,
11817 pipe_config->fdi_lanes,
11818 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11819 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11820 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011821 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11822 pipe_config->has_dp_encoder,
11823 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11824 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11825 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011826
11827 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11828 pipe_config->has_dp_encoder,
11829 pipe_config->dp_m2_n2.gmch_m,
11830 pipe_config->dp_m2_n2.gmch_n,
11831 pipe_config->dp_m2_n2.link_m,
11832 pipe_config->dp_m2_n2.link_n,
11833 pipe_config->dp_m2_n2.tu);
11834
Daniel Vetter55072d12014-11-20 16:10:28 +010011835 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11836 pipe_config->has_audio,
11837 pipe_config->has_infoframe);
11838
Daniel Vetterc0b03412013-05-28 12:05:54 +020011839 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011840 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011841 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011842 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11843 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011844 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011845 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11846 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011847 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11848 crtc->num_scalers,
11849 pipe_config->scaler_state.scaler_users,
11850 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011851 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11852 pipe_config->gmch_pfit.control,
11853 pipe_config->gmch_pfit.pgm_ratios,
11854 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011855 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011856 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011857 pipe_config->pch_pfit.size,
11858 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011859 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011860 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011861
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011862 if (IS_BROXTON(dev)) {
11863 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11864 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11865 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11866 pipe_config->ddi_pll_sel,
11867 pipe_config->dpll_hw_state.ebb0,
11868 pipe_config->dpll_hw_state.pll0,
11869 pipe_config->dpll_hw_state.pll1,
11870 pipe_config->dpll_hw_state.pll2,
11871 pipe_config->dpll_hw_state.pll3,
11872 pipe_config->dpll_hw_state.pll6,
11873 pipe_config->dpll_hw_state.pll8,
11874 pipe_config->dpll_hw_state.pcsdw12);
11875 } else if (IS_SKYLAKE(dev)) {
11876 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11877 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11878 pipe_config->ddi_pll_sel,
11879 pipe_config->dpll_hw_state.ctrl1,
11880 pipe_config->dpll_hw_state.cfgcr1,
11881 pipe_config->dpll_hw_state.cfgcr2);
11882 } else if (HAS_DDI(dev)) {
11883 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11884 pipe_config->ddi_pll_sel,
11885 pipe_config->dpll_hw_state.wrpll);
11886 } else {
11887 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11888 "fp0: 0x%x, fp1: 0x%x\n",
11889 pipe_config->dpll_hw_state.dpll,
11890 pipe_config->dpll_hw_state.dpll_md,
11891 pipe_config->dpll_hw_state.fp0,
11892 pipe_config->dpll_hw_state.fp1);
11893 }
11894
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011895 DRM_DEBUG_KMS("planes on this crtc\n");
11896 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11897 intel_plane = to_intel_plane(plane);
11898 if (intel_plane->pipe != crtc->pipe)
11899 continue;
11900
11901 state = to_intel_plane_state(plane->state);
11902 fb = state->base.fb;
11903 if (!fb) {
11904 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11905 "disabled, scaler_id = %d\n",
11906 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11907 plane->base.id, intel_plane->pipe,
11908 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11909 drm_plane_index(plane), state->scaler_id);
11910 continue;
11911 }
11912
11913 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11914 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11915 plane->base.id, intel_plane->pipe,
11916 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11917 drm_plane_index(plane));
11918 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11919 fb->base.id, fb->width, fb->height, fb->pixel_format);
11920 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11921 state->scaler_id,
11922 state->src.x1 >> 16, state->src.y1 >> 16,
11923 drm_rect_width(&state->src) >> 16,
11924 drm_rect_height(&state->src) >> 16,
11925 state->dst.x1, state->dst.y1,
11926 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11927 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011928}
11929
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011930static bool encoders_cloneable(const struct intel_encoder *a,
11931 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011932{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011933 /* masks could be asymmetric, so check both ways */
11934 return a == b || (a->cloneable & (1 << b->type) &&
11935 b->cloneable & (1 << a->type));
11936}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011937
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011938static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11939 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011940 struct intel_encoder *encoder)
11941{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011942 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011943 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011944 struct drm_connector_state *connector_state;
11945 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011946
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011947 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011948 if (connector_state->crtc != &crtc->base)
11949 continue;
11950
11951 source_encoder =
11952 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011953 if (!encoders_cloneable(encoder, source_encoder))
11954 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011955 }
11956
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011957 return true;
11958}
11959
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011960static bool check_encoder_cloning(struct drm_atomic_state *state,
11961 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011962{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011963 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011964 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011965 struct drm_connector_state *connector_state;
11966 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011967
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011968 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011969 if (connector_state->crtc != &crtc->base)
11970 continue;
11971
11972 encoder = to_intel_encoder(connector_state->best_encoder);
11973 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011974 return false;
11975 }
11976
11977 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011978}
11979
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011980static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011981{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011982 struct drm_device *dev = state->dev;
11983 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011984 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011985 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011986 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011987 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011988
11989 /*
11990 * Walk the connector list instead of the encoder
11991 * list to detect the problem on ddi platforms
11992 * where there's just one encoder per digital port.
11993 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011994 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011995 if (!connector_state->best_encoder)
11996 continue;
11997
11998 encoder = to_intel_encoder(connector_state->best_encoder);
11999
12000 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012001
12002 switch (encoder->type) {
12003 unsigned int port_mask;
12004 case INTEL_OUTPUT_UNKNOWN:
12005 if (WARN_ON(!HAS_DDI(dev)))
12006 break;
12007 case INTEL_OUTPUT_DISPLAYPORT:
12008 case INTEL_OUTPUT_HDMI:
12009 case INTEL_OUTPUT_EDP:
12010 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12011
12012 /* the same port mustn't appear more than once */
12013 if (used_ports & port_mask)
12014 return false;
12015
12016 used_ports |= port_mask;
12017 default:
12018 break;
12019 }
12020 }
12021
12022 return true;
12023}
12024
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012025static void
12026clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12027{
12028 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012029 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012030 struct intel_dpll_hw_state dpll_hw_state;
12031 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012032 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012033
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012034 /* FIXME: before the switch to atomic started, a new pipe_config was
12035 * kzalloc'd. Code that depends on any field being zero should be
12036 * fixed, so that the crtc_state can be safely duplicated. For now,
12037 * only fields that are know to not cause problems are preserved. */
12038
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012039 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012040 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012041 shared_dpll = crtc_state->shared_dpll;
12042 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012043 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012044
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012045 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012046
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012047 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012048 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012049 crtc_state->shared_dpll = shared_dpll;
12050 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012051 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012052}
12053
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012054static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012055intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012056 struct drm_atomic_state *state)
Daniel Vetter7758a112012-07-08 19:40:39 +020012057{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012058 struct drm_crtc_state *crtc_state;
12059 struct intel_crtc_state *pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020012060 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012061 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012062 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012063 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012064 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012065 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012066
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012067 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012068 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012069 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012070 }
12071
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012072 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012073 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012074 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012075 }
12076
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012077 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12078 if (WARN_ON(!crtc_state))
12079 return -EINVAL;
12080
12081 pipe_config = to_intel_crtc_state(crtc_state);
12082
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012083 /*
12084 * XXX: Add all connectors to make the crtc state match the encoders.
12085 */
12086 if (!needs_modeset(&pipe_config->base)) {
12087 ret = drm_atomic_add_affected_connectors(state, crtc);
12088 if (ret)
12089 return ret;
12090 }
12091
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012092 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012093
Daniel Vettere143a212013-07-04 12:01:15 +020012094 pipe_config->cpu_transcoder =
12095 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012096
Imre Deak2960bc92013-07-30 13:36:32 +030012097 /*
12098 * Sanitize sync polarity flags based on requested ones. If neither
12099 * positive or negative polarity is requested, treat this as meaning
12100 * negative polarity.
12101 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012102 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012103 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012104 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012105
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012106 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012107 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012108 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012109
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012110 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12111 * plane pixel format and any sink constraints into account. Returns the
12112 * source plane bpp so that dithering can be selected on mismatches
12113 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012114 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12115 pipe_config);
12116 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012117 goto fail;
12118
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012119 /*
12120 * Determine the real pipe dimensions. Note that stereo modes can
12121 * increase the actual pipe size due to the frame doubling and
12122 * insertion of additional space for blanks between the frame. This
12123 * is stored in the crtc timings. We use the requested mode to do this
12124 * computation to clearly distinguish it from the adjusted mode, which
12125 * can be changed by the connectors in the below retry loop.
12126 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012127 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012128 &pipe_config->pipe_src_w,
12129 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012130
Daniel Vettere29c22c2013-02-21 00:00:16 +010012131encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012132 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012133 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012134 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012135
Daniel Vetter135c81b2013-07-21 21:37:09 +020012136 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012137 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12138 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012139
Daniel Vetter7758a112012-07-08 19:40:39 +020012140 /* Pass our mode to the connectors and the CRTC to give them a chance to
12141 * adjust it according to limitations or connector properties, and also
12142 * a chance to reject the mode entirely.
12143 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012144 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012145 if (connector_state->crtc != crtc)
12146 continue;
12147
12148 encoder = to_intel_encoder(connector_state->best_encoder);
12149
Daniel Vetterefea6e82013-07-21 21:36:59 +020012150 if (!(encoder->compute_config(encoder, pipe_config))) {
12151 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012152 goto fail;
12153 }
12154 }
12155
Daniel Vetterff9a6752013-06-01 17:16:21 +020012156 /* Set default port clock if not overwritten by the encoder. Needs to be
12157 * done afterwards in case the encoder adjusts the mode. */
12158 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012159 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012160 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012161
Daniel Vettera43f6e02013-06-07 23:10:32 +020012162 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012163 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012164 DRM_DEBUG_KMS("CRTC fixup failed\n");
12165 goto fail;
12166 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012167
12168 if (ret == RETRY) {
12169 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12170 ret = -EINVAL;
12171 goto fail;
12172 }
12173
12174 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12175 retry = false;
12176 goto encoder_retry;
12177 }
12178
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012179 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012180 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012181 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012182
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012183 /* Check if we need to force a modeset */
12184 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012185 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012186 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012187 ret = drm_atomic_add_affected_planes(state, crtc);
12188 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012189
12190 /*
12191 * Note we have an issue here with infoframes: current code
12192 * only updates them on the full mode set path per hw
12193 * requirements. So here we should be checking for any
12194 * required changes and forcing a mode set.
12195 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012196fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012197 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012198}
12199
Daniel Vetterea9d7582012-07-10 10:42:52 +020012200static bool intel_crtc_in_use(struct drm_crtc *crtc)
12201{
12202 struct drm_encoder *encoder;
12203 struct drm_device *dev = crtc->dev;
12204
12205 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12206 if (encoder->crtc == crtc)
12207 return true;
12208
12209 return false;
12210}
12211
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012212static void
12213intel_modeset_update_state(struct drm_atomic_state *state)
12214{
12215 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012216 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012217 struct drm_crtc *crtc;
12218 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012219 struct drm_connector *connector;
12220
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012221 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012222
Damien Lespiaub2784e12014-08-05 11:29:37 +010012223 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012224 if (!intel_encoder->base.crtc)
12225 continue;
12226
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012227 crtc = intel_encoder->base.crtc;
12228 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12229 if (!crtc_state || !needs_modeset(crtc->state))
12230 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012231
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012232 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012233 }
12234
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012235 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012236 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012237
Ville Syrjälä76688512014-01-10 11:28:06 +020012238 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012239 for_each_crtc(dev, crtc) {
12240 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012241
12242 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012243
12244 /* Update hwmode for vblank functions */
12245 if (crtc->state->active)
12246 crtc->hwmode = crtc->state->adjusted_mode;
12247 else
12248 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012249 }
12250
12251 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12252 if (!connector->encoder || !connector->encoder->crtc)
12253 continue;
12254
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012255 crtc = connector->encoder->crtc;
12256 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12257 if (!crtc_state || !needs_modeset(crtc->state))
12258 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012259
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012260 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012261 struct drm_property *dpms_property =
12262 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012263
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012264 connector->dpms = DRM_MODE_DPMS_ON;
12265 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012266
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012267 intel_encoder = to_intel_encoder(connector->encoder);
12268 intel_encoder->connectors_active = true;
12269 } else
12270 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012271 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012272}
12273
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012274static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012275{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012276 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012277
12278 if (clock1 == clock2)
12279 return true;
12280
12281 if (!clock1 || !clock2)
12282 return false;
12283
12284 diff = abs(clock1 - clock2);
12285
12286 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12287 return true;
12288
12289 return false;
12290}
12291
Daniel Vetter25c5b262012-07-08 22:08:04 +020012292#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12293 list_for_each_entry((intel_crtc), \
12294 &(dev)->mode_config.crtc_list, \
12295 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012296 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012297
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012298static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012299intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012300 struct intel_crtc_state *current_config,
12301 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012302{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012303#define PIPE_CONF_CHECK_X(name) \
12304 if (current_config->name != pipe_config->name) { \
12305 DRM_ERROR("mismatch in " #name " " \
12306 "(expected 0x%08x, found 0x%08x)\n", \
12307 current_config->name, \
12308 pipe_config->name); \
12309 return false; \
12310 }
12311
Daniel Vetter08a24032013-04-19 11:25:34 +020012312#define PIPE_CONF_CHECK_I(name) \
12313 if (current_config->name != pipe_config->name) { \
12314 DRM_ERROR("mismatch in " #name " " \
12315 "(expected %i, found %i)\n", \
12316 current_config->name, \
12317 pipe_config->name); \
12318 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012319 }
12320
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012321/* This is required for BDW+ where there is only one set of registers for
12322 * switching between high and low RR.
12323 * This macro can be used whenever a comparison has to be made between one
12324 * hw state and multiple sw state variables.
12325 */
12326#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12327 if ((current_config->name != pipe_config->name) && \
12328 (current_config->alt_name != pipe_config->name)) { \
12329 DRM_ERROR("mismatch in " #name " " \
12330 "(expected %i or %i, found %i)\n", \
12331 current_config->name, \
12332 current_config->alt_name, \
12333 pipe_config->name); \
12334 return false; \
12335 }
12336
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012337#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12338 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012339 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012340 "(expected %i, found %i)\n", \
12341 current_config->name & (mask), \
12342 pipe_config->name & (mask)); \
12343 return false; \
12344 }
12345
Ville Syrjälä5e550652013-09-06 23:29:07 +030012346#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12347 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12348 DRM_ERROR("mismatch in " #name " " \
12349 "(expected %i, found %i)\n", \
12350 current_config->name, \
12351 pipe_config->name); \
12352 return false; \
12353 }
12354
Daniel Vetterbb760062013-06-06 14:55:52 +020012355#define PIPE_CONF_QUIRK(quirk) \
12356 ((current_config->quirks | pipe_config->quirks) & (quirk))
12357
Daniel Vettereccb1402013-05-22 00:50:22 +020012358 PIPE_CONF_CHECK_I(cpu_transcoder);
12359
Daniel Vetter08a24032013-04-19 11:25:34 +020012360 PIPE_CONF_CHECK_I(has_pch_encoder);
12361 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012362 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12363 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12364 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12365 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12366 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012367
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012368 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012369
12370 if (INTEL_INFO(dev)->gen < 8) {
12371 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12372 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12373 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12374 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12375 PIPE_CONF_CHECK_I(dp_m_n.tu);
12376
12377 if (current_config->has_drrs) {
12378 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12379 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12380 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12381 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12382 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12383 }
12384 } else {
12385 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12386 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12387 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12388 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12389 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12390 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012391
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012392 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12393 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12394 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12395 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12396 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12397 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012398
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012399 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12400 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12401 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12402 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12403 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12404 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012405
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012406 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012407 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012408 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12409 IS_VALLEYVIEW(dev))
12410 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012411 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012412
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012413 PIPE_CONF_CHECK_I(has_audio);
12414
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012415 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012416 DRM_MODE_FLAG_INTERLACE);
12417
Daniel Vetterbb760062013-06-06 14:55:52 +020012418 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012419 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012420 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012421 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012422 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012423 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012424 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012425 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012426 DRM_MODE_FLAG_NVSYNC);
12427 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012428
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012429 PIPE_CONF_CHECK_I(pipe_src_w);
12430 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012431
Daniel Vetter99535992014-04-13 12:00:33 +020012432 /*
12433 * FIXME: BIOS likes to set up a cloned config with lvds+external
12434 * screen. Since we don't yet re-compute the pipe config when moving
12435 * just the lvds port away to another pipe the sw tracking won't match.
12436 *
12437 * Proper atomic modesets with recomputed global state will fix this.
12438 * Until then just don't check gmch state for inherited modes.
12439 */
12440 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12441 PIPE_CONF_CHECK_I(gmch_pfit.control);
12442 /* pfit ratios are autocomputed by the hw on gen4+ */
12443 if (INTEL_INFO(dev)->gen < 4)
12444 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12445 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12446 }
12447
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012448 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12449 if (current_config->pch_pfit.enabled) {
12450 PIPE_CONF_CHECK_I(pch_pfit.pos);
12451 PIPE_CONF_CHECK_I(pch_pfit.size);
12452 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012453
Chandra Kondurua1b22782015-04-07 15:28:45 -070012454 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12455
Jesse Barnese59150d2014-01-07 13:30:45 -080012456 /* BDW+ don't expose a synchronous way to read the state */
12457 if (IS_HASWELL(dev))
12458 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012459
Ville Syrjälä282740f2013-09-04 18:30:03 +030012460 PIPE_CONF_CHECK_I(double_wide);
12461
Daniel Vetter26804af2014-06-25 22:01:55 +030012462 PIPE_CONF_CHECK_X(ddi_pll_sel);
12463
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012464 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012465 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012466 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012467 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12468 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012469 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012470 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12471 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12472 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012473
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012474 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12475 PIPE_CONF_CHECK_I(pipe_bpp);
12476
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012477 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012478 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012479
Daniel Vetter66e985c2013-06-05 13:34:20 +020012480#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012481#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012482#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012483#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012484#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012485#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012486
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012487 return true;
12488}
12489
Damien Lespiau08db6652014-11-04 17:06:52 +000012490static void check_wm_state(struct drm_device *dev)
12491{
12492 struct drm_i915_private *dev_priv = dev->dev_private;
12493 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12494 struct intel_crtc *intel_crtc;
12495 int plane;
12496
12497 if (INTEL_INFO(dev)->gen < 9)
12498 return;
12499
12500 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12501 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12502
12503 for_each_intel_crtc(dev, intel_crtc) {
12504 struct skl_ddb_entry *hw_entry, *sw_entry;
12505 const enum pipe pipe = intel_crtc->pipe;
12506
12507 if (!intel_crtc->active)
12508 continue;
12509
12510 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012511 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012512 hw_entry = &hw_ddb.plane[pipe][plane];
12513 sw_entry = &sw_ddb->plane[pipe][plane];
12514
12515 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12516 continue;
12517
12518 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12519 "(expected (%u,%u), found (%u,%u))\n",
12520 pipe_name(pipe), plane + 1,
12521 sw_entry->start, sw_entry->end,
12522 hw_entry->start, hw_entry->end);
12523 }
12524
12525 /* cursor */
12526 hw_entry = &hw_ddb.cursor[pipe];
12527 sw_entry = &sw_ddb->cursor[pipe];
12528
12529 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12530 continue;
12531
12532 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12533 "(expected (%u,%u), found (%u,%u))\n",
12534 pipe_name(pipe),
12535 sw_entry->start, sw_entry->end,
12536 hw_entry->start, hw_entry->end);
12537 }
12538}
12539
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012540static void
12541check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012542{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012543 struct intel_connector *connector;
12544
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012545 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012546 /* This also checks the encoder/connector hw state with the
12547 * ->get_hw_state callbacks. */
12548 intel_connector_check_state(connector);
12549
Rob Clarke2c719b2014-12-15 13:56:32 -050012550 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012551 "connector's staged encoder doesn't match current encoder\n");
12552 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012553}
12554
12555static void
12556check_encoder_state(struct drm_device *dev)
12557{
12558 struct intel_encoder *encoder;
12559 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012560
Damien Lespiaub2784e12014-08-05 11:29:37 +010012561 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012562 bool enabled = false;
12563 bool active = false;
12564 enum pipe pipe, tracked_pipe;
12565
12566 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12567 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012568 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012569
Rob Clarke2c719b2014-12-15 13:56:32 -050012570 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012571 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012572 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012573 "encoder's active_connectors set, but no crtc\n");
12574
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012575 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012576 if (connector->base.encoder != &encoder->base)
12577 continue;
12578 enabled = true;
12579 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12580 active = true;
12581 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012582 /*
12583 * for MST connectors if we unplug the connector is gone
12584 * away but the encoder is still connected to a crtc
12585 * until a modeset happens in response to the hotplug.
12586 */
12587 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12588 continue;
12589
Rob Clarke2c719b2014-12-15 13:56:32 -050012590 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012591 "encoder's enabled state mismatch "
12592 "(expected %i, found %i)\n",
12593 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012594 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012595 "active encoder with no crtc\n");
12596
Rob Clarke2c719b2014-12-15 13:56:32 -050012597 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012598 "encoder's computed active state doesn't match tracked active state "
12599 "(expected %i, found %i)\n", active, encoder->connectors_active);
12600
12601 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012602 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012603 "encoder's hw state doesn't match sw tracking "
12604 "(expected %i, found %i)\n",
12605 encoder->connectors_active, active);
12606
12607 if (!encoder->base.crtc)
12608 continue;
12609
12610 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012611 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612 "active encoder's pipe doesn't match"
12613 "(expected %i, found %i)\n",
12614 tracked_pipe, pipe);
12615
12616 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012617}
12618
12619static void
12620check_crtc_state(struct drm_device *dev)
12621{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012622 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012623 struct intel_crtc *crtc;
12624 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012625 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012627 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012628 bool enabled = false;
12629 bool active = false;
12630
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012631 memset(&pipe_config, 0, sizeof(pipe_config));
12632
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 DRM_DEBUG_KMS("[CRTC:%d]\n",
12634 crtc->base.base.id);
12635
Matt Roper83d65732015-02-25 13:12:16 -080012636 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637 "active crtc, but not enabled in sw tracking\n");
12638
Damien Lespiaub2784e12014-08-05 11:29:37 +010012639 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640 if (encoder->base.crtc != &crtc->base)
12641 continue;
12642 enabled = true;
12643 if (encoder->connectors_active)
12644 active = true;
12645 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012646
Rob Clarke2c719b2014-12-15 13:56:32 -050012647 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648 "crtc's computed active state doesn't match tracked active state "
12649 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012650 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012651 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012652 "(expected %i, found %i)\n", enabled,
12653 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012654
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012655 active = dev_priv->display.get_pipe_config(crtc,
12656 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012657
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012658 /* hw state is inconsistent with the pipe quirk */
12659 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12660 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012661 active = crtc->active;
12662
Damien Lespiaub2784e12014-08-05 11:29:37 +010012663 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012664 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012665 if (encoder->base.crtc != &crtc->base)
12666 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012667 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012668 encoder->get_config(encoder, &pipe_config);
12669 }
12670
Rob Clarke2c719b2014-12-15 13:56:32 -050012671 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012672 "crtc active state doesn't match with hw state "
12673 "(expected %i, found %i)\n", crtc->active, active);
12674
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012675 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12676 "transitional active state does not match atomic hw state "
12677 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12678
Daniel Vetterc0b03412013-05-28 12:05:54 +020012679 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012680 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012681 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012682 intel_dump_pipe_config(crtc, &pipe_config,
12683 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012684 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012685 "[sw state]");
12686 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012687 }
12688}
12689
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012690static void
12691check_shared_dpll_state(struct drm_device *dev)
12692{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012693 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012694 struct intel_crtc *crtc;
12695 struct intel_dpll_hw_state dpll_hw_state;
12696 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012697
12698 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12699 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12700 int enabled_crtcs = 0, active_crtcs = 0;
12701 bool active;
12702
12703 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12704
12705 DRM_DEBUG_KMS("%s\n", pll->name);
12706
12707 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12708
Rob Clarke2c719b2014-12-15 13:56:32 -050012709 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012710 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012711 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012712 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012713 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012714 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012715 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012716 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012717 "pll on state mismatch (expected %i, found %i)\n",
12718 pll->on, active);
12719
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012720 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012721 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012722 enabled_crtcs++;
12723 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12724 active_crtcs++;
12725 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012726 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012727 "pll active crtcs mismatch (expected %i, found %i)\n",
12728 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012729 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012730 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012731 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012732
Rob Clarke2c719b2014-12-15 13:56:32 -050012733 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012734 sizeof(dpll_hw_state)),
12735 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012736 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012737}
12738
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012739void
12740intel_modeset_check_state(struct drm_device *dev)
12741{
Damien Lespiau08db6652014-11-04 17:06:52 +000012742 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012743 check_connector_state(dev);
12744 check_encoder_state(dev);
12745 check_crtc_state(dev);
12746 check_shared_dpll_state(dev);
12747}
12748
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012749void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012750 int dotclock)
12751{
12752 /*
12753 * FDI already provided one idea for the dotclock.
12754 * Yell if the encoder disagrees.
12755 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012756 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012757 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012758 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012759}
12760
Ville Syrjälä80715b22014-05-15 20:23:23 +030012761static void update_scanline_offset(struct intel_crtc *crtc)
12762{
12763 struct drm_device *dev = crtc->base.dev;
12764
12765 /*
12766 * The scanline counter increments at the leading edge of hsync.
12767 *
12768 * On most platforms it starts counting from vtotal-1 on the
12769 * first active line. That means the scanline counter value is
12770 * always one less than what we would expect. Ie. just after
12771 * start of vblank, which also occurs at start of hsync (on the
12772 * last active line), the scanline counter will read vblank_start-1.
12773 *
12774 * On gen2 the scanline counter starts counting from 1 instead
12775 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12776 * to keep the value positive), instead of adding one.
12777 *
12778 * On HSW+ the behaviour of the scanline counter depends on the output
12779 * type. For DP ports it behaves like most other platforms, but on HDMI
12780 * there's an extra 1 line difference. So we need to add two instead of
12781 * one to the value.
12782 */
12783 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012784 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012785 int vtotal;
12786
12787 vtotal = mode->crtc_vtotal;
12788 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12789 vtotal /= 2;
12790
12791 crtc->scanline_offset = vtotal - 1;
12792 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012793 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012794 crtc->scanline_offset = 2;
12795 } else
12796 crtc->scanline_offset = 1;
12797}
12798
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012799static int intel_modeset_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012800{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012801 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012802 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012803 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012804 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012805 struct intel_crtc_state *intel_crtc_state;
12806 struct drm_crtc *crtc;
12807 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012808 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012809 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012810
12811 if (!dev_priv->display.crtc_compute_clock)
12812 return 0;
12813
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012814 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12815 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012816 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012817
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012818 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012819 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012820 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012821 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012822 }
12823
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012824 if (clear_pipes) {
12825 struct intel_shared_dpll_config *shared_dpll =
12826 intel_atomic_get_shared_dpll_state(state);
12827
12828 for (i = 0; i < dev_priv->num_shared_dpll; i++)
12829 shared_dpll[i].crtc_mask &= ~clear_pipes;
12830 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012831
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012832 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12833 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012834 continue;
12835
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012836 intel_crtc = to_intel_crtc(crtc);
12837 intel_crtc_state = to_intel_crtc_state(crtc_state);
12838
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012839 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840 intel_crtc_state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012841 if (ret)
12842 return ret;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843 }
12844
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012845 return ret;
12846}
12847
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012848/*
12849 * This implements the workaround described in the "notes" section of the mode
12850 * set sequence documentation. When going from no pipes or single pipe to
12851 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12852 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12853 */
12854static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12855{
12856 struct drm_crtc_state *crtc_state;
12857 struct intel_crtc *intel_crtc;
12858 struct drm_crtc *crtc;
12859 struct intel_crtc_state *first_crtc_state = NULL;
12860 struct intel_crtc_state *other_crtc_state = NULL;
12861 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12862 int i;
12863
12864 /* look at all crtc's that are going to be enabled in during modeset */
12865 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12866 intel_crtc = to_intel_crtc(crtc);
12867
12868 if (!crtc_state->active || !needs_modeset(crtc_state))
12869 continue;
12870
12871 if (first_crtc_state) {
12872 other_crtc_state = to_intel_crtc_state(crtc_state);
12873 break;
12874 } else {
12875 first_crtc_state = to_intel_crtc_state(crtc_state);
12876 first_pipe = intel_crtc->pipe;
12877 }
12878 }
12879
12880 /* No workaround needed? */
12881 if (!first_crtc_state)
12882 return 0;
12883
12884 /* w/a possibly needed, check how many crtc's are already enabled. */
12885 for_each_intel_crtc(state->dev, intel_crtc) {
12886 struct intel_crtc_state *pipe_config;
12887
12888 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12889 if (IS_ERR(pipe_config))
12890 return PTR_ERR(pipe_config);
12891
12892 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12893
12894 if (!pipe_config->base.active ||
12895 needs_modeset(&pipe_config->base))
12896 continue;
12897
12898 /* 2 or more enabled crtcs means no need for w/a */
12899 if (enabled_pipe != INVALID_PIPE)
12900 return 0;
12901
12902 enabled_pipe = intel_crtc->pipe;
12903 }
12904
12905 if (enabled_pipe != INVALID_PIPE)
12906 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12907 else if (other_crtc_state)
12908 other_crtc_state->hsw_workaround_pipe = first_pipe;
12909
12910 return 0;
12911}
12912
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012913/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012914static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012915{
12916 struct drm_device *dev = state->dev;
12917 int ret;
12918
12919 /*
12920 * See if the config requires any additional preparation, e.g.
12921 * to adjust global state with pipes off. We need to do this
12922 * here so we can get the modeset_pipe updated config for the new
12923 * mode set on this crtc. For other crtcs we need to use the
12924 * adjusted_mode bits in the crtc directly.
12925 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012926 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12927 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12928 ret = valleyview_modeset_global_pipes(state);
12929 else
12930 ret = broadwell_modeset_global_pipes(state);
12931
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012932 if (ret)
12933 return ret;
12934 }
12935
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012936 ret = intel_modeset_setup_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012937 if (ret)
12938 return ret;
12939
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012940 if (IS_HASWELL(dev))
12941 ret = haswell_mode_set_planes_workaround(state);
12942
12943 return ret;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012944}
12945
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012946static int
12947intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012948{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012949 struct drm_crtc *crtc;
12950 struct drm_crtc_state *crtc_state;
12951 int ret, i;
12952
12953 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012954 if (ret)
12955 return ret;
12956
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012957 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12958 if (!crtc_state->enable &&
12959 WARN_ON(crtc_state->active))
12960 crtc_state->active = false;
12961
12962 if (!crtc_state->enable)
12963 continue;
12964
12965 ret = intel_modeset_pipe_config(crtc, state);
12966 if (ret)
12967 return ret;
12968
12969 intel_dump_pipe_config(to_intel_crtc(crtc),
12970 to_intel_crtc_state(crtc_state),
12971 "[modeset]");
12972 }
12973
12974 ret = intel_modeset_checks(state);
12975 if (ret)
12976 return ret;
12977
12978 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012979}
12980
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012981static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012982{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012983 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012984 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012985 struct drm_crtc *crtc;
12986 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012987 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012988 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012989
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012990 ret = drm_atomic_helper_prepare_planes(dev, state);
12991 if (ret)
12992 return ret;
12993
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020012994 drm_atomic_helper_swap_state(dev, state);
12995
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012996 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020012997 if (!needs_modeset(crtc->state) || !crtc_state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012998 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012999
Maarten Lankhorst69024de2015-06-01 12:49:46 +020013000 intel_crtc_disable_planes(crtc);
13001 dev_priv->display.crtc_disable(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013002 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013003
Daniel Vetterea9d7582012-07-10 10:42:52 +020013004 /* Only after disabling all output pipelines that will be changed can we
13005 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013006 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013007
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013008 /* The state has been swaped above, so state actually contains the
13009 * old state now. */
13010
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030013011 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013012
Daniel Vettera6778b32012-07-02 09:56:42 +020013013 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013014 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013015 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
13016
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020013017 if (!needs_modeset(crtc->state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013018 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013019
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013020 update_scanline_offset(to_intel_crtc(crtc));
13021
13022 dev_priv->display.crtc_enable(crtc);
13023 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013024 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013025
Daniel Vettera6778b32012-07-02 09:56:42 +020013026 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013027
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013028 drm_atomic_helper_cleanup_planes(dev, state);
13029
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013030 drm_atomic_state_free(state);
13031
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013032 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013033}
13034
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013035static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013036{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013037 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013038 int ret;
13039
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013040 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013041 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013042 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013043
13044 return ret;
13045}
13046
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013047static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013048{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013049 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013050
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013051 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013052 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013053 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013054
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013055 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013056}
13057
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013058void intel_crtc_restore_mode(struct drm_crtc *crtc)
13059{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013060 struct drm_device *dev = crtc->dev;
13061 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013062 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013063 struct intel_encoder *encoder;
13064 struct intel_connector *connector;
13065 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013066 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013067 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013068
13069 state = drm_atomic_state_alloc(dev);
13070 if (!state) {
13071 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13072 crtc->base.id);
13073 return;
13074 }
13075
13076 state->acquire_ctx = dev->mode_config.acquire_ctx;
13077
13078 /* The force restore path in the HW readout code relies on the staged
13079 * config still keeping the user requested config while the actual
13080 * state has been overwritten by the configuration read from HW. We
13081 * need to copy the staged config to the atomic state, otherwise the
13082 * mode set will just reapply the state the HW is already in. */
13083 for_each_intel_encoder(dev, encoder) {
13084 if (&encoder->new_crtc->base != crtc)
13085 continue;
13086
13087 for_each_intel_connector(dev, connector) {
13088 if (connector->new_encoder != encoder)
13089 continue;
13090
13091 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13092 if (IS_ERR(connector_state)) {
13093 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13094 connector->base.base.id,
13095 connector->base.name,
13096 PTR_ERR(connector_state));
13097 continue;
13098 }
13099
13100 connector_state->crtc = crtc;
13101 connector_state->best_encoder = &encoder->base;
13102 }
13103 }
13104
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013105 for_each_intel_crtc(dev, intel_crtc) {
13106 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13107 continue;
13108
13109 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13110 if (IS_ERR(crtc_state)) {
13111 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13112 intel_crtc->base.base.id,
13113 PTR_ERR(crtc_state));
13114 continue;
13115 }
13116
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013117 crtc_state->base.active = crtc_state->base.enable =
13118 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013119
13120 if (&intel_crtc->base == crtc)
13121 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013122 }
13123
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013124 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13125 crtc->primary->fb, crtc->x, crtc->y);
13126
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013127 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013128 if (ret)
13129 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013130}
13131
Daniel Vetter25c5b262012-07-08 22:08:04 +020013132#undef for_each_intel_crtc_masked
13133
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013134static bool intel_connector_in_mode_set(struct intel_connector *connector,
13135 struct drm_mode_set *set)
13136{
13137 int ro;
13138
13139 for (ro = 0; ro < set->num_connectors; ro++)
13140 if (set->connectors[ro] == &connector->base)
13141 return true;
13142
13143 return false;
13144}
13145
Daniel Vetter2e431052012-07-04 22:42:15 +020013146static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013147intel_modeset_stage_output_state(struct drm_device *dev,
13148 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013149 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013150{
Daniel Vetter9a935852012-07-05 22:34:27 +020013151 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013152 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013153 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013154 struct drm_crtc *crtc;
13155 struct drm_crtc_state *crtc_state;
13156 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013157
Damien Lespiau9abdda72013-02-13 13:29:23 +000013158 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013159 * of connectors. For paranoia, double-check this. */
13160 WARN_ON(!set->fb && (set->num_connectors != 0));
13161 WARN_ON(set->fb && (set->num_connectors == 0));
13162
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013163 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013164 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13165
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013166 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13167 continue;
13168
13169 connector_state =
13170 drm_atomic_get_connector_state(state, &connector->base);
13171 if (IS_ERR(connector_state))
13172 return PTR_ERR(connector_state);
13173
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013174 if (in_mode_set) {
13175 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013176 connector_state->best_encoder =
13177 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013178 }
13179
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013180 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013181 continue;
13182
Daniel Vetter9a935852012-07-05 22:34:27 +020013183 /* If we disable the crtc, disable all its connectors. Also, if
13184 * the connector is on the changing crtc but not on the new
13185 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013186 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013187 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013188
13189 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13190 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013191 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013192 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013193 }
13194 /* connector->new_encoder is now updated for all connectors. */
13195
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013196 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13197 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013198
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013199 if (!connector_state->best_encoder) {
13200 ret = drm_atomic_set_crtc_for_connector(connector_state,
13201 NULL);
13202 if (ret)
13203 return ret;
13204
Daniel Vetter50f56112012-07-02 09:35:43 +020013205 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013206 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013207
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013208 if (intel_connector_in_mode_set(connector, set)) {
13209 struct drm_crtc *crtc = connector->base.state->crtc;
13210
13211 /* If this connector was in a previous crtc, add it
13212 * to the state. We might need to disable it. */
13213 if (crtc) {
13214 crtc_state =
13215 drm_atomic_get_crtc_state(state, crtc);
13216 if (IS_ERR(crtc_state))
13217 return PTR_ERR(crtc_state);
13218 }
13219
13220 ret = drm_atomic_set_crtc_for_connector(connector_state,
13221 set->crtc);
13222 if (ret)
13223 return ret;
13224 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013225
13226 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013227 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13228 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013229 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013230 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013231
Daniel Vetter9a935852012-07-05 22:34:27 +020013232 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13233 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013234 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013235 connector_state->crtc->base.id);
13236
13237 if (connector_state->best_encoder != &connector->encoder->base)
13238 connector->encoder =
13239 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013240 }
13241
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013242 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013243 bool has_connectors;
13244
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013245 ret = drm_atomic_add_affected_connectors(state, crtc);
13246 if (ret)
13247 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013248
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013249 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13250 if (has_connectors != crtc_state->enable)
13251 crtc_state->enable =
13252 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013253 }
13254
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013255 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13256 set->fb, set->x, set->y);
13257 if (ret)
13258 return ret;
13259
13260 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13261 if (IS_ERR(crtc_state))
13262 return PTR_ERR(crtc_state);
13263
13264 if (set->mode)
13265 drm_mode_copy(&crtc_state->mode, set->mode);
13266
13267 if (set->num_connectors)
13268 crtc_state->active = true;
13269
Daniel Vetter2e431052012-07-04 22:42:15 +020013270 return 0;
13271}
13272
13273static int intel_crtc_set_config(struct drm_mode_set *set)
13274{
13275 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013276 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013277 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013278
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013279 BUG_ON(!set);
13280 BUG_ON(!set->crtc);
13281 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013282
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013283 /* Enforce sane interface api - has been abused by the fb helper. */
13284 BUG_ON(!set->mode && set->fb);
13285 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013286
Daniel Vetter2e431052012-07-04 22:42:15 +020013287 if (set->fb) {
13288 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13289 set->crtc->base.id, set->fb->base.id,
13290 (int)set->num_connectors, set->x, set->y);
13291 } else {
13292 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013293 }
13294
13295 dev = set->crtc->dev;
13296
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013297 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013298 if (!state)
13299 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013300
13301 state->acquire_ctx = dev->mode_config.acquire_ctx;
13302
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013303 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013304 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013305 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013306
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013307 ret = intel_modeset_compute_config(state);
13308 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013309 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013310
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013311 intel_update_pipe_size(to_intel_crtc(set->crtc));
13312
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013313 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013314 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013315 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13316 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013317 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013318
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013319out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013320 if (ret)
13321 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013322 return ret;
13323}
13324
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013325static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013326 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013327 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013328 .destroy = intel_crtc_destroy,
13329 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013330 .atomic_duplicate_state = intel_crtc_duplicate_state,
13331 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013332};
13333
Daniel Vetter53589012013-06-05 13:34:16 +020013334static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13335 struct intel_shared_dpll *pll,
13336 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013337{
Daniel Vetter53589012013-06-05 13:34:16 +020013338 uint32_t val;
13339
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013340 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013341 return false;
13342
Daniel Vetter53589012013-06-05 13:34:16 +020013343 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013344 hw_state->dpll = val;
13345 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13346 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013347
13348 return val & DPLL_VCO_ENABLE;
13349}
13350
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013351static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13352 struct intel_shared_dpll *pll)
13353{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013354 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13355 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013356}
13357
Daniel Vettere7b903d2013-06-05 13:34:14 +020013358static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13359 struct intel_shared_dpll *pll)
13360{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013361 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013362 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013363
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013364 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013365
13366 /* Wait for the clocks to stabilize. */
13367 POSTING_READ(PCH_DPLL(pll->id));
13368 udelay(150);
13369
13370 /* The pixel multiplier can only be updated once the
13371 * DPLL is enabled and the clocks are stable.
13372 *
13373 * So write it again.
13374 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013375 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013376 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013377 udelay(200);
13378}
13379
13380static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13381 struct intel_shared_dpll *pll)
13382{
13383 struct drm_device *dev = dev_priv->dev;
13384 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013385
13386 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013387 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013388 if (intel_crtc_to_shared_dpll(crtc) == pll)
13389 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13390 }
13391
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013392 I915_WRITE(PCH_DPLL(pll->id), 0);
13393 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013394 udelay(200);
13395}
13396
Daniel Vetter46edb022013-06-05 13:34:12 +020013397static char *ibx_pch_dpll_names[] = {
13398 "PCH DPLL A",
13399 "PCH DPLL B",
13400};
13401
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013402static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013403{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013404 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013405 int i;
13406
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013407 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013408
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013409 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013410 dev_priv->shared_dplls[i].id = i;
13411 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013412 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013413 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13414 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013415 dev_priv->shared_dplls[i].get_hw_state =
13416 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013417 }
13418}
13419
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013420static void intel_shared_dpll_init(struct drm_device *dev)
13421{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013423
Ville Syrjäläb6283052015-06-03 15:45:07 +030013424 intel_update_cdclk(dev);
13425
Daniel Vetter9cd86932014-06-25 22:01:57 +030013426 if (HAS_DDI(dev))
13427 intel_ddi_pll_init(dev);
13428 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013429 ibx_pch_dpll_init(dev);
13430 else
13431 dev_priv->num_shared_dpll = 0;
13432
13433 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013434}
13435
Matt Roper6beb8c232014-12-01 15:40:14 -080013436/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013437 * intel_wm_need_update - Check whether watermarks need updating
13438 * @plane: drm plane
13439 * @state: new plane state
13440 *
13441 * Check current plane state versus the new one to determine whether
13442 * watermarks need to be recalculated.
13443 *
13444 * Returns true or false.
13445 */
13446bool intel_wm_need_update(struct drm_plane *plane,
13447 struct drm_plane_state *state)
13448{
13449 /* Update watermarks on tiling changes. */
13450 if (!plane->state->fb || !state->fb ||
13451 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13452 plane->state->rotation != state->rotation)
13453 return true;
13454
13455 return false;
13456}
13457
13458/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013459 * intel_prepare_plane_fb - Prepare fb for usage on plane
13460 * @plane: drm plane to prepare for
13461 * @fb: framebuffer to prepare for presentation
13462 *
13463 * Prepares a framebuffer for usage on a display plane. Generally this
13464 * involves pinning the underlying object and updating the frontbuffer tracking
13465 * bits. Some older platforms need special physical address handling for
13466 * cursor planes.
13467 *
13468 * Returns 0 on success, negative error code on failure.
13469 */
13470int
13471intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013472 struct drm_framebuffer *fb,
13473 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013474{
13475 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013476 struct intel_plane *intel_plane = to_intel_plane(plane);
13477 enum pipe pipe = intel_plane->pipe;
13478 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13479 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13480 unsigned frontbuffer_bits = 0;
13481 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013482
Matt Roperea2c67b2014-12-23 10:41:52 -080013483 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013484 return 0;
13485
Matt Roper6beb8c232014-12-01 15:40:14 -080013486 switch (plane->type) {
13487 case DRM_PLANE_TYPE_PRIMARY:
13488 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13489 break;
13490 case DRM_PLANE_TYPE_CURSOR:
13491 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13492 break;
13493 case DRM_PLANE_TYPE_OVERLAY:
13494 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13495 break;
13496 }
Matt Roper465c1202014-05-29 08:06:54 -070013497
Matt Roper4c345742014-07-09 16:22:10 -070013498 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013499
Matt Roper6beb8c232014-12-01 15:40:14 -080013500 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13501 INTEL_INFO(dev)->cursor_needs_physical) {
13502 int align = IS_I830(dev) ? 16 * 1024 : 256;
13503 ret = i915_gem_object_attach_phys(obj, align);
13504 if (ret)
13505 DRM_DEBUG_KMS("failed to attach phys object\n");
13506 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013507 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013508 }
13509
13510 if (ret == 0)
13511 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13512
13513 mutex_unlock(&dev->struct_mutex);
13514
13515 return ret;
13516}
13517
Matt Roper38f3ce32014-12-02 07:45:25 -080013518/**
13519 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13520 * @plane: drm plane to clean up for
13521 * @fb: old framebuffer that was on plane
13522 *
13523 * Cleans up a framebuffer that has just been removed from a plane.
13524 */
13525void
13526intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013527 struct drm_framebuffer *fb,
13528 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013529{
13530 struct drm_device *dev = plane->dev;
13531 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13532
13533 if (WARN_ON(!obj))
13534 return;
13535
13536 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13537 !INTEL_INFO(dev)->cursor_needs_physical) {
13538 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013539 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013540 mutex_unlock(&dev->struct_mutex);
13541 }
Matt Roper465c1202014-05-29 08:06:54 -070013542}
13543
Chandra Konduru6156a452015-04-27 13:48:39 -070013544int
13545skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13546{
13547 int max_scale;
13548 struct drm_device *dev;
13549 struct drm_i915_private *dev_priv;
13550 int crtc_clock, cdclk;
13551
13552 if (!intel_crtc || !crtc_state)
13553 return DRM_PLANE_HELPER_NO_SCALING;
13554
13555 dev = intel_crtc->base.dev;
13556 dev_priv = dev->dev_private;
13557 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13558 cdclk = dev_priv->display.get_display_clock_speed(dev);
13559
13560 if (!crtc_clock || !cdclk)
13561 return DRM_PLANE_HELPER_NO_SCALING;
13562
13563 /*
13564 * skl max scale is lower of:
13565 * close to 3 but not 3, -1 is for that purpose
13566 * or
13567 * cdclk/crtc_clock
13568 */
13569 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13570
13571 return max_scale;
13572}
13573
Matt Roper465c1202014-05-29 08:06:54 -070013574static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013575intel_check_primary_plane(struct drm_plane *plane,
13576 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013577{
Matt Roper32b7eee2014-12-24 07:59:06 -080013578 struct drm_device *dev = plane->dev;
13579 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013580 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013581 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013582 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013583 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013584 struct drm_rect *dest = &state->dst;
13585 struct drm_rect *src = &state->src;
13586 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013587 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013588 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13589 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013590 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013591
Matt Roperea2c67b2014-12-23 10:41:52 -080013592 crtc = crtc ? crtc : plane->crtc;
13593 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013594 crtc_state = state->base.state ?
13595 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013596
Chandra Konduru6156a452015-04-27 13:48:39 -070013597 if (INTEL_INFO(dev)->gen >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -070013598 /* use scaler when colorkey is not required */
13599 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13600 min_scale = 1;
13601 max_scale = skl_max_scale(intel_crtc, crtc_state);
13602 }
Sonika Jindald8106362015-04-10 14:37:28 +053013603 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013604 }
Sonika Jindald8106362015-04-10 14:37:28 +053013605
Matt Roperc59cb172014-12-01 15:40:16 -080013606 ret = drm_plane_helper_check_update(plane, crtc, fb,
13607 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013608 min_scale,
13609 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013610 can_position, true,
13611 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013612 if (ret)
13613 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013614
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013615 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013616 struct intel_plane_state *old_state =
13617 to_intel_plane_state(plane->state);
13618
Matt Roper32b7eee2014-12-24 07:59:06 -080013619 intel_crtc->atomic.wait_for_flips = true;
13620
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013621 /*
13622 * FBC does not work on some platforms for rotated
13623 * planes, so disable it when rotation is not 0 and
13624 * update it when rotation is set back to 0.
13625 *
13626 * FIXME: This is redundant with the fbc update done in
13627 * the primary plane enable function except that that
13628 * one is done too late. We eventually need to unify
13629 * this.
13630 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013631 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013632 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013633 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013634 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013635 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013636 }
13637
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013638 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013639 /*
13640 * BDW signals flip done immediately if the plane
13641 * is disabled, even if the plane enable is already
13642 * armed to occur at the next vblank :(
13643 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013644 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013645 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013646
13647 if (crtc_state && !needs_modeset(&crtc_state->base))
13648 intel_crtc->atomic.post_enable_primary = true;
Matt Roper32b7eee2014-12-24 07:59:06 -080013649 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013650
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013651 if (!state->visible && old_state->visible &&
13652 crtc_state && !needs_modeset(&crtc_state->base))
13653 intel_crtc->atomic.pre_disable_primary = true;
13654
Matt Roper32b7eee2014-12-24 07:59:06 -080013655 intel_crtc->atomic.fb_bits |=
13656 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13657
13658 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013659
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013660 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013661 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013662 }
13663
Chandra Konduru6156a452015-04-27 13:48:39 -070013664 if (INTEL_INFO(dev)->gen >= 9) {
13665 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13666 to_intel_plane(plane), state, 0);
13667 if (ret)
13668 return ret;
13669 }
13670
Matt Roperc59cb172014-12-01 15:40:16 -080013671 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013672}
13673
Sonika Jindal48404c12014-08-22 14:06:04 +053013674static void
13675intel_commit_primary_plane(struct drm_plane *plane,
13676 struct intel_plane_state *state)
13677{
Matt Roper2b875c22014-12-01 15:40:13 -080013678 struct drm_crtc *crtc = state->base.crtc;
13679 struct drm_framebuffer *fb = state->base.fb;
13680 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013681 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013682 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013683 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013684
Matt Roperea2c67b2014-12-23 10:41:52 -080013685 crtc = crtc ? crtc : plane->crtc;
13686 intel_crtc = to_intel_crtc(crtc);
13687
Matt Ropercf4c7c12014-12-04 10:27:42 -080013688 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013689 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013690 crtc->y = src->y1 >> 16;
13691
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013692 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013693 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013694 /* FIXME: kill this fastboot hack */
13695 intel_update_pipe_size(intel_crtc);
13696
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013697 dev_priv->display.update_primary_plane(crtc, plane->fb,
13698 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013699 }
13700}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013701
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013702static void
13703intel_disable_primary_plane(struct drm_plane *plane,
13704 struct drm_crtc *crtc,
13705 bool force)
13706{
13707 struct drm_device *dev = plane->dev;
13708 struct drm_i915_private *dev_priv = dev->dev_private;
13709
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013710 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13711}
13712
Matt Roper32b7eee2014-12-24 07:59:06 -080013713static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13714{
13715 struct drm_device *dev = crtc->dev;
13716 struct drm_i915_private *dev_priv = dev->dev_private;
13717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5c2db182015-06-01 12:50:11 +020013718 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
Matt Roperea2c67b2014-12-23 10:41:52 -080013719 struct intel_plane *intel_plane;
13720 struct drm_plane *p;
13721 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013722
Matt Roperea2c67b2014-12-23 10:41:52 -080013723 /* Track fb's for any planes being disabled */
13724 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13725 intel_plane = to_intel_plane(p);
13726
13727 if (intel_crtc->atomic.disabled_planes &
13728 (1 << drm_plane_index(p))) {
13729 switch (p->type) {
13730 case DRM_PLANE_TYPE_PRIMARY:
13731 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13732 break;
13733 case DRM_PLANE_TYPE_CURSOR:
13734 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13735 break;
13736 case DRM_PLANE_TYPE_OVERLAY:
13737 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13738 break;
13739 }
13740
13741 mutex_lock(&dev->struct_mutex);
13742 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13743 mutex_unlock(&dev->struct_mutex);
13744 }
13745 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013746
Matt Roper32b7eee2014-12-24 07:59:06 -080013747 if (intel_crtc->atomic.wait_for_flips)
13748 intel_crtc_wait_for_pending_flips(crtc);
13749
13750 if (intel_crtc->atomic.disable_fbc)
13751 intel_fbc_disable(dev);
13752
13753 if (intel_crtc->atomic.pre_disable_primary)
13754 intel_pre_disable_primary(crtc);
13755
13756 if (intel_crtc->atomic.update_wm)
13757 intel_update_watermarks(crtc);
13758
13759 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013760
13761 /* Perform vblank evasion around commit operation */
Maarten Lankhorst5c2db182015-06-01 12:50:11 +020013762 if (crtc_state->active && !needs_modeset(crtc_state))
Matt Roperc34c9ee2014-12-23 10:41:50 -080013763 intel_crtc->atomic.evade =
13764 intel_pipe_update_start(intel_crtc,
13765 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013766}
13767
13768static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13769{
13770 struct drm_device *dev = crtc->dev;
13771 struct drm_i915_private *dev_priv = dev->dev_private;
13772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13773 struct drm_plane *p;
13774
Matt Roperc34c9ee2014-12-23 10:41:50 -080013775 if (intel_crtc->atomic.evade)
13776 intel_pipe_update_end(intel_crtc,
13777 intel_crtc->atomic.start_vbl_count);
13778
Matt Roper32b7eee2014-12-24 07:59:06 -080013779 intel_runtime_pm_put(dev_priv);
13780
Maarten Lankhorst8a8f7f42015-06-01 12:49:55 +020013781 if (intel_crtc->atomic.wait_vblank && intel_crtc->active)
Matt Roper32b7eee2014-12-24 07:59:06 -080013782 intel_wait_for_vblank(dev, intel_crtc->pipe);
13783
13784 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13785
13786 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013787 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013788 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013789 mutex_unlock(&dev->struct_mutex);
13790 }
Matt Roper465c1202014-05-29 08:06:54 -070013791
Matt Roper32b7eee2014-12-24 07:59:06 -080013792 if (intel_crtc->atomic.post_enable_primary)
13793 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013794
Matt Roper32b7eee2014-12-24 07:59:06 -080013795 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13796 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13797 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13798 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013799
Matt Roper32b7eee2014-12-24 07:59:06 -080013800 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013801}
13802
Matt Ropercf4c7c12014-12-04 10:27:42 -080013803/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013804 * intel_plane_destroy - destroy a plane
13805 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013806 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013807 * Common destruction function for all types of planes (primary, cursor,
13808 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013809 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013810void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013811{
13812 struct intel_plane *intel_plane = to_intel_plane(plane);
13813 drm_plane_cleanup(plane);
13814 kfree(intel_plane);
13815}
13816
Matt Roper65a3fea2015-01-21 16:35:42 -080013817const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013818 .update_plane = drm_atomic_helper_update_plane,
13819 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013820 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013821 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013822 .atomic_get_property = intel_plane_atomic_get_property,
13823 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013824 .atomic_duplicate_state = intel_plane_duplicate_state,
13825 .atomic_destroy_state = intel_plane_destroy_state,
13826
Matt Roper465c1202014-05-29 08:06:54 -070013827};
13828
13829static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13830 int pipe)
13831{
13832 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013833 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013834 const uint32_t *intel_primary_formats;
13835 int num_formats;
13836
13837 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13838 if (primary == NULL)
13839 return NULL;
13840
Matt Roper8e7d6882015-01-21 16:35:41 -080013841 state = intel_create_plane_state(&primary->base);
13842 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013843 kfree(primary);
13844 return NULL;
13845 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013846 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013847
Matt Roper465c1202014-05-29 08:06:54 -070013848 primary->can_scale = false;
13849 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013850 if (INTEL_INFO(dev)->gen >= 9) {
13851 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013852 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013853 }
Matt Roper465c1202014-05-29 08:06:54 -070013854 primary->pipe = pipe;
13855 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013856 primary->check_plane = intel_check_primary_plane;
13857 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013858 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013859 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013860 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13861 primary->plane = !pipe;
13862
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013863 if (INTEL_INFO(dev)->gen >= 9) {
13864 intel_primary_formats = skl_primary_formats;
13865 num_formats = ARRAY_SIZE(skl_primary_formats);
13866 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013867 intel_primary_formats = i965_primary_formats;
13868 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013869 } else {
13870 intel_primary_formats = i8xx_primary_formats;
13871 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013872 }
13873
13874 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013875 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013876 intel_primary_formats, num_formats,
13877 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013878
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013879 if (INTEL_INFO(dev)->gen >= 4)
13880 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013881
Matt Roperea2c67b2014-12-23 10:41:52 -080013882 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13883
Matt Roper465c1202014-05-29 08:06:54 -070013884 return &primary->base;
13885}
13886
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013887void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13888{
13889 if (!dev->mode_config.rotation_property) {
13890 unsigned long flags = BIT(DRM_ROTATE_0) |
13891 BIT(DRM_ROTATE_180);
13892
13893 if (INTEL_INFO(dev)->gen >= 9)
13894 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13895
13896 dev->mode_config.rotation_property =
13897 drm_mode_create_rotation_property(dev, flags);
13898 }
13899 if (dev->mode_config.rotation_property)
13900 drm_object_attach_property(&plane->base.base,
13901 dev->mode_config.rotation_property,
13902 plane->base.state->rotation);
13903}
13904
Matt Roper3d7d6512014-06-10 08:28:13 -070013905static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013906intel_check_cursor_plane(struct drm_plane *plane,
13907 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013908{
Matt Roper2b875c22014-12-01 15:40:13 -080013909 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013910 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013911 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013912 struct drm_rect *dest = &state->dst;
13913 struct drm_rect *src = &state->src;
13914 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013915 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013916 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013917 unsigned stride;
13918 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013919
Matt Roperea2c67b2014-12-23 10:41:52 -080013920 crtc = crtc ? crtc : plane->crtc;
13921 intel_crtc = to_intel_crtc(crtc);
13922
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013923 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013924 src, dest, clip,
13925 DRM_PLANE_HELPER_NO_SCALING,
13926 DRM_PLANE_HELPER_NO_SCALING,
13927 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013928 if (ret)
13929 return ret;
13930
13931
13932 /* if we want to turn off the cursor ignore width and height */
13933 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013934 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013935
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013936 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013937 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13938 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13939 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013940 return -EINVAL;
13941 }
13942
Matt Roperea2c67b2014-12-23 10:41:52 -080013943 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13944 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013945 DRM_DEBUG_KMS("buffer is too small\n");
13946 return -ENOMEM;
13947 }
13948
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013949 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013950 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13951 ret = -EINVAL;
13952 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013953
Matt Roper32b7eee2014-12-24 07:59:06 -080013954finish:
13955 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013956 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013957 intel_crtc->atomic.update_wm = true;
13958
13959 intel_crtc->atomic.fb_bits |=
13960 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13961 }
13962
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013963 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013964}
13965
Matt Roperf4a2cf22014-12-01 15:40:12 -080013966static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013967intel_disable_cursor_plane(struct drm_plane *plane,
13968 struct drm_crtc *crtc,
13969 bool force)
13970{
13971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13972
13973 if (!force) {
13974 plane->fb = NULL;
13975 intel_crtc->cursor_bo = NULL;
13976 intel_crtc->cursor_addr = 0;
13977 }
13978
13979 intel_crtc_update_cursor(crtc, false);
13980}
13981
13982static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013983intel_commit_cursor_plane(struct drm_plane *plane,
13984 struct intel_plane_state *state)
13985{
Matt Roper2b875c22014-12-01 15:40:13 -080013986 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013987 struct drm_device *dev = plane->dev;
13988 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013989 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013990 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013991
Matt Roperea2c67b2014-12-23 10:41:52 -080013992 crtc = crtc ? crtc : plane->crtc;
13993 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013994
Matt Roperea2c67b2014-12-23 10:41:52 -080013995 plane->fb = state->base.fb;
13996 crtc->cursor_x = state->base.crtc_x;
13997 crtc->cursor_y = state->base.crtc_y;
13998
Gustavo Padovana912f122014-12-01 15:40:10 -080013999 if (intel_crtc->cursor_bo == obj)
14000 goto update;
14001
Matt Roperf4a2cf22014-12-01 15:40:12 -080014002 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014003 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014004 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014005 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014006 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014007 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014008
Gustavo Padovana912f122014-12-01 15:40:10 -080014009 intel_crtc->cursor_addr = addr;
14010 intel_crtc->cursor_bo = obj;
14011update:
Gustavo Padovana912f122014-12-01 15:40:10 -080014012
Matt Roper32b7eee2014-12-24 07:59:06 -080014013 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014014 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014015}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014016
Matt Roper3d7d6512014-06-10 08:28:13 -070014017static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14018 int pipe)
14019{
14020 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014021 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014022
14023 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14024 if (cursor == NULL)
14025 return NULL;
14026
Matt Roper8e7d6882015-01-21 16:35:41 -080014027 state = intel_create_plane_state(&cursor->base);
14028 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014029 kfree(cursor);
14030 return NULL;
14031 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014032 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014033
Matt Roper3d7d6512014-06-10 08:28:13 -070014034 cursor->can_scale = false;
14035 cursor->max_downscale = 1;
14036 cursor->pipe = pipe;
14037 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080014038 cursor->check_plane = intel_check_cursor_plane;
14039 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014040 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014041
14042 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014043 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014044 intel_cursor_formats,
14045 ARRAY_SIZE(intel_cursor_formats),
14046 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014047
14048 if (INTEL_INFO(dev)->gen >= 4) {
14049 if (!dev->mode_config.rotation_property)
14050 dev->mode_config.rotation_property =
14051 drm_mode_create_rotation_property(dev,
14052 BIT(DRM_ROTATE_0) |
14053 BIT(DRM_ROTATE_180));
14054 if (dev->mode_config.rotation_property)
14055 drm_object_attach_property(&cursor->base.base,
14056 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014057 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014058 }
14059
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014060 if (INTEL_INFO(dev)->gen >=9)
14061 state->scaler_id = -1;
14062
Matt Roperea2c67b2014-12-23 10:41:52 -080014063 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14064
Matt Roper3d7d6512014-06-10 08:28:13 -070014065 return &cursor->base;
14066}
14067
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014068static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14069 struct intel_crtc_state *crtc_state)
14070{
14071 int i;
14072 struct intel_scaler *intel_scaler;
14073 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14074
14075 for (i = 0; i < intel_crtc->num_scalers; i++) {
14076 intel_scaler = &scaler_state->scalers[i];
14077 intel_scaler->in_use = 0;
14078 intel_scaler->id = i;
14079
14080 intel_scaler->mode = PS_SCALER_MODE_DYN;
14081 }
14082
14083 scaler_state->scaler_id = -1;
14084}
14085
Hannes Ederb358d0a2008-12-18 21:18:47 +010014086static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014087{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014088 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014089 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014090 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014091 struct drm_plane *primary = NULL;
14092 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014093 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014094
Daniel Vetter955382f2013-09-19 14:05:45 +020014095 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014096 if (intel_crtc == NULL)
14097 return;
14098
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014099 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14100 if (!crtc_state)
14101 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014102 intel_crtc->config = crtc_state;
14103 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014104 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014105
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014106 /* initialize shared scalers */
14107 if (INTEL_INFO(dev)->gen >= 9) {
14108 if (pipe == PIPE_C)
14109 intel_crtc->num_scalers = 1;
14110 else
14111 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14112
14113 skl_init_scalers(dev, intel_crtc, crtc_state);
14114 }
14115
Matt Roper465c1202014-05-29 08:06:54 -070014116 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014117 if (!primary)
14118 goto fail;
14119
14120 cursor = intel_cursor_plane_create(dev, pipe);
14121 if (!cursor)
14122 goto fail;
14123
Matt Roper465c1202014-05-29 08:06:54 -070014124 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014125 cursor, &intel_crtc_funcs);
14126 if (ret)
14127 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014128
14129 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014130 for (i = 0; i < 256; i++) {
14131 intel_crtc->lut_r[i] = i;
14132 intel_crtc->lut_g[i] = i;
14133 intel_crtc->lut_b[i] = i;
14134 }
14135
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014136 /*
14137 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014138 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014139 */
Jesse Barnes80824002009-09-10 15:28:06 -070014140 intel_crtc->pipe = pipe;
14141 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014142 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014143 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014144 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014145 }
14146
Chris Wilson4b0e3332014-05-30 16:35:26 +030014147 intel_crtc->cursor_base = ~0;
14148 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014149 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014150
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014151 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14152 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14153 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14154 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14155
Jesse Barnes79e53942008-11-07 14:24:08 -080014156 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014157
14158 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014159 return;
14160
14161fail:
14162 if (primary)
14163 drm_plane_cleanup(primary);
14164 if (cursor)
14165 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014166 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014167 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014168}
14169
Jesse Barnes752aa882013-10-31 18:55:49 +020014170enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14171{
14172 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014173 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014174
Rob Clark51fd3712013-11-19 12:10:12 -050014175 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014176
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014177 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014178 return INVALID_PIPE;
14179
14180 return to_intel_crtc(encoder->crtc)->pipe;
14181}
14182
Carl Worth08d7b3d2009-04-29 14:43:54 -070014183int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014184 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014185{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014186 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014187 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014188 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014189
Rob Clark7707e652014-07-17 23:30:04 -040014190 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014191
Rob Clark7707e652014-07-17 23:30:04 -040014192 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014193 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014194 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014195 }
14196
Rob Clark7707e652014-07-17 23:30:04 -040014197 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014198 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014199
Daniel Vetterc05422d2009-08-11 16:05:30 +020014200 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014201}
14202
Daniel Vetter66a92782012-07-12 20:08:18 +020014203static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014204{
Daniel Vetter66a92782012-07-12 20:08:18 +020014205 struct drm_device *dev = encoder->base.dev;
14206 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014207 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 int entry = 0;
14209
Damien Lespiaub2784e12014-08-05 11:29:37 +010014210 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014211 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014212 index_mask |= (1 << entry);
14213
Jesse Barnes79e53942008-11-07 14:24:08 -080014214 entry++;
14215 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014216
Jesse Barnes79e53942008-11-07 14:24:08 -080014217 return index_mask;
14218}
14219
Chris Wilson4d302442010-12-14 19:21:29 +000014220static bool has_edp_a(struct drm_device *dev)
14221{
14222 struct drm_i915_private *dev_priv = dev->dev_private;
14223
14224 if (!IS_MOBILE(dev))
14225 return false;
14226
14227 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14228 return false;
14229
Damien Lespiaue3589902014-02-07 19:12:50 +000014230 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014231 return false;
14232
14233 return true;
14234}
14235
Jesse Barnes84b4e042014-06-25 08:24:29 -070014236static bool intel_crt_present(struct drm_device *dev)
14237{
14238 struct drm_i915_private *dev_priv = dev->dev_private;
14239
Damien Lespiau884497e2013-12-03 13:56:23 +000014240 if (INTEL_INFO(dev)->gen >= 9)
14241 return false;
14242
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014243 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014244 return false;
14245
14246 if (IS_CHERRYVIEW(dev))
14247 return false;
14248
14249 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14250 return false;
14251
14252 return true;
14253}
14254
Jesse Barnes79e53942008-11-07 14:24:08 -080014255static void intel_setup_outputs(struct drm_device *dev)
14256{
Eric Anholt725e30a2009-01-22 13:01:02 -080014257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014259 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014260
Daniel Vetterc9093352013-06-06 22:22:47 +020014261 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014262
Jesse Barnes84b4e042014-06-25 08:24:29 -070014263 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014264 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014265
Vandana Kannanc776eb22014-08-19 12:05:01 +053014266 if (IS_BROXTON(dev)) {
14267 /*
14268 * FIXME: Broxton doesn't support port detection via the
14269 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14270 * detect the ports.
14271 */
14272 intel_ddi_init(dev, PORT_A);
14273 intel_ddi_init(dev, PORT_B);
14274 intel_ddi_init(dev, PORT_C);
14275 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014276 int found;
14277
Jesse Barnesde31fac2015-03-06 15:53:32 -080014278 /*
14279 * Haswell uses DDI functions to detect digital outputs.
14280 * On SKL pre-D0 the strap isn't connected, so we assume
14281 * it's there.
14282 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014283 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014284 /* WaIgnoreDDIAStrap: skl */
14285 if (found ||
14286 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014287 intel_ddi_init(dev, PORT_A);
14288
14289 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14290 * register */
14291 found = I915_READ(SFUSE_STRAP);
14292
14293 if (found & SFUSE_STRAP_DDIB_DETECTED)
14294 intel_ddi_init(dev, PORT_B);
14295 if (found & SFUSE_STRAP_DDIC_DETECTED)
14296 intel_ddi_init(dev, PORT_C);
14297 if (found & SFUSE_STRAP_DDID_DETECTED)
14298 intel_ddi_init(dev, PORT_D);
14299 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014300 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014301 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014302
14303 if (has_edp_a(dev))
14304 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014305
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014306 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014307 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014308 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014309 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014310 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014311 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014312 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014313 }
14314
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014315 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014316 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014317
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014318 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014319 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014320
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014321 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014322 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014323
Daniel Vetter270b3042012-10-27 15:52:05 +020014324 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014325 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014326 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014327 /*
14328 * The DP_DETECTED bit is the latched state of the DDC
14329 * SDA pin at boot. However since eDP doesn't require DDC
14330 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14331 * eDP ports may have been muxed to an alternate function.
14332 * Thus we can't rely on the DP_DETECTED bit alone to detect
14333 * eDP ports. Consult the VBT as well as DP_DETECTED to
14334 * detect eDP ports.
14335 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014336 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14337 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014338 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14339 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014340 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14341 intel_dp_is_edp(dev, PORT_B))
14342 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014343
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014344 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14345 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014346 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14347 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014348 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14349 intel_dp_is_edp(dev, PORT_C))
14350 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014351
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014352 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014353 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014354 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14355 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014356 /* eDP not supported on port D, so don't check VBT */
14357 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14358 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014359 }
14360
Jani Nikula3cfca972013-08-27 15:12:26 +030014361 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014362 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014363 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014364
Paulo Zanonie2debe92013-02-18 19:00:27 -030014365 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014366 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014367 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014368 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14369 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014370 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014371 }
Ma Ling27185ae2009-08-24 13:50:23 +080014372
Imre Deake7281ea2013-05-08 13:14:08 +030014373 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014374 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014375 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014376
14377 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014378
Paulo Zanonie2debe92013-02-18 19:00:27 -030014379 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014380 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014381 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014382 }
Ma Ling27185ae2009-08-24 13:50:23 +080014383
Paulo Zanonie2debe92013-02-18 19:00:27 -030014384 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014385
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014386 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14387 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014388 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014389 }
Imre Deake7281ea2013-05-08 13:14:08 +030014390 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014391 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014392 }
Ma Ling27185ae2009-08-24 13:50:23 +080014393
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014394 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014395 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014396 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014397 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014398 intel_dvo_init(dev);
14399
Zhenyu Wang103a1962009-11-27 11:44:36 +080014400 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014401 intel_tv_init(dev);
14402
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014403 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014404
Damien Lespiaub2784e12014-08-05 11:29:37 +010014405 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014406 encoder->base.possible_crtcs = encoder->crtc_mask;
14407 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014408 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014409 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014410
Paulo Zanonidde86e22012-12-01 12:04:25 -020014411 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014412
14413 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014414}
14415
14416static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14417{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014418 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014419 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014420
Daniel Vetteref2d6332014-02-10 18:00:38 +010014421 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014422 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014423 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014424 drm_gem_object_unreference(&intel_fb->obj->base);
14425 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014426 kfree(intel_fb);
14427}
14428
14429static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014430 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014431 unsigned int *handle)
14432{
14433 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014434 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014435
Chris Wilson05394f32010-11-08 19:18:58 +000014436 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014437}
14438
14439static const struct drm_framebuffer_funcs intel_fb_funcs = {
14440 .destroy = intel_user_framebuffer_destroy,
14441 .create_handle = intel_user_framebuffer_create_handle,
14442};
14443
Damien Lespiaub3218032015-02-27 11:15:18 +000014444static
14445u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14446 uint32_t pixel_format)
14447{
14448 u32 gen = INTEL_INFO(dev)->gen;
14449
14450 if (gen >= 9) {
14451 /* "The stride in bytes must not exceed the of the size of 8K
14452 * pixels and 32K bytes."
14453 */
14454 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14455 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14456 return 32*1024;
14457 } else if (gen >= 4) {
14458 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14459 return 16*1024;
14460 else
14461 return 32*1024;
14462 } else if (gen >= 3) {
14463 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14464 return 8*1024;
14465 else
14466 return 16*1024;
14467 } else {
14468 /* XXX DSPC is limited to 4k tiled */
14469 return 8*1024;
14470 }
14471}
14472
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014473static int intel_framebuffer_init(struct drm_device *dev,
14474 struct intel_framebuffer *intel_fb,
14475 struct drm_mode_fb_cmd2 *mode_cmd,
14476 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014477{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014478 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014479 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014480 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014481
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014482 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14483
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014484 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14485 /* Enforce that fb modifier and tiling mode match, but only for
14486 * X-tiled. This is needed for FBC. */
14487 if (!!(obj->tiling_mode == I915_TILING_X) !=
14488 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14489 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14490 return -EINVAL;
14491 }
14492 } else {
14493 if (obj->tiling_mode == I915_TILING_X)
14494 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14495 else if (obj->tiling_mode == I915_TILING_Y) {
14496 DRM_DEBUG("No Y tiling for legacy addfb\n");
14497 return -EINVAL;
14498 }
14499 }
14500
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014501 /* Passed in modifier sanity checking. */
14502 switch (mode_cmd->modifier[0]) {
14503 case I915_FORMAT_MOD_Y_TILED:
14504 case I915_FORMAT_MOD_Yf_TILED:
14505 if (INTEL_INFO(dev)->gen < 9) {
14506 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14507 mode_cmd->modifier[0]);
14508 return -EINVAL;
14509 }
14510 case DRM_FORMAT_MOD_NONE:
14511 case I915_FORMAT_MOD_X_TILED:
14512 break;
14513 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014514 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14515 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014516 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014517 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014518
Damien Lespiaub3218032015-02-27 11:15:18 +000014519 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14520 mode_cmd->pixel_format);
14521 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14522 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14523 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014524 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014525 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014526
Damien Lespiaub3218032015-02-27 11:15:18 +000014527 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14528 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014529 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014530 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14531 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014532 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014533 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014534 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014535 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014536
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014537 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014538 mode_cmd->pitches[0] != obj->stride) {
14539 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14540 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014541 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014542 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014543
Ville Syrjälä57779d02012-10-31 17:50:14 +020014544 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014545 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014546 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014547 case DRM_FORMAT_RGB565:
14548 case DRM_FORMAT_XRGB8888:
14549 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014550 break;
14551 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014552 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014553 DRM_DEBUG("unsupported pixel format: %s\n",
14554 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014555 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014556 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014557 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014558 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014559 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14560 DRM_DEBUG("unsupported pixel format: %s\n",
14561 drm_get_format_name(mode_cmd->pixel_format));
14562 return -EINVAL;
14563 }
14564 break;
14565 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014566 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014567 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014568 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014569 DRM_DEBUG("unsupported pixel format: %s\n",
14570 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014571 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014572 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014573 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014574 case DRM_FORMAT_ABGR2101010:
14575 if (!IS_VALLEYVIEW(dev)) {
14576 DRM_DEBUG("unsupported pixel format: %s\n",
14577 drm_get_format_name(mode_cmd->pixel_format));
14578 return -EINVAL;
14579 }
14580 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014581 case DRM_FORMAT_YUYV:
14582 case DRM_FORMAT_UYVY:
14583 case DRM_FORMAT_YVYU:
14584 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014585 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014586 DRM_DEBUG("unsupported pixel format: %s\n",
14587 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014588 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014589 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014590 break;
14591 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014592 DRM_DEBUG("unsupported pixel format: %s\n",
14593 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014594 return -EINVAL;
14595 }
14596
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014597 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14598 if (mode_cmd->offsets[0] != 0)
14599 return -EINVAL;
14600
Damien Lespiauec2c9812015-01-20 12:51:45 +000014601 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014602 mode_cmd->pixel_format,
14603 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014604 /* FIXME drm helper for size checks (especially planar formats)? */
14605 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14606 return -EINVAL;
14607
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014608 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14609 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014610 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014611
Jesse Barnes79e53942008-11-07 14:24:08 -080014612 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14613 if (ret) {
14614 DRM_ERROR("framebuffer init failed %d\n", ret);
14615 return ret;
14616 }
14617
Jesse Barnes79e53942008-11-07 14:24:08 -080014618 return 0;
14619}
14620
Jesse Barnes79e53942008-11-07 14:24:08 -080014621static struct drm_framebuffer *
14622intel_user_framebuffer_create(struct drm_device *dev,
14623 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014624 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014625{
Chris Wilson05394f32010-11-08 19:18:58 +000014626 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014627
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014628 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14629 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014630 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014631 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014632
Chris Wilsond2dff872011-04-19 08:36:26 +010014633 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014634}
14635
Daniel Vetter4520f532013-10-09 09:18:51 +020014636#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014637static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014638{
14639}
14640#endif
14641
Jesse Barnes79e53942008-11-07 14:24:08 -080014642static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014643 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014644 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014645 .atomic_check = intel_atomic_check,
14646 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014647 .atomic_state_alloc = intel_atomic_state_alloc,
14648 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014649};
14650
Jesse Barnese70236a2009-09-21 10:42:27 -070014651/* Set up chip specific display functions */
14652static void intel_init_display(struct drm_device *dev)
14653{
14654 struct drm_i915_private *dev_priv = dev->dev_private;
14655
Daniel Vetteree9300b2013-06-03 22:40:22 +020014656 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14657 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014658 else if (IS_CHERRYVIEW(dev))
14659 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014660 else if (IS_VALLEYVIEW(dev))
14661 dev_priv->display.find_dpll = vlv_find_best_dpll;
14662 else if (IS_PINEVIEW(dev))
14663 dev_priv->display.find_dpll = pnv_find_best_dpll;
14664 else
14665 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14666
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014667 if (INTEL_INFO(dev)->gen >= 9) {
14668 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014669 dev_priv->display.get_initial_plane_config =
14670 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014671 dev_priv->display.crtc_compute_clock =
14672 haswell_crtc_compute_clock;
14673 dev_priv->display.crtc_enable = haswell_crtc_enable;
14674 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014675 dev_priv->display.update_primary_plane =
14676 skylake_update_primary_plane;
14677 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014678 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014679 dev_priv->display.get_initial_plane_config =
14680 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014681 dev_priv->display.crtc_compute_clock =
14682 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014683 dev_priv->display.crtc_enable = haswell_crtc_enable;
14684 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014685 dev_priv->display.update_primary_plane =
14686 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014687 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014688 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014689 dev_priv->display.get_initial_plane_config =
14690 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014691 dev_priv->display.crtc_compute_clock =
14692 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014693 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14694 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014695 dev_priv->display.update_primary_plane =
14696 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014697 } else if (IS_VALLEYVIEW(dev)) {
14698 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014699 dev_priv->display.get_initial_plane_config =
14700 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014701 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014702 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14703 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014704 dev_priv->display.update_primary_plane =
14705 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014706 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014707 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014708 dev_priv->display.get_initial_plane_config =
14709 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014710 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014711 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14712 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014713 dev_priv->display.update_primary_plane =
14714 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014715 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014716
Jesse Barnese70236a2009-09-21 10:42:27 -070014717 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014718 if (IS_SKYLAKE(dev))
14719 dev_priv->display.get_display_clock_speed =
14720 skylake_get_display_clock_speed;
14721 else if (IS_BROADWELL(dev))
14722 dev_priv->display.get_display_clock_speed =
14723 broadwell_get_display_clock_speed;
14724 else if (IS_HASWELL(dev))
14725 dev_priv->display.get_display_clock_speed =
14726 haswell_get_display_clock_speed;
14727 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014728 dev_priv->display.get_display_clock_speed =
14729 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014730 else if (IS_GEN5(dev))
14731 dev_priv->display.get_display_clock_speed =
14732 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014733 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014734 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014735 dev_priv->display.get_display_clock_speed =
14736 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014737 else if (IS_GM45(dev))
14738 dev_priv->display.get_display_clock_speed =
14739 gm45_get_display_clock_speed;
14740 else if (IS_CRESTLINE(dev))
14741 dev_priv->display.get_display_clock_speed =
14742 i965gm_get_display_clock_speed;
14743 else if (IS_PINEVIEW(dev))
14744 dev_priv->display.get_display_clock_speed =
14745 pnv_get_display_clock_speed;
14746 else if (IS_G33(dev) || IS_G4X(dev))
14747 dev_priv->display.get_display_clock_speed =
14748 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014749 else if (IS_I915G(dev))
14750 dev_priv->display.get_display_clock_speed =
14751 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014752 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014753 dev_priv->display.get_display_clock_speed =
14754 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014755 else if (IS_PINEVIEW(dev))
14756 dev_priv->display.get_display_clock_speed =
14757 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014758 else if (IS_I915GM(dev))
14759 dev_priv->display.get_display_clock_speed =
14760 i915gm_get_display_clock_speed;
14761 else if (IS_I865G(dev))
14762 dev_priv->display.get_display_clock_speed =
14763 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014764 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014765 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014766 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014767 else { /* 830 */
14768 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014769 dev_priv->display.get_display_clock_speed =
14770 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014771 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014772
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014773 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014774 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014775 } else if (IS_GEN6(dev)) {
14776 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014777 } else if (IS_IVYBRIDGE(dev)) {
14778 /* FIXME: detect B0+ stepping and use auto training */
14779 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014780 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014781 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014782 if (IS_BROADWELL(dev))
14783 dev_priv->display.modeset_global_resources =
14784 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014785 } else if (IS_VALLEYVIEW(dev)) {
14786 dev_priv->display.modeset_global_resources =
14787 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014788 } else if (IS_BROXTON(dev)) {
14789 dev_priv->display.modeset_global_resources =
14790 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014791 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014792
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014793 switch (INTEL_INFO(dev)->gen) {
14794 case 2:
14795 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14796 break;
14797
14798 case 3:
14799 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14800 break;
14801
14802 case 4:
14803 case 5:
14804 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14805 break;
14806
14807 case 6:
14808 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14809 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014810 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014811 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014812 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14813 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014814 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014815 /* Drop through - unsupported since execlist only. */
14816 default:
14817 /* Default just returns -ENODEV to indicate unsupported */
14818 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014819 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014820
14821 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014822
14823 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014824}
14825
Jesse Barnesb690e962010-07-19 13:53:12 -070014826/*
14827 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14828 * resume, or other times. This quirk makes sure that's the case for
14829 * affected systems.
14830 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014831static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014832{
14833 struct drm_i915_private *dev_priv = dev->dev_private;
14834
14835 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014836 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014837}
14838
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014839static void quirk_pipeb_force(struct drm_device *dev)
14840{
14841 struct drm_i915_private *dev_priv = dev->dev_private;
14842
14843 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14844 DRM_INFO("applying pipe b force quirk\n");
14845}
14846
Keith Packard435793d2011-07-12 14:56:22 -070014847/*
14848 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14849 */
14850static void quirk_ssc_force_disable(struct drm_device *dev)
14851{
14852 struct drm_i915_private *dev_priv = dev->dev_private;
14853 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014854 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014855}
14856
Carsten Emde4dca20e2012-03-15 15:56:26 +010014857/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014858 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14859 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014860 */
14861static void quirk_invert_brightness(struct drm_device *dev)
14862{
14863 struct drm_i915_private *dev_priv = dev->dev_private;
14864 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014865 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014866}
14867
Scot Doyle9c72cc62014-07-03 23:27:50 +000014868/* Some VBT's incorrectly indicate no backlight is present */
14869static void quirk_backlight_present(struct drm_device *dev)
14870{
14871 struct drm_i915_private *dev_priv = dev->dev_private;
14872 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14873 DRM_INFO("applying backlight present quirk\n");
14874}
14875
Jesse Barnesb690e962010-07-19 13:53:12 -070014876struct intel_quirk {
14877 int device;
14878 int subsystem_vendor;
14879 int subsystem_device;
14880 void (*hook)(struct drm_device *dev);
14881};
14882
Egbert Eich5f85f172012-10-14 15:46:38 +020014883/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14884struct intel_dmi_quirk {
14885 void (*hook)(struct drm_device *dev);
14886 const struct dmi_system_id (*dmi_id_list)[];
14887};
14888
14889static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14890{
14891 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14892 return 1;
14893}
14894
14895static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14896 {
14897 .dmi_id_list = &(const struct dmi_system_id[]) {
14898 {
14899 .callback = intel_dmi_reverse_brightness,
14900 .ident = "NCR Corporation",
14901 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14902 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14903 },
14904 },
14905 { } /* terminating entry */
14906 },
14907 .hook = quirk_invert_brightness,
14908 },
14909};
14910
Ben Widawskyc43b5632012-04-16 14:07:40 -070014911static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014912 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14913 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14914
Jesse Barnesb690e962010-07-19 13:53:12 -070014915 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14916 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14917
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014918 /* 830 needs to leave pipe A & dpll A up */
14919 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14920
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014921 /* 830 needs to leave pipe B & dpll B up */
14922 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14923
Keith Packard435793d2011-07-12 14:56:22 -070014924 /* Lenovo U160 cannot use SSC on LVDS */
14925 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014926
14927 /* Sony Vaio Y cannot use SSC on LVDS */
14928 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014929
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014930 /* Acer Aspire 5734Z must invert backlight brightness */
14931 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14932
14933 /* Acer/eMachines G725 */
14934 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14935
14936 /* Acer/eMachines e725 */
14937 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14938
14939 /* Acer/Packard Bell NCL20 */
14940 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14941
14942 /* Acer Aspire 4736Z */
14943 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014944
14945 /* Acer Aspire 5336 */
14946 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014947
14948 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14949 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014950
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014951 /* Acer C720 Chromebook (Core i3 4005U) */
14952 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14953
jens steinb2a96012014-10-28 20:25:53 +010014954 /* Apple Macbook 2,1 (Core 2 T7400) */
14955 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14956
Scot Doyled4967d82014-07-03 23:27:52 +000014957 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14958 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014959
14960 /* HP Chromebook 14 (Celeron 2955U) */
14961 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014962
14963 /* Dell Chromebook 11 */
14964 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014965};
14966
14967static void intel_init_quirks(struct drm_device *dev)
14968{
14969 struct pci_dev *d = dev->pdev;
14970 int i;
14971
14972 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14973 struct intel_quirk *q = &intel_quirks[i];
14974
14975 if (d->device == q->device &&
14976 (d->subsystem_vendor == q->subsystem_vendor ||
14977 q->subsystem_vendor == PCI_ANY_ID) &&
14978 (d->subsystem_device == q->subsystem_device ||
14979 q->subsystem_device == PCI_ANY_ID))
14980 q->hook(dev);
14981 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014982 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14983 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14984 intel_dmi_quirks[i].hook(dev);
14985 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014986}
14987
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014988/* Disable the VGA plane that we never use */
14989static void i915_disable_vga(struct drm_device *dev)
14990{
14991 struct drm_i915_private *dev_priv = dev->dev_private;
14992 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014993 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014994
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014995 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014996 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014997 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014998 sr1 = inb(VGA_SR_DATA);
14999 outb(sr1 | 1<<5, VGA_SR_DATA);
15000 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15001 udelay(300);
15002
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015003 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015004 POSTING_READ(vga_reg);
15005}
15006
Daniel Vetterf8175862012-04-10 15:50:11 +020015007void intel_modeset_init_hw(struct drm_device *dev)
15008{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015009 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015010 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015011 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015012 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015013}
15014
Jesse Barnes79e53942008-11-07 14:24:08 -080015015void intel_modeset_init(struct drm_device *dev)
15016{
Jesse Barnes652c3932009-08-17 13:31:43 -070015017 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015018 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015019 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015020 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015021
15022 drm_mode_config_init(dev);
15023
15024 dev->mode_config.min_width = 0;
15025 dev->mode_config.min_height = 0;
15026
Dave Airlie019d96c2011-09-29 16:20:42 +010015027 dev->mode_config.preferred_depth = 24;
15028 dev->mode_config.prefer_shadow = 1;
15029
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015030 dev->mode_config.allow_fb_modifiers = true;
15031
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015032 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015033
Jesse Barnesb690e962010-07-19 13:53:12 -070015034 intel_init_quirks(dev);
15035
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015036 intel_init_pm(dev);
15037
Ben Widawskye3c74752013-04-05 13:12:39 -070015038 if (INTEL_INFO(dev)->num_pipes == 0)
15039 return;
15040
Jesse Barnese70236a2009-09-21 10:42:27 -070015041 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015042 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015043
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015044 if (IS_GEN2(dev)) {
15045 dev->mode_config.max_width = 2048;
15046 dev->mode_config.max_height = 2048;
15047 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015048 dev->mode_config.max_width = 4096;
15049 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015050 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015051 dev->mode_config.max_width = 8192;
15052 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015053 }
Damien Lespiau068be562014-03-28 14:17:49 +000015054
Ville Syrjälädc41c152014-08-13 11:57:05 +030015055 if (IS_845G(dev) || IS_I865G(dev)) {
15056 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15057 dev->mode_config.cursor_height = 1023;
15058 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015059 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15060 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15061 } else {
15062 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15063 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15064 }
15065
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015066 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015067
Zhao Yakui28c97732009-10-09 11:39:41 +080015068 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015069 INTEL_INFO(dev)->num_pipes,
15070 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015071
Damien Lespiau055e3932014-08-18 13:49:10 +010015072 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015073 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015074 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015075 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015076 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015077 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015078 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015079 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015080 }
15081
Jesse Barnesf42bb702013-12-16 16:34:23 -080015082 intel_init_dpio(dev);
15083
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015084 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015085
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015086 /* Just disable it once at startup */
15087 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015088 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015089
15090 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015091 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015092
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015093 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015094 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015095 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015096
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015097 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015098 if (!crtc->active)
15099 continue;
15100
Jesse Barnes46f297f2014-03-07 08:57:48 -080015101 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015102 * Note that reserving the BIOS fb up front prevents us
15103 * from stuffing other stolen allocations like the ring
15104 * on top. This prevents some ugliness at boot time, and
15105 * can even allow for smooth boot transitions if the BIOS
15106 * fb is large enough for the active pipe configuration.
15107 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015108 if (dev_priv->display.get_initial_plane_config) {
15109 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015110 &crtc->plane_config);
15111 /*
15112 * If the fb is shared between multiple heads, we'll
15113 * just get the first one.
15114 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015115 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015116 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015117 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015118}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015119
Daniel Vetter7fad7982012-07-04 17:51:47 +020015120static void intel_enable_pipe_a(struct drm_device *dev)
15121{
15122 struct intel_connector *connector;
15123 struct drm_connector *crt = NULL;
15124 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015125 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015126
15127 /* We can't just switch on the pipe A, we need to set things up with a
15128 * proper mode and output configuration. As a gross hack, enable pipe A
15129 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015130 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015131 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15132 crt = &connector->base;
15133 break;
15134 }
15135 }
15136
15137 if (!crt)
15138 return;
15139
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015140 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015141 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015142}
15143
Daniel Vetterfa555832012-10-10 23:14:00 +020015144static bool
15145intel_check_plane_mapping(struct intel_crtc *crtc)
15146{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015147 struct drm_device *dev = crtc->base.dev;
15148 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015149 u32 reg, val;
15150
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015151 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015152 return true;
15153
15154 reg = DSPCNTR(!crtc->plane);
15155 val = I915_READ(reg);
15156
15157 if ((val & DISPLAY_PLANE_ENABLE) &&
15158 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15159 return false;
15160
15161 return true;
15162}
15163
Daniel Vetter24929352012-07-02 20:28:59 +020015164static void intel_sanitize_crtc(struct intel_crtc *crtc)
15165{
15166 struct drm_device *dev = crtc->base.dev;
15167 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015168 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015169 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015170 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015171
Daniel Vetter24929352012-07-02 20:28:59 +020015172 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015173 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015174 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15175
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015176 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015177 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015178 if (crtc->active) {
15179 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015180 drm_crtc_vblank_on(&crtc->base);
15181 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015182
Daniel Vetter24929352012-07-02 20:28:59 +020015183 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015184 * disable the crtc (and hence change the state) if it is wrong. Note
15185 * that gen4+ has a fixed plane -> pipe mapping. */
15186 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015187 bool plane;
15188
Daniel Vetter24929352012-07-02 20:28:59 +020015189 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15190 crtc->base.base.id);
15191
15192 /* Pipe has the wrong plane attached and the plane is active.
15193 * Temporarily change the plane mapping and disable everything
15194 * ... */
15195 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015196 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015197 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015198 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015199 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015200 }
Daniel Vetter24929352012-07-02 20:28:59 +020015201
Daniel Vetter7fad7982012-07-04 17:51:47 +020015202 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15203 crtc->pipe == PIPE_A && !crtc->active) {
15204 /* BIOS forgot to enable pipe A, this mostly happens after
15205 * resume. Force-enable the pipe to fix this, the update_dpms
15206 * call below we restore the pipe to the right state, but leave
15207 * the required bits on. */
15208 intel_enable_pipe_a(dev);
15209 }
15210
Daniel Vetter24929352012-07-02 20:28:59 +020015211 /* Adjust the state of the output pipe according to whether we
15212 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015213 enable = false;
15214 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15215 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015216
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015217 if (!enable)
15218 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015219
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015220 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015221
15222 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015223 * functions or because of calls to intel_crtc_disable_noatomic,
15224 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015225 * pipe A quirk. */
15226 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15227 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015228 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015229 crtc->active ? "enabled" : "disabled");
15230
Matt Roper83d65732015-02-25 13:12:16 -080015231 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015232 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015233 crtc->base.enabled = crtc->active;
15234
15235 /* Because we only establish the connector -> encoder ->
15236 * crtc links if something is active, this means the
15237 * crtc is now deactivated. Break the links. connector
15238 * -> encoder links are only establish when things are
15239 * actually up, hence no need to break them. */
15240 WARN_ON(crtc->active);
15241
15242 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15243 WARN_ON(encoder->connectors_active);
15244 encoder->base.crtc = NULL;
15245 }
15246 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015247
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015248 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015249 /*
15250 * We start out with underrun reporting disabled to avoid races.
15251 * For correct bookkeeping mark this on active crtcs.
15252 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015253 * Also on gmch platforms we dont have any hardware bits to
15254 * disable the underrun reporting. Which means we need to start
15255 * out with underrun reporting disabled also on inactive pipes,
15256 * since otherwise we'll complain about the garbage we read when
15257 * e.g. coming up after runtime pm.
15258 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015259 * No protection against concurrent access is required - at
15260 * worst a fifo underrun happens which also sets this to false.
15261 */
15262 crtc->cpu_fifo_underrun_disabled = true;
15263 crtc->pch_fifo_underrun_disabled = true;
15264 }
Daniel Vetter24929352012-07-02 20:28:59 +020015265}
15266
15267static void intel_sanitize_encoder(struct intel_encoder *encoder)
15268{
15269 struct intel_connector *connector;
15270 struct drm_device *dev = encoder->base.dev;
15271
15272 /* We need to check both for a crtc link (meaning that the
15273 * encoder is active and trying to read from a pipe) and the
15274 * pipe itself being active. */
15275 bool has_active_crtc = encoder->base.crtc &&
15276 to_intel_crtc(encoder->base.crtc)->active;
15277
15278 if (encoder->connectors_active && !has_active_crtc) {
15279 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15280 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015281 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015282
15283 /* Connector is active, but has no active pipe. This is
15284 * fallout from our resume register restoring. Disable
15285 * the encoder manually again. */
15286 if (encoder->base.crtc) {
15287 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15288 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015289 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015290 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015291 if (encoder->post_disable)
15292 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015293 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015294 encoder->base.crtc = NULL;
15295 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015296
15297 /* Inconsistent output/port/pipe state happens presumably due to
15298 * a bug in one of the get_hw_state functions. Or someplace else
15299 * in our code, like the register restore mess on resume. Clamp
15300 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015301 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015302 if (connector->encoder != encoder)
15303 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015304 connector->base.dpms = DRM_MODE_DPMS_OFF;
15305 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015306 }
15307 }
15308 /* Enabled encoders without active connectors will be fixed in
15309 * the crtc fixup. */
15310}
15311
Imre Deak04098752014-02-18 00:02:16 +020015312void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015313{
15314 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015315 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015316
Imre Deak04098752014-02-18 00:02:16 +020015317 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15318 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15319 i915_disable_vga(dev);
15320 }
15321}
15322
15323void i915_redisable_vga(struct drm_device *dev)
15324{
15325 struct drm_i915_private *dev_priv = dev->dev_private;
15326
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015327 /* This function can be called both from intel_modeset_setup_hw_state or
15328 * at a very early point in our resume sequence, where the power well
15329 * structures are not yet restored. Since this function is at a very
15330 * paranoid "someone might have enabled VGA while we were not looking"
15331 * level, just check if the power well is enabled instead of trying to
15332 * follow the "don't touch the power well if we don't need it" policy
15333 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015334 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015335 return;
15336
Imre Deak04098752014-02-18 00:02:16 +020015337 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015338}
15339
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015340static bool primary_get_hw_state(struct intel_crtc *crtc)
15341{
15342 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15343
15344 if (!crtc->active)
15345 return false;
15346
15347 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15348}
15349
Daniel Vetter30e984d2013-06-05 13:34:17 +020015350static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015351{
15352 struct drm_i915_private *dev_priv = dev->dev_private;
15353 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015354 struct intel_crtc *crtc;
15355 struct intel_encoder *encoder;
15356 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015357 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015358
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015359 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015360 struct drm_plane *primary = crtc->base.primary;
15361 struct intel_plane_state *plane_state;
15362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015363 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015364 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015365
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015366 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015367
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015368 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015369 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015370
Matt Roper83d65732015-02-25 13:12:16 -080015371 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015372 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015373 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015374 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015375
15376 plane_state = to_intel_plane_state(primary->state);
15377 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015378
15379 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15380 crtc->base.base.id,
15381 crtc->active ? "enabled" : "disabled");
15382 }
15383
Daniel Vetter53589012013-06-05 13:34:16 +020015384 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15385 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15386
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015387 pll->on = pll->get_hw_state(dev_priv, pll,
15388 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015389 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015390 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015391 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015392 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015393 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015394 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015395 }
Daniel Vetter53589012013-06-05 13:34:16 +020015396 }
Daniel Vetter53589012013-06-05 13:34:16 +020015397
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015398 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015399 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015400
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015401 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015402 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015403 }
15404
Damien Lespiaub2784e12014-08-05 11:29:37 +010015405 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015406 pipe = 0;
15407
15408 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015409 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15410 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015411 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015412 } else {
15413 encoder->base.crtc = NULL;
15414 }
15415
15416 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015417 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015418 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015419 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015420 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015421 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015422 }
15423
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015424 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015425 if (connector->get_hw_state(connector)) {
15426 connector->base.dpms = DRM_MODE_DPMS_ON;
15427 connector->encoder->connectors_active = true;
15428 connector->base.encoder = &connector->encoder->base;
15429 } else {
15430 connector->base.dpms = DRM_MODE_DPMS_OFF;
15431 connector->base.encoder = NULL;
15432 }
15433 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15434 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015435 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015436 connector->base.encoder ? "enabled" : "disabled");
15437 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015438}
15439
15440/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15441 * and i915 state tracking structures. */
15442void intel_modeset_setup_hw_state(struct drm_device *dev,
15443 bool force_restore)
15444{
15445 struct drm_i915_private *dev_priv = dev->dev_private;
15446 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015447 struct intel_crtc *crtc;
15448 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015449 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015450
15451 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015452
Jesse Barnesbabea612013-06-26 18:57:38 +030015453 /*
15454 * Now that we have the config, copy it to each CRTC struct
15455 * Note that this could go away if we move to using crtc_config
15456 * checking everywhere.
15457 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015458 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015459 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015460 intel_mode_from_pipe_config(&crtc->base.mode,
15461 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015462 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15463 crtc->base.base.id);
15464 drm_mode_debug_printmodeline(&crtc->base.mode);
15465 }
15466 }
15467
Daniel Vetter24929352012-07-02 20:28:59 +020015468 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015469 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015470 intel_sanitize_encoder(encoder);
15471 }
15472
Damien Lespiau055e3932014-08-18 13:49:10 +010015473 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015474 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15475 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015476 intel_dump_pipe_config(crtc, crtc->config,
15477 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015478 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015479
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015480 intel_modeset_update_connector_atomic_state(dev);
15481
Daniel Vetter35c95372013-07-17 06:55:04 +020015482 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15483 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15484
15485 if (!pll->on || pll->active)
15486 continue;
15487
15488 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15489
15490 pll->disable(dev_priv, pll);
15491 pll->on = false;
15492 }
15493
Pradeep Bhat30789992014-11-04 17:06:45 +000015494 if (IS_GEN9(dev))
15495 skl_wm_get_hw_state(dev);
15496 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015497 ilk_wm_get_hw_state(dev);
15498
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015499 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015500 i915_redisable_vga(dev);
15501
Daniel Vetterf30da182013-04-11 20:22:50 +020015502 /*
15503 * We need to use raw interfaces for restoring state to avoid
15504 * checking (bogus) intermediate states.
15505 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015506 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015507 struct drm_crtc *crtc =
15508 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015509
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015510 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015511 }
15512 } else {
15513 intel_modeset_update_staged_output_state(dev);
15514 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015515
15516 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015517}
15518
15519void intel_modeset_gem_init(struct drm_device *dev)
15520{
Jesse Barnes92122782014-10-09 12:57:42 -070015521 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015522 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015523 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015524 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015525
Imre Deakae484342014-03-31 15:10:44 +030015526 mutex_lock(&dev->struct_mutex);
15527 intel_init_gt_powersave(dev);
15528 mutex_unlock(&dev->struct_mutex);
15529
Jesse Barnes92122782014-10-09 12:57:42 -070015530 /*
15531 * There may be no VBT; and if the BIOS enabled SSC we can
15532 * just keep using it to avoid unnecessary flicker. Whereas if the
15533 * BIOS isn't using it, don't assume it will work even if the VBT
15534 * indicates as much.
15535 */
15536 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15537 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15538 DREF_SSC1_ENABLE);
15539
Chris Wilson1833b132012-05-09 11:56:28 +010015540 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015541
15542 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015543
15544 /*
15545 * Make sure any fbs we allocated at startup are properly
15546 * pinned & fenced. When we do the allocation it's too early
15547 * for this.
15548 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015549 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015550 obj = intel_fb_obj(c->primary->fb);
15551 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015552 continue;
15553
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015554 mutex_lock(&dev->struct_mutex);
15555 ret = intel_pin_and_fence_fb_obj(c->primary,
15556 c->primary->fb,
15557 c->primary->state,
15558 NULL);
15559 mutex_unlock(&dev->struct_mutex);
15560 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015561 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15562 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015563 drm_framebuffer_unreference(c->primary->fb);
15564 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015565 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015566 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015567 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015568 }
15569 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015570
15571 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015572}
15573
Imre Deak4932e2c2014-02-11 17:12:48 +020015574void intel_connector_unregister(struct intel_connector *intel_connector)
15575{
15576 struct drm_connector *connector = &intel_connector->base;
15577
15578 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015579 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015580}
15581
Jesse Barnes79e53942008-11-07 14:24:08 -080015582void intel_modeset_cleanup(struct drm_device *dev)
15583{
Jesse Barnes652c3932009-08-17 13:31:43 -070015584 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015585 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015586
Imre Deak2eb52522014-11-19 15:30:05 +020015587 intel_disable_gt_powersave(dev);
15588
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015589 intel_backlight_unregister(dev);
15590
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015591 /*
15592 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015593 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015594 * experience fancy races otherwise.
15595 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015596 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015597
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015598 /*
15599 * Due to the hpd irq storm handling the hotplug work can re-arm the
15600 * poll handlers. Hence disable polling after hpd handling is shut down.
15601 */
Keith Packardf87ea762010-10-03 19:36:26 -070015602 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015603
Jesse Barnes652c3932009-08-17 13:31:43 -070015604 mutex_lock(&dev->struct_mutex);
15605
Jesse Barnes723bfd72010-10-07 16:01:13 -070015606 intel_unregister_dsm_handler();
15607
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015608 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015609
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015610 mutex_unlock(&dev->struct_mutex);
15611
Chris Wilson1630fe72011-07-08 12:22:42 +010015612 /* flush any delayed tasks or pending work */
15613 flush_scheduled_work();
15614
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015615 /* destroy the backlight and sysfs files before encoders/connectors */
15616 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015617 struct intel_connector *intel_connector;
15618
15619 intel_connector = to_intel_connector(connector);
15620 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015621 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015622
Jesse Barnes79e53942008-11-07 14:24:08 -080015623 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015624
15625 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015626
15627 mutex_lock(&dev->struct_mutex);
15628 intel_cleanup_gt_powersave(dev);
15629 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015630}
15631
Dave Airlie28d52042009-09-21 14:33:58 +100015632/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015633 * Return which encoder is currently attached for connector.
15634 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015635struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015636{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015637 return &intel_attached_encoder(connector)->base;
15638}
Jesse Barnes79e53942008-11-07 14:24:08 -080015639
Chris Wilsondf0e9242010-09-09 16:20:55 +010015640void intel_connector_attach_encoder(struct intel_connector *connector,
15641 struct intel_encoder *encoder)
15642{
15643 connector->encoder = encoder;
15644 drm_mode_connector_attach_encoder(&connector->base,
15645 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015646}
Dave Airlie28d52042009-09-21 14:33:58 +100015647
15648/*
15649 * set vga decode state - true == enable VGA decode
15650 */
15651int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15652{
15653 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015654 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015655 u16 gmch_ctrl;
15656
Chris Wilson75fa0412014-02-07 18:37:02 -020015657 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15658 DRM_ERROR("failed to read control word\n");
15659 return -EIO;
15660 }
15661
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015662 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15663 return 0;
15664
Dave Airlie28d52042009-09-21 14:33:58 +100015665 if (state)
15666 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15667 else
15668 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015669
15670 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15671 DRM_ERROR("failed to write control word\n");
15672 return -EIO;
15673 }
15674
Dave Airlie28d52042009-09-21 14:33:58 +100015675 return 0;
15676}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015677
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015678struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015679
15680 u32 power_well_driver;
15681
Chris Wilson63b66e52013-08-08 15:12:06 +020015682 int num_transcoders;
15683
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015684 struct intel_cursor_error_state {
15685 u32 control;
15686 u32 position;
15687 u32 base;
15688 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015689 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015690
15691 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015692 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015693 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015694 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015695 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015696
15697 struct intel_plane_error_state {
15698 u32 control;
15699 u32 stride;
15700 u32 size;
15701 u32 pos;
15702 u32 addr;
15703 u32 surface;
15704 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015705 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015706
15707 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015708 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015709 enum transcoder cpu_transcoder;
15710
15711 u32 conf;
15712
15713 u32 htotal;
15714 u32 hblank;
15715 u32 hsync;
15716 u32 vtotal;
15717 u32 vblank;
15718 u32 vsync;
15719 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015720};
15721
15722struct intel_display_error_state *
15723intel_display_capture_error_state(struct drm_device *dev)
15724{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015725 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015726 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015727 int transcoders[] = {
15728 TRANSCODER_A,
15729 TRANSCODER_B,
15730 TRANSCODER_C,
15731 TRANSCODER_EDP,
15732 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015733 int i;
15734
Chris Wilson63b66e52013-08-08 15:12:06 +020015735 if (INTEL_INFO(dev)->num_pipes == 0)
15736 return NULL;
15737
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015738 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015739 if (error == NULL)
15740 return NULL;
15741
Imre Deak190be112013-11-25 17:15:31 +020015742 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015743 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15744
Damien Lespiau055e3932014-08-18 13:49:10 +010015745 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015746 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015747 __intel_display_power_is_enabled(dev_priv,
15748 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015749 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015750 continue;
15751
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015752 error->cursor[i].control = I915_READ(CURCNTR(i));
15753 error->cursor[i].position = I915_READ(CURPOS(i));
15754 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755
15756 error->plane[i].control = I915_READ(DSPCNTR(i));
15757 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015758 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015759 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015760 error->plane[i].pos = I915_READ(DSPPOS(i));
15761 }
Paulo Zanonica291362013-03-06 20:03:14 -030015762 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15763 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764 if (INTEL_INFO(dev)->gen >= 4) {
15765 error->plane[i].surface = I915_READ(DSPSURF(i));
15766 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15767 }
15768
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015769 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015770
Sonika Jindal3abfce72014-07-21 15:23:43 +053015771 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015772 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015773 }
15774
15775 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15776 if (HAS_DDI(dev_priv->dev))
15777 error->num_transcoders++; /* Account for eDP. */
15778
15779 for (i = 0; i < error->num_transcoders; i++) {
15780 enum transcoder cpu_transcoder = transcoders[i];
15781
Imre Deakddf9c532013-11-27 22:02:02 +020015782 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015783 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015784 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015785 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015786 continue;
15787
Chris Wilson63b66e52013-08-08 15:12:06 +020015788 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15789
15790 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15791 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15792 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15793 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15794 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15795 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15796 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015797 }
15798
15799 return error;
15800}
15801
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015802#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15803
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015804void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015805intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015806 struct drm_device *dev,
15807 struct intel_display_error_state *error)
15808{
Damien Lespiau055e3932014-08-18 13:49:10 +010015809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015810 int i;
15811
Chris Wilson63b66e52013-08-08 15:12:06 +020015812 if (!error)
15813 return;
15814
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015815 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015816 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015817 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015818 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015819 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015820 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015821 err_printf(m, " Power: %s\n",
15822 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015823 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015824 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015825
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015826 err_printf(m, "Plane [%d]:\n", i);
15827 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15828 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015829 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015830 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15831 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015832 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015833 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015834 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15837 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015838 }
15839
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015840 err_printf(m, "Cursor [%d]:\n", i);
15841 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15842 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15843 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015844 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015845
15846 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015847 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015848 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015849 err_printf(m, " Power: %s\n",
15850 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015851 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15852 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15853 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15854 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15855 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15856 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15857 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15858 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015859}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015860
15861void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15862{
15863 struct intel_crtc *crtc;
15864
15865 for_each_intel_crtc(dev, crtc) {
15866 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015867
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015868 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015869
15870 work = crtc->unpin_work;
15871
15872 if (work && work->event &&
15873 work->event->base.file_priv == file) {
15874 kfree(work->event);
15875 work->event = NULL;
15876 }
15877
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015878 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015879 }
15880}