blob: 840f50bdf55b8ac37bedbee18029afa09ae3be66 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
James Molloyb9505852011-09-07 17:24:38 +000013#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000014#include "MCTargetDesc/ARMAddressingModes.h"
Kevin Enderby9e5887b2011-10-04 22:44:48 +000015#include "MCTargetDesc/ARMMCExpr.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Benjamin Kramereea66f62011-11-11 12:39:41 +000019#include "llvm/MC/MCInstrDesc.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000022#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/MemoryObject.h"
25#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000027#include "llvm/Support/raw_ostream.h"
28
James Molloyc047dca2011-09-01 18:02:14 +000029using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000030
Owen Andersona6804442011-09-01 23:23:50 +000031typedef MCDisassembler::DecodeStatus DecodeStatus;
32
Owen Andersona1c11002011-09-01 23:35:51 +000033namespace {
34/// ARMDisassembler - ARM disassembler for all ARM platforms.
35class ARMDisassembler : public MCDisassembler {
36public:
37 /// Constructor - Initializes the disassembler.
38 ///
James Molloyb9505852011-09-07 17:24:38 +000039 ARMDisassembler(const MCSubtargetInfo &STI) :
40 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000041 }
42
43 ~ARMDisassembler() {
44 }
45
46 /// getInstruction - See MCDisassembler.
47 DecodeStatus getInstruction(MCInst &instr,
48 uint64_t &size,
49 const MemoryObject &region,
50 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000051 raw_ostream &vStream,
52 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000053
54 /// getEDInfo - See MCDisassembler.
55 EDInstInfo *getEDInfo() const;
56private:
57};
58
59/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
60class ThumbDisassembler : public MCDisassembler {
61public:
62 /// Constructor - Initializes the disassembler.
63 ///
James Molloyb9505852011-09-07 17:24:38 +000064 ThumbDisassembler(const MCSubtargetInfo &STI) :
65 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000066 }
67
68 ~ThumbDisassembler() {
69 }
70
71 /// getInstruction - See MCDisassembler.
72 DecodeStatus getInstruction(MCInst &instr,
73 uint64_t &size,
74 const MemoryObject &region,
75 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000076 raw_ostream &vStream,
77 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000078
79 /// getEDInfo - See MCDisassembler.
80 EDInstInfo *getEDInfo() const;
81private:
82 mutable std::vector<unsigned> ITBlock;
Owen Andersond2fc31b2011-09-08 22:42:49 +000083 DecodeStatus AddThumbPredicate(MCInst&) const;
Owen Andersona1c11002011-09-01 23:35:51 +000084 void UpdateThumbVFPPredicate(MCInst&) const;
85};
86}
87
Owen Andersona6804442011-09-01 23:23:50 +000088static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000089 switch (In) {
90 case MCDisassembler::Success:
91 // Out stays the same.
92 return true;
93 case MCDisassembler::SoftFail:
94 Out = In;
95 return true;
96 case MCDisassembler::Fail:
97 Out = In;
98 return false;
99 }
100 return false;
101}
Owen Anderson83e3f672011-08-17 17:44:15 +0000102
James Molloya5d58562011-09-07 19:42:28 +0000103
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104// Forward declare these because the autogenerated code will reference them.
105// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000106static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000109 unsigned RegNo, uint64_t Address,
110 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000111static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000112 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000113static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000115static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000116 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000117static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000118 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000119static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000120 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000121static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000122 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000123static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000124 unsigned RegNo,
125 uint64_t Address,
126 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000129
Owen Andersona6804442011-09-01 23:23:50 +0000130static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000132static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000134static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000136static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000138static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000142
Owen Andersona6804442011-09-01 23:23:50 +0000143static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000145static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000147static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000148 unsigned Insn,
149 uint64_t Address,
150 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000151static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000153static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000154 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000155static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000156 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000157static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 uint64_t Address, const void *Decoder);
159
Owen Andersona6804442011-09-01 23:23:50 +0000160static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000161 unsigned Insn,
162 uint64_t Adddress,
163 const void *Decoder);
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000164static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
165 uint64_t Address, const void *Decoder);
166static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
167 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000168static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000169 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000170static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000171 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000172static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000173 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000174static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000176static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000178static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000180static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000182static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000184static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000186static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000188static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000190static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000192static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000194static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000196static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000198static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000200static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000202static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000204static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000206static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000208static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000210static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000212static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000214static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000216static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000217 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000218static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000219 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000220static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000221 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000222static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000223 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000224static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000225 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000226static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000227 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000228static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000229 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000230static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000231 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000232static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000233 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000234static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000235 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000236static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000237 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000238static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000239 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000240static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000241 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000242static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000243 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000244static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000245 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000246static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000247 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000248static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000249 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000250static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000251 uint64_t Address, const void *Decoder);
Owen Andersoncb9fed62011-10-28 18:02:13 +0000252static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
253 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000254
Owen Andersona6804442011-09-01 23:23:50 +0000255static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000256 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000257static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000259static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000260 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000261static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000262 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000263static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000264 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000265static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000266 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000267static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000269static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000271static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000272 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000273static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000274 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000275static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000276 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000277static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 uint64_t Address, const void *Decoder);
Jim Grosbachb6aed502011-09-09 18:37:27 +0000279static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
280 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000281static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000282 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000283static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000284 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000285static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000286 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000287static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000288 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000289static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000290 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000291static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000292 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000293static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 uint64_t Address, const void *Decoder);
Jim Grosbach7f739be2011-09-19 22:21:13 +0000295static DecodeStatus DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Val,
296 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000297static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000299static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000301static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000303static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000305static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000306 uint64_t Address, const void *Decoder);
Jim Grosbacha77295d2011-09-08 22:07:06 +0000307static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
308 uint64_t Address, const void *Decoder);
309static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
310 uint64_t Address, const void *Decoder);
Owen Anderson08fef882011-09-09 22:24:36 +0000311static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, unsigned Val,
312 uint64_t Address, const void *Decoder);
Owen Andersona3157b42011-09-12 18:56:30 +0000313static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Val,
314 uint64_t Address, const void *Decoder);
Owen Anderson0afa0092011-09-26 21:06:22 +0000315static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, unsigned Val,
316 uint64_t Address, const void *Decoder);
317
Owen Andersona3157b42011-09-12 18:56:30 +0000318
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319
320#include "ARMGenDisassemblerTables.inc"
321#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000322#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000323
James Molloyb9505852011-09-07 17:24:38 +0000324static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
325 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000326}
327
James Molloyb9505852011-09-07 17:24:38 +0000328static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
329 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000330}
331
Sean Callanan9899f702010-04-13 21:21:57 +0000332EDInstInfo *ARMDisassembler::getEDInfo() const {
333 return instInfoARM;
334}
335
336EDInstInfo *ThumbDisassembler::getEDInfo() const {
337 return instInfoARM;
338}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000339
Owen Andersona6804442011-09-01 23:23:50 +0000340DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000341 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000342 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000343 raw_ostream &os,
344 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000345 CommentStream = &cs;
346
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 uint8_t bytes[4];
348
James Molloya5d58562011-09-07 19:42:28 +0000349 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
350 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
351
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000352 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000353 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
354 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000355 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000356 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357
358 // Encoded as a small-endian 32-bit word in the stream.
359 uint32_t insn = (bytes[3] << 24) |
360 (bytes[2] << 16) |
361 (bytes[1] << 8) |
362 (bytes[0] << 0);
363
364 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000365 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000366 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000368 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 }
370
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000371 // VFP and NEON instructions, similarly, are shared between ARM
372 // and Thumb modes.
373 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000374 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000375 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000377 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 }
379
380 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000381 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000382 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000383 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 // Add a fake predicate operand, because we share these instruction
385 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000386 if (!DecodePredicateOperand(MI, 0xE, Address, this))
387 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000388 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000389 }
390
391 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000392 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000393 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000395 // Add a fake predicate operand, because we share these instruction
396 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000397 if (!DecodePredicateOperand(MI, 0xE, Address, this))
398 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000399 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000400 }
401
402 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000403 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000404 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000405 Size = 4;
406 // Add a fake predicate operand, because we share these instruction
407 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000408 if (!DecodePredicateOperand(MI, 0xE, Address, this))
409 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000410 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000411 }
412
413 MI.clear();
414
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000415 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000416 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000417}
418
419namespace llvm {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000420extern const MCInstrDesc ARMInsts[];
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000421}
422
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000423/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
424/// immediate Value in the MCInst. The immediate Value has had any PC
425/// adjustment made by the caller. If the instruction is a branch instruction
426/// then isBranch is true, else false. If the getOpInfo() function was set as
427/// part of the setupForSymbolicDisassembly() call then that function is called
428/// to get any symbolic information at the Address for this instruction. If
429/// that returns non-zero then the symbolic information it returns is used to
430/// create an MCExpr and that is added as an operand to the MCInst. If
431/// getOpInfo() returns zero and isBranch is true then a symbol look up for
432/// Value is done and if a symbol is found an MCExpr is created with that, else
433/// an MCExpr with Value is created. This function returns true if it adds an
434/// operand to the MCInst and false otherwise.
435static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
436 bool isBranch, uint64_t InstSize,
437 MCInst &MI, const void *Decoder) {
438 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
439 LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
440 if (!getOpInfo)
441 return false;
442
443 struct LLVMOpInfo1 SymbolicOp;
444 SymbolicOp.Value = Value;
445 void *DisInfo = Dis->getDisInfoBlock();
446 if (!getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
447 if (isBranch) {
448 LLVMSymbolLookupCallback SymbolLookUp =
449 Dis->getLLVMSymbolLookupCallback();
450 if (SymbolLookUp) {
451 uint64_t ReferenceType;
452 ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
453 const char *ReferenceName;
454 const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
455 &ReferenceName);
456 if (Name) {
457 SymbolicOp.AddSymbol.Name = Name;
458 SymbolicOp.AddSymbol.Present = true;
459 SymbolicOp.Value = 0;
460 }
461 else {
462 SymbolicOp.Value = Value;
463 }
464 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
465 (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
466 }
467 else {
468 return false;
469 }
470 }
471 else {
472 return false;
473 }
474 }
475
476 MCContext *Ctx = Dis->getMCContext();
477 const MCExpr *Add = NULL;
478 if (SymbolicOp.AddSymbol.Present) {
479 if (SymbolicOp.AddSymbol.Name) {
480 StringRef Name(SymbolicOp.AddSymbol.Name);
481 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
482 Add = MCSymbolRefExpr::Create(Sym, *Ctx);
483 } else {
484 Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
485 }
486 }
487
488 const MCExpr *Sub = NULL;
489 if (SymbolicOp.SubtractSymbol.Present) {
490 if (SymbolicOp.SubtractSymbol.Name) {
491 StringRef Name(SymbolicOp.SubtractSymbol.Name);
492 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
493 Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
494 } else {
495 Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
496 }
497 }
498
499 const MCExpr *Off = NULL;
500 if (SymbolicOp.Value != 0)
501 Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
502
503 const MCExpr *Expr;
504 if (Sub) {
505 const MCExpr *LHS;
506 if (Add)
507 LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
508 else
509 LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
510 if (Off != 0)
511 Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
512 else
513 Expr = LHS;
514 } else if (Add) {
515 if (Off != 0)
516 Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
517 else
518 Expr = Add;
519 } else {
520 if (Off != 0)
521 Expr = Off;
522 else
523 Expr = MCConstantExpr::Create(0, *Ctx);
524 }
525
526 if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
527 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
528 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
529 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
530 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
531 MI.addOperand(MCOperand::CreateExpr(Expr));
Jim Grosbach01817c32011-10-20 17:28:20 +0000532 else
Richard Trieu8223e452011-10-14 20:50:26 +0000533 assert(0 && "bad SymbolicOp.VariantKind");
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000534
535 return true;
536}
537
538/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
539/// referenced by a load instruction with the base register that is the Pc.
540/// These can often be values in a literal pool near the Address of the
541/// instruction. The Address of the instruction and its immediate Value are
542/// used as a possible literal pool entry. The SymbolLookUp call back will
543/// return the name of a symbol referenced by the the literal pool's entry if
544/// the referenced address is that of a symbol. Or it will return a pointer to
545/// a literal 'C' string if the referenced address of the literal pool's entry
546/// is an address into a section with 'C' string literals.
547static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
548 const void *Decoder) {
549 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
550 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
551 if (SymbolLookUp) {
552 void *DisInfo = Dis->getDisInfoBlock();
553 uint64_t ReferenceType;
554 ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
555 const char *ReferenceName;
556 (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
557 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
558 ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
559 (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
560 }
561}
562
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563// Thumb1 instructions don't have explicit S bits. Rather, they
564// implicitly set CPSR. Since it's not represented in the encoding, the
565// auto-generated decoder won't inject the CPSR operand. We need to fix
566// that as a post-pass.
567static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
568 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000569 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000570 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000571 for (unsigned i = 0; i < NumOps; ++i, ++I) {
572 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000573 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000574 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000575 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
576 return;
577 }
578 }
579
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000580 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581}
582
583// Most Thumb instructions don't have explicit predicates in the
584// encoding, but rather get their predicates from IT context. We need
585// to fix up the predicate operands using this context information as a
586// post-pass.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000587MCDisassembler::DecodeStatus
588ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000589 MCDisassembler::DecodeStatus S = Success;
590
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000591 // A few instructions actually have predicates encoded in them. Don't
592 // try to overwrite it if we're seeing one of those.
593 switch (MI.getOpcode()) {
594 case ARM::tBcc:
595 case ARM::t2Bcc:
Owen Andersond2fc31b2011-09-08 22:42:49 +0000596 case ARM::tCBZ:
597 case ARM::tCBNZ:
Owen Anderson9f666b52011-09-19 23:47:10 +0000598 case ARM::tCPS:
599 case ARM::t2CPS3p:
600 case ARM::t2CPS2p:
601 case ARM::t2CPS1p:
Owen Andersond9346fb2011-09-19 23:57:20 +0000602 case ARM::tMOVSr:
Owen Andersonc18e9402011-10-13 17:58:39 +0000603 case ARM::tSETEND:
Owen Anderson441462f2011-09-08 22:48:37 +0000604 // Some instructions (mostly conditional branches) are not
605 // allowed in IT blocks.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000606 if (!ITBlock.empty())
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000607 S = SoftFail;
608 else
609 return Success;
610 break;
611 case ARM::tB:
612 case ARM::t2B:
Owen Anderson04c78772011-09-19 22:34:23 +0000613 case ARM::t2TBB:
614 case ARM::t2TBH:
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000615 // Some instructions (mostly unconditional branches) can
616 // only appears at the end of, or outside of, an IT.
617 if (ITBlock.size() > 1)
618 S = SoftFail;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000619 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 default:
621 break;
622 }
623
624 // If we're in an IT block, base the predicate on that. Otherwise,
625 // assume a predicate of AL.
626 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000627 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000629 if (CC == 0xF)
630 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631 ITBlock.pop_back();
632 } else
633 CC = ARMCC::AL;
634
635 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000636 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000638 for (unsigned i = 0; i < NumOps; ++i, ++I) {
639 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 if (OpInfo[i].isPredicate()) {
641 I = MI.insert(I, MCOperand::CreateImm(CC));
642 ++I;
643 if (CC == ARMCC::AL)
644 MI.insert(I, MCOperand::CreateReg(0));
645 else
646 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000647 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000648 }
649 }
650
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000651 I = MI.insert(I, MCOperand::CreateImm(CC));
652 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000653 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000654 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000655 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000656 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000657
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000658 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659}
660
661// Thumb VFP instructions are a special case. Because we share their
662// encodings between ARM and Thumb modes, and they are predicable in ARM
663// mode, the auto-generated decoder will give them an (incorrect)
664// predicate operand. We need to rewrite these operands based on the IT
665// context as a post-pass.
666void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
667 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000668 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000669 CC = ITBlock.back();
670 ITBlock.pop_back();
671 } else
672 CC = ARMCC::AL;
673
674 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
675 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000676 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
677 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000678 if (OpInfo[i].isPredicate() ) {
679 I->setImm(CC);
680 ++I;
681 if (CC == ARMCC::AL)
682 I->setReg(0);
683 else
684 I->setReg(ARM::CPSR);
685 return;
686 }
687 }
688}
689
Owen Andersona6804442011-09-01 23:23:50 +0000690DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000691 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000692 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000693 raw_ostream &os,
694 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000695 CommentStream = &cs;
696
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000697 uint8_t bytes[4];
698
James Molloya5d58562011-09-07 19:42:28 +0000699 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
700 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
701
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000702 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000703 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
704 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000705 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000706 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000707
708 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000709 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000710 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000712 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000713 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000714 }
715
716 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000717 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000718 if (result) {
719 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000720 bool InITBlock = !ITBlock.empty();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000721 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000722 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000723 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 }
725
726 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000727 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000728 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000729 Size = 2;
Owen Anderson7011eee2011-10-06 23:33:11 +0000730
731 // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
732 // the Thumb predicate.
733 if (MI.getOpcode() == ARM::t2IT && !ITBlock.empty())
734 result = MCDisassembler::SoftFail;
735
Owen Andersond2fc31b2011-09-08 22:42:49 +0000736 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737
738 // If we find an IT instruction, we need to parse its condition
739 // code and mask operands so that we can apply them correctly
740 // to the subsequent instructions.
741 if (MI.getOpcode() == ARM::t2IT) {
Owen Anderson34626ac2011-09-14 21:06:21 +0000742
Owen Andersoneaca9282011-08-30 22:58:27 +0000743 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000744 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000745 unsigned Mask = MI.getOperand(1).getImm();
746 unsigned CondBit0 = Mask >> 4 & 1;
747 unsigned NumTZ = CountTrailingZeros_32(Mask);
748 assert(NumTZ <= 3 && "Invalid IT mask!");
749 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
750 bool T = ((Mask >> Pos) & 1) == CondBit0;
751 if (T)
752 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000754 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000756
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000757 ITBlock.push_back(firstcond);
758 }
759
Owen Anderson83e3f672011-08-17 17:44:15 +0000760 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000761 }
762
763 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000764 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
765 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000766 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000767 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000768
769 uint32_t insn32 = (bytes[3] << 8) |
770 (bytes[2] << 0) |
771 (bytes[1] << 24) |
772 (bytes[0] << 16);
773 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000774 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000775 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 Size = 4;
777 bool InITBlock = ITBlock.size();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000778 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000780 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000781 }
782
783 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000784 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000785 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000787 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000788 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 }
790
791 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000792 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000793 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000794 Size = 4;
795 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000796 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000797 }
798
799 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000800 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000801 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000802 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000803 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000804 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000805 }
806
807 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
808 MI.clear();
809 uint32_t NEONLdStInsn = insn32;
810 NEONLdStInsn &= 0xF0FFFFFF;
811 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000812 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000813 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000814 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000815 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000816 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000817 }
818 }
819
Owen Anderson8533eba2011-08-10 19:01:10 +0000820 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000821 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000822 uint32_t NEONDataInsn = insn32;
823 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
824 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
825 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000826 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000827 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000828 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000829 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000830 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000831 }
832 }
833
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000834 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000835 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836}
837
838
839extern "C" void LLVMInitializeARMDisassembler() {
840 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
841 createARMDisassembler);
842 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
843 createThumbDisassembler);
844}
845
846static const unsigned GPRDecoderTable[] = {
847 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
848 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
849 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
850 ARM::R12, ARM::SP, ARM::LR, ARM::PC
851};
852
Owen Andersona6804442011-09-01 23:23:50 +0000853static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 uint64_t Address, const void *Decoder) {
855 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000856 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857
858 unsigned Register = GPRDecoderTable[RegNo];
859 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000860 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000861}
862
Owen Andersona6804442011-09-01 23:23:50 +0000863static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000864DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
865 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000866 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000867 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
868}
869
Owen Andersona6804442011-09-01 23:23:50 +0000870static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000871 uint64_t Address, const void *Decoder) {
872 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000873 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000874 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
875}
876
Owen Andersona6804442011-09-01 23:23:50 +0000877static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000878 uint64_t Address, const void *Decoder) {
879 unsigned Register = 0;
880 switch (RegNo) {
881 case 0:
882 Register = ARM::R0;
883 break;
884 case 1:
885 Register = ARM::R1;
886 break;
887 case 2:
888 Register = ARM::R2;
889 break;
890 case 3:
891 Register = ARM::R3;
892 break;
893 case 9:
894 Register = ARM::R9;
895 break;
896 case 12:
897 Register = ARM::R12;
898 break;
899 default:
James Molloyc047dca2011-09-01 18:02:14 +0000900 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000901 }
902
903 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000904 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000905}
906
Owen Andersona6804442011-09-01 23:23:50 +0000907static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000909 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000910 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
911}
912
Jim Grosbachc4057822011-08-17 21:58:18 +0000913static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000914 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
915 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
916 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
917 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
918 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
919 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
920 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
921 ARM::S28, ARM::S29, ARM::S30, ARM::S31
922};
923
Owen Andersona6804442011-09-01 23:23:50 +0000924static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000925 uint64_t Address, const void *Decoder) {
926 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000927 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000928
929 unsigned Register = SPRDecoderTable[RegNo];
930 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000931 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000932}
933
Jim Grosbachc4057822011-08-17 21:58:18 +0000934static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000935 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
936 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
937 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
938 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
939 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
940 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
941 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
942 ARM::D28, ARM::D29, ARM::D30, ARM::D31
943};
944
Owen Andersona6804442011-09-01 23:23:50 +0000945static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000946 uint64_t Address, const void *Decoder) {
947 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000948 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000949
950 unsigned Register = DPRDecoderTable[RegNo];
951 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000952 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000953}
954
Owen Andersona6804442011-09-01 23:23:50 +0000955static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000956 uint64_t Address, const void *Decoder) {
957 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000958 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000959 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
960}
961
Owen Andersona6804442011-09-01 23:23:50 +0000962static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000963DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
964 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000965 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000966 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000967 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
968}
969
Jim Grosbachc4057822011-08-17 21:58:18 +0000970static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000971 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
972 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
973 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
974 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
975};
976
977
Owen Andersona6804442011-09-01 23:23:50 +0000978static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000979 uint64_t Address, const void *Decoder) {
980 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000981 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000982 RegNo >>= 1;
983
984 unsigned Register = QPRDecoderTable[RegNo];
985 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000986 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000987}
988
Owen Andersona6804442011-09-01 23:23:50 +0000989static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000990 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000991 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000992 // AL predicate is not allowed on Thumb1 branches.
993 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000994 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000995 Inst.addOperand(MCOperand::CreateImm(Val));
996 if (Val == ARMCC::AL) {
997 Inst.addOperand(MCOperand::CreateReg(0));
998 } else
999 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +00001000 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001}
1002
Owen Andersona6804442011-09-01 23:23:50 +00001003static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001004 uint64_t Address, const void *Decoder) {
1005 if (Val)
1006 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1007 else
1008 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +00001009 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001010}
1011
Owen Andersona6804442011-09-01 23:23:50 +00001012static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013 uint64_t Address, const void *Decoder) {
1014 uint32_t imm = Val & 0xFF;
1015 uint32_t rot = (Val & 0xF00) >> 7;
Eli Friedmanecb830e2011-10-13 23:36:06 +00001016 uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001017 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +00001018 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001019}
1020
Owen Andersona6804442011-09-01 23:23:50 +00001021static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001022 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001023 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001024
1025 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1026 unsigned type = fieldFromInstruction32(Val, 5, 2);
1027 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1028
1029 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +00001030 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1031 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001032
1033 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1034 switch (type) {
1035 case 0:
1036 Shift = ARM_AM::lsl;
1037 break;
1038 case 1:
1039 Shift = ARM_AM::lsr;
1040 break;
1041 case 2:
1042 Shift = ARM_AM::asr;
1043 break;
1044 case 3:
1045 Shift = ARM_AM::ror;
1046 break;
1047 }
1048
1049 if (Shift == ARM_AM::ror && imm == 0)
1050 Shift = ARM_AM::rrx;
1051
1052 unsigned Op = Shift | (imm << 3);
1053 Inst.addOperand(MCOperand::CreateImm(Op));
1054
Owen Anderson83e3f672011-08-17 17:44:15 +00001055 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001056}
1057
Owen Andersona6804442011-09-01 23:23:50 +00001058static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001059 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001060 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061
1062 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1063 unsigned type = fieldFromInstruction32(Val, 5, 2);
1064 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
1065
1066 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +00001067 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1068 return MCDisassembler::Fail;
1069 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1070 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071
1072 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1073 switch (type) {
1074 case 0:
1075 Shift = ARM_AM::lsl;
1076 break;
1077 case 1:
1078 Shift = ARM_AM::lsr;
1079 break;
1080 case 2:
1081 Shift = ARM_AM::asr;
1082 break;
1083 case 3:
1084 Shift = ARM_AM::ror;
1085 break;
1086 }
1087
1088 Inst.addOperand(MCOperand::CreateImm(Shift));
1089
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091}
1092
Owen Andersona6804442011-09-01 23:23:50 +00001093static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001094 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001095 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001096
Owen Anderson921d01a2011-09-09 23:13:33 +00001097 bool writebackLoad = false;
1098 unsigned writebackReg = 0;
1099 switch (Inst.getOpcode()) {
1100 default:
1101 break;
1102 case ARM::LDMIA_UPD:
1103 case ARM::LDMDB_UPD:
1104 case ARM::LDMIB_UPD:
1105 case ARM::LDMDA_UPD:
1106 case ARM::t2LDMIA_UPD:
1107 case ARM::t2LDMDB_UPD:
1108 writebackLoad = true;
1109 writebackReg = Inst.getOperand(0).getReg();
1110 break;
1111 }
1112
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001113 // Empty register lists are not allowed.
Owen Anderson244006d2011-11-02 17:46:18 +00001114 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001115 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001116 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +00001117 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1118 return MCDisassembler::Fail;
Owen Anderson921d01a2011-09-09 23:13:33 +00001119 // Writeback not allowed if Rn is in the target list.
1120 if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
1121 Check(S, MCDisassembler::SoftFail);
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001122 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 }
1124
Owen Anderson83e3f672011-08-17 17:44:15 +00001125 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126}
1127
Owen Andersona6804442011-09-01 23:23:50 +00001128static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001129 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001130 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001131
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1133 unsigned regs = Val & 0xFF;
1134
Owen Andersona6804442011-09-01 23:23:50 +00001135 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1136 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001137 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001138 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1139 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001140 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001141
Owen Anderson83e3f672011-08-17 17:44:15 +00001142 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001143}
1144
Owen Andersona6804442011-09-01 23:23:50 +00001145static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001146 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001147 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001148
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001149 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1150 unsigned regs = (Val & 0xFF) / 2;
1151
Owen Andersona6804442011-09-01 23:23:50 +00001152 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1153 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001154 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001155 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1156 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001157 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001158
Owen Anderson83e3f672011-08-17 17:44:15 +00001159 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001160}
1161
Owen Andersona6804442011-09-01 23:23:50 +00001162static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001163 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +00001164 // This operand encodes a mask of contiguous zeros between a specified MSB
1165 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
1166 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +00001167 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +00001168 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001169 unsigned msb = fieldFromInstruction32(Val, 5, 5);
1170 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
Owen Anderson89db0f62011-09-16 22:29:48 +00001171
Owen Andersoncb775512011-09-16 23:30:01 +00001172 DecodeStatus S = MCDisassembler::Success;
1173 if (lsb > msb) Check(S, MCDisassembler::SoftFail);
1174
Owen Anderson8b227782011-09-16 23:04:48 +00001175 uint32_t msb_mask = 0xFFFFFFFF;
1176 if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
1177 uint32_t lsb_mask = (1U << lsb) - 1;
Owen Anderson89db0f62011-09-16 22:29:48 +00001178
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001179 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Andersoncb775512011-09-16 23:30:01 +00001180 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001181}
1182
Owen Andersona6804442011-09-01 23:23:50 +00001183static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001185 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001186
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1188 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
1189 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
1190 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
1191 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1192 unsigned U = fieldFromInstruction32(Insn, 23, 1);
1193
1194 switch (Inst.getOpcode()) {
1195 case ARM::LDC_OFFSET:
1196 case ARM::LDC_PRE:
1197 case ARM::LDC_POST:
1198 case ARM::LDC_OPTION:
1199 case ARM::LDCL_OFFSET:
1200 case ARM::LDCL_PRE:
1201 case ARM::LDCL_POST:
1202 case ARM::LDCL_OPTION:
1203 case ARM::STC_OFFSET:
1204 case ARM::STC_PRE:
1205 case ARM::STC_POST:
1206 case ARM::STC_OPTION:
1207 case ARM::STCL_OFFSET:
1208 case ARM::STCL_PRE:
1209 case ARM::STCL_POST:
1210 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001211 case ARM::t2LDC_OFFSET:
1212 case ARM::t2LDC_PRE:
1213 case ARM::t2LDC_POST:
1214 case ARM::t2LDC_OPTION:
1215 case ARM::t2LDCL_OFFSET:
1216 case ARM::t2LDCL_PRE:
1217 case ARM::t2LDCL_POST:
1218 case ARM::t2LDCL_OPTION:
1219 case ARM::t2STC_OFFSET:
1220 case ARM::t2STC_PRE:
1221 case ARM::t2STC_POST:
1222 case ARM::t2STC_OPTION:
1223 case ARM::t2STCL_OFFSET:
1224 case ARM::t2STCL_PRE:
1225 case ARM::t2STCL_POST:
1226 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001228 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001229 break;
1230 default:
1231 break;
1232 }
1233
1234 Inst.addOperand(MCOperand::CreateImm(coproc));
1235 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001236 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1237 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 switch (Inst.getOpcode()) {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001240 case ARM::t2LDC2_OFFSET:
1241 case ARM::t2LDC2L_OFFSET:
1242 case ARM::t2LDC2_PRE:
1243 case ARM::t2LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001244 case ARM::t2STC2_OFFSET:
1245 case ARM::t2STC2L_OFFSET:
1246 case ARM::t2STC2_PRE:
1247 case ARM::t2STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001248 case ARM::LDC2_OFFSET:
1249 case ARM::LDC2L_OFFSET:
1250 case ARM::LDC2_PRE:
1251 case ARM::LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001252 case ARM::STC2_OFFSET:
1253 case ARM::STC2L_OFFSET:
1254 case ARM::STC2_PRE:
1255 case ARM::STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001256 case ARM::t2LDC_OFFSET:
1257 case ARM::t2LDCL_OFFSET:
1258 case ARM::t2LDC_PRE:
1259 case ARM::t2LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001260 case ARM::t2STC_OFFSET:
1261 case ARM::t2STCL_OFFSET:
1262 case ARM::t2STC_PRE:
1263 case ARM::t2STCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001264 case ARM::LDC_OFFSET:
1265 case ARM::LDCL_OFFSET:
1266 case ARM::LDC_PRE:
1267 case ARM::LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001268 case ARM::STC_OFFSET:
1269 case ARM::STCL_OFFSET:
1270 case ARM::STC_PRE:
1271 case ARM::STCL_PRE:
Jim Grosbach81b29282011-10-12 21:59:02 +00001272 imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
1273 Inst.addOperand(MCOperand::CreateImm(imm));
1274 break;
1275 case ARM::t2LDC2_POST:
1276 case ARM::t2LDC2L_POST:
1277 case ARM::t2STC2_POST:
1278 case ARM::t2STC2L_POST:
1279 case ARM::LDC2_POST:
1280 case ARM::LDC2L_POST:
1281 case ARM::STC2_POST:
1282 case ARM::STC2L_POST:
1283 case ARM::t2LDC_POST:
1284 case ARM::t2LDCL_POST:
1285 case ARM::t2STC_POST:
1286 case ARM::t2STCL_POST:
1287 case ARM::LDC_POST:
1288 case ARM::LDCL_POST:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001289 case ARM::STC_POST:
1290 case ARM::STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291 imm |= U << 8;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001292 // fall through.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001293 default:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001294 // The 'option' variant doesn't encode 'U' in the immediate since
1295 // the immediate is unsigned [0,255].
1296 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001297 break;
1298 }
1299
1300 switch (Inst.getOpcode()) {
1301 case ARM::LDC_OFFSET:
1302 case ARM::LDC_PRE:
1303 case ARM::LDC_POST:
1304 case ARM::LDC_OPTION:
1305 case ARM::LDCL_OFFSET:
1306 case ARM::LDCL_PRE:
1307 case ARM::LDCL_POST:
1308 case ARM::LDCL_OPTION:
1309 case ARM::STC_OFFSET:
1310 case ARM::STC_PRE:
1311 case ARM::STC_POST:
1312 case ARM::STC_OPTION:
1313 case ARM::STCL_OFFSET:
1314 case ARM::STCL_PRE:
1315 case ARM::STCL_POST:
1316 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001317 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1318 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001319 break;
1320 default:
1321 break;
1322 }
1323
Owen Anderson83e3f672011-08-17 17:44:15 +00001324 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001325}
1326
Owen Andersona6804442011-09-01 23:23:50 +00001327static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001328DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1329 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001330 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001331
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001332 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1333 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1334 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1335 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1336 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1337 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1338 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1339 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1340
1341 // On stores, the writeback operand precedes Rt.
1342 switch (Inst.getOpcode()) {
1343 case ARM::STR_POST_IMM:
1344 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001345 case ARM::STRB_POST_IMM:
1346 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001347 case ARM::STRT_POST_REG:
1348 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001349 case ARM::STRBT_POST_REG:
1350 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001351 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1352 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353 break;
1354 default:
1355 break;
1356 }
1357
Owen Andersona6804442011-09-01 23:23:50 +00001358 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1359 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001360
1361 // On loads, the writeback operand comes after Rt.
1362 switch (Inst.getOpcode()) {
1363 case ARM::LDR_POST_IMM:
1364 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001365 case ARM::LDRB_POST_IMM:
1366 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001367 case ARM::LDRBT_POST_REG:
1368 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001369 case ARM::LDRT_POST_REG:
1370 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001371 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1372 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 break;
1374 default:
1375 break;
1376 }
1377
Owen Andersona6804442011-09-01 23:23:50 +00001378 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1379 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001380
1381 ARM_AM::AddrOpc Op = ARM_AM::add;
1382 if (!fieldFromInstruction32(Insn, 23, 1))
1383 Op = ARM_AM::sub;
1384
1385 bool writeback = (P == 0) || (W == 1);
1386 unsigned idx_mode = 0;
1387 if (P && writeback)
1388 idx_mode = ARMII::IndexModePre;
1389 else if (!P && writeback)
1390 idx_mode = ARMII::IndexModePost;
1391
Owen Andersona6804442011-09-01 23:23:50 +00001392 if (writeback && (Rn == 15 || Rn == Rt))
1393 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001394
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001395 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001396 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1397 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001398 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1399 switch( fieldFromInstruction32(Insn, 5, 2)) {
1400 case 0:
1401 Opc = ARM_AM::lsl;
1402 break;
1403 case 1:
1404 Opc = ARM_AM::lsr;
1405 break;
1406 case 2:
1407 Opc = ARM_AM::asr;
1408 break;
1409 case 3:
1410 Opc = ARM_AM::ror;
1411 break;
1412 default:
James Molloyc047dca2011-09-01 18:02:14 +00001413 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001414 }
1415 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1416 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1417
1418 Inst.addOperand(MCOperand::CreateImm(imm));
1419 } else {
1420 Inst.addOperand(MCOperand::CreateReg(0));
1421 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1422 Inst.addOperand(MCOperand::CreateImm(tmp));
1423 }
1424
Owen Andersona6804442011-09-01 23:23:50 +00001425 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1426 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001427
Owen Anderson83e3f672011-08-17 17:44:15 +00001428 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429}
1430
Owen Andersona6804442011-09-01 23:23:50 +00001431static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001433 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001434
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1436 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1437 unsigned type = fieldFromInstruction32(Val, 5, 2);
1438 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1439 unsigned U = fieldFromInstruction32(Val, 12, 1);
1440
Owen Anderson51157d22011-08-09 21:38:14 +00001441 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001442 switch (type) {
1443 case 0:
1444 ShOp = ARM_AM::lsl;
1445 break;
1446 case 1:
1447 ShOp = ARM_AM::lsr;
1448 break;
1449 case 2:
1450 ShOp = ARM_AM::asr;
1451 break;
1452 case 3:
1453 ShOp = ARM_AM::ror;
1454 break;
1455 }
1456
Owen Andersona6804442011-09-01 23:23:50 +00001457 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1458 return MCDisassembler::Fail;
1459 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1460 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 unsigned shift;
1462 if (U)
1463 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1464 else
1465 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1466 Inst.addOperand(MCOperand::CreateImm(shift));
1467
Owen Anderson83e3f672011-08-17 17:44:15 +00001468 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469}
1470
Owen Andersona6804442011-09-01 23:23:50 +00001471static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001472DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1473 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001474 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001475
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001476 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1477 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1478 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1479 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1480 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1481 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1482 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1483 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1484 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1485
1486 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001487
1488 // For {LD,ST}RD, Rt must be even, else undefined.
1489 switch (Inst.getOpcode()) {
1490 case ARM::STRD:
1491 case ARM::STRD_PRE:
1492 case ARM::STRD_POST:
1493 case ARM::LDRD:
1494 case ARM::LDRD_PRE:
1495 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001496 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001497 break;
Owen Andersona6804442011-09-01 23:23:50 +00001498 default:
1499 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001500 }
1501
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001502 if (writeback) { // Writeback
1503 if (P)
1504 U |= ARMII::IndexModePre << 9;
1505 else
1506 U |= ARMII::IndexModePost << 9;
1507
1508 // On stores, the writeback operand precedes Rt.
1509 switch (Inst.getOpcode()) {
1510 case ARM::STRD:
1511 case ARM::STRD_PRE:
1512 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001513 case ARM::STRH:
1514 case ARM::STRH_PRE:
1515 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001516 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1517 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518 break;
1519 default:
1520 break;
1521 }
1522 }
1523
Owen Andersona6804442011-09-01 23:23:50 +00001524 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1525 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001526 switch (Inst.getOpcode()) {
1527 case ARM::STRD:
1528 case ARM::STRD_PRE:
1529 case ARM::STRD_POST:
1530 case ARM::LDRD:
1531 case ARM::LDRD_PRE:
1532 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001533 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1534 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001535 break;
1536 default:
1537 break;
1538 }
1539
1540 if (writeback) {
1541 // On loads, the writeback operand comes after Rt.
1542 switch (Inst.getOpcode()) {
1543 case ARM::LDRD:
1544 case ARM::LDRD_PRE:
1545 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001546 case ARM::LDRH:
1547 case ARM::LDRH_PRE:
1548 case ARM::LDRH_POST:
1549 case ARM::LDRSH:
1550 case ARM::LDRSH_PRE:
1551 case ARM::LDRSH_POST:
1552 case ARM::LDRSB:
1553 case ARM::LDRSB_PRE:
1554 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001555 case ARM::LDRHTr:
1556 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001557 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1558 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001559 break;
1560 default:
1561 break;
1562 }
1563 }
1564
Owen Andersona6804442011-09-01 23:23:50 +00001565 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1566 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001567
1568 if (type) {
1569 Inst.addOperand(MCOperand::CreateReg(0));
1570 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1571 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001572 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1573 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001574 Inst.addOperand(MCOperand::CreateImm(U));
1575 }
1576
Owen Andersona6804442011-09-01 23:23:50 +00001577 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1578 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001579
Owen Anderson83e3f672011-08-17 17:44:15 +00001580 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001581}
1582
Owen Andersona6804442011-09-01 23:23:50 +00001583static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001584 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001585 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001586
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001587 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1588 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1589
1590 switch (mode) {
1591 case 0:
1592 mode = ARM_AM::da;
1593 break;
1594 case 1:
1595 mode = ARM_AM::ia;
1596 break;
1597 case 2:
1598 mode = ARM_AM::db;
1599 break;
1600 case 3:
1601 mode = ARM_AM::ib;
1602 break;
1603 }
1604
1605 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001606 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1607 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001608
Owen Anderson83e3f672011-08-17 17:44:15 +00001609 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001610}
1611
Owen Andersona6804442011-09-01 23:23:50 +00001612static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001613 unsigned Insn,
1614 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001615 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001616
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001617 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1618 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1619 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1620
1621 if (pred == 0xF) {
1622 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001623 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001624 Inst.setOpcode(ARM::RFEDA);
1625 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001626 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 Inst.setOpcode(ARM::RFEDA_UPD);
1628 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001629 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001630 Inst.setOpcode(ARM::RFEDB);
1631 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001632 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001633 Inst.setOpcode(ARM::RFEDB_UPD);
1634 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001635 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001636 Inst.setOpcode(ARM::RFEIA);
1637 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001638 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001639 Inst.setOpcode(ARM::RFEIA_UPD);
1640 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001641 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001642 Inst.setOpcode(ARM::RFEIB);
1643 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001644 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001645 Inst.setOpcode(ARM::RFEIB_UPD);
1646 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001647 case ARM::STMDA:
1648 Inst.setOpcode(ARM::SRSDA);
1649 break;
1650 case ARM::STMDA_UPD:
1651 Inst.setOpcode(ARM::SRSDA_UPD);
1652 break;
1653 case ARM::STMDB:
1654 Inst.setOpcode(ARM::SRSDB);
1655 break;
1656 case ARM::STMDB_UPD:
1657 Inst.setOpcode(ARM::SRSDB_UPD);
1658 break;
1659 case ARM::STMIA:
1660 Inst.setOpcode(ARM::SRSIA);
1661 break;
1662 case ARM::STMIA_UPD:
1663 Inst.setOpcode(ARM::SRSIA_UPD);
1664 break;
1665 case ARM::STMIB:
1666 Inst.setOpcode(ARM::SRSIB);
1667 break;
1668 case ARM::STMIB_UPD:
1669 Inst.setOpcode(ARM::SRSIB_UPD);
1670 break;
1671 default:
James Molloyc047dca2011-09-01 18:02:14 +00001672 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001673 }
Owen Anderson846dd952011-08-18 22:31:17 +00001674
1675 // For stores (which become SRS's, the only operand is the mode.
1676 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1677 Inst.addOperand(
1678 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1679 return S;
1680 }
1681
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001682 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1683 }
1684
Owen Andersona6804442011-09-01 23:23:50 +00001685 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1686 return MCDisassembler::Fail;
1687 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1688 return MCDisassembler::Fail; // Tied
1689 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1690 return MCDisassembler::Fail;
1691 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1692 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001693
Owen Anderson83e3f672011-08-17 17:44:15 +00001694 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001695}
1696
Owen Andersona6804442011-09-01 23:23:50 +00001697static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001698 uint64_t Address, const void *Decoder) {
1699 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1700 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1701 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1702 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1703
Owen Andersona6804442011-09-01 23:23:50 +00001704 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001705
Owen Anderson14090bf2011-08-18 22:11:02 +00001706 // imod == '01' --> UNPREDICTABLE
1707 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1708 // return failure here. The '01' imod value is unprintable, so there's
1709 // nothing useful we could do even if we returned UNPREDICTABLE.
1710
James Molloyc047dca2011-09-01 18:02:14 +00001711 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001712
1713 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001714 Inst.setOpcode(ARM::CPS3p);
1715 Inst.addOperand(MCOperand::CreateImm(imod));
1716 Inst.addOperand(MCOperand::CreateImm(iflags));
1717 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001718 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001719 Inst.setOpcode(ARM::CPS2p);
1720 Inst.addOperand(MCOperand::CreateImm(imod));
1721 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001722 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001723 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001724 Inst.setOpcode(ARM::CPS1p);
1725 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001726 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001727 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001728 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001729 Inst.setOpcode(ARM::CPS1p);
1730 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001731 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001732 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001733
Owen Anderson14090bf2011-08-18 22:11:02 +00001734 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001735}
1736
Owen Andersona6804442011-09-01 23:23:50 +00001737static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001738 uint64_t Address, const void *Decoder) {
1739 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1740 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1741 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1742 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1743
Owen Andersona6804442011-09-01 23:23:50 +00001744 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001745
1746 // imod == '01' --> UNPREDICTABLE
1747 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1748 // return failure here. The '01' imod value is unprintable, so there's
1749 // nothing useful we could do even if we returned UNPREDICTABLE.
1750
James Molloyc047dca2011-09-01 18:02:14 +00001751 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001752
1753 if (imod && M) {
1754 Inst.setOpcode(ARM::t2CPS3p);
1755 Inst.addOperand(MCOperand::CreateImm(imod));
1756 Inst.addOperand(MCOperand::CreateImm(iflags));
1757 Inst.addOperand(MCOperand::CreateImm(mode));
1758 } else if (imod && !M) {
1759 Inst.setOpcode(ARM::t2CPS2p);
1760 Inst.addOperand(MCOperand::CreateImm(imod));
1761 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001762 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001763 } else if (!imod && M) {
1764 Inst.setOpcode(ARM::t2CPS1p);
1765 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001766 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001767 } else {
1768 // imod == '00' && M == '0' --> UNPREDICTABLE
1769 Inst.setOpcode(ARM::t2CPS1p);
1770 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001771 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001772 }
1773
1774 return S;
1775}
1776
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001777static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1778 uint64_t Address, const void *Decoder) {
1779 DecodeStatus S = MCDisassembler::Success;
1780
1781 unsigned Rd = fieldFromInstruction32(Insn, 8, 4);
1782 unsigned imm = 0;
1783
1784 imm |= (fieldFromInstruction32(Insn, 0, 8) << 0);
1785 imm |= (fieldFromInstruction32(Insn, 12, 3) << 8);
1786 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1787 imm |= (fieldFromInstruction32(Insn, 26, 1) << 11);
1788
1789 if (Inst.getOpcode() == ARM::t2MOVTi16)
1790 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1791 return MCDisassembler::Fail;
1792 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1793 return MCDisassembler::Fail;
1794
1795 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1796 Inst.addOperand(MCOperand::CreateImm(imm));
1797
1798 return S;
1799}
1800
1801static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1802 uint64_t Address, const void *Decoder) {
1803 DecodeStatus S = MCDisassembler::Success;
1804
1805 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1806 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1807 unsigned imm = 0;
1808
1809 imm |= (fieldFromInstruction32(Insn, 0, 12) << 0);
1810 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1811
1812 if (Inst.getOpcode() == ARM::MOVTi16)
1813 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1814 return MCDisassembler::Fail;
1815 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1816 return MCDisassembler::Fail;
1817
1818 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1819 Inst.addOperand(MCOperand::CreateImm(imm));
1820
1821 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1822 return MCDisassembler::Fail;
1823
1824 return S;
1825}
Owen Anderson6153a032011-08-23 17:45:18 +00001826
Owen Andersona6804442011-09-01 23:23:50 +00001827static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001828 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001829 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001830
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001831 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1832 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1833 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1834 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1835 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1836
1837 if (pred == 0xF)
1838 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1839
Owen Andersona6804442011-09-01 23:23:50 +00001840 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1841 return MCDisassembler::Fail;
1842 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1843 return MCDisassembler::Fail;
1844 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1845 return MCDisassembler::Fail;
1846 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1847 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001848
Owen Andersona6804442011-09-01 23:23:50 +00001849 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1850 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001851
Owen Anderson83e3f672011-08-17 17:44:15 +00001852 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001853}
1854
Owen Andersona6804442011-09-01 23:23:50 +00001855static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001856 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001857 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001858
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001859 unsigned add = fieldFromInstruction32(Val, 12, 1);
1860 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1861 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1862
Owen Andersona6804442011-09-01 23:23:50 +00001863 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1864 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001865
1866 if (!add) imm *= -1;
1867 if (imm == 0 && !add) imm = INT32_MIN;
1868 Inst.addOperand(MCOperand::CreateImm(imm));
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001869 if (Rn == 15)
1870 tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001871
Owen Anderson83e3f672011-08-17 17:44:15 +00001872 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001873}
1874
Owen Andersona6804442011-09-01 23:23:50 +00001875static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001876 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001877 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001878
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001879 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1880 unsigned U = fieldFromInstruction32(Val, 8, 1);
1881 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1882
Owen Andersona6804442011-09-01 23:23:50 +00001883 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1884 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001885
1886 if (U)
1887 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1888 else
1889 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1890
Owen Anderson83e3f672011-08-17 17:44:15 +00001891 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001892}
1893
Owen Andersona6804442011-09-01 23:23:50 +00001894static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001895 uint64_t Address, const void *Decoder) {
1896 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1897}
1898
Owen Andersona6804442011-09-01 23:23:50 +00001899static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001900DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1901 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001902 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001903
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001904 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1905 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1906
1907 if (pred == 0xF) {
1908 Inst.setOpcode(ARM::BLXi);
1909 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001910 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001911 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001912 }
1913
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001914 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8, true,
1915 4, Inst, Decoder))
1916 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001917 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1918 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001919
Owen Anderson83e3f672011-08-17 17:44:15 +00001920 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001921}
1922
1923
Owen Andersona6804442011-09-01 23:23:50 +00001924static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001925 uint64_t Address, const void *Decoder) {
1926 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00001927 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001928}
1929
Owen Andersona6804442011-09-01 23:23:50 +00001930static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001931 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001932 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001933
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001934 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1935 unsigned align = fieldFromInstruction32(Val, 4, 2);
1936
Owen Andersona6804442011-09-01 23:23:50 +00001937 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1938 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001939 if (!align)
1940 Inst.addOperand(MCOperand::CreateImm(0));
1941 else
1942 Inst.addOperand(MCOperand::CreateImm(4 << align));
1943
Owen Anderson83e3f672011-08-17 17:44:15 +00001944 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001945}
1946
Owen Andersona6804442011-09-01 23:23:50 +00001947static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001948 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001949 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001950
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001951 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1952 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1953 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1954 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1955 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1956 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1957
1958 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001959 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1960 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961
1962 // Second output register
1963 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001964 case ARM::VLD3d8:
1965 case ARM::VLD3d16:
1966 case ARM::VLD3d32:
1967 case ARM::VLD3d8_UPD:
1968 case ARM::VLD3d16_UPD:
1969 case ARM::VLD3d32_UPD:
1970 case ARM::VLD4d8:
1971 case ARM::VLD4d16:
1972 case ARM::VLD4d32:
1973 case ARM::VLD4d8_UPD:
1974 case ARM::VLD4d16_UPD:
1975 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001976 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1977 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001978 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001979 case ARM::VLD3q8:
1980 case ARM::VLD3q16:
1981 case ARM::VLD3q32:
1982 case ARM::VLD3q8_UPD:
1983 case ARM::VLD3q16_UPD:
1984 case ARM::VLD3q32_UPD:
1985 case ARM::VLD4q8:
1986 case ARM::VLD4q16:
1987 case ARM::VLD4q32:
1988 case ARM::VLD4q8_UPD:
1989 case ARM::VLD4q16_UPD:
1990 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001991 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1992 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001993 default:
1994 break;
1995 }
1996
1997 // Third output register
1998 switch(Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001999 case ARM::VLD3d8:
2000 case ARM::VLD3d16:
2001 case ARM::VLD3d32:
2002 case ARM::VLD3d8_UPD:
2003 case ARM::VLD3d16_UPD:
2004 case ARM::VLD3d32_UPD:
2005 case ARM::VLD4d8:
2006 case ARM::VLD4d16:
2007 case ARM::VLD4d32:
2008 case ARM::VLD4d8_UPD:
2009 case ARM::VLD4d16_UPD:
2010 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002011 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2012 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002013 break;
2014 case ARM::VLD3q8:
2015 case ARM::VLD3q16:
2016 case ARM::VLD3q32:
2017 case ARM::VLD3q8_UPD:
2018 case ARM::VLD3q16_UPD:
2019 case ARM::VLD3q32_UPD:
2020 case ARM::VLD4q8:
2021 case ARM::VLD4q16:
2022 case ARM::VLD4q32:
2023 case ARM::VLD4q8_UPD:
2024 case ARM::VLD4q16_UPD:
2025 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002026 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2027 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002028 break;
2029 default:
2030 break;
2031 }
2032
2033 // Fourth output register
2034 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002035 case ARM::VLD4d8:
2036 case ARM::VLD4d16:
2037 case ARM::VLD4d32:
2038 case ARM::VLD4d8_UPD:
2039 case ARM::VLD4d16_UPD:
2040 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002041 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2042 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002043 break;
2044 case ARM::VLD4q8:
2045 case ARM::VLD4q16:
2046 case ARM::VLD4q32:
2047 case ARM::VLD4q8_UPD:
2048 case ARM::VLD4q16_UPD:
2049 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002050 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2051 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002052 break;
2053 default:
2054 break;
2055 }
2056
2057 // Writeback operand
2058 switch (Inst.getOpcode()) {
Jim Grosbach10b90a92011-10-24 21:45:13 +00002059 case ARM::VLD1d8wb_fixed:
2060 case ARM::VLD1d16wb_fixed:
2061 case ARM::VLD1d32wb_fixed:
2062 case ARM::VLD1d64wb_fixed:
2063 case ARM::VLD1d8wb_register:
2064 case ARM::VLD1d16wb_register:
2065 case ARM::VLD1d32wb_register:
2066 case ARM::VLD1d64wb_register:
2067 case ARM::VLD1q8wb_fixed:
2068 case ARM::VLD1q16wb_fixed:
2069 case ARM::VLD1q32wb_fixed:
2070 case ARM::VLD1q64wb_fixed:
2071 case ARM::VLD1q8wb_register:
2072 case ARM::VLD1q16wb_register:
2073 case ARM::VLD1q32wb_register:
2074 case ARM::VLD1q64wb_register:
Jim Grosbach59216752011-10-24 23:26:05 +00002075 case ARM::VLD1d8Twb_fixed:
2076 case ARM::VLD1d8Twb_register:
2077 case ARM::VLD1d16Twb_fixed:
2078 case ARM::VLD1d16Twb_register:
2079 case ARM::VLD1d32Twb_fixed:
2080 case ARM::VLD1d32Twb_register:
2081 case ARM::VLD1d64Twb_fixed:
2082 case ARM::VLD1d64Twb_register:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002083 case ARM::VLD1d8Qwb_fixed:
2084 case ARM::VLD1d8Qwb_register:
2085 case ARM::VLD1d16Qwb_fixed:
2086 case ARM::VLD1d16Qwb_register:
2087 case ARM::VLD1d32Qwb_fixed:
2088 case ARM::VLD1d32Qwb_register:
2089 case ARM::VLD1d64Qwb_fixed:
2090 case ARM::VLD1d64Qwb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002091 case ARM::VLD2d8_UPD:
2092 case ARM::VLD2d16_UPD:
2093 case ARM::VLD2d32_UPD:
2094 case ARM::VLD2q8_UPD:
2095 case ARM::VLD2q16_UPD:
2096 case ARM::VLD2q32_UPD:
2097 case ARM::VLD2b8_UPD:
2098 case ARM::VLD2b16_UPD:
2099 case ARM::VLD2b32_UPD:
2100 case ARM::VLD3d8_UPD:
2101 case ARM::VLD3d16_UPD:
2102 case ARM::VLD3d32_UPD:
2103 case ARM::VLD3q8_UPD:
2104 case ARM::VLD3q16_UPD:
2105 case ARM::VLD3q32_UPD:
2106 case ARM::VLD4d8_UPD:
2107 case ARM::VLD4d16_UPD:
2108 case ARM::VLD4d32_UPD:
2109 case ARM::VLD4q8_UPD:
2110 case ARM::VLD4q16_UPD:
2111 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002112 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2113 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002114 break;
2115 default:
2116 break;
2117 }
2118
2119 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002120 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2121 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002122
2123 // AddrMode6 Offset (register)
Jim Grosbach10b90a92011-10-24 21:45:13 +00002124 switch (Inst.getOpcode()) {
2125 default:
2126 // The below have been updated to have explicit am6offset split
2127 // between fixed and register offset. For those instructions not
2128 // yet updated, we need to add an additional reg0 operand for the
2129 // fixed variant.
2130 //
2131 // The fixed offset encodes as Rm == 0xd, so we check for that.
2132 if (Rm == 0xd) {
2133 Inst.addOperand(MCOperand::CreateReg(0));
2134 break;
2135 }
2136 // Fall through to handle the register offset variant.
2137 case ARM::VLD1d8wb_fixed:
2138 case ARM::VLD1d16wb_fixed:
2139 case ARM::VLD1d32wb_fixed:
2140 case ARM::VLD1d64wb_fixed:
Owen Anderson04b12a42011-10-27 22:53:10 +00002141 case ARM::VLD1d8Twb_fixed:
2142 case ARM::VLD1d16Twb_fixed:
2143 case ARM::VLD1d32Twb_fixed:
2144 case ARM::VLD1d64Twb_fixed:
Owen Andersonfb6ab2b2011-10-31 17:17:32 +00002145 case ARM::VLD1d8Qwb_fixed:
2146 case ARM::VLD1d16Qwb_fixed:
2147 case ARM::VLD1d32Qwb_fixed:
2148 case ARM::VLD1d64Qwb_fixed:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002149 case ARM::VLD1d8wb_register:
2150 case ARM::VLD1d16wb_register:
2151 case ARM::VLD1d32wb_register:
2152 case ARM::VLD1d64wb_register:
2153 case ARM::VLD1q8wb_fixed:
2154 case ARM::VLD1q16wb_fixed:
2155 case ARM::VLD1q32wb_fixed:
2156 case ARM::VLD1q64wb_fixed:
2157 case ARM::VLD1q8wb_register:
2158 case ARM::VLD1q16wb_register:
2159 case ARM::VLD1q32wb_register:
2160 case ARM::VLD1q64wb_register:
2161 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2162 // variant encodes Rm == 0xf. Anything else is a register offset post-
2163 // increment and we need to add the register operand to the instruction.
2164 if (Rm != 0xD && Rm != 0xF &&
2165 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002166 return MCDisassembler::Fail;
Jim Grosbach10b90a92011-10-24 21:45:13 +00002167 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002168 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002169
Owen Anderson83e3f672011-08-17 17:44:15 +00002170 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002171}
2172
Owen Andersona6804442011-09-01 23:23:50 +00002173static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002175 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002176
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002177 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2178 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2179 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
2180 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2181 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
2182 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2183
2184 // Writeback Operand
2185 switch (Inst.getOpcode()) {
Jim Grosbach4334e032011-10-31 21:50:31 +00002186 case ARM::VST1d8wb_fixed:
2187 case ARM::VST1d16wb_fixed:
2188 case ARM::VST1d32wb_fixed:
2189 case ARM::VST1d64wb_fixed:
2190 case ARM::VST1d8wb_register:
2191 case ARM::VST1d16wb_register:
2192 case ARM::VST1d32wb_register:
2193 case ARM::VST1d64wb_register:
2194 case ARM::VST1q8wb_fixed:
2195 case ARM::VST1q16wb_fixed:
2196 case ARM::VST1q32wb_fixed:
2197 case ARM::VST1q64wb_fixed:
2198 case ARM::VST1q8wb_register:
2199 case ARM::VST1q16wb_register:
2200 case ARM::VST1q32wb_register:
2201 case ARM::VST1q64wb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002202 case ARM::VST1d8T_UPD:
2203 case ARM::VST1d16T_UPD:
2204 case ARM::VST1d32T_UPD:
2205 case ARM::VST1d64T_UPD:
2206 case ARM::VST1d8Q_UPD:
2207 case ARM::VST1d16Q_UPD:
2208 case ARM::VST1d32Q_UPD:
2209 case ARM::VST1d64Q_UPD:
2210 case ARM::VST2d8_UPD:
2211 case ARM::VST2d16_UPD:
2212 case ARM::VST2d32_UPD:
2213 case ARM::VST2q8_UPD:
2214 case ARM::VST2q16_UPD:
2215 case ARM::VST2q32_UPD:
2216 case ARM::VST2b8_UPD:
2217 case ARM::VST2b16_UPD:
2218 case ARM::VST2b32_UPD:
2219 case ARM::VST3d8_UPD:
2220 case ARM::VST3d16_UPD:
2221 case ARM::VST3d32_UPD:
2222 case ARM::VST3q8_UPD:
2223 case ARM::VST3q16_UPD:
2224 case ARM::VST3q32_UPD:
2225 case ARM::VST4d8_UPD:
2226 case ARM::VST4d16_UPD:
2227 case ARM::VST4d32_UPD:
2228 case ARM::VST4q8_UPD:
2229 case ARM::VST4q16_UPD:
2230 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002231 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2232 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002233 break;
2234 default:
2235 break;
2236 }
2237
2238 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002239 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2240 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002241
2242 // AddrMode6 Offset (register)
Owen Anderson60cb6432011-11-01 22:18:13 +00002243 switch (Inst.getOpcode()) {
2244 default:
2245 if (Rm == 0xD)
2246 Inst.addOperand(MCOperand::CreateReg(0));
2247 else if (Rm != 0xF) {
2248 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2249 return MCDisassembler::Fail;
2250 }
2251 break;
2252 case ARM::VST1d8wb_fixed:
2253 case ARM::VST1d16wb_fixed:
2254 case ARM::VST1d32wb_fixed:
2255 case ARM::VST1d64wb_fixed:
2256 case ARM::VST1q8wb_fixed:
2257 case ARM::VST1q16wb_fixed:
2258 case ARM::VST1q32wb_fixed:
2259 case ARM::VST1q64wb_fixed:
2260 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002261 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262
Owen Anderson60cb6432011-11-01 22:18:13 +00002263
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002264 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00002265 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2266 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002267
2268 // Second input register
2269 switch (Inst.getOpcode()) {
2270 case ARM::VST1q8:
2271 case ARM::VST1q16:
2272 case ARM::VST1q32:
2273 case ARM::VST1q64:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002274 case ARM::VST1d8T:
2275 case ARM::VST1d16T:
2276 case ARM::VST1d32T:
2277 case ARM::VST1d64T:
2278 case ARM::VST1d8T_UPD:
2279 case ARM::VST1d16T_UPD:
2280 case ARM::VST1d32T_UPD:
2281 case ARM::VST1d64T_UPD:
2282 case ARM::VST1d8Q:
2283 case ARM::VST1d16Q:
2284 case ARM::VST1d32Q:
2285 case ARM::VST1d64Q:
2286 case ARM::VST1d8Q_UPD:
2287 case ARM::VST1d16Q_UPD:
2288 case ARM::VST1d32Q_UPD:
2289 case ARM::VST1d64Q_UPD:
2290 case ARM::VST2d8:
2291 case ARM::VST2d16:
2292 case ARM::VST2d32:
2293 case ARM::VST2d8_UPD:
2294 case ARM::VST2d16_UPD:
2295 case ARM::VST2d32_UPD:
2296 case ARM::VST2q8:
2297 case ARM::VST2q16:
2298 case ARM::VST2q32:
2299 case ARM::VST2q8_UPD:
2300 case ARM::VST2q16_UPD:
2301 case ARM::VST2q32_UPD:
2302 case ARM::VST3d8:
2303 case ARM::VST3d16:
2304 case ARM::VST3d32:
2305 case ARM::VST3d8_UPD:
2306 case ARM::VST3d16_UPD:
2307 case ARM::VST3d32_UPD:
2308 case ARM::VST4d8:
2309 case ARM::VST4d16:
2310 case ARM::VST4d32:
2311 case ARM::VST4d8_UPD:
2312 case ARM::VST4d16_UPD:
2313 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002314 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2315 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316 break;
2317 case ARM::VST2b8:
2318 case ARM::VST2b16:
2319 case ARM::VST2b32:
2320 case ARM::VST2b8_UPD:
2321 case ARM::VST2b16_UPD:
2322 case ARM::VST2b32_UPD:
2323 case ARM::VST3q8:
2324 case ARM::VST3q16:
2325 case ARM::VST3q32:
2326 case ARM::VST3q8_UPD:
2327 case ARM::VST3q16_UPD:
2328 case ARM::VST3q32_UPD:
2329 case ARM::VST4q8:
2330 case ARM::VST4q16:
2331 case ARM::VST4q32:
2332 case ARM::VST4q8_UPD:
2333 case ARM::VST4q16_UPD:
2334 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002335 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2336 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002337 break;
2338 default:
2339 break;
2340 }
2341
2342 // Third input register
2343 switch (Inst.getOpcode()) {
2344 case ARM::VST1d8T:
2345 case ARM::VST1d16T:
2346 case ARM::VST1d32T:
2347 case ARM::VST1d64T:
2348 case ARM::VST1d8T_UPD:
2349 case ARM::VST1d16T_UPD:
2350 case ARM::VST1d32T_UPD:
2351 case ARM::VST1d64T_UPD:
2352 case ARM::VST1d8Q:
2353 case ARM::VST1d16Q:
2354 case ARM::VST1d32Q:
2355 case ARM::VST1d64Q:
2356 case ARM::VST1d8Q_UPD:
2357 case ARM::VST1d16Q_UPD:
2358 case ARM::VST1d32Q_UPD:
2359 case ARM::VST1d64Q_UPD:
2360 case ARM::VST2q8:
2361 case ARM::VST2q16:
2362 case ARM::VST2q32:
2363 case ARM::VST2q8_UPD:
2364 case ARM::VST2q16_UPD:
2365 case ARM::VST2q32_UPD:
2366 case ARM::VST3d8:
2367 case ARM::VST3d16:
2368 case ARM::VST3d32:
2369 case ARM::VST3d8_UPD:
2370 case ARM::VST3d16_UPD:
2371 case ARM::VST3d32_UPD:
2372 case ARM::VST4d8:
2373 case ARM::VST4d16:
2374 case ARM::VST4d32:
2375 case ARM::VST4d8_UPD:
2376 case ARM::VST4d16_UPD:
2377 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002378 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2379 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 break;
2381 case ARM::VST3q8:
2382 case ARM::VST3q16:
2383 case ARM::VST3q32:
2384 case ARM::VST3q8_UPD:
2385 case ARM::VST3q16_UPD:
2386 case ARM::VST3q32_UPD:
2387 case ARM::VST4q8:
2388 case ARM::VST4q16:
2389 case ARM::VST4q32:
2390 case ARM::VST4q8_UPD:
2391 case ARM::VST4q16_UPD:
2392 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002393 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2394 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002395 break;
2396 default:
2397 break;
2398 }
2399
2400 // Fourth input register
2401 switch (Inst.getOpcode()) {
2402 case ARM::VST1d8Q:
2403 case ARM::VST1d16Q:
2404 case ARM::VST1d32Q:
2405 case ARM::VST1d64Q:
2406 case ARM::VST1d8Q_UPD:
2407 case ARM::VST1d16Q_UPD:
2408 case ARM::VST1d32Q_UPD:
2409 case ARM::VST1d64Q_UPD:
2410 case ARM::VST2q8:
2411 case ARM::VST2q16:
2412 case ARM::VST2q32:
2413 case ARM::VST2q8_UPD:
2414 case ARM::VST2q16_UPD:
2415 case ARM::VST2q32_UPD:
2416 case ARM::VST4d8:
2417 case ARM::VST4d16:
2418 case ARM::VST4d32:
2419 case ARM::VST4d8_UPD:
2420 case ARM::VST4d16_UPD:
2421 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002422 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2423 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424 break;
2425 case ARM::VST4q8:
2426 case ARM::VST4q16:
2427 case ARM::VST4q32:
2428 case ARM::VST4q8_UPD:
2429 case ARM::VST4q16_UPD:
2430 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002431 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2432 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002433 break;
2434 default:
2435 break;
2436 }
2437
Owen Anderson83e3f672011-08-17 17:44:15 +00002438 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439}
2440
Owen Andersona6804442011-09-01 23:23:50 +00002441static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002443 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002444
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2446 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2447 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2448 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2449 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2450 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2451 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2452
2453 align *= (1 << size);
2454
Owen Andersona6804442011-09-01 23:23:50 +00002455 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2456 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002457 if (regs == 2) {
Owen Andersona6804442011-09-01 23:23:50 +00002458 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2459 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002460 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002461 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002462 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2463 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002464 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002465
Owen Andersona6804442011-09-01 23:23:50 +00002466 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2467 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002468 Inst.addOperand(MCOperand::CreateImm(align));
2469
2470 if (Rm == 0xD)
2471 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002472 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002473 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2474 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002475 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002478}
2479
Owen Andersona6804442011-09-01 23:23:50 +00002480static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002481 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002482 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002483
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2485 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2486 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2487 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2488 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2489 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2490 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2491 align *= 2*size;
2492
Owen Andersona6804442011-09-01 23:23:50 +00002493 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2494 return MCDisassembler::Fail;
2495 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2496 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002497 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002498 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2499 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002500 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002501
Owen Andersona6804442011-09-01 23:23:50 +00002502 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2503 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002504 Inst.addOperand(MCOperand::CreateImm(align));
2505
2506 if (Rm == 0xD)
2507 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002508 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002509 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2510 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002511 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512
Owen Anderson83e3f672011-08-17 17:44:15 +00002513 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002514}
2515
Owen Andersona6804442011-09-01 23:23:50 +00002516static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002517 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002518 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002519
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002520 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2521 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2522 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2523 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2524 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2525
Owen Andersona6804442011-09-01 23:23:50 +00002526 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2527 return MCDisassembler::Fail;
2528 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2529 return MCDisassembler::Fail;
2530 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2531 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002532 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002533 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2534 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002535 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002536
Owen Andersona6804442011-09-01 23:23:50 +00002537 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2538 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002539 Inst.addOperand(MCOperand::CreateImm(0));
2540
2541 if (Rm == 0xD)
2542 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002543 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002544 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2545 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002546 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002547
Owen Anderson83e3f672011-08-17 17:44:15 +00002548 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002549}
2550
Owen Andersona6804442011-09-01 23:23:50 +00002551static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002553 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002554
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2556 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2557 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2558 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2559 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2560 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2561 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2562
2563 if (size == 0x3) {
2564 size = 4;
2565 align = 16;
2566 } else {
2567 if (size == 2) {
2568 size = 1 << size;
2569 align *= 8;
2570 } else {
2571 size = 1 << size;
2572 align *= 4*size;
2573 }
2574 }
2575
Owen Andersona6804442011-09-01 23:23:50 +00002576 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2577 return MCDisassembler::Fail;
2578 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2579 return MCDisassembler::Fail;
2580 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2581 return MCDisassembler::Fail;
2582 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2583 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002584 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002585 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2586 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002587 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002588
Owen Andersona6804442011-09-01 23:23:50 +00002589 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2590 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591 Inst.addOperand(MCOperand::CreateImm(align));
2592
2593 if (Rm == 0xD)
2594 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002595 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002596 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2597 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002598 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002599
Owen Anderson83e3f672011-08-17 17:44:15 +00002600 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002601}
2602
Owen Andersona6804442011-09-01 23:23:50 +00002603static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002604DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2605 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002606 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002607
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002608 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2609 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2610 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2611 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2612 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2613 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2614 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2615 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2616
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002617 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002618 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2619 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002620 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002621 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2622 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002623 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002624
2625 Inst.addOperand(MCOperand::CreateImm(imm));
2626
2627 switch (Inst.getOpcode()) {
2628 case ARM::VORRiv4i16:
2629 case ARM::VORRiv2i32:
2630 case ARM::VBICiv4i16:
2631 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002632 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2633 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002634 break;
2635 case ARM::VORRiv8i16:
2636 case ARM::VORRiv4i32:
2637 case ARM::VBICiv8i16:
2638 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002639 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2640 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002641 break;
2642 default:
2643 break;
2644 }
2645
Owen Anderson83e3f672011-08-17 17:44:15 +00002646 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002647}
2648
Owen Andersona6804442011-09-01 23:23:50 +00002649static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002651 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002652
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002653 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2654 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2655 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2656 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2657 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2658
Owen Andersona6804442011-09-01 23:23:50 +00002659 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2660 return MCDisassembler::Fail;
2661 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2662 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002663 Inst.addOperand(MCOperand::CreateImm(8 << size));
2664
Owen Anderson83e3f672011-08-17 17:44:15 +00002665 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002666}
2667
Owen Andersona6804442011-09-01 23:23:50 +00002668static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002669 uint64_t Address, const void *Decoder) {
2670 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002671 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002672}
2673
Owen Andersona6804442011-09-01 23:23:50 +00002674static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002675 uint64_t Address, const void *Decoder) {
2676 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002677 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002678}
2679
Owen Andersona6804442011-09-01 23:23:50 +00002680static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002681 uint64_t Address, const void *Decoder) {
2682 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002683 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002684}
2685
Owen Andersona6804442011-09-01 23:23:50 +00002686static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002687 uint64_t Address, const void *Decoder) {
2688 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002689 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002690}
2691
Owen Andersona6804442011-09-01 23:23:50 +00002692static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002693 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002694 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002695
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002696 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2697 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2698 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2699 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2700 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2701 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2702 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2703 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2704
Owen Andersona6804442011-09-01 23:23:50 +00002705 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2706 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002707 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002708 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2709 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002710 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002711
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002712 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002713 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2714 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002715 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002716
Owen Andersona6804442011-09-01 23:23:50 +00002717 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2718 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719
Owen Anderson83e3f672011-08-17 17:44:15 +00002720 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002721}
2722
Owen Andersona6804442011-09-01 23:23:50 +00002723static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002724 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002725 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002726
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002727 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2728 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2729
Owen Andersona6804442011-09-01 23:23:50 +00002730 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2731 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002732
Owen Anderson96425c82011-08-26 18:09:22 +00002733 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002734 default:
James Molloyc047dca2011-09-01 18:02:14 +00002735 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002736 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002737 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002738 case ARM::tADDrSPi:
2739 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2740 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002741 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002742
2743 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002744 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002745}
2746
Owen Andersona6804442011-09-01 23:23:50 +00002747static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002748 uint64_t Address, const void *Decoder) {
2749 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002750 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002751}
2752
Owen Andersona6804442011-09-01 23:23:50 +00002753static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002754 uint64_t Address, const void *Decoder) {
2755 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002756 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002757}
2758
Owen Andersona6804442011-09-01 23:23:50 +00002759static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760 uint64_t Address, const void *Decoder) {
2761 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002762 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763}
2764
Owen Andersona6804442011-09-01 23:23:50 +00002765static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002766 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002767 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002768
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2770 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2771
Owen Andersona6804442011-09-01 23:23:50 +00002772 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2773 return MCDisassembler::Fail;
2774 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2775 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002776
Owen Anderson83e3f672011-08-17 17:44:15 +00002777 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002778}
2779
Owen Andersona6804442011-09-01 23:23:50 +00002780static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002781 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002782 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002783
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2785 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2786
Owen Andersona6804442011-09-01 23:23:50 +00002787 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2788 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002789 Inst.addOperand(MCOperand::CreateImm(imm));
2790
Owen Anderson83e3f672011-08-17 17:44:15 +00002791 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002792}
2793
Owen Andersona6804442011-09-01 23:23:50 +00002794static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795 uint64_t Address, const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002796 unsigned imm = Val << 2;
2797
2798 Inst.addOperand(MCOperand::CreateImm(imm));
2799 tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002800
James Molloyc047dca2011-09-01 18:02:14 +00002801 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002802}
2803
Owen Andersona6804442011-09-01 23:23:50 +00002804static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002805 uint64_t Address, const void *Decoder) {
2806 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002807 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002808
James Molloyc047dca2011-09-01 18:02:14 +00002809 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002810}
2811
Owen Andersona6804442011-09-01 23:23:50 +00002812static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002813 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002814 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002815
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002816 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2817 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2818 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2819
Owen Andersona6804442011-09-01 23:23:50 +00002820 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2821 return MCDisassembler::Fail;
2822 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2823 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002824 Inst.addOperand(MCOperand::CreateImm(imm));
2825
Owen Anderson83e3f672011-08-17 17:44:15 +00002826 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002827}
2828
Owen Andersona6804442011-09-01 23:23:50 +00002829static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002830 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002831 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002832
Owen Anderson82265a22011-08-23 17:51:38 +00002833 switch (Inst.getOpcode()) {
2834 case ARM::t2PLDs:
2835 case ARM::t2PLDWs:
2836 case ARM::t2PLIs:
2837 break;
2838 default: {
2839 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson31d485e2011-09-23 21:07:25 +00002840 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002841 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002842 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002843 }
2844
2845 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2846 if (Rn == 0xF) {
2847 switch (Inst.getOpcode()) {
2848 case ARM::t2LDRBs:
2849 Inst.setOpcode(ARM::t2LDRBpci);
2850 break;
2851 case ARM::t2LDRHs:
2852 Inst.setOpcode(ARM::t2LDRHpci);
2853 break;
2854 case ARM::t2LDRSHs:
2855 Inst.setOpcode(ARM::t2LDRSHpci);
2856 break;
2857 case ARM::t2LDRSBs:
2858 Inst.setOpcode(ARM::t2LDRSBpci);
2859 break;
2860 case ARM::t2PLDs:
2861 Inst.setOpcode(ARM::t2PLDi12);
2862 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2863 break;
2864 default:
James Molloyc047dca2011-09-01 18:02:14 +00002865 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002866 }
2867
2868 int imm = fieldFromInstruction32(Insn, 0, 12);
2869 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2870 Inst.addOperand(MCOperand::CreateImm(imm));
2871
Owen Anderson83e3f672011-08-17 17:44:15 +00002872 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002873 }
2874
2875 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2876 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2877 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002878 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2879 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002880
Owen Anderson83e3f672011-08-17 17:44:15 +00002881 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002882}
2883
Owen Andersona6804442011-09-01 23:23:50 +00002884static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002885 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002886 int imm = Val & 0xFF;
2887 if (!(Val & 0x100)) imm *= -1;
2888 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2889
James Molloyc047dca2011-09-01 18:02:14 +00002890 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002891}
2892
Owen Andersona6804442011-09-01 23:23:50 +00002893static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002894 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002895 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002896
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002897 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2898 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2899
Owen Andersona6804442011-09-01 23:23:50 +00002900 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2901 return MCDisassembler::Fail;
2902 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2903 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002904
Owen Anderson83e3f672011-08-17 17:44:15 +00002905 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002906}
2907
Jim Grosbachb6aed502011-09-09 18:37:27 +00002908static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
2909 uint64_t Address, const void *Decoder) {
2910 DecodeStatus S = MCDisassembler::Success;
2911
2912 unsigned Rn = fieldFromInstruction32(Val, 8, 4);
2913 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2914
2915 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2916 return MCDisassembler::Fail;
2917
2918 Inst.addOperand(MCOperand::CreateImm(imm));
2919
2920 return S;
2921}
2922
Owen Andersona6804442011-09-01 23:23:50 +00002923static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002924 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002925 int imm = Val & 0xFF;
Owen Anderson705b48f2011-09-16 21:08:33 +00002926 if (Val == 0)
2927 imm = INT32_MIN;
2928 else if (!(Val & 0x100))
2929 imm *= -1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002930 Inst.addOperand(MCOperand::CreateImm(imm));
2931
James Molloyc047dca2011-09-01 18:02:14 +00002932 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002933}
2934
2935
Owen Andersona6804442011-09-01 23:23:50 +00002936static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002937 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002938 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002939
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002940 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2941 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2942
2943 // Some instructions always use an additive offset.
2944 switch (Inst.getOpcode()) {
2945 case ARM::t2LDRT:
2946 case ARM::t2LDRBT:
2947 case ARM::t2LDRHT:
2948 case ARM::t2LDRSBT:
2949 case ARM::t2LDRSHT:
Owen Andersonecd1c552011-09-19 18:07:10 +00002950 case ARM::t2STRT:
2951 case ARM::t2STRBT:
2952 case ARM::t2STRHT:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002953 imm |= 0x100;
2954 break;
2955 default:
2956 break;
2957 }
2958
Owen Andersona6804442011-09-01 23:23:50 +00002959 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2960 return MCDisassembler::Fail;
2961 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2962 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002963
Owen Anderson83e3f672011-08-17 17:44:15 +00002964 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002965}
2966
Owen Andersona3157b42011-09-12 18:56:30 +00002967static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Insn,
2968 uint64_t Address, const void *Decoder) {
2969 DecodeStatus S = MCDisassembler::Success;
2970
2971 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2972 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2973 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
2974 addr |= fieldFromInstruction32(Insn, 9, 1) << 8;
2975 addr |= Rn << 9;
2976 unsigned load = fieldFromInstruction32(Insn, 20, 1);
2977
2978 if (!load) {
2979 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2980 return MCDisassembler::Fail;
2981 }
2982
Owen Andersone4f2df92011-09-16 22:42:36 +00002983 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona3157b42011-09-12 18:56:30 +00002984 return MCDisassembler::Fail;
2985
2986 if (load) {
2987 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2988 return MCDisassembler::Fail;
2989 }
2990
2991 if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
2992 return MCDisassembler::Fail;
2993
2994 return S;
2995}
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002996
Owen Andersona6804442011-09-01 23:23:50 +00002997static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002998 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002999 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003000
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003001 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
3002 unsigned imm = fieldFromInstruction32(Val, 0, 12);
3003
Owen Andersona6804442011-09-01 23:23:50 +00003004 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3005 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003006 Inst.addOperand(MCOperand::CreateImm(imm));
3007
Owen Anderson83e3f672011-08-17 17:44:15 +00003008 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003009}
3010
3011
Owen Andersona6804442011-09-01 23:23:50 +00003012static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003013 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003014 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
3015
3016 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3017 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3018 Inst.addOperand(MCOperand::CreateImm(imm));
3019
James Molloyc047dca2011-09-01 18:02:14 +00003020 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003021}
3022
Owen Andersona6804442011-09-01 23:23:50 +00003023static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003024 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003025 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003026
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003027 if (Inst.getOpcode() == ARM::tADDrSP) {
3028 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
3029 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
3030
Owen Andersona6804442011-09-01 23:23:50 +00003031 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3032 return MCDisassembler::Fail;
3033 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3034 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00003035 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003036 } else if (Inst.getOpcode() == ARM::tADDspr) {
3037 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
3038
3039 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3040 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00003041 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3042 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003043 }
3044
Owen Anderson83e3f672011-08-17 17:44:15 +00003045 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003046}
3047
Owen Andersona6804442011-09-01 23:23:50 +00003048static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003049 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003050 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
3051 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
3052
3053 Inst.addOperand(MCOperand::CreateImm(imod));
3054 Inst.addOperand(MCOperand::CreateImm(flags));
3055
James Molloyc047dca2011-09-01 18:02:14 +00003056 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003057}
3058
Owen Andersona6804442011-09-01 23:23:50 +00003059static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003060 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003061 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003062 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3063 unsigned add = fieldFromInstruction32(Insn, 4, 1);
3064
Owen Andersona6804442011-09-01 23:23:50 +00003065 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3066 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003067 Inst.addOperand(MCOperand::CreateImm(add));
3068
Owen Anderson83e3f672011-08-17 17:44:15 +00003069 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003070}
3071
Owen Andersona6804442011-09-01 23:23:50 +00003072static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003073 uint64_t Address, const void *Decoder) {
Jim Grosbach01817c32011-10-20 17:28:20 +00003074 if (!tryAddingSymbolicOperand(Address,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003075 (Address & ~2u) + SignExtend32<22>(Val << 1) + 4,
3076 true, 4, Inst, Decoder))
3077 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003078 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003079}
3080
Owen Andersona6804442011-09-01 23:23:50 +00003081static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003082 uint64_t Address, const void *Decoder) {
3083 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00003084 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003085
3086 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003087 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003088}
3089
Owen Andersona6804442011-09-01 23:23:50 +00003090static DecodeStatus
Jim Grosbach7f739be2011-09-19 22:21:13 +00003091DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Insn,
3092 uint64_t Address, const void *Decoder) {
3093 DecodeStatus S = MCDisassembler::Success;
3094
3095 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3096 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3097
3098 if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
3099 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3100 return MCDisassembler::Fail;
3101 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3102 return MCDisassembler::Fail;
3103 return S;
3104}
3105
3106static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003107DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
3108 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003109 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003110
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003111 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
3112 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00003113 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003114 switch (opc) {
3115 default:
James Molloyc047dca2011-09-01 18:02:14 +00003116 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003117 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003118 Inst.setOpcode(ARM::t2DSB);
3119 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003120 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003121 Inst.setOpcode(ARM::t2DMB);
3122 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003123 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003124 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00003125 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003126 }
3127
3128 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00003129 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003130 }
3131
3132 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
3133 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
3134 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
3135 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
3136 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
3137
Owen Andersona6804442011-09-01 23:23:50 +00003138 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
3139 return MCDisassembler::Fail;
3140 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3141 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003142
Owen Anderson83e3f672011-08-17 17:44:15 +00003143 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003144}
3145
3146// Decode a shifted immediate operand. These basically consist
3147// of an 8-bit value, and a 4-bit directive that specifies either
3148// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00003149static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003150 uint64_t Address, const void *Decoder) {
3151 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
3152 if (ctrl == 0) {
3153 unsigned byte = fieldFromInstruction32(Val, 8, 2);
3154 unsigned imm = fieldFromInstruction32(Val, 0, 8);
3155 switch (byte) {
3156 case 0:
3157 Inst.addOperand(MCOperand::CreateImm(imm));
3158 break;
3159 case 1:
3160 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
3161 break;
3162 case 2:
3163 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
3164 break;
3165 case 3:
3166 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
3167 (imm << 8) | imm));
3168 break;
3169 }
3170 } else {
3171 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
3172 unsigned rot = fieldFromInstruction32(Val, 7, 5);
3173 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
3174 Inst.addOperand(MCOperand::CreateImm(imm));
3175 }
3176
James Molloyc047dca2011-09-01 18:02:14 +00003177 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003178}
3179
Owen Andersona6804442011-09-01 23:23:50 +00003180static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003181DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
3182 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003183 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00003184 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003185}
3186
Owen Andersona6804442011-09-01 23:23:50 +00003187static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003188 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003189 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003190 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003191}
3192
Owen Andersona6804442011-09-01 23:23:50 +00003193static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00003194 uint64_t Address, const void *Decoder) {
3195 switch (Val) {
3196 default:
James Molloyc047dca2011-09-01 18:02:14 +00003197 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00003198 case 0xF: // SY
3199 case 0xE: // ST
3200 case 0xB: // ISH
3201 case 0xA: // ISHST
3202 case 0x7: // NSH
3203 case 0x6: // NSHST
3204 case 0x3: // OSH
3205 case 0x2: // OSHST
3206 break;
3207 }
3208
3209 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003210 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00003211}
3212
Owen Andersona6804442011-09-01 23:23:50 +00003213static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003214 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00003215 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003216 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003217 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003218}
Owen Andersoncbfc0442011-08-11 21:34:58 +00003219
Owen Andersona6804442011-09-01 23:23:50 +00003220static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003221 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003222 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003223
Owen Anderson3f3570a2011-08-12 17:58:32 +00003224 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3225 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3226 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3227
James Molloyc047dca2011-09-01 18:02:14 +00003228 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003229
Owen Andersona6804442011-09-01 23:23:50 +00003230 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3231 return MCDisassembler::Fail;
3232 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3233 return MCDisassembler::Fail;
3234 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3235 return MCDisassembler::Fail;
3236 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3237 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003238
Owen Anderson83e3f672011-08-17 17:44:15 +00003239 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003240}
3241
3242
Owen Andersona6804442011-09-01 23:23:50 +00003243static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003244 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00003245 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003246
Owen Andersoncbfc0442011-08-11 21:34:58 +00003247 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3248 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
3249 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00003250 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003251
Owen Andersona6804442011-09-01 23:23:50 +00003252 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
3253 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003254
James Molloyc047dca2011-09-01 18:02:14 +00003255 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
3256 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003257
Owen Andersona6804442011-09-01 23:23:50 +00003258 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3259 return MCDisassembler::Fail;
3260 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3261 return MCDisassembler::Fail;
3262 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3263 return MCDisassembler::Fail;
3264 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3265 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003266
Owen Anderson83e3f672011-08-17 17:44:15 +00003267 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003268}
3269
Owen Andersona6804442011-09-01 23:23:50 +00003270static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003271 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003272 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003273
3274 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3275 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3276 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3277 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3278 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3279 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3280
James Molloyc047dca2011-09-01 18:02:14 +00003281 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003282
Owen Andersona6804442011-09-01 23:23:50 +00003283 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3284 return MCDisassembler::Fail;
3285 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3286 return MCDisassembler::Fail;
3287 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3288 return MCDisassembler::Fail;
3289 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3290 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003291
3292 return S;
3293}
3294
Owen Andersona6804442011-09-01 23:23:50 +00003295static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003296 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003297 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003298
3299 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3300 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3301 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3302 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3303 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3304 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3305 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3306
James Molloyc047dca2011-09-01 18:02:14 +00003307 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3308 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003309
Owen Andersona6804442011-09-01 23:23:50 +00003310 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3311 return MCDisassembler::Fail;
3312 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3313 return MCDisassembler::Fail;
3314 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3315 return MCDisassembler::Fail;
3316 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3317 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003318
3319 return S;
3320}
3321
3322
Owen Andersona6804442011-09-01 23:23:50 +00003323static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003324 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003325 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003326
Owen Anderson7cdbf082011-08-12 18:12:39 +00003327 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3328 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3329 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3330 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3331 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3332 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003333
James Molloyc047dca2011-09-01 18:02:14 +00003334 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003335
Owen Andersona6804442011-09-01 23:23:50 +00003336 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3337 return MCDisassembler::Fail;
3338 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3339 return MCDisassembler::Fail;
3340 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3341 return MCDisassembler::Fail;
3342 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3343 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003344
Owen Anderson83e3f672011-08-17 17:44:15 +00003345 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003346}
3347
Owen Andersona6804442011-09-01 23:23:50 +00003348static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003349 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003350 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003351
Owen Anderson7cdbf082011-08-12 18:12:39 +00003352 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3353 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3354 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3355 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3356 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3357 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3358
James Molloyc047dca2011-09-01 18:02:14 +00003359 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003360
Owen Andersona6804442011-09-01 23:23:50 +00003361 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3362 return MCDisassembler::Fail;
3363 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3364 return MCDisassembler::Fail;
3365 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3366 return MCDisassembler::Fail;
3367 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3368 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003369
Owen Anderson83e3f672011-08-17 17:44:15 +00003370 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003371}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003372
Owen Andersona6804442011-09-01 23:23:50 +00003373static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003374 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003375 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003376
Owen Anderson7a2e1772011-08-15 18:44:44 +00003377 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3378 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3379 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3380 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3381 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3382
3383 unsigned align = 0;
3384 unsigned index = 0;
3385 switch (size) {
3386 default:
James Molloyc047dca2011-09-01 18:02:14 +00003387 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003388 case 0:
3389 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003390 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003391 index = fieldFromInstruction32(Insn, 5, 3);
3392 break;
3393 case 1:
3394 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003395 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003396 index = fieldFromInstruction32(Insn, 6, 2);
3397 if (fieldFromInstruction32(Insn, 4, 1))
3398 align = 2;
3399 break;
3400 case 2:
3401 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003402 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003403 index = fieldFromInstruction32(Insn, 7, 1);
3404 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3405 align = 4;
3406 }
3407
Owen Andersona6804442011-09-01 23:23:50 +00003408 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3409 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003410 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003411 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3412 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003413 }
Owen Andersona6804442011-09-01 23:23:50 +00003414 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3415 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003416 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003417 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003418 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003419 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3420 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003421 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003422 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003423 }
3424
Owen Andersona6804442011-09-01 23:23:50 +00003425 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3426 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003427 Inst.addOperand(MCOperand::CreateImm(index));
3428
Owen Anderson83e3f672011-08-17 17:44:15 +00003429 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003430}
3431
Owen Andersona6804442011-09-01 23:23:50 +00003432static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003433 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003434 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003435
Owen Anderson7a2e1772011-08-15 18:44:44 +00003436 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3437 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3438 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3439 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3440 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3441
3442 unsigned align = 0;
3443 unsigned index = 0;
3444 switch (size) {
3445 default:
James Molloyc047dca2011-09-01 18:02:14 +00003446 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003447 case 0:
3448 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003449 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003450 index = fieldFromInstruction32(Insn, 5, 3);
3451 break;
3452 case 1:
3453 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003454 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003455 index = fieldFromInstruction32(Insn, 6, 2);
3456 if (fieldFromInstruction32(Insn, 4, 1))
3457 align = 2;
3458 break;
3459 case 2:
3460 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003461 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003462 index = fieldFromInstruction32(Insn, 7, 1);
3463 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3464 align = 4;
3465 }
3466
3467 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003468 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3469 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003470 }
Owen Andersona6804442011-09-01 23:23:50 +00003471 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3472 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003473 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003474 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003475 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003476 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3477 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003478 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003479 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003480 }
3481
Owen Andersona6804442011-09-01 23:23:50 +00003482 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3483 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003484 Inst.addOperand(MCOperand::CreateImm(index));
3485
Owen Anderson83e3f672011-08-17 17:44:15 +00003486 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003487}
3488
3489
Owen Andersona6804442011-09-01 23:23:50 +00003490static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003491 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003492 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003493
Owen Anderson7a2e1772011-08-15 18:44:44 +00003494 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3495 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3496 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3497 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3498 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3499
3500 unsigned align = 0;
3501 unsigned index = 0;
3502 unsigned inc = 1;
3503 switch (size) {
3504 default:
James Molloyc047dca2011-09-01 18:02:14 +00003505 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003506 case 0:
3507 index = fieldFromInstruction32(Insn, 5, 3);
3508 if (fieldFromInstruction32(Insn, 4, 1))
3509 align = 2;
3510 break;
3511 case 1:
3512 index = fieldFromInstruction32(Insn, 6, 2);
3513 if (fieldFromInstruction32(Insn, 4, 1))
3514 align = 4;
3515 if (fieldFromInstruction32(Insn, 5, 1))
3516 inc = 2;
3517 break;
3518 case 2:
3519 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003520 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003521 index = fieldFromInstruction32(Insn, 7, 1);
3522 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3523 align = 8;
3524 if (fieldFromInstruction32(Insn, 6, 1))
3525 inc = 2;
3526 break;
3527 }
3528
Owen Andersona6804442011-09-01 23:23:50 +00003529 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3530 return MCDisassembler::Fail;
3531 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3532 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003533 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003534 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3535 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003536 }
Owen Andersona6804442011-09-01 23:23:50 +00003537 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3538 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003539 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003540 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003541 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003542 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3543 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003544 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003545 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003546 }
3547
Owen Andersona6804442011-09-01 23:23:50 +00003548 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3549 return MCDisassembler::Fail;
3550 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3551 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003552 Inst.addOperand(MCOperand::CreateImm(index));
3553
Owen Anderson83e3f672011-08-17 17:44:15 +00003554 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003555}
3556
Owen Andersona6804442011-09-01 23:23:50 +00003557static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003558 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003559 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003560
Owen Anderson7a2e1772011-08-15 18:44:44 +00003561 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3562 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3563 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3564 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3565 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3566
3567 unsigned align = 0;
3568 unsigned index = 0;
3569 unsigned inc = 1;
3570 switch (size) {
3571 default:
James Molloyc047dca2011-09-01 18:02:14 +00003572 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003573 case 0:
3574 index = fieldFromInstruction32(Insn, 5, 3);
3575 if (fieldFromInstruction32(Insn, 4, 1))
3576 align = 2;
3577 break;
3578 case 1:
3579 index = fieldFromInstruction32(Insn, 6, 2);
3580 if (fieldFromInstruction32(Insn, 4, 1))
3581 align = 4;
3582 if (fieldFromInstruction32(Insn, 5, 1))
3583 inc = 2;
3584 break;
3585 case 2:
3586 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003587 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003588 index = fieldFromInstruction32(Insn, 7, 1);
3589 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3590 align = 8;
3591 if (fieldFromInstruction32(Insn, 6, 1))
3592 inc = 2;
3593 break;
3594 }
3595
3596 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003597 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3598 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003599 }
Owen Andersona6804442011-09-01 23:23:50 +00003600 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003602 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003603 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003604 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003605 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3606 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003607 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003608 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003609 }
3610
Owen Andersona6804442011-09-01 23:23:50 +00003611 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3612 return MCDisassembler::Fail;
3613 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3614 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003615 Inst.addOperand(MCOperand::CreateImm(index));
3616
Owen Anderson83e3f672011-08-17 17:44:15 +00003617 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003618}
3619
3620
Owen Andersona6804442011-09-01 23:23:50 +00003621static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003622 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003623 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003624
Owen Anderson7a2e1772011-08-15 18:44:44 +00003625 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3626 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3627 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3628 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3629 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3630
3631 unsigned align = 0;
3632 unsigned index = 0;
3633 unsigned inc = 1;
3634 switch (size) {
3635 default:
James Molloyc047dca2011-09-01 18:02:14 +00003636 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003637 case 0:
3638 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003639 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003640 index = fieldFromInstruction32(Insn, 5, 3);
3641 break;
3642 case 1:
3643 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003644 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003645 index = fieldFromInstruction32(Insn, 6, 2);
3646 if (fieldFromInstruction32(Insn, 5, 1))
3647 inc = 2;
3648 break;
3649 case 2:
3650 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003651 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003652 index = fieldFromInstruction32(Insn, 7, 1);
3653 if (fieldFromInstruction32(Insn, 6, 1))
3654 inc = 2;
3655 break;
3656 }
3657
Owen Andersona6804442011-09-01 23:23:50 +00003658 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3659 return MCDisassembler::Fail;
3660 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3661 return MCDisassembler::Fail;
3662 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3663 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003664
3665 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003666 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3667 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003668 }
Owen Andersona6804442011-09-01 23:23:50 +00003669 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3670 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003671 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003672 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003673 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003674 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3675 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003676 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003677 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003678 }
3679
Owen Andersona6804442011-09-01 23:23:50 +00003680 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3681 return MCDisassembler::Fail;
3682 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3683 return MCDisassembler::Fail;
3684 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3685 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003686 Inst.addOperand(MCOperand::CreateImm(index));
3687
Owen Anderson83e3f672011-08-17 17:44:15 +00003688 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003689}
3690
Owen Andersona6804442011-09-01 23:23:50 +00003691static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003692 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003693 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003694
Owen Anderson7a2e1772011-08-15 18:44:44 +00003695 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3696 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3697 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3698 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3699 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3700
3701 unsigned align = 0;
3702 unsigned index = 0;
3703 unsigned inc = 1;
3704 switch (size) {
3705 default:
James Molloyc047dca2011-09-01 18:02:14 +00003706 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003707 case 0:
3708 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003709 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003710 index = fieldFromInstruction32(Insn, 5, 3);
3711 break;
3712 case 1:
3713 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003714 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003715 index = fieldFromInstruction32(Insn, 6, 2);
3716 if (fieldFromInstruction32(Insn, 5, 1))
3717 inc = 2;
3718 break;
3719 case 2:
3720 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003721 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003722 index = fieldFromInstruction32(Insn, 7, 1);
3723 if (fieldFromInstruction32(Insn, 6, 1))
3724 inc = 2;
3725 break;
3726 }
3727
3728 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003729 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3730 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003731 }
Owen Andersona6804442011-09-01 23:23:50 +00003732 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3733 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003734 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003735 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003736 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003737 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3738 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003739 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003740 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003741 }
3742
Owen Andersona6804442011-09-01 23:23:50 +00003743 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3744 return MCDisassembler::Fail;
3745 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3746 return MCDisassembler::Fail;
3747 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3748 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003749 Inst.addOperand(MCOperand::CreateImm(index));
3750
Owen Anderson83e3f672011-08-17 17:44:15 +00003751 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003752}
3753
3754
Owen Andersona6804442011-09-01 23:23:50 +00003755static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003756 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003757 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003758
Owen Anderson7a2e1772011-08-15 18:44:44 +00003759 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3760 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3761 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3762 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3763 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3764
3765 unsigned align = 0;
3766 unsigned index = 0;
3767 unsigned inc = 1;
3768 switch (size) {
3769 default:
James Molloyc047dca2011-09-01 18:02:14 +00003770 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003771 case 0:
3772 if (fieldFromInstruction32(Insn, 4, 1))
3773 align = 4;
3774 index = fieldFromInstruction32(Insn, 5, 3);
3775 break;
3776 case 1:
3777 if (fieldFromInstruction32(Insn, 4, 1))
3778 align = 8;
3779 index = fieldFromInstruction32(Insn, 6, 2);
3780 if (fieldFromInstruction32(Insn, 5, 1))
3781 inc = 2;
3782 break;
3783 case 2:
3784 if (fieldFromInstruction32(Insn, 4, 2))
3785 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3786 index = fieldFromInstruction32(Insn, 7, 1);
3787 if (fieldFromInstruction32(Insn, 6, 1))
3788 inc = 2;
3789 break;
3790 }
3791
Owen Andersona6804442011-09-01 23:23:50 +00003792 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3793 return MCDisassembler::Fail;
3794 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3795 return MCDisassembler::Fail;
3796 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3797 return MCDisassembler::Fail;
3798 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3799 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003800
3801 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003802 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3803 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003804 }
Owen Andersona6804442011-09-01 23:23:50 +00003805 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3806 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003807 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003808 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003809 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003810 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3811 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003812 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003813 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003814 }
3815
Owen Andersona6804442011-09-01 23:23:50 +00003816 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3817 return MCDisassembler::Fail;
3818 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3819 return MCDisassembler::Fail;
3820 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3821 return MCDisassembler::Fail;
3822 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3823 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003824 Inst.addOperand(MCOperand::CreateImm(index));
3825
Owen Anderson83e3f672011-08-17 17:44:15 +00003826 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003827}
3828
Owen Andersona6804442011-09-01 23:23:50 +00003829static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003830 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003831 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003832
Owen Anderson7a2e1772011-08-15 18:44:44 +00003833 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3834 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3835 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3836 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3837 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3838
3839 unsigned align = 0;
3840 unsigned index = 0;
3841 unsigned inc = 1;
3842 switch (size) {
3843 default:
James Molloyc047dca2011-09-01 18:02:14 +00003844 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003845 case 0:
3846 if (fieldFromInstruction32(Insn, 4, 1))
3847 align = 4;
3848 index = fieldFromInstruction32(Insn, 5, 3);
3849 break;
3850 case 1:
3851 if (fieldFromInstruction32(Insn, 4, 1))
3852 align = 8;
3853 index = fieldFromInstruction32(Insn, 6, 2);
3854 if (fieldFromInstruction32(Insn, 5, 1))
3855 inc = 2;
3856 break;
3857 case 2:
3858 if (fieldFromInstruction32(Insn, 4, 2))
3859 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3860 index = fieldFromInstruction32(Insn, 7, 1);
3861 if (fieldFromInstruction32(Insn, 6, 1))
3862 inc = 2;
3863 break;
3864 }
3865
3866 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003867 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3868 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003869 }
Owen Andersona6804442011-09-01 23:23:50 +00003870 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3871 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003872 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003873 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003874 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003875 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3876 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003877 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003878 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003879 }
3880
Owen Andersona6804442011-09-01 23:23:50 +00003881 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3882 return MCDisassembler::Fail;
3883 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3884 return MCDisassembler::Fail;
3885 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3886 return MCDisassembler::Fail;
3887 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3888 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003889 Inst.addOperand(MCOperand::CreateImm(index));
3890
Owen Anderson83e3f672011-08-17 17:44:15 +00003891 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003892}
3893
Owen Andersona6804442011-09-01 23:23:50 +00003894static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003895 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003896 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003897 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3898 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3899 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3900 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3901 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3902
3903 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003904 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003905
Owen Andersona6804442011-09-01 23:23:50 +00003906 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3907 return MCDisassembler::Fail;
3908 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3909 return MCDisassembler::Fail;
3910 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3911 return MCDisassembler::Fail;
3912 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3913 return MCDisassembler::Fail;
3914 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3915 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003916
3917 return S;
3918}
3919
Owen Andersona6804442011-09-01 23:23:50 +00003920static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003921 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003922 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003923 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3924 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3925 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3926 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3927 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3928
3929 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003930 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003931
Owen Andersona6804442011-09-01 23:23:50 +00003932 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3933 return MCDisassembler::Fail;
3934 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3935 return MCDisassembler::Fail;
3936 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3937 return MCDisassembler::Fail;
3938 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3939 return MCDisassembler::Fail;
3940 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3941 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003942
3943 return S;
3944}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003945
Owen Andersona6804442011-09-01 23:23:50 +00003946static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003947 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003948 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003949 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3950 // The InstPrinter needs to have the low bit of the predicate in
3951 // the mask operand to be able to print it properly.
3952 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3953
3954 if (pred == 0xF) {
3955 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003956 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003957 }
3958
Owen Andersoneaca9282011-08-30 22:58:27 +00003959 if ((mask & 0xF) == 0) {
3960 // Preserve the high bit of the mask, which is the low bit of
3961 // the predicate.
3962 mask &= 0x10;
3963 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003964 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003965 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003966
3967 Inst.addOperand(MCOperand::CreateImm(pred));
3968 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003969 return S;
3970}
Jim Grosbacha77295d2011-09-08 22:07:06 +00003971
3972static DecodeStatus
3973DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
3974 uint64_t Address, const void *Decoder) {
3975 DecodeStatus S = MCDisassembler::Success;
3976
3977 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3978 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
3979 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3980 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3981 unsigned W = fieldFromInstruction32(Insn, 21, 1);
3982 unsigned U = fieldFromInstruction32(Insn, 23, 1);
3983 unsigned P = fieldFromInstruction32(Insn, 24, 1);
3984 bool writeback = (W == 1) | (P == 0);
3985
3986 addr |= (U << 8) | (Rn << 9);
3987
3988 if (writeback && (Rn == Rt || Rn == Rt2))
3989 Check(S, MCDisassembler::SoftFail);
3990 if (Rt == Rt2)
3991 Check(S, MCDisassembler::SoftFail);
3992
3993 // Rt
3994 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3995 return MCDisassembler::Fail;
3996 // Rt2
3997 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
3998 return MCDisassembler::Fail;
3999 // Writeback operand
4000 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4001 return MCDisassembler::Fail;
4002 // addr
4003 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4004 return MCDisassembler::Fail;
4005
4006 return S;
4007}
4008
4009static DecodeStatus
4010DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
4011 uint64_t Address, const void *Decoder) {
4012 DecodeStatus S = MCDisassembler::Success;
4013
4014 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4015 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
4016 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4017 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
4018 unsigned W = fieldFromInstruction32(Insn, 21, 1);
4019 unsigned U = fieldFromInstruction32(Insn, 23, 1);
4020 unsigned P = fieldFromInstruction32(Insn, 24, 1);
4021 bool writeback = (W == 1) | (P == 0);
4022
4023 addr |= (U << 8) | (Rn << 9);
4024
4025 if (writeback && (Rn == Rt || Rn == Rt2))
4026 Check(S, MCDisassembler::SoftFail);
4027
4028 // Writeback operand
4029 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4030 return MCDisassembler::Fail;
4031 // Rt
4032 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4033 return MCDisassembler::Fail;
4034 // Rt2
4035 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4036 return MCDisassembler::Fail;
4037 // addr
4038 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4039 return MCDisassembler::Fail;
4040
4041 return S;
4042}
Owen Anderson08fef882011-09-09 22:24:36 +00004043
4044static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, uint32_t Insn,
4045 uint64_t Address, const void *Decoder) {
4046 unsigned sign1 = fieldFromInstruction32(Insn, 21, 1);
4047 unsigned sign2 = fieldFromInstruction32(Insn, 23, 1);
4048 if (sign1 != sign2) return MCDisassembler::Fail;
4049
4050 unsigned Val = fieldFromInstruction32(Insn, 0, 8);
4051 Val |= fieldFromInstruction32(Insn, 12, 3) << 8;
4052 Val |= fieldFromInstruction32(Insn, 26, 1) << 11;
4053 Val |= sign1 << 12;
4054 Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
4055
4056 return MCDisassembler::Success;
4057}
4058
Owen Anderson0afa0092011-09-26 21:06:22 +00004059static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, uint32_t Val,
4060 uint64_t Address,
4061 const void *Decoder) {
4062 DecodeStatus S = MCDisassembler::Success;
4063
4064 // Shift of "asr #32" is not allowed in Thumb2 mode.
4065 if (Val == 0x20) S = MCDisassembler::SoftFail;
4066 Inst.addOperand(MCOperand::CreateImm(Val));
4067 return S;
4068}
4069
Owen Andersoncb9fed62011-10-28 18:02:13 +00004070static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
4071 uint64_t Address, const void *Decoder) {
4072 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4073 unsigned Rt2 = fieldFromInstruction32(Insn, 0, 4);
4074 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4075 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
4076
4077 if (pred == 0xF)
4078 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
4079
4080 DecodeStatus S = MCDisassembler::Success;
4081 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4082 return MCDisassembler::Fail;
4083 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4084 return MCDisassembler::Fail;
4085 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4086 return MCDisassembler::Fail;
4087 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4088 return MCDisassembler::Fail;
4089
4090 return S;
4091}