blob: 8397e3bf1d7dfe4e8fc3150dffacc814c9dea72c [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000174 unsigned getThumbAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000176 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000178 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000180 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000182 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000184 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000185 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000186 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Andersonc2666002010-12-13 19:31:11 +0000188 unsigned getUnconditionalBranchTargetOpValue(const MachineInstr &MI,
189 unsigned Op) const { return 0; }
Jason W Kim685c3502011-02-04 19:47:15 +0000190 unsigned getARMBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000192 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000194 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000196 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000198 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000200 unsigned getThumbAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000201 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000202 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
204 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000206 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000208 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000210 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
211 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000212 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000214 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000216 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
217 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000218 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
219 const { return 0; }
Owen Andersona838a252010-12-14 00:36:49 +0000220 unsigned getT2AdrLabelOpValue(const MachineInstr &MI, unsigned Op)
221 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000222 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000223 const { return 0; }
Mon P Wang183c6272011-05-09 17:47:27 +0000224 unsigned getAddrMode6OneLane32AddressOpValue(const MachineInstr &MI,
225 unsigned Op)
226 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000227 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
228 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000229 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000230 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000231 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
232 unsigned Op) const { return 0; }
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000233 unsigned getMsbOpValue(const MachineInstr &MI,
234 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000235 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
236 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000237 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
238 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000239
240 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
241 const {
242 // {17-13} = reg
243 // {12} = (U)nsigned (add == '1', sub == '0')
244 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000245 const MachineOperand &MO = MI.getOperand(Op);
246 const MachineOperand &MO1 = MI.getOperand(Op + 1);
247 if (!MO.isReg()) {
248 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
249 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000250 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000251 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000252 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000253 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000254 Binary = Imm12 & 0xfff;
255 if (Imm12 >= 0)
256 Binary |= (1 << 12);
257 Binary |= (Reg << 13);
258 return Binary;
259 }
Jason W Kim837caa92010-11-18 23:37:15 +0000260
Evan Cheng75972122011-01-13 07:58:56 +0000261 unsigned getHiLo16ImmOpValue(const MachineInstr &MI, unsigned Op) const {
Jason W Kim837caa92010-11-18 23:37:15 +0000262 return 0;
263 }
264
Jim Grosbach99f53d12010-11-15 20:47:07 +0000265 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
266 const { return 0;}
267 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
268 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000269 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
270 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000271 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
272 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000273 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
274 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000275 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000276 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000277 uint32_t getAddrModeISOpValue(const MachineInstr &MI, unsigned Op)
278 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000279 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
280 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000281 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000282 // {17-13} = reg
283 // {12} = (U)nsigned (add == '1', sub == '0')
284 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000285 const MachineOperand &MO = MI.getOperand(Op);
286 const MachineOperand &MO1 = MI.getOperand(Op + 1);
287 if (!MO.isReg()) {
288 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
289 return 0;
290 }
291 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000292 int32_t Imm12 = MO1.getImm();
293
294 // Special value for #-0
295 if (Imm12 == INT32_MIN)
296 Imm12 = 0;
297
298 // Immediate is always encoded as positive. The 'U' bit controls add vs
299 // sub.
300 bool isAdd = true;
301 if (Imm12 < 0) {
302 Imm12 = -Imm12;
303 isAdd = false;
304 }
305
306 uint32_t Binary = Imm12 & 0xfff;
307 if (isAdd)
308 Binary |= (1 << 12);
309 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000310 return Binary;
311 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000312 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
313 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000314
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000315 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
316 const { return 0; }
317
Bill Wendling3116dce2011-03-07 23:38:41 +0000318 unsigned getShiftRight8Imm(const MachineInstr &MI, unsigned Op)
Bill Wendlinga656b632011-03-01 01:00:59 +0000319 const { return 0; }
Bill Wendling3116dce2011-03-07 23:38:41 +0000320 unsigned getShiftRight16Imm(const MachineInstr &MI, unsigned Op)
Bill Wendlinga656b632011-03-01 01:00:59 +0000321 const { return 0; }
Bill Wendling3116dce2011-03-07 23:38:41 +0000322 unsigned getShiftRight32Imm(const MachineInstr &MI, unsigned Op)
323 const { return 0; }
324 unsigned getShiftRight64Imm(const MachineInstr &MI, unsigned Op)
Bill Wendlinga656b632011-03-01 01:00:59 +0000325 const { return 0; }
326
Shih-wei Liao5170b712010-05-26 00:02:28 +0000327 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000328 /// machine operand requires relocation, record the relocation and return
329 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000330 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000331 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000332
Evan Cheng83b5cf02008-11-05 23:22:34 +0000333 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000334 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000335 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000336
337 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000338 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000339 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000340 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000341 intptr_t ACPV = 0) const;
342 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
343 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
344 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000345 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000346 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000347 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000348}
349
Chris Lattner33fabd72010-02-02 21:48:51 +0000350char ARMCodeEmitter::ID = 0;
351
Bob Wilson87949d42010-03-17 21:16:45 +0000352/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000353/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000354FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
355 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000356 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000357}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000358
Chris Lattner33fabd72010-02-02 21:48:51 +0000359bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000360 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
361 MF.getTarget().getRelocationModel() != Reloc::Static) &&
362 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000363 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
364 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
365 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000366 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000367 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000368 MJTEs = 0;
369 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000370 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000371 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000372 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000373 MMI = &getAnalysis<MachineModuleInfo>();
374 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000375
376 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000377 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000378 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000379 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000380 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000381 MBB != E; ++MBB) {
382 MCE.StartMachineBasicBlock(MBB);
383 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
384 I != E; ++I)
385 emitInstruction(*I);
386 }
387 } while (MCE.finishFunction(MF));
388
389 return false;
390}
391
Evan Cheng83b5cf02008-11-05 23:22:34 +0000392/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000393///
Chris Lattner33fabd72010-02-02 21:48:51 +0000394unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000395 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000396 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000397 case ARM_AM::asr: return 2;
398 case ARM_AM::lsl: return 0;
399 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000400 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000401 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000402 }
Evan Cheng7602e112008-09-02 06:52:38 +0000403 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000404}
405
Shih-wei Liao5170b712010-05-26 00:02:28 +0000406/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000407/// machine operand requires relocation, record the relocation and return zero.
408unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000409 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000410 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000411 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000412 && "Relocation to this function should be for movt or movw");
413
414 if (MO.isImm())
415 return static_cast<unsigned>(MO.getImm());
416 else if (MO.isGlobal())
417 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
418 else if (MO.isSymbol())
419 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
420 else if (MO.isMBB())
421 emitMachineBasicBlock(MO.getMBB(), Reloc);
422 else {
423#ifndef NDEBUG
424 errs() << MO;
425#endif
426 llvm_unreachable("Unsupported operand type for movw/movt");
427 }
428 return 0;
429}
430
Evan Cheng7602e112008-09-02 06:52:38 +0000431/// getMachineOpValue - Return binary encoding of operand. If the machine
432/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000433unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000434 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000435 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000436 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000437 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000438 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000439 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000440 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000441 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000442 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000443 else if (MO.isCPI()) {
444 const TargetInstrDesc &TID = MI.getDesc();
445 // For VFP load, the immediate offset is multiplied by 4.
446 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
447 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
448 emitConstPoolAddress(MO.getIndex(), Reloc);
449 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000450 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000451 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000452 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000453 else
454 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000455 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000456}
457
Evan Cheng057d0c32008-09-18 07:28:19 +0000458/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000459///
Dan Gohman46510a72010-04-15 01:51:59 +0000460void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000461 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000462 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000463 MachineRelocation MR = Indirect
464 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000465 const_cast<GlobalValue *>(GV),
466 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000467 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000468 const_cast<GlobalValue *>(GV), ACPV,
469 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000470 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000471}
472
473/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
474/// be emitted to the current location in the function, and allow it to be PC
475/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000476void ARMCodeEmitter::
477emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000478 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
479 Reloc, ES));
480}
481
482/// emitConstPoolAddress - Arrange for the address of an constant pool
483/// to be emitted to the current location in the function, and allow it to be PC
484/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000485void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000486 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000487 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000488 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000489}
490
491/// emitJumpTableAddress - Arrange for the address of a jump table to
492/// be emitted to the current location in the function, and allow it to be PC
493/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000494void ARMCodeEmitter::
495emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000496 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000497 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000498}
499
Raul Herbster9c1a3822007-08-30 23:29:26 +0000500/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000501void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000502 unsigned Reloc,
503 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000504 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000505 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000506}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507
Chris Lattner33fabd72010-02-02 21:48:51 +0000508void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000509 DEBUG(errs() << " 0x";
510 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000511 MCE.emitWordLE(Binary);
512}
513
Chris Lattner33fabd72010-02-02 21:48:51 +0000514void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000515 DEBUG(errs() << " 0x";
516 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000517 MCE.emitDWordLE(Binary);
518}
519
Chris Lattner33fabd72010-02-02 21:48:51 +0000520void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000521 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000522
Devang Patelaf0e2722009-10-06 02:19:11 +0000523 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000524
Dan Gohmanfe601042010-06-22 15:08:57 +0000525 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000526 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000527 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000528 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000529 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000530 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000531 case ARMII::MiscFrm:
532 if (MI.getOpcode() == ARM::LEApcrelJT) {
533 // Materialize jumptable address.
534 emitLEApcrelJTInstruction(MI);
535 break;
536 }
537 llvm_unreachable("Unhandled instruction encoding!");
538 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000539 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000540 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000541 break;
542 case ARMII::DPFrm:
543 case ARMII::DPSoRegFrm:
544 emitDataProcessingInstruction(MI);
545 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000546 case ARMII::LdFrm:
547 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000548 emitLoadStoreInstruction(MI);
549 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000550 case ARMII::LdMiscFrm:
551 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000552 emitMiscLoadStoreInstruction(MI);
553 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000554 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000555 emitLoadStoreMultipleInstruction(MI);
556 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000557 case ARMII::MulFrm:
558 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000559 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000560 case ARMII::ExtFrm:
561 emitExtendInstruction(MI);
562 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000563 case ARMII::ArithMiscFrm:
564 emitMiscArithInstruction(MI);
565 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000566 case ARMII::SatFrm:
567 emitSaturateInstruction(MI);
568 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000569 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000570 emitBranchInstruction(MI);
571 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000572 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000573 emitMiscBranchInstruction(MI);
574 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000575 // VFP instructions.
576 case ARMII::VFPUnaryFrm:
577 case ARMII::VFPBinaryFrm:
578 emitVFPArithInstruction(MI);
579 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000580 case ARMII::VFPConv1Frm:
581 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000582 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000583 case ARMII::VFPConv4Frm:
584 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000585 emitVFPConversionInstruction(MI);
586 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000587 case ARMII::VFPLdStFrm:
588 emitVFPLoadStoreInstruction(MI);
589 break;
590 case ARMII::VFPLdStMulFrm:
591 emitVFPLoadStoreMultipleInstruction(MI);
592 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000593
Bob Wilson1a913ed2010-06-11 21:34:50 +0000594 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000595 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000596 case ARMII::NSetLnFrm:
597 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000598 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000599 case ARMII::NDupFrm:
600 emitNEONDupInstruction(MI);
601 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000602 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000603 emitNEON1RegModImmInstruction(MI);
604 break;
605 case ARMII::N2RegFrm:
606 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000607 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000608 case ARMII::N3RegFrm:
609 emitNEON3RegInstruction(MI);
610 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000611 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000612 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000613}
614
Chris Lattner33fabd72010-02-02 21:48:51 +0000615void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000616 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
617 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000618 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000619
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000620 // Remember the CONSTPOOL_ENTRY address for later relocation.
621 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
622
623 // Emit constpool island entry. In most cases, the actual values will be
624 // resolved and relocated after code emission.
625 if (MCPE.isMachineConstantPoolEntry()) {
626 ARMConstantPoolValue *ACPV =
627 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
628
Chris Lattner705e07f2009-08-23 03:41:05 +0000629 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
630 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000631
Bob Wilson28989a82009-11-02 16:59:06 +0000632 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000633 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000634 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000635 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000636 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000637 isa<Function>(GV),
638 Subtarget->GVIsIndirectSymbol(GV, RelocM),
639 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000640 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000641 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
642 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000643 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000644 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000645 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000646
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000647 DEBUG({
648 errs() << " ** Constant pool #" << CPI << " @ "
649 << (void*)MCE.getCurrentPCValue() << " ";
650 if (const Function *F = dyn_cast<Function>(CV))
651 errs() << F->getName();
652 else
653 errs() << *CV;
654 errs() << '\n';
655 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000656
Dan Gohman46510a72010-04-15 01:51:59 +0000657 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000658 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000659 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000660 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000661 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000662 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000663 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000664 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000665 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000666 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000667 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
668 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000669 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000670 }
671 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000672 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000673 }
674 }
675}
676
Zonr Changf86399b2010-05-25 08:42:45 +0000677void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
678 const MachineOperand &MO0 = MI.getOperand(0);
679 const MachineOperand &MO1 = MI.getOperand(1);
680
681 // Emit the 'movw' instruction.
682 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
683
684 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
685
686 // Set the conditional execution predicate.
687 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
688
689 // Encode Rd.
690 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
691
692 // Encode imm16 as imm4:imm12
693 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
694 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
695 emitWordLE(Binary);
696
697 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
698 // Emit the 'movt' instruction.
699 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
700
701 // Set the conditional execution predicate.
702 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
703
704 // Encode Rd.
705 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
706
707 // Encode imm16 as imm4:imm1, same as movw above.
708 Binary |= Hi16 & 0xFFF;
709 Binary |= ((Hi16 >> 12) & 0xF) << 16;
710 emitWordLE(Binary);
711}
712
Chris Lattner33fabd72010-02-02 21:48:51 +0000713void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000714 const MachineOperand &MO0 = MI.getOperand(0);
715 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000716 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
717 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000718 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
719 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
720
721 // Emit the 'mov' instruction.
722 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
723
724 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000725 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000726
727 // Encode Rd.
728 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
729
730 // Encode so_imm.
731 // Set bit I(25) to identify this is the immediate form of <shifter_op>
732 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000733 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000734 emitWordLE(Binary);
735
736 // Now the 'orr' instruction.
737 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
738
739 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000740 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000741
742 // Encode Rd.
743 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
744
745 // Encode Rn.
746 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
747
748 // Encode so_imm.
749 // Set bit I(25) to identify this is the immediate form of <shifter_op>
750 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000751 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000752 emitWordLE(Binary);
753}
754
Chris Lattner33fabd72010-02-02 21:48:51 +0000755void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000756 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000757
Evan Cheng4df60f52008-11-07 09:06:08 +0000758 const TargetInstrDesc &TID = MI.getDesc();
759
760 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000761 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000762
763 // Set the conditional execution predicate
764 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
765
766 // Encode S bit if MI modifies CPSR.
767 Binary |= getAddrModeSBit(MI, TID);
768
769 // Encode Rd.
770 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
771
772 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000773 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000774
775 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000776 Binary |= 1 << ARMII::I_BitShift;
777 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
778
779 emitWordLE(Binary);
780}
781
Chris Lattner33fabd72010-02-02 21:48:51 +0000782void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000783 unsigned Opcode = MI.getDesc().Opcode;
784
785 // Part of binary is determined by TableGn.
786 unsigned Binary = getBinaryCodeForInstr(MI);
787
788 // Set the conditional execution predicate
789 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
790
791 // Encode S bit if MI modifies CPSR.
792 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
793 Binary |= 1 << ARMII::S_BitShift;
794
795 // Encode register def if there is one.
796 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
797
798 // Encode the shift operation.
799 switch (Opcode) {
800 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000801 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000802 // rrx
803 Binary |= 0x6 << 4;
804 break;
805 case ARM::MOVsrl_flag:
806 // lsr #1
807 Binary |= (0x2 << 4) | (1 << 7);
808 break;
809 case ARM::MOVsra_flag:
810 // asr #1
811 Binary |= (0x4 << 4) | (1 << 7);
812 break;
813 }
814
815 // Encode register Rm.
816 Binary |= getMachineOpValue(MI, 1);
817
818 emitWordLE(Binary);
819}
820
Chris Lattner33fabd72010-02-02 21:48:51 +0000821void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000822 DEBUG(errs() << " ** LPC" << LabelID << " @ "
823 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000824 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
825}
826
Chris Lattner33fabd72010-02-02 21:48:51 +0000827void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000828 unsigned Opcode = MI.getDesc().Opcode;
829 switch (Opcode) {
830 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000831 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000832 case ARM::BX_CALL:
833 case ARM::BMOVPCRX_CALL:
834 case ARM::BXr9_CALL:
835 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000836 // First emit mov lr, pc
837 unsigned Binary = 0x01a0e00f;
838 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
839 emitWordLE(Binary);
840
841 // and then emit the branch.
842 emitMiscBranchInstruction(MI);
843 break;
844 }
Chris Lattner518bb532010-02-09 19:54:29 +0000845 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000846 // We allow inline assembler nodes with empty bodies - they can
847 // implicitly define registers, which is ok for JIT.
848 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000849 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000850 }
Evan Chengffa6d962008-11-13 23:36:57 +0000851 break;
852 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000853 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000854 case TargetOpcode::EH_LABEL:
855 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
856 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000857 case TargetOpcode::IMPLICIT_DEF:
858 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000859 // Do nothing.
860 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000861 case ARM::CONSTPOOL_ENTRY:
862 emitConstPoolInstruction(MI);
863 break;
864 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000865 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000866 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000867 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000868 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000869 break;
870 }
871 case ARM::PICLDR:
872 case ARM::PICLDRB:
873 case ARM::PICSTR:
874 case ARM::PICSTRB: {
875 // Remember of the address of the PC label for relocation later.
876 addPCLabel(MI.getOperand(2).getImm());
877 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000878 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000879 break;
880 }
881 case ARM::PICLDRH:
882 case ARM::PICLDRSH:
883 case ARM::PICLDRSB:
884 case ARM::PICSTRH: {
885 // Remember of the address of the PC label for relocation later.
886 addPCLabel(MI.getOperand(2).getImm());
887 // These are just load / store instructions that implicitly read pc.
888 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000889 break;
890 }
Zonr Changf86399b2010-05-25 08:42:45 +0000891
892 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000893 // Two instructions to materialize a constant.
894 if (Subtarget->hasV6T2Ops())
895 emitMOVi32immInstruction(MI);
896 else
897 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000898 break;
899
Evan Cheng4df60f52008-11-07 09:06:08 +0000900 case ARM::LEApcrelJT:
901 // Materialize jumptable address.
902 emitLEApcrelJTInstruction(MI);
903 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000904 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000905 case ARM::MOVsrl_flag:
906 case ARM::MOVsra_flag:
907 emitPseudoMoveInstruction(MI);
908 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000909 }
910}
911
Bob Wilson87949d42010-03-17 21:16:45 +0000912unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000913 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000914 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000915 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000916 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000917
918 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
919 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
920 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
921
922 // Encode the shift opcode.
923 unsigned SBits = 0;
924 unsigned Rs = MO1.getReg();
925 if (Rs) {
926 // Set shift operand (bit[7:4]).
927 // LSL - 0001
928 // LSR - 0011
929 // ASR - 0101
930 // ROR - 0111
931 // RRX - 0110 and bit[11:8] clear.
932 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000934 case ARM_AM::lsl: SBits = 0x1; break;
935 case ARM_AM::lsr: SBits = 0x3; break;
936 case ARM_AM::asr: SBits = 0x5; break;
937 case ARM_AM::ror: SBits = 0x7; break;
938 case ARM_AM::rrx: SBits = 0x6; break;
939 }
940 } else {
941 // Set shift operand (bit[6:4]).
942 // LSL - 000
943 // LSR - 010
944 // ASR - 100
945 // ROR - 110
946 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000947 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000948 case ARM_AM::lsl: SBits = 0x0; break;
949 case ARM_AM::lsr: SBits = 0x2; break;
950 case ARM_AM::asr: SBits = 0x4; break;
951 case ARM_AM::ror: SBits = 0x6; break;
952 }
953 }
954 Binary |= SBits << 4;
955 if (SOpc == ARM_AM::rrx)
956 return Binary;
957
958 // Encode the shift operation Rs or shift_imm (except rrx).
959 if (Rs) {
960 // Encode Rs bit[11:8].
961 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000962 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000963 }
964
965 // Encode shift_imm bit[11:7].
966 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
967}
968
Chris Lattner33fabd72010-02-02 21:48:51 +0000969unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000970 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
971 assert(SoImmVal != -1 && "Not a valid so_imm value!");
972
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000973 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000974 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000975 << ARMII::SoRotImmShift;
976
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000977 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000978 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000979 return Binary;
980}
981
Chris Lattner33fabd72010-02-02 21:48:51 +0000982unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000983 const TargetInstrDesc &TID) const {
Bob Wilson58f04fd2011-03-03 23:07:15 +0000984 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i >= e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000985 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000986 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000987 return 1 << ARMII::S_BitShift;
988 }
989 return 0;
990}
991
Bob Wilson87949d42010-03-17 21:16:45 +0000992void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000993 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000994 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000995 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000996
997 // Part of binary is determined by TableGn.
998 unsigned Binary = getBinaryCodeForInstr(MI);
999
Jim Grosbach33412622008-10-07 19:05:35 +00001000 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001001 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001002
Evan Cheng49a9f292008-09-12 22:45:55 +00001003 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001004 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +00001005
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001006 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +00001007 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +00001008 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +00001009 if (NumDefs)
1010 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1011 else if (ImplicitRd)
1012 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001013 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001014
Zonr Changf86399b2010-05-25 08:42:45 +00001015 if (TID.Opcode == ARM::MOVi16) {
1016 // Get immediate from MI.
1017 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
1018 ARM::reloc_arm_movw);
1019 // Encode imm which is the same as in emitMOVi32immInstruction().
1020 Binary |= Lo16 & 0xFFF;
1021 Binary |= ((Lo16 >> 12) & 0xF) << 16;
1022 emitWordLE(Binary);
1023 return;
1024 } else if(TID.Opcode == ARM::MOVTi16) {
1025 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1026 ARM::reloc_arm_movt) >> 16);
1027 Binary |= Hi16 & 0xFFF;
1028 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1029 emitWordLE(Binary);
1030 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001031 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001032 uint32_t v = ~MI.getOperand(2).getImm();
1033 int32_t lsb = CountTrailingZeros_32(v);
1034 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001035 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001036 Binary |= (msb & 0x1F) << 16;
1037 Binary |= (lsb & 0x1F) << 7;
1038 emitWordLE(Binary);
1039 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001040 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1041 // Encode Rn in Instr{0-3}
1042 Binary |= getMachineOpValue(MI, OpIdx++);
1043
1044 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1045 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1046
1047 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1048 Binary |= (widthm1 & 0x1F) << 16;
1049 Binary |= (lsb & 0x1F) << 7;
1050 emitWordLE(Binary);
1051 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001052 }
1053
Evan Chengd87293c2008-11-06 08:47:38 +00001054 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1055 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1056 ++OpIdx;
1057
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001058 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001059 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1060 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 if (ImplicitRn)
1062 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001063 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001064 else {
1065 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1066 ++OpIdx;
1067 }
Evan Cheng7602e112008-09-02 06:52:38 +00001068 }
1069
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001070 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001071 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001072 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001073 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001074 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001075 return;
1076 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001077
Evan Chengedda31c2008-11-05 18:35:52 +00001078 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001079 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001080 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001081 return;
1082 }
Evan Cheng7602e112008-09-02 06:52:38 +00001083
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001084 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001085 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001086
Evan Cheng83b5cf02008-11-05 23:22:34 +00001087 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001088}
1089
Bob Wilson87949d42010-03-17 21:16:45 +00001090void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001091 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001092 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001093 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001094 unsigned Form = TID.TSFlags & ARMII::FormMask;
1095 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001096
Evan Chengedda31c2008-11-05 18:35:52 +00001097 // Part of binary is determined by TableGn.
1098 unsigned Binary = getBinaryCodeForInstr(MI);
1099
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001100 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1101 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1102 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001103 emitWordLE(Binary);
1104 return;
1105 }
1106
Jim Grosbach33412622008-10-07 19:05:35 +00001107 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001108 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001109
Evan Cheng4df60f52008-11-07 09:06:08 +00001110 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001111
1112 // Operand 0 of a pre- and post-indexed store is the address base
1113 // writeback. Skip it.
1114 bool Skipped = false;
1115 if (IsPrePost && Form == ARMII::StFrm) {
1116 ++OpIdx;
1117 Skipped = true;
1118 }
1119
1120 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 if (ImplicitRd)
1122 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001123 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001124 else
1125 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001126
1127 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 if (ImplicitRn)
1129 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001130 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001131 else
1132 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001133
Evan Cheng05c356e2008-11-08 01:44:13 +00001134 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001135 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001136 ++OpIdx;
1137
Evan Cheng83b5cf02008-11-05 23:22:34 +00001138 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001139 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001140 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001141
Evan Chenge7de7e32008-09-13 01:44:01 +00001142 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001143 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001144 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001145 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001146 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001147 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001148 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1149 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001150 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001151 }
1152
Bill Wendling7d31a162010-10-20 22:44:54 +00001153 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001154 Binary |= 1 << ARMII::I_BitShift;
1155 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1156 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001157 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001158
Evan Cheng70632912008-11-12 07:34:37 +00001159 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001160 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001161 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001162 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1163 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001164 }
1165
Evan Cheng83b5cf02008-11-05 23:22:34 +00001166 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001167}
1168
Chris Lattner33fabd72010-02-02 21:48:51 +00001169void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001170 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001171 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001172 unsigned Form = TID.TSFlags & ARMII::FormMask;
1173 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001174
Evan Chengedda31c2008-11-05 18:35:52 +00001175 // Part of binary is determined by TableGn.
1176 unsigned Binary = getBinaryCodeForInstr(MI);
1177
Jim Grosbach33412622008-10-07 19:05:35 +00001178 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001179 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001180
Evan Cheng148cad82008-11-13 07:34:59 +00001181 unsigned OpIdx = 0;
1182
1183 // Operand 0 of a pre- and post-indexed store is the address base
1184 // writeback. Skip it.
1185 bool Skipped = false;
1186 if (IsPrePost && Form == ARMII::StMiscFrm) {
1187 ++OpIdx;
1188 Skipped = true;
1189 }
1190
Evan Cheng7602e112008-09-02 06:52:38 +00001191 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001192 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001193
Evan Cheng358dec52009-06-15 08:28:29 +00001194 // Skip LDRD and STRD's second operand.
1195 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1196 ++OpIdx;
1197
Evan Cheng7602e112008-09-02 06:52:38 +00001198 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 if (ImplicitRn)
1200 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001201 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001202 else
1203 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001204
Evan Cheng05c356e2008-11-08 01:44:13 +00001205 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001206 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001207 ++OpIdx;
1208
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001210 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001211 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001212
Evan Chenge7de7e32008-09-13 01:44:01 +00001213 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001214 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001215 ARMII::U_BitShift);
1216
1217 // If this instr is in register offset/index encoding, set bit[3:0]
1218 // to the corresponding Rm register.
1219 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001220 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001221 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001222 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001223 }
1224
Evan Chengd87293c2008-11-06 08:47:38 +00001225 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001226 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001227 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001228 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001229 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1230 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001231 }
1232
Evan Cheng83b5cf02008-11-05 23:22:34 +00001233 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001234}
1235
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236static unsigned getAddrModeUPBits(unsigned Mode) {
1237 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001238
1239 // Set addressing mode by modifying bits U(23) and P(24)
1240 // IA - Increment after - bit U = 1 and bit P = 0
1241 // IB - Increment before - bit U = 1 and bit P = 1
1242 // DA - Decrement after - bit U = 0 and bit P = 0
1243 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001244 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001245 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001246 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001247 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1248 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1249 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001250 }
1251
Evan Chengcd8e66a2008-11-11 21:48:44 +00001252 return Binary;
1253}
1254
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001255void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1256 const TargetInstrDesc &TID = MI.getDesc();
1257 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1258
Evan Chengcd8e66a2008-11-11 21:48:44 +00001259 // Part of binary is determined by TableGn.
1260 unsigned Binary = getBinaryCodeForInstr(MI);
1261
1262 // Set the conditional execution predicate
1263 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1264
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001265 // Skip operand 0 of an instruction with base register update.
1266 unsigned OpIdx = 0;
1267 if (IsUpdating)
1268 ++OpIdx;
1269
Evan Chengcd8e66a2008-11-11 21:48:44 +00001270 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001271 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001272
1273 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001274 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1275 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001276
Evan Cheng7602e112008-09-02 06:52:38 +00001277 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001278 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001279 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001280
1281 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001282 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001283 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001284 if (!MO.isReg() || MO.isImplicit())
1285 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001286 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001287 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1288 RegNum < 16);
1289 Binary |= 0x1 << RegNum;
1290 }
1291
Evan Cheng83b5cf02008-11-05 23:22:34 +00001292 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001293}
1294
Chris Lattner33fabd72010-02-02 21:48:51 +00001295void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001296 const TargetInstrDesc &TID = MI.getDesc();
1297
1298 // Part of binary is determined by TableGn.
1299 unsigned Binary = getBinaryCodeForInstr(MI);
1300
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001301 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001302 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001303
1304 // Encode S bit if MI modifies CPSR.
1305 Binary |= getAddrModeSBit(MI, TID);
1306
1307 // 32x32->64bit operations have two destination registers. The number
1308 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001309 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001310 if (TID.getNumDefs() == 2)
1311 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1312
1313 // Encode Rd
1314 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1315
1316 // Encode Rm
1317 Binary |= getMachineOpValue(MI, OpIdx++);
1318
1319 // Encode Rs
1320 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1321
Evan Chengfbc9d412008-11-06 01:21:28 +00001322 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1323 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001324 if (TID.getNumOperands() > OpIdx &&
1325 !TID.OpInfo[OpIdx].isPredicate() &&
1326 !TID.OpInfo[OpIdx].isOptionalDef())
1327 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1328
1329 emitWordLE(Binary);
1330}
1331
Chris Lattner33fabd72010-02-02 21:48:51 +00001332void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001333 const TargetInstrDesc &TID = MI.getDesc();
1334
1335 // Part of binary is determined by TableGn.
1336 unsigned Binary = getBinaryCodeForInstr(MI);
1337
1338 // Set the conditional execution predicate
1339 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1340
1341 unsigned OpIdx = 0;
1342
1343 // Encode Rd
1344 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1345
1346 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1347 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1348 if (MO2.isReg()) {
1349 // Two register operand form.
1350 // Encode Rn.
1351 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1352
1353 // Encode Rm.
1354 Binary |= getMachineOpValue(MI, MO2);
1355 ++OpIdx;
1356 } else {
1357 Binary |= getMachineOpValue(MI, MO1);
1358 }
1359
1360 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1361 if (MI.getOperand(OpIdx).isImm() &&
1362 !TID.OpInfo[OpIdx].isPredicate() &&
1363 !TID.OpInfo[OpIdx].isOptionalDef())
1364 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001365
Evan Cheng83b5cf02008-11-05 23:22:34 +00001366 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001367}
1368
Chris Lattner33fabd72010-02-02 21:48:51 +00001369void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001370 const TargetInstrDesc &TID = MI.getDesc();
1371
1372 // Part of binary is determined by TableGn.
1373 unsigned Binary = getBinaryCodeForInstr(MI);
1374
1375 // Set the conditional execution predicate
1376 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1377
Eric Christopher33c110e2011-05-07 04:37:27 +00001378 // PKH instructions are finished at this point
1379 if (TID.Opcode == ARM::PKHBT || TID.Opcode == ARM::PKHTB) {
1380 emitWordLE(Binary);
1381 return;
1382 }
1383
Evan Cheng8b59db32008-11-07 01:41:35 +00001384 unsigned OpIdx = 0;
1385
1386 // Encode Rd
1387 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1388
1389 const MachineOperand &MO = MI.getOperand(OpIdx++);
1390 if (OpIdx == TID.getNumOperands() ||
1391 TID.OpInfo[OpIdx].isPredicate() ||
1392 TID.OpInfo[OpIdx].isOptionalDef()) {
1393 // Encode Rm and it's done.
1394 Binary |= getMachineOpValue(MI, MO);
1395 emitWordLE(Binary);
1396 return;
1397 }
1398
1399 // Encode Rn.
1400 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1401
1402 // Encode Rm.
1403 Binary |= getMachineOpValue(MI, OpIdx++);
1404
1405 // Encode shift_imm.
1406 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001407 if (TID.Opcode == ARM::PKHTB) {
1408 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1409 if (ShiftAmt == 32)
1410 ShiftAmt = 0;
1411 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001412 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1413 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001414
Evan Cheng8b59db32008-11-07 01:41:35 +00001415 emitWordLE(Binary);
1416}
1417
Bob Wilson9a1c1892010-08-11 00:01:18 +00001418void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1419 const TargetInstrDesc &TID = MI.getDesc();
1420
1421 // Part of binary is determined by TableGen.
1422 unsigned Binary = getBinaryCodeForInstr(MI);
1423
1424 // Set the conditional execution predicate
1425 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1426
1427 // Encode Rd
1428 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1429
1430 // Encode saturate bit position.
1431 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001432 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001433 Pos -= 1;
1434 assert((Pos < 16 || (Pos < 32 &&
1435 TID.Opcode != ARM::SSAT16 &&
1436 TID.Opcode != ARM::USAT16)) &&
1437 "saturate bit position out of range");
1438 Binary |= Pos << 16;
1439
1440 // Encode Rm
1441 Binary |= getMachineOpValue(MI, 2);
1442
1443 // Encode shift_imm.
1444 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001445 unsigned ShiftOp = MI.getOperand(3).getImm();
1446 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1447 if (Opc == ARM_AM::asr)
1448 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001449 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001450 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001451 ShiftAmt = 0;
1452 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1453 Binary |= ShiftAmt << ARMII::ShiftShift;
1454 }
1455
1456 emitWordLE(Binary);
1457}
1458
Chris Lattner33fabd72010-02-02 21:48:51 +00001459void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001460 const TargetInstrDesc &TID = MI.getDesc();
1461
Torok Edwindac237e2009-07-08 20:53:28 +00001462 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001463 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001464 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001465
Evan Cheng7602e112008-09-02 06:52:38 +00001466 // Part of binary is determined by TableGn.
1467 unsigned Binary = getBinaryCodeForInstr(MI);
1468
Evan Chengedda31c2008-11-05 18:35:52 +00001469 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001470 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001471
1472 // Set signed_immed_24 field
1473 Binary |= getMachineOpValue(MI, 0);
1474
Evan Cheng83b5cf02008-11-05 23:22:34 +00001475 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001476}
1477
Chris Lattner33fabd72010-02-02 21:48:51 +00001478void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001479 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001480 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001481 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001482 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1483 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001484
1485 // Now emit the jump table entries.
1486 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1487 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1488 if (IsPIC)
1489 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001490 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001491 else
1492 // Absolute DestBB address.
1493 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1494 emitWordLE(0);
1495 }
1496}
1497
Chris Lattner33fabd72010-02-02 21:48:51 +00001498void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001499 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001500
Evan Cheng437c1732008-11-07 22:30:53 +00001501 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001502 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001503 // First emit a ldr pc, [] instruction.
1504 emitDataProcessingInstruction(MI, ARM::PC);
1505
1506 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001507 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001508 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001509 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1510 emitInlineJumpTable(JTIndex);
1511 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001512 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001513 // First emit a ldr pc, [] instruction.
1514 emitLoadStoreInstruction(MI, ARM::PC);
1515
1516 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001517 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001518 return;
1519 }
1520
Evan Chengedda31c2008-11-05 18:35:52 +00001521 // Part of binary is determined by TableGn.
1522 unsigned Binary = getBinaryCodeForInstr(MI);
1523
1524 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001525 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001526
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001527 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001528 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001529 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001530 else
Evan Chengedda31c2008-11-05 18:35:52 +00001531 // otherwise, set the return register
1532 Binary |= getMachineOpValue(MI, 0);
1533
Evan Cheng83b5cf02008-11-05 23:22:34 +00001534 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001535}
Evan Cheng7602e112008-09-02 06:52:38 +00001536
Evan Cheng80a11982008-11-12 06:41:41 +00001537static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001538 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001539 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001540 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001541 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001542 if (!isSPVFP)
1543 Binary |= RegD << ARMII::RegRdShift;
1544 else {
1545 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1546 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1547 }
Evan Cheng80a11982008-11-12 06:41:41 +00001548 return Binary;
1549}
Evan Cheng78be83d2008-11-11 19:40:26 +00001550
Evan Cheng80a11982008-11-12 06:41:41 +00001551static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001552 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001553 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001554 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001555 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001556 if (!isSPVFP)
1557 Binary |= RegN << ARMII::RegRnShift;
1558 else {
1559 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1560 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1561 }
Evan Cheng80a11982008-11-12 06:41:41 +00001562 return Binary;
1563}
Evan Chengd06d48d2008-11-12 02:19:38 +00001564
Evan Cheng80a11982008-11-12 06:41:41 +00001565static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1566 unsigned RegM = MI.getOperand(OpIdx).getReg();
1567 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001568 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001569 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001570 if (!isSPVFP)
1571 Binary |= RegM;
1572 else {
1573 Binary |= ((RegM & 0x1E) >> 1);
1574 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001575 }
Evan Cheng80a11982008-11-12 06:41:41 +00001576 return Binary;
1577}
1578
Chris Lattner33fabd72010-02-02 21:48:51 +00001579void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001580 const TargetInstrDesc &TID = MI.getDesc();
1581
1582 // Part of binary is determined by TableGn.
1583 unsigned Binary = getBinaryCodeForInstr(MI);
1584
1585 // Set the conditional execution predicate
1586 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1587
1588 unsigned OpIdx = 0;
1589 assert((Binary & ARMII::D_BitShift) == 0 &&
1590 (Binary & ARMII::N_BitShift) == 0 &&
1591 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1592
1593 // Encode Dd / Sd.
1594 Binary |= encodeVFPRd(MI, OpIdx++);
1595
1596 // If this is a two-address operand, skip it, e.g. FMACD.
1597 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1598 ++OpIdx;
1599
1600 // Encode Dn / Sn.
1601 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001602 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001603
1604 if (OpIdx == TID.getNumOperands() ||
1605 TID.OpInfo[OpIdx].isPredicate() ||
1606 TID.OpInfo[OpIdx].isOptionalDef()) {
1607 // FCMPEZD etc. has only one operand.
1608 emitWordLE(Binary);
1609 return;
1610 }
1611
1612 // Encode Dm / Sm.
1613 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001614
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001615 emitWordLE(Binary);
1616}
1617
Bob Wilson87949d42010-03-17 21:16:45 +00001618void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001619 const TargetInstrDesc &TID = MI.getDesc();
1620 unsigned Form = TID.TSFlags & ARMII::FormMask;
1621
1622 // Part of binary is determined by TableGn.
1623 unsigned Binary = getBinaryCodeForInstr(MI);
1624
1625 // Set the conditional execution predicate
1626 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1627
1628 switch (Form) {
1629 default: break;
1630 case ARMII::VFPConv1Frm:
1631 case ARMII::VFPConv2Frm:
1632 case ARMII::VFPConv3Frm:
1633 // Encode Dd / Sd.
1634 Binary |= encodeVFPRd(MI, 0);
1635 break;
1636 case ARMII::VFPConv4Frm:
1637 // Encode Dn / Sn.
1638 Binary |= encodeVFPRn(MI, 0);
1639 break;
1640 case ARMII::VFPConv5Frm:
1641 // Encode Dm / Sm.
1642 Binary |= encodeVFPRm(MI, 0);
1643 break;
1644 }
1645
1646 switch (Form) {
1647 default: break;
1648 case ARMII::VFPConv1Frm:
1649 // Encode Dm / Sm.
1650 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001651 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001652 case ARMII::VFPConv2Frm:
1653 case ARMII::VFPConv3Frm:
1654 // Encode Dn / Sn.
1655 Binary |= encodeVFPRn(MI, 1);
1656 break;
1657 case ARMII::VFPConv4Frm:
1658 case ARMII::VFPConv5Frm:
1659 // Encode Dd / Sd.
1660 Binary |= encodeVFPRd(MI, 1);
1661 break;
1662 }
1663
1664 if (Form == ARMII::VFPConv5Frm)
1665 // Encode Dn / Sn.
1666 Binary |= encodeVFPRn(MI, 2);
1667 else if (Form == ARMII::VFPConv3Frm)
1668 // Encode Dm / Sm.
1669 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001670
1671 emitWordLE(Binary);
1672}
1673
Chris Lattner33fabd72010-02-02 21:48:51 +00001674void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001675 // Part of binary is determined by TableGn.
1676 unsigned Binary = getBinaryCodeForInstr(MI);
1677
1678 // Set the conditional execution predicate
1679 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1680
1681 unsigned OpIdx = 0;
1682
1683 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001684 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001685
1686 // Encode address base.
1687 const MachineOperand &Base = MI.getOperand(OpIdx++);
1688 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1689
1690 // If there is a non-zero immediate offset, encode it.
1691 if (Base.isReg()) {
1692 const MachineOperand &Offset = MI.getOperand(OpIdx);
1693 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1694 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1695 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001696 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001697 emitWordLE(Binary);
1698 return;
1699 }
1700 }
1701
1702 // If immediate offset is omitted, default to +0.
1703 Binary |= 1 << ARMII::U_BitShift;
1704
1705 emitWordLE(Binary);
1706}
1707
Bob Wilson87949d42010-03-17 21:16:45 +00001708void
1709ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001710 const TargetInstrDesc &TID = MI.getDesc();
1711 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1712
Evan Chengcd8e66a2008-11-11 21:48:44 +00001713 // Part of binary is determined by TableGn.
1714 unsigned Binary = getBinaryCodeForInstr(MI);
1715
1716 // Set the conditional execution predicate
1717 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1718
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001719 // Skip operand 0 of an instruction with base register update.
1720 unsigned OpIdx = 0;
1721 if (IsUpdating)
1722 ++OpIdx;
1723
Evan Chengcd8e66a2008-11-11 21:48:44 +00001724 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001725 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001726
1727 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001728 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1729 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001730
1731 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001732 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001733 Binary |= 0x1 << ARMII::W_BitShift;
1734
1735 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001736 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001737
Bob Wilsond4bfd542010-08-27 23:18:17 +00001738 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001739 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001740 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001741 const MachineOperand &MO = MI.getOperand(i);
1742 if (!MO.isReg() || MO.isImplicit())
1743 break;
1744 ++NumRegs;
1745 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001746 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1747 // Otherwise, it will be 0, in the case of 32-bit registers.
1748 if(Binary & 0x100)
1749 Binary |= NumRegs * 2;
1750 else
1751 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001752
1753 emitWordLE(Binary);
1754}
1755
Bob Wilson1a913ed2010-06-11 21:34:50 +00001756static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1757 unsigned RegD = MI.getOperand(OpIdx).getReg();
1758 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001759 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001760 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1761 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1762 return Binary;
1763}
1764
Bob Wilson5e7b6072010-06-25 22:40:46 +00001765static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1766 unsigned RegN = MI.getOperand(OpIdx).getReg();
1767 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001768 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001769 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1770 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1771 return Binary;
1772}
1773
Bob Wilson583a2a02010-06-25 21:17:19 +00001774static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1775 unsigned RegM = MI.getOperand(OpIdx).getReg();
1776 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001777 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001778 Binary |= (RegM & 0xf);
1779 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1780 return Binary;
1781}
1782
Bob Wilsond896a972010-06-28 21:12:19 +00001783/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1784/// data-processing instruction to the corresponding Thumb encoding.
1785static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1786 assert((Binary & 0xfe000000) == 0xf2000000 &&
1787 "not an ARM NEON data-processing instruction");
1788 unsigned UBit = (Binary >> 24) & 1;
1789 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1790}
1791
Bob Wilsond5a563d2010-06-29 17:34:07 +00001792void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001793 unsigned Binary = getBinaryCodeForInstr(MI);
1794
Bob Wilsond5a563d2010-06-29 17:34:07 +00001795 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1796 const TargetInstrDesc &TID = MI.getDesc();
1797 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1798 RegTOpIdx = 0;
1799 RegNOpIdx = 1;
1800 LnOpIdx = 2;
1801 } else { // ARMII::NSetLnFrm
1802 RegTOpIdx = 2;
1803 RegNOpIdx = 0;
1804 LnOpIdx = 3;
1805 }
1806
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001807 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001808 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001809
Bob Wilsond5a563d2010-06-29 17:34:07 +00001810 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001811 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001812 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001813 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001814
1815 unsigned LaneShift;
1816 if ((Binary & (1 << 22)) != 0)
1817 LaneShift = 0; // 8-bit elements
1818 else if ((Binary & (1 << 5)) != 0)
1819 LaneShift = 1; // 16-bit elements
1820 else
1821 LaneShift = 2; // 32-bit elements
1822
Bob Wilsond5a563d2010-06-29 17:34:07 +00001823 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001824 unsigned Opc1 = Lane >> 2;
1825 unsigned Opc2 = Lane & 3;
1826 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1827 Binary |= (Opc1 << 21);
1828 Binary |= (Opc2 << 5);
1829
1830 emitWordLE(Binary);
1831}
1832
Bob Wilson21773e72010-06-29 20:13:29 +00001833void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1834 unsigned Binary = getBinaryCodeForInstr(MI);
1835
1836 // Set the conditional execution predicate
1837 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1838
1839 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001840 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001841 Binary |= (RegT << ARMII::RegRdShift);
1842 Binary |= encodeNEONRn(MI, 0);
1843 emitWordLE(Binary);
1844}
1845
Bob Wilson583a2a02010-06-25 21:17:19 +00001846void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001847 unsigned Binary = getBinaryCodeForInstr(MI);
1848 // Destination register is encoded in Dd.
1849 Binary |= encodeNEONRd(MI, 0);
1850 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1851 unsigned Imm = MI.getOperand(1).getImm();
1852 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001853 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001854 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001855 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001856 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001857 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001858 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001859 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001860 emitWordLE(Binary);
1861}
1862
Bob Wilson583a2a02010-06-25 21:17:19 +00001863void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001864 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001865 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001866 // Destination register is encoded in Dd; source register in Dm.
1867 unsigned OpIdx = 0;
1868 Binary |= encodeNEONRd(MI, OpIdx++);
1869 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1870 ++OpIdx;
1871 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001872 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001873 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001874 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1875 emitWordLE(Binary);
1876}
1877
Bob Wilson5e7b6072010-06-25 22:40:46 +00001878void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1879 const TargetInstrDesc &TID = MI.getDesc();
1880 unsigned Binary = getBinaryCodeForInstr(MI);
1881 // Destination register is encoded in Dd; source registers in Dn and Dm.
1882 unsigned OpIdx = 0;
1883 Binary |= encodeNEONRd(MI, OpIdx++);
1884 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1885 ++OpIdx;
1886 Binary |= encodeNEONRn(MI, OpIdx++);
1887 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1888 ++OpIdx;
1889 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001890 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001891 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001892 // FIXME: This does not handle VMOVDneon or VMOVQ.
1893 emitWordLE(Binary);
1894}
1895
Evan Cheng7602e112008-09-02 06:52:38 +00001896#include "ARMGenCodeEmitter.inc"