blob: 26a280697b9020d39926323542cdc248df75a4b4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
127def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
128def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
129def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000130def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
131def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000132def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000133def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000134def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000135def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000136def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
137def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000138
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000139// FIXME: Eventually this will be just "hasV6T2Ops".
140def UseMovt : Predicate<"Subtarget->useMovt()">;
141def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
142
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000143//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000144// ARM Flag Definitions.
145
146class RegConstraint<string C> {
147 string Constraints = C;
148}
149
150//===----------------------------------------------------------------------===//
151// ARM specific transformation functions and pattern fragments.
152//
153
Evan Chenga8e29892007-01-19 07:51:42 +0000154// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
155// so_imm_neg def below.
156def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
160// so_imm_not_XFORM - Return a so_imm value packed into the format described for
161// so_imm_not def below.
162def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000164}]>;
165
166// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
167def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000168 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000169 return v == 8 || v == 16 || v == 24;
170}]>;
171
172/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
173def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
177/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
178def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000180}]>;
181
Jim Grosbach64171712010-02-16 21:07:46 +0000182def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
185 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chenga2515702007-03-19 07:09:02 +0000187def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 PatLeaf<(imm), [{
189 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
190 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
192// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
193def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000194 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000197/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
198/// e.g., 0xf000ffff
199def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000200 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000201 uint32_t v = (uint32_t)N->getZExtValue();
202 if (v == 0xffffffff)
203 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000204 // there can be 1's on either or both "outsides", all the "inside"
205 // bits must be 0's
206 unsigned int lsb = 0, msb = 31;
207 while (v & (1 << msb)) --msb;
208 while (v & (1 << lsb)) ++lsb;
209 for (unsigned int i = lsb; i <= msb; ++i) {
210 if (v & (1 << i))
211 return 0;
212 }
213 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000214}] > {
215 let PrintMethod = "printBitfieldInvMaskImmOperand";
216}
217
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000218/// Split a 32-bit immediate into two 16 bit parts.
219def lo16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
221 MVT::i32);
222}]>;
223
224def hi16 : SDNodeXForm<imm, [{
225 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
226}]>;
227
228def lo16AllZero : PatLeaf<(i32 imm), [{
229 // Returns true if all low 16-bits are 0.
230 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232
Jim Grosbach64171712010-02-16 21:07:46 +0000233/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234/// [0.65535].
235def imm0_65535 : PatLeaf<(i32 imm), [{
236 return (uint32_t)N->getZExtValue() < 65536;
237}]>;
238
Evan Cheng37f25d92008-08-28 23:39:26 +0000239class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
240class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Jim Grosbach0a145f32010-02-16 20:17:57 +0000242/// adde and sube predicates - True based on whether the carry flag output
243/// will be needed or not.
244def adde_dead_carry :
245 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
246 [{return !N->hasAnyUseOfValue(1);}]>;
247def sube_dead_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
249 [{return !N->hasAnyUseOfValue(1);}]>;
250def adde_live_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
252 [{return N->hasAnyUseOfValue(1);}]>;
253def sube_live_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
255 [{return N->hasAnyUseOfValue(1);}]>;
256
Evan Chenga8e29892007-01-19 07:51:42 +0000257//===----------------------------------------------------------------------===//
258// Operand Definitions.
259//
260
261// Branch target.
262def brtarget : Operand<OtherVT>;
263
Evan Chenga8e29892007-01-19 07:51:42 +0000264// A list of registers separated by comma. Used by load/store multiple.
265def reglist : Operand<i32> {
266 let PrintMethod = "printRegisterList";
267}
268
269// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
270def cpinst_operand : Operand<i32> {
271 let PrintMethod = "printCPInstOperand";
272}
273
274def jtblock_operand : Operand<i32> {
275 let PrintMethod = "printJTBlockOperand";
276}
Evan Cheng66ac5312009-07-25 00:33:29 +0000277def jt2block_operand : Operand<i32> {
278 let PrintMethod = "printJT2BlockOperand";
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
281// Local PC labels.
282def pclabel : Operand<i32> {
283 let PrintMethod = "printPCLabel";
284}
285
286// shifter_operand operands: so_reg and so_imm.
287def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000288 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000289 [shl,srl,sra,rotr]> {
290 let PrintMethod = "printSORegOperand";
291 let MIOperandInfo = (ops GPR, GPR, i32imm);
292}
293
294// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
295// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
296// represented in the imm field in the same 12-bit form that they are encoded
297// into so_imm instructions: the 8-bit immediate is the least significant bits
298// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
299def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000300 PatLeaf<(imm), [{
301 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
302 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000303 let PrintMethod = "printSOImmOperand";
304}
305
Evan Chengc70d1842007-03-20 08:11:30 +0000306// Break so_imm's up into two pieces. This handles immediates with up to 16
307// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
308// get the first/second pieces.
309def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000310 PatLeaf<(imm), [{
311 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
312 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000313 let PrintMethod = "printSOImm2PartOperand";
314}
315
316def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
321def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000322 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000324}]>;
325
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000326def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
327 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
328 }]> {
329 let PrintMethod = "printSOImm2PartOperand";
330}
331
332def so_neg_imm2part_1 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
337def so_neg_imm2part_2 : SDNodeXForm<imm, [{
338 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
339 return CurDAG->getTargetConstant(V, MVT::i32);
340}]>;
341
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000342/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
343def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
344 return (int32_t)N->getZExtValue() < 32;
345}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000346
347// Define ARM specific addressing modes.
348
349// addrmode2 := reg +/- reg shop imm
350// addrmode2 := reg +/- imm12
351//
352def addrmode2 : Operand<i32>,
353 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
354 let PrintMethod = "printAddrMode2Operand";
355 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
356}
357
358def am2offset : Operand<i32>,
359 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
360 let PrintMethod = "printAddrMode2OffsetOperand";
361 let MIOperandInfo = (ops GPR, i32imm);
362}
363
364// addrmode3 := reg +/- reg
365// addrmode3 := reg +/- imm8
366//
367def addrmode3 : Operand<i32>,
368 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
369 let PrintMethod = "printAddrMode3Operand";
370 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
371}
372
373def am3offset : Operand<i32>,
374 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
375 let PrintMethod = "printAddrMode3OffsetOperand";
376 let MIOperandInfo = (ops GPR, i32imm);
377}
378
379// addrmode4 := reg, <mode|W>
380//
381def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000382 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000383 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000384 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000385}
386
387// addrmode5 := reg +/- imm8*4
388//
389def addrmode5 : Operand<i32>,
390 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
391 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000392 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000393}
394
Bob Wilson8b024a52009-07-01 23:16:05 +0000395// addrmode6 := reg with optional writeback
396//
397def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000398 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000399 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000400 let MIOperandInfo = (ops GPR:$addr, i32imm);
401}
402
403def am6offset : Operand<i32> {
404 let PrintMethod = "printAddrMode6OffsetOperand";
405 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// addrmodepc := pc + reg
409//
410def addrmodepc : Operand<i32>,
411 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
412 let PrintMethod = "printAddrModePCOperand";
413 let MIOperandInfo = (ops GPR, i32imm);
414}
415
Bob Wilson4f38b382009-08-21 21:58:55 +0000416def nohash_imm : Operand<i32> {
417 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000418}
419
Evan Chenga8e29892007-01-19 07:51:42 +0000420//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000421
Evan Cheng37f25d92008-08-28 23:39:26 +0000422include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000423
424//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000425// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427
Evan Cheng3924f782008-08-29 07:36:24 +0000428/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000429/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000430multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
431 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000432 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000433 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000434 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
435 let Inst{25} = 1;
436 }
Evan Chengedda31c2008-11-05 18:35:52 +0000437 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000438 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000439 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000440 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000441 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000442 let isCommutable = Commutable;
443 }
Evan Chengedda31c2008-11-05 18:35:52 +0000444 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000445 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000446 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
447 let Inst{25} = 0;
448 }
Evan Chenga8e29892007-01-19 07:51:42 +0000449}
450
Evan Cheng1e249e32009-06-25 20:59:23 +0000451/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000452/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000453let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000454multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
455 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000456 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000457 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000458 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000459 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000460 let Inst{25} = 1;
461 }
Evan Chengedda31c2008-11-05 18:35:52 +0000462 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000463 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000464 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
465 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000466 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000467 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000468 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 }
Evan Chengedda31c2008-11-05 18:35:52 +0000470 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000471 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000472 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000473 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000474 let Inst{25} = 0;
475 }
Evan Cheng071a2792007-09-11 19:55:27 +0000476}
Evan Chengc85e8322007-07-05 07:13:32 +0000477}
478
479/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000480/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000481/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000482let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000483multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
484 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000485 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000486 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000488 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 let Inst{25} = 1;
490 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000492 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000494 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000495 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
498 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000499 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000500 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000502 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 let Inst{25} = 0;
504 }
Evan Cheng071a2792007-09-11 19:55:27 +0000505}
Evan Chenga8e29892007-01-19 07:51:42 +0000506}
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
509/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000510/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
511multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000512 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000513 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000515 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000516 let Inst{11-10} = 0b00;
517 let Inst{19-16} = 0b1111;
518 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000519 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000520 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000521 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000522 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 let Inst{19-16} = 0b1111;
524 }
Evan Chenga8e29892007-01-19 07:51:42 +0000525}
526
Johnny Chen2ec5e492010-02-22 21:50:40 +0000527multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
528 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
529 IIC_iUNAr, opc, "\t$dst, $src",
530 [/* For disassembly only; pattern left blank */]>,
531 Requires<[IsARM, HasV6]> {
532 let Inst{11-10} = 0b00;
533 let Inst{19-16} = 0b1111;
534 }
535 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
536 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
537 [/* For disassembly only; pattern left blank */]>,
538 Requires<[IsARM, HasV6]> {
539 let Inst{19-16} = 0b1111;
540 }
541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
544/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000545multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
546 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000547 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000548 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000549 Requires<[IsARM, HasV6]> {
550 let Inst{11-10} = 0b00;
551 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000552 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
553 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000554 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000555 [(set GPR:$dst, (opnode GPR:$LHS,
556 (rotr GPR:$RHS, rot_imm:$rot)))]>,
557 Requires<[IsARM, HasV6]>;
558}
559
Johnny Chen2ec5e492010-02-22 21:50:40 +0000560// For disassembly only.
561multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
562 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
563 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
564 [/* For disassembly only; pattern left blank */]>,
565 Requires<[IsARM, HasV6]> {
566 let Inst{11-10} = 0b00;
567 }
568 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
569 i32imm:$rot),
570 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
571 [/* For disassembly only; pattern left blank */]>,
572 Requires<[IsARM, HasV6]>;
573}
574
Evan Cheng62674222009-06-25 23:34:10 +0000575/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
576let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000577multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
578 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000579 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000580 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000581 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000582 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 1;
584 }
Evan Cheng62674222009-06-25 23:34:10 +0000585 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000586 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000587 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000588 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000590 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000592 }
Evan Cheng62674222009-06-25 23:34:10 +0000593 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000594 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000595 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000596 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000597 let Inst{25} = 0;
598 }
Jim Grosbache5165492009-11-09 00:11:35 +0000599}
600// Carry setting variants
601let Defs = [CPSR] in {
602multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
603 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000604 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000605 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000606 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000607 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000608 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000610 }
Evan Cheng62674222009-06-25 23:34:10 +0000611 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000612 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000613 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000614 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000615 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000616 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000618 }
Evan Cheng62674222009-06-25 23:34:10 +0000619 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000620 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000621 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000622 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000623 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 }
Evan Cheng071a2792007-09-11 19:55:27 +0000626}
Evan Chengc85e8322007-07-05 07:13:32 +0000627}
Jim Grosbache5165492009-11-09 00:11:35 +0000628}
Evan Chengc85e8322007-07-05 07:13:32 +0000629
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000630//===----------------------------------------------------------------------===//
631// Instructions
632//===----------------------------------------------------------------------===//
633
Evan Chenga8e29892007-01-19 07:51:42 +0000634//===----------------------------------------------------------------------===//
635// Miscellaneous Instructions.
636//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000637
Evan Chenga8e29892007-01-19 07:51:42 +0000638/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
639/// the function. The first operand is the ID# for this instruction, the second
640/// is the index into the MachineConstantPool that this is, the third is the
641/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000642let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000643def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000644PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000646 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000647
Jim Grosbach4642ad32010-02-22 23:10:38 +0000648// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
649// from removing one half of the matched pairs. That breaks PEI, which assumes
650// these will always be in pairs, and asserts if it finds otherwise. Better way?
651let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000652def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000653PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000654 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000655 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000656
Jim Grosbach64171712010-02-16 21:07:46 +0000657def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000658PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000659 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000660 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000661}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000662
Johnny Chenf4d81052010-02-12 22:53:19 +0000663def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000664 [/* For disassembly only; pattern left blank */]>,
665 Requires<[IsARM, HasV6T2]> {
666 let Inst{27-16} = 0b001100100000;
667 let Inst{7-0} = 0b00000000;
668}
669
Johnny Chenf4d81052010-02-12 22:53:19 +0000670def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
671 [/* For disassembly only; pattern left blank */]>,
672 Requires<[IsARM, HasV6T2]> {
673 let Inst{27-16} = 0b001100100000;
674 let Inst{7-0} = 0b00000001;
675}
676
677def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6T2]> {
680 let Inst{27-16} = 0b001100100000;
681 let Inst{7-0} = 0b00000010;
682}
683
684def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6T2]> {
687 let Inst{27-16} = 0b001100100000;
688 let Inst{7-0} = 0b00000011;
689}
690
Johnny Chen2ec5e492010-02-22 21:50:40 +0000691def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
692 "\t$dst, $a, $b",
693 [/* For disassembly only; pattern left blank */]>,
694 Requires<[IsARM, HasV6]> {
695 let Inst{27-20} = 0b01101000;
696 let Inst{7-4} = 0b1011;
697}
698
Johnny Chenf4d81052010-02-12 22:53:19 +0000699def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
700 [/* For disassembly only; pattern left blank */]>,
701 Requires<[IsARM, HasV6T2]> {
702 let Inst{27-16} = 0b001100100000;
703 let Inst{7-0} = 0b00000100;
704}
705
Johnny Chenc6f7b272010-02-11 18:12:29 +0000706// The i32imm operand $val can be used by a debugger to store more information
707// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000708def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM]> {
711 let Inst{27-20} = 0b00010010;
712 let Inst{7-4} = 0b0111;
713}
714
Johnny Chenb98e1602010-02-12 18:55:33 +0000715// Change Processor State is a system instruction -- for disassembly only.
716// The singleton $opt operand contains the following information:
717// opt{4-0} = mode from Inst{4-0}
718// opt{5} = changemode from Inst{17}
719// opt{8-6} = AIF from Inst{8-6}
720// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000721def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000722 [/* For disassembly only; pattern left blank */]>,
723 Requires<[IsARM]> {
724 let Inst{31-28} = 0b1111;
725 let Inst{27-20} = 0b00010000;
726 let Inst{16} = 0;
727 let Inst{5} = 0;
728}
729
Johnny Chenb92a23f2010-02-21 04:42:01 +0000730// Preload signals the memory system of possible future data/instruction access.
731// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000732//
733// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
734// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000735multiclass APreLoad<bit data, bit read, string opc> {
736
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000737 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000738 !strconcat(opc, "\t[$base, $imm]"), []> {
739 let Inst{31-26} = 0b111101;
740 let Inst{25} = 0; // 0 for immediate form
741 let Inst{24} = data;
742 let Inst{22} = read;
743 let Inst{21-20} = 0b01;
744 }
745
746 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
747 !strconcat(opc, "\t$addr"), []> {
748 let Inst{31-26} = 0b111101;
749 let Inst{25} = 1; // 1 for register form
750 let Inst{24} = data;
751 let Inst{22} = read;
752 let Inst{21-20} = 0b01;
753 let Inst{4} = 0;
754 }
755}
756
757defm PLD : APreLoad<1, 1, "pld">;
758defm PLDW : APreLoad<1, 0, "pldw">;
759defm PLI : APreLoad<0, 1, "pli">;
760
Johnny Chena1e76212010-02-13 02:51:09 +0000761def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
762 [/* For disassembly only; pattern left blank */]>,
763 Requires<[IsARM]> {
764 let Inst{31-28} = 0b1111;
765 let Inst{27-20} = 0b00010000;
766 let Inst{16} = 1;
767 let Inst{9} = 1;
768 let Inst{7-4} = 0b0000;
769}
770
771def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
772 [/* For disassembly only; pattern left blank */]>,
773 Requires<[IsARM]> {
774 let Inst{31-28} = 0b1111;
775 let Inst{27-20} = 0b00010000;
776 let Inst{16} = 1;
777 let Inst{9} = 0;
778 let Inst{7-4} = 0b0000;
779}
780
Johnny Chenf4d81052010-02-12 22:53:19 +0000781def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000782 [/* For disassembly only; pattern left blank */]>,
783 Requires<[IsARM, HasV7]> {
784 let Inst{27-16} = 0b001100100000;
785 let Inst{7-4} = 0b1111;
786}
787
Johnny Chenba6e0332010-02-11 17:14:31 +0000788// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000789def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000790 [/* For disassembly only; pattern left blank */]>,
791 Requires<[IsARM]> {
792 let Inst{27-25} = 0b011;
793 let Inst{24-20} = 0b11111;
794 let Inst{7-5} = 0b111;
795 let Inst{4} = 0b1;
796}
797
Evan Cheng12c3a532008-11-06 17:48:05 +0000798// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000799let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000800def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000801 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000802 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000803
Evan Cheng325474e2008-01-07 23:56:57 +0000804let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000805def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000806 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000807 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000808
Evan Chengd87293c2008-11-06 08:47:38 +0000809def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000810 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000811 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
812
Evan Chengd87293c2008-11-06 08:47:38 +0000813def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000814 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000815 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
816
Evan Chengd87293c2008-11-06 08:47:38 +0000817def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000818 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000819 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
820
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000822 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
824}
Chris Lattner13c63102008-01-06 05:55:01 +0000825let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000826def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000828 [(store GPR:$src, addrmodepc:$addr)]>;
829
Evan Chengd87293c2008-11-06 08:47:38 +0000830def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000831 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000832 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
833
Evan Chengd87293c2008-11-06 08:47:38 +0000834def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000835 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000836 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
837}
Evan Cheng12c3a532008-11-06 17:48:05 +0000838} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000839
Evan Chenge07715c2009-06-23 05:25:29 +0000840
841// LEApcrel - Load a pc-relative address into a register without offending the
842// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000843def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000844 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000845 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
846 "${:private}PCRELL${:uid}+8))\n"),
847 !strconcat("${:private}PCRELL${:uid}:\n\t",
848 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000849 []>;
850
Evan Cheng023dd3f2009-06-24 23:14:45 +0000851def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000852 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000853 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000854 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000855 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000856 "${:private}PCRELL${:uid}+8))\n"),
857 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000858 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000859 []> {
860 let Inst{25} = 1;
861}
Evan Chenge07715c2009-06-23 05:25:29 +0000862
Evan Chenga8e29892007-01-19 07:51:42 +0000863//===----------------------------------------------------------------------===//
864// Control Flow Instructions.
865//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000866
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000867let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
868 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000869 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000870 "bx", "\tlr", [(ARMretflag)]>,
871 Requires<[IsARM, HasV4T]> {
872 let Inst{3-0} = 0b1110;
873 let Inst{7-4} = 0b0001;
874 let Inst{19-8} = 0b111111111111;
875 let Inst{27-20} = 0b00010010;
876 }
877
878 // ARMV4 only
879 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
880 "mov", "\tpc, lr", [(ARMretflag)]>,
881 Requires<[IsARM, NoV4T]> {
882 let Inst{11-0} = 0b000000001110;
883 let Inst{15-12} = 0b1111;
884 let Inst{19-16} = 0b0000;
885 let Inst{27-20} = 0b00011010;
886 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000887}
Rafael Espindola27185192006-09-29 21:20:16 +0000888
Bob Wilson04ea6e52009-10-28 00:37:03 +0000889// Indirect branches
890let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000891 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000892 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000893 [(brind GPR:$dst)]>,
894 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000895 let Inst{7-4} = 0b0001;
896 let Inst{19-8} = 0b111111111111;
897 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000898 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000899 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000900
901 // ARMV4 only
902 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
903 [(brind GPR:$dst)]>,
904 Requires<[IsARM, NoV4T]> {
905 let Inst{11-4} = 0b00000000;
906 let Inst{15-12} = 0b1111;
907 let Inst{19-16} = 0b0000;
908 let Inst{27-20} = 0b00011010;
909 let Inst{31-28} = 0b1110;
910 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000911}
912
Evan Chenga8e29892007-01-19 07:51:42 +0000913// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000914// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000915let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
916 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000917 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
918 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000919 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000920 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000921 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000922
Bob Wilson54fc1242009-06-22 21:01:46 +0000923// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000924let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000925 Defs = [R0, R1, R2, R3, R12, LR,
926 D0, D1, D2, D3, D4, D5, D6, D7,
927 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000928 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000929 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000930 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000931 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000932 Requires<[IsARM, IsNotDarwin]> {
933 let Inst{31-28} = 0b1110;
934 }
Evan Cheng277f0742007-06-19 21:05:09 +0000935
Evan Cheng12c3a532008-11-06 17:48:05 +0000936 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000937 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000938 [(ARMcall_pred tglobaladdr:$func)]>,
939 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000940
Evan Chenga8e29892007-01-19 07:51:42 +0000941 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000942 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000943 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000944 [(ARMcall GPR:$func)]>,
945 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000946 let Inst{7-4} = 0b0011;
947 let Inst{19-8} = 0b111111111111;
948 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000949 }
950
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000951 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000952 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
953 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000954 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000955 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000956 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000957 let Inst{7-4} = 0b0001;
958 let Inst{19-8} = 0b111111111111;
959 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000960 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000961
962 // ARMv4
963 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
964 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
965 [(ARMcall_nolink tGPR:$func)]>,
966 Requires<[IsARM, NoV4T, IsNotDarwin]> {
967 let Inst{11-4} = 0b00000000;
968 let Inst{15-12} = 0b1111;
969 let Inst{19-16} = 0b0000;
970 let Inst{27-20} = 0b00011010;
971 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000972}
973
974// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000975let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000976 Defs = [R0, R1, R2, R3, R9, R12, LR,
977 D0, D1, D2, D3, D4, D5, D6, D7,
978 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000979 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000980 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000981 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000982 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
983 let Inst{31-28} = 0b1110;
984 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000985
986 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000987 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000988 [(ARMcall_pred tglobaladdr:$func)]>,
989 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000990
991 // ARMv5T and above
992 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000993 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000994 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
995 let Inst{7-4} = 0b0011;
996 let Inst{19-8} = 0b111111111111;
997 let Inst{27-20} = 0b00010010;
998 }
999
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001000 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001001 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1002 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001003 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001004 [(ARMcall_nolink tGPR:$func)]>,
1005 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001006 let Inst{7-4} = 0b0001;
1007 let Inst{19-8} = 0b111111111111;
1008 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001009 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001010
1011 // ARMv4
1012 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1013 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1014 [(ARMcall_nolink tGPR:$func)]>,
1015 Requires<[IsARM, NoV4T, IsDarwin]> {
1016 let Inst{11-4} = 0b00000000;
1017 let Inst{15-12} = 0b1111;
1018 let Inst{19-16} = 0b0000;
1019 let Inst{27-20} = 0b00011010;
1020 }
Rafael Espindola35574632006-07-18 17:00:30 +00001021}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001022
David Goodwin1a8f36e2009-08-12 18:31:53 +00001023let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001024 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001025 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001026 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001027 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001028 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001029
Owen Anderson20ab2902007-11-12 07:39:39 +00001030 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001031 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001032 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001033 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001034 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001035 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001036 let Inst{20} = 0; // S Bit
1037 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001038 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001039 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 def BR_JTm : JTI<(outs),
1041 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001042 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001043 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1044 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001045 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001046 let Inst{20} = 1; // L bit
1047 let Inst{21} = 0; // W bit
1048 let Inst{22} = 0; // B bit
1049 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001050 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001051 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001052 def BR_JTadd : JTI<(outs),
1053 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001054 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001055 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1056 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001057 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001058 let Inst{20} = 0; // S bit
1059 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001060 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001061 }
1062 } // isNotDuplicable = 1, isIndirectBranch = 1
1063 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001064
Evan Chengc85e8322007-07-05 07:13:32 +00001065 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001066 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001067 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001068 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001069 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001070}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001071
Johnny Chena1e76212010-02-13 02:51:09 +00001072// Branch and Exchange Jazelle -- for disassembly only
1073def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1074 [/* For disassembly only; pattern left blank */]> {
1075 let Inst{23-20} = 0b0010;
1076 //let Inst{19-8} = 0xfff;
1077 let Inst{7-4} = 0b0010;
1078}
1079
Johnny Chen0296f3e2010-02-16 21:59:54 +00001080// Secure Monitor Call is a system instruction -- for disassembly only
1081def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1082 [/* For disassembly only; pattern left blank */]> {
1083 let Inst{23-20} = 0b0110;
1084 let Inst{7-4} = 0b0111;
1085}
1086
Johnny Chen64dfb782010-02-16 20:04:27 +00001087// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001088let isCall = 1 in {
1089def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1090 [/* For disassembly only; pattern left blank */]>;
1091}
1092
Johnny Chenfb566792010-02-17 21:39:10 +00001093// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001094def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1095 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001096 [/* For disassembly only; pattern left blank */]> {
1097 let Inst{31-28} = 0b1111;
1098 let Inst{22-20} = 0b110; // W = 1
1099}
1100
1101def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1102 NoItinerary, "srs${addr:submode}\tsp, $mode",
1103 [/* For disassembly only; pattern left blank */]> {
1104 let Inst{31-28} = 0b1111;
1105 let Inst{22-20} = 0b100; // W = 0
1106}
1107
Johnny Chenfb566792010-02-17 21:39:10 +00001108// Return From Exception is a system instruction -- for disassembly only
1109def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1110 NoItinerary, "rfe${addr:submode}\t$base!",
1111 [/* For disassembly only; pattern left blank */]> {
1112 let Inst{31-28} = 0b1111;
1113 let Inst{22-20} = 0b011; // W = 1
1114}
1115
1116def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1117 NoItinerary, "rfe${addr:submode}\t$base",
1118 [/* For disassembly only; pattern left blank */]> {
1119 let Inst{31-28} = 0b1111;
1120 let Inst{22-20} = 0b001; // W = 0
1121}
1122
Evan Chenga8e29892007-01-19 07:51:42 +00001123//===----------------------------------------------------------------------===//
1124// Load / store Instructions.
1125//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001126
Evan Chenga8e29892007-01-19 07:51:42 +00001127// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001128let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001129def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001130 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001131 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001132
Evan Chengfa775d02007-03-19 07:20:03 +00001133// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001134let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001135def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001136 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001137
Evan Chenga8e29892007-01-19 07:51:42 +00001138// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001139def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001140 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001141 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001142
Jim Grosbach64171712010-02-16 21:07:46 +00001143def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001144 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001145 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001146
Evan Chenga8e29892007-01-19 07:51:42 +00001147// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001148def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001149 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001150 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001151
David Goodwin5d598aa2009-08-19 18:00:44 +00001152def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001153 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001154 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001155
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001156let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001157// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001158def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001159 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001160 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001161
Evan Chenga8e29892007-01-19 07:51:42 +00001162// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001163def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001164 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001165 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001166
Evan Chengd87293c2008-11-06 08:47:38 +00001167def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001169 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001170
Evan Chengd87293c2008-11-06 08:47:38 +00001171def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001172 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001173 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001174
Evan Chengd87293c2008-11-06 08:47:38 +00001175def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001176 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001177 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001178
Evan Chengd87293c2008-11-06 08:47:38 +00001179def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001180 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001181 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001182
Evan Chengd87293c2008-11-06 08:47:38 +00001183def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001184 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001185 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Evan Chengd87293c2008-11-06 08:47:38 +00001187def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001188 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001189 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001190
Evan Chengd87293c2008-11-06 08:47:38 +00001191def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001192 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001193 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Evan Chengd87293c2008-11-06 08:47:38 +00001195def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001196 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001197 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
Evan Chengd87293c2008-11-06 08:47:38 +00001199def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001200 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001201 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001202
1203// For disassembly only
1204def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1205 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1206 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1207 Requires<[IsARM, HasV5TE]>;
1208
1209// For disassembly only
1210def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1211 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1212 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1213 Requires<[IsARM, HasV5TE]>;
1214
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001215}
Evan Chenga8e29892007-01-19 07:51:42 +00001216
Johnny Chenadb561d2010-02-18 03:27:42 +00001217// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001218
1219def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1220 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1221 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1222 let Inst{21} = 1; // overwrite
1223}
1224
1225def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001226 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1227 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1228 let Inst{21} = 1; // overwrite
1229}
1230
1231def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1232 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1233 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1234 let Inst{21} = 1; // overwrite
1235}
1236
1237def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1238 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1239 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1240 let Inst{21} = 1; // overwrite
1241}
1242
1243def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1244 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1245 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001246 let Inst{21} = 1; // overwrite
1247}
1248
Evan Chenga8e29892007-01-19 07:51:42 +00001249// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001250def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001251 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001252 [(store GPR:$src, addrmode2:$addr)]>;
1253
1254// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001255def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1256 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001257 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1258
David Goodwin5d598aa2009-08-19 18:00:44 +00001259def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001260 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001261 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1262
1263// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001264let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001265def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001266 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001267 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001268
1269// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001270def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001271 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001274 [(set GPR:$base_wb,
1275 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1276
Evan Chengd87293c2008-11-06 08:47:38 +00001277def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001278 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001280 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001281 [(set GPR:$base_wb,
1282 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001285 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001287 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001288 [(set GPR:$base_wb,
1289 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1290
Evan Chengd87293c2008-11-06 08:47:38 +00001291def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001292 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001293 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001294 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001295 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1296 GPR:$base, am3offset:$offset))]>;
1297
Evan Chengd87293c2008-11-06 08:47:38 +00001298def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001299 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001300 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001301 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001302 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1303 GPR:$base, am2offset:$offset))]>;
1304
Evan Chengd87293c2008-11-06 08:47:38 +00001305def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001306 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001307 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001308 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001309 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1310 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001311
Johnny Chen39a4bb32010-02-18 22:31:18 +00001312// For disassembly only
1313def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1314 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1315 StMiscFrm, IIC_iStoreru,
1316 "strd", "\t$src1, $src2, [$base, $offset]!",
1317 "$base = $base_wb", []>;
1318
1319// For disassembly only
1320def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1321 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1322 StMiscFrm, IIC_iStoreru,
1323 "strd", "\t$src1, $src2, [$base], $offset",
1324 "$base = $base_wb", []>;
1325
Johnny Chenad4df4c2010-03-01 19:22:00 +00001326// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001327
1328def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001329 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001330 StFrm, IIC_iStoreru,
1331 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1332 [/* For disassembly only; pattern left blank */]> {
1333 let Inst{21} = 1; // overwrite
1334}
1335
1336def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001337 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001338 StFrm, IIC_iStoreru,
1339 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1340 [/* For disassembly only; pattern left blank */]> {
1341 let Inst{21} = 1; // overwrite
1342}
1343
Johnny Chenad4df4c2010-03-01 19:22:00 +00001344def STRHT: AI3sthpo<(outs GPR:$base_wb),
1345 (ins GPR:$src, GPR:$base,am3offset:$offset),
1346 StMiscFrm, IIC_iStoreru,
1347 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1348 [/* For disassembly only; pattern left blank */]> {
1349 let Inst{21} = 1; // overwrite
1350}
1351
Evan Chenga8e29892007-01-19 07:51:42 +00001352//===----------------------------------------------------------------------===//
1353// Load / store multiple Instructions.
1354//
1355
Bob Wilson815baeb2010-03-13 01:08:20 +00001356let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1357def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001358 reglist:$dsts, variable_ops),
1359 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001360 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001361
Bob Wilson815baeb2010-03-13 01:08:20 +00001362def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1363 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001364 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001365 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001366 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001367} // mayLoad, hasExtraDefRegAllocReq
1368
1369let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1370def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001371 reglist:$srcs, variable_ops),
1372 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001373 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1374
1375def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1376 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001377 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001378 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001379 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001380} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001381
1382//===----------------------------------------------------------------------===//
1383// Move Instructions.
1384//
1385
Evan Chengcd799b92009-06-12 20:46:18 +00001386let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001387def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001388 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001389 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001390 let Inst{25} = 0;
1391}
1392
Jim Grosbach64171712010-02-16 21:07:46 +00001393def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001394 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001395 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001396 let Inst{25} = 0;
1397}
Evan Chenga2515702007-03-19 07:09:02 +00001398
Evan Chengb3379fb2009-02-05 08:42:55 +00001399let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001400def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001401 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001402 let Inst{25} = 1;
1403}
1404
1405let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001406def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001407 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001408 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001409 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001410 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001411 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001412 let Inst{25} = 1;
1413}
1414
Evan Cheng5adb66a2009-09-28 09:14:39 +00001415let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001416def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1417 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001418 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001419 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001420 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001421 lo16AllZero:$imm))]>, UnaryDP,
1422 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001423 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001424 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001425}
Evan Cheng13ab0202007-07-10 18:08:01 +00001426
Evan Cheng20956592009-10-21 08:15:52 +00001427def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1428 Requires<[IsARM, HasV6T2]>;
1429
David Goodwinca01a8d2009-09-01 18:32:09 +00001430let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001431def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001432 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001433 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001434
1435// These aren't really mov instructions, but we have to define them this way
1436// due to flag operands.
1437
Evan Cheng071a2792007-09-11 19:55:27 +00001438let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001439def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001440 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001441 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001442def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001443 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001444 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001445}
Evan Chenga8e29892007-01-19 07:51:42 +00001446
Evan Chenga8e29892007-01-19 07:51:42 +00001447//===----------------------------------------------------------------------===//
1448// Extend Instructions.
1449//
1450
1451// Sign extenders
1452
Evan Cheng97f48c32008-11-06 22:15:19 +00001453defm SXTB : AI_unary_rrot<0b01101010,
1454 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1455defm SXTH : AI_unary_rrot<0b01101011,
1456 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001457
Evan Cheng97f48c32008-11-06 22:15:19 +00001458defm SXTAB : AI_bin_rrot<0b01101010,
1459 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1460defm SXTAH : AI_bin_rrot<0b01101011,
1461 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001462
Johnny Chen2ec5e492010-02-22 21:50:40 +00001463// For disassembly only
1464defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1465
1466// For disassembly only
1467defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001468
1469// Zero extenders
1470
1471let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001472defm UXTB : AI_unary_rrot<0b01101110,
1473 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1474defm UXTH : AI_unary_rrot<0b01101111,
1475 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1476defm UXTB16 : AI_unary_rrot<0b01101100,
1477 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001478
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001479def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001480 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001481def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001482 (UXTB16r_rot GPR:$Src, 8)>;
1483
Evan Cheng97f48c32008-11-06 22:15:19 +00001484defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001485 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001486defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001487 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001488}
1489
Evan Chenga8e29892007-01-19 07:51:42 +00001490// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001491// For disassembly only
1492defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001493
Evan Chenga8e29892007-01-19 07:51:42 +00001494
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001495def SBFX : I<(outs GPR:$dst),
1496 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1497 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001498 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001499 Requires<[IsARM, HasV6T2]> {
1500 let Inst{27-21} = 0b0111101;
1501 let Inst{6-4} = 0b101;
1502}
1503
1504def UBFX : I<(outs GPR:$dst),
1505 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1506 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001507 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001508 Requires<[IsARM, HasV6T2]> {
1509 let Inst{27-21} = 0b0111111;
1510 let Inst{6-4} = 0b101;
1511}
1512
Evan Chenga8e29892007-01-19 07:51:42 +00001513//===----------------------------------------------------------------------===//
1514// Arithmetic Instructions.
1515//
1516
Jim Grosbach26421962008-10-14 20:36:24 +00001517defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001518 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001519defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001520 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001521
Evan Chengc85e8322007-07-05 07:13:32 +00001522// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001523defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1524 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1525defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001526 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001527
Evan Cheng62674222009-06-25 23:34:10 +00001528defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001529 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001530defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001531 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001532defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001533 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001534defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001535 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001536
Evan Chengc85e8322007-07-05 07:13:32 +00001537// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001538def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001539 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001540 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1541 let Inst{25} = 1;
1542}
Evan Cheng13ab0202007-07-10 18:08:01 +00001543
Evan Chengedda31c2008-11-05 18:35:52 +00001544def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001545 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001546 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001547 let Inst{25} = 0;
1548}
Evan Chengc85e8322007-07-05 07:13:32 +00001549
1550// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001551let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001552def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001553 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001554 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001555 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001556 let Inst{25} = 1;
1557}
Evan Chengedda31c2008-11-05 18:35:52 +00001558def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001559 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001560 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001561 let Inst{20} = 1;
1562 let Inst{25} = 0;
1563}
Evan Cheng071a2792007-09-11 19:55:27 +00001564}
Evan Chengc85e8322007-07-05 07:13:32 +00001565
Evan Cheng62674222009-06-25 23:34:10 +00001566let Uses = [CPSR] in {
1567def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001568 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001569 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1570 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001571 let Inst{25} = 1;
1572}
Evan Cheng62674222009-06-25 23:34:10 +00001573def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001574 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001575 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1576 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001577 let Inst{25} = 0;
1578}
Evan Cheng62674222009-06-25 23:34:10 +00001579}
1580
1581// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001582let Defs = [CPSR], Uses = [CPSR] in {
1583def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001584 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001585 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1586 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001587 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001588 let Inst{25} = 1;
1589}
Evan Cheng1e249e32009-06-25 20:59:23 +00001590def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001591 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001592 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1593 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001594 let Inst{20} = 1;
1595 let Inst{25} = 0;
1596}
Evan Cheng071a2792007-09-11 19:55:27 +00001597}
Evan Cheng2c614c52007-06-06 10:17:05 +00001598
Evan Chenga8e29892007-01-19 07:51:42 +00001599// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1600def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1601 (SUBri GPR:$src, so_imm_neg:$imm)>;
1602
1603//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1604// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1605//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1606// (SBCri GPR:$src, so_imm_neg:$imm)>;
1607
1608// Note: These are implemented in C++ code, because they have to generate
1609// ADD/SUBrs instructions, which use a complex pattern that a xform function
1610// cannot produce.
1611// (mul X, 2^n+1) -> (add (X << n), X)
1612// (mul X, 2^n-1) -> (rsb X, (X << n))
1613
Johnny Chen667d1272010-02-22 18:50:54 +00001614// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001615// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001616class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001617 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001618 opc, "\t$dst, $a, $b",
1619 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001620 let Inst{27-20} = op27_20;
1621 let Inst{7-4} = op7_4;
1622}
1623
Johnny Chen667d1272010-02-22 18:50:54 +00001624// Saturating add/subtract -- for disassembly only
1625
1626def QADD : AAI<0b00010000, 0b0101, "qadd">;
1627def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1628def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1629def QASX : AAI<0b01100010, 0b0011, "qasx">;
1630def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1631def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1632def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1633def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1634def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1635def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1636def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1637def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1638def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1639def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1640def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1641def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1642
1643// Signed/Unsigned add/subtract -- for disassembly only
1644
1645def SASX : AAI<0b01100001, 0b0011, "sasx">;
1646def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1647def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1648def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1649def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1650def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1651def UASX : AAI<0b01100101, 0b0011, "uasx">;
1652def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1653def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1654def USAX : AAI<0b01100101, 0b0101, "usax">;
1655def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1656def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1657
1658// Signed/Unsigned halving add/subtract -- for disassembly only
1659
1660def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1661def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1662def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1663def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1664def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1665def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1666def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1667def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1668def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1669def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1670def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1671def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1672
Johnny Chenadc77332010-02-26 22:04:29 +00001673// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001674
Johnny Chenadc77332010-02-26 22:04:29 +00001675def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001676 MulFrm /* for convenience */, NoItinerary, "usad8",
1677 "\t$dst, $a, $b", []>,
1678 Requires<[IsARM, HasV6]> {
1679 let Inst{27-20} = 0b01111000;
1680 let Inst{15-12} = 0b1111;
1681 let Inst{7-4} = 0b0001;
1682}
1683def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1684 MulFrm /* for convenience */, NoItinerary, "usada8",
1685 "\t$dst, $a, $b, $acc", []>,
1686 Requires<[IsARM, HasV6]> {
1687 let Inst{27-20} = 0b01111000;
1688 let Inst{7-4} = 0b0001;
1689}
1690
1691// Signed/Unsigned saturate -- for disassembly only
1692
1693def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001694 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001695 [/* For disassembly only; pattern left blank */]> {
1696 let Inst{27-21} = 0b0110101;
1697 let Inst{6-4} = 0b001;
1698}
1699
1700def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001701 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001702 [/* For disassembly only; pattern left blank */]> {
1703 let Inst{27-21} = 0b0110101;
1704 let Inst{6-4} = 0b101;
1705}
1706
1707def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1708 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1709 [/* For disassembly only; pattern left blank */]> {
1710 let Inst{27-20} = 0b01101010;
1711 let Inst{7-4} = 0b0011;
1712}
1713
1714def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001715 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001716 [/* For disassembly only; pattern left blank */]> {
1717 let Inst{27-21} = 0b0110111;
1718 let Inst{6-4} = 0b001;
1719}
1720
1721def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001722 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001723 [/* For disassembly only; pattern left blank */]> {
1724 let Inst{27-21} = 0b0110111;
1725 let Inst{6-4} = 0b101;
1726}
1727
1728def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1729 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1730 [/* For disassembly only; pattern left blank */]> {
1731 let Inst{27-20} = 0b01101110;
1732 let Inst{7-4} = 0b0011;
1733}
Evan Chenga8e29892007-01-19 07:51:42 +00001734
1735//===----------------------------------------------------------------------===//
1736// Bitwise Instructions.
1737//
1738
Jim Grosbach26421962008-10-14 20:36:24 +00001739defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001740 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001741defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001742 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001743defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001744 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001745defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001746 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001747
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001748def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001749 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001750 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001751 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1752 Requires<[IsARM, HasV6T2]> {
1753 let Inst{27-21} = 0b0111110;
1754 let Inst{6-0} = 0b0011111;
1755}
1756
Johnny Chenb2503c02010-02-17 06:31:48 +00001757// A8.6.18 BFI - Bitfield insert (Encoding A1)
1758// Added for disassembler with the pattern field purposely left blank.
1759def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1760 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1761 "bfi", "\t$dst, $src, $imm", "",
1762 [/* For disassembly only; pattern left blank */]>,
1763 Requires<[IsARM, HasV6T2]> {
1764 let Inst{27-21} = 0b0111110;
1765 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1766}
1767
David Goodwin5d598aa2009-08-19 18:00:44 +00001768def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001769 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001770 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001771 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001772 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001773}
Evan Chengedda31c2008-11-05 18:35:52 +00001774def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001775 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001776 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1777 let Inst{25} = 0;
1778}
Evan Chengb3379fb2009-02-05 08:42:55 +00001779let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001780def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001781 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001782 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1783 let Inst{25} = 1;
1784}
Evan Chenga8e29892007-01-19 07:51:42 +00001785
1786def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1787 (BICri GPR:$src, so_imm_not:$imm)>;
1788
1789//===----------------------------------------------------------------------===//
1790// Multiply Instructions.
1791//
1792
Evan Cheng8de898a2009-06-26 00:19:44 +00001793let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001794def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001795 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001796 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001797
Evan Chengfbc9d412008-11-06 01:21:28 +00001798def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001799 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001800 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001801
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001802def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001803 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001804 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1805 Requires<[IsARM, HasV6T2]>;
1806
Evan Chenga8e29892007-01-19 07:51:42 +00001807// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001808let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001809let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001810def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001811 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001812 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001813
Evan Chengfbc9d412008-11-06 01:21:28 +00001814def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001815 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001816 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001817}
Evan Chenga8e29892007-01-19 07:51:42 +00001818
1819// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001820def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001821 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001822 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001823
Evan Chengfbc9d412008-11-06 01:21:28 +00001824def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001825 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001826 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001827
Evan Chengfbc9d412008-11-06 01:21:28 +00001828def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001829 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001830 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001831 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001832} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001833
1834// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001835def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001836 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001837 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001838 Requires<[IsARM, HasV6]> {
1839 let Inst{7-4} = 0b0001;
1840 let Inst{15-12} = 0b1111;
1841}
Evan Cheng13ab0202007-07-10 18:08:01 +00001842
Johnny Chen2ec5e492010-02-22 21:50:40 +00001843def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1844 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1845 [/* For disassembly only; pattern left blank */]>,
1846 Requires<[IsARM, HasV6]> {
1847 let Inst{7-4} = 0b0011; // R = 1
1848 let Inst{15-12} = 0b1111;
1849}
1850
Evan Chengfbc9d412008-11-06 01:21:28 +00001851def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001852 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001853 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001854 Requires<[IsARM, HasV6]> {
1855 let Inst{7-4} = 0b0001;
1856}
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Johnny Chen2ec5e492010-02-22 21:50:40 +00001858def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1859 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1860 [/* For disassembly only; pattern left blank */]>,
1861 Requires<[IsARM, HasV6]> {
1862 let Inst{7-4} = 0b0011; // R = 1
1863}
Evan Chenga8e29892007-01-19 07:51:42 +00001864
Evan Chengfbc9d412008-11-06 01:21:28 +00001865def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001866 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001867 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001868 Requires<[IsARM, HasV6]> {
1869 let Inst{7-4} = 0b1101;
1870}
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Johnny Chen2ec5e492010-02-22 21:50:40 +00001872def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1873 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1874 [/* For disassembly only; pattern left blank */]>,
1875 Requires<[IsARM, HasV6]> {
1876 let Inst{7-4} = 0b1111; // R = 1
1877}
1878
Raul Herbster37fb5b12007-08-30 23:25:47 +00001879multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001880 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001881 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001882 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1883 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001884 Requires<[IsARM, HasV5TE]> {
1885 let Inst{5} = 0;
1886 let Inst{6} = 0;
1887 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001888
Evan Chengeb4f52e2008-11-06 03:35:07 +00001889 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001890 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001891 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001892 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001893 Requires<[IsARM, HasV5TE]> {
1894 let Inst{5} = 0;
1895 let Inst{6} = 1;
1896 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001897
Evan Chengeb4f52e2008-11-06 03:35:07 +00001898 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001899 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001900 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001901 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001902 Requires<[IsARM, HasV5TE]> {
1903 let Inst{5} = 1;
1904 let Inst{6} = 0;
1905 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001906
Evan Chengeb4f52e2008-11-06 03:35:07 +00001907 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001908 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001909 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1910 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001911 Requires<[IsARM, HasV5TE]> {
1912 let Inst{5} = 1;
1913 let Inst{6} = 1;
1914 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001915
Evan Chengeb4f52e2008-11-06 03:35:07 +00001916 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001917 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001918 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001919 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001920 Requires<[IsARM, HasV5TE]> {
1921 let Inst{5} = 1;
1922 let Inst{6} = 0;
1923 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001924
Evan Chengeb4f52e2008-11-06 03:35:07 +00001925 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001926 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001927 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001928 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001929 Requires<[IsARM, HasV5TE]> {
1930 let Inst{5} = 1;
1931 let Inst{6} = 1;
1932 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001933}
1934
Raul Herbster37fb5b12007-08-30 23:25:47 +00001935
1936multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001937 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001938 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001939 [(set GPR:$dst, (add GPR:$acc,
1940 (opnode (sext_inreg GPR:$a, i16),
1941 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001942 Requires<[IsARM, HasV5TE]> {
1943 let Inst{5} = 0;
1944 let Inst{6} = 0;
1945 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001946
Evan Chengeb4f52e2008-11-06 03:35:07 +00001947 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001948 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001949 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001950 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001951 Requires<[IsARM, HasV5TE]> {
1952 let Inst{5} = 0;
1953 let Inst{6} = 1;
1954 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001955
Evan Chengeb4f52e2008-11-06 03:35:07 +00001956 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001957 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001958 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001959 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001960 Requires<[IsARM, HasV5TE]> {
1961 let Inst{5} = 1;
1962 let Inst{6} = 0;
1963 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001964
Evan Chengeb4f52e2008-11-06 03:35:07 +00001965 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001966 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1967 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1968 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001969 Requires<[IsARM, HasV5TE]> {
1970 let Inst{5} = 1;
1971 let Inst{6} = 1;
1972 }
Evan Chenga8e29892007-01-19 07:51:42 +00001973
Evan Chengeb4f52e2008-11-06 03:35:07 +00001974 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001975 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001976 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001977 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001978 Requires<[IsARM, HasV5TE]> {
1979 let Inst{5} = 0;
1980 let Inst{6} = 0;
1981 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001982
Evan Chengeb4f52e2008-11-06 03:35:07 +00001983 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001984 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001985 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001986 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001987 Requires<[IsARM, HasV5TE]> {
1988 let Inst{5} = 0;
1989 let Inst{6} = 1;
1990 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001991}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001992
Raul Herbster37fb5b12007-08-30 23:25:47 +00001993defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1994defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001995
Johnny Chen83498e52010-02-12 21:59:23 +00001996// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1997def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1998 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1999 [/* For disassembly only; pattern left blank */]>,
2000 Requires<[IsARM, HasV5TE]> {
2001 let Inst{5} = 0;
2002 let Inst{6} = 0;
2003}
2004
2005def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2006 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2007 [/* For disassembly only; pattern left blank */]>,
2008 Requires<[IsARM, HasV5TE]> {
2009 let Inst{5} = 0;
2010 let Inst{6} = 1;
2011}
2012
2013def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2014 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2015 [/* For disassembly only; pattern left blank */]>,
2016 Requires<[IsARM, HasV5TE]> {
2017 let Inst{5} = 1;
2018 let Inst{6} = 0;
2019}
2020
2021def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2022 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2023 [/* For disassembly only; pattern left blank */]>,
2024 Requires<[IsARM, HasV5TE]> {
2025 let Inst{5} = 1;
2026 let Inst{6} = 1;
2027}
2028
Johnny Chen667d1272010-02-22 18:50:54 +00002029// Helper class for AI_smld -- for disassembly only
2030class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2031 InstrItinClass itin, string opc, string asm>
2032 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2033 let Inst{4} = 1;
2034 let Inst{5} = swap;
2035 let Inst{6} = sub;
2036 let Inst{7} = 0;
2037 let Inst{21-20} = 0b00;
2038 let Inst{22} = long;
2039 let Inst{27-23} = 0b01110;
2040}
2041
2042multiclass AI_smld<bit sub, string opc> {
2043
2044 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2045 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2046
2047 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2048 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2049
2050 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2051 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2052
2053 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2054 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2055
2056}
2057
2058defm SMLA : AI_smld<0, "smla">;
2059defm SMLS : AI_smld<1, "smls">;
2060
Johnny Chen2ec5e492010-02-22 21:50:40 +00002061multiclass AI_sdml<bit sub, string opc> {
2062
2063 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2064 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2065 let Inst{15-12} = 0b1111;
2066 }
2067
2068 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2069 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2070 let Inst{15-12} = 0b1111;
2071 }
2072
2073}
2074
2075defm SMUA : AI_sdml<0, "smua">;
2076defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002077
Evan Chenga8e29892007-01-19 07:51:42 +00002078//===----------------------------------------------------------------------===//
2079// Misc. Arithmetic Instructions.
2080//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002081
David Goodwin5d598aa2009-08-19 18:00:44 +00002082def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002083 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002084 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2085 let Inst{7-4} = 0b0001;
2086 let Inst{11-8} = 0b1111;
2087 let Inst{19-16} = 0b1111;
2088}
Rafael Espindola199dd672006-10-17 13:13:23 +00002089
Jim Grosbach3482c802010-01-18 19:58:49 +00002090def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002091 "rbit", "\t$dst, $src",
2092 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2093 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002094 let Inst{7-4} = 0b0011;
2095 let Inst{11-8} = 0b1111;
2096 let Inst{19-16} = 0b1111;
2097}
2098
David Goodwin5d598aa2009-08-19 18:00:44 +00002099def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002100 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002101 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2102 let Inst{7-4} = 0b0011;
2103 let Inst{11-8} = 0b1111;
2104 let Inst{19-16} = 0b1111;
2105}
Rafael Espindola199dd672006-10-17 13:13:23 +00002106
David Goodwin5d598aa2009-08-19 18:00:44 +00002107def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002108 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002109 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002110 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2111 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2112 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2113 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002114 Requires<[IsARM, HasV6]> {
2115 let Inst{7-4} = 0b1011;
2116 let Inst{11-8} = 0b1111;
2117 let Inst{19-16} = 0b1111;
2118}
Rafael Espindola27185192006-09-29 21:20:16 +00002119
David Goodwin5d598aa2009-08-19 18:00:44 +00002120def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002121 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002122 [(set GPR:$dst,
2123 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002124 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2125 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002126 Requires<[IsARM, HasV6]> {
2127 let Inst{7-4} = 0b1011;
2128 let Inst{11-8} = 0b1111;
2129 let Inst{19-16} = 0b1111;
2130}
Rafael Espindola27185192006-09-29 21:20:16 +00002131
Evan Cheng8b59db32008-11-07 01:41:35 +00002132def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2133 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002134 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002135 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2136 (and (shl GPR:$src2, (i32 imm:$shamt)),
2137 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002138 Requires<[IsARM, HasV6]> {
2139 let Inst{6-4} = 0b001;
2140}
Rafael Espindola27185192006-09-29 21:20:16 +00002141
Evan Chenga8e29892007-01-19 07:51:42 +00002142// Alternate cases for PKHBT where identities eliminate some nodes.
2143def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2144 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2145def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2146 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002147
Rafael Espindolaa2845842006-10-05 16:48:49 +00002148
Evan Cheng8b59db32008-11-07 01:41:35 +00002149def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2150 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002151 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002152 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2153 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002154 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2155 let Inst{6-4} = 0b101;
2156}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002157
Evan Chenga8e29892007-01-19 07:51:42 +00002158// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2159// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002160def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002161 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2162def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2163 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2164 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002165
Evan Chenga8e29892007-01-19 07:51:42 +00002166//===----------------------------------------------------------------------===//
2167// Comparison Instructions...
2168//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002169
Jim Grosbach26421962008-10-14 20:36:24 +00002170defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002171 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002172//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2173// Compare-to-zero still works out, just not the relationals
2174//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2175// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002176
Evan Chenga8e29892007-01-19 07:51:42 +00002177// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002178defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002179 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002180defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002181 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002182
David Goodwinc0309b42009-06-29 15:33:01 +00002183defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2184 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2185defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2186 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002187
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002188//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2189// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002190
David Goodwinc0309b42009-06-29 15:33:01 +00002191def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002192 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002193
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002194
Evan Chenga8e29892007-01-19 07:51:42 +00002195// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002196// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002197// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002198def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002199 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002200 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002201 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002202 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002203 let Inst{25} = 0;
2204}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002205
Evan Chengd87293c2008-11-06 08:47:38 +00002206def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002207 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002208 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002209 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002210 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002211 let Inst{25} = 0;
2212}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002213
Evan Chengd87293c2008-11-06 08:47:38 +00002214def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002215 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002216 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002217 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002218 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002219 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002220}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002221
Jim Grosbach3728e962009-12-10 00:11:09 +00002222//===----------------------------------------------------------------------===//
2223// Atomic operations intrinsics
2224//
2225
2226// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002227let hasSideEffects = 1 in {
2228def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002229 Pseudo, NoItinerary,
2230 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002231 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002232 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002233 let Inst{31-4} = 0xf57ff05;
2234 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002235 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002236 let Inst{3-0} = 0b1111;
2237}
Jim Grosbach3728e962009-12-10 00:11:09 +00002238
Jim Grosbachf6b28622009-12-14 18:31:20 +00002239def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002240 Pseudo, NoItinerary,
2241 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002242 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002243 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002244 let Inst{31-4} = 0xf57ff04;
2245 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002246 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002247 let Inst{3-0} = 0b1111;
2248}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002249
2250def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2251 Pseudo, NoItinerary,
2252 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2253 [(ARMMemBarrierV6 GPR:$zero)]>,
2254 Requires<[IsARM, HasV6]> {
2255 // FIXME: add support for options other than a full system DMB
2256 // FIXME: add encoding
2257}
2258
2259def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2260 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002261 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002262 [(ARMSyncBarrierV6 GPR:$zero)]>,
2263 Requires<[IsARM, HasV6]> {
2264 // FIXME: add support for options other than a full system DSB
2265 // FIXME: add encoding
2266}
Jim Grosbach3728e962009-12-10 00:11:09 +00002267}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002268
Johnny Chenfd6037d2010-02-18 00:19:08 +00002269// Helper class for multiclass MemB -- for disassembly only
2270class AMBI<string opc, string asm>
2271 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2272 [/* For disassembly only; pattern left blank */]>,
2273 Requires<[IsARM, HasV7]> {
2274 let Inst{31-20} = 0xf57;
2275}
2276
2277multiclass MemB<bits<4> op7_4, string opc> {
2278
2279 def st : AMBI<opc, "\tst"> {
2280 let Inst{7-4} = op7_4;
2281 let Inst{3-0} = 0b1110;
2282 }
2283
2284 def ish : AMBI<opc, "\tish"> {
2285 let Inst{7-4} = op7_4;
2286 let Inst{3-0} = 0b1011;
2287 }
2288
2289 def ishst : AMBI<opc, "\tishst"> {
2290 let Inst{7-4} = op7_4;
2291 let Inst{3-0} = 0b1010;
2292 }
2293
2294 def nsh : AMBI<opc, "\tnsh"> {
2295 let Inst{7-4} = op7_4;
2296 let Inst{3-0} = 0b0111;
2297 }
2298
2299 def nshst : AMBI<opc, "\tnshst"> {
2300 let Inst{7-4} = op7_4;
2301 let Inst{3-0} = 0b0110;
2302 }
2303
2304 def osh : AMBI<opc, "\tosh"> {
2305 let Inst{7-4} = op7_4;
2306 let Inst{3-0} = 0b0011;
2307 }
2308
2309 def oshst : AMBI<opc, "\toshst"> {
2310 let Inst{7-4} = op7_4;
2311 let Inst{3-0} = 0b0010;
2312 }
2313}
2314
2315// These DMB variants are for disassembly only.
2316defm DMB : MemB<0b0101, "dmb">;
2317
2318// These DSB variants are for disassembly only.
2319defm DSB : MemB<0b0100, "dsb">;
2320
2321// ISB has only full system option -- for disassembly only
2322def ISBsy : AMBI<"isb", ""> {
2323 let Inst{7-4} = 0b0110;
2324 let Inst{3-0} = 0b1111;
2325}
2326
Jim Grosbach66869102009-12-11 18:52:41 +00002327let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002328 let Uses = [CPSR] in {
2329 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2331 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2332 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2333 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2335 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2336 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2337 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2339 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2340 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2341 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2343 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2344 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2345 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2347 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2348 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2349 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2351 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2352 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2353 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2355 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2356 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2357 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2359 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2360 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2361 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2363 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2364 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2365 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2367 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2368 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2369 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2371 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2372 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2373 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2375 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2376 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2377 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2379 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2380 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2381 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2382 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2383 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2384 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2385 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2387 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2388 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2389 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2391 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2392 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2393 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2395 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2396 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2397 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2399 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2400 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2401
2402 def ATOMIC_SWAP_I8 : PseudoInst<
2403 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2404 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2405 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2406 def ATOMIC_SWAP_I16 : PseudoInst<
2407 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2408 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2409 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2410 def ATOMIC_SWAP_I32 : PseudoInst<
2411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2412 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2413 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2414
Jim Grosbache801dc42009-12-12 01:40:06 +00002415 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2416 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2417 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2418 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2419 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2420 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2421 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2422 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2423 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2424 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2425 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2426 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2427}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002428}
2429
2430let mayLoad = 1 in {
2431def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2432 "ldrexb", "\t$dest, [$ptr]",
2433 []>;
2434def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2435 "ldrexh", "\t$dest, [$ptr]",
2436 []>;
2437def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2438 "ldrex", "\t$dest, [$ptr]",
2439 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002440def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002441 NoItinerary,
2442 "ldrexd", "\t$dest, $dest2, [$ptr]",
2443 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002444}
2445
Jim Grosbach587b0722009-12-16 19:44:06 +00002446let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002447def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002448 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002449 "strexb", "\t$success, $src, [$ptr]",
2450 []>;
2451def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2452 NoItinerary,
2453 "strexh", "\t$success, $src, [$ptr]",
2454 []>;
2455def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002456 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002457 "strex", "\t$success, $src, [$ptr]",
2458 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002459def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002460 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2461 NoItinerary,
2462 "strexd", "\t$success, $src, $src2, [$ptr]",
2463 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002464}
2465
Johnny Chenb9436272010-02-17 22:37:58 +00002466// Clear-Exclusive is for disassembly only.
2467def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2468 [/* For disassembly only; pattern left blank */]>,
2469 Requires<[IsARM, HasV7]> {
2470 let Inst{31-20} = 0xf57;
2471 let Inst{7-4} = 0b0001;
2472}
2473
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002474// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2475let mayLoad = 1 in {
2476def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2477 "swp", "\t$dst, $src, [$ptr]",
2478 [/* For disassembly only; pattern left blank */]> {
2479 let Inst{27-23} = 0b00010;
2480 let Inst{22} = 0; // B = 0
2481 let Inst{21-20} = 0b00;
2482 let Inst{7-4} = 0b1001;
2483}
2484
2485def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2486 "swpb", "\t$dst, $src, [$ptr]",
2487 [/* For disassembly only; pattern left blank */]> {
2488 let Inst{27-23} = 0b00010;
2489 let Inst{22} = 1; // B = 1
2490 let Inst{21-20} = 0b00;
2491 let Inst{7-4} = 0b1001;
2492}
2493}
2494
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002495//===----------------------------------------------------------------------===//
2496// TLS Instructions
2497//
2498
2499// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002500let isCall = 1,
2501 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002502 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002503 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002504 [(set R0, ARMthread_pointer)]>;
2505}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002506
Evan Chenga8e29892007-01-19 07:51:42 +00002507//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002508// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002509// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002510// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002511// Since by its nature we may be coming from some other function to get
2512// here, and we're using the stack frame for the containing function to
2513// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002514// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002515// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002516// except for our own input by listing the relevant registers in Defs. By
2517// doing so, we also cause the prologue/epilogue code to actively preserve
2518// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002519// A constant value is passed in $val, and we use the location as a scratch.
2520let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002521 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2522 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002523 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002524 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002525 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002526 AddrModeNone, SizeSpecial, IndexModeNone,
2527 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002528 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002529 "add\t$val, pc, #8\n\t"
2530 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002531 "mov\tr0, #0\n\t"
2532 "add\tpc, pc, #0\n\t"
2533 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002534 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002535}
2536
2537//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002538// Non-Instruction Patterns
2539//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002540
Evan Chenga8e29892007-01-19 07:51:42 +00002541// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002542
Evan Chenga8e29892007-01-19 07:51:42 +00002543// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002544let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002545def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002546 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002547 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002548 [(set GPR:$dst, so_imm2part:$src)]>,
2549 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002550
Evan Chenga8e29892007-01-19 07:51:42 +00002551def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002552 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2553 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002554def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002555 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2556 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002557def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2558 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2559 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002560def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2561 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2562 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002563
Evan Cheng5adb66a2009-09-28 09:14:39 +00002564// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002565// This is a single pseudo instruction, the benefit is that it can be remat'd
2566// as a single unit instead of having to handle reg inputs.
2567// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002568let isReMaterializable = 1 in
2569def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002570 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002571 [(set GPR:$dst, (i32 imm:$src))]>,
2572 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002573
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002574// ConstantPool, GlobalAddress, and JumpTable
2575def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2576 Requires<[IsARM, DontUseMovt]>;
2577def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2578def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2579 Requires<[IsARM, UseMovt]>;
2580def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2581 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2582
Evan Chenga8e29892007-01-19 07:51:42 +00002583// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002584
Rafael Espindola24357862006-10-19 17:05:03 +00002585
Evan Chenga8e29892007-01-19 07:51:42 +00002586// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002587def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002588 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002589def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002590 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002591
Evan Chenga8e29892007-01-19 07:51:42 +00002592// zextload i1 -> zextload i8
2593def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002594
Evan Chenga8e29892007-01-19 07:51:42 +00002595// extload -> zextload
2596def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2597def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2598def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002599
Evan Cheng83b5cf02008-11-05 23:22:34 +00002600def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2601def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2602
Evan Cheng34b12d22007-01-19 20:27:35 +00002603// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002604def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2605 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002606 (SMULBB GPR:$a, GPR:$b)>;
2607def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2608 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002609def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2610 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002611 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002612def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002613 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2615 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002616 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002617def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002618 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002619def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2620 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002621 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002622def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002623 (SMULWB GPR:$a, GPR:$b)>;
2624
2625def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002626 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2627 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002628 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2629def : ARMV5TEPat<(add GPR:$acc,
2630 (mul sext_16_node:$a, sext_16_node:$b)),
2631 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2632def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002633 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2634 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002635 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2636def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002637 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002638 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2639def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002640 (mul (sra GPR:$a, (i32 16)),
2641 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002642 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2643def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002644 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002645 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2646def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002647 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2648 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002649 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2650def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002651 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002652 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2653
Evan Chenga8e29892007-01-19 07:51:42 +00002654//===----------------------------------------------------------------------===//
2655// Thumb Support
2656//
2657
2658include "ARMInstrThumb.td"
2659
2660//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002661// Thumb2 Support
2662//
2663
2664include "ARMInstrThumb2.td"
2665
2666//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002667// Floating Point Support
2668//
2669
2670include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002671
2672//===----------------------------------------------------------------------===//
2673// Advanced SIMD (NEON) Support
2674//
2675
2676include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002677
2678//===----------------------------------------------------------------------===//
2679// Coprocessor Instructions. For disassembly only.
2680//
2681
2682def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2683 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2684 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2685 [/* For disassembly only; pattern left blank */]> {
2686 let Inst{4} = 0;
2687}
2688
2689def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2690 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2691 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2692 [/* For disassembly only; pattern left blank */]> {
2693 let Inst{31-28} = 0b1111;
2694 let Inst{4} = 0;
2695}
2696
Johnny Chen64dfb782010-02-16 20:04:27 +00002697class ACI<dag oops, dag iops, string opc, string asm>
2698 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2699 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2700 let Inst{27-25} = 0b110;
2701}
2702
2703multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2704
2705 def _OFFSET : ACI<(outs),
2706 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2707 opc, "\tp$cop, cr$CRd, $addr"> {
2708 let Inst{31-28} = op31_28;
2709 let Inst{24} = 1; // P = 1
2710 let Inst{21} = 0; // W = 0
2711 let Inst{22} = 0; // D = 0
2712 let Inst{20} = load;
2713 }
2714
2715 def _PRE : ACI<(outs),
2716 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2717 opc, "\tp$cop, cr$CRd, $addr!"> {
2718 let Inst{31-28} = op31_28;
2719 let Inst{24} = 1; // P = 1
2720 let Inst{21} = 1; // W = 1
2721 let Inst{22} = 0; // D = 0
2722 let Inst{20} = load;
2723 }
2724
2725 def _POST : ACI<(outs),
2726 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2727 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2728 let Inst{31-28} = op31_28;
2729 let Inst{24} = 0; // P = 0
2730 let Inst{21} = 1; // W = 1
2731 let Inst{22} = 0; // D = 0
2732 let Inst{20} = load;
2733 }
2734
2735 def _OPTION : ACI<(outs),
2736 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2737 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2738 let Inst{31-28} = op31_28;
2739 let Inst{24} = 0; // P = 0
2740 let Inst{23} = 1; // U = 1
2741 let Inst{21} = 0; // W = 0
2742 let Inst{22} = 0; // D = 0
2743 let Inst{20} = load;
2744 }
2745
2746 def L_OFFSET : ACI<(outs),
2747 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2748 opc, "l\tp$cop, cr$CRd, $addr"> {
2749 let Inst{31-28} = op31_28;
2750 let Inst{24} = 1; // P = 1
2751 let Inst{21} = 0; // W = 0
2752 let Inst{22} = 1; // D = 1
2753 let Inst{20} = load;
2754 }
2755
2756 def L_PRE : ACI<(outs),
2757 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2758 opc, "l\tp$cop, cr$CRd, $addr!"> {
2759 let Inst{31-28} = op31_28;
2760 let Inst{24} = 1; // P = 1
2761 let Inst{21} = 1; // W = 1
2762 let Inst{22} = 1; // D = 1
2763 let Inst{20} = load;
2764 }
2765
2766 def L_POST : ACI<(outs),
2767 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2768 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2769 let Inst{31-28} = op31_28;
2770 let Inst{24} = 0; // P = 0
2771 let Inst{21} = 1; // W = 1
2772 let Inst{22} = 1; // D = 1
2773 let Inst{20} = load;
2774 }
2775
2776 def L_OPTION : ACI<(outs),
2777 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2778 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2779 let Inst{31-28} = op31_28;
2780 let Inst{24} = 0; // P = 0
2781 let Inst{23} = 1; // U = 1
2782 let Inst{21} = 0; // W = 0
2783 let Inst{22} = 1; // D = 1
2784 let Inst{20} = load;
2785 }
2786}
2787
2788defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2789defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2790defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2791defm STC2 : LdStCop<0b1111, 0, "stc2">;
2792
Johnny Chen906d57f2010-02-12 01:44:23 +00002793def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2794 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2795 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2796 [/* For disassembly only; pattern left blank */]> {
2797 let Inst{20} = 0;
2798 let Inst{4} = 1;
2799}
2800
2801def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2802 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2803 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2804 [/* For disassembly only; pattern left blank */]> {
2805 let Inst{31-28} = 0b1111;
2806 let Inst{20} = 0;
2807 let Inst{4} = 1;
2808}
2809
2810def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2811 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2812 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2813 [/* For disassembly only; pattern left blank */]> {
2814 let Inst{20} = 1;
2815 let Inst{4} = 1;
2816}
2817
2818def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2819 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2820 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2821 [/* For disassembly only; pattern left blank */]> {
2822 let Inst{31-28} = 0b1111;
2823 let Inst{20} = 1;
2824 let Inst{4} = 1;
2825}
2826
2827def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2828 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2829 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2830 [/* For disassembly only; pattern left blank */]> {
2831 let Inst{23-20} = 0b0100;
2832}
2833
2834def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2835 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2836 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2837 [/* For disassembly only; pattern left blank */]> {
2838 let Inst{31-28} = 0b1111;
2839 let Inst{23-20} = 0b0100;
2840}
2841
2842def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2843 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2844 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2845 [/* For disassembly only; pattern left blank */]> {
2846 let Inst{23-20} = 0b0101;
2847}
2848
2849def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2850 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2851 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2852 [/* For disassembly only; pattern left blank */]> {
2853 let Inst{31-28} = 0b1111;
2854 let Inst{23-20} = 0b0101;
2855}
2856
Johnny Chenb98e1602010-02-12 18:55:33 +00002857//===----------------------------------------------------------------------===//
2858// Move between special register and ARM core register -- for disassembly only
2859//
2860
2861def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2862 [/* For disassembly only; pattern left blank */]> {
2863 let Inst{23-20} = 0b0000;
2864 let Inst{7-4} = 0b0000;
2865}
2866
2867def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2868 [/* For disassembly only; pattern left blank */]> {
2869 let Inst{23-20} = 0b0100;
2870 let Inst{7-4} = 0b0000;
2871}
2872
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002873def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2874 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002875 [/* For disassembly only; pattern left blank */]> {
2876 let Inst{23-20} = 0b0010;
2877 let Inst{7-4} = 0b0000;
2878}
2879
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002880def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2881 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002882 [/* For disassembly only; pattern left blank */]> {
2883 let Inst{23-20} = 0b0010;
2884 let Inst{7-4} = 0b0000;
2885}
2886
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002887def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2888 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002889 [/* For disassembly only; pattern left blank */]> {
2890 let Inst{23-20} = 0b0110;
2891 let Inst{7-4} = 0b0000;
2892}
2893
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002894def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2895 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002896 [/* For disassembly only; pattern left blank */]> {
2897 let Inst{23-20} = 0b0110;
2898 let Inst{7-4} = 0b0000;
2899}