blob: 9d0350b322df2213157d851bb5abdbdf0bf7f399 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Jim Grosbach59216752011-10-24 23:26:05 +0000386multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
387 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
388 (ins addrmode6:$Rn), IIC_VLD1x2u,
389 "vld1", Dt, "$Vd, $Rn!",
390 "$Rn.addr = $wb", []> {
391 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
392 let Inst{5-4} = Rn{5-4};
393 let DecoderMethod = "DecodeVLDInstruction";
394 let AsmMatchConverter = "cvtVLDwbFixed";
395 }
396 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
397 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
398 "vld1", Dt, "$Vd, $Rn, $Rm",
399 "$Rn.addr = $wb", []> {
400 let Inst{5-4} = Rn{5-4};
401 let DecoderMethod = "DecodeVLDInstruction";
402 let AsmMatchConverter = "cvtVLDwbRegister";
403 }
Owen Andersone85bd772010-11-02 00:24:52 +0000404}
Bob Wilson052ba452010-03-22 18:22:06 +0000405
Owen Andersone85bd772010-11-02 00:24:52 +0000406def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
407def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
408def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
409def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Jim Grosbach59216752011-10-24 23:26:05 +0000411defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
412defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
413defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
414defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000419class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000420 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Bob Wilson99493b22010-03-20 17:59:03 +0000427class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000428 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000429 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000430 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000431 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000433 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000434}
Johnny Chend7283d92010-02-23 20:51:23 +0000435
Owen Andersone85bd772010-11-02 00:24:52 +0000436def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
437def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
438def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
439def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000440
Owen Andersone85bd772010-11-02 00:24:52 +0000441def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
442def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
443def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
444def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000445
Evan Chengd2ca8132010-10-09 01:03:04 +0000446def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000447
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000448// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000449class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
450 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000451 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000452 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000453 let Rm = 0b1111;
454 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000456}
Jim Grosbach224180e2011-10-21 23:58:57 +0000457class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000458 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000459 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000460 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000461 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 let Rm = 0b1111;
463 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000464 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000465}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000466
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000467def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
468def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
469def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000470
Jim Grosbach224180e2011-10-21 23:58:57 +0000471def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
472def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
473def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000474
Bob Wilson9d84fb32010-09-14 20:59:49 +0000475def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
476def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
477def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000478
Evan Chengd2ca8132010-10-09 01:03:04 +0000479def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
480def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
481def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000482
Bob Wilson92cb9322010-03-20 20:10:51 +0000483// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000484class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
485 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000486 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000487 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000488 "$Rn.addr = $wb", []> {
489 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000491}
Jim Grosbach224180e2011-10-21 23:58:57 +0000492class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000493 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000494 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000495 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000496 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 "$Rn.addr = $wb", []> {
498 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000499 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000500}
Bob Wilson92cb9322010-03-20 20:10:51 +0000501
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000502def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
503def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
504def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000505
Jim Grosbach224180e2011-10-21 23:58:57 +0000506def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
507def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
508def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000509
Evan Chengd2ca8132010-10-09 01:03:04 +0000510def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
511def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
512def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000513
Evan Chengd2ca8132010-10-09 01:03:04 +0000514def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
515def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
516def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000517
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000518// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000519def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
520def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
521def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
522def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
523def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
524def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000525
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000526// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000527class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000528 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000529 (ins addrmode6:$Rn), IIC_VLD3,
530 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
531 let Rm = 0b1111;
532 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000533 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000534}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000535
Owen Andersoncf667be2010-11-02 01:24:55 +0000536def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
537def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
538def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000539
Bob Wilson9d84fb32010-09-14 20:59:49 +0000540def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
541def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
542def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000543
Bob Wilson92cb9322010-03-20 20:10:51 +0000544// ...with address register writeback:
545class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
546 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000547 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000548 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
549 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
550 "$Rn.addr = $wb", []> {
551 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000552 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000553}
Bob Wilson92cb9322010-03-20 20:10:51 +0000554
Owen Andersoncf667be2010-11-02 01:24:55 +0000555def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
556def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
557def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000558
Evan Cheng84f69e82010-10-09 01:45:34 +0000559def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
560def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
561def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000562
Bob Wilson7de68142011-02-07 17:43:15 +0000563// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000564def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
565def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
566def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
567def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
568def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
569def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000570
Evan Cheng84f69e82010-10-09 01:45:34 +0000571def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
572def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
573def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000574
Bob Wilson92cb9322010-03-20 20:10:51 +0000575// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000576def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
577def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
578def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
579
Evan Cheng84f69e82010-10-09 01:45:34 +0000580def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
581def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
582def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000583
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000584// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000585class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
586 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000587 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000588 (ins addrmode6:$Rn), IIC_VLD4,
589 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
590 let Rm = 0b1111;
591 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000592 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000593}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000594
Owen Andersoncf667be2010-11-02 01:24:55 +0000595def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
596def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
597def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000598
Bob Wilson9d84fb32010-09-14 20:59:49 +0000599def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
600def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
601def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000602
Bob Wilson92cb9322010-03-20 20:10:51 +0000603// ...with address register writeback:
604class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
605 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000606 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000607 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000608 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
609 "$Rn.addr = $wb", []> {
610 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000611 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000612}
Bob Wilson92cb9322010-03-20 20:10:51 +0000613
Owen Andersoncf667be2010-11-02 01:24:55 +0000614def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
615def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
616def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000617
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000618def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
619def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
620def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000621
Bob Wilson7de68142011-02-07 17:43:15 +0000622// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000623def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
624def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
625def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
626def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
627def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
628def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000629
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000630def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
631def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
632def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000633
Bob Wilson92cb9322010-03-20 20:10:51 +0000634// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000635def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
636def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
637def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
638
639def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
640def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
641def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000642
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000643} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
644
Bob Wilson8466fa12010-09-13 23:01:35 +0000645// Classes for VLD*LN pseudo-instructions with multi-register operands.
646// These are expanded to real instructions after register allocation.
647class VLDQLNPseudo<InstrItinClass itin>
648 : PseudoNLdSt<(outs QPR:$dst),
649 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
650 itin, "$src = $dst">;
651class VLDQLNWBPseudo<InstrItinClass itin>
652 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
653 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
654 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
655class VLDQQLNPseudo<InstrItinClass itin>
656 : PseudoNLdSt<(outs QQPR:$dst),
657 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
658 itin, "$src = $dst">;
659class VLDQQLNWBPseudo<InstrItinClass itin>
660 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
661 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
662 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
663class VLDQQQQLNPseudo<InstrItinClass itin>
664 : PseudoNLdSt<(outs QQQQPR:$dst),
665 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
666 itin, "$src = $dst">;
667class VLDQQQQLNWBPseudo<InstrItinClass itin>
668 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
669 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
670 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
671
Bob Wilsonb07c1712009-10-07 21:53:04 +0000672// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000673class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
674 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000675 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000676 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
677 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000678 "$src = $Vd",
679 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000680 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000681 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000682 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000683 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684}
Mon P Wang183c6272011-05-09 17:47:27 +0000685class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
686 PatFrag LoadOp>
687 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
688 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
689 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
690 "$src = $Vd",
691 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
692 (i32 (LoadOp addrmode6oneL32:$Rn)),
693 imm:$lane))]> {
694 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000695 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000696}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000697class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
698 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
699 (i32 (LoadOp addrmode6:$addr)),
700 imm:$lane))];
701}
702
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
704 let Inst{7-5} = lane{2-0};
705}
706def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
707 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000709}
Mon P Wang183c6272011-05-09 17:47:27 +0000710def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000711 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000712 let Inst{5} = Rn{4};
713 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000715
716def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
717def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
718def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
719
Bob Wilson746fa172010-12-10 22:13:32 +0000720def : Pat<(vector_insert (v2f32 DPR:$src),
721 (f32 (load addrmode6:$addr)), imm:$lane),
722 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
723def : Pat<(vector_insert (v4f32 QPR:$src),
724 (f32 (load addrmode6:$addr)), imm:$lane),
725 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
726
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000727let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
728
729// ...with address register writeback:
730class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000731 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000732 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000733 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000735 "$src = $Vd, $Rn.addr = $wb", []> {
736 let DecoderMethod = "DecodeVLD1LN";
737}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000738
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
740 let Inst{7-5} = lane{2-0};
741}
742def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
743 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745}
746def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{4};
749 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000751
752def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
753def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
754def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000755
Bob Wilson243fcc52009-09-01 04:26:28 +0000756// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000757class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000758 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000759 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
760 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000762 let Rm = 0b1111;
763 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000764 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilson243fcc52009-09-01 04:26:28 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
774 let Inst{7} = lane{0};
775}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000776
Evan Chengd2ca8132010-10-09 01:03:04 +0000777def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
778def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
779def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000780
Bob Wilson41315282010-03-20 20:39:53 +0000781// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
786 let Inst{7} = lane{0};
787}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000788
Evan Chengd2ca8132010-10-09 01:03:04 +0000789def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
790def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000791
Bob Wilsona1023642010-03-20 20:47:18 +0000792// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000793class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000794 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000795 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000796 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000797 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
798 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
799 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000800 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000801}
Bob Wilsona1023642010-03-20 20:47:18 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
804 let Inst{7-5} = lane{2-0};
805}
806def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
807 let Inst{7-6} = lane{1-0};
808}
809def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
810 let Inst{7} = lane{0};
811}
Bob Wilsona1023642010-03-20 20:47:18 +0000812
Evan Chengd2ca8132010-10-09 01:03:04 +0000813def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
814def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
815def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000816
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
818 let Inst{7-6} = lane{1-0};
819}
820def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
821 let Inst{7} = lane{0};
822}
Bob Wilsona1023642010-03-20 20:47:18 +0000823
Evan Chengd2ca8132010-10-09 01:03:04 +0000824def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
825def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000826
Bob Wilson243fcc52009-09-01 04:26:28 +0000827// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000828class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000829 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000830 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000831 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000832 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000834 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000835 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000836}
Bob Wilson243fcc52009-09-01 04:26:28 +0000837
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000838def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
839 let Inst{7-5} = lane{2-0};
840}
841def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
842 let Inst{7-6} = lane{1-0};
843}
844def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
845 let Inst{7} = lane{0};
846}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000847
Evan Cheng84f69e82010-10-09 01:45:34 +0000848def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
849def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
850def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000851
Bob Wilson41315282010-03-20 20:39:53 +0000852// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
854 let Inst{7-6} = lane{1-0};
855}
856def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
857 let Inst{7} = lane{0};
858}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000859
Evan Cheng84f69e82010-10-09 01:45:34 +0000860def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
861def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000862
Bob Wilsona1023642010-03-20 20:47:18 +0000863// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000864class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000865 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000866 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000867 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000868 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000869 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
871 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000872 []> {
873 let DecoderMethod = "DecodeVLD3LN";
874}
Bob Wilsona1023642010-03-20 20:47:18 +0000875
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000876def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
877 let Inst{7-5} = lane{2-0};
878}
879def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
880 let Inst{7-6} = lane{1-0};
881}
882def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
883 let Inst{7} = lane{0};
884}
Bob Wilsona1023642010-03-20 20:47:18 +0000885
Evan Cheng84f69e82010-10-09 01:45:34 +0000886def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
887def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
888def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000889
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000890def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
891 let Inst{7-6} = lane{1-0};
892}
893def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
894 let Inst{7} = lane{0};
895}
Bob Wilsona1023642010-03-20 20:47:18 +0000896
Evan Cheng84f69e82010-10-09 01:45:34 +0000897def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
898def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000899
Bob Wilson243fcc52009-09-01 04:26:28 +0000900// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000901class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000902 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000903 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000904 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000905 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000906 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000907 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000908 let Rm = 0b1111;
909 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000910 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000911}
Bob Wilson243fcc52009-09-01 04:26:28 +0000912
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000913def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
914 let Inst{7-5} = lane{2-0};
915}
916def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
917 let Inst{7-6} = lane{1-0};
918}
919def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
920 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000921 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000922}
Bob Wilson62e053e2009-10-08 22:53:57 +0000923
Evan Cheng10dc63f2010-10-09 04:07:58 +0000924def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
925def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
926def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000927
Bob Wilson41315282010-03-20 20:39:53 +0000928// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000929def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
930 let Inst{7-6} = lane{1-0};
931}
932def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
933 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000934 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000935}
Bob Wilson62e053e2009-10-08 22:53:57 +0000936
Evan Cheng10dc63f2010-10-09 04:07:58 +0000937def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
938def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000939
Bob Wilsona1023642010-03-20 20:47:18 +0000940// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000941class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000943 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000944 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000945 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000946 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000947"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
948"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000950 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000951 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000952}
Bob Wilsona1023642010-03-20 20:47:18 +0000953
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
955 let Inst{7-5} = lane{2-0};
956}
957def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
958 let Inst{7-6} = lane{1-0};
959}
960def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
961 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000962 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilsona1023642010-03-20 20:47:18 +0000964
Evan Cheng10dc63f2010-10-09 04:07:58 +0000965def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
966def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
967def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000968
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000969def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
970 let Inst{7-6} = lane{1-0};
971}
972def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
973 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000974 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000975}
Bob Wilsona1023642010-03-20 20:47:18 +0000976
Evan Cheng10dc63f2010-10-09 04:07:58 +0000977def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
978def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000979
Bob Wilson2a0e9742010-11-27 06:35:16 +0000980} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
981
Bob Wilsonb07c1712009-10-07 21:53:04 +0000982// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000983class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000984 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000985 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000986 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000987 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000988 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000989 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000990}
991class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
992 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000993 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000994}
995
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000996def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
997def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
998def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000999
1000def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1001def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1002def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1003
Bob Wilson746fa172010-12-10 22:13:32 +00001004def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1005 (VLD1DUPd32 addrmode6:$addr)>;
1006def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1007 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1008
Bob Wilson2a0e9742010-11-27 06:35:16 +00001009let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1010
Bob Wilson20d55152010-12-10 22:13:24 +00001011class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001012 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001013 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001014 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1015 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001016 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001017 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001018}
1019
Bob Wilson20d55152010-12-10 22:13:24 +00001020def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1021def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1022def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001023
1024// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001025class VLD1DUPWB<bits<4> op7_4, string Dt>
1026 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001027 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001028 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1029 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001030 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001031}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001032class VLD1QDUPWB<bits<4> op7_4, string Dt>
1033 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001034 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001035 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1036 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001037 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001038}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001039
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001040def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1041def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1042def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001043
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001044def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1045def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1046def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001047
1048def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1049def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1050def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1051
Bob Wilsonb07c1712009-10-07 21:53:04 +00001052// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001053class VLD2DUP<bits<4> op7_4, string Dt>
1054 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001055 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001056 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1057 let Rm = 0b1111;
1058 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001059 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001060}
1061
1062def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1063def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1064def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1065
1066def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1067def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1068def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1069
1070// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001071def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1072def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1073def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001074
1075// ...with address register writeback:
1076class VLD2DUPWB<bits<4> op7_4, string Dt>
1077 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001078 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001079 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1080 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001081 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001082}
1083
1084def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1085def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1086def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1087
Bob Wilson173fb142010-11-30 00:00:38 +00001088def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1089def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1090def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001091
1092def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1093def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1094def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1095
Bob Wilsonb07c1712009-10-07 21:53:04 +00001096// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001097class VLD3DUP<bits<4> op7_4, string Dt>
1098 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001099 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001100 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1101 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001102 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001103 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001104}
1105
1106def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1107def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1108def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1109
1110def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1111def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1112def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1113
1114// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001115def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1116def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1117def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001118
1119// ...with address register writeback:
1120class VLD3DUPWB<bits<4> op7_4, string Dt>
1121 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001122 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001123 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1124 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001125 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001127}
1128
1129def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1130def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1131def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1132
Bob Wilson173fb142010-11-30 00:00:38 +00001133def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1134def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1135def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001136
1137def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1138def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1139def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1140
Bob Wilsonb07c1712009-10-07 21:53:04 +00001141// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001142class VLD4DUP<bits<4> op7_4, string Dt>
1143 : NLdSt<1, 0b10, 0b1111, op7_4,
1144 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001145 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001146 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1147 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001148 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001149 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001150}
1151
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001152def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1153def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1154def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001155
1156def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1157def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1158def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1159
1160// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001161def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1162def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1163def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001164
1165// ...with address register writeback:
1166class VLD4DUPWB<bits<4> op7_4, string Dt>
1167 : NLdSt<1, 0b10, 0b1111, op7_4,
1168 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001169 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001170 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001171 "$Rn.addr = $wb", []> {
1172 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001173 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001174}
1175
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001176def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1177def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1178def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1179
1180def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1181def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1182def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001183
1184def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1185def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1186def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1187
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001188} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001189
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001190let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001191
Bob Wilson709d5922010-08-25 23:27:42 +00001192// Classes for VST* pseudo-instructions with multi-register operands.
1193// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001194class VSTQPseudo<InstrItinClass itin>
1195 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1196class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001197 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001198 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001199 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001200class VSTQQPseudo<InstrItinClass itin>
1201 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1202class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001203 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001204 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001205 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001206class VSTQQQQPseudo<InstrItinClass itin>
1207 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001208class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001209 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001210 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001211 "$addr.addr = $wb">;
1212
Bob Wilson11d98992010-03-23 06:20:33 +00001213// VST1 : Vector Store (multiple single elements)
1214class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001215 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1216 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001217 let Rm = 0b1111;
1218 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001219 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001220}
Bob Wilson11d98992010-03-23 06:20:33 +00001221class VST1Q<bits<4> op7_4, string Dt>
1222 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001223 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1224 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1225 let Rm = 0b1111;
1226 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001228}
Bob Wilson11d98992010-03-23 06:20:33 +00001229
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001230def VST1d8 : VST1D<{0,0,0,?}, "8">;
1231def VST1d16 : VST1D<{0,1,0,?}, "16">;
1232def VST1d32 : VST1D<{1,0,0,?}, "32">;
1233def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001234
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001235def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1236def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1237def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1238def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001239
Evan Cheng60ff8792010-10-11 22:03:18 +00001240def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1241def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1242def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1243def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001244
Bob Wilson25eb5012010-03-20 20:54:36 +00001245// ...with address register writeback:
1246class VST1DWB<bits<4> op7_4, string Dt>
1247 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1249 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1250 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001252}
Bob Wilson25eb5012010-03-20 20:54:36 +00001253class VST1QWB<bits<4> op7_4, string Dt>
1254 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001255 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1256 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1257 "$Rn.addr = $wb", []> {
1258 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001259 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001260}
Bob Wilson25eb5012010-03-20 20:54:36 +00001261
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001262def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1263def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1264def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1265def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001266
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001267def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1268def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1269def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1270def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001271
Evan Cheng60ff8792010-10-11 22:03:18 +00001272def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1273def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1274def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1275def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001276
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001277// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001278class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001279 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001280 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1281 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1282 let Rm = 0b1111;
1283 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001285}
Bob Wilson25eb5012010-03-20 20:54:36 +00001286class VST1D3WB<bits<4> op7_4, string Dt>
1287 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001288 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001289 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001290 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1291 "$Rn.addr = $wb", []> {
1292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001293 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001294}
Bob Wilson052ba452010-03-22 18:22:06 +00001295
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001296def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1297def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1298def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1299def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001300
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001301def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1302def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1303def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1304def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001305
Evan Cheng60ff8792010-10-11 22:03:18 +00001306def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1307def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001308
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001309// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001310class VST1D4<bits<4> op7_4, string Dt>
1311 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001312 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1313 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001314 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001315 let Rm = 0b1111;
1316 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001317 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001318}
Bob Wilson25eb5012010-03-20 20:54:36 +00001319class VST1D4WB<bits<4> op7_4, string Dt>
1320 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001321 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001322 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001323 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1324 "$Rn.addr = $wb", []> {
1325 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001326 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001327}
Bob Wilson25eb5012010-03-20 20:54:36 +00001328
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001329def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1330def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1331def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1332def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001333
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001334def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1335def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1336def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1337def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001338
Evan Cheng60ff8792010-10-11 22:03:18 +00001339def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1340def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001341
Bob Wilsonb36ec862009-08-06 18:47:44 +00001342// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001343class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1344 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001345 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1346 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1347 let Rm = 0b1111;
1348 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001350}
Bob Wilson95808322010-03-18 20:18:39 +00001351class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001352 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001353 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1354 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001355 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001356 let Rm = 0b1111;
1357 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001358 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001359}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001360
Owen Andersond2f37942010-11-02 21:16:58 +00001361def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1362def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1363def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001364
Owen Andersond2f37942010-11-02 21:16:58 +00001365def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1366def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1367def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001368
Evan Cheng60ff8792010-10-11 22:03:18 +00001369def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1370def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1371def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001372
Evan Cheng60ff8792010-10-11 22:03:18 +00001373def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1374def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1375def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001376
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001377// ...with address register writeback:
1378class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1379 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001380 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1381 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1382 "$Rn.addr = $wb", []> {
1383 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001384 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001385}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001386class VST2QWB<bits<4> op7_4, string Dt>
1387 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001388 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001389 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001390 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1391 "$Rn.addr = $wb", []> {
1392 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001393 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001394}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001395
Owen Andersond2f37942010-11-02 21:16:58 +00001396def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1397def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1398def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001399
Owen Andersond2f37942010-11-02 21:16:58 +00001400def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1401def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1402def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001403
Evan Cheng60ff8792010-10-11 22:03:18 +00001404def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1405def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1406def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001407
Evan Cheng60ff8792010-10-11 22:03:18 +00001408def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1409def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1410def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001411
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001412// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001413def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1414def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1415def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1416def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1417def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1418def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001419
Bob Wilsonb36ec862009-08-06 18:47:44 +00001420// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001421class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1422 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001423 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1424 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1425 let Rm = 0b1111;
1426 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001427 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001428}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001429
Owen Andersona1a45fd2010-11-02 21:47:03 +00001430def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1431def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1432def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001433
Evan Cheng60ff8792010-10-11 22:03:18 +00001434def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1435def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1436def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001437
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001438// ...with address register writeback:
1439class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1440 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001441 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001442 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001443 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1444 "$Rn.addr = $wb", []> {
1445 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001446 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001447}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001448
Owen Andersona1a45fd2010-11-02 21:47:03 +00001449def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1450def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1451def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001452
Evan Cheng60ff8792010-10-11 22:03:18 +00001453def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1454def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1455def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001456
Bob Wilson7de68142011-02-07 17:43:15 +00001457// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001458def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1459def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1460def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1461def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1462def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1463def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001464
Evan Cheng60ff8792010-10-11 22:03:18 +00001465def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1466def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1467def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001468
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001469// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001470def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1471def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1472def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1473
Evan Cheng60ff8792010-10-11 22:03:18 +00001474def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1475def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1476def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001477
Bob Wilsonb36ec862009-08-06 18:47:44 +00001478// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001479class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1480 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001481 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1482 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001483 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001484 let Rm = 0b1111;
1485 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001487}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001488
Owen Andersona1a45fd2010-11-02 21:47:03 +00001489def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1490def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1491def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001492
Evan Cheng60ff8792010-10-11 22:03:18 +00001493def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1494def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1495def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001496
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001497// ...with address register writeback:
1498class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1499 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001500 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001501 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001502 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1503 "$Rn.addr = $wb", []> {
1504 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001506}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001507
Owen Andersona1a45fd2010-11-02 21:47:03 +00001508def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1509def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1510def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001511
Evan Cheng60ff8792010-10-11 22:03:18 +00001512def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1513def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1514def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001515
Bob Wilson7de68142011-02-07 17:43:15 +00001516// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001517def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1518def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1519def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1520def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1521def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1522def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001523
Evan Cheng60ff8792010-10-11 22:03:18 +00001524def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1525def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1526def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001527
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001528// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001529def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1530def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1531def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1532
Evan Cheng60ff8792010-10-11 22:03:18 +00001533def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1534def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1535def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001536
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001537} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1538
Bob Wilson8466fa12010-09-13 23:01:35 +00001539// Classes for VST*LN pseudo-instructions with multi-register operands.
1540// These are expanded to real instructions after register allocation.
1541class VSTQLNPseudo<InstrItinClass itin>
1542 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1543 itin, "">;
1544class VSTQLNWBPseudo<InstrItinClass itin>
1545 : PseudoNLdSt<(outs GPR:$wb),
1546 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1547 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1548class VSTQQLNPseudo<InstrItinClass itin>
1549 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1550 itin, "">;
1551class VSTQQLNWBPseudo<InstrItinClass itin>
1552 : PseudoNLdSt<(outs GPR:$wb),
1553 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1554 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1555class VSTQQQQLNPseudo<InstrItinClass itin>
1556 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1557 itin, "">;
1558class VSTQQQQLNWBPseudo<InstrItinClass itin>
1559 : PseudoNLdSt<(outs GPR:$wb),
1560 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1561 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1562
Bob Wilsonb07c1712009-10-07 21:53:04 +00001563// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001564class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1565 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001566 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001567 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001568 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1569 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001570 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001571 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001572}
Mon P Wang183c6272011-05-09 17:47:27 +00001573class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1574 PatFrag StoreOp, SDNode ExtractOp>
1575 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1576 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1577 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001578 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001579 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001580 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001581}
Bob Wilsond168cef2010-11-03 16:24:53 +00001582class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1583 : VSTQLNPseudo<IIC_VST1ln> {
1584 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1585 addrmode6:$addr)];
1586}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001587
Bob Wilsond168cef2010-11-03 16:24:53 +00001588def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1589 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001590 let Inst{7-5} = lane{2-0};
1591}
Bob Wilsond168cef2010-11-03 16:24:53 +00001592def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1593 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001594 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001595 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001596}
Mon P Wang183c6272011-05-09 17:47:27 +00001597
1598def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001599 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001600 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001601}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001602
Bob Wilsond168cef2010-11-03 16:24:53 +00001603def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1604def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1605def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001606
Bob Wilson746fa172010-12-10 22:13:32 +00001607def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1608 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1609def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1610 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1611
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001612// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001613class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1614 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001615 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001616 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001617 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001619 "$Rn.addr = $wb",
1620 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001621 addrmode6:$Rn, am6offset:$Rm))]> {
1622 let DecoderMethod = "DecodeVST1LN";
1623}
Bob Wilsonda525062011-02-25 06:42:42 +00001624class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1625 : VSTQLNWBPseudo<IIC_VST1lnu> {
1626 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1627 addrmode6:$addr, am6offset:$offset))];
1628}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001629
Bob Wilsonda525062011-02-25 06:42:42 +00001630def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1631 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001632 let Inst{7-5} = lane{2-0};
1633}
Bob Wilsonda525062011-02-25 06:42:42 +00001634def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1635 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001636 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001637 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001638}
Bob Wilsonda525062011-02-25 06:42:42 +00001639def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1640 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001641 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001642 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001643}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001644
Bob Wilsonda525062011-02-25 06:42:42 +00001645def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1646def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1647def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1648
1649let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001650
Bob Wilson8a3198b2009-09-01 18:51:56 +00001651// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001652class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001653 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001654 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1655 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001656 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001657 let Rm = 0b1111;
1658 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001659 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001660}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001661
Owen Andersonb20594f2010-11-02 22:18:18 +00001662def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1663 let Inst{7-5} = lane{2-0};
1664}
1665def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1666 let Inst{7-6} = lane{1-0};
1667}
1668def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1669 let Inst{7} = lane{0};
1670}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001671
Evan Cheng60ff8792010-10-11 22:03:18 +00001672def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1673def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1674def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001675
Bob Wilson41315282010-03-20 20:39:53 +00001676// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001677def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1678 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001679 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001680}
1681def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1682 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001683 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001684}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001685
Evan Cheng60ff8792010-10-11 22:03:18 +00001686def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1687def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001688
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001689// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001690class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001691 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001692 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001693 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001694 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001695 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001696 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001697 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001698}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001699
Owen Andersonb20594f2010-11-02 22:18:18 +00001700def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1701 let Inst{7-5} = lane{2-0};
1702}
1703def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1704 let Inst{7-6} = lane{1-0};
1705}
1706def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1707 let Inst{7} = lane{0};
1708}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001709
Evan Cheng60ff8792010-10-11 22:03:18 +00001710def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1711def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1712def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001713
Owen Andersonb20594f2010-11-02 22:18:18 +00001714def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1715 let Inst{7-6} = lane{1-0};
1716}
1717def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1718 let Inst{7} = lane{0};
1719}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001720
Evan Cheng60ff8792010-10-11 22:03:18 +00001721def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1722def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001723
Bob Wilson8a3198b2009-09-01 18:51:56 +00001724// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001725class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001726 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001728 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001729 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1730 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001731 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001732}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001733
Owen Andersonb20594f2010-11-02 22:18:18 +00001734def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1735 let Inst{7-5} = lane{2-0};
1736}
1737def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1738 let Inst{7-6} = lane{1-0};
1739}
1740def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1741 let Inst{7} = lane{0};
1742}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001743
Evan Cheng60ff8792010-10-11 22:03:18 +00001744def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1745def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1746def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001747
Bob Wilson41315282010-03-20 20:39:53 +00001748// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001749def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1750 let Inst{7-6} = lane{1-0};
1751}
1752def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1753 let Inst{7} = lane{0};
1754}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001755
Evan Cheng60ff8792010-10-11 22:03:18 +00001756def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1757def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001758
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001759// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001760class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001761 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001762 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001763 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001764 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001765 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001766 "$Rn.addr = $wb", []> {
1767 let DecoderMethod = "DecodeVST3LN";
1768}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001769
Owen Andersonb20594f2010-11-02 22:18:18 +00001770def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1771 let Inst{7-5} = lane{2-0};
1772}
1773def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1774 let Inst{7-6} = lane{1-0};
1775}
1776def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1777 let Inst{7} = lane{0};
1778}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001779
Evan Cheng60ff8792010-10-11 22:03:18 +00001780def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1781def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1782def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001783
Owen Andersonb20594f2010-11-02 22:18:18 +00001784def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1785 let Inst{7-6} = lane{1-0};
1786}
1787def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1788 let Inst{7} = lane{0};
1789}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001790
Evan Cheng60ff8792010-10-11 22:03:18 +00001791def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1792def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001793
Bob Wilson8a3198b2009-09-01 18:51:56 +00001794// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001795class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001796 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001797 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001798 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001800 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001801 let Rm = 0b1111;
1802 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001803 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001804}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001805
Owen Andersonb20594f2010-11-02 22:18:18 +00001806def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1807 let Inst{7-5} = lane{2-0};
1808}
1809def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1810 let Inst{7-6} = lane{1-0};
1811}
1812def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1813 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001814 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001815}
Bob Wilson56311392009-10-09 00:01:36 +00001816
Evan Cheng60ff8792010-10-11 22:03:18 +00001817def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1818def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1819def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001820
Bob Wilson41315282010-03-20 20:39:53 +00001821// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001822def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1823 let Inst{7-6} = lane{1-0};
1824}
1825def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1826 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001827 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001828}
Bob Wilson56311392009-10-09 00:01:36 +00001829
Evan Cheng60ff8792010-10-11 22:03:18 +00001830def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1831def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001832
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001833// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001834class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001835 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001836 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001837 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001838 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001839 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1840 "$Rn.addr = $wb", []> {
1841 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001842 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001843}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001844
Owen Andersonb20594f2010-11-02 22:18:18 +00001845def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1846 let Inst{7-5} = lane{2-0};
1847}
1848def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1849 let Inst{7-6} = lane{1-0};
1850}
1851def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1852 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001853 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001854}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001855
Evan Cheng60ff8792010-10-11 22:03:18 +00001856def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1857def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1858def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001859
Owen Andersonb20594f2010-11-02 22:18:18 +00001860def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1861 let Inst{7-6} = lane{1-0};
1862}
1863def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1864 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001865 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001866}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001867
Evan Cheng60ff8792010-10-11 22:03:18 +00001868def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1869def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001870
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001871} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001872
Bob Wilson205a5ca2009-07-08 18:11:30 +00001873
Bob Wilson5bafff32009-06-22 23:27:02 +00001874//===----------------------------------------------------------------------===//
1875// NEON pattern fragments
1876//===----------------------------------------------------------------------===//
1877
1878// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001879def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001880 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1881 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001882}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001883def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001884 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1885 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001886}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001887def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001888 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1889 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001890}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001891def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001892 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1893 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001894}]>;
1895
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001896// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001897def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001898 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1899 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001900}]>;
1901
Bob Wilson5bafff32009-06-22 23:27:02 +00001902// Translate lane numbers from Q registers to D subregs.
1903def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001905}]>;
1906def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001908}]>;
1909def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001911}]>;
1912
1913//===----------------------------------------------------------------------===//
1914// Instruction Classes
1915//===----------------------------------------------------------------------===//
1916
Bob Wilson4711d5c2010-12-13 23:02:37 +00001917// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001918class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001919 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1920 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001921 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1922 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1923 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001924class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001925 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1926 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001927 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1928 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1929 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001930
Bob Wilson69bfbd62010-02-17 22:42:54 +00001931// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001932class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001933 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001934 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001935 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001936 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1937 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1938 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001939class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001940 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001941 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001942 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001943 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1944 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1945 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001946
Bob Wilson973a0742010-08-30 20:02:30 +00001947// Narrow 2-register operations.
1948class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1949 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1950 InstrItinClass itin, string OpcodeStr, string Dt,
1951 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001952 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1953 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1954 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001955
Bob Wilson5bafff32009-06-22 23:27:02 +00001956// Narrow 2-register intrinsics.
1957class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1958 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001960 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001961 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1962 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1963 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001964
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001965// Long 2-register operations (currently only used for VMOVL).
1966class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1967 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1968 InstrItinClass itin, string OpcodeStr, string Dt,
1969 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001970 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1971 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1972 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001973
Bob Wilson04063562010-12-15 22:14:12 +00001974// Long 2-register intrinsics.
1975class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1976 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1977 InstrItinClass itin, string OpcodeStr, string Dt,
1978 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1979 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1980 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1981 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1982
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001983// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001984class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001986 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001987 OpcodeStr, Dt, "$Vd, $Vm",
1988 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001989class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001991 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1992 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1993 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001994
Bob Wilson4711d5c2010-12-13 23:02:37 +00001995// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001996class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001998 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002000 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2001 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2002 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002003 let isCommutable = Commutable;
2004}
2005// Same as N3VD but no data type.
2006class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2007 InstrItinClass itin, string OpcodeStr,
2008 ValueType ResTy, ValueType OpTy,
2009 SDNode OpNode, bit Commutable>
2010 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002011 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2012 OpcodeStr, "$Vd, $Vn, $Vm", "",
2013 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002014 let isCommutable = Commutable;
2015}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002016
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002017class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002018 InstrItinClass itin, string OpcodeStr, string Dt,
2019 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002020 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002021 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2022 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002023 [(set (Ty DPR:$Vd),
2024 (Ty (ShOp (Ty DPR:$Vn),
2025 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002026 let isCommutable = 0;
2027}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002028class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002030 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002031 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2032 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002033 [(set (Ty DPR:$Vd),
2034 (Ty (ShOp (Ty DPR:$Vn),
2035 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002036 let isCommutable = 0;
2037}
2038
Bob Wilson5bafff32009-06-22 23:27:02 +00002039class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002041 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002043 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2044 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2045 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002046 let isCommutable = Commutable;
2047}
2048class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2049 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002051 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002052 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2053 OpcodeStr, "$Vd, $Vn, $Vm", "",
2054 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002055 let isCommutable = Commutable;
2056}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002057class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002059 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002060 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002061 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2062 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002063 [(set (ResTy QPR:$Vd),
2064 (ResTy (ShOp (ResTy QPR:$Vn),
2065 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002066 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002067 let isCommutable = 0;
2068}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002069class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002071 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002072 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2073 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002074 [(set (ResTy QPR:$Vd),
2075 (ResTy (ShOp (ResTy QPR:$Vn),
2076 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002077 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078 let isCommutable = 0;
2079}
Bob Wilson5bafff32009-06-22 23:27:02 +00002080
2081// Basic 3-register intrinsics, both double- and quad-register.
2082class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002083 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002084 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002085 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002086 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2087 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2088 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 let isCommutable = Commutable;
2090}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002091class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002093 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002094 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2095 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002096 [(set (Ty DPR:$Vd),
2097 (Ty (IntOp (Ty DPR:$Vn),
2098 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002099 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 let isCommutable = 0;
2101}
David Goodwin658ea602009-09-25 18:38:29 +00002102class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002103 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002104 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002105 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2106 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002107 [(set (Ty DPR:$Vd),
2108 (Ty (IntOp (Ty DPR:$Vn),
2109 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002110 let isCommutable = 0;
2111}
Owen Anderson3557d002010-10-26 20:56:57 +00002112class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2113 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002115 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2116 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2117 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2118 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002119 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002120}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002121
Bob Wilson5bafff32009-06-22 23:27:02 +00002122class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002123 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002124 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002125 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002126 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2127 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2128 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 let isCommutable = Commutable;
2130}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002131class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 string OpcodeStr, string Dt,
2133 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002134 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002135 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2136 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 [(set (ResTy QPR:$Vd),
2138 (ResTy (IntOp (ResTy QPR:$Vn),
2139 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002140 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002141 let isCommutable = 0;
2142}
David Goodwin658ea602009-09-25 18:38:29 +00002143class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 string OpcodeStr, string Dt,
2145 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002146 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002147 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2148 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002149 [(set (ResTy QPR:$Vd),
2150 (ResTy (IntOp (ResTy QPR:$Vn),
2151 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002152 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002153 let isCommutable = 0;
2154}
Owen Anderson3557d002010-10-26 20:56:57 +00002155class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2156 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002157 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002158 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2159 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2160 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2161 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002162 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002163}
Bob Wilson5bafff32009-06-22 23:27:02 +00002164
Bob Wilson4711d5c2010-12-13 23:02:37 +00002165// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002166class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002168 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002170 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2171 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2172 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2173 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2174
David Goodwin658ea602009-09-25 18:38:29 +00002175class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002176 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002177 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002178 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002179 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002180 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002181 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002182 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002184 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 (Ty (MulOp DPR:$Vn,
2186 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002187 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002188class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 string OpcodeStr, string Dt,
2190 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002191 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002192 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002193 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002194 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002195 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002196 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002197 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002198 (Ty (MulOp DPR:$Vn,
2199 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002200 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201
Bob Wilson5bafff32009-06-22 23:27:02 +00002202class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002204 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002206 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2207 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2208 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2209 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002210class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002212 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002213 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002215 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002216 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002217 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002219 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002220 (ResTy (MulOp QPR:$Vn,
2221 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002222 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002223class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002224 string OpcodeStr, string Dt,
2225 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002226 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002227 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002228 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002229 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002230 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002231 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002232 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002233 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002234 (ResTy (MulOp QPR:$Vn,
2235 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002237
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002238// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2239class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2240 InstrItinClass itin, string OpcodeStr, string Dt,
2241 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2242 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002243 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2244 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2245 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2246 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002247class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2248 InstrItinClass itin, string OpcodeStr, string Dt,
2249 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2250 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002251 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2252 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2253 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2254 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002255
Bob Wilson5bafff32009-06-22 23:27:02 +00002256// Neon 3-argument intrinsics, both double- and quad-register.
2257// The destination register is also used as the first source operand register.
2258class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002260 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2263 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2264 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2265 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002266class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002268 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2271 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2272 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2273 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002275// Long Multiply-Add/Sub operations.
2276class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2277 InstrItinClass itin, string OpcodeStr, string Dt,
2278 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2279 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002280 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2281 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2282 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2283 (TyQ (MulOp (TyD DPR:$Vn),
2284 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002285class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2286 InstrItinClass itin, string OpcodeStr, string Dt,
2287 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002288 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002289 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002290 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002291 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002292 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002293 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 (TyQ (MulOp (TyD DPR:$Vn),
2295 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002296 imm:$lane))))))]>;
2297class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2298 InstrItinClass itin, string OpcodeStr, string Dt,
2299 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002300 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002301 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002302 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002303 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002305 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002306 (TyQ (MulOp (TyD DPR:$Vn),
2307 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002308 imm:$lane))))))]>;
2309
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002310// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2311class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2312 InstrItinClass itin, string OpcodeStr, string Dt,
2313 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2314 SDNode OpNode>
2315 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002316 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2317 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2318 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2319 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2320 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002321
Bob Wilson5bafff32009-06-22 23:27:02 +00002322// Neon Long 3-argument intrinsic. The destination register is
2323// a quad-register and is also used as the first source operand register.
2324class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002326 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002328 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2329 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2330 [(set QPR:$Vd,
2331 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002332class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 string OpcodeStr, string Dt,
2334 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002335 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002336 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002337 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002338 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002339 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002340 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002341 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002342 (OpTy DPR:$Vn),
2343 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002344 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002345class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2346 InstrItinClass itin, string OpcodeStr, string Dt,
2347 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002348 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002349 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002350 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002351 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002352 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002354 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002355 (OpTy DPR:$Vn),
2356 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002357 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002358
Bob Wilson5bafff32009-06-22 23:27:02 +00002359// Narrowing 3-register intrinsics.
2360class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002362 Intrinsic IntOp, bit Commutable>
2363 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2365 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2366 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 let isCommutable = Commutable;
2368}
2369
Bob Wilson04d6c282010-08-29 05:57:34 +00002370// Long 3-register operations.
2371class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2372 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002373 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2374 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2376 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2377 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002378 let isCommutable = Commutable;
2379}
2380class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2381 InstrItinClass itin, string OpcodeStr, string Dt,
2382 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002383 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002384 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2385 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 [(set QPR:$Vd,
2387 (TyQ (OpNode (TyD DPR:$Vn),
2388 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002389class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2390 InstrItinClass itin, string OpcodeStr, string Dt,
2391 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002392 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002393 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2394 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 [(set QPR:$Vd,
2396 (TyQ (OpNode (TyD DPR:$Vn),
2397 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002398
2399// Long 3-register operations with explicitly extended operands.
2400class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2401 InstrItinClass itin, string OpcodeStr, string Dt,
2402 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2403 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002404 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2406 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2407 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2408 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002409 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002410}
2411
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002412// Long 3-register intrinsics with explicit extend (VABDL).
2413class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2414 InstrItinClass itin, string OpcodeStr, string Dt,
2415 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2416 bit Commutable>
2417 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002418 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2419 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2420 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2421 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002422 let isCommutable = Commutable;
2423}
2424
Bob Wilson5bafff32009-06-22 23:27:02 +00002425// Long 3-register intrinsics.
2426class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 InstrItinClass itin, string OpcodeStr, string Dt,
2428 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002430 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2431 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2432 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002433 let isCommutable = Commutable;
2434}
David Goodwin658ea602009-09-25 18:38:29 +00002435class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 string OpcodeStr, string Dt,
2437 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002438 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002439 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2440 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 [(set (ResTy QPR:$Vd),
2442 (ResTy (IntOp (OpTy DPR:$Vn),
2443 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002444 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002445class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2446 InstrItinClass itin, string OpcodeStr, string Dt,
2447 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002448 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002449 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2450 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 [(set (ResTy QPR:$Vd),
2452 (ResTy (IntOp (OpTy DPR:$Vn),
2453 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002454 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002455
Bob Wilson04d6c282010-08-29 05:57:34 +00002456// Wide 3-register operations.
2457class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2458 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2459 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002460 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002461 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2462 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2463 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2464 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 let isCommutable = Commutable;
2466}
2467
2468// Pairwise long 2-register intrinsics, both double- and quad-register.
2469class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 bits<2> op17_16, bits<5> op11_7, bit op4,
2471 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002473 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2474 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2475 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002476class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 bits<2> op17_16, bits<5> op11_7, bit op4,
2478 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002480 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2481 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2482 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002483
2484// Pairwise long 2-register accumulate intrinsics,
2485// both double- and quad-register.
2486// The destination register is also used as the first source operand register.
2487class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 bits<2> op17_16, bits<5> op11_7, bit op4,
2489 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002490 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2491 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002492 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2493 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2494 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002495class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002496 bits<2> op17_16, bits<5> op11_7, bit op4,
2497 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2499 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002500 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2501 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2502 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002503
2504// Shift by immediate,
2505// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002506class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002507 Format f, InstrItinClass itin, Operand ImmTy,
2508 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002509 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002510 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002511 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2512 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002513class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002514 Format f, InstrItinClass itin, Operand ImmTy,
2515 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002516 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002517 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002518 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2519 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002520
Johnny Chen6c8648b2010-03-17 23:26:50 +00002521// Long shift by immediate.
2522class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2523 string OpcodeStr, string Dt,
2524 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2525 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2527 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2528 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002529 (i32 imm:$SIMM))))]>;
2530
Bob Wilson5bafff32009-06-22 23:27:02 +00002531// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002532class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002534 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002535 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002536 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2538 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 (i32 imm:$SIMM))))]>;
2540
2541// Shift right by immediate and accumulate,
2542// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002543class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002544 Operand ImmTy, string OpcodeStr, string Dt,
2545 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002546 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002547 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002548 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2549 [(set DPR:$Vd, (Ty (add DPR:$src1,
2550 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002551class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002552 Operand ImmTy, string OpcodeStr, string Dt,
2553 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002554 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002555 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002556 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2557 [(set QPR:$Vd, (Ty (add QPR:$src1,
2558 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559
2560// Shift by immediate and insert,
2561// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002562class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002563 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2564 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002565 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002566 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002567 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2568 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002569class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002570 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2571 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002572 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002573 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002574 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2575 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002576
2577// Convert, with fractional bits immediate,
2578// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002579class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002582 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002583 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2584 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2585 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002586class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002589 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002590 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2591 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2592 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002593
2594//===----------------------------------------------------------------------===//
2595// Multiclasses
2596//===----------------------------------------------------------------------===//
2597
Bob Wilson916ac5b2009-10-03 04:44:16 +00002598// Abbreviations used in multiclass suffixes:
2599// Q = quarter int (8 bit) elements
2600// H = half int (16 bit) elements
2601// S = single int (32 bit) elements
2602// D = double int (64 bit) elements
2603
Bob Wilson094dd802010-12-18 00:42:58 +00002604// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002605
Bob Wilson094dd802010-12-18 00:42:58 +00002606// Neon 2-register comparisons.
2607// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002608multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2609 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002610 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002611 // 64-bit vector types.
2612 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002613 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002614 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002615 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002616 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002617 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002618 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002619 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002620 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002621 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002622 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002623 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002624 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002626 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002627 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002628 let Inst{10} = 1; // overwrite F = 1
2629 }
2630
2631 // 128-bit vector types.
2632 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002633 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002634 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002635 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002636 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002637 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002638 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002639 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002640 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002641 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002642 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002643 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002644 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002645 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002646 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002647 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002648 let Inst{10} = 1; // overwrite F = 1
2649 }
2650}
2651
Bob Wilson094dd802010-12-18 00:42:58 +00002652
2653// Neon 2-register vector intrinsics,
2654// element sizes of 8, 16 and 32 bits:
2655multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2656 bits<5> op11_7, bit op4,
2657 InstrItinClass itinD, InstrItinClass itinQ,
2658 string OpcodeStr, string Dt, Intrinsic IntOp> {
2659 // 64-bit vector types.
2660 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2661 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2662 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2663 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2664 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2665 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2666
2667 // 128-bit vector types.
2668 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2669 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2670 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2671 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2672 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2673 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2674}
2675
2676
2677// Neon Narrowing 2-register vector operations,
2678// source operand element sizes of 16, 32 and 64 bits:
2679multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2680 bits<5> op11_7, bit op6, bit op4,
2681 InstrItinClass itin, string OpcodeStr, string Dt,
2682 SDNode OpNode> {
2683 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2684 itin, OpcodeStr, !strconcat(Dt, "16"),
2685 v8i8, v8i16, OpNode>;
2686 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2687 itin, OpcodeStr, !strconcat(Dt, "32"),
2688 v4i16, v4i32, OpNode>;
2689 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2690 itin, OpcodeStr, !strconcat(Dt, "64"),
2691 v2i32, v2i64, OpNode>;
2692}
2693
2694// Neon Narrowing 2-register vector intrinsics,
2695// source operand element sizes of 16, 32 and 64 bits:
2696multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2697 bits<5> op11_7, bit op6, bit op4,
2698 InstrItinClass itin, string OpcodeStr, string Dt,
2699 Intrinsic IntOp> {
2700 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2701 itin, OpcodeStr, !strconcat(Dt, "16"),
2702 v8i8, v8i16, IntOp>;
2703 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2704 itin, OpcodeStr, !strconcat(Dt, "32"),
2705 v4i16, v4i32, IntOp>;
2706 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2707 itin, OpcodeStr, !strconcat(Dt, "64"),
2708 v2i32, v2i64, IntOp>;
2709}
2710
2711
2712// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2713// source operand element sizes of 16, 32 and 64 bits:
2714multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2715 string OpcodeStr, string Dt, SDNode OpNode> {
2716 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2717 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2718 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2719 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2720 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2721 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2722}
2723
2724
Bob Wilson5bafff32009-06-22 23:27:02 +00002725// Neon 3-register vector operations.
2726
2727// First with only element sizes of 8, 16 and 32 bits:
2728multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002729 InstrItinClass itinD16, InstrItinClass itinD32,
2730 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 string OpcodeStr, string Dt,
2732 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002734 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 OpcodeStr, !strconcat(Dt, "8"),
2736 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002737 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002738 OpcodeStr, !strconcat(Dt, "16"),
2739 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002740 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002741 OpcodeStr, !strconcat(Dt, "32"),
2742 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743
2744 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002745 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002746 OpcodeStr, !strconcat(Dt, "8"),
2747 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002748 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002749 OpcodeStr, !strconcat(Dt, "16"),
2750 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002751 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002752 OpcodeStr, !strconcat(Dt, "32"),
2753 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754}
2755
Evan Chengf81bf152009-11-23 21:57:23 +00002756multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2757 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2758 v4i16, ShOp>;
2759 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002760 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002761 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002762 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002763 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002764 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002765}
2766
Bob Wilson5bafff32009-06-22 23:27:02 +00002767// ....then also with element size 64 bits:
2768multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002769 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 string OpcodeStr, string Dt,
2771 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002772 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002774 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 OpcodeStr, !strconcat(Dt, "64"),
2776 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002777 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "64"),
2779 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002780}
2781
2782
Bob Wilson5bafff32009-06-22 23:27:02 +00002783// Neon 3-register vector intrinsics.
2784
2785// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002786multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002787 InstrItinClass itinD16, InstrItinClass itinD32,
2788 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 string OpcodeStr, string Dt,
2790 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002791 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002792 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002793 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002794 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002795 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 v2i32, v2i32, IntOp, Commutable>;
2798
2799 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002800 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002801 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002802 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002803 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002805 v4i32, v4i32, IntOp, Commutable>;
2806}
Owen Anderson3557d002010-10-26 20:56:57 +00002807multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2808 InstrItinClass itinD16, InstrItinClass itinD32,
2809 InstrItinClass itinQ16, InstrItinClass itinQ32,
2810 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002811 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002812 // 64-bit vector types.
2813 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2814 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002815 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002816 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2817 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002818 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002819
2820 // 128-bit vector types.
2821 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2822 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002823 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002824 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2825 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002826 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002827}
Bob Wilson5bafff32009-06-22 23:27:02 +00002828
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002829multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002830 InstrItinClass itinD16, InstrItinClass itinD32,
2831 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002832 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002833 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002835 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002837 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002838 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002839 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002841}
2842
Bob Wilson5bafff32009-06-22 23:27:02 +00002843// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002844multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002845 InstrItinClass itinD16, InstrItinClass itinD32,
2846 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002847 string OpcodeStr, string Dt,
2848 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002849 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002851 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002852 OpcodeStr, !strconcat(Dt, "8"),
2853 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002854 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002855 OpcodeStr, !strconcat(Dt, "8"),
2856 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002857}
Owen Anderson3557d002010-10-26 20:56:57 +00002858multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2859 InstrItinClass itinD16, InstrItinClass itinD32,
2860 InstrItinClass itinQ16, InstrItinClass itinQ32,
2861 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002862 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002863 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002864 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002865 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2866 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002867 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002868 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2869 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002870 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002871}
2872
Bob Wilson5bafff32009-06-22 23:27:02 +00002873
2874// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002875multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002876 InstrItinClass itinD16, InstrItinClass itinD32,
2877 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002878 string OpcodeStr, string Dt,
2879 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002880 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002882 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002883 OpcodeStr, !strconcat(Dt, "64"),
2884 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002885 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "64"),
2887 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888}
Owen Anderson3557d002010-10-26 20:56:57 +00002889multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2890 InstrItinClass itinD16, InstrItinClass itinD32,
2891 InstrItinClass itinQ16, InstrItinClass itinQ32,
2892 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002893 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002894 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002895 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002896 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2897 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002898 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002899 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2900 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002901 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002902}
Bob Wilson5bafff32009-06-22 23:27:02 +00002903
Bob Wilson5bafff32009-06-22 23:27:02 +00002904// Neon Narrowing 3-register vector intrinsics,
2905// source operand element sizes of 16, 32 and 64 bits:
2906multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 string OpcodeStr, string Dt,
2908 Intrinsic IntOp, bit Commutable = 0> {
2909 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2910 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002911 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002912 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2913 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002915 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2916 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 v2i32, v2i64, IntOp, Commutable>;
2918}
2919
2920
Bob Wilson04d6c282010-08-29 05:57:34 +00002921// Neon Long 3-register vector operations.
2922
2923multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2924 InstrItinClass itin16, InstrItinClass itin32,
2925 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002926 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002927 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2928 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002929 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002930 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002931 OpcodeStr, !strconcat(Dt, "16"),
2932 v4i32, v4i16, OpNode, Commutable>;
2933 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2934 OpcodeStr, !strconcat(Dt, "32"),
2935 v2i64, v2i32, OpNode, Commutable>;
2936}
2937
2938multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2939 InstrItinClass itin, string OpcodeStr, string Dt,
2940 SDNode OpNode> {
2941 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2942 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2943 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2944 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2945}
2946
2947multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2948 InstrItinClass itin16, InstrItinClass itin32,
2949 string OpcodeStr, string Dt,
2950 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2951 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2952 OpcodeStr, !strconcat(Dt, "8"),
2953 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002954 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002955 OpcodeStr, !strconcat(Dt, "16"),
2956 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2957 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2958 OpcodeStr, !strconcat(Dt, "32"),
2959 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002960}
2961
Bob Wilson5bafff32009-06-22 23:27:02 +00002962// Neon Long 3-register vector intrinsics.
2963
2964// First with only element sizes of 16 and 32 bits:
2965multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002966 InstrItinClass itin16, InstrItinClass itin32,
2967 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002968 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002969 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 OpcodeStr, !strconcat(Dt, "16"),
2971 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002972 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "32"),
2974 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002975}
2976
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002977multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002978 InstrItinClass itin, string OpcodeStr, string Dt,
2979 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002980 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002982 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002984}
2985
Bob Wilson5bafff32009-06-22 23:27:02 +00002986// ....then also with element size of 8 bits:
2987multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002988 InstrItinClass itin16, InstrItinClass itin32,
2989 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002990 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002991 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002993 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 OpcodeStr, !strconcat(Dt, "8"),
2995 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002996}
2997
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002998// ....with explicit extend (VABDL).
2999multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3000 InstrItinClass itin, string OpcodeStr, string Dt,
3001 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3002 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3003 OpcodeStr, !strconcat(Dt, "8"),
3004 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003005 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003006 OpcodeStr, !strconcat(Dt, "16"),
3007 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3008 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3009 OpcodeStr, !strconcat(Dt, "32"),
3010 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3011}
3012
Bob Wilson5bafff32009-06-22 23:27:02 +00003013
3014// Neon Wide 3-register vector intrinsics,
3015// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003016multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3017 string OpcodeStr, string Dt,
3018 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3019 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3020 OpcodeStr, !strconcat(Dt, "8"),
3021 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3022 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3023 OpcodeStr, !strconcat(Dt, "16"),
3024 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3025 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3026 OpcodeStr, !strconcat(Dt, "32"),
3027 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028}
3029
3030
3031// Neon Multiply-Op vector operations,
3032// element sizes of 8, 16 and 32 bits:
3033multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003034 InstrItinClass itinD16, InstrItinClass itinD32,
3035 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003037 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003038 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003040 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003042 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044
3045 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003046 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003048 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003050 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052}
3053
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003054multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003055 InstrItinClass itinD16, InstrItinClass itinD32,
3056 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003058 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003060 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003061 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003062 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003063 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3064 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003065 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003066 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3067 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003068}
Bob Wilson5bafff32009-06-22 23:27:02 +00003069
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003070// Neon Intrinsic-Op vector operations,
3071// element sizes of 8, 16 and 32 bits:
3072multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3073 InstrItinClass itinD, InstrItinClass itinQ,
3074 string OpcodeStr, string Dt, Intrinsic IntOp,
3075 SDNode OpNode> {
3076 // 64-bit vector types.
3077 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3078 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3079 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3080 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3081 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3082 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3083
3084 // 128-bit vector types.
3085 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3086 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3087 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3088 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3089 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3090 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3091}
3092
Bob Wilson5bafff32009-06-22 23:27:02 +00003093// Neon 3-argument intrinsics,
3094// element sizes of 8, 16 and 32 bits:
3095multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003096 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003097 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003099 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003100 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003101 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003102 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003103 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003104 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003105
3106 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003107 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003108 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003109 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003110 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003111 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003112 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113}
3114
3115
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003116// Neon Long Multiply-Op vector operations,
3117// element sizes of 8, 16 and 32 bits:
3118multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3119 InstrItinClass itin16, InstrItinClass itin32,
3120 string OpcodeStr, string Dt, SDNode MulOp,
3121 SDNode OpNode> {
3122 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3123 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3124 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3125 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3126 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3127 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3128}
3129
3130multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3131 string Dt, SDNode MulOp, SDNode OpNode> {
3132 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3133 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3134 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3135 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3136}
3137
3138
Bob Wilson5bafff32009-06-22 23:27:02 +00003139// Neon Long 3-argument intrinsics.
3140
3141// First with only element sizes of 16 and 32 bits:
3142multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003143 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003145 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003147 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149}
3150
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003151multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003153 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003154 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003155 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003157}
3158
Bob Wilson5bafff32009-06-22 23:27:02 +00003159// ....then also with element size of 8 bits:
3160multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003161 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003163 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3164 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003166}
3167
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003168// ....with explicit extend (VABAL).
3169multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3170 InstrItinClass itin, string OpcodeStr, string Dt,
3171 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3172 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3173 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3174 IntOp, ExtOp, OpNode>;
3175 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3176 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3177 IntOp, ExtOp, OpNode>;
3178 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3179 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3180 IntOp, ExtOp, OpNode>;
3181}
3182
Bob Wilson5bafff32009-06-22 23:27:02 +00003183
Bob Wilson5bafff32009-06-22 23:27:02 +00003184// Neon Pairwise long 2-register intrinsics,
3185// element sizes of 8, 16 and 32 bits:
3186multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3187 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003188 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 // 64-bit vector types.
3190 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003194 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196
3197 // 128-bit vector types.
3198 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003204}
3205
3206
3207// Neon Pairwise long 2-register accumulate intrinsics,
3208// element sizes of 8, 16 and 32 bits:
3209multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3210 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003212 // 64-bit vector types.
3213 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003215 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003217 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003219
3220 // 128-bit vector types.
3221 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003225 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003226 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003227}
3228
3229
3230// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003231// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003232// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003233multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3234 InstrItinClass itin, string OpcodeStr, string Dt,
3235 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003237 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003239 let Inst{21-19} = 0b001; // imm6 = 001xxx
3240 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003241 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003243 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3244 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003245 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003247 let Inst{21} = 0b1; // imm6 = 1xxxxx
3248 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003249 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003251 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003252
3253 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003254 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003256 let Inst{21-19} = 0b001; // imm6 = 001xxx
3257 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003258 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003259 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003260 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3261 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003262 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003264 let Inst{21} = 0b1; // imm6 = 1xxxxx
3265 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003266 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3267 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3268 // imm6 = xxxxxx
3269}
3270multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3271 InstrItinClass itin, string OpcodeStr, string Dt,
3272 SDNode OpNode> {
3273 // 64-bit vector types.
3274 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3275 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3276 let Inst{21-19} = 0b001; // imm6 = 001xxx
3277 }
3278 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3279 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3280 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3281 }
3282 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3283 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3284 let Inst{21} = 0b1; // imm6 = 1xxxxx
3285 }
3286 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3287 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3288 // imm6 = xxxxxx
3289
3290 // 128-bit vector types.
3291 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3292 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3293 let Inst{21-19} = 0b001; // imm6 = 001xxx
3294 }
3295 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3296 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3297 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3298 }
3299 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3300 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3301 let Inst{21} = 0b1; // imm6 = 1xxxxx
3302 }
3303 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003305 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003306}
3307
Bob Wilson5bafff32009-06-22 23:27:02 +00003308// Neon Shift-Accumulate vector operations,
3309// element sizes of 8, 16, 32 and 64 bits:
3310multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003311 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003312 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003313 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003315 let Inst{21-19} = 0b001; // imm6 = 001xxx
3316 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003317 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003318 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003319 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3320 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003321 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003323 let Inst{21} = 0b1; // imm6 = 1xxxxx
3324 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003325 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003327 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003330 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003332 let Inst{21-19} = 0b001; // imm6 = 001xxx
3333 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003334 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003336 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3337 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003338 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003340 let Inst{21} = 0b1; // imm6 = 1xxxxx
3341 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003342 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003344 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003345}
3346
Bob Wilson5bafff32009-06-22 23:27:02 +00003347// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003348// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003349// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003350multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3351 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003352 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003353 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3354 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003355 let Inst{21-19} = 0b001; // imm6 = 001xxx
3356 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003357 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3358 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003359 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3360 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003361 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3362 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003363 let Inst{21} = 0b1; // imm6 = 1xxxxx
3364 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003365 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3366 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003367 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003368
3369 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003370 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3371 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003372 let Inst{21-19} = 0b001; // imm6 = 001xxx
3373 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003374 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3375 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003376 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3377 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003378 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3379 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003380 let Inst{21} = 0b1; // imm6 = 1xxxxx
3381 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003382 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3383 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3384 // imm6 = xxxxxx
3385}
3386multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3387 string OpcodeStr> {
3388 // 64-bit vector types.
3389 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3390 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3391 let Inst{21-19} = 0b001; // imm6 = 001xxx
3392 }
3393 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3394 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3395 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3396 }
3397 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3398 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3399 let Inst{21} = 0b1; // imm6 = 1xxxxx
3400 }
3401 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3402 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3403 // imm6 = xxxxxx
3404
3405 // 128-bit vector types.
3406 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3407 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3408 let Inst{21-19} = 0b001; // imm6 = 001xxx
3409 }
3410 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3411 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3412 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3413 }
3414 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3415 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3416 let Inst{21} = 0b1; // imm6 = 1xxxxx
3417 }
3418 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3419 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003420 // imm6 = xxxxxx
3421}
3422
3423// Neon Shift Long operations,
3424// element sizes of 8, 16, 32 bits:
3425multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003426 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003427 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003428 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003429 let Inst{21-19} = 0b001; // imm6 = 001xxx
3430 }
3431 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003433 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3434 }
3435 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003436 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003437 let Inst{21} = 0b1; // imm6 = 1xxxxx
3438 }
3439}
3440
3441// Neon Shift Narrow operations,
3442// element sizes of 16, 32, 64 bits:
3443multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003445 SDNode OpNode> {
3446 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003447 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003448 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003449 let Inst{21-19} = 0b001; // imm6 = 001xxx
3450 }
3451 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003452 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003453 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003454 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3455 }
3456 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003457 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003458 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003459 let Inst{21} = 0b1; // imm6 = 1xxxxx
3460 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003461}
3462
3463//===----------------------------------------------------------------------===//
3464// Instruction Definitions.
3465//===----------------------------------------------------------------------===//
3466
3467// Vector Add Operations.
3468
3469// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003470defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003471 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003472def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003473 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003474def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003475 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003476// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003477defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3478 "vaddl", "s", add, sext, 1>;
3479defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3480 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003482defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3483defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003484// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003485defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3486 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3487 "vhadd", "s", int_arm_neon_vhadds, 1>;
3488defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3489 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3490 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003491// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003492defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3493 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3494 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3495defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3496 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3497 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003498// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003499defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3500 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3501 "vqadd", "s", int_arm_neon_vqadds, 1>;
3502defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3503 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3504 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003505// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003506defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3507 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003508// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003509defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3510 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511
3512// Vector Multiply Operations.
3513
3514// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003515defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003516 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003517def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3518 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3519def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3520 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003521def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003522 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003523def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003524 v4f32, v4f32, fmul, 1>;
3525defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3526def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3527def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3528 v2f32, fmul>;
3529
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003530def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3531 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3532 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3533 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003534 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003535 (SubReg_i16_lane imm:$lane)))>;
3536def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3537 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3538 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3539 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003540 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003541 (SubReg_i32_lane imm:$lane)))>;
3542def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3543 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3544 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3545 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003546 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003547 (SubReg_i32_lane imm:$lane)))>;
3548
Bob Wilson5bafff32009-06-22 23:27:02 +00003549// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003550defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003551 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003552 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003553defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3554 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003556def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003557 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3558 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3560 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003561 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003562 (SubReg_i16_lane imm:$lane)))>;
3563def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003564 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3565 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003566 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3567 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003568 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003569 (SubReg_i32_lane imm:$lane)))>;
3570
Bob Wilson5bafff32009-06-22 23:27:02 +00003571// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003572defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3573 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003575defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3576 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003577 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003578def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003579 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3580 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003581 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3582 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003583 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003584 (SubReg_i16_lane imm:$lane)))>;
3585def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003586 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3587 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003588 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3589 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003590 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003591 (SubReg_i32_lane imm:$lane)))>;
3592
Bob Wilson5bafff32009-06-22 23:27:02 +00003593// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003594defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3595 "vmull", "s", NEONvmulls, 1>;
3596defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3597 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003598def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003599 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003600defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3601defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003602
Bob Wilson5bafff32009-06-22 23:27:02 +00003603// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003604defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3605 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3606defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3607 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003608
3609// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3610
3611// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003612defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3614def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003615 v2f32, fmul_su, fadd_mlx>,
3616 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003618 v4f32, fmul_su, fadd_mlx>,
3619 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003620defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3622def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003623 v2f32, fmul_su, fadd_mlx>,
3624 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003625def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003626 v4f32, v2f32, fmul_su, fadd_mlx>,
3627 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003628
3629def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003630 (mul (v8i16 QPR:$src2),
3631 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3632 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003634 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635 (SubReg_i16_lane imm:$lane)))>;
3636
3637def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003638 (mul (v4i32 QPR:$src2),
3639 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3640 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003641 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003642 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003643 (SubReg_i32_lane imm:$lane)))>;
3644
Evan Cheng48575f62010-12-05 22:04:16 +00003645def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3646 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003647 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003648 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3649 (v4f32 QPR:$src2),
3650 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003651 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003652 (SubReg_i32_lane imm:$lane)))>,
3653 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003656defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3657 "vmlal", "s", NEONvmulls, add>;
3658defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3659 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003660
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003661defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3662defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003663
Bob Wilson5bafff32009-06-22 23:27:02 +00003664// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003665defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003666 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003667defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003668
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003670defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003671 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3672def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003673 v2f32, fmul_su, fsub_mlx>,
3674 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003675def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003676 v4f32, fmul_su, fsub_mlx>,
3677 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003678defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3680def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003681 v2f32, fmul_su, fsub_mlx>,
3682 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003683def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003684 v4f32, v2f32, fmul_su, fsub_mlx>,
3685 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003686
3687def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003688 (mul (v8i16 QPR:$src2),
3689 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3690 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003691 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003692 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003693 (SubReg_i16_lane imm:$lane)))>;
3694
3695def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003696 (mul (v4i32 QPR:$src2),
3697 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3698 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003699 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003700 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003701 (SubReg_i32_lane imm:$lane)))>;
3702
Evan Cheng48575f62010-12-05 22:04:16 +00003703def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3704 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003705 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3706 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003708 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003709 (SubReg_i32_lane imm:$lane)))>,
3710 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003711
Bob Wilson5bafff32009-06-22 23:27:02 +00003712// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003713defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3714 "vmlsl", "s", NEONvmulls, sub>;
3715defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3716 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003717
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003718defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3719defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003720
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003722defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003723 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003724defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725
3726// Vector Subtract Operations.
3727
3728// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003729defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003730 "vsub", "i", sub, 0>;
3731def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003732 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003733def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003734 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003735// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003736defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3737 "vsubl", "s", sub, sext, 0>;
3738defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3739 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003740// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003741defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3742defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003744defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003745 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003746 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003747defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003748 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003749 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003750// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003751defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003752 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003753 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003754defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003755 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003756 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003757// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003758defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3759 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003760// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003761defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3762 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003763
3764// Vector Comparisons.
3765
3766// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003767defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3768 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003769def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003770 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003771def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003772 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003773
Johnny Chen363ac582010-02-23 01:42:58 +00003774defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003775 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003776
Bob Wilson5bafff32009-06-22 23:27:02 +00003777// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003778defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3779 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003780defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003781 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003782def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3783 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003784def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003785 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003786
Johnny Chen363ac582010-02-23 01:42:58 +00003787defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003788 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003789defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003790 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003791
Bob Wilson5bafff32009-06-22 23:27:02 +00003792// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003793defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3794 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3795defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3796 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003797def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003798 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003799def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003800 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003801
Johnny Chen363ac582010-02-23 01:42:58 +00003802defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003803 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003804defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003805 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003806
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003808def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3809 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3810def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3811 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003812// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003813def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3814 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3815def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3816 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003817// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003818defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003819 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003820
3821// Vector Bitwise Operations.
3822
Bob Wilsoncba270d2010-07-13 21:16:48 +00003823def vnotd : PatFrag<(ops node:$in),
3824 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3825def vnotq : PatFrag<(ops node:$in),
3826 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003827
3828
Bob Wilson5bafff32009-06-22 23:27:02 +00003829// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003830def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3831 v2i32, v2i32, and, 1>;
3832def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3833 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003834
3835// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003836def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3837 v2i32, v2i32, xor, 1>;
3838def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3839 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003840
3841// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003842def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3843 v2i32, v2i32, or, 1>;
3844def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3845 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
Owen Andersond9668172010-11-03 22:44:51 +00003847def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003848 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003849 IIC_VMOVImm,
3850 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3851 [(set DPR:$Vd,
3852 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3853 let Inst{9} = SIMM{9};
3854}
3855
Owen Anderson080c0922010-11-05 19:27:46 +00003856def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003857 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003858 IIC_VMOVImm,
3859 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3860 [(set DPR:$Vd,
3861 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003862 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003863}
3864
3865def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003866 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003867 IIC_VMOVImm,
3868 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3869 [(set QPR:$Vd,
3870 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3871 let Inst{9} = SIMM{9};
3872}
3873
Owen Anderson080c0922010-11-05 19:27:46 +00003874def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003875 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003876 IIC_VMOVImm,
3877 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3878 [(set QPR:$Vd,
3879 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003880 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003881}
3882
3883
Bob Wilson5bafff32009-06-22 23:27:02 +00003884// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003885def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3886 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3887 "vbic", "$Vd, $Vn, $Vm", "",
3888 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3889 (vnotd DPR:$Vm))))]>;
3890def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3891 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3892 "vbic", "$Vd, $Vn, $Vm", "",
3893 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3894 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895
Owen Anderson080c0922010-11-05 19:27:46 +00003896def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003897 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003898 IIC_VMOVImm,
3899 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3900 [(set DPR:$Vd,
3901 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3902 let Inst{9} = SIMM{9};
3903}
3904
3905def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003906 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003907 IIC_VMOVImm,
3908 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3909 [(set DPR:$Vd,
3910 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3911 let Inst{10-9} = SIMM{10-9};
3912}
3913
3914def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003915 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003916 IIC_VMOVImm,
3917 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3918 [(set QPR:$Vd,
3919 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3920 let Inst{9} = SIMM{9};
3921}
3922
3923def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003924 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003925 IIC_VMOVImm,
3926 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3927 [(set QPR:$Vd,
3928 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3929 let Inst{10-9} = SIMM{10-9};
3930}
3931
Bob Wilson5bafff32009-06-22 23:27:02 +00003932// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003933def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3934 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3935 "vorn", "$Vd, $Vn, $Vm", "",
3936 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3937 (vnotd DPR:$Vm))))]>;
3938def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3939 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3940 "vorn", "$Vd, $Vn, $Vm", "",
3941 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3942 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003943
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003944// VMVN : Vector Bitwise NOT (Immediate)
3945
3946let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003947
Owen Andersonca6945e2010-12-01 00:28:25 +00003948def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003949 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003950 "vmvn", "i16", "$Vd, $SIMM", "",
3951 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003952 let Inst{9} = SIMM{9};
3953}
3954
Owen Andersonca6945e2010-12-01 00:28:25 +00003955def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003956 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003957 "vmvn", "i16", "$Vd, $SIMM", "",
3958 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003959 let Inst{9} = SIMM{9};
3960}
3961
Owen Andersonca6945e2010-12-01 00:28:25 +00003962def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003963 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003964 "vmvn", "i32", "$Vd, $SIMM", "",
3965 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003966 let Inst{11-8} = SIMM{11-8};
3967}
3968
Owen Andersonca6945e2010-12-01 00:28:25 +00003969def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003970 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003971 "vmvn", "i32", "$Vd, $SIMM", "",
3972 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003973 let Inst{11-8} = SIMM{11-8};
3974}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003975}
3976
Bob Wilson5bafff32009-06-22 23:27:02 +00003977// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003978def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003979 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3980 "vmvn", "$Vd, $Vm", "",
3981 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003982def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003983 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3984 "vmvn", "$Vd, $Vm", "",
3985 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003986def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3987def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988
3989// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003990def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3991 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003992 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003993 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003994 [(set DPR:$Vd,
3995 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003996
3997def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3998 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3999 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4000
Owen Anderson4110b432010-10-25 20:13:13 +00004001def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4002 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004003 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004004 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004005 [(set QPR:$Vd,
4006 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004007
4008def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4009 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4010 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004011
4012// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004013// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004014// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004015def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004016 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004017 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004018 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004019 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004020def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004021 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004022 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004023 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004024 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004025
Bob Wilson5bafff32009-06-22 23:27:02 +00004026// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004027// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004028// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004029def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004030 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004031 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004032 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004033 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004034def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004035 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004036 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004037 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004038 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004039
4040// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004041// for equivalent operations with different register constraints; it just
4042// inserts copies.
4043
4044// Vector Absolute Differences.
4045
4046// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004047defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004048 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004049 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004050defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004051 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004052 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004053def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004054 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004055def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004056 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004057
4058// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004059defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4060 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4061defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4062 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004065defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4066 "vaba", "s", int_arm_neon_vabds, add>;
4067defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4068 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069
4070// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004071defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4072 "vabal", "s", int_arm_neon_vabds, zext, add>;
4073defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4074 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004075
4076// Vector Maximum and Minimum.
4077
4078// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004079defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004080 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004081 "vmax", "s", int_arm_neon_vmaxs, 1>;
4082defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004083 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004084 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004085def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4086 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004087 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004088def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4089 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004090 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4091
4092// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004093defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4094 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4095 "vmin", "s", int_arm_neon_vmins, 1>;
4096defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4097 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4098 "vmin", "u", int_arm_neon_vminu, 1>;
4099def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4100 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004101 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004102def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4103 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004104 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004105
4106// Vector Pairwise Operations.
4107
4108// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004109def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4110 "vpadd", "i8",
4111 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4112def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4113 "vpadd", "i16",
4114 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4115def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4116 "vpadd", "i32",
4117 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004118def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004119 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004120 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
4122// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004123defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004124 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004125defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004126 int_arm_neon_vpaddlu>;
4127
4128// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004129defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004130 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004131defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004132 int_arm_neon_vpadalu>;
4133
4134// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004135def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004136 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004137def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004138 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004139def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004140 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004141def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004143def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004144 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004145def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004146 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004147def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004148 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004149
4150// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004151def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004152 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004153def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004154 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004155def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004156 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004157def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004158 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004159def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004160 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004161def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004162 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004163def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004164 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165
4166// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4167
4168// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004169def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004170 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004171 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004172def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004173 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004174 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004175def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004176 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004177 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004178def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004179 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004180 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004181
4182// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004183def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004184 IIC_VRECSD, "vrecps", "f32",
4185 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004186def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004187 IIC_VRECSQ, "vrecps", "f32",
4188 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004191def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004192 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004193 v2i32, v2i32, int_arm_neon_vrsqrte>;
4194def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004195 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004196 v4i32, v4i32, int_arm_neon_vrsqrte>;
4197def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004198 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004199 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004200def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004201 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004202 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203
4204// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004205def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004206 IIC_VRECSD, "vrsqrts", "f32",
4207 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004208def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004209 IIC_VRECSQ, "vrsqrts", "f32",
4210 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
4212// Vector Shifts.
4213
4214// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004215defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004217 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004218defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004219 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004220 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004221
Bob Wilson5bafff32009-06-22 23:27:02 +00004222// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004223defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4224
Bob Wilson5bafff32009-06-22 23:27:02 +00004225// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004226defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4227defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004228
4229// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004230defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4231defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004232
4233// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004234class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004235 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004236 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004237 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4238 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004239 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004240 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004241}
Evan Chengf81bf152009-11-23 21:57:23 +00004242def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004243 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004244def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004245 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004246def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004247 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
4249// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004250defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004251 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004252
4253// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004254defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004255 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004256 "vrshl", "s", int_arm_neon_vrshifts>;
4257defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004258 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004259 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004260// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004261defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4262defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004263
4264// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004265defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004266 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004267
4268// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004269defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004270 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004271 "vqshl", "s", int_arm_neon_vqshifts>;
4272defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004273 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004274 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004276defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4277defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4278
Bob Wilson5bafff32009-06-22 23:27:02 +00004279// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004280defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
4282// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004283defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004284 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004285defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004286 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004287
4288// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004289defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004290 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004291
4292// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004293defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004294 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004295 "vqrshl", "s", int_arm_neon_vqrshifts>;
4296defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004297 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004298 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004301defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004302 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004303defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004304 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004305
4306// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004307defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004308 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004309
4310// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004311defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4312defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004313// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004314defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4315defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
4317// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004318defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4319
Bob Wilson5bafff32009-06-22 23:27:02 +00004320// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004321defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004322
4323// Vector Absolute and Saturating Absolute.
4324
4325// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004326defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004327 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004328 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004329def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004330 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004331 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004332def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004334 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335
4336// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004337defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004338 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004339 int_arm_neon_vqabs>;
4340
4341// Vector Negate.
4342
Bob Wilsoncba270d2010-07-13 21:16:48 +00004343def vnegd : PatFrag<(ops node:$in),
4344 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4345def vnegq : PatFrag<(ops node:$in),
4346 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004347
Evan Chengf81bf152009-11-23 21:57:23 +00004348class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004349 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4350 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4351 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004352class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004353 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4354 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4355 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004356
Chris Lattner0a00ed92010-03-28 08:39:10 +00004357// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004358def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4359def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4360def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4361def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4362def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4363def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004364
4365// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004366def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004367 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4368 "vneg", "f32", "$Vd, $Vm", "",
4369 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004370def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004371 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4372 "vneg", "f32", "$Vd, $Vm", "",
4373 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004374
Bob Wilsoncba270d2010-07-13 21:16:48 +00004375def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4376def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4377def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4378def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4379def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4380def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004381
4382// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004383defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004384 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004385 int_arm_neon_vqneg>;
4386
4387// Vector Bit Counting Operations.
4388
4389// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004390defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004391 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004392 int_arm_neon_vcls>;
4393// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004394defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004395 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004396 int_arm_neon_vclz>;
4397// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004398def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004399 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004400 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004401def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004402 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004403 v16i8, v16i8, int_arm_neon_vcnt>;
4404
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004405// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004406def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004407 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4408 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004409def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004410 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4411 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004412
Bob Wilson5bafff32009-06-22 23:27:02 +00004413// Vector Move Operations.
4414
4415// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004416def : InstAlias<"vmov${p} $Vd, $Vm",
4417 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4418def : InstAlias<"vmov${p} $Vd, $Vm",
4419 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004420
Bob Wilson5bafff32009-06-22 23:27:02 +00004421// VMOV : Vector Move (Immediate)
4422
Evan Cheng47006be2010-05-17 21:54:50 +00004423let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004424def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004425 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004426 "vmov", "i8", "$Vd, $SIMM", "",
4427 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4428def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004429 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004430 "vmov", "i8", "$Vd, $SIMM", "",
4431 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
Owen Andersonca6945e2010-12-01 00:28:25 +00004433def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004434 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004435 "vmov", "i16", "$Vd, $SIMM", "",
4436 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004437 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004438}
4439
Owen Andersonca6945e2010-12-01 00:28:25 +00004440def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004441 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004442 "vmov", "i16", "$Vd, $SIMM", "",
4443 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004444 let Inst{9} = SIMM{9};
4445}
Bob Wilson5bafff32009-06-22 23:27:02 +00004446
Owen Andersonca6945e2010-12-01 00:28:25 +00004447def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004448 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004449 "vmov", "i32", "$Vd, $SIMM", "",
4450 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004451 let Inst{11-8} = SIMM{11-8};
4452}
4453
Owen Andersonca6945e2010-12-01 00:28:25 +00004454def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004455 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004456 "vmov", "i32", "$Vd, $SIMM", "",
4457 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004458 let Inst{11-8} = SIMM{11-8};
4459}
Bob Wilson5bafff32009-06-22 23:27:02 +00004460
Owen Andersonca6945e2010-12-01 00:28:25 +00004461def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004462 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004463 "vmov", "i64", "$Vd, $SIMM", "",
4464 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4465def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004466 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004467 "vmov", "i64", "$Vd, $SIMM", "",
4468 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004469} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004470
4471// VMOV : Vector Get Lane (move scalar to ARM core register)
4472
Johnny Chen131c4a52009-11-23 17:48:17 +00004473def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004474 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4475 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004476 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4477 imm:$lane))]> {
4478 let Inst{21} = lane{2};
4479 let Inst{6-5} = lane{1-0};
4480}
Johnny Chen131c4a52009-11-23 17:48:17 +00004481def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004482 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4483 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004484 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4485 imm:$lane))]> {
4486 let Inst{21} = lane{1};
4487 let Inst{6} = lane{0};
4488}
Johnny Chen131c4a52009-11-23 17:48:17 +00004489def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004490 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4491 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004492 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4493 imm:$lane))]> {
4494 let Inst{21} = lane{2};
4495 let Inst{6-5} = lane{1-0};
4496}
Johnny Chen131c4a52009-11-23 17:48:17 +00004497def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004498 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4499 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004500 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4501 imm:$lane))]> {
4502 let Inst{21} = lane{1};
4503 let Inst{6} = lane{0};
4504}
Johnny Chen131c4a52009-11-23 17:48:17 +00004505def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004506 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4507 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004508 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4509 imm:$lane))]> {
4510 let Inst{21} = lane{0};
4511}
Bob Wilson5bafff32009-06-22 23:27:02 +00004512// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4513def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4514 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004515 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004516 (SubReg_i8_lane imm:$lane))>;
4517def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4518 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004519 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004520 (SubReg_i16_lane imm:$lane))>;
4521def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4522 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004523 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004524 (SubReg_i8_lane imm:$lane))>;
4525def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4526 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004527 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004528 (SubReg_i16_lane imm:$lane))>;
4529def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4530 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004531 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004532 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004533def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004534 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004535 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004536def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004537 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004538 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004540// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004541def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004542 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
4544
4545// VMOV : Vector Set Lane (move ARM core register to scalar)
4546
Owen Andersond2fbdb72010-10-27 21:28:09 +00004547let Constraints = "$src1 = $V" in {
4548def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004549 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4550 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004551 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4552 GPR:$R, imm:$lane))]> {
4553 let Inst{21} = lane{2};
4554 let Inst{6-5} = lane{1-0};
4555}
4556def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004557 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4558 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004559 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4560 GPR:$R, imm:$lane))]> {
4561 let Inst{21} = lane{1};
4562 let Inst{6} = lane{0};
4563}
4564def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004565 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4566 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004567 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4568 GPR:$R, imm:$lane))]> {
4569 let Inst{21} = lane{0};
4570}
Bob Wilson5bafff32009-06-22 23:27:02 +00004571}
4572def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004573 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004574 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004575 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004576 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004577 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004578def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004579 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004580 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004581 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004582 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004583 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004584def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004585 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004586 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004587 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004588 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004589 (DSubReg_i32_reg imm:$lane)))>;
4590
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004591def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004592 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4593 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004594def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004595 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4596 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
4598//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004599// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004600def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004601 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004602
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004603def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004604 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004605def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004606 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004607def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004608 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004609
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004610def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4611 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4612def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4613 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4614def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4615 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4616
4617def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4618 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4619 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004620 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004621def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4622 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4623 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004624 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004625def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4626 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4627 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004628 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004629
Bob Wilson5bafff32009-06-22 23:27:02 +00004630// VDUP : Vector Duplicate (from ARM core register to all elements)
4631
Evan Chengf81bf152009-11-23 21:57:23 +00004632class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004633 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4634 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4635 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004636class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004637 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4638 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4639 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004640
Evan Chengf81bf152009-11-23 21:57:23 +00004641def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4642def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4643def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4644def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4645def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4646def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647
Jim Grosbach958108a2011-03-11 20:44:08 +00004648def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4649def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004650
4651// VDUP : Vector Duplicate Lane (from scalar to all elements)
4652
Johnny Chene4614f72010-03-25 17:01:27 +00004653class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004654 ValueType Ty, Operand IdxTy>
4655 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4656 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004657 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
Johnny Chene4614f72010-03-25 17:01:27 +00004659class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004660 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4661 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4662 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004663 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004664 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004665
Bob Wilson507df402009-10-21 02:15:46 +00004666// Inst{19-16} is partially specified depending on the element size.
4667
Jim Grosbach460a9052011-10-07 23:56:00 +00004668def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4669 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004670 let Inst{19-17} = lane{2-0};
4671}
Jim Grosbach460a9052011-10-07 23:56:00 +00004672def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4673 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004674 let Inst{19-18} = lane{1-0};
4675}
Jim Grosbach460a9052011-10-07 23:56:00 +00004676def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4677 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004678 let Inst{19} = lane{0};
4679}
Jim Grosbach460a9052011-10-07 23:56:00 +00004680def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4681 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004682 let Inst{19-17} = lane{2-0};
4683}
Jim Grosbach460a9052011-10-07 23:56:00 +00004684def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4685 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004686 let Inst{19-18} = lane{1-0};
4687}
Jim Grosbach460a9052011-10-07 23:56:00 +00004688def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4689 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004690 let Inst{19} = lane{0};
4691}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004692
4693def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4694 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4695
4696def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4697 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004698
Bob Wilson0ce37102009-08-14 05:08:32 +00004699def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4700 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4701 (DSubReg_i8_reg imm:$lane))),
4702 (SubReg_i8_lane imm:$lane)))>;
4703def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4704 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4705 (DSubReg_i16_reg imm:$lane))),
4706 (SubReg_i16_lane imm:$lane)))>;
4707def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4708 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4709 (DSubReg_i32_reg imm:$lane))),
4710 (SubReg_i32_lane imm:$lane)))>;
4711def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004712 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004713 (DSubReg_i32_reg imm:$lane))),
4714 (SubReg_i32_lane imm:$lane)))>;
4715
Jim Grosbach65dc3032010-10-06 21:16:16 +00004716def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004717 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004718def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004719 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004720
Bob Wilson5bafff32009-06-22 23:27:02 +00004721// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004722defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004723 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004725defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4726 "vqmovn", "s", int_arm_neon_vqmovns>;
4727defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4728 "vqmovn", "u", int_arm_neon_vqmovnu>;
4729defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4730 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004731// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004732defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4733defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004734
4735// Vector Conversions.
4736
Johnny Chen9e088762010-03-17 17:52:21 +00004737// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004738def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4739 v2i32, v2f32, fp_to_sint>;
4740def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4741 v2i32, v2f32, fp_to_uint>;
4742def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4743 v2f32, v2i32, sint_to_fp>;
4744def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4745 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004746
Johnny Chen6c8648b2010-03-17 23:26:50 +00004747def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4748 v4i32, v4f32, fp_to_sint>;
4749def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4750 v4i32, v4f32, fp_to_uint>;
4751def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4752 v4f32, v4i32, sint_to_fp>;
4753def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4754 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004755
4756// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004757def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004758 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004759def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004760 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004761def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004762 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004763def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004764 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4765
Evan Chengf81bf152009-11-23 21:57:23 +00004766def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004767 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004768def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004769 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004770def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004771 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004772def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004773 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4774
Bob Wilson04063562010-12-15 22:14:12 +00004775// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4776def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4777 IIC_VUNAQ, "vcvt", "f16.f32",
4778 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4779 Requires<[HasNEON, HasFP16]>;
4780def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4781 IIC_VUNAQ, "vcvt", "f32.f16",
4782 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4783 Requires<[HasNEON, HasFP16]>;
4784
Bob Wilsond8e17572009-08-12 22:31:50 +00004785// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004786
4787// VREV64 : Vector Reverse elements within 64-bit doublewords
4788
Evan Chengf81bf152009-11-23 21:57:23 +00004789class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004790 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4791 (ins DPR:$Vm), IIC_VMOVD,
4792 OpcodeStr, Dt, "$Vd, $Vm", "",
4793 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004794class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004795 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4796 (ins QPR:$Vm), IIC_VMOVQ,
4797 OpcodeStr, Dt, "$Vd, $Vm", "",
4798 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004799
Evan Chengf81bf152009-11-23 21:57:23 +00004800def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4801def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4802def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004803def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004804
Evan Chengf81bf152009-11-23 21:57:23 +00004805def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4806def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4807def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004808def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004809
4810// VREV32 : Vector Reverse elements within 32-bit words
4811
Evan Chengf81bf152009-11-23 21:57:23 +00004812class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004813 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4814 (ins DPR:$Vm), IIC_VMOVD,
4815 OpcodeStr, Dt, "$Vd, $Vm", "",
4816 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004817class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004818 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4819 (ins QPR:$Vm), IIC_VMOVQ,
4820 OpcodeStr, Dt, "$Vd, $Vm", "",
4821 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004822
Evan Chengf81bf152009-11-23 21:57:23 +00004823def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4824def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004825
Evan Chengf81bf152009-11-23 21:57:23 +00004826def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4827def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004828
4829// VREV16 : Vector Reverse elements within 16-bit halfwords
4830
Evan Chengf81bf152009-11-23 21:57:23 +00004831class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004832 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4833 (ins DPR:$Vm), IIC_VMOVD,
4834 OpcodeStr, Dt, "$Vd, $Vm", "",
4835 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004836class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004837 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4838 (ins QPR:$Vm), IIC_VMOVQ,
4839 OpcodeStr, Dt, "$Vd, $Vm", "",
4840 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004841
Evan Chengf81bf152009-11-23 21:57:23 +00004842def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4843def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004844
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004845// Other Vector Shuffles.
4846
Bob Wilson5e8b8332011-01-07 04:59:04 +00004847// Aligned extractions: really just dropping registers
4848
4849class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4850 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4851 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4852
4853def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4854
4855def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4856
4857def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4858
4859def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4860
4861def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4862
4863
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004864// VEXT : Vector Extract
4865
Evan Chengf81bf152009-11-23 21:57:23 +00004866class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004867 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4868 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4869 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4870 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4871 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004872 bits<4> index;
4873 let Inst{11-8} = index{3-0};
4874}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004875
Evan Chengf81bf152009-11-23 21:57:23 +00004876class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004877 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4878 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4879 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4880 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4881 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004882 bits<4> index;
4883 let Inst{11-8} = index{3-0};
4884}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004885
Owen Anderson7a258252010-11-03 18:16:27 +00004886def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4887 let Inst{11-8} = index{3-0};
4888}
4889def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4890 let Inst{11-9} = index{2-0};
4891 let Inst{8} = 0b0;
4892}
4893def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4894 let Inst{11-10} = index{1-0};
4895 let Inst{9-8} = 0b00;
4896}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004897def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4898 (v2f32 DPR:$Vm),
4899 (i32 imm:$index))),
4900 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004901
Owen Anderson7a258252010-11-03 18:16:27 +00004902def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4903 let Inst{11-8} = index{3-0};
4904}
4905def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4906 let Inst{11-9} = index{2-0};
4907 let Inst{8} = 0b0;
4908}
4909def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4910 let Inst{11-10} = index{1-0};
4911 let Inst{9-8} = 0b00;
4912}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004913def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4914 (v4f32 QPR:$Vm),
4915 (i32 imm:$index))),
4916 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004917
Bob Wilson64efd902009-08-08 05:53:00 +00004918// VTRN : Vector Transpose
4919
Evan Chengf81bf152009-11-23 21:57:23 +00004920def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4921def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4922def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004923
Evan Chengf81bf152009-11-23 21:57:23 +00004924def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4925def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4926def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004927
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004928// VUZP : Vector Unzip (Deinterleave)
4929
Evan Chengf81bf152009-11-23 21:57:23 +00004930def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4931def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4932def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004933
Evan Chengf81bf152009-11-23 21:57:23 +00004934def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4935def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4936def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004937
4938// VZIP : Vector Zip (Interleave)
4939
Evan Chengf81bf152009-11-23 21:57:23 +00004940def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4941def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4942def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004943
Evan Chengf81bf152009-11-23 21:57:23 +00004944def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4945def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4946def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004947
Bob Wilson114a2662009-08-12 20:51:55 +00004948// Vector Table Lookup and Table Extension.
4949
4950// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004951let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004952def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004953 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004954 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4955 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4956 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004957let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004958def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004959 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4960 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4961 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004962def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004963 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4964 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4965 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004966def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004967 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4968 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004969 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004970 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004971} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004972
Bob Wilsonbd916c52010-09-13 23:55:10 +00004973def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004974 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004975def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004976 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004977def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004978 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004979
Bob Wilson114a2662009-08-12 20:51:55 +00004980// VTBX : Vector Table Extension
4981def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004982 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004983 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4984 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004985 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004986 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004987let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004988def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004989 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4990 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4991 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004992def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004993 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4994 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004995 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004996 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4997 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004998def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004999 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5000 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5001 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5002 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005003} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005004
Bob Wilsonbd916c52010-09-13 23:55:10 +00005005def VTBX2Pseudo
5006 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005007 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005008def VTBX3Pseudo
5009 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005010 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005011def VTBX4Pseudo
5012 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005013 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005014} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005015
Bob Wilson5bafff32009-06-22 23:27:02 +00005016//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005017// NEON instructions for single-precision FP math
5018//===----------------------------------------------------------------------===//
5019
Bob Wilson0e6d5402010-12-13 23:02:31 +00005020class N2VSPat<SDNode OpNode, NeonI Inst>
5021 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005022 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005023 (v2f32 (COPY_TO_REGCLASS (Inst
5024 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005025 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5026 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005027
5028class N3VSPat<SDNode OpNode, NeonI Inst>
5029 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005030 (EXTRACT_SUBREG
5031 (v2f32 (COPY_TO_REGCLASS (Inst
5032 (INSERT_SUBREG
5033 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5034 SPR:$a, ssub_0),
5035 (INSERT_SUBREG
5036 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5037 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005038
5039class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5040 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005041 (EXTRACT_SUBREG
5042 (v2f32 (COPY_TO_REGCLASS (Inst
5043 (INSERT_SUBREG
5044 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5045 SPR:$acc, ssub_0),
5046 (INSERT_SUBREG
5047 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5048 SPR:$a, ssub_0),
5049 (INSERT_SUBREG
5050 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5051 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005052
Bob Wilson4711d5c2010-12-13 23:02:37 +00005053def : N3VSPat<fadd, VADDfd>;
5054def : N3VSPat<fsub, VSUBfd>;
5055def : N3VSPat<fmul, VMULfd>;
5056def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005057 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005058def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005059 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005060def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005061def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005062def : N3VSPat<NEONfmax, VMAXfd>;
5063def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005064def : N2VSPat<arm_ftosi, VCVTf2sd>;
5065def : N2VSPat<arm_ftoui, VCVTf2ud>;
5066def : N2VSPat<arm_sitof, VCVTs2fd>;
5067def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005068
Evan Cheng1d2426c2009-08-07 19:30:41 +00005069//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005070// Non-Instruction Patterns
5071//===----------------------------------------------------------------------===//
5072
5073// bit_convert
5074def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5075def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5076def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5077def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5078def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5079def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5080def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5081def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5082def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5083def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5084def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5085def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5086def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5087def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5088def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5089def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5090def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5091def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5092def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5093def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5094def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5095def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5096def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5097def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5098def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5099def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5100def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5101def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5102def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5103def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5104
5105def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5106def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5107def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5108def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5109def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5110def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5111def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5112def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5113def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5114def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5115def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5116def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5117def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5118def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5119def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5120def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5121def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5122def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5123def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5124def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5125def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5126def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5127def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5128def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5129def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5130def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5131def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5132def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5133def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5134def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;