blob: 40f720b168b8f96549dc6e3930ab78c7e81330c2 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Evan Chengdcea1632010-02-04 02:40:39 +00001198 // Add the regs to the liveout set for the function.
1199 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1200 for (unsigned i = 0; i != RVLocs.size(); ++i)
1201 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1202 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001207 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1208 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001209 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001211 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001212 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1213 CCValAssign &VA = RVLocs[i];
1214 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Chris Lattner447ff682008-03-11 03:23:40 +00001217 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1218 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001219 if (VA.getLocReg() == X86::ST0 ||
1220 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001221 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1222 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001223 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001225 RetOps.push_back(ValToCopy);
1226 // Don't emit a copytoreg.
1227 continue;
1228 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001229
Evan Cheng242b38b2009-02-23 09:03:22 +00001230 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1231 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001232 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001234 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001239 }
1240
Dale Johannesendd64c412009-02-04 00:33:20 +00001241 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001242 Flag = Chain.getValue(1);
1243 }
Dan Gohman61a92132008-04-21 23:59:07 +00001244
1245 // The x86-64 ABI for returning structs by value requires that we copy
1246 // the sret argument into %rax for the return. We saved the argument into
1247 // a virtual register in the entry block, so now we copy the value out
1248 // and into %rax.
1249 if (Subtarget->is64Bit() &&
1250 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1251 MachineFunction &MF = DAG.getMachineFunction();
1252 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1253 unsigned Reg = FuncInfo->getSRetReturnReg();
1254 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001255 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001256 FuncInfo->setSRetReturnReg(Reg);
1257 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001258 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001259
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001261 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001262
1263 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001264 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
Chris Lattner447ff682008-03-11 03:23:40 +00001267 RetOps[0] = Chain; // Update chain.
1268
1269 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001270 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
1273 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275}
1276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// LowerCallResult - Lower the result values of a call into the
1278/// appropriate copies out of appropriate physical registers.
1279///
1280SDValue
1281X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 const SmallVectorImpl<ISD::InputArg> &Ins,
1284 DebugLoc dl, SelectionDAG &DAG,
1285 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001286
Chris Lattnere32bbf62007-02-28 07:09:55 +00001287 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001291 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Chris Lattner3085e152007-02-25 08:59:22 +00001294 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001295 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001296 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Torok Edwin3f142c32009-02-01 18:15:56 +00001299 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001302 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001303 }
1304
Chris Lattner8e6da152008-03-10 21:08:41 +00001305 // If this is a call to a function that returns an fp value on the floating
1306 // point stack, but where we prefer to use the value in xmm registers, copy
1307 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001308 if ((VA.getLocReg() == X86::ST0 ||
1309 VA.getLocReg() == X86::ST1) &&
1310 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001313
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 SDValue Val;
1315 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001316 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1317 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1318 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1322 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 } else {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 Val = Chain.getValue(0);
1327 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001328 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1329 } else {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1331 CopyVT, InFlag).getValue(1);
1332 Val = Chain.getValue(0);
1333 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001334 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001335
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001337 // Round the F80 the right size, which also moves to the appropriate xmm
1338 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001339 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 // This truncation won't change the value.
1341 DAG.getIntPtrConstant(1));
1342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001345 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001348}
1349
1350
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001351//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001352// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001354// StdCall calling convention seems to be standard for many Windows' API
1355// routines and around. It differs from C calling convention just a little:
1356// callee should clean up the stack, not caller. Symbols should be also
1357// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001358// For info on fast calling convention see Fast Calling Convention (tail call)
1359// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001360
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001362/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1364 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001368}
1369
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001370/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001371/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372static bool
1373ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1374 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001375 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001378}
1379
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001380/// IsCalleePop - Determines whether the callee is required to pop its
1381/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001382bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 if (IsVarArg)
1384 return false;
1385
Dan Gohman095cc292008-09-13 01:54:27 +00001386 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 default:
1388 return false;
1389 case CallingConv::X86_StdCall:
1390 return !Subtarget->is64Bit();
1391 case CallingConv::X86_FastCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::Fast:
1394 return PerformTailCallOpt;
1395 }
1396}
1397
Dan Gohman095cc292008-09-13 01:54:27 +00001398/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1399/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001400CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001401 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001402 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001403 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001404 else
1405 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001406 }
1407
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 if (CC == CallingConv::X86_FastCall)
1409 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001410 else if (CC == CallingConv::Fast)
1411 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 else
1413 return CC_X86_32_C;
1414}
1415
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416/// NameDecorationForCallConv - Selects the appropriate decoration to
1417/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001418NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001419X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return StdCall;
1424 return None;
1425}
1426
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001427
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001428/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1429/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001430/// the specific parameter attribute. The copy will be passed as a byval
1431/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001432static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001433CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001434 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1435 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001438 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001439}
1440
Evan Cheng0c439eb2010-01-27 00:07:07 +00001441/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1442/// a tailcall target by changing its ABI.
1443static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1444 return PerformTailCallOpt && CC == CallingConv::Fast;
1445}
1446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447SDValue
1448X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001449 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 const SmallVectorImpl<ISD::InputArg> &Ins,
1451 DebugLoc dl, SelectionDAG &DAG,
1452 const CCValAssign &VA,
1453 MachineFrameInfo *MFI,
1454 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001455 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001459 EVT ValVT;
1460
1461 // If value is passed by pointer we have address passed instead of the value
1462 // itself.
1463 if (VA.getLocInfo() == CCValAssign::Indirect)
1464 ValVT = VA.getLocVT();
1465 else
1466 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001467
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001468 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001469 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // In case of tail call optimization mark all arguments mutable. Since they
1471 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001472 if (Flags.isByVal()) {
1473 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1474 VA.getLocMemOffset(), isImmutable, false);
1475 return DAG.getFrameIndex(FI, getPointerTy());
1476 } else {
1477 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1478 VA.getLocMemOffset(), isImmutable, false);
1479 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1480 return DAG.getLoad(ValVT, dl, Chain, FIN,
1481 PseudoSourceValue::getFixedStack(FI), 0);
1482 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001483}
1484
Dan Gohman475871a2008-07-27 21:46:04 +00001485SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001487 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 bool isVarArg,
1489 const SmallVectorImpl<ISD::InputArg> &Ins,
1490 DebugLoc dl,
1491 SelectionDAG &DAG,
1492 SmallVectorImpl<SDValue> &InVals) {
1493
Evan Cheng1bc78042006-04-26 01:20:17 +00001494 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 const Function* Fn = MF.getFunction();
1498 if (Fn->hasExternalLinkage() &&
1499 Subtarget->isTargetCygMing() &&
1500 Fn->getName() == "main")
1501 FuncInfo->setForceFramePointer(true);
1502
1503 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 "Var args not supported with calling convention fastcc");
1512
Chris Lattner638402b2007-02-28 07:00:42 +00001513 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1516 ArgLocs, *DAG.getContext());
1517 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001520 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1522 CCValAssign &VA = ArgLocs[i];
1523 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1524 // places.
1525 assert(VA.getValNo() != LastVal &&
1526 "Don't support value assigned to multiple locs yet");
1527 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001531 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001541 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1543 RC = X86::VR64RegisterClass;
1544 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001547 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattnerf39f7712007-02-28 05:46:49 +00001550 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1551 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1552 // right size.
1553 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 DAG.getValueType(VA.getValVT()));
1556 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001559 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001560 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 // Handle MMX values passed in XMM regs.
1564 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1566 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1568 } else
1569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001570 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 } else {
1572 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575
1576 // If value is passed via pointer - do a load.
1577 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582
Dan Gohman61a92132008-04-21 23:59:07 +00001583 // The x86-64 ABI for returning structs by value requires that we copy
1584 // the sret argument into %rax for the return. Save the argument into
1585 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001586 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001587 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1588 unsigned Reg = FuncInfo->getSRetReturnReg();
1589 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001591 FuncInfo->setSRetReturnReg(Reg);
1592 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001595 }
1596
Chris Lattnerf39f7712007-02-28 05:46:49 +00001597 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001598 // Align stack specially for tail calls.
1599 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001601
Evan Cheng1bc78042006-04-26 01:20:17 +00001602 // If the function takes variable number of arguments, make a frame index for
1603 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001606 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 }
1608 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001609 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1610
1611 // FIXME: We should really autogenerate these arrays
1612 static const unsigned GPR64ArgRegsWin64[] = {
1613 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 static const unsigned XMMArgRegsWin64[] = {
1616 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1617 };
1618 static const unsigned GPR64ArgRegs64Bit[] = {
1619 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1620 };
1621 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1623 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1624 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001625 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1626
1627 if (IsWin64) {
1628 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1629 GPR64ArgRegs = GPR64ArgRegsWin64;
1630 XMMArgRegs = XMMArgRegsWin64;
1631 } else {
1632 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1633 GPR64ArgRegs = GPR64ArgRegs64Bit;
1634 XMMArgRegs = XMMArgRegs64Bit;
1635 }
1636 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1637 TotalNumIntRegs);
1638 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1639 TotalNumXMMRegs);
1640
Devang Patel578efa92009-06-05 21:57:13 +00001641 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001642 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 // Kernel mode asks for SSE to be disabled, so don't push them
1648 // on the stack.
1649 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001650
Gordon Henriksen86737662008-01-05 16:56:59 +00001651 // For X86-64, if there are vararg parameters that are passed via
1652 // registers, then we must store them to their spots on the stack so they
1653 // may be loaded by deferencing the result of va_next.
1654 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1656 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001657 TotalNumXMMRegs * 16, 16,
1658 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001659
Gordon Henriksen86737662008-01-05 16:56:59 +00001660 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SmallVector<SDValue, 8> MemOps;
1662 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1666 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001667 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1668 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001670 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001671 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001672 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001675 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001677
Dan Gohmanface41a2009-08-16 21:24:25 +00001678 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1679 // Now store the XMM (fp + vector) parameter registers.
1680 SmallVector<SDValue, 11> SaveXMMOps;
1681 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001682
Dan Gohmanface41a2009-08-16 21:24:25 +00001683 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1684 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1685 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001686
Dan Gohmanface41a2009-08-16 21:24:25 +00001687 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1688 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohmanface41a2009-08-16 21:24:25 +00001690 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1691 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1692 X86::VR128RegisterClass);
1693 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1694 SaveXMMOps.push_back(Val);
1695 }
1696 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1697 MVT::Other,
1698 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001700
1701 if (!MemOps.empty())
1702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1703 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001711 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001712 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001714 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001715 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001716
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 if (!Is64Bit) {
1718 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1721 }
Evan Cheng25caf632006-05-23 21:06:34 +00001722
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001723 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001726}
1727
Dan Gohman475871a2008-07-27 21:46:04 +00001728SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1730 SDValue StackPtr, SDValue Arg,
1731 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001732 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001734 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001735 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001736 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001737 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001738 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001739 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001740 }
Dale Johannesenace16102009-02-03 19:33:06 +00001741 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001742 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001743}
1744
Bill Wendling64e87322009-01-16 19:25:27 +00001745/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001746/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001747SDValue
1748X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001749 SDValue &OutRetAddr, SDValue Chain,
1750 bool IsTailCall, bool Is64Bit,
1751 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 if (!IsTailCall || FPDiff==0) return Chain;
1753
1754 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001757
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001759 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001760 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761}
1762
1763/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1764/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001765static SDValue
1766EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001768 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001769 // Store the return address to the appropriate stack slot.
1770 if (!FPDiff) return Chain;
1771 // Calculate the new stack slot for the return address.
1772 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001773 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001774 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001778 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779 return Chain;
1780}
1781
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001783X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001784 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001785 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 const SmallVectorImpl<ISD::OutputArg> &Outs,
1787 const SmallVectorImpl<ISD::InputArg> &Ins,
1788 DebugLoc dl, SelectionDAG &DAG,
1789 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 MachineFunction &MF = DAG.getMachineFunction();
1791 bool Is64Bit = Subtarget->is64Bit();
1792 bool IsStructRet = CallIsStructReturn(Outs);
1793
Evan Cheng0c439eb2010-01-27 00:07:07 +00001794 if (isTailCall)
1795 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001796 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1797 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001798
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001800 "Var args not supported with calling convention fastcc");
1801
Chris Lattner638402b2007-02-28 07:00:42 +00001802 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001803 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1805 ArgLocs, *DAG.getContext());
1806 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001807
Chris Lattner423c5f42007-02-28 05:31:48 +00001808 // Get a count of how many bytes are to be pushed on the stack.
1809 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001810 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001811 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001812 else if (isTailCall && !PerformTailCallOpt)
1813 // This is a sibcall. The memory operands are available in caller's
1814 // own caller's stack.
1815 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001819 ++NumTailCalls;
1820
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1824 FPDiff = NumBytesCallerPushed - NumBytes;
1825
1826 // Set the delta of movement of the returnaddr stackslot.
1827 // But only set if delta is greater than previous delta.
1828 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1829 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1830 }
1831
Chris Lattnere563bbc2008-10-11 22:08:30 +00001832 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001833
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001835 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001837 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001838
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1840 SmallVector<SDValue, 8> MemOpChains;
1841 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001842
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001843 // Walk the register/memloc assignments, inserting copies/loads. In the case
1844 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001845 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1846 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001847 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 SDValue Arg = Outs[i].Val;
1849 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001850 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 // Promote the value if needed.
1853 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001854 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 case CCValAssign::Full: break;
1856 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001858 break;
1859 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001860 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 break;
1862 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1864 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1866 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1867 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 } else
1869 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1870 break;
1871 case CCValAssign::BCvt:
1872 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001873 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 case CCValAssign::Indirect: {
1875 // Store the argument.
1876 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001877 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001879 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880 Arg = SpillSlot;
1881 break;
1882 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001883 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001884
Chris Lattner423c5f42007-02-28 05:31:48 +00001885 if (VA.isRegLoc()) {
1886 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1887 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001890 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001891 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1894 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001895 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001897 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001898
Evan Cheng32fe1032006-05-25 00:59:30 +00001899 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001901 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001902
Evan Cheng347d5f72006-04-28 21:29:37 +00001903 // Build a sequence of copy-to-reg nodes chained together with token chain
1904 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 // Tail call byval lowering might overwrite argument registers so in case of
1907 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001909 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001910 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001911 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 InFlag = Chain.getValue(1);
1913 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001914
Eric Christopherfd179292009-08-27 18:07:15 +00001915
Chris Lattner88e1fd52009-07-09 04:24:46 +00001916 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001917 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1918 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001920 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1921 DAG.getNode(X86ISD::GlobalBaseReg,
1922 DebugLoc::getUnknownLoc(),
1923 getPointerTy()),
1924 InFlag);
1925 InFlag = Chain.getValue(1);
1926 } else {
1927 // If we are tail calling and generating PIC/GOT style code load the
1928 // address of the callee into ECX. The value in ecx is used as target of
1929 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1930 // for tail calls on PIC/GOT architectures. Normally we would just put the
1931 // address of GOT into ebx and then call target@PLT. But for tail calls
1932 // ebx would be restored (since ebx is callee saved) before jumping to the
1933 // target@PLT.
1934
1935 // Note: The actual moving to ECX is done further down.
1936 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1937 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1938 !G->getGlobal()->hasProtectedVisibility())
1939 Callee = LowerGlobalAddress(Callee, DAG);
1940 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001941 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001942 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001943 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 if (Is64Bit && isVarArg) {
1946 // From AMD64 ABI document:
1947 // For calls that may call functions that use varargs or stdargs
1948 // (prototype-less calls or calls to functions containing ellipsis (...) in
1949 // the declaration) %al is used as hidden argument to specify the number
1950 // of SSE registers used. The contents of %al do not need to match exactly
1951 // the number of registers, but must be an ubound on the number of SSE
1952 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
1954 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 // Count the number of XMM registers allocated.
1956 static const unsigned XMMArgRegs[] = {
1957 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1958 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1959 };
1960 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Dale Johannesendd64c412009-02-04 00:33:20 +00001964 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 InFlag = Chain.getValue(1);
1967 }
1968
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001969
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001970 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 if (isTailCall) {
1972 // Force all the incoming stack arguments to be loaded from the stack
1973 // before any new outgoing arguments are stored to the stack, because the
1974 // outgoing stack slots may alias the incoming argument stack slots, and
1975 // the alias isn't otherwise explicit. This is slightly more conservative
1976 // than necessary, because it means that each store effectively depends
1977 // on every argument instead of just those arguments it would clobber.
1978 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1979
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SmallVector<SDValue, 8> MemOpChains2;
1981 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001983 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001984 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001985 if (PerformTailCallOpt) {
1986 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1987 CCValAssign &VA = ArgLocs[i];
1988 if (VA.isRegLoc())
1989 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 SDValue Arg = Outs[i].Val;
1992 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 // Create frame index.
1994 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001995 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001996 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001997 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001998
Duncan Sands276dcbd2008-03-21 09:14:45 +00001999 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002000 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002002 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002003 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002005 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002006
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2008 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002009 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002011 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002012 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002014 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002015 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
2017 }
2018
2019 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002021 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002022
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 // Copy arguments to their registers.
2024 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002026 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 InFlag = Chain.getValue(1);
2028 }
Dan Gohman475871a2008-07-27 21:46:04 +00002029 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002030
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002032 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002033 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
2035
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002036 bool WasGlobalOrExternal = false;
2037 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2038 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2039 // In the 64-bit large code model, we have to make all calls
2040 // through a register, since the call instruction's 32-bit
2041 // pc-relative offset may not be large enough to hold the whole
2042 // address.
2043 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2044 WasGlobalOrExternal = true;
2045 // If the callee is a GlobalAddress node (quite common, every direct call
2046 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2047 // it.
2048
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002049 // We should use extra load for direct calls to dllimported functions in
2050 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002051 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002052 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002053 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002054
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2056 // external symbols most go through the PLT in PIC mode. If the symbol
2057 // has hidden or protected visibility, or if it is static or local, then
2058 // we don't need to use the PLT - we can directly call it.
2059 if (Subtarget->isTargetELF() &&
2060 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002061 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002062 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002063 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2065 Subtarget->getDarwinVers() < 9) {
2066 // PC-relative references to external symbols should go through $stub,
2067 // unless we're building with the leopard linker or later, which
2068 // automatically synthesizes these stubs.
2069 OpFlags = X86II::MO_DARWIN_STUB;
2070 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002071
Chris Lattner74e726e2009-07-09 05:27:35 +00002072 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 G->getOffset(), OpFlags);
2074 }
Bill Wendling056292f2008-09-16 21:48:12 +00002075 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002076 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002077 unsigned char OpFlags = 0;
2078
2079 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2080 // symbols should go through the PLT.
2081 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002082 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002083 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002084 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002085 Subtarget->getDarwinVers() < 9) {
2086 // PC-relative references to external symbols should go through $stub,
2087 // unless we're building with the leopard linker or later, which
2088 // automatically synthesizes these stubs.
2089 OpFlags = X86II::MO_DARWIN_STUB;
2090 }
Eric Christopherfd179292009-08-27 18:07:15 +00002091
Chris Lattner48a7d022009-07-09 05:02:21 +00002092 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2093 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002094 }
2095
2096 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002097 // Force the address into a (call preserved) caller-saved register since
2098 // tailcall must happen after callee-saved registers are poped.
2099 // FIXME: Give it a special register class that contains caller-saved
2100 // register instead?
2101 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002103 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002105 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002107
Chris Lattnerd96d0722007-02-25 06:40:16 +00002108 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002113 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2114 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002117
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002118 Ops.push_back(Chain);
2119 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002120
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002123
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Add argument registers to the end of the list so that they are known live
2125 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002126 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2127 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2128 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129
Evan Cheng586ccac2008-03-18 23:36:35 +00002130 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002132 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2133
2134 // Add an implicit use of AL for x86 vararg functions.
2135 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002137
Gabor Greifba36cb52008-08-28 21:40:38 +00002138 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002139 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002140
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 if (isTailCall) {
2142 // If this is the first return lowered for this function, add the regs
2143 // to the liveout set for the function.
2144 if (MF.getRegInfo().liveout_empty()) {
2145 SmallVector<CCValAssign, 16> RVLocs;
2146 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2147 *DAG.getContext());
2148 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2149 for (unsigned i = 0; i != RVLocs.size(); ++i)
2150 if (RVLocs[i].isRegLoc())
2151 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002153
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 assert(((Callee.getOpcode() == ISD::Register &&
2155 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002156 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2158 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002159 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160
2161 return DAG.getNode(X86ISD::TC_RETURN, dl,
2162 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 }
2164
Dale Johannesenace16102009-02-03 19:33:06 +00002165 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002166 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002167
Chris Lattner2d297092006-05-23 18:50:38 +00002168 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002173 // If this is is a call to a struct-return function, the callee
2174 // pops the hidden struct pointer, so we have to push it back.
2175 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002176 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002178 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002179
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002181 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002182 DAG.getIntPtrConstant(NumBytes, true),
2183 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2184 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002185 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002186 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002187
Chris Lattner3085e152007-02-25 08:59:22 +00002188 // Handle result values, copying them out of physregs into vregs that we
2189 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2191 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002192}
2193
Evan Cheng25ab6902006-09-08 06:48:29 +00002194
2195//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002196// Fast Calling Convention (tail call) implementation
2197//===----------------------------------------------------------------------===//
2198
2199// Like std call, callee cleans arguments, convention except that ECX is
2200// reserved for storing the tail called function address. Only 2 registers are
2201// free for argument passing (inreg). Tail call optimization is performed
2202// provided:
2203// * tailcallopt is enabled
2204// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002205// On X86_64 architecture with GOT-style position independent code only local
2206// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002207// To keep the stack aligned according to platform abi the function
2208// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2209// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002210// If a tail called function callee has more arguments than the caller the
2211// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002212// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002213// original REtADDR, but before the saved framepointer or the spilled registers
2214// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2215// stack layout:
2216// arg1
2217// arg2
2218// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002219// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220// move area ]
2221// (possible EBP)
2222// ESI
2223// EDI
2224// local1 ..
2225
2226/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2227/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002228unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002229 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002230 MachineFunction &MF = DAG.getMachineFunction();
2231 const TargetMachine &TM = MF.getTarget();
2232 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2233 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002234 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002235 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002236 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002237 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2238 // Number smaller than 12 so just add the difference.
2239 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2240 } else {
2241 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002242 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002243 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002244 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002245 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002246}
2247
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2249/// for tail call optimization. Targets which want to do tail call
2250/// optimization should implement this function.
2251bool
2252X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002253 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002255 const SmallVectorImpl<ISD::OutputArg> &Outs,
2256 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002257 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002258 if (CalleeCC != CallingConv::Fast &&
2259 CalleeCC != CallingConv::C)
2260 return false;
2261
Evan Cheng7096ae42010-01-29 06:45:59 +00002262 // If -tailcallopt is specified, make fastcc functions tail-callable.
2263 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002264 if (PerformTailCallOpt) {
2265 if (CalleeCC == CallingConv::Fast &&
2266 CallerF->getCallingConv() == CalleeCC)
2267 return true;
2268 return false;
2269 }
2270
Evan Chengb2c92902010-02-02 02:22:50 +00002271 // Look for obvious safe cases to perform tail call optimization that does not
2272 // requite ABI changes. This is what gcc calls sibcall.
2273
Evan Cheng843bd692010-01-31 06:44:49 +00002274 // Do not tail call optimize vararg calls for now.
2275 if (isVarArg)
2276 return false;
2277
Evan Chenga6bff982010-01-30 01:22:00 +00002278 // If the callee takes no arguments then go on to check the results of the
2279 // call.
2280 if (!Outs.empty()) {
2281 // Check if stack adjustment is needed. For now, do not do this if any
2282 // argument is passed on the stack.
2283 SmallVector<CCValAssign, 16> ArgLocs;
2284 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2285 ArgLocs, *DAG.getContext());
2286 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002287 if (CCInfo.getNextStackOffset()) {
2288 MachineFunction &MF = DAG.getMachineFunction();
2289 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2290 return false;
2291 if (Subtarget->isTargetWin64())
2292 // Win64 ABI has additional complications.
2293 return false;
2294
2295 // Check if the arguments are already laid out in the right way as
2296 // the caller's fixed stack objects.
2297 MachineFrameInfo *MFI = MF.getFrameInfo();
2298 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2299 CCValAssign &VA = ArgLocs[i];
2300 EVT RegVT = VA.getLocVT();
2301 SDValue Arg = Outs[i].Val;
2302 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2303 if (Flags.isByVal())
2304 return false; // TODO
2305 if (VA.getLocInfo() == CCValAssign::Indirect)
2306 return false;
2307 if (!VA.isRegLoc()) {
2308 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2309 if (!Ld)
2310 return false;
2311 SDValue Ptr = Ld->getBasePtr();
2312 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2313 if (!FINode)
2314 return false;
2315 int FI = FINode->getIndex();
2316 if (!MFI->isFixedObjectIndex(FI))
2317 return false;
2318 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2319 return false;
2320 }
2321 }
2322 }
Evan Chenga6bff982010-01-30 01:22:00 +00002323 }
Evan Chengb1712452010-01-27 06:25:16 +00002324
Evan Cheng86809cc2010-02-03 03:28:02 +00002325 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326}
2327
Dan Gohman3df24e62008-09-03 23:12:08 +00002328FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002329X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2330 DwarfWriter *dw,
2331 DenseMap<const Value *, unsigned> &vm,
2332 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2333 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002334#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002335 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002336#endif
2337 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002338 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002339#ifndef NDEBUG
2340 , cil
2341#endif
2342 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002343}
2344
2345
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002346//===----------------------------------------------------------------------===//
2347// Other Lowering Hooks
2348//===----------------------------------------------------------------------===//
2349
2350
Dan Gohman475871a2008-07-27 21:46:04 +00002351SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002352 MachineFunction &MF = DAG.getMachineFunction();
2353 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2354 int ReturnAddrIndex = FuncInfo->getRAIndex();
2355
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002356 if (ReturnAddrIndex == 0) {
2357 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002358 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002359 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2360 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002361 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002362 }
2363
Evan Cheng25ab6902006-09-08 06:48:29 +00002364 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002365}
2366
2367
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002368bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2369 bool hasSymbolicDisplacement) {
2370 // Offset should fit into 32 bit immediate field.
2371 if (!isInt32(Offset))
2372 return false;
2373
2374 // If we don't have a symbolic displacement - we don't have any extra
2375 // restrictions.
2376 if (!hasSymbolicDisplacement)
2377 return true;
2378
2379 // FIXME: Some tweaks might be needed for medium code model.
2380 if (M != CodeModel::Small && M != CodeModel::Kernel)
2381 return false;
2382
2383 // For small code model we assume that latest object is 16MB before end of 31
2384 // bits boundary. We may also accept pretty large negative constants knowing
2385 // that all objects are in the positive half of address space.
2386 if (M == CodeModel::Small && Offset < 16*1024*1024)
2387 return true;
2388
2389 // For kernel code model we know that all object resist in the negative half
2390 // of 32bits address space. We may not accept negative offsets, since they may
2391 // be just off and we may accept pretty large positive ones.
2392 if (M == CodeModel::Kernel && Offset > 0)
2393 return true;
2394
2395 return false;
2396}
2397
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002398/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2399/// specific condition code, returning the condition code and the LHS/RHS of the
2400/// comparison to make.
2401static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2402 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002403 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002404 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2405 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2406 // X > -1 -> X == 0, jump !sign.
2407 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002408 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002409 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2410 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002411 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002412 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002413 // X < 1 -> X <= 0
2414 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002415 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002416 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002417 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002418
Evan Chengd9558e02006-01-06 00:43:03 +00002419 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002420 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002421 case ISD::SETEQ: return X86::COND_E;
2422 case ISD::SETGT: return X86::COND_G;
2423 case ISD::SETGE: return X86::COND_GE;
2424 case ISD::SETLT: return X86::COND_L;
2425 case ISD::SETLE: return X86::COND_LE;
2426 case ISD::SETNE: return X86::COND_NE;
2427 case ISD::SETULT: return X86::COND_B;
2428 case ISD::SETUGT: return X86::COND_A;
2429 case ISD::SETULE: return X86::COND_BE;
2430 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002431 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002433
Chris Lattner4c78e022008-12-23 23:42:27 +00002434 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002435
Chris Lattner4c78e022008-12-23 23:42:27 +00002436 // If LHS is a foldable load, but RHS is not, flip the condition.
2437 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2438 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2439 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2440 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002441 }
2442
Chris Lattner4c78e022008-12-23 23:42:27 +00002443 switch (SetCCOpcode) {
2444 default: break;
2445 case ISD::SETOLT:
2446 case ISD::SETOLE:
2447 case ISD::SETUGT:
2448 case ISD::SETUGE:
2449 std::swap(LHS, RHS);
2450 break;
2451 }
2452
2453 // On a floating point condition, the flags are set as follows:
2454 // ZF PF CF op
2455 // 0 | 0 | 0 | X > Y
2456 // 0 | 0 | 1 | X < Y
2457 // 1 | 0 | 0 | X == Y
2458 // 1 | 1 | 1 | unordered
2459 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002460 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002461 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002462 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002463 case ISD::SETOLT: // flipped
2464 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002465 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002466 case ISD::SETOLE: // flipped
2467 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002468 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002469 case ISD::SETUGT: // flipped
2470 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002471 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002472 case ISD::SETUGE: // flipped
2473 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002474 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002475 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002476 case ISD::SETNE: return X86::COND_NE;
2477 case ISD::SETUO: return X86::COND_P;
2478 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002479 case ISD::SETOEQ:
2480 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002481 }
Evan Chengd9558e02006-01-06 00:43:03 +00002482}
2483
Evan Cheng4a460802006-01-11 00:33:36 +00002484/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2485/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002486/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002487static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002488 switch (X86CC) {
2489 default:
2490 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002491 case X86::COND_B:
2492 case X86::COND_BE:
2493 case X86::COND_E:
2494 case X86::COND_P:
2495 case X86::COND_A:
2496 case X86::COND_AE:
2497 case X86::COND_NE:
2498 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002499 return true;
2500 }
2501}
2502
Evan Chengeb2f9692009-10-27 19:56:55 +00002503/// isFPImmLegal - Returns true if the target can instruction select the
2504/// specified FP immediate natively. If false, the legalizer will
2505/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002506bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002507 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2508 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2509 return true;
2510 }
2511 return false;
2512}
2513
Nate Begeman9008ca62009-04-27 18:41:29 +00002514/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2515/// the specified range (L, H].
2516static bool isUndefOrInRange(int Val, int Low, int Hi) {
2517 return (Val < 0) || (Val >= Low && Val < Hi);
2518}
2519
2520/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2521/// specified value.
2522static bool isUndefOrEqual(int Val, int CmpVal) {
2523 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002524 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002525 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002526}
2527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2529/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2530/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002531static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 return (Mask[0] < 2 && Mask[1] < 2);
2536 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002537}
2538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002540 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002541 N->getMask(M);
2542 return ::isPSHUFDMask(M, N->getValueType(0));
2543}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002544
Nate Begeman9008ca62009-04-27 18:41:29 +00002545/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2546/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002547static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002549 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002550
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 // Lower quadword copied in order or undef.
2552 for (int i = 0; i != 4; ++i)
2553 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002554 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002555
Evan Cheng506d3df2006-03-29 23:07:14 +00002556 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 for (int i = 4; i != 8; ++i)
2558 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002559 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002560
Evan Cheng506d3df2006-03-29 23:07:14 +00002561 return true;
2562}
2563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002565 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 N->getMask(M);
2567 return ::isPSHUFHWMask(M, N->getValueType(0));
2568}
Evan Cheng506d3df2006-03-29 23:07:14 +00002569
Nate Begeman9008ca62009-04-27 18:41:29 +00002570/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2571/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002572static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002575
Rafael Espindola15684b22009-04-24 12:40:33 +00002576 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 for (int i = 4; i != 8; ++i)
2578 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002580
Rafael Espindola15684b22009-04-24 12:40:33 +00002581 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 for (int i = 0; i != 4; ++i)
2583 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002585
Rafael Espindola15684b22009-04-24 12:40:33 +00002586 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002587}
2588
Nate Begeman9008ca62009-04-27 18:41:29 +00002589bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002590 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 N->getMask(M);
2592 return ::isPSHUFLWMask(M, N->getValueType(0));
2593}
2594
Nate Begemana09008b2009-10-19 02:17:23 +00002595/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2596/// is suitable for input to PALIGNR.
2597static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2598 bool hasSSSE3) {
2599 int i, e = VT.getVectorNumElements();
2600
2601 // Do not handle v2i64 / v2f64 shuffles with palignr.
2602 if (e < 4 || !hasSSSE3)
2603 return false;
2604
2605 for (i = 0; i != e; ++i)
2606 if (Mask[i] >= 0)
2607 break;
2608
2609 // All undef, not a palignr.
2610 if (i == e)
2611 return false;
2612
2613 // Determine if it's ok to perform a palignr with only the LHS, since we
2614 // don't have access to the actual shuffle elements to see if RHS is undef.
2615 bool Unary = Mask[i] < (int)e;
2616 bool NeedsUnary = false;
2617
2618 int s = Mask[i] - i;
2619
2620 // Check the rest of the elements to see if they are consecutive.
2621 for (++i; i != e; ++i) {
2622 int m = Mask[i];
2623 if (m < 0)
2624 continue;
2625
2626 Unary = Unary && (m < (int)e);
2627 NeedsUnary = NeedsUnary || (m < s);
2628
2629 if (NeedsUnary && !Unary)
2630 return false;
2631 if (Unary && m != ((s+i) & (e-1)))
2632 return false;
2633 if (!Unary && m != (s+i))
2634 return false;
2635 }
2636 return true;
2637}
2638
2639bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2640 SmallVector<int, 8> M;
2641 N->getMask(M);
2642 return ::isPALIGNRMask(M, N->getValueType(0), true);
2643}
2644
Evan Cheng14aed5e2006-03-24 01:18:28 +00002645/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2646/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002647static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 int NumElems = VT.getVectorNumElements();
2649 if (NumElems != 2 && NumElems != 4)
2650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002651
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 int Half = NumElems / 2;
2653 for (int i = 0; i < Half; ++i)
2654 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002655 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 for (int i = Half; i < NumElems; ++i)
2657 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002659
Evan Cheng14aed5e2006-03-24 01:18:28 +00002660 return true;
2661}
2662
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2664 SmallVector<int, 8> M;
2665 N->getMask(M);
2666 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002667}
2668
Evan Cheng213d2cf2007-05-17 18:45:50 +00002669/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002670/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2671/// half elements to come from vector 1 (which would equal the dest.) and
2672/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002673static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002675
2676 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 int Half = NumElems / 2;
2680 for (int i = 0; i < Half; ++i)
2681 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002682 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 for (int i = Half; i < NumElems; ++i)
2684 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002685 return false;
2686 return true;
2687}
2688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2690 SmallVector<int, 8> M;
2691 N->getMask(M);
2692 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002693}
2694
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002695/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2696/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002697bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2698 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002699 return false;
2700
Evan Cheng2064a2b2006-03-28 06:50:32 +00002701 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2703 isUndefOrEqual(N->getMaskElt(1), 7) &&
2704 isUndefOrEqual(N->getMaskElt(2), 2) &&
2705 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002706}
2707
Nate Begeman0b10b912009-11-07 23:17:15 +00002708/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2709/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2710/// <2, 3, 2, 3>
2711bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2712 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2713
2714 if (NumElems != 4)
2715 return false;
2716
2717 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2718 isUndefOrEqual(N->getMaskElt(1), 3) &&
2719 isUndefOrEqual(N->getMaskElt(2), 2) &&
2720 isUndefOrEqual(N->getMaskElt(3), 3);
2721}
2722
Evan Cheng5ced1d82006-04-06 23:23:56 +00002723/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2724/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002725bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2726 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002727
Evan Cheng5ced1d82006-04-06 23:23:56 +00002728 if (NumElems != 2 && NumElems != 4)
2729 return false;
2730
Evan Chengc5cdff22006-04-07 21:53:05 +00002731 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002733 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002734
Evan Chengc5cdff22006-04-07 21:53:05 +00002735 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002737 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002738
2739 return true;
2740}
2741
Nate Begeman0b10b912009-11-07 23:17:15 +00002742/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2743/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2744bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 if (NumElems != 2 && NumElems != 4)
2748 return false;
2749
Evan Chengc5cdff22006-04-07 21:53:05 +00002750 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002752 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002753
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 for (unsigned i = 0; i < NumElems/2; ++i)
2755 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002756 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002757
2758 return true;
2759}
2760
Evan Cheng0038e592006-03-28 00:39:58 +00002761/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2762/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002763static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002764 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002766 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002767 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002768
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2770 int BitI = Mask[i];
2771 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002772 if (!isUndefOrEqual(BitI, j))
2773 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002774 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002775 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002776 return false;
2777 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002778 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002779 return false;
2780 }
Evan Cheng0038e592006-03-28 00:39:58 +00002781 }
Evan Cheng0038e592006-03-28 00:39:58 +00002782 return true;
2783}
2784
Nate Begeman9008ca62009-04-27 18:41:29 +00002785bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2786 SmallVector<int, 8> M;
2787 N->getMask(M);
2788 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002789}
2790
Evan Cheng4fcb9222006-03-28 02:43:26 +00002791/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2792/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002793static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002794 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002796 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002798
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2800 int BitI = Mask[i];
2801 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002802 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002803 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002804 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002805 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002806 return false;
2807 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002808 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002809 return false;
2810 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002811 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002812 return true;
2813}
2814
Nate Begeman9008ca62009-04-27 18:41:29 +00002815bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2816 SmallVector<int, 8> M;
2817 N->getMask(M);
2818 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002819}
2820
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002821/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2822/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2823/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002824static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002826 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002827 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2830 int BitI = Mask[i];
2831 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002832 if (!isUndefOrEqual(BitI, j))
2833 return false;
2834 if (!isUndefOrEqual(BitI1, j))
2835 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002836 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002837 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002838}
2839
Nate Begeman9008ca62009-04-27 18:41:29 +00002840bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2841 SmallVector<int, 8> M;
2842 N->getMask(M);
2843 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2844}
2845
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002846/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2847/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2848/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002851 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2852 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2855 int BitI = Mask[i];
2856 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002857 if (!isUndefOrEqual(BitI, j))
2858 return false;
2859 if (!isUndefOrEqual(BitI1, j))
2860 return false;
2861 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002863}
2864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2866 SmallVector<int, 8> M;
2867 N->getMask(M);
2868 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2869}
2870
Evan Cheng017dcc62006-04-21 01:05:10 +00002871/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2872/// specifies a shuffle of elements that is suitable for input to MOVSS,
2873/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002875 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002876 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002877
2878 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 for (int i = 1; i < NumElts; ++i)
2884 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002885 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002886
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002887 return true;
2888}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2891 SmallVector<int, 8> M;
2892 N->getMask(M);
2893 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002894}
2895
Evan Cheng017dcc62006-04-21 01:05:10 +00002896/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2897/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002898/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002899static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 bool V2IsSplat = false, bool V2IsUndef = false) {
2901 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002902 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002903 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002904
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002906 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 for (int i = 1; i < NumOps; ++i)
2909 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2910 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2911 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Evan Cheng39623da2006-04-20 08:58:49 +00002914 return true;
2915}
2916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002918 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 SmallVector<int, 8> M;
2920 N->getMask(M);
2921 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002922}
2923
Evan Chengd9539472006-04-14 21:59:03 +00002924/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2925/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002926bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2927 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002928 return false;
2929
2930 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002931 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int Elt = N->getMaskElt(i);
2933 if (Elt >= 0 && Elt != 1)
2934 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002935 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002936
2937 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002938 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 int Elt = N->getMaskElt(i);
2940 if (Elt >= 0 && Elt != 3)
2941 return false;
2942 if (Elt == 3)
2943 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002944 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002945 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002947 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002948}
2949
2950/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2951/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002952bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2953 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002954 return false;
2955
2956 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 for (unsigned i = 0; i < 2; ++i)
2958 if (N->getMaskElt(i) > 0)
2959 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002960
2961 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002962 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 int Elt = N->getMaskElt(i);
2964 if (Elt >= 0 && Elt != 2)
2965 return false;
2966 if (Elt == 2)
2967 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002968 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002970 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002971}
2972
Evan Cheng0b457f02008-09-25 20:50:48 +00002973/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2974/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002975bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2976 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 for (int i = 0; i < e; ++i)
2979 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002980 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 for (int i = 0; i < e; ++i)
2982 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002983 return false;
2984 return true;
2985}
2986
Evan Cheng63d33002006-03-22 08:01:21 +00002987/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002988/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002989unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2991 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2992
Evan Chengb9df0ca2006-03-22 02:53:00 +00002993 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2994 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 for (int i = 0; i < NumOperands; ++i) {
2996 int Val = SVOp->getMaskElt(NumOperands-i-1);
2997 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002998 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002999 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003000 if (i != NumOperands - 1)
3001 Mask <<= Shift;
3002 }
Evan Cheng63d33002006-03-22 08:01:21 +00003003 return Mask;
3004}
3005
Evan Cheng506d3df2006-03-29 23:07:14 +00003006/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003007/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003008unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003010 unsigned Mask = 0;
3011 // 8 nodes, but we only care about the last 4.
3012 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 int Val = SVOp->getMaskElt(i);
3014 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003015 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003016 if (i != 4)
3017 Mask <<= 2;
3018 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003019 return Mask;
3020}
3021
3022/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003023/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003024unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003026 unsigned Mask = 0;
3027 // 8 nodes, but we only care about the first 4.
3028 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 int Val = SVOp->getMaskElt(i);
3030 if (Val >= 0)
3031 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003032 if (i != 0)
3033 Mask <<= 2;
3034 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 return Mask;
3036}
3037
Nate Begemana09008b2009-10-19 02:17:23 +00003038/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3039/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3040unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3041 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3042 EVT VVT = N->getValueType(0);
3043 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3044 int Val = 0;
3045
3046 unsigned i, e;
3047 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3048 Val = SVOp->getMaskElt(i);
3049 if (Val >= 0)
3050 break;
3051 }
3052 return (Val - i) * EltSize;
3053}
3054
Evan Cheng37b73872009-07-30 08:33:02 +00003055/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3056/// constant +0.0.
3057bool X86::isZeroNode(SDValue Elt) {
3058 return ((isa<ConstantSDNode>(Elt) &&
3059 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3060 (isa<ConstantFPSDNode>(Elt) &&
3061 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3062}
3063
Nate Begeman9008ca62009-04-27 18:41:29 +00003064/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3065/// their permute mask.
3066static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3067 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003068 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003069 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003071
Nate Begeman5a5ca152009-04-29 05:20:52 +00003072 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 int idx = SVOp->getMaskElt(i);
3074 if (idx < 0)
3075 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003076 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003078 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003080 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3082 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003083}
3084
Evan Cheng779ccea2007-12-07 21:30:01 +00003085/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3086/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003087static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003088 unsigned NumElems = VT.getVectorNumElements();
3089 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 int idx = Mask[i];
3091 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003092 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003093 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003095 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003097 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003098}
3099
Evan Cheng533a0aa2006-04-19 20:35:22 +00003100/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3101/// match movhlps. The lower half elements should come from upper half of
3102/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003103/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003104static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3105 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003106 return false;
3107 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003109 return false;
3110 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003112 return false;
3113 return true;
3114}
3115
Evan Cheng5ced1d82006-04-06 23:23:56 +00003116/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003117/// is promoted to a vector. It also returns the LoadSDNode by reference if
3118/// required.
3119static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003120 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3121 return false;
3122 N = N->getOperand(0).getNode();
3123 if (!ISD::isNON_EXTLoad(N))
3124 return false;
3125 if (LD)
3126 *LD = cast<LoadSDNode>(N);
3127 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003128}
3129
Evan Cheng533a0aa2006-04-19 20:35:22 +00003130/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3131/// match movlp{s|d}. The lower half elements should come from lower half of
3132/// V1 (and in order), and the upper half elements should come from the upper
3133/// half of V2 (and in order). And since V1 will become the source of the
3134/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003135static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3136 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003137 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003138 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003139 // Is V2 is a vector load, don't do this transformation. We will try to use
3140 // load folding shufps op.
3141 if (ISD::isNON_EXTLoad(V2))
3142 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003143
Nate Begeman5a5ca152009-04-29 05:20:52 +00003144 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003145
Evan Cheng533a0aa2006-04-19 20:35:22 +00003146 if (NumElems != 2 && NumElems != 4)
3147 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003148 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003150 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003151 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003153 return false;
3154 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155}
3156
Evan Cheng39623da2006-04-20 08:58:49 +00003157/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3158/// all the same.
3159static bool isSplatVector(SDNode *N) {
3160 if (N->getOpcode() != ISD::BUILD_VECTOR)
3161 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003162
Dan Gohman475871a2008-07-27 21:46:04 +00003163 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003164 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3165 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003166 return false;
3167 return true;
3168}
3169
Evan Cheng213d2cf2007-05-17 18:45:50 +00003170/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003171/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003172/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003173static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003174 SDValue V1 = N->getOperand(0);
3175 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003176 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3177 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003179 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003181 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3182 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003183 if (Opc != ISD::BUILD_VECTOR ||
3184 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 return false;
3186 } else if (Idx >= 0) {
3187 unsigned Opc = V1.getOpcode();
3188 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3189 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003190 if (Opc != ISD::BUILD_VECTOR ||
3191 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003192 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003193 }
3194 }
3195 return true;
3196}
3197
3198/// getZeroVector - Returns a vector of specified type with all zero elements.
3199///
Owen Andersone50ed302009-08-10 22:56:29 +00003200static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003201 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003202 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Chris Lattner8a594482007-11-25 00:24:49 +00003204 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3205 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003206 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003207 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3209 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003210 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3212 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003213 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003216 }
Dale Johannesenace16102009-02-03 19:33:06 +00003217 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003218}
3219
Chris Lattner8a594482007-11-25 00:24:49 +00003220/// getOnesVector - Returns a vector of specified type with all bits set.
3221///
Owen Andersone50ed302009-08-10 22:56:29 +00003222static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003223 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003224
Chris Lattner8a594482007-11-25 00:24:49 +00003225 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3226 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003228 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003229 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003231 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003233 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003234}
3235
3236
Evan Cheng39623da2006-04-20 08:58:49 +00003237/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3238/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003239static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003240 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003241 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003242
Evan Cheng39623da2006-04-20 08:58:49 +00003243 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 SmallVector<int, 8> MaskVec;
3245 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003246
Nate Begeman5a5ca152009-04-29 05:20:52 +00003247 for (unsigned i = 0; i != NumElems; ++i) {
3248 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 MaskVec[i] = NumElems;
3250 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003251 }
Evan Cheng39623da2006-04-20 08:58:49 +00003252 }
Evan Cheng39623da2006-04-20 08:58:49 +00003253 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3255 SVOp->getOperand(1), &MaskVec[0]);
3256 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003257}
3258
Evan Cheng017dcc62006-04-21 01:05:10 +00003259/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3260/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003261static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 SDValue V2) {
3263 unsigned NumElems = VT.getVectorNumElements();
3264 SmallVector<int, 8> Mask;
3265 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003266 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 Mask.push_back(i);
3268 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003269}
3270
Nate Begeman9008ca62009-04-27 18:41:29 +00003271/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003272static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 SDValue V2) {
3274 unsigned NumElems = VT.getVectorNumElements();
3275 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003276 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 Mask.push_back(i);
3278 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003279 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003281}
3282
Nate Begeman9008ca62009-04-27 18:41:29 +00003283/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003284static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 SDValue V2) {
3286 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003287 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003289 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 Mask.push_back(i + Half);
3291 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003292 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003294}
3295
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003296/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003297static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 bool HasSSE2) {
3299 if (SV->getValueType(0).getVectorNumElements() <= 4)
3300 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003301
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003303 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 DebugLoc dl = SV->getDebugLoc();
3305 SDValue V1 = SV->getOperand(0);
3306 int NumElems = VT.getVectorNumElements();
3307 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003308
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 // unpack elements to the correct location
3310 while (NumElems > 4) {
3311 if (EltNo < NumElems/2) {
3312 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3313 } else {
3314 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3315 EltNo -= NumElems/2;
3316 }
3317 NumElems >>= 1;
3318 }
Eric Christopherfd179292009-08-27 18:07:15 +00003319
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 // Perform the splat.
3321 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003322 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3324 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003325}
3326
Evan Chengba05f722006-04-21 23:03:30 +00003327/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003328/// vector of zero or undef vector. This produces a shuffle where the low
3329/// element of V2 is swizzled into the zero/undef vector, landing at element
3330/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003331static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003332 bool isZero, bool HasSSE2,
3333 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003334 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3337 unsigned NumElems = VT.getVectorNumElements();
3338 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003339 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 // If this is the insertion idx, put the low elt of V2 here.
3341 MaskVec.push_back(i == Idx ? NumElems : i);
3342 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003343}
3344
Evan Chengf26ffe92008-05-29 08:22:04 +00003345/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3346/// a shuffle that is zero.
3347static
Nate Begeman9008ca62009-04-27 18:41:29 +00003348unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3349 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003350 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003352 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 int Idx = SVOp->getMaskElt(Index);
3354 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003355 ++NumZeros;
3356 continue;
3357 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003359 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003360 ++NumZeros;
3361 else
3362 break;
3363 }
3364 return NumZeros;
3365}
3366
3367/// isVectorShift - Returns true if the shuffle can be implemented as a
3368/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003369/// FIXME: split into pslldqi, psrldqi, palignr variants.
3370static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003371 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003373
3374 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003376 if (!NumZeros) {
3377 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003379 if (!NumZeros)
3380 return false;
3381 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003382 bool SeenV1 = false;
3383 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 for (int i = NumZeros; i < NumElems; ++i) {
3385 int Val = isLeft ? (i - NumZeros) : i;
3386 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3387 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003388 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003390 SeenV1 = true;
3391 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003393 SeenV2 = true;
3394 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003396 return false;
3397 }
3398 if (SeenV1 && SeenV2)
3399 return false;
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003402 ShAmt = NumZeros;
3403 return true;
3404}
3405
3406
Evan Chengc78d3b42006-04-24 18:01:45 +00003407/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3408///
Dan Gohman475871a2008-07-27 21:46:04 +00003409static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003410 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003411 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003412 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003413 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003414
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003415 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003417 bool First = true;
3418 for (unsigned i = 0; i < 16; ++i) {
3419 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3420 if (ThisIsNonZero && First) {
3421 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003423 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003425 First = false;
3426 }
3427
3428 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003429 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003430 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3431 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003432 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003434 }
3435 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3437 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3438 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003439 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003441 } else
3442 ThisElt = LastElt;
3443
Gabor Greifba36cb52008-08-28 21:40:38 +00003444 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003446 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 }
3448 }
3449
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003451}
3452
Bill Wendlinga348c562007-03-22 18:42:45 +00003453/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003454///
Dan Gohman475871a2008-07-27 21:46:04 +00003455static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003456 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003457 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003458 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003459 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003460
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003461 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003463 bool First = true;
3464 for (unsigned i = 0; i < 8; ++i) {
3465 bool isNonZero = (NonZeros & (1 << i)) != 0;
3466 if (isNonZero) {
3467 if (First) {
3468 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003470 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003472 First = false;
3473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003474 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003476 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003477 }
3478 }
3479
3480 return V;
3481}
3482
Evan Chengf26ffe92008-05-29 08:22:04 +00003483/// getVShift - Return a vector logical shift node.
3484///
Owen Andersone50ed302009-08-10 22:56:29 +00003485static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 unsigned NumBits, SelectionDAG &DAG,
3487 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003488 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003490 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003491 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3492 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3493 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003494 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003495}
3496
Dan Gohman475871a2008-07-27 21:46:04 +00003497SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003498X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3499 SelectionDAG &DAG) {
3500
3501 // Check if the scalar load can be widened into a vector load. And if
3502 // the address is "base + cst" see if the cst can be "absorbed" into
3503 // the shuffle mask.
3504 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3505 SDValue Ptr = LD->getBasePtr();
3506 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3507 return SDValue();
3508 EVT PVT = LD->getValueType(0);
3509 if (PVT != MVT::i32 && PVT != MVT::f32)
3510 return SDValue();
3511
3512 int FI = -1;
3513 int64_t Offset = 0;
3514 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3515 FI = FINode->getIndex();
3516 Offset = 0;
3517 } else if (Ptr.getOpcode() == ISD::ADD &&
3518 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3519 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3520 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3521 Offset = Ptr.getConstantOperandVal(1);
3522 Ptr = Ptr.getOperand(0);
3523 } else {
3524 return SDValue();
3525 }
3526
3527 SDValue Chain = LD->getChain();
3528 // Make sure the stack object alignment is at least 16.
3529 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3530 if (DAG.InferPtrAlignment(Ptr) < 16) {
3531 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003532 // Can't change the alignment. FIXME: It's possible to compute
3533 // the exact stack offset and reference FI + adjust offset instead.
3534 // If someone *really* cares about this. That's the way to implement it.
3535 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003536 } else {
3537 MFI->setObjectAlignment(FI, 16);
3538 }
3539 }
3540
3541 // (Offset % 16) must be multiple of 4. Then address is then
3542 // Ptr + (Offset & ~15).
3543 if (Offset < 0)
3544 return SDValue();
3545 if ((Offset % 16) & 3)
3546 return SDValue();
3547 int64_t StartOffset = Offset & ~15;
3548 if (StartOffset)
3549 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3550 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3551
3552 int EltNo = (Offset - StartOffset) >> 2;
3553 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3554 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3555 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3556 // Canonicalize it to a v4i32 shuffle.
3557 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3558 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3559 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3560 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3561 }
3562
3563 return SDValue();
3564}
3565
3566SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003567X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003568 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003569 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003570 if (ISD::isBuildVectorAllZeros(Op.getNode())
3571 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003572 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3573 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3574 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003576 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003577
Gabor Greifba36cb52008-08-28 21:40:38 +00003578 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003579 return getOnesVector(Op.getValueType(), DAG, dl);
3580 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003581 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003582
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT VT = Op.getValueType();
3584 EVT ExtVT = VT.getVectorElementType();
3585 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003586
3587 unsigned NumElems = Op.getNumOperands();
3588 unsigned NumZero = 0;
3589 unsigned NumNonZero = 0;
3590 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003591 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003593 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003594 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003595 if (Elt.getOpcode() == ISD::UNDEF)
3596 continue;
3597 Values.insert(Elt);
3598 if (Elt.getOpcode() != ISD::Constant &&
3599 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003600 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003601 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003602 NumZero++;
3603 else {
3604 NonZeros |= (1 << i);
3605 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003606 }
3607 }
3608
Dan Gohman7f321562007-06-25 16:23:39 +00003609 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003610 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003611 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003612 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613
Chris Lattner67f453a2008-03-09 05:42:06 +00003614 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003615 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003616 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003618
Chris Lattner62098042008-03-09 01:05:04 +00003619 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3620 // the value are obviously zero, truncate the value to i32 and do the
3621 // insertion that way. Only do this if the value is non-constant or if the
3622 // value is a constant being inserted into element 0. It is cheaper to do
3623 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003625 (!IsAllConstants || Idx == 0)) {
3626 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3627 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3629 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Chris Lattner62098042008-03-09 01:05:04 +00003631 // Truncate the value (which may itself be a constant) to i32, and
3632 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003634 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003635 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3636 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003637
Chris Lattner62098042008-03-09 01:05:04 +00003638 // Now we have our 32-bit value zero extended in the low element of
3639 // a vector. If Idx != 0, swizzle it into place.
3640 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 SmallVector<int, 4> Mask;
3642 Mask.push_back(Idx);
3643 for (unsigned i = 1; i != VecElts; ++i)
3644 Mask.push_back(i);
3645 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003646 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003648 }
Dale Johannesenace16102009-02-03 19:33:06 +00003649 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003650 }
3651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003652
Chris Lattner19f79692008-03-08 22:59:52 +00003653 // If we have a constant or non-constant insertion into the low element of
3654 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3655 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003656 // depending on what the source datatype is.
3657 if (Idx == 0) {
3658 if (NumZero == 0) {
3659 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3661 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003662 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3663 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3664 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3665 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3667 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3668 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003669 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3670 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3671 Subtarget->hasSSE2(), DAG);
3672 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3673 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003674 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003675
3676 // Is it a vector logical left shift?
3677 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003678 X86::isZeroNode(Op.getOperand(0)) &&
3679 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003680 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003681 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003682 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003683 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003684 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003686
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003687 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003688 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003689
Chris Lattner19f79692008-03-08 22:59:52 +00003690 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3691 // is a non-constant being inserted into an element other than the low one,
3692 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3693 // movd/movss) to move this into the low element, then shuffle it into
3694 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003695 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003696 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003697
Evan Cheng0db9fe62006-04-25 20:13:52 +00003698 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003699 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3700 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003701 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003702 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003703 MaskVec.push_back(i == Idx ? 0 : 1);
3704 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003705 }
3706 }
3707
Chris Lattner67f453a2008-03-09 05:42:06 +00003708 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003709 if (Values.size() == 1) {
3710 if (EVTBits == 32) {
3711 // Instead of a shuffle like this:
3712 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3713 // Check if it's possible to issue this instead.
3714 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3715 unsigned Idx = CountTrailingZeros_32(NonZeros);
3716 SDValue Item = Op.getOperand(Idx);
3717 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3718 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3719 }
Dan Gohman475871a2008-07-27 21:46:04 +00003720 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003722
Dan Gohmana3941172007-07-24 22:55:08 +00003723 // A vector full of immediates; various special cases are already
3724 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003725 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003726 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003727
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003728 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003729 if (EVTBits == 64) {
3730 if (NumNonZero == 1) {
3731 // One half is zero or undef.
3732 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003733 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003734 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003735 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3736 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003737 }
Dan Gohman475871a2008-07-27 21:46:04 +00003738 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003739 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740
3741 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003742 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003743 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003744 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003745 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003746 }
3747
Bill Wendling826f36f2007-03-28 00:57:11 +00003748 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003750 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003751 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752 }
3753
3754 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003756 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003757 if (NumElems == 4 && NumZero > 0) {
3758 for (unsigned i = 0; i < 4; ++i) {
3759 bool isZero = !(NonZeros & (1 << i));
3760 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003761 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003762 else
Dale Johannesenace16102009-02-03 19:33:06 +00003763 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003764 }
3765
3766 for (unsigned i = 0; i < 2; ++i) {
3767 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3768 default: break;
3769 case 0:
3770 V[i] = V[i*2]; // Must be a zero vector.
3771 break;
3772 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774 break;
3775 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 break;
3778 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780 break;
3781 }
3782 }
3783
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785 bool Reverse = (NonZeros & 0x3) == 2;
3786 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003788 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3789 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3791 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 }
3793
3794 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3796 // values to be inserted is equal to the number of elements, in which case
3797 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003798 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003800 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 getSubtarget()->hasSSE41()) {
3802 V[0] = DAG.getUNDEF(VT);
3803 for (unsigned i = 0; i < NumElems; ++i)
3804 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3805 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3806 Op.getOperand(i), DAG.getIntPtrConstant(i));
3807 return V[0];
3808 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809 // Expand into a number of unpckl*.
3810 // e.g. for v4f32
3811 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3812 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3813 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003814 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003815 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003816 NumElems >>= 1;
3817 while (NumElems != 0) {
3818 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820 NumElems >>= 1;
3821 }
3822 return V[0];
3823 }
3824
Dan Gohman475871a2008-07-27 21:46:04 +00003825 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826}
3827
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003828SDValue
3829X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3830 // We support concatenate two MMX registers and place them in a MMX
3831 // register. This is better than doing a stack convert.
3832 DebugLoc dl = Op.getDebugLoc();
3833 EVT ResVT = Op.getValueType();
3834 assert(Op.getNumOperands() == 2);
3835 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3836 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3837 int Mask[2];
3838 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3839 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3840 InVec = Op.getOperand(1);
3841 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3842 unsigned NumElts = ResVT.getVectorNumElements();
3843 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3844 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3845 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3846 } else {
3847 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3848 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3849 Mask[0] = 0; Mask[1] = 2;
3850 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3851 }
3852 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3853}
3854
Nate Begemanb9a47b82009-02-23 08:49:38 +00003855// v8i16 shuffles - Prefer shuffles in the following order:
3856// 1. [all] pshuflw, pshufhw, optional move
3857// 2. [ssse3] 1 x pshufb
3858// 3. [ssse3] 2 x pshufb + 1 x por
3859// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003860static
Nate Begeman9008ca62009-04-27 18:41:29 +00003861SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3862 SelectionDAG &DAG, X86TargetLowering &TLI) {
3863 SDValue V1 = SVOp->getOperand(0);
3864 SDValue V2 = SVOp->getOperand(1);
3865 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003866 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003867
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 // Determine if more than 1 of the words in each of the low and high quadwords
3869 // of the result come from the same quadword of one of the two inputs. Undef
3870 // mask values count as coming from any quadword, for better codegen.
3871 SmallVector<unsigned, 4> LoQuad(4);
3872 SmallVector<unsigned, 4> HiQuad(4);
3873 BitVector InputQuads(4);
3874 for (unsigned i = 0; i < 8; ++i) {
3875 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 MaskVals.push_back(EltIdx);
3878 if (EltIdx < 0) {
3879 ++Quad[0];
3880 ++Quad[1];
3881 ++Quad[2];
3882 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003883 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003884 }
3885 ++Quad[EltIdx / 4];
3886 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003887 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003888
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003890 unsigned MaxQuad = 1;
3891 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 if (LoQuad[i] > MaxQuad) {
3893 BestLoQuad = i;
3894 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003895 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003896 }
3897
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003899 MaxQuad = 1;
3900 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 if (HiQuad[i] > MaxQuad) {
3902 BestHiQuad = i;
3903 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003904 }
3905 }
3906
Nate Begemanb9a47b82009-02-23 08:49:38 +00003907 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003908 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 // single pshufb instruction is necessary. If There are more than 2 input
3910 // quads, disable the next transformation since it does not help SSSE3.
3911 bool V1Used = InputQuads[0] || InputQuads[1];
3912 bool V2Used = InputQuads[2] || InputQuads[3];
3913 if (TLI.getSubtarget()->hasSSSE3()) {
3914 if (InputQuads.count() == 2 && V1Used && V2Used) {
3915 BestLoQuad = InputQuads.find_first();
3916 BestHiQuad = InputQuads.find_next(BestLoQuad);
3917 }
3918 if (InputQuads.count() > 2) {
3919 BestLoQuad = -1;
3920 BestHiQuad = -1;
3921 }
3922 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003923
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3925 // the shuffle mask. If a quad is scored as -1, that means that it contains
3926 // words from all 4 input quadwords.
3927 SDValue NewV;
3928 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 SmallVector<int, 8> MaskV;
3930 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3931 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003932 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3934 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3935 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003936
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3938 // source words for the shuffle, to aid later transformations.
3939 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003940 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003941 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003942 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003943 if (idx != (int)i)
3944 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003946 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003947 AllWordsInNewV = false;
3948 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003949 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003950
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3952 if (AllWordsInNewV) {
3953 for (int i = 0; i != 8; ++i) {
3954 int idx = MaskVals[i];
3955 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003956 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003957 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 if ((idx != i) && idx < 4)
3959 pshufhw = false;
3960 if ((idx != i) && idx > 3)
3961 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003962 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 V1 = NewV;
3964 V2Used = false;
3965 BestLoQuad = 0;
3966 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003967 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003968
Nate Begemanb9a47b82009-02-23 08:49:38 +00003969 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3970 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003971 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003972 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003975 }
Eric Christopherfd179292009-08-27 18:07:15 +00003976
Nate Begemanb9a47b82009-02-23 08:49:38 +00003977 // If we have SSSE3, and all words of the result are from 1 input vector,
3978 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3979 // is present, fall back to case 4.
3980 if (TLI.getSubtarget()->hasSSSE3()) {
3981 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003982
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003984 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 // mask, and elements that come from V1 in the V2 mask, so that the two
3986 // results can be OR'd together.
3987 bool TwoInputs = V1Used && V2Used;
3988 for (unsigned i = 0; i != 8; ++i) {
3989 int EltIdx = MaskVals[i] * 2;
3990 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3992 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993 continue;
3994 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3996 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003999 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004000 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004004
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 // Calculate the shuffle mask for the second input, shuffle it, and
4006 // OR it with the first shuffled input.
4007 pshufbMask.clear();
4008 for (unsigned i = 0; i != 8; ++i) {
4009 int EltIdx = MaskVals[i] * 2;
4010 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4012 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 continue;
4014 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4016 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004019 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004020 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 MVT::v16i8, &pshufbMask[0], 16));
4022 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4023 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 }
4025
4026 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4027 // and update MaskVals with new element order.
4028 BitVector InOrder(8);
4029 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 for (int i = 0; i != 4; ++i) {
4032 int idx = MaskVals[i];
4033 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 InOrder.set(i);
4036 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 InOrder.set(i);
4039 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 }
4042 }
4043 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 }
Eric Christopherfd179292009-08-27 18:07:15 +00004048
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4050 // and update MaskVals with the new element order.
4051 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 for (unsigned i = 4; i != 8; ++i) {
4056 int idx = MaskVals[i];
4057 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 InOrder.set(i);
4060 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 InOrder.set(i);
4063 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 }
4066 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 }
Eric Christopherfd179292009-08-27 18:07:15 +00004070
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 // In case BestHi & BestLo were both -1, which means each quadword has a word
4072 // from each of the four input quadwords, calculate the InOrder bitvector now
4073 // before falling through to the insert/extract cleanup.
4074 if (BestLoQuad == -1 && BestHiQuad == -1) {
4075 NewV = V1;
4076 for (int i = 0; i != 8; ++i)
4077 if (MaskVals[i] < 0 || MaskVals[i] == i)
4078 InOrder.set(i);
4079 }
Eric Christopherfd179292009-08-27 18:07:15 +00004080
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 // The other elements are put in the right place using pextrw and pinsrw.
4082 for (unsigned i = 0; i != 8; ++i) {
4083 if (InOrder[i])
4084 continue;
4085 int EltIdx = MaskVals[i];
4086 if (EltIdx < 0)
4087 continue;
4088 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 DAG.getIntPtrConstant(i));
4095 }
4096 return NewV;
4097}
4098
4099// v16i8 shuffles - Prefer shuffles in the following order:
4100// 1. [ssse3] 1 x pshufb
4101// 2. [ssse3] 2 x pshufb + 1 x por
4102// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4103static
Nate Begeman9008ca62009-04-27 18:41:29 +00004104SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4105 SelectionDAG &DAG, X86TargetLowering &TLI) {
4106 SDValue V1 = SVOp->getOperand(0);
4107 SDValue V2 = SVOp->getOperand(1);
4108 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004111
Nate Begemanb9a47b82009-02-23 08:49:38 +00004112 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004113 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 // present, fall back to case 3.
4115 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4116 bool V1Only = true;
4117 bool V2Only = true;
4118 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 if (EltIdx < 0)
4121 continue;
4122 if (EltIdx < 16)
4123 V2Only = false;
4124 else
4125 V1Only = false;
4126 }
Eric Christopherfd179292009-08-27 18:07:15 +00004127
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4129 if (TLI.getSubtarget()->hasSSSE3()) {
4130 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004133 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 //
4135 // Otherwise, we have elements from both input vectors, and must zero out
4136 // elements that come from V2 in the first mask, and V1 in the second mask
4137 // so that we can OR them together.
4138 bool TwoInputs = !(V1Only || V2Only);
4139 for (unsigned i = 0; i != 16; ++i) {
4140 int EltIdx = MaskVals[i];
4141 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004143 continue;
4144 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 }
4147 // If all the elements are from V2, assign it to V1 and return after
4148 // building the first pshufb.
4149 if (V2Only)
4150 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004152 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 if (!TwoInputs)
4155 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004156
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 // Calculate the shuffle mask for the second input, shuffle it, and
4158 // OR it with the first shuffled input.
4159 pshufbMask.clear();
4160 for (unsigned i = 0; i != 16; ++i) {
4161 int EltIdx = MaskVals[i];
4162 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 continue;
4165 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004169 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 MVT::v16i8, &pshufbMask[0], 16));
4171 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 }
Eric Christopherfd179292009-08-27 18:07:15 +00004173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 // No SSSE3 - Calculate in place words and then fix all out of place words
4175 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4176 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4178 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 SDValue NewV = V2Only ? V2 : V1;
4180 for (int i = 0; i != 8; ++i) {
4181 int Elt0 = MaskVals[i*2];
4182 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004183
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 // This word of the result is all undef, skip it.
4185 if (Elt0 < 0 && Elt1 < 0)
4186 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004187
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // This word of the result is already in the correct place, skip it.
4189 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4190 continue;
4191 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4192 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004193
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4195 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4196 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004197
4198 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4199 // using a single extract together, load it and store it.
4200 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004202 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004204 DAG.getIntPtrConstant(i));
4205 continue;
4206 }
4207
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004209 // source byte is not also odd, shift the extracted word left 8 bits
4210 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 DAG.getIntPtrConstant(Elt1 / 2));
4214 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004217 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4219 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 }
4221 // If Elt0 is defined, extract it from the appropriate source. If the
4222 // source byte is not also even, shift the extracted word right 8 bits. If
4223 // Elt1 was also defined, OR the extracted values together before
4224 // inserting them in the result.
4225 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4228 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004231 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4233 DAG.getConstant(0x00FF, MVT::i16));
4234 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 : InsElt0;
4236 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 DAG.getIntPtrConstant(i));
4239 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004241}
4242
Evan Cheng7a831ce2007-12-15 03:00:47 +00004243/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4244/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4245/// done when every pair / quad of shuffle mask elements point to elements in
4246/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004247/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4248static
Nate Begeman9008ca62009-04-27 18:41:29 +00004249SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4250 SelectionDAG &DAG,
4251 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004252 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 SDValue V1 = SVOp->getOperand(0);
4254 SDValue V2 = SVOp->getOperand(1);
4255 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004256 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004258 EVT MaskEltVT = MaskVT.getVectorElementType();
4259 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004261 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 case MVT::v4f32: NewVT = MVT::v2f64; break;
4263 case MVT::v4i32: NewVT = MVT::v2i64; break;
4264 case MVT::v8i16: NewVT = MVT::v4i32; break;
4265 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004266 }
4267
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004268 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004271 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004273 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 int Scale = NumElems / NewWidth;
4275 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004276 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 int StartIdx = -1;
4278 for (int j = 0; j < Scale; ++j) {
4279 int EltIdx = SVOp->getMaskElt(i+j);
4280 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004281 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004283 StartIdx = EltIdx - (EltIdx % Scale);
4284 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004285 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004286 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 if (StartIdx == -1)
4288 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004289 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004291 }
4292
Dale Johannesenace16102009-02-03 19:33:06 +00004293 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4294 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004296}
4297
Evan Chengd880b972008-05-09 21:53:03 +00004298/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004299///
Owen Andersone50ed302009-08-10 22:56:29 +00004300static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 SDValue SrcOp, SelectionDAG &DAG,
4302 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004304 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004305 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004306 LD = dyn_cast<LoadSDNode>(SrcOp);
4307 if (!LD) {
4308 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4309 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004310 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4311 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004312 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4313 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004314 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004315 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004317 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4318 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4319 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4320 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004321 SrcOp.getOperand(0)
4322 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004323 }
4324 }
4325 }
4326
Dale Johannesenace16102009-02-03 19:33:06 +00004327 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4328 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004329 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004330 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004331}
4332
Evan Chengace3c172008-07-22 21:13:36 +00004333/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4334/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004335static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004336LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4337 SDValue V1 = SVOp->getOperand(0);
4338 SDValue V2 = SVOp->getOperand(1);
4339 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004340 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004341
Evan Chengace3c172008-07-22 21:13:36 +00004342 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004343 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> Mask1(4U, -1);
4345 SmallVector<int, 8> PermMask;
4346 SVOp->getMask(PermMask);
4347
Evan Chengace3c172008-07-22 21:13:36 +00004348 unsigned NumHi = 0;
4349 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004350 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 int Idx = PermMask[i];
4352 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004353 Locs[i] = std::make_pair(-1, -1);
4354 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4356 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004357 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004359 NumLo++;
4360 } else {
4361 Locs[i] = std::make_pair(1, NumHi);
4362 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004364 NumHi++;
4365 }
4366 }
4367 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004368
Evan Chengace3c172008-07-22 21:13:36 +00004369 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004370 // If no more than two elements come from either vector. This can be
4371 // implemented with two shuffles. First shuffle gather the elements.
4372 // The second shuffle, which takes the first shuffle as both of its
4373 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004375
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004377
Evan Chengace3c172008-07-22 21:13:36 +00004378 for (unsigned i = 0; i != 4; ++i) {
4379 if (Locs[i].first == -1)
4380 continue;
4381 else {
4382 unsigned Idx = (i < 2) ? 0 : 4;
4383 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004385 }
4386 }
4387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004389 } else if (NumLo == 3 || NumHi == 3) {
4390 // Otherwise, we must have three elements from one vector, call it X, and
4391 // one element from the other, call it Y. First, use a shufps to build an
4392 // intermediate vector with the one element from Y and the element from X
4393 // that will be in the same half in the final destination (the indexes don't
4394 // matter). Then, use a shufps to build the final vector, taking the half
4395 // containing the element from Y from the intermediate, and the other half
4396 // from X.
4397 if (NumHi == 3) {
4398 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004400 std::swap(V1, V2);
4401 }
4402
4403 // Find the element from V2.
4404 unsigned HiIndex;
4405 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 int Val = PermMask[HiIndex];
4407 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004408 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004409 if (Val >= 4)
4410 break;
4411 }
4412
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 Mask1[0] = PermMask[HiIndex];
4414 Mask1[1] = -1;
4415 Mask1[2] = PermMask[HiIndex^1];
4416 Mask1[3] = -1;
4417 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004418
4419 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 Mask1[0] = PermMask[0];
4421 Mask1[1] = PermMask[1];
4422 Mask1[2] = HiIndex & 1 ? 6 : 4;
4423 Mask1[3] = HiIndex & 1 ? 4 : 6;
4424 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004425 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 Mask1[0] = HiIndex & 1 ? 2 : 0;
4427 Mask1[1] = HiIndex & 1 ? 0 : 2;
4428 Mask1[2] = PermMask[2];
4429 Mask1[3] = PermMask[3];
4430 if (Mask1[2] >= 0)
4431 Mask1[2] += 4;
4432 if (Mask1[3] >= 0)
4433 Mask1[3] += 4;
4434 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004435 }
Evan Chengace3c172008-07-22 21:13:36 +00004436 }
4437
4438 // Break it into (shuffle shuffle_hi, shuffle_lo).
4439 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 SmallVector<int,8> LoMask(4U, -1);
4441 SmallVector<int,8> HiMask(4U, -1);
4442
4443 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004444 unsigned MaskIdx = 0;
4445 unsigned LoIdx = 0;
4446 unsigned HiIdx = 2;
4447 for (unsigned i = 0; i != 4; ++i) {
4448 if (i == 2) {
4449 MaskPtr = &HiMask;
4450 MaskIdx = 1;
4451 LoIdx = 0;
4452 HiIdx = 2;
4453 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 int Idx = PermMask[i];
4455 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004456 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004458 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004460 LoIdx++;
4461 } else {
4462 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004464 HiIdx++;
4465 }
4466 }
4467
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4469 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4470 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004471 for (unsigned i = 0; i != 4; ++i) {
4472 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004474 } else {
4475 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004477 }
4478 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004480}
4481
Dan Gohman475871a2008-07-27 21:46:04 +00004482SDValue
4483X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue V1 = Op.getOperand(0);
4486 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004487 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004488 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004490 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004491 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4492 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004493 bool V1IsSplat = false;
4494 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004495
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004497 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004498
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 // Promote splats to v4f32.
4500 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004501 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 return Op;
4503 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004504 }
4505
Evan Cheng7a831ce2007-12-15 03:00:47 +00004506 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4507 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004510 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004511 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004512 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004514 // FIXME: Figure out a cleaner way to do this.
4515 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004516 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004518 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4520 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4521 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004522 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4525 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004526 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004528 }
4529 }
Eric Christopherfd179292009-08-27 18:07:15 +00004530
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 if (X86::isPSHUFDMask(SVOp))
4532 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004533
Evan Chengf26ffe92008-05-29 08:22:04 +00004534 // Check if this can be converted into a logical shift.
4535 bool isLeft = false;
4536 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004537 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004539 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004540 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004541 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004542 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004543 EVT EltVT = VT.getVectorElementType();
4544 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004545 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004546 }
Eric Christopherfd179292009-08-27 18:07:15 +00004547
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004549 if (V1IsUndef)
4550 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004551 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004552 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004553 if (!isMMX)
4554 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004555 }
Eric Christopherfd179292009-08-27 18:07:15 +00004556
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 // FIXME: fold these into legal mask.
4558 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4559 X86::isMOVSLDUPMask(SVOp) ||
4560 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004561 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004563 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004564
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 if (ShouldXformToMOVHLPS(SVOp) ||
4566 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4567 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568
Evan Chengf26ffe92008-05-29 08:22:04 +00004569 if (isShift) {
4570 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004571 EVT EltVT = VT.getVectorElementType();
4572 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004573 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004574 }
Eric Christopherfd179292009-08-27 18:07:15 +00004575
Evan Cheng9eca5e82006-10-25 21:49:50 +00004576 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004577 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4578 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004579 V1IsSplat = isSplatVector(V1.getNode());
4580 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004581
Chris Lattner8a594482007-11-25 00:24:49 +00004582 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004583 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 Op = CommuteVectorShuffle(SVOp, DAG);
4585 SVOp = cast<ShuffleVectorSDNode>(Op);
4586 V1 = SVOp->getOperand(0);
4587 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004588 std::swap(V1IsSplat, V2IsSplat);
4589 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004590 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004591 }
4592
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4594 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004595 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 return V1;
4597 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4598 // the instruction selector will not match, so get a canonical MOVL with
4599 // swapped operands to undo the commute.
4600 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004601 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4604 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4605 X86::isUNPCKLMask(SVOp) ||
4606 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004607 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004608
Evan Cheng9bbbb982006-10-25 20:48:19 +00004609 if (V2IsSplat) {
4610 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004611 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004612 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 SDValue NewMask = NormalizeMask(SVOp, DAG);
4614 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4615 if (NSVOp != SVOp) {
4616 if (X86::isUNPCKLMask(NSVOp, true)) {
4617 return NewMask;
4618 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4619 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004620 }
4621 }
4622 }
4623
Evan Cheng9eca5e82006-10-25 21:49:50 +00004624 if (Commuted) {
4625 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 // FIXME: this seems wrong.
4627 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4628 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4629 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4630 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4631 X86::isUNPCKLMask(NewSVOp) ||
4632 X86::isUNPCKHMask(NewSVOp))
4633 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004634 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004637
4638 // Normalize the node to match x86 shuffle ops if needed
4639 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4640 return CommuteVectorShuffle(SVOp, DAG);
4641
4642 // Check for legal shuffle and return?
4643 SmallVector<int, 16> PermMask;
4644 SVOp->getMask(PermMask);
4645 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004646 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004647
Evan Cheng14b32e12007-12-11 01:46:18 +00004648 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004651 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004652 return NewOp;
4653 }
4654
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 if (NewOp.getNode())
4658 return NewOp;
4659 }
Eric Christopherfd179292009-08-27 18:07:15 +00004660
Evan Chengace3c172008-07-22 21:13:36 +00004661 // Handle all 4 wide cases with a number of shuffles except for MMX.
4662 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004664
Dan Gohman475871a2008-07-27 21:46:04 +00004665 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004666}
4667
Dan Gohman475871a2008-07-27 21:46:04 +00004668SDValue
4669X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004670 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004671 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004672 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004673 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004675 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004677 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004678 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004679 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004680 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4681 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4682 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4684 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004685 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004687 Op.getOperand(0)),
4688 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004690 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004692 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004693 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004695 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4696 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004697 // result has a single use which is a store or a bitcast to i32. And in
4698 // the case of a store, it's not worth it if the index is a constant 0,
4699 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004700 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004701 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004702 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004703 if ((User->getOpcode() != ISD::STORE ||
4704 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4705 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004706 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004708 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4710 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004711 Op.getOperand(0)),
4712 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4714 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004715 // ExtractPS works with constant index.
4716 if (isa<ConstantSDNode>(Op.getOperand(1)))
4717 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004718 }
Dan Gohman475871a2008-07-27 21:46:04 +00004719 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004720}
4721
4722
Dan Gohman475871a2008-07-27 21:46:04 +00004723SDValue
4724X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004725 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004726 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004727
Evan Cheng62a3f152008-03-24 21:52:23 +00004728 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004730 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004731 return Res;
4732 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004733
Owen Andersone50ed302009-08-10 22:56:29 +00004734 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004735 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004737 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004738 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004739 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004740 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4742 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004745 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004747 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004748 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004749 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004750 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004751 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004752 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004753 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004754 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755 if (Idx == 0)
4756 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004757
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004760 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004761 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004763 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004764 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004765 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004766 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4767 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4768 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004769 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 if (Idx == 0)
4771 return Op;
4772
4773 // UNPCKHPD the element to the lowest double word, then movsd.
4774 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4775 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004777 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004778 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004780 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004781 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782 }
4783
Dan Gohman475871a2008-07-27 21:46:04 +00004784 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785}
4786
Dan Gohman475871a2008-07-27 21:46:04 +00004787SDValue
4788X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004789 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004790 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004791 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004792
Dan Gohman475871a2008-07-27 21:46:04 +00004793 SDValue N0 = Op.getOperand(0);
4794 SDValue N1 = Op.getOperand(1);
4795 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004796
Dan Gohman8a55ce42009-09-23 21:02:20 +00004797 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004798 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004799 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4800 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004801 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4802 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 if (N1.getValueType() != MVT::i32)
4804 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4805 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004806 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004807 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004808 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004809 // Bits [7:6] of the constant are the source select. This will always be
4810 // zero here. The DAG Combiner may combine an extract_elt index into these
4811 // bits. For example (insert (extract, 3), 2) could be matched by putting
4812 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004813 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004814 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004815 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004816 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004817 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004818 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004820 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004821 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004822 // PINSR* works with constant index.
4823 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004824 }
Dan Gohman475871a2008-07-27 21:46:04 +00004825 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004826}
4827
Dan Gohman475871a2008-07-27 21:46:04 +00004828SDValue
4829X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004830 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004831 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004832
4833 if (Subtarget->hasSSE41())
4834 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4835
Dan Gohman8a55ce42009-09-23 21:02:20 +00004836 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004838
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004839 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004840 SDValue N0 = Op.getOperand(0);
4841 SDValue N1 = Op.getOperand(1);
4842 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004843
Dan Gohman8a55ce42009-09-23 21:02:20 +00004844 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004845 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4846 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 if (N1.getValueType() != MVT::i32)
4848 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4849 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004850 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004851 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852 }
Dan Gohman475871a2008-07-27 21:46:04 +00004853 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854}
4855
Dan Gohman475871a2008-07-27 21:46:04 +00004856SDValue
4857X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004858 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 if (Op.getValueType() == MVT::v2f32)
4860 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4861 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4862 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004863 Op.getOperand(0))));
4864
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4866 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004867
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4869 EVT VT = MVT::v2i32;
4870 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004871 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 case MVT::v16i8:
4873 case MVT::v8i16:
4874 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004875 break;
4876 }
Dale Johannesenace16102009-02-03 19:33:06 +00004877 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4878 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879}
4880
Bill Wendling056292f2008-09-16 21:48:12 +00004881// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4882// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4883// one of the above mentioned nodes. It has to be wrapped because otherwise
4884// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4885// be used to form addressing mode. These wrapped nodes will be selected
4886// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004887SDValue
4888X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004890
Chris Lattner41621a22009-06-26 19:22:52 +00004891 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4892 // global base reg.
4893 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004894 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004895 CodeModel::Model M = getTargetMachine().getCodeModel();
4896
Chris Lattner4f066492009-07-11 20:29:19 +00004897 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004898 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004899 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004900 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004901 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004902 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004903 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004904
Evan Cheng1606e8e2009-03-13 07:51:59 +00004905 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004906 CP->getAlignment(),
4907 CP->getOffset(), OpFlag);
4908 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004909 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004910 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004911 if (OpFlag) {
4912 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004913 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004914 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004915 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916 }
4917
4918 return Result;
4919}
4920
Chris Lattner18c59872009-06-27 04:16:01 +00004921SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4922 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004923
Chris Lattner18c59872009-06-27 04:16:01 +00004924 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4925 // global base reg.
4926 unsigned char OpFlag = 0;
4927 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004928 CodeModel::Model M = getTargetMachine().getCodeModel();
4929
Chris Lattner4f066492009-07-11 20:29:19 +00004930 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004931 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004932 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004933 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004934 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004935 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004936 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004937
Chris Lattner18c59872009-06-27 04:16:01 +00004938 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4939 OpFlag);
4940 DebugLoc DL = JT->getDebugLoc();
4941 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004942
Chris Lattner18c59872009-06-27 04:16:01 +00004943 // With PIC, the address is actually $g + Offset.
4944 if (OpFlag) {
4945 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4946 DAG.getNode(X86ISD::GlobalBaseReg,
4947 DebugLoc::getUnknownLoc(), getPointerTy()),
4948 Result);
4949 }
Eric Christopherfd179292009-08-27 18:07:15 +00004950
Chris Lattner18c59872009-06-27 04:16:01 +00004951 return Result;
4952}
4953
4954SDValue
4955X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4956 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004957
Chris Lattner18c59872009-06-27 04:16:01 +00004958 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4959 // global base reg.
4960 unsigned char OpFlag = 0;
4961 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004962 CodeModel::Model M = getTargetMachine().getCodeModel();
4963
Chris Lattner4f066492009-07-11 20:29:19 +00004964 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004965 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004966 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004967 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004968 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004969 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004970 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004971
Chris Lattner18c59872009-06-27 04:16:01 +00004972 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004973
Chris Lattner18c59872009-06-27 04:16:01 +00004974 DebugLoc DL = Op.getDebugLoc();
4975 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004976
4977
Chris Lattner18c59872009-06-27 04:16:01 +00004978 // With PIC, the address is actually $g + Offset.
4979 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004980 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004981 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4982 DAG.getNode(X86ISD::GlobalBaseReg,
4983 DebugLoc::getUnknownLoc(),
4984 getPointerTy()),
4985 Result);
4986 }
Eric Christopherfd179292009-08-27 18:07:15 +00004987
Chris Lattner18c59872009-06-27 04:16:01 +00004988 return Result;
4989}
4990
Dan Gohman475871a2008-07-27 21:46:04 +00004991SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004992X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004993 // Create the TargetBlockAddressAddress node.
4994 unsigned char OpFlags =
4995 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004996 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004997 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4998 DebugLoc dl = Op.getDebugLoc();
4999 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5000 /*isTarget=*/true, OpFlags);
5001
Dan Gohmanf705adb2009-10-30 01:28:02 +00005002 if (Subtarget->isPICStyleRIPRel() &&
5003 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005004 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5005 else
5006 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005007
Dan Gohman29cbade2009-11-20 23:18:13 +00005008 // With PIC, the address is actually $g + Offset.
5009 if (isGlobalRelativeToPICBase(OpFlags)) {
5010 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5011 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5012 Result);
5013 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005014
5015 return Result;
5016}
5017
5018SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005019X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005020 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005021 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005022 // Create the TargetGlobalAddress node, folding in the constant
5023 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005024 unsigned char OpFlags =
5025 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005026 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005027 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005028 if (OpFlags == X86II::MO_NO_FLAG &&
5029 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005030 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005031 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005032 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005033 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005034 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005035 }
Eric Christopherfd179292009-08-27 18:07:15 +00005036
Chris Lattner4f066492009-07-11 20:29:19 +00005037 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005038 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005039 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5040 else
5041 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005042
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005043 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005044 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005045 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5046 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005047 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Chris Lattner36c25012009-07-10 07:34:39 +00005050 // For globals that require a load from a stub to get the address, emit the
5051 // load.
5052 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005053 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005054 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055
Dan Gohman6520e202008-10-18 02:06:02 +00005056 // If there was a non-zero offset that we didn't fold, create an explicit
5057 // addition for it.
5058 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005059 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005060 DAG.getConstant(Offset, getPointerTy()));
5061
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 return Result;
5063}
5064
Evan Chengda43bcf2008-09-24 00:05:32 +00005065SDValue
5066X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5067 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005068 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005069 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005070}
5071
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005072static SDValue
5073GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005074 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005075 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005076 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005078 DebugLoc dl = GA->getDebugLoc();
5079 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5080 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005081 GA->getOffset(),
5082 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005083 if (InFlag) {
5084 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005085 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005086 } else {
5087 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005088 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005089 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005090
5091 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5092 MFI->setHasCalls(true);
5093
Rafael Espindola15f1b662009-04-24 12:59:40 +00005094 SDValue Flag = Chain.getValue(1);
5095 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005096}
5097
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005098// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005099static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005100LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005101 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005102 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005103 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5104 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005105 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005106 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005107 PtrVT), InFlag);
5108 InFlag = Chain.getValue(1);
5109
Chris Lattnerb903bed2009-06-26 21:20:29 +00005110 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005111}
5112
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005113// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005114static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005115LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005116 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005117 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5118 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005119}
5120
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005121// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5122// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005123static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005124 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005125 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005126 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005127 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005128 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5129 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005130 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005132
5133 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5134 NULL, 0);
5135
Chris Lattnerb903bed2009-06-26 21:20:29 +00005136 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005137 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5138 // initialexec.
5139 unsigned WrapperKind = X86ISD::Wrapper;
5140 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005141 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005142 } else if (is64Bit) {
5143 assert(model == TLSModel::InitialExec);
5144 OperandFlags = X86II::MO_GOTTPOFF;
5145 WrapperKind = X86ISD::WrapperRIP;
5146 } else {
5147 assert(model == TLSModel::InitialExec);
5148 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005149 }
Eric Christopherfd179292009-08-27 18:07:15 +00005150
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005151 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5152 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005153 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005154 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005155 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005156
Rafael Espindola9a580232009-02-27 13:37:18 +00005157 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005158 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005159 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005160
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005161 // The address of the thread local variable is the add of the thread
5162 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005163 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166SDValue
5167X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005168 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005169 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005170 assert(Subtarget->isTargetELF() &&
5171 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005172 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005173 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005174
Chris Lattnerb903bed2009-06-26 21:20:29 +00005175 // If GV is an alias then use the aliasee for determining
5176 // thread-localness.
5177 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5178 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005179
Chris Lattnerb903bed2009-06-26 21:20:29 +00005180 TLSModel::Model model = getTLSModel(GV,
5181 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005182
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 switch (model) {
5184 case TLSModel::GeneralDynamic:
5185 case TLSModel::LocalDynamic: // not implemented
5186 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005187 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005188 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005189
Chris Lattnerb903bed2009-06-26 21:20:29 +00005190 case TLSModel::InitialExec:
5191 case TLSModel::LocalExec:
5192 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5193 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005194 }
Eric Christopherfd179292009-08-27 18:07:15 +00005195
Torok Edwinc23197a2009-07-14 16:55:14 +00005196 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005197 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005198}
5199
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005201/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005202/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005203SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005204 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005205 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005206 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005207 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005208 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005209 SDValue ShOpLo = Op.getOperand(0);
5210 SDValue ShOpHi = Op.getOperand(1);
5211 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005212 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005214 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005215
Dan Gohman475871a2008-07-27 21:46:04 +00005216 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005217 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005218 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5219 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005220 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005221 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5222 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005223 }
Evan Chenge3413162006-01-09 18:33:28 +00005224
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5226 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005227 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005229
Dan Gohman475871a2008-07-27 21:46:04 +00005230 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005232 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5233 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005234
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005235 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005236 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5237 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005238 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005239 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5240 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005241 }
5242
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005244 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245}
Evan Chenga3195e82006-01-12 22:54:21 +00005246
Dan Gohman475871a2008-07-27 21:46:04 +00005247SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005248 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005249
5250 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005252 return Op;
5253 }
5254 return SDValue();
5255 }
5256
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005258 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Eli Friedman36df4992009-05-27 00:47:34 +00005260 // These are really Legal; return the operand so the caller accepts it as
5261 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005263 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005265 Subtarget->is64Bit()) {
5266 return Op;
5267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005269 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005270 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005272 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005273 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005274 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005275 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005276 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005277 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5278}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279
Owen Andersone50ed302009-08-10 22:56:29 +00005280SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005281 SDValue StackSlot,
5282 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005284 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005285 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005286 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005287 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005289 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005291 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005292 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005293 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005295 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005297 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298
5299 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5300 // shouldn't be necessary except that RFP cannot be live across
5301 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005302 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005303 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005306 SDValue Ops[] = {
5307 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5308 };
5309 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005310 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005311 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005312 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005313
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314 return Result;
5315}
5316
Bill Wendling8b8a6362009-01-17 03:56:04 +00005317// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5318SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5319 // This algorithm is not obvious. Here it is in C code, more or less:
5320 /*
5321 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5322 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5323 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005324
Bill Wendling8b8a6362009-01-17 03:56:04 +00005325 // Copy ints to xmm registers.
5326 __m128i xh = _mm_cvtsi32_si128( hi );
5327 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005328
Bill Wendling8b8a6362009-01-17 03:56:04 +00005329 // Combine into low half of a single xmm register.
5330 __m128i x = _mm_unpacklo_epi32( xh, xl );
5331 __m128d d;
5332 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005333
Bill Wendling8b8a6362009-01-17 03:56:04 +00005334 // Merge in appropriate exponents to give the integer bits the right
5335 // magnitude.
5336 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005337
Bill Wendling8b8a6362009-01-17 03:56:04 +00005338 // Subtract away the biases to deal with the IEEE-754 double precision
5339 // implicit 1.
5340 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005341
Bill Wendling8b8a6362009-01-17 03:56:04 +00005342 // All conversions up to here are exact. The correctly rounded result is
5343 // calculated using the current rounding mode using the following
5344 // horizontal add.
5345 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5346 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5347 // store doesn't really need to be here (except
5348 // maybe to zero the other double)
5349 return sd;
5350 }
5351 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005352
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005353 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005354 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005355
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005356 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005357 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005358 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5359 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5360 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5361 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005362 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005363 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005364
Bill Wendling8b8a6362009-01-17 03:56:04 +00005365 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005366 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005367 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005368 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005369 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005370 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005371 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005372
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5374 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005375 Op.getOperand(0),
5376 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5378 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005379 Op.getOperand(0),
5380 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5382 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005383 PseudoSourceValue::getConstantPool(), 0,
5384 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5386 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5387 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005388 PseudoSourceValue::getConstantPool(), 0,
5389 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005391
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005392 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5395 DAG.getUNDEF(MVT::v2f64), ShufMask);
5396 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5397 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005398 DAG.getIntPtrConstant(0));
5399}
5400
Bill Wendling8b8a6362009-01-17 03:56:04 +00005401// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5402SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005403 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005404 // FP constant to bias correct the final result.
5405 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005407
5408 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5410 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005411 Op.getOperand(0),
5412 DAG.getIntPtrConstant(0)));
5413
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5415 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005416 DAG.getIntPtrConstant(0));
5417
5418 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5420 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005421 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 MVT::v2f64, Load)),
5423 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005424 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 MVT::v2f64, Bias)));
5426 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5427 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428 DAG.getIntPtrConstant(0));
5429
5430 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432
5433 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005434 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005435
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005437 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005438 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005440 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005441 }
5442
5443 // Handle final rounding.
5444 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005445}
5446
5447SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005448 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005449 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005450
Evan Chenga06ec9e2009-01-19 08:08:22 +00005451 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5452 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5453 // the optimization here.
5454 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005455 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005456
Owen Andersone50ed302009-08-10 22:56:29 +00005457 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005459 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005461 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005462
Bill Wendling8b8a6362009-01-17 03:56:04 +00005463 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005465 return LowerUINT_TO_FP_i32(Op, DAG);
5466 }
5467
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005469
5470 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005472 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5473 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5474 getPointerTy(), StackSlot, WordOff);
5475 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5476 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005478 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005480}
5481
Dan Gohman475871a2008-07-27 21:46:04 +00005482std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005483FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005484 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005485
Owen Andersone50ed302009-08-10 22:56:29 +00005486 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005487
5488 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5490 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005491 }
5492
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5494 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005496
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005497 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005499 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005500 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005501 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005503 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005504 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005505
Evan Cheng87c89352007-10-15 20:11:21 +00005506 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5507 // stack slot.
5508 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005509 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005510 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005511 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005512
Evan Cheng0db9fe62006-04-25 20:13:52 +00005513 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005515 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5517 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5518 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005519 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005520
Dan Gohman475871a2008-07-27 21:46:04 +00005521 SDValue Chain = DAG.getEntryNode();
5522 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005523 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005525 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005526 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005528 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005529 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5530 };
Dale Johannesenace16102009-02-03 19:33:06 +00005531 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005533 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5535 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005536
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005540
Chris Lattner27a6c732007-11-24 07:07:01 +00005541 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542}
5543
Dan Gohman475871a2008-07-27 21:46:04 +00005544SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005545 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 if (Op.getValueType() == MVT::v2i32 &&
5547 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005548 return Op;
5549 }
5550 return SDValue();
5551 }
5552
Eli Friedman948e95a2009-05-23 09:59:16 +00005553 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005554 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005555 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5556 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Chris Lattner27a6c732007-11-24 07:07:01 +00005558 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005559 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005560 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005561}
5562
Eli Friedman948e95a2009-05-23 09:59:16 +00005563SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5564 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5565 SDValue FIST = Vals.first, StackSlot = Vals.second;
5566 assert(FIST.getNode() && "Unexpected failure");
5567
5568 // Load the result.
5569 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5570 FIST, StackSlot, NULL, 0);
5571}
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005574 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005575 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005576 EVT VT = Op.getValueType();
5577 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005578 if (VT.isVector())
5579 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005580 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005582 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005583 CV.push_back(C);
5584 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005585 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005586 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005587 CV.push_back(C);
5588 CV.push_back(C);
5589 CV.push_back(C);
5590 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005591 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005592 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005593 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005594 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005595 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005596 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005597 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005598}
5599
Dan Gohman475871a2008-07-27 21:46:04 +00005600SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005601 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005602 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005603 EVT VT = Op.getValueType();
5604 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005605 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005606 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005607 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005609 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005610 CV.push_back(C);
5611 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005612 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005613 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005614 CV.push_back(C);
5615 CV.push_back(C);
5616 CV.push_back(C);
5617 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005619 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005620 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005621 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005622 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005623 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005624 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005625 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5627 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005628 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005630 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005631 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005632 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633}
5634
Dan Gohman475871a2008-07-27 21:46:04 +00005635SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005636 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005637 SDValue Op0 = Op.getOperand(0);
5638 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005639 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005640 EVT VT = Op.getValueType();
5641 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005642
5643 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005644 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005645 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005646 SrcVT = VT;
5647 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005648 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005649 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005650 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005651 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005652 }
5653
5654 // At this point the operands and the result should have the same
5655 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005656
Evan Cheng68c47cb2007-01-05 07:55:56 +00005657 // First get the sign bit of second operand.
5658 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005660 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5661 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005662 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005663 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5665 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5666 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005667 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005668 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005669 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005670 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005671 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005672 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005673 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005674
5675 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005676 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 // Op0 is MVT::f32, Op1 is MVT::f64.
5678 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5679 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5680 DAG.getConstant(32, MVT::i32));
5681 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5682 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005683 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005684 }
5685
Evan Cheng73d6cf12007-01-05 21:37:56 +00005686 // Clear first operand sign bit.
5687 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005689 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5690 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005691 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5694 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5695 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005696 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005697 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005698 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005699 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005700 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005701 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005702 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005703
5704 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005705 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005706}
5707
Dan Gohman076aee32009-03-04 19:44:21 +00005708/// Emit nodes that will be selected as "test Op0,Op0", or something
5709/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005710SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5711 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005712 DebugLoc dl = Op.getDebugLoc();
5713
Dan Gohman31125812009-03-07 01:58:32 +00005714 // CF and OF aren't always set the way we want. Determine which
5715 // of these we need.
5716 bool NeedCF = false;
5717 bool NeedOF = false;
5718 switch (X86CC) {
5719 case X86::COND_A: case X86::COND_AE:
5720 case X86::COND_B: case X86::COND_BE:
5721 NeedCF = true;
5722 break;
5723 case X86::COND_G: case X86::COND_GE:
5724 case X86::COND_L: case X86::COND_LE:
5725 case X86::COND_O: case X86::COND_NO:
5726 NeedOF = true;
5727 break;
5728 default: break;
5729 }
5730
Dan Gohman076aee32009-03-04 19:44:21 +00005731 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005732 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5733 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5734 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005735 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005736 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005737 switch (Op.getNode()->getOpcode()) {
5738 case ISD::ADD:
5739 // Due to an isel shortcoming, be conservative if this add is likely to
5740 // be selected as part of a load-modify-store instruction. When the root
5741 // node in a match is a store, isel doesn't know how to remap non-chain
5742 // non-flag uses of other nodes in the match, such as the ADD in this
5743 // case. This leads to the ADD being left around and reselected, with
5744 // the result being two adds in the output.
5745 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5746 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5747 if (UI->getOpcode() == ISD::STORE)
5748 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005749 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005750 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5751 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005752 if (C->getAPIntValue() == 1) {
5753 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005754 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005755 break;
5756 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005757 // An add of negative one (subtract of one) will be selected as a DEC.
5758 if (C->getAPIntValue().isAllOnesValue()) {
5759 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005760 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005761 break;
5762 }
5763 }
Dan Gohman076aee32009-03-04 19:44:21 +00005764 // Otherwise use a regular EFLAGS-setting add.
5765 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005766 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005767 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005768 case ISD::AND: {
5769 // If the primary and result isn't used, don't bother using X86ISD::AND,
5770 // because a TEST instruction will be better.
5771 bool NonFlagUse = false;
5772 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005773 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5774 SDNode *User = *UI;
5775 unsigned UOpNo = UI.getOperandNo();
5776 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5777 // Look pass truncate.
5778 UOpNo = User->use_begin().getOperandNo();
5779 User = *User->use_begin();
5780 }
5781 if (User->getOpcode() != ISD::BRCOND &&
5782 User->getOpcode() != ISD::SETCC &&
5783 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005784 NonFlagUse = true;
5785 break;
5786 }
Evan Cheng17751da2010-01-07 00:54:06 +00005787 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005788 if (!NonFlagUse)
5789 break;
5790 }
5791 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005792 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005793 case ISD::OR:
5794 case ISD::XOR:
5795 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005796 // likely to be selected as part of a load-modify-store instruction.
5797 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5798 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5799 if (UI->getOpcode() == ISD::STORE)
5800 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005801 // Otherwise use a regular EFLAGS-setting instruction.
5802 switch (Op.getNode()->getOpcode()) {
5803 case ISD::SUB: Opcode = X86ISD::SUB; break;
5804 case ISD::OR: Opcode = X86ISD::OR; break;
5805 case ISD::XOR: Opcode = X86ISD::XOR; break;
5806 case ISD::AND: Opcode = X86ISD::AND; break;
5807 default: llvm_unreachable("unexpected operator!");
5808 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005809 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005810 break;
5811 case X86ISD::ADD:
5812 case X86ISD::SUB:
5813 case X86ISD::INC:
5814 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005815 case X86ISD::OR:
5816 case X86ISD::XOR:
5817 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005818 return SDValue(Op.getNode(), 1);
5819 default:
5820 default_case:
5821 break;
5822 }
5823 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005825 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005826 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005827 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005828 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005829 DAG.ReplaceAllUsesWith(Op, New);
5830 return SDValue(New.getNode(), 1);
5831 }
5832 }
5833
5834 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005836 DAG.getConstant(0, Op.getValueType()));
5837}
5838
5839/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5840/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005841SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5842 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5844 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005845 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005846
5847 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005849}
5850
Evan Chengd40d03e2010-01-06 19:38:29 +00005851/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5852/// if it's possible.
5853static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005854 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005855 SDValue LHS, RHS;
5856 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5857 if (ConstantSDNode *Op010C =
5858 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5859 if (Op010C->getZExtValue() == 1) {
5860 LHS = Op0.getOperand(0);
5861 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005862 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005863 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5864 if (ConstantSDNode *Op000C =
5865 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5866 if (Op000C->getZExtValue() == 1) {
5867 LHS = Op0.getOperand(1);
5868 RHS = Op0.getOperand(0).getOperand(1);
5869 }
5870 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5871 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5872 SDValue AndLHS = Op0.getOperand(0);
5873 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5874 LHS = AndLHS.getOperand(0);
5875 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005876 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005877 }
Evan Cheng0488db92007-09-25 01:57:46 +00005878
Evan Chengd40d03e2010-01-06 19:38:29 +00005879 if (LHS.getNode()) {
5880 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5881 // instruction. Since the shift amount is in-range-or-undefined, we know
5882 // that doing a bittest on the i16 value is ok. We extend to i32 because
5883 // the encoding for the i16 version is larger than the i32 version.
5884 if (LHS.getValueType() == MVT::i8)
5885 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005886
Evan Chengd40d03e2010-01-06 19:38:29 +00005887 // If the operand types disagree, extend the shift amount to match. Since
5888 // BT ignores high bits (like shifts) we can use anyextend.
5889 if (LHS.getValueType() != RHS.getValueType())
5890 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005891
Evan Chengd40d03e2010-01-06 19:38:29 +00005892 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5893 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5894 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5895 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005896 }
5897
Evan Cheng54de3ea2010-01-05 06:52:31 +00005898 return SDValue();
5899}
5900
5901SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5902 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5903 SDValue Op0 = Op.getOperand(0);
5904 SDValue Op1 = Op.getOperand(1);
5905 DebugLoc dl = Op.getDebugLoc();
5906 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5907
5908 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005909 // Lower (X & (1 << N)) == 0 to BT(X, N).
5910 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5911 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5912 if (Op0.getOpcode() == ISD::AND &&
5913 Op0.hasOneUse() &&
5914 Op1.getOpcode() == ISD::Constant &&
5915 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5916 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5917 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5918 if (NewSetCC.getNode())
5919 return NewSetCC;
5920 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005921
Chris Lattnere55484e2008-12-25 05:34:37 +00005922 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5923 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005924 if (X86CC == X86::COND_INVALID)
5925 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005926
Dan Gohman31125812009-03-07 01:58:32 +00005927 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005928
5929 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005930 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005931 return DAG.getNode(ISD::AND, dl, MVT::i8,
5932 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5933 DAG.getConstant(X86CC, MVT::i8), Cond),
5934 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005935
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5937 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005938}
5939
Dan Gohman475871a2008-07-27 21:46:04 +00005940SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5941 SDValue Cond;
5942 SDValue Op0 = Op.getOperand(0);
5943 SDValue Op1 = Op.getOperand(1);
5944 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005945 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005946 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5947 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005948 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005949
5950 if (isFP) {
5951 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005952 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5954 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005955 bool Swap = false;
5956
5957 switch (SetCCOpcode) {
5958 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005959 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005960 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005961 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005962 case ISD::SETGT: Swap = true; // Fallthrough
5963 case ISD::SETLT:
5964 case ISD::SETOLT: SSECC = 1; break;
5965 case ISD::SETOGE:
5966 case ISD::SETGE: Swap = true; // Fallthrough
5967 case ISD::SETLE:
5968 case ISD::SETOLE: SSECC = 2; break;
5969 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005970 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005971 case ISD::SETNE: SSECC = 4; break;
5972 case ISD::SETULE: Swap = true;
5973 case ISD::SETUGE: SSECC = 5; break;
5974 case ISD::SETULT: Swap = true;
5975 case ISD::SETUGT: SSECC = 6; break;
5976 case ISD::SETO: SSECC = 7; break;
5977 }
5978 if (Swap)
5979 std::swap(Op0, Op1);
5980
Nate Begemanfb8ead02008-07-25 19:05:58 +00005981 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005982 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005983 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005984 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5986 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005987 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005988 }
5989 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005990 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005991 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5992 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005993 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005994 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005995 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005996 }
5997 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006000
Nate Begeman30a0de92008-07-17 16:51:19 +00006001 // We are handling one of the integer comparisons here. Since SSE only has
6002 // GT and EQ comparisons for integer, swapping operands and multiple
6003 // operations may be required for some comparisons.
6004 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6005 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006006
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006008 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006009 case MVT::v8i8:
6010 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6011 case MVT::v4i16:
6012 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6013 case MVT::v2i32:
6014 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6015 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006017
Nate Begeman30a0de92008-07-17 16:51:19 +00006018 switch (SetCCOpcode) {
6019 default: break;
6020 case ISD::SETNE: Invert = true;
6021 case ISD::SETEQ: Opc = EQOpc; break;
6022 case ISD::SETLT: Swap = true;
6023 case ISD::SETGT: Opc = GTOpc; break;
6024 case ISD::SETGE: Swap = true;
6025 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6026 case ISD::SETULT: Swap = true;
6027 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6028 case ISD::SETUGE: Swap = true;
6029 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6030 }
6031 if (Swap)
6032 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006033
Nate Begeman30a0de92008-07-17 16:51:19 +00006034 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6035 // bits of the inputs before performing those operations.
6036 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006037 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006038 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6039 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006040 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006041 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6042 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006043 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6044 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006046
Dale Johannesenace16102009-02-03 19:33:06 +00006047 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006048
6049 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006050 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006051 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006052
Nate Begeman30a0de92008-07-17 16:51:19 +00006053 return Result;
6054}
Evan Cheng0488db92007-09-25 01:57:46 +00006055
Evan Cheng370e5342008-12-03 08:38:43 +00006056// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006057static bool isX86LogicalCmp(SDValue Op) {
6058 unsigned Opc = Op.getNode()->getOpcode();
6059 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6060 return true;
6061 if (Op.getResNo() == 1 &&
6062 (Opc == X86ISD::ADD ||
6063 Opc == X86ISD::SUB ||
6064 Opc == X86ISD::SMUL ||
6065 Opc == X86ISD::UMUL ||
6066 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006067 Opc == X86ISD::DEC ||
6068 Opc == X86ISD::OR ||
6069 Opc == X86ISD::XOR ||
6070 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006071 return true;
6072
6073 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006074}
6075
Dan Gohman475871a2008-07-27 21:46:04 +00006076SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006077 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006078 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006079 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006080 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006081
Dan Gohman1a492952009-10-20 16:22:37 +00006082 if (Cond.getOpcode() == ISD::SETCC) {
6083 SDValue NewCond = LowerSETCC(Cond, DAG);
6084 if (NewCond.getNode())
6085 Cond = NewCond;
6086 }
Evan Cheng734503b2006-09-11 02:19:56 +00006087
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006088 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6089 SDValue Op1 = Op.getOperand(1);
6090 SDValue Op2 = Op.getOperand(2);
6091 if (Cond.getOpcode() == X86ISD::SETCC &&
6092 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6093 SDValue Cmp = Cond.getOperand(1);
6094 if (Cmp.getOpcode() == X86ISD::CMP) {
6095 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6096 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6097 ConstantSDNode *RHSC =
6098 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6099 if (N1C && N1C->isAllOnesValue() &&
6100 N2C && N2C->isNullValue() &&
6101 RHSC && RHSC->isNullValue()) {
6102 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006103 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006104 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6105 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6106 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6107 }
6108 }
6109 }
6110
Evan Chengad9c0a32009-12-15 00:53:42 +00006111 // Look pass (and (setcc_carry (cmp ...)), 1).
6112 if (Cond.getOpcode() == ISD::AND &&
6113 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6114 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6115 if (C && C->getAPIntValue() == 1)
6116 Cond = Cond.getOperand(0);
6117 }
6118
Evan Cheng3f41d662007-10-08 22:16:29 +00006119 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6120 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006121 if (Cond.getOpcode() == X86ISD::SETCC ||
6122 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006123 CC = Cond.getOperand(0);
6124
Dan Gohman475871a2008-07-27 21:46:04 +00006125 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006126 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006127 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006128
Evan Cheng3f41d662007-10-08 22:16:29 +00006129 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006130 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006131 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006132 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006133
Chris Lattnerd1980a52009-03-12 06:52:53 +00006134 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6135 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006136 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006137 addTest = false;
6138 }
6139 }
6140
6141 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006142 // Look pass the truncate.
6143 if (Cond.getOpcode() == ISD::TRUNCATE)
6144 Cond = Cond.getOperand(0);
6145
6146 // We know the result of AND is compared against zero. Try to match
6147 // it to BT.
6148 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6149 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6150 if (NewSetCC.getNode()) {
6151 CC = NewSetCC.getOperand(0);
6152 Cond = NewSetCC.getOperand(1);
6153 addTest = false;
6154 }
6155 }
6156 }
6157
6158 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006160 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006161 }
6162
Evan Cheng0488db92007-09-25 01:57:46 +00006163 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6164 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006165 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6166 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006167 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006168}
6169
Evan Cheng370e5342008-12-03 08:38:43 +00006170// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6171// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6172// from the AND / OR.
6173static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6174 Opc = Op.getOpcode();
6175 if (Opc != ISD::OR && Opc != ISD::AND)
6176 return false;
6177 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6178 Op.getOperand(0).hasOneUse() &&
6179 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6180 Op.getOperand(1).hasOneUse());
6181}
6182
Evan Cheng961d6d42009-02-02 08:19:07 +00006183// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6184// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006185static bool isXor1OfSetCC(SDValue Op) {
6186 if (Op.getOpcode() != ISD::XOR)
6187 return false;
6188 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6189 if (N1C && N1C->getAPIntValue() == 1) {
6190 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6191 Op.getOperand(0).hasOneUse();
6192 }
6193 return false;
6194}
6195
Dan Gohman475871a2008-07-27 21:46:04 +00006196SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006197 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006198 SDValue Chain = Op.getOperand(0);
6199 SDValue Cond = Op.getOperand(1);
6200 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006201 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006202 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006203
Dan Gohman1a492952009-10-20 16:22:37 +00006204 if (Cond.getOpcode() == ISD::SETCC) {
6205 SDValue NewCond = LowerSETCC(Cond, DAG);
6206 if (NewCond.getNode())
6207 Cond = NewCond;
6208 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006209#if 0
6210 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006211 else if (Cond.getOpcode() == X86ISD::ADD ||
6212 Cond.getOpcode() == X86ISD::SUB ||
6213 Cond.getOpcode() == X86ISD::SMUL ||
6214 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006215 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006216#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006217
Evan Chengad9c0a32009-12-15 00:53:42 +00006218 // Look pass (and (setcc_carry (cmp ...)), 1).
6219 if (Cond.getOpcode() == ISD::AND &&
6220 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6221 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6222 if (C && C->getAPIntValue() == 1)
6223 Cond = Cond.getOperand(0);
6224 }
6225
Evan Cheng3f41d662007-10-08 22:16:29 +00006226 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6227 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006228 if (Cond.getOpcode() == X86ISD::SETCC ||
6229 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006230 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006231
Dan Gohman475871a2008-07-27 21:46:04 +00006232 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006233 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006234 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006235 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006236 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006237 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006238 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006239 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006240 default: break;
6241 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006242 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006243 // These can only come from an arithmetic instruction with overflow,
6244 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006245 Cond = Cond.getNode()->getOperand(1);
6246 addTest = false;
6247 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006248 }
Evan Cheng0488db92007-09-25 01:57:46 +00006249 }
Evan Cheng370e5342008-12-03 08:38:43 +00006250 } else {
6251 unsigned CondOpc;
6252 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6253 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006254 if (CondOpc == ISD::OR) {
6255 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6256 // two branches instead of an explicit OR instruction with a
6257 // separate test.
6258 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006259 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006260 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006261 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006262 Chain, Dest, CC, Cmp);
6263 CC = Cond.getOperand(1).getOperand(0);
6264 Cond = Cmp;
6265 addTest = false;
6266 }
6267 } else { // ISD::AND
6268 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6269 // two branches instead of an explicit AND instruction with a
6270 // separate test. However, we only do this if this block doesn't
6271 // have a fall-through edge, because this requires an explicit
6272 // jmp when the condition is false.
6273 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006274 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006275 Op.getNode()->hasOneUse()) {
6276 X86::CondCode CCode =
6277 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6278 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006280 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6281 // Look for an unconditional branch following this conditional branch.
6282 // We need this because we need to reverse the successors in order
6283 // to implement FCMP_OEQ.
6284 if (User.getOpcode() == ISD::BR) {
6285 SDValue FalseBB = User.getOperand(1);
6286 SDValue NewBR =
6287 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6288 assert(NewBR == User);
6289 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006290
Dale Johannesene4d209d2009-02-03 20:21:25 +00006291 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006292 Chain, Dest, CC, Cmp);
6293 X86::CondCode CCode =
6294 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6295 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006297 Cond = Cmp;
6298 addTest = false;
6299 }
6300 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006301 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006302 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6303 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6304 // It should be transformed during dag combiner except when the condition
6305 // is set by a arithmetics with overflow node.
6306 X86::CondCode CCode =
6307 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6308 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006310 Cond = Cond.getOperand(0).getOperand(1);
6311 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006312 }
Evan Cheng0488db92007-09-25 01:57:46 +00006313 }
6314
6315 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006316 // Look pass the truncate.
6317 if (Cond.getOpcode() == ISD::TRUNCATE)
6318 Cond = Cond.getOperand(0);
6319
6320 // We know the result of AND is compared against zero. Try to match
6321 // it to BT.
6322 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6323 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6324 if (NewSetCC.getNode()) {
6325 CC = NewSetCC.getOperand(0);
6326 Cond = NewSetCC.getOperand(1);
6327 addTest = false;
6328 }
6329 }
6330 }
6331
6332 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006334 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006335 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006336 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006337 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006338}
6339
Anton Korobeynikove060b532007-04-17 19:34:00 +00006340
6341// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6342// Calls to _alloca is needed to probe the stack when allocating more than 4k
6343// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6344// that the guard pages used by the OS virtual memory manager are allocated in
6345// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006346SDValue
6347X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006348 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006349 assert(Subtarget->isTargetCygMing() &&
6350 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006351 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006352
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006353 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SDValue Chain = Op.getOperand(0);
6355 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006356 // FIXME: Ensure alignment here
6357
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006359
Owen Andersone50ed302009-08-10 22:56:29 +00006360 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006362
Chris Lattnere563bbc2008-10-11 22:08:30 +00006363 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006364
Dale Johannesendd64c412009-02-04 00:33:20 +00006365 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006366 Flag = Chain.getValue(1);
6367
Owen Anderson825b72b2009-08-11 20:47:22 +00006368 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006370 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006371 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006372 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006373 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006374 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006375 Flag = Chain.getValue(1);
6376
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006377 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006378 DAG.getIntPtrConstant(0, true),
6379 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006380 Flag);
6381
Dale Johannesendd64c412009-02-04 00:33:20 +00006382 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006383
Dan Gohman475871a2008-07-27 21:46:04 +00006384 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006385 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006386}
6387
Dan Gohman475871a2008-07-27 21:46:04 +00006388SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006389X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006390 SDValue Chain,
6391 SDValue Dst, SDValue Src,
6392 SDValue Size, unsigned Align,
6393 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006394 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006395 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006396
Bill Wendling6f287b22008-09-30 21:22:07 +00006397 // If not DWORD aligned or size is more than the threshold, call the library.
6398 // The libc version is likely to be faster for these cases. It can use the
6399 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006400 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006401 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006402 ConstantSize->getZExtValue() >
6403 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006405
6406 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006407 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006408
Bill Wendling6158d842008-10-01 00:59:58 +00006409 if (const char *bzeroEntry = V &&
6410 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006411 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006412 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006413 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006414 TargetLowering::ArgListEntry Entry;
6415 Entry.Node = Dst;
6416 Entry.Ty = IntPtrTy;
6417 Args.push_back(Entry);
6418 Entry.Node = Size;
6419 Args.push_back(Entry);
6420 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006421 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6422 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006423 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006424 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6425 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006426 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006427 }
6428
Dan Gohman707e0182008-04-12 04:36:06 +00006429 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006430 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006431 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006432
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006433 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006435 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006436 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006437 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438 unsigned BytesLeft = 0;
6439 bool TwoRepStos = false;
6440 if (ValC) {
6441 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006442 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006443
Evan Cheng0db9fe62006-04-25 20:13:52 +00006444 // If the value is a constant, then we can potentially use larger sets.
6445 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006446 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006448 ValReg = X86::AX;
6449 Val = (Val << 8) | Val;
6450 break;
6451 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006453 ValReg = X86::EAX;
6454 Val = (Val << 8) | Val;
6455 Val = (Val << 16) | Val;
6456 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006458 ValReg = X86::RAX;
6459 Val = (Val << 32) | Val;
6460 }
6461 break;
6462 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006464 ValReg = X86::AL;
6465 Count = DAG.getIntPtrConstant(SizeVal);
6466 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006467 }
6468
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006470 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006471 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6472 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006473 }
6474
Dale Johannesen0f502f62009-02-03 22:26:09 +00006475 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476 InFlag);
6477 InFlag = Chain.getValue(1);
6478 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006480 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006481 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006482 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006483 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006484
Scott Michelfdc40a02009-02-17 22:15:04 +00006485 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006486 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006487 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006488 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006489 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006490 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006491 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006493
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006495 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6496 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006497
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498 if (TwoRepStos) {
6499 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006500 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006501 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006502 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6504 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006505 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006506 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006508 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006509 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6510 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006511 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006512 // Handle the last 1 - 7 bytes.
6513 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006514 EVT AddrVT = Dst.getValueType();
6515 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006516
Dale Johannesen0f502f62009-02-03 22:26:09 +00006517 Chain = DAG.getMemset(Chain, dl,
6518 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006519 DAG.getConstant(Offset, AddrVT)),
6520 Src,
6521 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006522 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006523 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006524
Dan Gohman707e0182008-04-12 04:36:06 +00006525 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006526 return Chain;
6527}
Evan Cheng11e15b32006-04-03 20:53:28 +00006528
Dan Gohman475871a2008-07-27 21:46:04 +00006529SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006530X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006531 SDValue Chain, SDValue Dst, SDValue Src,
6532 SDValue Size, unsigned Align,
6533 bool AlwaysInline,
6534 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006535 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006536 // This requires the copy size to be a constant, preferrably
6537 // within a subtarget-specific limit.
6538 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6539 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006540 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006541 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006542 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006543 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006544
Evan Cheng1887c1c2008-08-21 21:00:15 +00006545 /// If not DWORD aligned, call the library.
6546 if ((Align & 3) != 0)
6547 return SDValue();
6548
6549 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006551 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006552 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553
Duncan Sands83ec4b62008-06-06 12:08:01 +00006554 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006555 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006556 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006557 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006558
Dan Gohman475871a2008-07-27 21:46:04 +00006559 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006560 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006561 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006562 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006564 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006565 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006566 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006568 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006569 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006570 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 InFlag = Chain.getValue(1);
6572
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006574 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6575 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6576 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006579 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006580 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006581 // Handle the last 1 - 7 bytes.
6582 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006583 EVT DstVT = Dst.getValueType();
6584 EVT SrcVT = Src.getValueType();
6585 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006586 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006587 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006588 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006589 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006590 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006591 DAG.getConstant(BytesLeft, SizeVT),
6592 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006593 DstSV, DstSVOff + Offset,
6594 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006595 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006598 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599}
6600
Dan Gohman475871a2008-07-27 21:46:04 +00006601SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006602 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006603 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006604
Evan Cheng25ab6902006-09-08 06:48:29 +00006605 if (!Subtarget->is64Bit()) {
6606 // vastart just stores the address of the VarArgsFrameIndex slot into the
6607 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006608 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006610 }
6611
6612 // __va_list_tag:
6613 // gp_offset (0 - 6 * 8)
6614 // fp_offset (48 - 48 + 8 * 16)
6615 // overflow_arg_area (point to parameters coming in memory).
6616 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SmallVector<SDValue, 8> MemOps;
6618 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006619 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006622 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006623 MemOps.push_back(Store);
6624
6625 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006626 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 FIN, DAG.getIntPtrConstant(4));
6628 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006630 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006631 MemOps.push_back(Store);
6632
6633 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006634 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006636 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006638 MemOps.push_back(Store);
6639
6640 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006641 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006642 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006643 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006644 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006645 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648}
6649
Dan Gohman475871a2008-07-27 21:46:04 +00006650SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006651 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6652 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006653 SDValue Chain = Op.getOperand(0);
6654 SDValue SrcPtr = Op.getOperand(1);
6655 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006656
Torok Edwindac237e2009-07-08 20:53:28 +00006657 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006658 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006659}
6660
Dan Gohman475871a2008-07-27 21:46:04 +00006661SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006662 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006663 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006664 SDValue Chain = Op.getOperand(0);
6665 SDValue DstPtr = Op.getOperand(1);
6666 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006667 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6668 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006669 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006670
Dale Johannesendd64c412009-02-04 00:33:20 +00006671 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006672 DAG.getIntPtrConstant(24), 8, false,
6673 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006674}
6675
Dan Gohman475871a2008-07-27 21:46:04 +00006676SDValue
6677X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006678 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006679 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006681 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006682 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683 case Intrinsic::x86_sse_comieq_ss:
6684 case Intrinsic::x86_sse_comilt_ss:
6685 case Intrinsic::x86_sse_comile_ss:
6686 case Intrinsic::x86_sse_comigt_ss:
6687 case Intrinsic::x86_sse_comige_ss:
6688 case Intrinsic::x86_sse_comineq_ss:
6689 case Intrinsic::x86_sse_ucomieq_ss:
6690 case Intrinsic::x86_sse_ucomilt_ss:
6691 case Intrinsic::x86_sse_ucomile_ss:
6692 case Intrinsic::x86_sse_ucomigt_ss:
6693 case Intrinsic::x86_sse_ucomige_ss:
6694 case Intrinsic::x86_sse_ucomineq_ss:
6695 case Intrinsic::x86_sse2_comieq_sd:
6696 case Intrinsic::x86_sse2_comilt_sd:
6697 case Intrinsic::x86_sse2_comile_sd:
6698 case Intrinsic::x86_sse2_comigt_sd:
6699 case Intrinsic::x86_sse2_comige_sd:
6700 case Intrinsic::x86_sse2_comineq_sd:
6701 case Intrinsic::x86_sse2_ucomieq_sd:
6702 case Intrinsic::x86_sse2_ucomilt_sd:
6703 case Intrinsic::x86_sse2_ucomile_sd:
6704 case Intrinsic::x86_sse2_ucomigt_sd:
6705 case Intrinsic::x86_sse2_ucomige_sd:
6706 case Intrinsic::x86_sse2_ucomineq_sd: {
6707 unsigned Opc = 0;
6708 ISD::CondCode CC = ISD::SETCC_INVALID;
6709 switch (IntNo) {
6710 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006711 case Intrinsic::x86_sse_comieq_ss:
6712 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713 Opc = X86ISD::COMI;
6714 CC = ISD::SETEQ;
6715 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006716 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006717 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718 Opc = X86ISD::COMI;
6719 CC = ISD::SETLT;
6720 break;
6721 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006722 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723 Opc = X86ISD::COMI;
6724 CC = ISD::SETLE;
6725 break;
6726 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006727 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 Opc = X86ISD::COMI;
6729 CC = ISD::SETGT;
6730 break;
6731 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006732 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 Opc = X86ISD::COMI;
6734 CC = ISD::SETGE;
6735 break;
6736 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006737 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006738 Opc = X86ISD::COMI;
6739 CC = ISD::SETNE;
6740 break;
6741 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006742 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743 Opc = X86ISD::UCOMI;
6744 CC = ISD::SETEQ;
6745 break;
6746 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006747 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 Opc = X86ISD::UCOMI;
6749 CC = ISD::SETLT;
6750 break;
6751 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006752 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 Opc = X86ISD::UCOMI;
6754 CC = ISD::SETLE;
6755 break;
6756 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006757 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006758 Opc = X86ISD::UCOMI;
6759 CC = ISD::SETGT;
6760 break;
6761 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006762 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 Opc = X86ISD::UCOMI;
6764 CC = ISD::SETGE;
6765 break;
6766 case Intrinsic::x86_sse_ucomineq_ss:
6767 case Intrinsic::x86_sse2_ucomineq_sd:
6768 Opc = X86ISD::UCOMI;
6769 CC = ISD::SETNE;
6770 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006771 }
Evan Cheng734503b2006-09-11 02:19:56 +00006772
Dan Gohman475871a2008-07-27 21:46:04 +00006773 SDValue LHS = Op.getOperand(1);
6774 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006775 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006776 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6778 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6779 DAG.getConstant(X86CC, MVT::i8), Cond);
6780 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006781 }
Eric Christopher71c67532009-07-29 00:28:05 +00006782 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006783 // an integer value, not just an instruction so lower it to the ptest
6784 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006785 case Intrinsic::x86_sse41_ptestz:
6786 case Intrinsic::x86_sse41_ptestc:
6787 case Intrinsic::x86_sse41_ptestnzc:{
6788 unsigned X86CC = 0;
6789 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006790 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006791 case Intrinsic::x86_sse41_ptestz:
6792 // ZF = 1
6793 X86CC = X86::COND_E;
6794 break;
6795 case Intrinsic::x86_sse41_ptestc:
6796 // CF = 1
6797 X86CC = X86::COND_B;
6798 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006799 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006800 // ZF and CF = 0
6801 X86CC = X86::COND_A;
6802 break;
6803 }
Eric Christopherfd179292009-08-27 18:07:15 +00006804
Eric Christopher71c67532009-07-29 00:28:05 +00006805 SDValue LHS = Op.getOperand(1);
6806 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6808 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6809 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6810 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006811 }
Evan Cheng5759f972008-05-04 09:15:50 +00006812
6813 // Fix vector shift instructions where the last operand is a non-immediate
6814 // i32 value.
6815 case Intrinsic::x86_sse2_pslli_w:
6816 case Intrinsic::x86_sse2_pslli_d:
6817 case Intrinsic::x86_sse2_pslli_q:
6818 case Intrinsic::x86_sse2_psrli_w:
6819 case Intrinsic::x86_sse2_psrli_d:
6820 case Intrinsic::x86_sse2_psrli_q:
6821 case Intrinsic::x86_sse2_psrai_w:
6822 case Intrinsic::x86_sse2_psrai_d:
6823 case Intrinsic::x86_mmx_pslli_w:
6824 case Intrinsic::x86_mmx_pslli_d:
6825 case Intrinsic::x86_mmx_pslli_q:
6826 case Intrinsic::x86_mmx_psrli_w:
6827 case Intrinsic::x86_mmx_psrli_d:
6828 case Intrinsic::x86_mmx_psrli_q:
6829 case Intrinsic::x86_mmx_psrai_w:
6830 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006831 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006832 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006833 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006834
6835 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006837 switch (IntNo) {
6838 case Intrinsic::x86_sse2_pslli_w:
6839 NewIntNo = Intrinsic::x86_sse2_psll_w;
6840 break;
6841 case Intrinsic::x86_sse2_pslli_d:
6842 NewIntNo = Intrinsic::x86_sse2_psll_d;
6843 break;
6844 case Intrinsic::x86_sse2_pslli_q:
6845 NewIntNo = Intrinsic::x86_sse2_psll_q;
6846 break;
6847 case Intrinsic::x86_sse2_psrli_w:
6848 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6849 break;
6850 case Intrinsic::x86_sse2_psrli_d:
6851 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6852 break;
6853 case Intrinsic::x86_sse2_psrli_q:
6854 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6855 break;
6856 case Intrinsic::x86_sse2_psrai_w:
6857 NewIntNo = Intrinsic::x86_sse2_psra_w;
6858 break;
6859 case Intrinsic::x86_sse2_psrai_d:
6860 NewIntNo = Intrinsic::x86_sse2_psra_d;
6861 break;
6862 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006864 switch (IntNo) {
6865 case Intrinsic::x86_mmx_pslli_w:
6866 NewIntNo = Intrinsic::x86_mmx_psll_w;
6867 break;
6868 case Intrinsic::x86_mmx_pslli_d:
6869 NewIntNo = Intrinsic::x86_mmx_psll_d;
6870 break;
6871 case Intrinsic::x86_mmx_pslli_q:
6872 NewIntNo = Intrinsic::x86_mmx_psll_q;
6873 break;
6874 case Intrinsic::x86_mmx_psrli_w:
6875 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6876 break;
6877 case Intrinsic::x86_mmx_psrli_d:
6878 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6879 break;
6880 case Intrinsic::x86_mmx_psrli_q:
6881 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6882 break;
6883 case Intrinsic::x86_mmx_psrai_w:
6884 NewIntNo = Intrinsic::x86_mmx_psra_w;
6885 break;
6886 case Intrinsic::x86_mmx_psrai_d:
6887 NewIntNo = Intrinsic::x86_mmx_psra_d;
6888 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006889 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006890 }
6891 break;
6892 }
6893 }
Mon P Wangefa42202009-09-03 19:56:25 +00006894
6895 // The vector shift intrinsics with scalars uses 32b shift amounts but
6896 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6897 // to be zero.
6898 SDValue ShOps[4];
6899 ShOps[0] = ShAmt;
6900 ShOps[1] = DAG.getConstant(0, MVT::i32);
6901 if (ShAmtVT == MVT::v4i32) {
6902 ShOps[2] = DAG.getUNDEF(MVT::i32);
6903 ShOps[3] = DAG.getUNDEF(MVT::i32);
6904 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6905 } else {
6906 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6907 }
6908
Owen Andersone50ed302009-08-10 22:56:29 +00006909 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006910 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006912 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006913 Op.getOperand(1), ShAmt);
6914 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006915 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006916}
Evan Cheng72261582005-12-20 06:22:03 +00006917
Dan Gohman475871a2008-07-27 21:46:04 +00006918SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006919 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006920 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006921
6922 if (Depth > 0) {
6923 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6924 SDValue Offset =
6925 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006927 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006928 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006929 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006930 NULL, 0);
6931 }
6932
6933 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006934 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006935 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006937}
6938
Dan Gohman475871a2008-07-27 21:46:04 +00006939SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006940 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6941 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006942 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006943 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006944 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6945 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006946 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006947 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006949 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006950}
6951
Dan Gohman475871a2008-07-27 21:46:04 +00006952SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006953 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006954 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006955}
6956
Dan Gohman475871a2008-07-27 21:46:04 +00006957SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006958{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006959 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006960 SDValue Chain = Op.getOperand(0);
6961 SDValue Offset = Op.getOperand(1);
6962 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006963 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006964
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006965 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6966 getPointerTy());
6967 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006968
Dale Johannesene4d209d2009-02-03 20:21:25 +00006969 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006970 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6972 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006973 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006974 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006975
Dale Johannesene4d209d2009-02-03 20:21:25 +00006976 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006978 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006979}
6980
Dan Gohman475871a2008-07-27 21:46:04 +00006981SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006982 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006983 SDValue Root = Op.getOperand(0);
6984 SDValue Trmp = Op.getOperand(1); // trampoline
6985 SDValue FPtr = Op.getOperand(2); // nested function
6986 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006987 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006988
Dan Gohman69de1932008-02-06 22:27:42 +00006989 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006990
Duncan Sands339e14f2008-01-16 22:55:25 +00006991 const X86InstrInfo *TII =
6992 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6993
Duncan Sandsb116fac2007-07-27 20:02:49 +00006994 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006995 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006996
6997 // Large code-model.
6998
6999 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7000 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7001
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007002 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7003 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007004
7005 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7006
7007 // Load the pointer to the nested function into R11.
7008 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007009 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007011 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007012
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7014 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007015 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007016
7017 // Load the 'nest' parameter value into R10.
7018 // R10 is specified in X86CallingConv.td
7019 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7021 DAG.getConstant(10, MVT::i64));
7022 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007023 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007024
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7026 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007027 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007028
7029 // Jump to the nested function.
7030 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7032 DAG.getConstant(20, MVT::i64));
7033 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007034 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007035
7036 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7038 DAG.getConstant(22, MVT::i64));
7039 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007040 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
Dan Gohman475871a2008-07-27 21:46:04 +00007042 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007045 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007046 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007047 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007048 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007049 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007050
7051 switch (CC) {
7052 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007053 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007054 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055 case CallingConv::X86_StdCall: {
7056 // Pass 'nest' parameter in ECX.
7057 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007058 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007059
7060 // Check that ECX wasn't needed by an 'inreg' parameter.
7061 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007062 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007063
Chris Lattner58d74912008-03-12 17:45:29 +00007064 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007065 unsigned InRegCount = 0;
7066 unsigned Idx = 1;
7067
7068 for (FunctionType::param_iterator I = FTy->param_begin(),
7069 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007070 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007072 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007073
7074 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007075 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076 }
7077 }
7078 break;
7079 }
7080 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007081 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007082 // Pass 'nest' parameter in EAX.
7083 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007084 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007085 break;
7086 }
7087
Dan Gohman475871a2008-07-27 21:46:04 +00007088 SDValue OutChains[4];
7089 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007090
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7092 DAG.getConstant(10, MVT::i32));
7093 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007094
Duncan Sands339e14f2008-01-16 22:55:25 +00007095 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007096 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007097 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007099 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7102 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007103 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007104
Duncan Sands339e14f2008-01-16 22:55:25 +00007105 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7107 DAG.getConstant(5, MVT::i32));
7108 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007109 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7112 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007113 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114
Dan Gohman475871a2008-07-27 21:46:04 +00007115 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007116 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 }
7119}
7120
Dan Gohman475871a2008-07-27 21:46:04 +00007121SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007122 /*
7123 The rounding mode is in bits 11:10 of FPSR, and has the following
7124 settings:
7125 00 Round to nearest
7126 01 Round to -inf
7127 10 Round to +inf
7128 11 Round to 0
7129
7130 FLT_ROUNDS, on the other hand, expects the following:
7131 -1 Undefined
7132 0 Round to 0
7133 1 Round to nearest
7134 2 Round to +inf
7135 3 Round to -inf
7136
7137 To perform the conversion, we do:
7138 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7139 */
7140
7141 MachineFunction &MF = DAG.getMachineFunction();
7142 const TargetMachine &TM = MF.getTarget();
7143 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7144 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007145 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007146 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007147
7148 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007149 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007150 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007151
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007153 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007154
7155 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007157
7158 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007159 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 DAG.getNode(ISD::SRL, dl, MVT::i16,
7161 DAG.getNode(ISD::AND, dl, MVT::i16,
7162 CWD, DAG.getConstant(0x800, MVT::i16)),
7163 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007164 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 DAG.getNode(ISD::SRL, dl, MVT::i16,
7166 DAG.getNode(ISD::AND, dl, MVT::i16,
7167 CWD, DAG.getConstant(0x400, MVT::i16)),
7168 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007169
Dan Gohman475871a2008-07-27 21:46:04 +00007170 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 DAG.getNode(ISD::AND, dl, MVT::i16,
7172 DAG.getNode(ISD::ADD, dl, MVT::i16,
7173 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7174 DAG.getConstant(1, MVT::i16)),
7175 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007176
7177
Duncan Sands83ec4b62008-06-06 12:08:01 +00007178 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007179 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007180}
7181
Dan Gohman475871a2008-07-27 21:46:04 +00007182SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007183 EVT VT = Op.getValueType();
7184 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007185 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007186 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007187
7188 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007190 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007192 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007193 }
Evan Cheng18efe262007-12-14 02:13:44 +00007194
Evan Cheng152804e2007-12-14 08:30:15 +00007195 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007196 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007197 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007198
7199 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007200 SDValue Ops[] = {
7201 Op,
7202 DAG.getConstant(NumBits+NumBits-1, OpVT),
7203 DAG.getConstant(X86::COND_E, MVT::i8),
7204 Op.getValue(1)
7205 };
7206 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007207
7208 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007209 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007210
Owen Anderson825b72b2009-08-11 20:47:22 +00007211 if (VT == MVT::i8)
7212 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007213 return Op;
7214}
7215
Dan Gohman475871a2008-07-27 21:46:04 +00007216SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007217 EVT VT = Op.getValueType();
7218 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007219 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007220 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007221
7222 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007223 if (VT == MVT::i8) {
7224 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007226 }
Evan Cheng152804e2007-12-14 08:30:15 +00007227
7228 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007230 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007231
7232 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007233 SDValue Ops[] = {
7234 Op,
7235 DAG.getConstant(NumBits, OpVT),
7236 DAG.getConstant(X86::COND_E, MVT::i8),
7237 Op.getValue(1)
7238 };
7239 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007240
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 if (VT == MVT::i8)
7242 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007243 return Op;
7244}
7245
Mon P Wangaf9b9522008-12-18 21:42:19 +00007246SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007247 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007249 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007250
Mon P Wangaf9b9522008-12-18 21:42:19 +00007251 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7252 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7253 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7254 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7255 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7256 //
7257 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7258 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7259 // return AloBlo + AloBhi + AhiBlo;
7260
7261 SDValue A = Op.getOperand(0);
7262 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7266 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7269 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007270 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007272 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007275 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007278 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7281 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7284 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7286 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007287 return Res;
7288}
7289
7290
Bill Wendling74c37652008-12-09 22:08:41 +00007291SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7292 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7293 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007294 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7295 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007296 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007297 SDValue LHS = N->getOperand(0);
7298 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007299 unsigned BaseOp = 0;
7300 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007301 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007302
7303 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007304 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007305 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007306 // A subtract of one will be selected as a INC. Note that INC doesn't
7307 // set CF, so we can't do this for UADDO.
7308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7309 if (C->getAPIntValue() == 1) {
7310 BaseOp = X86ISD::INC;
7311 Cond = X86::COND_O;
7312 break;
7313 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007314 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007315 Cond = X86::COND_O;
7316 break;
7317 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007318 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007319 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007320 break;
7321 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007322 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7323 // set CF, so we can't do this for USUBO.
7324 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7325 if (C->getAPIntValue() == 1) {
7326 BaseOp = X86ISD::DEC;
7327 Cond = X86::COND_O;
7328 break;
7329 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007330 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007331 Cond = X86::COND_O;
7332 break;
7333 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007334 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007335 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007336 break;
7337 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007338 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007339 Cond = X86::COND_O;
7340 break;
7341 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007342 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007343 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007344 break;
7345 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007346
Bill Wendling61edeb52008-12-02 01:06:39 +00007347 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007350
Bill Wendling61edeb52008-12-02 01:06:39 +00007351 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007354
Bill Wendling61edeb52008-12-02 01:06:39 +00007355 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7356 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007357}
7358
Dan Gohman475871a2008-07-27 21:46:04 +00007359SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007360 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007361 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007362 unsigned Reg = 0;
7363 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007365 default:
7366 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 case MVT::i8: Reg = X86::AL; size = 1; break;
7368 case MVT::i16: Reg = X86::AX; size = 2; break;
7369 case MVT::i32: Reg = X86::EAX; size = 4; break;
7370 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007371 assert(Subtarget->is64Bit() && "Node not type legal!");
7372 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007373 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007374 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007375 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007376 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007377 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007378 Op.getOperand(1),
7379 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007381 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007384 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007385 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007386 return cpOut;
7387}
7388
Duncan Sands1607f052008-12-01 11:39:25 +00007389SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007390 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007391 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007393 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007394 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7397 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007398 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7400 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007401 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007403 rdx.getValue(1)
7404 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406}
7407
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007408SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7409 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007411 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007413 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007415 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007416 Node->getOperand(0),
7417 Node->getOperand(1), negOp,
7418 cast<AtomicSDNode>(Node)->getSrcValue(),
7419 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007420}
7421
Evan Cheng0db9fe62006-04-25 20:13:52 +00007422/// LowerOperation - Provide custom lowering hooks for some operations.
7423///
Dan Gohman475871a2008-07-27 21:46:04 +00007424SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007425 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007426 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007427 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7428 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007429 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007430 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007431 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7432 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7433 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7434 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7435 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7436 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007437 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007438 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007439 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007440 case ISD::SHL_PARTS:
7441 case ISD::SRA_PARTS:
7442 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7443 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007444 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007446 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007447 case ISD::FABS: return LowerFABS(Op, DAG);
7448 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007449 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007450 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007451 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007452 case ISD::SELECT: return LowerSELECT(Op, DAG);
7453 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007456 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007457 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007458 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007459 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7460 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007461 case ISD::FRAME_TO_ARGS_OFFSET:
7462 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007463 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007464 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007465 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007466 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007467 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7468 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007469 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007470 case ISD::SADDO:
7471 case ISD::UADDO:
7472 case ISD::SSUBO:
7473 case ISD::USUBO:
7474 case ISD::SMULO:
7475 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007476 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007478}
7479
Duncan Sands1607f052008-12-01 11:39:25 +00007480void X86TargetLowering::
7481ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7482 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007483 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007486
7487 SDValue Chain = Node->getOperand(0);
7488 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007490 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007492 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007493 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007495 SDValue Result =
7496 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7497 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007498 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007500 Results.push_back(Result.getValue(2));
7501}
7502
Duncan Sands126d9072008-07-04 11:47:58 +00007503/// ReplaceNodeResults - Replace a node with an illegal result type
7504/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007505void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7506 SmallVectorImpl<SDValue>&Results,
7507 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007509 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007510 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007511 assert(false && "Do not know how to custom type legalize this operation!");
7512 return;
7513 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007514 std::pair<SDValue,SDValue> Vals =
7515 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007516 SDValue FIST = Vals.first, StackSlot = Vals.second;
7517 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007518 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007519 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007521 }
7522 return;
7523 }
7524 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007526 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007529 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007531 eax.getValue(2));
7532 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7533 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007535 Results.push_back(edx.getValue(1));
7536 return;
7537 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007538 case ISD::SDIV:
7539 case ISD::UDIV:
7540 case ISD::SREM:
7541 case ISD::UREM: {
7542 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7543 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7544 return;
7545 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007546 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007547 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007549 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7551 DAG.getConstant(0, MVT::i32));
7552 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7553 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007554 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7555 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007556 cpInL.getValue(1));
7557 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7559 DAG.getConstant(0, MVT::i32));
7560 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7561 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007562 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007563 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007564 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007565 swapInL.getValue(1));
7566 SDValue Ops[] = { swapInH.getValue(0),
7567 N->getOperand(1),
7568 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007570 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007571 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007573 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007575 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007577 Results.push_back(cpOutH.getValue(1));
7578 return;
7579 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007580 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007581 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7582 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007583 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007584 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7585 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007586 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007587 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7588 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007589 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007590 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7591 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007592 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007593 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7594 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007595 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007596 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7597 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007598 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007599 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7600 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007601 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007602}
7603
Evan Cheng72261582005-12-20 06:22:03 +00007604const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7605 switch (Opcode) {
7606 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007607 case X86ISD::BSF: return "X86ISD::BSF";
7608 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007609 case X86ISD::SHLD: return "X86ISD::SHLD";
7610 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007611 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007612 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007613 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007614 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007615 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007616 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007617 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7618 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7619 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007620 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007621 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007622 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007623 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007624 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007625 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007626 case X86ISD::COMI: return "X86ISD::COMI";
7627 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007628 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007629 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007630 case X86ISD::CMOV: return "X86ISD::CMOV";
7631 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007632 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007633 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7634 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007635 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007636 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007637 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007638 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007639 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007640 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7641 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007642 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007643 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007644 case X86ISD::FMAX: return "X86ISD::FMAX";
7645 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007646 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7647 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007648 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007649 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007650 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007651 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007652 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007653 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7654 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007655 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7656 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7657 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7658 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7659 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7660 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007661 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7662 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007663 case X86ISD::VSHL: return "X86ISD::VSHL";
7664 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007665 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7666 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7667 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7668 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7669 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7670 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7671 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7672 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7673 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7674 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007675 case X86ISD::ADD: return "X86ISD::ADD";
7676 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007677 case X86ISD::SMUL: return "X86ISD::SMUL";
7678 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007679 case X86ISD::INC: return "X86ISD::INC";
7680 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007681 case X86ISD::OR: return "X86ISD::OR";
7682 case X86ISD::XOR: return "X86ISD::XOR";
7683 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007684 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007685 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007686 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007687 }
7688}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007689
Chris Lattnerc9addb72007-03-30 23:15:24 +00007690// isLegalAddressingMode - Return true if the addressing mode represented
7691// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007692bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007693 const Type *Ty) const {
7694 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007695 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007696
Chris Lattnerc9addb72007-03-30 23:15:24 +00007697 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007698 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007699 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007700
Chris Lattnerc9addb72007-03-30 23:15:24 +00007701 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007702 unsigned GVFlags =
7703 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007704
Chris Lattnerdfed4132009-07-10 07:38:24 +00007705 // If a reference to this global requires an extra load, we can't fold it.
7706 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007707 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007708
Chris Lattnerdfed4132009-07-10 07:38:24 +00007709 // If BaseGV requires a register for the PIC base, we cannot also have a
7710 // BaseReg specified.
7711 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007712 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007713
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007714 // If lower 4G is not available, then we must use rip-relative addressing.
7715 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7716 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007718
Chris Lattnerc9addb72007-03-30 23:15:24 +00007719 switch (AM.Scale) {
7720 case 0:
7721 case 1:
7722 case 2:
7723 case 4:
7724 case 8:
7725 // These scales always work.
7726 break;
7727 case 3:
7728 case 5:
7729 case 9:
7730 // These scales are formed with basereg+scalereg. Only accept if there is
7731 // no basereg yet.
7732 if (AM.HasBaseReg)
7733 return false;
7734 break;
7735 default: // Other stuff never works.
7736 return false;
7737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007738
Chris Lattnerc9addb72007-03-30 23:15:24 +00007739 return true;
7740}
7741
7742
Evan Cheng2bd122c2007-10-26 01:56:11 +00007743bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7744 if (!Ty1->isInteger() || !Ty2->isInteger())
7745 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007746 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7747 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007748 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007749 return false;
7750 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007751}
7752
Owen Andersone50ed302009-08-10 22:56:29 +00007753bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007754 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007755 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007756 unsigned NumBits1 = VT1.getSizeInBits();
7757 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007758 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007759 return false;
7760 return Subtarget->is64Bit() || NumBits1 < 64;
7761}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007762
Dan Gohman97121ba2009-04-08 00:15:30 +00007763bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007764 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007765 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007766}
7767
Owen Andersone50ed302009-08-10 22:56:29 +00007768bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007769 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007771}
7772
Owen Andersone50ed302009-08-10 22:56:29 +00007773bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007774 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007776}
7777
Evan Cheng60c07e12006-07-05 22:17:51 +00007778/// isShuffleMaskLegal - Targets can use this to indicate that they only
7779/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7780/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7781/// are assumed to be legal.
7782bool
Eric Christopherfd179292009-08-27 18:07:15 +00007783X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007784 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007785 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007786 if (VT.getSizeInBits() == 64)
7787 return false;
7788
Nate Begemana09008b2009-10-19 02:17:23 +00007789 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007790 return (VT.getVectorNumElements() == 2 ||
7791 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7792 isMOVLMask(M, VT) ||
7793 isSHUFPMask(M, VT) ||
7794 isPSHUFDMask(M, VT) ||
7795 isPSHUFHWMask(M, VT) ||
7796 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007797 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007798 isUNPCKLMask(M, VT) ||
7799 isUNPCKHMask(M, VT) ||
7800 isUNPCKL_v_undef_Mask(M, VT) ||
7801 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007802}
7803
Dan Gohman7d8143f2008-04-09 20:09:42 +00007804bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007805X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007806 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007807 unsigned NumElts = VT.getVectorNumElements();
7808 // FIXME: This collection of masks seems suspect.
7809 if (NumElts == 2)
7810 return true;
7811 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7812 return (isMOVLMask(Mask, VT) ||
7813 isCommutedMOVLMask(Mask, VT, true) ||
7814 isSHUFPMask(Mask, VT) ||
7815 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007816 }
7817 return false;
7818}
7819
7820//===----------------------------------------------------------------------===//
7821// X86 Scheduler Hooks
7822//===----------------------------------------------------------------------===//
7823
Mon P Wang63307c32008-05-05 19:05:59 +00007824// private utility function
7825MachineBasicBlock *
7826X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7827 MachineBasicBlock *MBB,
7828 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007829 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007830 unsigned LoadOpc,
7831 unsigned CXchgOpc,
7832 unsigned copyOpc,
7833 unsigned notOpc,
7834 unsigned EAXreg,
7835 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007836 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007837 // For the atomic bitwise operator, we generate
7838 // thisMBB:
7839 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007840 // ld t1 = [bitinstr.addr]
7841 // op t2 = t1, [bitinstr.val]
7842 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007843 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7844 // bz newMBB
7845 // fallthrough -->nextMBB
7846 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7847 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007848 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007849 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007850
Mon P Wang63307c32008-05-05 19:05:59 +00007851 /// First build the CFG
7852 MachineFunction *F = MBB->getParent();
7853 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007854 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7855 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7856 F->insert(MBBIter, newMBB);
7857 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007858
Mon P Wang63307c32008-05-05 19:05:59 +00007859 // Move all successors to thisMBB to nextMBB
7860 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Mon P Wang63307c32008-05-05 19:05:59 +00007862 // Update thisMBB to fall through to newMBB
7863 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007864
Mon P Wang63307c32008-05-05 19:05:59 +00007865 // newMBB jumps to itself and fall through to nextMBB
7866 newMBB->addSuccessor(nextMBB);
7867 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007868
Mon P Wang63307c32008-05-05 19:05:59 +00007869 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007870 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007871 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007872 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007873 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007874 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007875 int numArgs = bInstr->getNumOperands() - 1;
7876 for (int i=0; i < numArgs; ++i)
7877 argOpers[i] = &bInstr->getOperand(i+1);
7878
7879 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007880 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7881 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Dale Johannesen140be2d2008-08-19 18:47:28 +00007883 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007884 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007885 for (int i=0; i <= lastAddrIndx; ++i)
7886 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007887
Dale Johannesen140be2d2008-08-19 18:47:28 +00007888 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007889 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007890 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007892 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007893 tt = t1;
7894
Dale Johannesen140be2d2008-08-19 18:47:28 +00007895 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007896 assert((argOpers[valArgIndx]->isReg() ||
7897 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007898 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007899 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007900 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007901 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007902 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007903 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007904 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007905
Dale Johannesene4d209d2009-02-03 20:21:25 +00007906 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007907 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007908
Dale Johannesene4d209d2009-02-03 20:21:25 +00007909 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007910 for (int i=0; i <= lastAddrIndx; ++i)
7911 (*MIB).addOperand(*argOpers[i]);
7912 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007913 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007914 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7915 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007916
Dale Johannesene4d209d2009-02-03 20:21:25 +00007917 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007918 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007919
Mon P Wang63307c32008-05-05 19:05:59 +00007920 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007922
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007923 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007924 return nextMBB;
7925}
7926
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007927// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007928MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007929X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7930 MachineBasicBlock *MBB,
7931 unsigned regOpcL,
7932 unsigned regOpcH,
7933 unsigned immOpcL,
7934 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007935 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007936 // For the atomic bitwise operator, we generate
7937 // thisMBB (instructions are in pairs, except cmpxchg8b)
7938 // ld t1,t2 = [bitinstr.addr]
7939 // newMBB:
7940 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7941 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007942 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007943 // mov ECX, EBX <- t5, t6
7944 // mov EAX, EDX <- t1, t2
7945 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7946 // mov t3, t4 <- EAX, EDX
7947 // bz newMBB
7948 // result in out1, out2
7949 // fallthrough -->nextMBB
7950
7951 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7952 const unsigned LoadOpc = X86::MOV32rm;
7953 const unsigned copyOpc = X86::MOV32rr;
7954 const unsigned NotOpc = X86::NOT32r;
7955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7956 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7957 MachineFunction::iterator MBBIter = MBB;
7958 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007959
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007960 /// First build the CFG
7961 MachineFunction *F = MBB->getParent();
7962 MachineBasicBlock *thisMBB = MBB;
7963 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7964 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7965 F->insert(MBBIter, newMBB);
7966 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007967
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007968 // Move all successors to thisMBB to nextMBB
7969 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007970
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007971 // Update thisMBB to fall through to newMBB
7972 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007973
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007974 // newMBB jumps to itself and fall through to nextMBB
7975 newMBB->addSuccessor(nextMBB);
7976 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007977
Dale Johannesene4d209d2009-02-03 20:21:25 +00007978 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007979 // Insert instructions into newMBB based on incoming instruction
7980 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007981 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007982 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983 MachineOperand& dest1Oper = bInstr->getOperand(0);
7984 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007985 MachineOperand* argOpers[2 + X86AddrNumOperands];
7986 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007987 argOpers[i] = &bInstr->getOperand(i+2);
7988
Evan Chengad5b52f2010-01-08 19:14:57 +00007989 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007990 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007991
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007993 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007994 for (int i=0; i <= lastAddrIndx; ++i)
7995 (*MIB).addOperand(*argOpers[i]);
7996 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007998 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007999 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008001 MachineOperand newOp3 = *(argOpers[3]);
8002 if (newOp3.isImm())
8003 newOp3.setImm(newOp3.getImm()+4);
8004 else
8005 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008006 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008007 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008008
8009 // t3/4 are defined later, at the bottom of the loop
8010 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8011 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008012 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008013 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008014 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8016
Evan Cheng306b4ca2010-01-08 23:41:50 +00008017 // The subsequent operations should be using the destination registers of
8018 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008019 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008020 t1 = F->getRegInfo().createVirtualRegister(RC);
8021 t2 = F->getRegInfo().createVirtualRegister(RC);
8022 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8023 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008024 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008025 t1 = dest1Oper.getReg();
8026 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008027 }
8028
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 int valArgIndx = lastAddrIndx + 1;
8030 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008031 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 "invalid operand");
8033 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8034 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008035 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008036 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008037 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008038 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008039 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008040 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008041 (*MIB).addOperand(*argOpers[valArgIndx]);
8042 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008043 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008044 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008045 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008046 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008050 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008051 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008052 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008053
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008055 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008056 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057 MIB.addReg(t2);
8058
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008060 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008062 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008063
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 for (int i=0; i <= lastAddrIndx; ++i)
8066 (*MIB).addOperand(*argOpers[i]);
8067
8068 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008069 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8070 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008073 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008076
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008077 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008078 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008079
8080 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8081 return nextMBB;
8082}
8083
8084// private utility function
8085MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008086X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8087 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008088 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008089 // For the atomic min/max operator, we generate
8090 // thisMBB:
8091 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008092 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008093 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008094 // cmp t1, t2
8095 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008096 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008097 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8098 // bz newMBB
8099 // fallthrough -->nextMBB
8100 //
8101 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8102 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008103 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008104 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008105
Mon P Wang63307c32008-05-05 19:05:59 +00008106 /// First build the CFG
8107 MachineFunction *F = MBB->getParent();
8108 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008109 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8110 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8111 F->insert(MBBIter, newMBB);
8112 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Dan Gohmand6708ea2009-08-15 01:38:56 +00008114 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008115 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Mon P Wang63307c32008-05-05 19:05:59 +00008117 // Update thisMBB to fall through to newMBB
8118 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008119
Mon P Wang63307c32008-05-05 19:05:59 +00008120 // newMBB jumps to newMBB and fall through to nextMBB
8121 newMBB->addSuccessor(nextMBB);
8122 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008123
Dale Johannesene4d209d2009-02-03 20:21:25 +00008124 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008125 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008126 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008127 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008128 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008129 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008130 int numArgs = mInstr->getNumOperands() - 1;
8131 for (int i=0; i < numArgs; ++i)
8132 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133
Mon P Wang63307c32008-05-05 19:05:59 +00008134 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008135 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8136 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Mon P Wangab3e7472008-05-05 22:56:23 +00008138 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008139 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008140 for (int i=0; i <= lastAddrIndx; ++i)
8141 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008142
Mon P Wang63307c32008-05-05 19:05:59 +00008143 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008144 assert((argOpers[valArgIndx]->isReg() ||
8145 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008146 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
8148 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008149 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008150 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008151 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008153 (*MIB).addOperand(*argOpers[valArgIndx]);
8154
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008156 MIB.addReg(t1);
8157
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008159 MIB.addReg(t1);
8160 MIB.addReg(t2);
8161
8162 // Generate movc
8163 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008165 MIB.addReg(t2);
8166 MIB.addReg(t1);
8167
8168 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008169 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008170 for (int i=0; i <= lastAddrIndx; ++i)
8171 (*MIB).addOperand(*argOpers[i]);
8172 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008173 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008174 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8175 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008178 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008179
Mon P Wang63307c32008-05-05 19:05:59 +00008180 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008182
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008183 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008184 return nextMBB;
8185}
8186
Eric Christopherf83a5de2009-08-27 18:08:16 +00008187// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8188// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008189MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008190X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008191 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008192
8193 MachineFunction *F = BB->getParent();
8194 DebugLoc dl = MI->getDebugLoc();
8195 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8196
8197 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008198 if (memArg)
8199 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8200 else
8201 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008202
8203 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8204
8205 for (unsigned i = 0; i < numArgs; ++i) {
8206 MachineOperand &Op = MI->getOperand(i+1);
8207
8208 if (!(Op.isReg() && Op.isImplicit()))
8209 MIB.addOperand(Op);
8210 }
8211
8212 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8213 .addReg(X86::XMM0);
8214
8215 F->DeleteMachineInstr(MI);
8216
8217 return BB;
8218}
8219
8220MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008221X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8222 MachineInstr *MI,
8223 MachineBasicBlock *MBB) const {
8224 // Emit code to save XMM registers to the stack. The ABI says that the
8225 // number of registers to save is given in %al, so it's theoretically
8226 // possible to do an indirect jump trick to avoid saving all of them,
8227 // however this code takes a simpler approach and just executes all
8228 // of the stores if %al is non-zero. It's less code, and it's probably
8229 // easier on the hardware branch predictor, and stores aren't all that
8230 // expensive anyway.
8231
8232 // Create the new basic blocks. One block contains all the XMM stores,
8233 // and one block is the final destination regardless of whether any
8234 // stores were performed.
8235 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8236 MachineFunction *F = MBB->getParent();
8237 MachineFunction::iterator MBBIter = MBB;
8238 ++MBBIter;
8239 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8240 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8241 F->insert(MBBIter, XMMSaveMBB);
8242 F->insert(MBBIter, EndMBB);
8243
8244 // Set up the CFG.
8245 // Move any original successors of MBB to the end block.
8246 EndMBB->transferSuccessors(MBB);
8247 // The original block will now fall through to the XMM save block.
8248 MBB->addSuccessor(XMMSaveMBB);
8249 // The XMMSaveMBB will fall through to the end block.
8250 XMMSaveMBB->addSuccessor(EndMBB);
8251
8252 // Now add the instructions.
8253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8254 DebugLoc DL = MI->getDebugLoc();
8255
8256 unsigned CountReg = MI->getOperand(0).getReg();
8257 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8258 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8259
8260 if (!Subtarget->isTargetWin64()) {
8261 // If %al is 0, branch around the XMM save block.
8262 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8263 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8264 MBB->addSuccessor(EndMBB);
8265 }
8266
8267 // In the XMM save block, save all the XMM argument registers.
8268 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8269 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008270 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008271 F->getMachineMemOperand(
8272 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8273 MachineMemOperand::MOStore, Offset,
8274 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008275 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8276 .addFrameIndex(RegSaveFrameIndex)
8277 .addImm(/*Scale=*/1)
8278 .addReg(/*IndexReg=*/0)
8279 .addImm(/*Disp=*/Offset)
8280 .addReg(/*Segment=*/0)
8281 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008282 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008283 }
8284
8285 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8286
8287 return EndMBB;
8288}
Mon P Wang63307c32008-05-05 19:05:59 +00008289
Evan Cheng60c07e12006-07-05 22:17:51 +00008290MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008291X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008292 MachineBasicBlock *BB,
8293 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008294 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8295 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008296
Chris Lattner52600972009-09-02 05:57:00 +00008297 // To "insert" a SELECT_CC instruction, we actually have to insert the
8298 // diamond control-flow pattern. The incoming instruction knows the
8299 // destination vreg to set, the condition code register to branch on, the
8300 // true/false values to select between, and a branch opcode to use.
8301 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8302 MachineFunction::iterator It = BB;
8303 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008304
Chris Lattner52600972009-09-02 05:57:00 +00008305 // thisMBB:
8306 // ...
8307 // TrueVal = ...
8308 // cmpTY ccX, r1, r2
8309 // bCC copy1MBB
8310 // fallthrough --> copy0MBB
8311 MachineBasicBlock *thisMBB = BB;
8312 MachineFunction *F = BB->getParent();
8313 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8314 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8315 unsigned Opc =
8316 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8317 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8318 F->insert(It, copy0MBB);
8319 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008320 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008321 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008322 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008323 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008324 E = BB->succ_end(); I != E; ++I) {
8325 EM->insert(std::make_pair(*I, sinkMBB));
8326 sinkMBB->addSuccessor(*I);
8327 }
8328 // Next, remove all successors of the current block, and add the true
8329 // and fallthrough blocks as its successors.
8330 while (!BB->succ_empty())
8331 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008332 // Add the true and fallthrough blocks as its successors.
8333 BB->addSuccessor(copy0MBB);
8334 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008335
Chris Lattner52600972009-09-02 05:57:00 +00008336 // copy0MBB:
8337 // %FalseValue = ...
8338 // # fallthrough to sinkMBB
8339 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008340
Chris Lattner52600972009-09-02 05:57:00 +00008341 // Update machine-CFG edges
8342 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008343
Chris Lattner52600972009-09-02 05:57:00 +00008344 // sinkMBB:
8345 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8346 // ...
8347 BB = sinkMBB;
8348 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8349 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8350 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8351
8352 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8353 return BB;
8354}
8355
8356
8357MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008358X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008359 MachineBasicBlock *BB,
8360 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008361 switch (MI->getOpcode()) {
8362 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008363 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008364 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008365 case X86::CMOV_FR32:
8366 case X86::CMOV_FR64:
8367 case X86::CMOV_V4F32:
8368 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008369 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008370 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008371
Dale Johannesen849f2142007-07-03 00:53:03 +00008372 case X86::FP32_TO_INT16_IN_MEM:
8373 case X86::FP32_TO_INT32_IN_MEM:
8374 case X86::FP32_TO_INT64_IN_MEM:
8375 case X86::FP64_TO_INT16_IN_MEM:
8376 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008377 case X86::FP64_TO_INT64_IN_MEM:
8378 case X86::FP80_TO_INT16_IN_MEM:
8379 case X86::FP80_TO_INT32_IN_MEM:
8380 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008381 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8382 DebugLoc DL = MI->getDebugLoc();
8383
Evan Cheng60c07e12006-07-05 22:17:51 +00008384 // Change the floating point control register to use "round towards zero"
8385 // mode when truncating to an integer value.
8386 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008387 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008388 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008389
8390 // Load the old value of the high byte of the control word...
8391 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008392 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008393 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008394 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008395
8396 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008397 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008398 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008399
8400 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008401 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008402
8403 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008404 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008405 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008406
8407 // Get the X86 opcode to use.
8408 unsigned Opc;
8409 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008410 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008411 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8412 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8413 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8414 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8415 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8416 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008417 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8418 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8419 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008420 }
8421
8422 X86AddressMode AM;
8423 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008424 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008425 AM.BaseType = X86AddressMode::RegBase;
8426 AM.Base.Reg = Op.getReg();
8427 } else {
8428 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008429 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008430 }
8431 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008432 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008433 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008434 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008435 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008436 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008437 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008438 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008439 AM.GV = Op.getGlobal();
8440 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008441 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008442 }
Chris Lattner52600972009-09-02 05:57:00 +00008443 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008444 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008445
8446 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008447 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008448
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008449 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008450 return BB;
8451 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008452 // String/text processing lowering.
8453 case X86::PCMPISTRM128REG:
8454 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8455 case X86::PCMPISTRM128MEM:
8456 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8457 case X86::PCMPESTRM128REG:
8458 return EmitPCMP(MI, BB, 5, false /* in mem */);
8459 case X86::PCMPESTRM128MEM:
8460 return EmitPCMP(MI, BB, 5, true /* in mem */);
8461
8462 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008463 case X86::ATOMAND32:
8464 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008465 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008466 X86::LCMPXCHG32, X86::MOV32rr,
8467 X86::NOT32r, X86::EAX,
8468 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008469 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008470 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8471 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008472 X86::LCMPXCHG32, X86::MOV32rr,
8473 X86::NOT32r, X86::EAX,
8474 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008475 case X86::ATOMXOR32:
8476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008477 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008478 X86::LCMPXCHG32, X86::MOV32rr,
8479 X86::NOT32r, X86::EAX,
8480 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008481 case X86::ATOMNAND32:
8482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008483 X86::AND32ri, X86::MOV32rm,
8484 X86::LCMPXCHG32, X86::MOV32rr,
8485 X86::NOT32r, X86::EAX,
8486 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008487 case X86::ATOMMIN32:
8488 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8489 case X86::ATOMMAX32:
8490 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8491 case X86::ATOMUMIN32:
8492 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8493 case X86::ATOMUMAX32:
8494 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008495
8496 case X86::ATOMAND16:
8497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8498 X86::AND16ri, X86::MOV16rm,
8499 X86::LCMPXCHG16, X86::MOV16rr,
8500 X86::NOT16r, X86::AX,
8501 X86::GR16RegisterClass);
8502 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008504 X86::OR16ri, X86::MOV16rm,
8505 X86::LCMPXCHG16, X86::MOV16rr,
8506 X86::NOT16r, X86::AX,
8507 X86::GR16RegisterClass);
8508 case X86::ATOMXOR16:
8509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8510 X86::XOR16ri, X86::MOV16rm,
8511 X86::LCMPXCHG16, X86::MOV16rr,
8512 X86::NOT16r, X86::AX,
8513 X86::GR16RegisterClass);
8514 case X86::ATOMNAND16:
8515 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8516 X86::AND16ri, X86::MOV16rm,
8517 X86::LCMPXCHG16, X86::MOV16rr,
8518 X86::NOT16r, X86::AX,
8519 X86::GR16RegisterClass, true);
8520 case X86::ATOMMIN16:
8521 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8522 case X86::ATOMMAX16:
8523 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8524 case X86::ATOMUMIN16:
8525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8526 case X86::ATOMUMAX16:
8527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8528
8529 case X86::ATOMAND8:
8530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8531 X86::AND8ri, X86::MOV8rm,
8532 X86::LCMPXCHG8, X86::MOV8rr,
8533 X86::NOT8r, X86::AL,
8534 X86::GR8RegisterClass);
8535 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008537 X86::OR8ri, X86::MOV8rm,
8538 X86::LCMPXCHG8, X86::MOV8rr,
8539 X86::NOT8r, X86::AL,
8540 X86::GR8RegisterClass);
8541 case X86::ATOMXOR8:
8542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8543 X86::XOR8ri, X86::MOV8rm,
8544 X86::LCMPXCHG8, X86::MOV8rr,
8545 X86::NOT8r, X86::AL,
8546 X86::GR8RegisterClass);
8547 case X86::ATOMNAND8:
8548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8549 X86::AND8ri, X86::MOV8rm,
8550 X86::LCMPXCHG8, X86::MOV8rr,
8551 X86::NOT8r, X86::AL,
8552 X86::GR8RegisterClass, true);
8553 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008554 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008555 case X86::ATOMAND64:
8556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008557 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008558 X86::LCMPXCHG64, X86::MOV64rr,
8559 X86::NOT64r, X86::RAX,
8560 X86::GR64RegisterClass);
8561 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8563 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008564 X86::LCMPXCHG64, X86::MOV64rr,
8565 X86::NOT64r, X86::RAX,
8566 X86::GR64RegisterClass);
8567 case X86::ATOMXOR64:
8568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008569 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008570 X86::LCMPXCHG64, X86::MOV64rr,
8571 X86::NOT64r, X86::RAX,
8572 X86::GR64RegisterClass);
8573 case X86::ATOMNAND64:
8574 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8575 X86::AND64ri32, X86::MOV64rm,
8576 X86::LCMPXCHG64, X86::MOV64rr,
8577 X86::NOT64r, X86::RAX,
8578 X86::GR64RegisterClass, true);
8579 case X86::ATOMMIN64:
8580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8581 case X86::ATOMMAX64:
8582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8583 case X86::ATOMUMIN64:
8584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8585 case X86::ATOMUMAX64:
8586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008587
8588 // This group does 64-bit operations on a 32-bit host.
8589 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008590 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008591 X86::AND32rr, X86::AND32rr,
8592 X86::AND32ri, X86::AND32ri,
8593 false);
8594 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008595 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008596 X86::OR32rr, X86::OR32rr,
8597 X86::OR32ri, X86::OR32ri,
8598 false);
8599 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008600 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008601 X86::XOR32rr, X86::XOR32rr,
8602 X86::XOR32ri, X86::XOR32ri,
8603 false);
8604 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008605 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008606 X86::AND32rr, X86::AND32rr,
8607 X86::AND32ri, X86::AND32ri,
8608 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008609 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008610 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008611 X86::ADD32rr, X86::ADC32rr,
8612 X86::ADD32ri, X86::ADC32ri,
8613 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008614 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008615 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008616 X86::SUB32rr, X86::SBB32rr,
8617 X86::SUB32ri, X86::SBB32ri,
8618 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008619 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008620 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008621 X86::MOV32rr, X86::MOV32rr,
8622 X86::MOV32ri, X86::MOV32ri,
8623 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008624 case X86::VASTART_SAVE_XMM_REGS:
8625 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008626 }
8627}
8628
8629//===----------------------------------------------------------------------===//
8630// X86 Optimization Hooks
8631//===----------------------------------------------------------------------===//
8632
Dan Gohman475871a2008-07-27 21:46:04 +00008633void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008634 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008635 APInt &KnownZero,
8636 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008637 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008638 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008639 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008640 assert((Opc >= ISD::BUILTIN_OP_END ||
8641 Opc == ISD::INTRINSIC_WO_CHAIN ||
8642 Opc == ISD::INTRINSIC_W_CHAIN ||
8643 Opc == ISD::INTRINSIC_VOID) &&
8644 "Should use MaskedValueIsZero if you don't know whether Op"
8645 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008646
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008647 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008648 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008649 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008650 case X86ISD::ADD:
8651 case X86ISD::SUB:
8652 case X86ISD::SMUL:
8653 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008654 case X86ISD::INC:
8655 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008656 case X86ISD::OR:
8657 case X86ISD::XOR:
8658 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008659 // These nodes' second result is a boolean.
8660 if (Op.getResNo() == 0)
8661 break;
8662 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008663 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008664 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8665 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008666 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008667 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008668}
Chris Lattner259e97c2006-01-31 19:43:35 +00008669
Evan Cheng206ee9d2006-07-07 08:33:52 +00008670/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008671/// node is a GlobalAddress + offset.
8672bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8673 GlobalValue* &GA, int64_t &Offset) const{
8674 if (N->getOpcode() == X86ISD::Wrapper) {
8675 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008676 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008677 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008678 return true;
8679 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008680 }
Evan Chengad4196b2008-05-12 19:56:52 +00008681 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008682}
8683
Nate Begeman9008ca62009-04-27 18:41:29 +00008684static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008685 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008686 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008687 SelectionDAG &DAG, MachineFrameInfo *MFI,
8688 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008689 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008690 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008691 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008692 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008693 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008694 return false;
8695 continue;
8696 }
8697
Dan Gohman475871a2008-07-27 21:46:04 +00008698 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008699 if (!Elt.getNode() ||
8700 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008701 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008702 if (!LDBase) {
8703 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008704 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008705 LDBase = cast<LoadSDNode>(Elt.getNode());
8706 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008707 continue;
8708 }
8709 if (Elt.getOpcode() == ISD::UNDEF)
8710 continue;
8711
Nate Begemanabc01992009-06-05 21:37:30 +00008712 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008713 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008714 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008715 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008716 }
8717 return true;
8718}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008719
8720/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8721/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8722/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008723/// order. In the case of v2i64, it will see if it can rewrite the
8724/// shuffle to be an appropriate build vector so it can take advantage of
8725// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008726static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008727 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008728 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008729 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008730 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008731 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8732 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008733
Eli Friedman7a5e5552009-06-07 06:52:44 +00008734 if (VT.getSizeInBits() != 128)
8735 return SDValue();
8736
Mon P Wang1e955802009-04-03 02:43:30 +00008737 // Try to combine a vector_shuffle into a 128-bit load.
8738 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008739 LoadSDNode *LD = NULL;
8740 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008741 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008742 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008743 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008744
Eli Friedman7a5e5552009-06-07 06:52:44 +00008745 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008746 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008747 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8748 LD->getSrcValue(), LD->getSrcValueOffset(),
8749 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008750 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008751 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008752 LD->isVolatile(), LD->getAlignment());
8753 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008754 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008755 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8756 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008757 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8758 }
8759 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008760}
Evan Chengd880b972008-05-09 21:53:03 +00008761
Chris Lattner83e6c992006-10-04 06:57:07 +00008762/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008763static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008764 const X86Subtarget *Subtarget) {
8765 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008766 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008767 // Get the LHS/RHS of the select.
8768 SDValue LHS = N->getOperand(1);
8769 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008770
Dan Gohman670e5392009-09-21 18:03:22 +00008771 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8772 // instructions have the peculiarity that if either operand is a NaN,
8773 // they chose what we call the RHS operand (and as such are not symmetric).
8774 // It happens that this matches the semantics of the common C idiom
8775 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008776 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008777 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008778 Cond.getOpcode() == ISD::SETCC) {
8779 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008780
Chris Lattner47b4ce82009-03-11 05:48:52 +00008781 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008782 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008783 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8784 switch (CC) {
8785 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008786 case ISD::SETULT:
8787 // This can be a min if we can prove that at least one of the operands
8788 // is not a nan.
8789 if (!FiniteOnlyFPMath()) {
8790 if (DAG.isKnownNeverNaN(RHS)) {
8791 // Put the potential NaN in the RHS so that SSE will preserve it.
8792 std::swap(LHS, RHS);
8793 } else if (!DAG.isKnownNeverNaN(LHS))
8794 break;
8795 }
8796 Opcode = X86ISD::FMIN;
8797 break;
8798 case ISD::SETOLE:
8799 // This can be a min if we can prove that at least one of the operands
8800 // is not a nan.
8801 if (!FiniteOnlyFPMath()) {
8802 if (DAG.isKnownNeverNaN(LHS)) {
8803 // Put the potential NaN in the RHS so that SSE will preserve it.
8804 std::swap(LHS, RHS);
8805 } else if (!DAG.isKnownNeverNaN(RHS))
8806 break;
8807 }
8808 Opcode = X86ISD::FMIN;
8809 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008810 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008811 // This can be a min, but if either operand is a NaN we need it to
8812 // preserve the original LHS.
8813 std::swap(LHS, RHS);
8814 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008815 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008816 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008817 Opcode = X86ISD::FMIN;
8818 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008819
Dan Gohman670e5392009-09-21 18:03:22 +00008820 case ISD::SETOGE:
8821 // This can be a max if we can prove that at least one of the operands
8822 // is not a nan.
8823 if (!FiniteOnlyFPMath()) {
8824 if (DAG.isKnownNeverNaN(LHS)) {
8825 // Put the potential NaN in the RHS so that SSE will preserve it.
8826 std::swap(LHS, RHS);
8827 } else if (!DAG.isKnownNeverNaN(RHS))
8828 break;
8829 }
8830 Opcode = X86ISD::FMAX;
8831 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008832 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008833 // This can be a max if we can prove that at least one of the operands
8834 // is not a nan.
8835 if (!FiniteOnlyFPMath()) {
8836 if (DAG.isKnownNeverNaN(RHS)) {
8837 // Put the potential NaN in the RHS so that SSE will preserve it.
8838 std::swap(LHS, RHS);
8839 } else if (!DAG.isKnownNeverNaN(LHS))
8840 break;
8841 }
8842 Opcode = X86ISD::FMAX;
8843 break;
8844 case ISD::SETUGE:
8845 // This can be a max, but if either operand is a NaN we need it to
8846 // preserve the original LHS.
8847 std::swap(LHS, RHS);
8848 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008849 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008850 case ISD::SETGE:
8851 Opcode = X86ISD::FMAX;
8852 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008853 }
Dan Gohman670e5392009-09-21 18:03:22 +00008854 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008855 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8856 switch (CC) {
8857 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008858 case ISD::SETOGE:
8859 // This can be a min if we can prove that at least one of the operands
8860 // is not a nan.
8861 if (!FiniteOnlyFPMath()) {
8862 if (DAG.isKnownNeverNaN(RHS)) {
8863 // Put the potential NaN in the RHS so that SSE will preserve it.
8864 std::swap(LHS, RHS);
8865 } else if (!DAG.isKnownNeverNaN(LHS))
8866 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008867 }
Dan Gohman670e5392009-09-21 18:03:22 +00008868 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008869 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008870 case ISD::SETUGT:
8871 // This can be a min if we can prove that at least one of the operands
8872 // is not a nan.
8873 if (!FiniteOnlyFPMath()) {
8874 if (DAG.isKnownNeverNaN(LHS)) {
8875 // Put the potential NaN in the RHS so that SSE will preserve it.
8876 std::swap(LHS, RHS);
8877 } else if (!DAG.isKnownNeverNaN(RHS))
8878 break;
8879 }
8880 Opcode = X86ISD::FMIN;
8881 break;
8882 case ISD::SETUGE:
8883 // This can be a min, but if either operand is a NaN we need it to
8884 // preserve the original LHS.
8885 std::swap(LHS, RHS);
8886 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008887 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008888 case ISD::SETGE:
8889 Opcode = X86ISD::FMIN;
8890 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008891
Dan Gohman670e5392009-09-21 18:03:22 +00008892 case ISD::SETULT:
8893 // This can be a max if we can prove that at least one of the operands
8894 // is not a nan.
8895 if (!FiniteOnlyFPMath()) {
8896 if (DAG.isKnownNeverNaN(LHS)) {
8897 // Put the potential NaN in the RHS so that SSE will preserve it.
8898 std::swap(LHS, RHS);
8899 } else if (!DAG.isKnownNeverNaN(RHS))
8900 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008901 }
Dan Gohman670e5392009-09-21 18:03:22 +00008902 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008903 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008904 case ISD::SETOLE:
8905 // This can be a max if we can prove that at least one of the operands
8906 // is not a nan.
8907 if (!FiniteOnlyFPMath()) {
8908 if (DAG.isKnownNeverNaN(RHS)) {
8909 // Put the potential NaN in the RHS so that SSE will preserve it.
8910 std::swap(LHS, RHS);
8911 } else if (!DAG.isKnownNeverNaN(LHS))
8912 break;
8913 }
8914 Opcode = X86ISD::FMAX;
8915 break;
8916 case ISD::SETULE:
8917 // This can be a max, but if either operand is a NaN we need it to
8918 // preserve the original LHS.
8919 std::swap(LHS, RHS);
8920 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008921 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008922 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008923 Opcode = X86ISD::FMAX;
8924 break;
8925 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008926 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008927
Chris Lattner47b4ce82009-03-11 05:48:52 +00008928 if (Opcode)
8929 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008930 }
Eric Christopherfd179292009-08-27 18:07:15 +00008931
Chris Lattnerd1980a52009-03-12 06:52:53 +00008932 // If this is a select between two integer constants, try to do some
8933 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008934 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8935 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008936 // Don't do this for crazy integer types.
8937 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8938 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008939 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008940 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008941
Chris Lattnercee56e72009-03-13 05:53:31 +00008942 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008943 // Efficiently invertible.
8944 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8945 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8946 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8947 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008948 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008949 }
Eric Christopherfd179292009-08-27 18:07:15 +00008950
Chris Lattnerd1980a52009-03-12 06:52:53 +00008951 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008952 if (FalseC->getAPIntValue() == 0 &&
8953 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008954 if (NeedsCondInvert) // Invert the condition if needed.
8955 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8956 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008957
Chris Lattnerd1980a52009-03-12 06:52:53 +00008958 // Zero extend the condition if needed.
8959 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008960
Chris Lattnercee56e72009-03-13 05:53:31 +00008961 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008962 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008963 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008964 }
Eric Christopherfd179292009-08-27 18:07:15 +00008965
Chris Lattner97a29a52009-03-13 05:22:11 +00008966 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008967 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008968 if (NeedsCondInvert) // Invert the condition if needed.
8969 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8970 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008971
Chris Lattner97a29a52009-03-13 05:22:11 +00008972 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008973 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8974 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008975 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008977 }
Eric Christopherfd179292009-08-27 18:07:15 +00008978
Chris Lattnercee56e72009-03-13 05:53:31 +00008979 // Optimize cases that will turn into an LEA instruction. This requires
8980 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008981 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008982 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008983 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008984
Chris Lattnercee56e72009-03-13 05:53:31 +00008985 bool isFastMultiplier = false;
8986 if (Diff < 10) {
8987 switch ((unsigned char)Diff) {
8988 default: break;
8989 case 1: // result = add base, cond
8990 case 2: // result = lea base( , cond*2)
8991 case 3: // result = lea base(cond, cond*2)
8992 case 4: // result = lea base( , cond*4)
8993 case 5: // result = lea base(cond, cond*4)
8994 case 8: // result = lea base( , cond*8)
8995 case 9: // result = lea base(cond, cond*8)
8996 isFastMultiplier = true;
8997 break;
8998 }
8999 }
Eric Christopherfd179292009-08-27 18:07:15 +00009000
Chris Lattnercee56e72009-03-13 05:53:31 +00009001 if (isFastMultiplier) {
9002 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9003 if (NeedsCondInvert) // Invert the condition if needed.
9004 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9005 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009006
Chris Lattnercee56e72009-03-13 05:53:31 +00009007 // Zero extend the condition if needed.
9008 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9009 Cond);
9010 // Scale the condition by the difference.
9011 if (Diff != 1)
9012 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9013 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009014
Chris Lattnercee56e72009-03-13 05:53:31 +00009015 // Add the base if non-zero.
9016 if (FalseC->getAPIntValue() != 0)
9017 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9018 SDValue(FalseC, 0));
9019 return Cond;
9020 }
Eric Christopherfd179292009-08-27 18:07:15 +00009021 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009022 }
9023 }
Eric Christopherfd179292009-08-27 18:07:15 +00009024
Dan Gohman475871a2008-07-27 21:46:04 +00009025 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009026}
9027
Chris Lattnerd1980a52009-03-12 06:52:53 +00009028/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9029static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9030 TargetLowering::DAGCombinerInfo &DCI) {
9031 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009032
Chris Lattnerd1980a52009-03-12 06:52:53 +00009033 // If the flag operand isn't dead, don't touch this CMOV.
9034 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9035 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009036
Chris Lattnerd1980a52009-03-12 06:52:53 +00009037 // If this is a select between two integer constants, try to do some
9038 // optimizations. Note that the operands are ordered the opposite of SELECT
9039 // operands.
9040 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9041 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9042 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9043 // larger than FalseC (the false value).
9044 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009045
Chris Lattnerd1980a52009-03-12 06:52:53 +00009046 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9047 CC = X86::GetOppositeBranchCondition(CC);
9048 std::swap(TrueC, FalseC);
9049 }
Eric Christopherfd179292009-08-27 18:07:15 +00009050
Chris Lattnerd1980a52009-03-12 06:52:53 +00009051 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009052 // This is efficient for any integer data type (including i8/i16) and
9053 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009054 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9055 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009056 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9057 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Chris Lattnerd1980a52009-03-12 06:52:53 +00009059 // Zero extend the condition if needed.
9060 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009061
Chris Lattnerd1980a52009-03-12 06:52:53 +00009062 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9063 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009064 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009065 if (N->getNumValues() == 2) // Dead flag value?
9066 return DCI.CombineTo(N, Cond, SDValue());
9067 return Cond;
9068 }
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Chris Lattnercee56e72009-03-13 05:53:31 +00009070 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9071 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009072 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9073 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009074 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9075 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009076
Chris Lattner97a29a52009-03-13 05:22:11 +00009077 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009078 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9079 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009080 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9081 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattner97a29a52009-03-13 05:22:11 +00009083 if (N->getNumValues() == 2) // Dead flag value?
9084 return DCI.CombineTo(N, Cond, SDValue());
9085 return Cond;
9086 }
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Chris Lattnercee56e72009-03-13 05:53:31 +00009088 // Optimize cases that will turn into an LEA instruction. This requires
9089 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009091 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009092 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 bool isFastMultiplier = false;
9095 if (Diff < 10) {
9096 switch ((unsigned char)Diff) {
9097 default: break;
9098 case 1: // result = add base, cond
9099 case 2: // result = lea base( , cond*2)
9100 case 3: // result = lea base(cond, cond*2)
9101 case 4: // result = lea base( , cond*4)
9102 case 5: // result = lea base(cond, cond*4)
9103 case 8: // result = lea base( , cond*8)
9104 case 9: // result = lea base(cond, cond*8)
9105 isFastMultiplier = true;
9106 break;
9107 }
9108 }
Eric Christopherfd179292009-08-27 18:07:15 +00009109
Chris Lattnercee56e72009-03-13 05:53:31 +00009110 if (isFastMultiplier) {
9111 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9112 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9114 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 // Zero extend the condition if needed.
9116 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9117 Cond);
9118 // Scale the condition by the difference.
9119 if (Diff != 1)
9120 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9121 DAG.getConstant(Diff, Cond.getValueType()));
9122
9123 // Add the base if non-zero.
9124 if (FalseC->getAPIntValue() != 0)
9125 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9126 SDValue(FalseC, 0));
9127 if (N->getNumValues() == 2) // Dead flag value?
9128 return DCI.CombineTo(N, Cond, SDValue());
9129 return Cond;
9130 }
Eric Christopherfd179292009-08-27 18:07:15 +00009131 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009132 }
9133 }
9134 return SDValue();
9135}
9136
9137
Evan Cheng0b0cd912009-03-28 05:57:29 +00009138/// PerformMulCombine - Optimize a single multiply with constant into two
9139/// in order to implement it with two cheaper instructions, e.g.
9140/// LEA + SHL, LEA + LEA.
9141static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9142 TargetLowering::DAGCombinerInfo &DCI) {
9143 if (DAG.getMachineFunction().
9144 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9145 return SDValue();
9146
9147 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9148 return SDValue();
9149
Owen Andersone50ed302009-08-10 22:56:29 +00009150 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009152 return SDValue();
9153
9154 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9155 if (!C)
9156 return SDValue();
9157 uint64_t MulAmt = C->getZExtValue();
9158 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9159 return SDValue();
9160
9161 uint64_t MulAmt1 = 0;
9162 uint64_t MulAmt2 = 0;
9163 if ((MulAmt % 9) == 0) {
9164 MulAmt1 = 9;
9165 MulAmt2 = MulAmt / 9;
9166 } else if ((MulAmt % 5) == 0) {
9167 MulAmt1 = 5;
9168 MulAmt2 = MulAmt / 5;
9169 } else if ((MulAmt % 3) == 0) {
9170 MulAmt1 = 3;
9171 MulAmt2 = MulAmt / 3;
9172 }
9173 if (MulAmt2 &&
9174 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9175 DebugLoc DL = N->getDebugLoc();
9176
9177 if (isPowerOf2_64(MulAmt2) &&
9178 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9179 // If second multiplifer is pow2, issue it first. We want the multiply by
9180 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9181 // is an add.
9182 std::swap(MulAmt1, MulAmt2);
9183
9184 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009185 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009186 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009188 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009189 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009190 DAG.getConstant(MulAmt1, VT));
9191
Eric Christopherfd179292009-08-27 18:07:15 +00009192 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009193 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009195 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009196 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009197 DAG.getConstant(MulAmt2, VT));
9198
9199 // Do not add new nodes to DAG combiner worklist.
9200 DCI.CombineTo(N, NewMul, false);
9201 }
9202 return SDValue();
9203}
9204
Evan Chengad9c0a32009-12-15 00:53:42 +00009205static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9206 SDValue N0 = N->getOperand(0);
9207 SDValue N1 = N->getOperand(1);
9208 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9209 EVT VT = N0.getValueType();
9210
9211 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9212 // since the result of setcc_c is all zero's or all ones.
9213 if (N1C && N0.getOpcode() == ISD::AND &&
9214 N0.getOperand(1).getOpcode() == ISD::Constant) {
9215 SDValue N00 = N0.getOperand(0);
9216 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9217 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9218 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9219 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9220 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9221 APInt ShAmt = N1C->getAPIntValue();
9222 Mask = Mask.shl(ShAmt);
9223 if (Mask != 0)
9224 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9225 N00, DAG.getConstant(Mask, VT));
9226 }
9227 }
9228
9229 return SDValue();
9230}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009231
Nate Begeman740ab032009-01-26 00:52:55 +00009232/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9233/// when possible.
9234static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9235 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009236 EVT VT = N->getValueType(0);
9237 if (!VT.isVector() && VT.isInteger() &&
9238 N->getOpcode() == ISD::SHL)
9239 return PerformSHLCombine(N, DAG);
9240
Nate Begeman740ab032009-01-26 00:52:55 +00009241 // On X86 with SSE2 support, we can transform this to a vector shift if
9242 // all elements are shifted by the same amount. We can't do this in legalize
9243 // because the a constant vector is typically transformed to a constant pool
9244 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009245 if (!Subtarget->hasSSE2())
9246 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009247
Owen Anderson825b72b2009-08-11 20:47:22 +00009248 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009249 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009250
Mon P Wang3becd092009-01-28 08:12:05 +00009251 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009252 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009253 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009254 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009255 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9256 unsigned NumElts = VT.getVectorNumElements();
9257 unsigned i = 0;
9258 for (; i != NumElts; ++i) {
9259 SDValue Arg = ShAmtOp.getOperand(i);
9260 if (Arg.getOpcode() == ISD::UNDEF) continue;
9261 BaseShAmt = Arg;
9262 break;
9263 }
9264 for (; i != NumElts; ++i) {
9265 SDValue Arg = ShAmtOp.getOperand(i);
9266 if (Arg.getOpcode() == ISD::UNDEF) continue;
9267 if (Arg != BaseShAmt) {
9268 return SDValue();
9269 }
9270 }
9271 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009272 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009273 SDValue InVec = ShAmtOp.getOperand(0);
9274 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9275 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9276 unsigned i = 0;
9277 for (; i != NumElts; ++i) {
9278 SDValue Arg = InVec.getOperand(i);
9279 if (Arg.getOpcode() == ISD::UNDEF) continue;
9280 BaseShAmt = Arg;
9281 break;
9282 }
9283 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9285 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9286 if (C->getZExtValue() == SplatIdx)
9287 BaseShAmt = InVec.getOperand(1);
9288 }
9289 }
9290 if (BaseShAmt.getNode() == 0)
9291 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9292 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009293 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009294 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009295
Mon P Wangefa42202009-09-03 19:56:25 +00009296 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009297 if (EltVT.bitsGT(MVT::i32))
9298 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9299 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009300 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009301
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009302 // The shift amount is identical so we can do a vector shift.
9303 SDValue ValOp = N->getOperand(0);
9304 switch (N->getOpcode()) {
9305 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009306 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009307 break;
9308 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009310 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009311 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009312 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009314 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009315 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009316 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009318 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009319 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009320 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009321 break;
9322 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009323 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009324 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009325 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009326 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009328 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009329 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009330 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009331 break;
9332 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009334 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009336 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009338 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009340 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009341 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009342 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009343 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009344 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009345 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009346 }
9347 return SDValue();
9348}
9349
Evan Cheng760d1942010-01-04 21:22:48 +00009350static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9351 const X86Subtarget *Subtarget) {
9352 EVT VT = N->getValueType(0);
9353 if (VT != MVT::i64 || !Subtarget->is64Bit())
9354 return SDValue();
9355
9356 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9357 SDValue N0 = N->getOperand(0);
9358 SDValue N1 = N->getOperand(1);
9359 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9360 std::swap(N0, N1);
9361 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9362 return SDValue();
9363
9364 SDValue ShAmt0 = N0.getOperand(1);
9365 if (ShAmt0.getValueType() != MVT::i8)
9366 return SDValue();
9367 SDValue ShAmt1 = N1.getOperand(1);
9368 if (ShAmt1.getValueType() != MVT::i8)
9369 return SDValue();
9370 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9371 ShAmt0 = ShAmt0.getOperand(0);
9372 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9373 ShAmt1 = ShAmt1.getOperand(0);
9374
9375 DebugLoc DL = N->getDebugLoc();
9376 unsigned Opc = X86ISD::SHLD;
9377 SDValue Op0 = N0.getOperand(0);
9378 SDValue Op1 = N1.getOperand(0);
9379 if (ShAmt0.getOpcode() == ISD::SUB) {
9380 Opc = X86ISD::SHRD;
9381 std::swap(Op0, Op1);
9382 std::swap(ShAmt0, ShAmt1);
9383 }
9384
9385 if (ShAmt1.getOpcode() == ISD::SUB) {
9386 SDValue Sum = ShAmt1.getOperand(0);
9387 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9388 if (SumC->getSExtValue() == 64 &&
9389 ShAmt1.getOperand(1) == ShAmt0)
9390 return DAG.getNode(Opc, DL, VT,
9391 Op0, Op1,
9392 DAG.getNode(ISD::TRUNCATE, DL,
9393 MVT::i8, ShAmt0));
9394 }
9395 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9396 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9397 if (ShAmt0C &&
9398 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9399 return DAG.getNode(Opc, DL, VT,
9400 N0.getOperand(0), N1.getOperand(0),
9401 DAG.getNode(ISD::TRUNCATE, DL,
9402 MVT::i8, ShAmt0));
9403 }
9404
9405 return SDValue();
9406}
9407
Chris Lattner149a4e52008-02-22 02:09:43 +00009408/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009409static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009410 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009411 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9412 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009413 // A preferable solution to the general problem is to figure out the right
9414 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009415
9416 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009417 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009418 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009419 if (VT.getSizeInBits() != 64)
9420 return SDValue();
9421
Devang Patel578efa92009-06-05 21:57:13 +00009422 const Function *F = DAG.getMachineFunction().getFunction();
9423 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009424 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009425 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009426 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009427 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009428 isa<LoadSDNode>(St->getValue()) &&
9429 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9430 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009431 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009432 LoadSDNode *Ld = 0;
9433 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009434 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009435 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009436 // Must be a store of a load. We currently handle two cases: the load
9437 // is a direct child, and it's under an intervening TokenFactor. It is
9438 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009439 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009440 Ld = cast<LoadSDNode>(St->getChain());
9441 else if (St->getValue().hasOneUse() &&
9442 ChainVal->getOpcode() == ISD::TokenFactor) {
9443 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009444 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009445 TokenFactorIndex = i;
9446 Ld = cast<LoadSDNode>(St->getValue());
9447 } else
9448 Ops.push_back(ChainVal->getOperand(i));
9449 }
9450 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009451
Evan Cheng536e6672009-03-12 05:59:15 +00009452 if (!Ld || !ISD::isNormalLoad(Ld))
9453 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009454
Evan Cheng536e6672009-03-12 05:59:15 +00009455 // If this is not the MMX case, i.e. we are just turning i64 load/store
9456 // into f64 load/store, avoid the transformation if there are multiple
9457 // uses of the loaded value.
9458 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9459 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009460
Evan Cheng536e6672009-03-12 05:59:15 +00009461 DebugLoc LdDL = Ld->getDebugLoc();
9462 DebugLoc StDL = N->getDebugLoc();
9463 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9464 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9465 // pair instead.
9466 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009468 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9469 Ld->getBasePtr(), Ld->getSrcValue(),
9470 Ld->getSrcValueOffset(), Ld->isVolatile(),
9471 Ld->getAlignment());
9472 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009473 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009474 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009476 Ops.size());
9477 }
Evan Cheng536e6672009-03-12 05:59:15 +00009478 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009479 St->getSrcValue(), St->getSrcValueOffset(),
9480 St->isVolatile(), St->getAlignment());
9481 }
Evan Cheng536e6672009-03-12 05:59:15 +00009482
9483 // Otherwise, lower to two pairs of 32-bit loads / stores.
9484 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009485 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9486 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009487
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009489 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9490 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009492 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9493 Ld->isVolatile(),
9494 MinAlign(Ld->getAlignment(), 4));
9495
9496 SDValue NewChain = LoLd.getValue(1);
9497 if (TokenFactorIndex != -1) {
9498 Ops.push_back(LoLd);
9499 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009501 Ops.size());
9502 }
9503
9504 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9506 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009507
9508 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9509 St->getSrcValue(), St->getSrcValueOffset(),
9510 St->isVolatile(), St->getAlignment());
9511 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9512 St->getSrcValue(),
9513 St->getSrcValueOffset() + 4,
9514 St->isVolatile(),
9515 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009517 }
Dan Gohman475871a2008-07-27 21:46:04 +00009518 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009519}
9520
Chris Lattner6cf73262008-01-25 06:14:17 +00009521/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9522/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009523static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009524 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9525 // F[X]OR(0.0, x) -> x
9526 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009527 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9528 if (C->getValueAPF().isPosZero())
9529 return N->getOperand(1);
9530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9531 if (C->getValueAPF().isPosZero())
9532 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009533 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009534}
9535
9536/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009537static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009538 // FAND(0.0, x) -> 0.0
9539 // FAND(x, 0.0) -> 0.0
9540 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9541 if (C->getValueAPF().isPosZero())
9542 return N->getOperand(0);
9543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9544 if (C->getValueAPF().isPosZero())
9545 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009546 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009547}
9548
Dan Gohmane5af2d32009-01-29 01:59:02 +00009549static SDValue PerformBTCombine(SDNode *N,
9550 SelectionDAG &DAG,
9551 TargetLowering::DAGCombinerInfo &DCI) {
9552 // BT ignores high bits in the bit index operand.
9553 SDValue Op1 = N->getOperand(1);
9554 if (Op1.hasOneUse()) {
9555 unsigned BitWidth = Op1.getValueSizeInBits();
9556 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9557 APInt KnownZero, KnownOne;
9558 TargetLowering::TargetLoweringOpt TLO(DAG);
9559 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9560 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9561 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9562 DCI.CommitTargetLoweringOpt(TLO);
9563 }
9564 return SDValue();
9565}
Chris Lattner83e6c992006-10-04 06:57:07 +00009566
Eli Friedman7a5e5552009-06-07 06:52:44 +00009567static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9568 SDValue Op = N->getOperand(0);
9569 if (Op.getOpcode() == ISD::BIT_CONVERT)
9570 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009571 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009572 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009573 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009574 OpVT.getVectorElementType().getSizeInBits()) {
9575 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9576 }
9577 return SDValue();
9578}
9579
Owen Anderson99177002009-06-29 18:04:45 +00009580// On X86 and X86-64, atomic operations are lowered to locked instructions.
9581// Locked instructions, in turn, have implicit fence semantics (all memory
9582// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009583// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009584// fence-atomic-fence.
9585static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9586 SDValue atomic = N->getOperand(0);
9587 switch (atomic.getOpcode()) {
9588 case ISD::ATOMIC_CMP_SWAP:
9589 case ISD::ATOMIC_SWAP:
9590 case ISD::ATOMIC_LOAD_ADD:
9591 case ISD::ATOMIC_LOAD_SUB:
9592 case ISD::ATOMIC_LOAD_AND:
9593 case ISD::ATOMIC_LOAD_OR:
9594 case ISD::ATOMIC_LOAD_XOR:
9595 case ISD::ATOMIC_LOAD_NAND:
9596 case ISD::ATOMIC_LOAD_MIN:
9597 case ISD::ATOMIC_LOAD_MAX:
9598 case ISD::ATOMIC_LOAD_UMIN:
9599 case ISD::ATOMIC_LOAD_UMAX:
9600 break;
9601 default:
9602 return SDValue();
9603 }
Eric Christopherfd179292009-08-27 18:07:15 +00009604
Owen Anderson99177002009-06-29 18:04:45 +00009605 SDValue fence = atomic.getOperand(0);
9606 if (fence.getOpcode() != ISD::MEMBARRIER)
9607 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009608
Owen Anderson99177002009-06-29 18:04:45 +00009609 switch (atomic.getOpcode()) {
9610 case ISD::ATOMIC_CMP_SWAP:
9611 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9612 atomic.getOperand(1), atomic.getOperand(2),
9613 atomic.getOperand(3));
9614 case ISD::ATOMIC_SWAP:
9615 case ISD::ATOMIC_LOAD_ADD:
9616 case ISD::ATOMIC_LOAD_SUB:
9617 case ISD::ATOMIC_LOAD_AND:
9618 case ISD::ATOMIC_LOAD_OR:
9619 case ISD::ATOMIC_LOAD_XOR:
9620 case ISD::ATOMIC_LOAD_NAND:
9621 case ISD::ATOMIC_LOAD_MIN:
9622 case ISD::ATOMIC_LOAD_MAX:
9623 case ISD::ATOMIC_LOAD_UMIN:
9624 case ISD::ATOMIC_LOAD_UMAX:
9625 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9626 atomic.getOperand(1), atomic.getOperand(2));
9627 default:
9628 return SDValue();
9629 }
9630}
9631
Evan Cheng2e489c42009-12-16 00:53:11 +00009632static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9633 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9634 // (and (i32 x86isd::setcc_carry), 1)
9635 // This eliminates the zext. This transformation is necessary because
9636 // ISD::SETCC is always legalized to i8.
9637 DebugLoc dl = N->getDebugLoc();
9638 SDValue N0 = N->getOperand(0);
9639 EVT VT = N->getValueType(0);
9640 if (N0.getOpcode() == ISD::AND &&
9641 N0.hasOneUse() &&
9642 N0.getOperand(0).hasOneUse()) {
9643 SDValue N00 = N0.getOperand(0);
9644 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9645 return SDValue();
9646 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9647 if (!C || C->getZExtValue() != 1)
9648 return SDValue();
9649 return DAG.getNode(ISD::AND, dl, VT,
9650 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9651 N00.getOperand(0), N00.getOperand(1)),
9652 DAG.getConstant(1, VT));
9653 }
9654
9655 return SDValue();
9656}
9657
Dan Gohman475871a2008-07-27 21:46:04 +00009658SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009659 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009660 SelectionDAG &DAG = DCI.DAG;
9661 switch (N->getOpcode()) {
9662 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009663 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009664 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009665 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009666 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009667 case ISD::SHL:
9668 case ISD::SRA:
9669 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009670 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009671 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009672 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009673 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9674 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009675 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009676 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009677 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009678 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009679 }
9680
Dan Gohman475871a2008-07-27 21:46:04 +00009681 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009682}
9683
Evan Cheng60c07e12006-07-05 22:17:51 +00009684//===----------------------------------------------------------------------===//
9685// X86 Inline Assembly Support
9686//===----------------------------------------------------------------------===//
9687
Chris Lattnerb8105652009-07-20 17:51:36 +00009688static bool LowerToBSwap(CallInst *CI) {
9689 // FIXME: this should verify that we are targetting a 486 or better. If not,
9690 // we will turn this bswap into something that will be lowered to logical ops
9691 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9692 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009693
Chris Lattnerb8105652009-07-20 17:51:36 +00009694 // Verify this is a simple bswap.
9695 if (CI->getNumOperands() != 2 ||
9696 CI->getType() != CI->getOperand(1)->getType() ||
9697 !CI->getType()->isInteger())
9698 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009699
Chris Lattnerb8105652009-07-20 17:51:36 +00009700 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9701 if (!Ty || Ty->getBitWidth() % 16 != 0)
9702 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009703
Chris Lattnerb8105652009-07-20 17:51:36 +00009704 // Okay, we can do this xform, do so now.
9705 const Type *Tys[] = { Ty };
9706 Module *M = CI->getParent()->getParent()->getParent();
9707 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009708
Chris Lattnerb8105652009-07-20 17:51:36 +00009709 Value *Op = CI->getOperand(1);
9710 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009711
Chris Lattnerb8105652009-07-20 17:51:36 +00009712 CI->replaceAllUsesWith(Op);
9713 CI->eraseFromParent();
9714 return true;
9715}
9716
9717bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9718 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9719 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9720
9721 std::string AsmStr = IA->getAsmString();
9722
9723 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009724 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009725 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9726
9727 switch (AsmPieces.size()) {
9728 default: return false;
9729 case 1:
9730 AsmStr = AsmPieces[0];
9731 AsmPieces.clear();
9732 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9733
9734 // bswap $0
9735 if (AsmPieces.size() == 2 &&
9736 (AsmPieces[0] == "bswap" ||
9737 AsmPieces[0] == "bswapq" ||
9738 AsmPieces[0] == "bswapl") &&
9739 (AsmPieces[1] == "$0" ||
9740 AsmPieces[1] == "${0:q}")) {
9741 // No need to check constraints, nothing other than the equivalent of
9742 // "=r,0" would be valid here.
9743 return LowerToBSwap(CI);
9744 }
9745 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009746 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009747 AsmPieces.size() == 3 &&
9748 AsmPieces[0] == "rorw" &&
9749 AsmPieces[1] == "$$8," &&
9750 AsmPieces[2] == "${0:w}" &&
9751 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9752 return LowerToBSwap(CI);
9753 }
9754 break;
9755 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009756 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009757 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009758 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9759 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9760 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009761 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009762 SplitString(AsmPieces[0], Words, " \t");
9763 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9764 Words.clear();
9765 SplitString(AsmPieces[1], Words, " \t");
9766 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9767 Words.clear();
9768 SplitString(AsmPieces[2], Words, " \t,");
9769 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9770 Words[2] == "%edx") {
9771 return LowerToBSwap(CI);
9772 }
9773 }
9774 }
9775 }
9776 break;
9777 }
9778 return false;
9779}
9780
9781
9782
Chris Lattnerf4dff842006-07-11 02:54:03 +00009783/// getConstraintType - Given a constraint letter, return the type of
9784/// constraint it is for this target.
9785X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009786X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9787 if (Constraint.size() == 1) {
9788 switch (Constraint[0]) {
9789 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009790 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009791 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009792 case 'r':
9793 case 'R':
9794 case 'l':
9795 case 'q':
9796 case 'Q':
9797 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009798 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009799 case 'Y':
9800 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009801 case 'e':
9802 case 'Z':
9803 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009804 default:
9805 break;
9806 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009807 }
Chris Lattner4234f572007-03-25 02:14:49 +00009808 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009809}
9810
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009811/// LowerXConstraint - try to replace an X constraint, which matches anything,
9812/// with another that has more specific requirements based on the type of the
9813/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009814const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009815LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009816 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9817 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009818 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009819 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009820 return "Y";
9821 if (Subtarget->hasSSE1())
9822 return "x";
9823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009824
Chris Lattner5e764232008-04-26 23:02:14 +00009825 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009826}
9827
Chris Lattner48884cd2007-08-25 00:47:38 +00009828/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9829/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009830void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009831 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009832 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009833 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009834 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009835 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009836
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009837 switch (Constraint) {
9838 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009839 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009841 if (C->getZExtValue() <= 31) {
9842 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009843 break;
9844 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009845 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009846 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009847 case 'J':
9848 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009849 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009850 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9851 break;
9852 }
9853 }
9854 return;
9855 case 'K':
9856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009857 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009858 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9859 break;
9860 }
9861 }
9862 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009863 case 'N':
9864 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009865 if (C->getZExtValue() <= 255) {
9866 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009867 break;
9868 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009869 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009870 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009871 case 'e': {
9872 // 32-bit signed value
9873 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9874 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009875 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9876 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009877 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009879 break;
9880 }
9881 // FIXME gcc accepts some relocatable values here too, but only in certain
9882 // memory models; it's complicated.
9883 }
9884 return;
9885 }
9886 case 'Z': {
9887 // 32-bit unsigned value
9888 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9889 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009890 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9891 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009892 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9893 break;
9894 }
9895 }
9896 // FIXME gcc accepts some relocatable values here too, but only in certain
9897 // memory models; it's complicated.
9898 return;
9899 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009900 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009901 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009902 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009903 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009905 break;
9906 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009907
Chris Lattnerdc43a882007-05-03 16:52:29 +00009908 // If we are in non-pic codegen mode, we allow the address of a global (with
9909 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009910 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009911 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Chris Lattner49921962009-05-08 18:23:14 +00009913 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9914 while (1) {
9915 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9916 Offset += GA->getOffset();
9917 break;
9918 } else if (Op.getOpcode() == ISD::ADD) {
9919 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9920 Offset += C->getZExtValue();
9921 Op = Op.getOperand(0);
9922 continue;
9923 }
9924 } else if (Op.getOpcode() == ISD::SUB) {
9925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9926 Offset += -C->getZExtValue();
9927 Op = Op.getOperand(0);
9928 continue;
9929 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009930 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009931
Chris Lattner49921962009-05-08 18:23:14 +00009932 // Otherwise, this isn't something we can handle, reject it.
9933 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009934 }
Eric Christopherfd179292009-08-27 18:07:15 +00009935
Chris Lattner36c25012009-07-10 07:34:39 +00009936 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009937 // If we require an extra load to get this address, as in PIC mode, we
9938 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009939 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9940 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009941 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009942
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009943 if (hasMemory)
9944 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9945 else
9946 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009947 Result = Op;
9948 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009949 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009951
Gabor Greifba36cb52008-08-28 21:40:38 +00009952 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009953 Ops.push_back(Result);
9954 return;
9955 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009956 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9957 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009958}
9959
Chris Lattner259e97c2006-01-31 19:43:35 +00009960std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009961getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009962 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009963 if (Constraint.size() == 1) {
9964 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009965 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009966 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009967 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9968 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009970 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9971 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9972 X86::R10D,X86::R11D,X86::R12D,
9973 X86::R13D,X86::R14D,X86::R15D,
9974 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009976 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9977 X86::SI, X86::DI, X86::R8W,X86::R9W,
9978 X86::R10W,X86::R11W,X86::R12W,
9979 X86::R13W,X86::R14W,X86::R15W,
9980 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009982 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9983 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9984 X86::R10B,X86::R11B,X86::R12B,
9985 X86::R13B,X86::R14B,X86::R15B,
9986 X86::BPL, X86::SPL, 0);
9987
Owen Anderson825b72b2009-08-11 20:47:22 +00009988 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009989 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9990 X86::RSI, X86::RDI, X86::R8, X86::R9,
9991 X86::R10, X86::R11, X86::R12,
9992 X86::R13, X86::R14, X86::R15,
9993 X86::RBP, X86::RSP, 0);
9994
9995 break;
9996 }
Eric Christopherfd179292009-08-27 18:07:15 +00009997 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009998 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010000 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010002 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010004 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010006 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10007 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010008 }
10009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010010
Chris Lattner1efa40f2006-02-22 00:56:39 +000010011 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010012}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010013
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010014std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010015X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010016 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010017 // First, see if this is a constraint that directly corresponds to an LLVM
10018 // register class.
10019 if (Constraint.size() == 1) {
10020 // GCC Constraint Letters
10021 switch (Constraint[0]) {
10022 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010023 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010024 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010026 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010028 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010030 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010031 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010032 case 'R': // LEGACY_REGS
10033 if (VT == MVT::i8)
10034 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10035 if (VT == MVT::i16)
10036 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10037 if (VT == MVT::i32 || !Subtarget->is64Bit())
10038 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10039 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010040 case 'f': // FP Stack registers.
10041 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10042 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010043 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010044 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010046 return std::make_pair(0U, X86::RFP64RegisterClass);
10047 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010048 case 'y': // MMX_REGS if MMX allowed.
10049 if (!Subtarget->hasMMX()) break;
10050 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010051 case 'Y': // SSE_REGS if SSE2 allowed
10052 if (!Subtarget->hasSSE2()) break;
10053 // FALL THROUGH.
10054 case 'x': // SSE_REGS if SSE1 allowed
10055 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010056
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010058 default: break;
10059 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 case MVT::f32:
10061 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010062 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010063 case MVT::f64:
10064 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010065 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010066 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010067 case MVT::v16i8:
10068 case MVT::v8i16:
10069 case MVT::v4i32:
10070 case MVT::v2i64:
10071 case MVT::v4f32:
10072 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010073 return std::make_pair(0U, X86::VR128RegisterClass);
10074 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010075 break;
10076 }
10077 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010078
Chris Lattnerf76d1802006-07-31 23:26:50 +000010079 // Use the default implementation in TargetLowering to convert the register
10080 // constraint into a member of a register class.
10081 std::pair<unsigned, const TargetRegisterClass*> Res;
10082 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010083
10084 // Not found as a standard register?
10085 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010086 // Map st(0) -> st(7) -> ST0
10087 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10088 tolower(Constraint[1]) == 's' &&
10089 tolower(Constraint[2]) == 't' &&
10090 Constraint[3] == '(' &&
10091 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10092 Constraint[5] == ')' &&
10093 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010094
Chris Lattner56d77c72009-09-13 22:41:48 +000010095 Res.first = X86::ST0+Constraint[4]-'0';
10096 Res.second = X86::RFP80RegisterClass;
10097 return Res;
10098 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010099
Chris Lattner56d77c72009-09-13 22:41:48 +000010100 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010101 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010102 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010103 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010104 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010105 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010106
10107 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010108 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010109 Res.first = X86::EFLAGS;
10110 Res.second = X86::CCRRegisterClass;
10111 return Res;
10112 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010113
Dale Johannesen330169f2008-11-13 21:52:36 +000010114 // 'A' means EAX + EDX.
10115 if (Constraint == "A") {
10116 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010117 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010118 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010119 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010120 return Res;
10121 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010122
Chris Lattnerf76d1802006-07-31 23:26:50 +000010123 // Otherwise, check to see if this is a register class of the wrong value
10124 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10125 // turn into {ax},{dx}.
10126 if (Res.second->hasType(VT))
10127 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010128
Chris Lattnerf76d1802006-07-31 23:26:50 +000010129 // All of the single-register GCC register classes map their values onto
10130 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10131 // really want an 8-bit or 32-bit register, map to the appropriate register
10132 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010133 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010135 unsigned DestReg = 0;
10136 switch (Res.first) {
10137 default: break;
10138 case X86::AX: DestReg = X86::AL; break;
10139 case X86::DX: DestReg = X86::DL; break;
10140 case X86::CX: DestReg = X86::CL; break;
10141 case X86::BX: DestReg = X86::BL; break;
10142 }
10143 if (DestReg) {
10144 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010145 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010146 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010148 unsigned DestReg = 0;
10149 switch (Res.first) {
10150 default: break;
10151 case X86::AX: DestReg = X86::EAX; break;
10152 case X86::DX: DestReg = X86::EDX; break;
10153 case X86::CX: DestReg = X86::ECX; break;
10154 case X86::BX: DestReg = X86::EBX; break;
10155 case X86::SI: DestReg = X86::ESI; break;
10156 case X86::DI: DestReg = X86::EDI; break;
10157 case X86::BP: DestReg = X86::EBP; break;
10158 case X86::SP: DestReg = X86::ESP; break;
10159 }
10160 if (DestReg) {
10161 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010162 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010163 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010165 unsigned DestReg = 0;
10166 switch (Res.first) {
10167 default: break;
10168 case X86::AX: DestReg = X86::RAX; break;
10169 case X86::DX: DestReg = X86::RDX; break;
10170 case X86::CX: DestReg = X86::RCX; break;
10171 case X86::BX: DestReg = X86::RBX; break;
10172 case X86::SI: DestReg = X86::RSI; break;
10173 case X86::DI: DestReg = X86::RDI; break;
10174 case X86::BP: DestReg = X86::RBP; break;
10175 case X86::SP: DestReg = X86::RSP; break;
10176 }
10177 if (DestReg) {
10178 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010179 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010180 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010181 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010182 } else if (Res.second == X86::FR32RegisterClass ||
10183 Res.second == X86::FR64RegisterClass ||
10184 Res.second == X86::VR128RegisterClass) {
10185 // Handle references to XMM physical registers that got mapped into the
10186 // wrong class. This can happen with constraints like {xmm0} where the
10187 // target independent register mapper will just pick the first match it can
10188 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010189 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010190 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010191 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010192 Res.second = X86::FR64RegisterClass;
10193 else if (X86::VR128RegisterClass->hasType(VT))
10194 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010195 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010196
Chris Lattnerf76d1802006-07-31 23:26:50 +000010197 return Res;
10198}
Mon P Wang0c397192008-10-30 08:01:45 +000010199
10200//===----------------------------------------------------------------------===//
10201// X86 Widen vector type
10202//===----------------------------------------------------------------------===//
10203
10204/// getWidenVectorType: given a vector type, returns the type to widen
10205/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010206/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010207/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010208/// scalarizing vs using the wider vector type.
10209
Owen Andersone50ed302009-08-10 22:56:29 +000010210EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010211 assert(VT.isVector());
10212 if (isTypeLegal(VT))
10213 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010214
Mon P Wang0c397192008-10-30 08:01:45 +000010215 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10216 // type based on element type. This would speed up our search (though
10217 // it may not be worth it since the size of the list is relatively
10218 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010219 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010220 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010221
Mon P Wang0c397192008-10-30 08:01:45 +000010222 // On X86, it make sense to widen any vector wider than 1
10223 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010224 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010225
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10227 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10228 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010229
10230 if (isTypeLegal(SVT) &&
10231 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010232 SVT.getVectorNumElements() > NElts)
10233 return SVT;
10234 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010236}