blob: 6503960de9fa710da285318431c7f5732a20d891 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000105 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
106 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000107 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
108 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
109 setTruncStoreAction(VT.getSimpleVT(),
110 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000111 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113
114 // Promote all bit-wise operations.
115 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
118 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000120 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
Bob Wilson16330762009-09-16 00:17:28 +0000126
127 // Neon does not support vector divide/remainder operations.
128 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134}
135
Owen Andersone50ed302009-08-10 22:56:29 +0000136void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000139}
140
Owen Andersone50ed302009-08-10 22:56:29 +0000141void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
147 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000148 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000149
Chris Lattner80ec2792009-08-02 00:34:36 +0000150 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000151}
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000154 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000156 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000157 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000160 // Uses VFP for Thumb libfuncs if available.
161 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
162 // Single-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
164 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
165 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
166 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Double-precision floating-point arithmetic.
169 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
170 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
171 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
172 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000173
Evan Chengb1df8f22007-04-27 08:15:43 +0000174 // Single-precision comparisons.
175 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
176 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
177 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
178 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
179 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
180 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
181 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
182 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision comparisons.
194 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
195 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
196 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
197 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
198 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
199 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
200 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
201 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 // Floating-point to integer conversions.
213 // i64 conversions are done via library routines even when generating VFP
214 // instructions, so use the same ones.
215 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
216 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
217 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Conversions between floating types.
221 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
222 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
223
224 // Integer to floating-point conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000227 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
228 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000229 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
230 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
231 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
233 }
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
235
Bob Wilson2f954612009-05-22 17:38:41 +0000236 // These libcalls are not available in 32-bit.
237 setLibcallName(RTLIB::SHL_I128, 0);
238 setLibcallName(RTLIB::SRL_I128, 0);
239 setLibcallName(RTLIB::SRA_I128, 0);
240
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000241 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // Double-precision floating-point arithmetic helper functions
243 // RTABI chapter 4.1.2, Table 2
244 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
245 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
246 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
247 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
248 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
252
253 // Double-precision floating-point comparison helper functions
254 // RTABI chapter 4.1.2, Table 3
255 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
256 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
257 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
259 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
260 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
262 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
264 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
266 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
267 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
268 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
269 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
271 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
279
280 // Single-precision floating-point arithmetic helper functions
281 // RTABI chapter 4.1.2, Table 4
282 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
283 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
284 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
285 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
286 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
290
291 // Single-precision floating-point comparison helper functions
292 // RTABI chapter 4.1.2, Table 5
293 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
294 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
295 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
297 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
298 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
300 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
302 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
304 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
305 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
306 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
307 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
309 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
317
318 // Floating-point to integer conversions.
319 // RTABI chapter 4.1.2, Table 6
320 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
321 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
324 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
325 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
328 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
336
337 // Conversions between floating types.
338 // RTABI chapter 4.1.2, Table 7
339 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
340 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
341 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
343
344 // Integer to floating-point conversions.
345 // RTABI chapter 4.1.2, Table 8
346 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
347 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
348 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
349 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
350 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
351 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
352 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
353 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
362
363 // Long long helper functions
364 // RTABI chapter 4.2, Table 9
365 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
366 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
367 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
368 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
369 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
370 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
371 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
377
378 // Integer division functions
379 // RTABI chapter 4.3.1
380 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
382 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
383 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
385 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
386 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000392 }
393
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000396 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000398 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000400 if (!Subtarget->isFPOnlySP())
401 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000404 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000405
406 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 addDRTypeForNEON(MVT::v2f32);
408 addDRTypeForNEON(MVT::v8i8);
409 addDRTypeForNEON(MVT::v4i16);
410 addDRTypeForNEON(MVT::v2i32);
411 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 addQRTypeForNEON(MVT::v4f32);
414 addQRTypeForNEON(MVT::v2f64);
415 addQRTypeForNEON(MVT::v16i8);
416 addQRTypeForNEON(MVT::v8i16);
417 addQRTypeForNEON(MVT::v4i32);
418 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000419
Bob Wilson74dc72e2009-09-15 23:55:57 +0000420 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
421 // neither Neon nor VFP support any arithmetic operations on it.
422 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
423 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
424 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
425 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
426 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
428 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
429 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
430 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
432 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
433 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
435 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
440 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
442 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
443 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
446
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000447 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
448
Bob Wilson642b3292009-09-16 00:32:15 +0000449 // Neon does not support some operations on v1i64 and v2i64 types.
450 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000451 // Custom handling for some quad-vector types to detect VMULL.
452 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
453 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
454 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000455 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
456 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
457
Bob Wilson5bafff32009-06-22 23:27:02 +0000458 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
459 setTargetDAGCombine(ISD::SHL);
460 setTargetDAGCombine(ISD::SRL);
461 setTargetDAGCombine(ISD::SRA);
462 setTargetDAGCombine(ISD::SIGN_EXTEND);
463 setTargetDAGCombine(ISD::ZERO_EXTEND);
464 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000465 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000466 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000467 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000468 }
469
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000470 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000471
472 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000474
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000475 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000479 if (!Subtarget->isThumb1Only()) {
480 for (unsigned im = (unsigned)ISD::PRE_INC;
481 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setIndexedLoadAction(im, MVT::i1, Legal);
483 setIndexedLoadAction(im, MVT::i8, Legal);
484 setIndexedLoadAction(im, MVT::i16, Legal);
485 setIndexedLoadAction(im, MVT::i32, Legal);
486 setIndexedStoreAction(im, MVT::i1, Legal);
487 setIndexedStoreAction(im, MVT::i8, Legal);
488 setIndexedStoreAction(im, MVT::i16, Legal);
489 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 }
Evan Chenga8e29892007-01-19 07:51:42 +0000491 }
492
493 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000494 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::MUL, MVT::i64, Expand);
496 setOperationAction(ISD::MULHU, MVT::i32, Expand);
497 setOperationAction(ISD::MULHS, MVT::i32, Expand);
498 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
499 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::MUL, MVT::i64, Expand);
502 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000503 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000506 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000507 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000508 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::SRL, MVT::i64, Custom);
510 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000511
512 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000514 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000516 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000519 // Only ARMv6 has BSWAP.
520 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000524 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000525 // v7M has a hardware divider
526 setOperationAction(ISD::SDIV, MVT::i32, Expand);
527 setOperationAction(ISD::UDIV, MVT::i32, Expand);
528 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::SREM, MVT::i32, Expand);
530 setOperationAction(ISD::UREM, MVT::i32, Expand);
531 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
532 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
535 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
536 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
537 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000538 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000539
Evan Chengfb3611d2010-05-11 07:26:32 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART, MVT::Other, Custom);
544 setOperationAction(ISD::VAARG, MVT::Other, Expand);
545 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
546 setOperationAction(ISD::VAEND, MVT::Other, Expand);
547 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
548 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000549 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
550 // FIXME: Shouldn't need this, since no register is used, but the legalizer
551 // doesn't yet know how to not do that for SjLj.
552 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000554 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
555 // the default expansion.
556 if (Subtarget->hasDataBarrier() ||
557 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000558 // membarrier needs custom lowering; the rest are legal and handled
559 // normally.
560 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
561 } else {
562 // Set them all for expansion, which will force libcalls.
563 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000588 // Since the libcalls include locking, fold in the fences
589 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000590 }
591 // 64-bit versions are always libcalls (for now)
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000593 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Eli Friedmana2c6f452010-06-26 04:36:50 +0000601 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
602 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000605 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000607
Nate Begemand1fb5832010-08-03 21:31:55 +0000608 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000609 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
610 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000612 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
613 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000614
615 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000617 if (Subtarget->isTargetDarwin()) {
618 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
619 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000620 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000621 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::SETCC, MVT::i32, Expand);
624 setOperationAction(ISD::SETCC, MVT::f32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000626 setOperationAction(ISD::SELECT, MVT::i32, Custom);
627 setOperationAction(ISD::SELECT, MVT::f32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
630 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
634 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
635 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
637 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000639 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN, MVT::f64, Expand);
641 setOperationAction(ISD::FSIN, MVT::f32, Expand);
642 setOperationAction(ISD::FCOS, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f64, Expand);
644 setOperationAction(ISD::FREM, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000646 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
648 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000649 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FPOW, MVT::f64, Expand);
651 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000652
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000653 // Various VFP goodness
654 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000655 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
656 if (Subtarget->hasVFP2()) {
657 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
658 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
661 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000662 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000663 if (!Subtarget->hasFP16()) {
664 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
665 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000666 }
Evan Cheng110cf482008-04-01 01:50:16 +0000667 }
Evan Chenga8e29892007-01-19 07:51:42 +0000668
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000669 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000670 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000671 setTargetDAGCombine(ISD::ADD);
672 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000673 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000674
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000675 if (Subtarget->hasV6T2Ops())
676 setTargetDAGCombine(ISD::OR);
677
Evan Chenga8e29892007-01-19 07:51:42 +0000678 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000679
Evan Chengf7d87ee2010-05-21 00:43:17 +0000680 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
681 setSchedulingPreference(Sched::RegPressure);
682 else
683 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000684
685 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000686
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000687 // On ARM arguments smaller than 4 bytes are extended, so all arguments
688 // are at least 4 bytes aligned.
689 setMinStackArgumentAlignment(4);
690
Evan Chengfff606d2010-09-24 19:07:23 +0000691 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000692}
693
Evan Cheng4f6b4672010-07-21 06:09:07 +0000694std::pair<const TargetRegisterClass*, uint8_t>
695ARMTargetLowering::findRepresentativeClass(EVT VT) const{
696 const TargetRegisterClass *RRC = 0;
697 uint8_t Cost = 1;
698 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000699 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000700 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000701 // Use DPR as representative register class for all floating point
702 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
703 // the cost is 1 for both f32 and f64.
704 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000705 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000706 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000707 break;
708 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
709 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000710 RRC = ARM::DPRRegisterClass;
711 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000712 break;
713 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000714 RRC = ARM::DPRRegisterClass;
715 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000716 break;
717 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000718 RRC = ARM::DPRRegisterClass;
719 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000720 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000721 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000722 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000723}
724
Evan Chenga8e29892007-01-19 07:51:42 +0000725const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
726 switch (Opcode) {
727 default: return 0;
728 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000729 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
730 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000731 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
733 case ARMISD::tCALL: return "ARMISD::tCALL";
734 case ARMISD::BRCOND: return "ARMISD::BRCOND";
735 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000736 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000737 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
738 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
739 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000740 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000741 case ARMISD::CMPFP: return "ARMISD::CMPFP";
742 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000743 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
745 case ARMISD::CMOV: return "ARMISD::CMOV";
746 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000747
Jim Grosbach3482c802010-01-18 19:58:49 +0000748 case ARMISD::RBIT: return "ARMISD::RBIT";
749
Bob Wilson76a312b2010-03-19 22:51:32 +0000750 case ARMISD::FTOSI: return "ARMISD::FTOSI";
751 case ARMISD::FTOUI: return "ARMISD::FTOUI";
752 case ARMISD::SITOF: return "ARMISD::SITOF";
753 case ARMISD::UITOF: return "ARMISD::UITOF";
754
Evan Chenga8e29892007-01-19 07:51:42 +0000755 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
756 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
757 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000758
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000759 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
760 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000761
Evan Chengc5942082009-10-28 06:55:03 +0000762 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
763 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000764 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000765
Dale Johannesen51e28e62010-06-03 21:09:53 +0000766 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000767
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000768 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000769
Evan Cheng86198642009-08-07 00:34:42 +0000770 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
771
Jim Grosbach3728e962009-12-10 00:11:09 +0000772 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000773 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000774
Bob Wilson5bafff32009-06-22 23:27:02 +0000775 case ARMISD::VCEQ: return "ARMISD::VCEQ";
776 case ARMISD::VCGE: return "ARMISD::VCGE";
777 case ARMISD::VCGEU: return "ARMISD::VCGEU";
778 case ARMISD::VCGT: return "ARMISD::VCGT";
779 case ARMISD::VCGTU: return "ARMISD::VCGTU";
780 case ARMISD::VTST: return "ARMISD::VTST";
781
782 case ARMISD::VSHL: return "ARMISD::VSHL";
783 case ARMISD::VSHRs: return "ARMISD::VSHRs";
784 case ARMISD::VSHRu: return "ARMISD::VSHRu";
785 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
786 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
787 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
788 case ARMISD::VSHRN: return "ARMISD::VSHRN";
789 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
790 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
791 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
792 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
793 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
794 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
795 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
796 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
797 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
798 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
799 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
800 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
801 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
802 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000803 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000804 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000805 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000806 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000807 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000808 case ARMISD::VREV64: return "ARMISD::VREV64";
809 case ARMISD::VREV32: return "ARMISD::VREV32";
810 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000811 case ARMISD::VZIP: return "ARMISD::VZIP";
812 case ARMISD::VUZP: return "ARMISD::VUZP";
813 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000814 case ARMISD::VMULLs: return "ARMISD::VMULLs";
815 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000816 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000817 case ARMISD::FMAX: return "ARMISD::FMAX";
818 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000819 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000820 }
821}
822
Evan Cheng06b666c2010-05-15 02:18:07 +0000823/// getRegClassFor - Return the register class that should be used for the
824/// specified value type.
825TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
826 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
827 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
828 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000829 if (Subtarget->hasNEON()) {
830 if (VT == MVT::v4i64)
831 return ARM::QQPRRegisterClass;
832 else if (VT == MVT::v8i64)
833 return ARM::QQQQPRRegisterClass;
834 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000835 return TargetLowering::getRegClassFor(VT);
836}
837
Eric Christopherab695882010-07-21 22:26:11 +0000838// Create a fast isel object.
839FastISel *
840ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
841 return ARM::createFastISel(funcInfo);
842}
843
Bill Wendlingb4202b82009-07-01 18:50:55 +0000844/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000845unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000846 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000847}
848
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000849/// getMaximalGlobalOffset - Returns the maximal possible offset which can
850/// be used for loads / stores from the global.
851unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
852 return (Subtarget->isThumb1Only() ? 127 : 4095);
853}
854
Evan Cheng1cc39842010-05-20 23:26:43 +0000855Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000856 unsigned NumVals = N->getNumValues();
857 if (!NumVals)
858 return Sched::RegPressure;
859
860 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000861 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000862 if (VT == MVT::Flag || VT == MVT::Other)
863 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000864 if (VT.isFloatingPoint() || VT.isVector())
865 return Sched::Latency;
866 }
Evan Chengc10f5432010-05-28 23:25:23 +0000867
868 if (!N->isMachineOpcode())
869 return Sched::RegPressure;
870
871 // Load are scheduled for latency even if there instruction itinerary
872 // is not available.
873 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
874 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000875
876 if (TID.getNumDefs() == 0)
877 return Sched::RegPressure;
878 if (!Itins->isEmpty() &&
879 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000880 return Sched::Latency;
881
Evan Cheng1cc39842010-05-20 23:26:43 +0000882 return Sched::RegPressure;
883}
884
Evan Cheng31446872010-07-23 22:39:59 +0000885unsigned
886ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
887 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000888 switch (RC->getID()) {
889 default:
890 return 0;
891 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000892 return RegInfo->hasFP(MF) ? 4 : 5;
893 case ARM::GPRRegClassID: {
894 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
895 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
896 }
Evan Cheng31446872010-07-23 22:39:59 +0000897 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
898 case ARM::DPRRegClassID:
899 return 32 - 10;
900 }
901}
902
Evan Chenga8e29892007-01-19 07:51:42 +0000903//===----------------------------------------------------------------------===//
904// Lowering Code
905//===----------------------------------------------------------------------===//
906
Evan Chenga8e29892007-01-19 07:51:42 +0000907/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
908static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
909 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000910 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000911 case ISD::SETNE: return ARMCC::NE;
912 case ISD::SETEQ: return ARMCC::EQ;
913 case ISD::SETGT: return ARMCC::GT;
914 case ISD::SETGE: return ARMCC::GE;
915 case ISD::SETLT: return ARMCC::LT;
916 case ISD::SETLE: return ARMCC::LE;
917 case ISD::SETUGT: return ARMCC::HI;
918 case ISD::SETUGE: return ARMCC::HS;
919 case ISD::SETULT: return ARMCC::LO;
920 case ISD::SETULE: return ARMCC::LS;
921 }
922}
923
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000924/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
925static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000926 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000927 CondCode2 = ARMCC::AL;
928 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000929 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000930 case ISD::SETEQ:
931 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
932 case ISD::SETGT:
933 case ISD::SETOGT: CondCode = ARMCC::GT; break;
934 case ISD::SETGE:
935 case ISD::SETOGE: CondCode = ARMCC::GE; break;
936 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000937 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000938 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
939 case ISD::SETO: CondCode = ARMCC::VC; break;
940 case ISD::SETUO: CondCode = ARMCC::VS; break;
941 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
942 case ISD::SETUGT: CondCode = ARMCC::HI; break;
943 case ISD::SETUGE: CondCode = ARMCC::PL; break;
944 case ISD::SETLT:
945 case ISD::SETULT: CondCode = ARMCC::LT; break;
946 case ISD::SETLE:
947 case ISD::SETULE: CondCode = ARMCC::LE; break;
948 case ISD::SETNE:
949 case ISD::SETUNE: CondCode = ARMCC::NE; break;
950 }
Evan Chenga8e29892007-01-19 07:51:42 +0000951}
952
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953//===----------------------------------------------------------------------===//
954// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000955//===----------------------------------------------------------------------===//
956
957#include "ARMGenCallingConv.inc"
958
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000959/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
960/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000961CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000962 bool Return,
963 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964 switch (CC) {
965 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000966 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000967 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000968 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000969 if (!Subtarget->isAAPCS_ABI())
970 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
971 // For AAPCS ABI targets, just use VFP variant of the calling convention.
972 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
973 }
974 // Fallthrough
975 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000976 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000977 if (!Subtarget->isAAPCS_ABI())
978 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
979 else if (Subtarget->hasVFP2() &&
980 FloatABIType == FloatABI::Hard && !isVarArg)
981 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
982 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
983 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000984 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000985 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000986 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000987 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000988 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000989 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000990 }
991}
992
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993/// LowerCallResult - Lower the result values of a call into the
994/// appropriate copies out of appropriate physical registers.
995SDValue
996ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000997 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998 const SmallVectorImpl<ISD::InputArg> &Ins,
999 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001000 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001
Bob Wilson1f595bb2009-04-17 19:07:39 +00001002 // Assign locations to each value returned by this call.
1003 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001005 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001007 CCAssignFnForNode(CallConv, /* Return*/ true,
1008 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009
1010 // Copy all of the result registers out of their specified physreg.
1011 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1012 CCValAssign VA = RVLocs[i];
1013
Bob Wilson80915242009-04-25 00:33:20 +00001014 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001015 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001016 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001019 Chain = Lo.getValue(1);
1020 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001023 InFlag);
1024 Chain = Hi.getValue(1);
1025 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001026 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 if (VA.getLocVT() == MVT::v2f64) {
1029 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1030 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1031 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001032
1033 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 Chain = Lo.getValue(1);
1036 InFlag = Lo.getValue(2);
1037 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001039 Chain = Hi.getValue(1);
1040 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001041 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1043 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001046 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1047 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001048 Chain = Val.getValue(1);
1049 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050 }
Bob Wilson80915242009-04-25 00:33:20 +00001051
1052 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001053 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001054 case CCValAssign::Full: break;
1055 case CCValAssign::BCvt:
1056 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1057 break;
1058 }
1059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061 }
1062
Dan Gohman98ca4f22009-08-05 01:29:28 +00001063 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064}
1065
1066/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1067/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001068/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069/// a byval function parameter.
1070/// Sometimes what we are copying is the end of a larger object, the part that
1071/// does not fit in registers.
1072static SDValue
1073CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1074 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1075 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001078 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001079 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080}
1081
Bob Wilsondee46d72009-04-17 20:35:10 +00001082/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001084ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1085 SDValue StackPtr, SDValue Arg,
1086 DebugLoc dl, SelectionDAG &DAG,
1087 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001088 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 unsigned LocMemOffset = VA.getLocMemOffset();
1090 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1091 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001092 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001094
Bob Wilson1f595bb2009-04-17 19:07:39 +00001095 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001096 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001097 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001098}
1099
Dan Gohman98ca4f22009-08-05 01:29:28 +00001100void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001101 SDValue Chain, SDValue &Arg,
1102 RegsToPassVector &RegsToPass,
1103 CCValAssign &VA, CCValAssign &NextVA,
1104 SDValue &StackPtr,
1105 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001106 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001107
Jim Grosbache5165492009-11-09 00:11:35 +00001108 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1111
1112 if (NextVA.isRegLoc())
1113 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1114 else {
1115 assert(NextVA.isMemLoc());
1116 if (StackPtr.getNode() == 0)
1117 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1118
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1120 dl, DAG, NextVA,
1121 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 }
1123}
1124
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001126/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1127/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001129ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001130 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001131 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001133 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134 const SmallVectorImpl<ISD::InputArg> &Ins,
1135 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001136 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001137 MachineFunction &MF = DAG.getMachineFunction();
1138 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1139 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001140 // Temporarily disable tail calls so things don't break.
1141 if (!EnableARMTailCalls)
1142 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001143 if (isTailCall) {
1144 // Check if it's really possible to do a tail call.
1145 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1146 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001147 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001148 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1149 // detected sibcalls.
1150 if (isTailCall) {
1151 ++NumTailCalls;
1152 IsSibCall = true;
1153 }
1154 }
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 // Analyze operands of the call, assigning locations to each operand.
1157 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1159 *DAG.getContext());
1160 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001161 CCAssignFnForNode(CallConv, /* Return*/ false,
1162 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 // Get a count of how many bytes are to be pushed on the stack.
1165 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Dale Johannesen51e28e62010-06-03 21:09:53 +00001167 // For tail calls, memory operands are available in our caller's stack.
1168 if (IsSibCall)
1169 NumBytes = 0;
1170
Evan Chenga8e29892007-01-19 07:51:42 +00001171 // Adjust the stack pointer for the new arguments...
1172 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001173 if (!IsSibCall)
1174 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001176 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001177
Bob Wilson5bafff32009-06-22 23:27:02 +00001178 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001182 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1184 i != e;
1185 ++i, ++realArgIdx) {
1186 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001187 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 // Promote the value if needed.
1191 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001192 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193 case CCValAssign::Full: break;
1194 case CCValAssign::SExt:
1195 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1196 break;
1197 case CCValAssign::ZExt:
1198 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1199 break;
1200 case CCValAssign::AExt:
1201 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1202 break;
1203 case CCValAssign::BCvt:
1204 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1205 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001206 }
1207
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001208 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 if (VA.getLocVT() == MVT::v2f64) {
1211 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1212 DAG.getConstant(0, MVT::i32));
1213 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1214 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1218
1219 VA = ArgLocs[++i]; // skip ahead to next loc
1220 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1223 } else {
1224 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001225
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1227 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 }
1229 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232 }
1233 } else if (VA.isRegLoc()) {
1234 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001235 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001236 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1239 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 }
Evan Chenga8e29892007-01-19 07:51:42 +00001241 }
1242
1243 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001245 &MemOpChains[0], MemOpChains.size());
1246
1247 // Build a sequence of copy-to-reg nodes chained together with token chain
1248 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001250 // Tail call byval lowering might overwrite argument registers so in case of
1251 // tail call optimization the copies to registers are lowered later.
1252 if (!isTailCall)
1253 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1254 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1255 RegsToPass[i].second, InFlag);
1256 InFlag = Chain.getValue(1);
1257 }
Evan Chenga8e29892007-01-19 07:51:42 +00001258
Dale Johannesen51e28e62010-06-03 21:09:53 +00001259 // For tail calls lower the arguments to the 'real' stack slot.
1260 if (isTailCall) {
1261 // Force all the incoming stack arguments to be loaded from the stack
1262 // before any new outgoing arguments are stored to the stack, because the
1263 // outgoing stack slots may alias the incoming argument stack slots, and
1264 // the alias isn't otherwise explicit. This is slightly more conservative
1265 // than necessary, because it means that each store effectively depends
1266 // on every argument instead of just those arguments it would clobber.
1267
1268 // Do not flag preceeding copytoreg stuff together with the following stuff.
1269 InFlag = SDValue();
1270 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1271 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1272 RegsToPass[i].second, InFlag);
1273 InFlag = Chain.getValue(1);
1274 }
1275 InFlag =SDValue();
1276 }
1277
Bill Wendling056292f2008-09-16 21:48:12 +00001278 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1279 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1280 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001281 bool isDirect = false;
1282 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001283 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001284 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001285
1286 if (EnableARMLongCalls) {
1287 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1288 && "long-calls with non-static relocation model!");
1289 // Handle a global address or an external symbol. If it's not one of
1290 // those, the target's already in a register, so we don't need to do
1291 // anything extra.
1292 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001293 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001294 // Create a constant pool entry for the callee address
1295 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1296 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1297 ARMPCLabelIndex,
1298 ARMCP::CPValue, 0);
1299 // Get the address of the callee into a register
1300 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1301 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1302 Callee = DAG.getLoad(getPointerTy(), dl,
1303 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001304 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001305 false, false, 0);
1306 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1307 const char *Sym = S->getSymbol();
1308
1309 // Create a constant pool entry for the callee address
1310 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1311 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1312 Sym, ARMPCLabelIndex, 0);
1313 // Get the address of the callee into a register
1314 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1315 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1316 Callee = DAG.getLoad(getPointerTy(), dl,
1317 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001318 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001319 false, false, 0);
1320 }
1321 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001322 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001323 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001324 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001325 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001326 getTargetMachine().getRelocationModel() != Reloc::Static;
1327 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001328 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001329 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001330 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001331 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001333 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001334 ARMPCLabelIndex,
1335 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001336 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001338 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001339 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001340 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001341 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001342 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001343 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001345 } else {
1346 // On ELF targets for PIC code, direct calls should go through the PLT
1347 unsigned OpFlags = 0;
1348 if (Subtarget->isTargetELF() &&
1349 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1350 OpFlags = ARMII::MO_PLT;
1351 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1352 }
Bill Wendling056292f2008-09-16 21:48:12 +00001353 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001354 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001355 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001356 getTargetMachine().getRelocationModel() != Reloc::Static;
1357 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001358 // tBX takes a register source operand.
1359 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001360 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001361 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001362 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001363 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001364 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001366 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001367 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001368 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001369 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001370 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001371 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001372 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001373 } else {
1374 unsigned OpFlags = 0;
1375 // On ELF targets for PIC code, direct calls should go through the PLT
1376 if (Subtarget->isTargetELF() &&
1377 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1378 OpFlags = ARMII::MO_PLT;
1379 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1380 }
Evan Chenga8e29892007-01-19 07:51:42 +00001381 }
1382
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001383 // FIXME: handle tail calls differently.
1384 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001385 if (Subtarget->isThumb()) {
1386 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001387 CallOpc = ARMISD::CALL_NOLINK;
1388 else
1389 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1390 } else {
1391 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001392 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1393 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001394 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001395
Dan Gohman475871a2008-07-27 21:46:04 +00001396 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001397 Ops.push_back(Chain);
1398 Ops.push_back(Callee);
1399
1400 // Add argument registers to the end of the list so that they are known live
1401 // into the call.
1402 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1403 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1404 RegsToPass[i].second.getValueType()));
1405
Gabor Greifba36cb52008-08-28 21:40:38 +00001406 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001407 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001408
1409 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001410 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001411 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001412
Duncan Sands4bdcb612008-07-02 17:40:58 +00001413 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001415 InFlag = Chain.getValue(1);
1416
Chris Lattnere563bbc2008-10-11 22:08:30 +00001417 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1418 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001420 InFlag = Chain.getValue(1);
1421
Bob Wilson1f595bb2009-04-17 19:07:39 +00001422 // Handle result values, copying them out of physregs into vregs that we
1423 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1425 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001426}
1427
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428/// MatchingStackOffset - Return true if the given stack call argument is
1429/// already available in the same position (relatively) of the caller's
1430/// incoming argument stack.
1431static
1432bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1433 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1434 const ARMInstrInfo *TII) {
1435 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1436 int FI = INT_MAX;
1437 if (Arg.getOpcode() == ISD::CopyFromReg) {
1438 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1439 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1440 return false;
1441 MachineInstr *Def = MRI->getVRegDef(VR);
1442 if (!Def)
1443 return false;
1444 if (!Flags.isByVal()) {
1445 if (!TII->isLoadFromStackSlot(Def, FI))
1446 return false;
1447 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001448 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449 }
1450 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1451 if (Flags.isByVal())
1452 // ByVal argument is passed in as a pointer but it's now being
1453 // dereferenced. e.g.
1454 // define @foo(%struct.X* %A) {
1455 // tail call @bar(%struct.X* byval %A)
1456 // }
1457 return false;
1458 SDValue Ptr = Ld->getBasePtr();
1459 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1460 if (!FINode)
1461 return false;
1462 FI = FINode->getIndex();
1463 } else
1464 return false;
1465
1466 assert(FI != INT_MAX);
1467 if (!MFI->isFixedObjectIndex(FI))
1468 return false;
1469 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1470}
1471
1472/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1473/// for tail call optimization. Targets which want to do tail call
1474/// optimization should implement this function.
1475bool
1476ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1477 CallingConv::ID CalleeCC,
1478 bool isVarArg,
1479 bool isCalleeStructRet,
1480 bool isCallerStructRet,
1481 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001482 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001483 const SmallVectorImpl<ISD::InputArg> &Ins,
1484 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001485 const Function *CallerF = DAG.getMachineFunction().getFunction();
1486 CallingConv::ID CallerCC = CallerF->getCallingConv();
1487 bool CCMatch = CallerCC == CalleeCC;
1488
1489 // Look for obvious safe cases to perform tail call optimization that do not
1490 // require ABI changes. This is what gcc calls sibcall.
1491
Jim Grosbach7616b642010-06-16 23:45:49 +00001492 // Do not sibcall optimize vararg calls unless the call site is not passing
1493 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001494 if (isVarArg && !Outs.empty())
1495 return false;
1496
1497 // Also avoid sibcall optimization if either caller or callee uses struct
1498 // return semantics.
1499 if (isCalleeStructRet || isCallerStructRet)
1500 return false;
1501
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001502 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001503 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001504 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1505 // LR. This means if we need to reload LR, it takes an extra instructions,
1506 // which outweighs the value of the tail call; but here we don't know yet
1507 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001508 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001509 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001510 if (Subtarget->isThumb1Only())
1511 return false;
1512
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001513 // For the moment, we can only do this to functions defined in this
1514 // compilation, or to indirect calls. A Thumb B to an ARM function,
1515 // or vice versa, is not easily fixed up in the linker unlike BL.
1516 // (We could do this by loading the address of the callee into a register;
1517 // that is an extra instruction over the direct call and burns a register
1518 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001519
1520 // It might be safe to remove this restriction on non-Darwin.
1521
1522 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1523 // but we need to make sure there are enough registers; the only valid
1524 // registers are the 4 used for parameters. We don't currently do this
1525 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001526 if (isa<ExternalSymbolSDNode>(Callee))
1527 return false;
1528
1529 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001530 const GlobalValue *GV = G->getGlobal();
1531 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001532 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001533 }
1534
Dale Johannesen51e28e62010-06-03 21:09:53 +00001535 // If the calling conventions do not match, then we'd better make sure the
1536 // results are returned in the same way as what the caller expects.
1537 if (!CCMatch) {
1538 SmallVector<CCValAssign, 16> RVLocs1;
1539 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1540 RVLocs1, *DAG.getContext());
1541 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1542
1543 SmallVector<CCValAssign, 16> RVLocs2;
1544 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1545 RVLocs2, *DAG.getContext());
1546 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1547
1548 if (RVLocs1.size() != RVLocs2.size())
1549 return false;
1550 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1551 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1552 return false;
1553 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1554 return false;
1555 if (RVLocs1[i].isRegLoc()) {
1556 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1557 return false;
1558 } else {
1559 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1560 return false;
1561 }
1562 }
1563 }
1564
1565 // If the callee takes no arguments then go on to check the results of the
1566 // call.
1567 if (!Outs.empty()) {
1568 // Check if stack adjustment is needed. For now, do not do this if any
1569 // argument is passed on the stack.
1570 SmallVector<CCValAssign, 16> ArgLocs;
1571 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1572 ArgLocs, *DAG.getContext());
1573 CCInfo.AnalyzeCallOperands(Outs,
1574 CCAssignFnForNode(CalleeCC, false, isVarArg));
1575 if (CCInfo.getNextStackOffset()) {
1576 MachineFunction &MF = DAG.getMachineFunction();
1577
1578 // Check if the arguments are already laid out in the right way as
1579 // the caller's fixed stack objects.
1580 MachineFrameInfo *MFI = MF.getFrameInfo();
1581 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1582 const ARMInstrInfo *TII =
1583 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001584 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1585 i != e;
1586 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001587 CCValAssign &VA = ArgLocs[i];
1588 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001589 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001590 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001591 if (VA.getLocInfo() == CCValAssign::Indirect)
1592 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001593 if (VA.needsCustom()) {
1594 // f64 and vector types are split into multiple registers or
1595 // register/stack-slot combinations. The types will not match
1596 // the registers; give up on memory f64 refs until we figure
1597 // out what to do about this.
1598 if (!VA.isRegLoc())
1599 return false;
1600 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001601 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001602 if (RegVT == MVT::v2f64) {
1603 if (!ArgLocs[++i].isRegLoc())
1604 return false;
1605 if (!ArgLocs[++i].isRegLoc())
1606 return false;
1607 }
1608 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001609 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1610 MFI, MRI, TII))
1611 return false;
1612 }
1613 }
1614 }
1615 }
1616
1617 return true;
1618}
1619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620SDValue
1621ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001624 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001626
Bob Wilsondee46d72009-04-17 20:35:10 +00001627 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629
Bob Wilsondee46d72009-04-17 20:35:10 +00001630 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1632 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001635 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1636 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
1638 // If this is the first return lowered for this function, add
1639 // the regs to the liveout set for the function.
1640 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1641 for (unsigned i = 0; i != RVLocs.size(); ++i)
1642 if (RVLocs[i].isRegLoc())
1643 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
1645
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646 SDValue Flag;
1647
1648 // Copy the result values into the output registers.
1649 for (unsigned i = 0, realRVLocIdx = 0;
1650 i != RVLocs.size();
1651 ++i, ++realRVLocIdx) {
1652 CCValAssign &VA = RVLocs[i];
1653 assert(VA.isRegLoc() && "Can only return in registers!");
1654
Dan Gohmanc9403652010-07-07 15:54:55 +00001655 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656
1657 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001658 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659 case CCValAssign::Full: break;
1660 case CCValAssign::BCvt:
1661 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1662 break;
1663 }
1664
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1669 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001670 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672
1673 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1674 Flag = Chain.getValue(1);
1675 VA = RVLocs[++i]; // skip ahead to next loc
1676 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1677 HalfGPRs.getValue(1), Flag);
1678 Flag = Chain.getValue(1);
1679 VA = RVLocs[++i]; // skip ahead to next loc
1680
1681 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1683 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 }
1685 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1686 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001687 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001690 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 VA = RVLocs[++i]; // skip ahead to next loc
1692 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1693 Flag);
1694 } else
1695 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1696
Bob Wilsondee46d72009-04-17 20:35:10 +00001697 // Guarantee that all emitted copies are
1698 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 Flag = Chain.getValue(1);
1700 }
1701
1702 SDValue result;
1703 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001705 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707
1708 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001709}
1710
Bob Wilsonb62d2572009-11-03 00:02:05 +00001711// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1712// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1713// one of the above mentioned nodes. It has to be wrapped because otherwise
1714// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1715// be used to form addressing mode. These wrapped nodes will be selected
1716// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001717static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001718 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001719 // FIXME there is no actual debug info here
1720 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001721 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001723 if (CP->isMachineConstantPoolEntry())
1724 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1725 CP->getAlignment());
1726 else
1727 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1728 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001730}
1731
Jim Grosbache1102ca2010-07-19 17:20:38 +00001732unsigned ARMTargetLowering::getJumpTableEncoding() const {
1733 return MachineJumpTableInfo::EK_Inline;
1734}
1735
Dan Gohmand858e902010-04-17 15:26:15 +00001736SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1737 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001738 MachineFunction &MF = DAG.getMachineFunction();
1739 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1740 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001741 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001742 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001743 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001744 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1745 SDValue CPAddr;
1746 if (RelocM == Reloc::Static) {
1747 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1748 } else {
1749 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001750 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001751 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1752 ARMCP::CPBlockAddress,
1753 PCAdj);
1754 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1755 }
1756 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1757 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001758 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001759 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001760 if (RelocM == Reloc::Static)
1761 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001762 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001763 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001764}
1765
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001766// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001767SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001768ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001770 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001771 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001773 MachineFunction &MF = DAG.getMachineFunction();
1774 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1775 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001776 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001777 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001778 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001779 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001781 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001782 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001783 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001785
Evan Chenge7e0d622009-11-06 22:24:13 +00001786 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001787 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001788
1789 // call __tls_get_addr.
1790 ArgListTy Args;
1791 ArgListEntry Entry;
1792 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001793 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001794 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001795 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001796 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001797 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1798 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001800 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001801 return CallResult.first;
1802}
1803
1804// Lower ISD::GlobalTLSAddress using the "initial exec" or
1805// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001806SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001807ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001808 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001809 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001810 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue Offset;
1812 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001813 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001814 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001815 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001816
Chris Lattner4fb63d02009-07-15 04:12:33 +00001817 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001818 MachineFunction &MF = DAG.getMachineFunction();
1819 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1820 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1821 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001822 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1823 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001824 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001825 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001826 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001828 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001829 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001830 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001831 Chain = Offset.getValue(1);
1832
Evan Chenge7e0d622009-11-06 22:24:13 +00001833 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001834 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001835
Evan Cheng9eda6892009-10-31 03:39:36 +00001836 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001838 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001839 } else {
1840 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001841 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001842 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001844 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001845 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001846 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001847 }
1848
1849 // The address of the thread local variable is the add of the thread
1850 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001852}
1853
Dan Gohman475871a2008-07-27 21:46:04 +00001854SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001855ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001856 // TODO: implement the "local dynamic" model
1857 assert(Subtarget->isTargetELF() &&
1858 "TLS not implemented for non-ELF targets");
1859 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1860 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1861 // otherwise use the "Local Exec" TLS Model
1862 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1863 return LowerToTLSGeneralDynamicModel(GA, DAG);
1864 else
1865 return LowerToTLSExecModels(GA, DAG);
1866}
1867
Dan Gohman475871a2008-07-27 21:46:04 +00001868SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001869 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001871 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001872 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001873 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1874 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001875 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001876 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001877 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001878 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001880 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001881 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001882 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001883 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001885 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001886 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001887 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001888 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001889 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001890 return Result;
1891 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001892 // If we have T2 ops, we can materialize the address directly via movt/movw
1893 // pair. This is always cheaper.
1894 if (Subtarget->useMovt()) {
1895 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001896 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001897 } else {
1898 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1899 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1900 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001901 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001902 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001903 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001904 }
1905}
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001908 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001909 MachineFunction &MF = DAG.getMachineFunction();
1910 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1911 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001913 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001914 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001915 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001917 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001918 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001919 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001920 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001921 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1922 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001923 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001924 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001925 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001927
Evan Cheng9eda6892009-10-31 03:39:36 +00001928 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001929 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001930 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001932
1933 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001934 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001935 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001936 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001937
Evan Cheng63476a82009-09-03 07:04:02 +00001938 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001939 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001940 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001941
1942 return Result;
1943}
1944
Dan Gohman475871a2008-07-27 21:46:04 +00001945SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001946 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001947 assert(Subtarget->isTargetELF() &&
1948 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001949 MachineFunction &MF = DAG.getMachineFunction();
1950 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1951 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001952 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001953 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001954 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001955 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1956 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001957 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001958 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001960 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001961 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001962 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001963 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001964 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001965}
1966
Jim Grosbach0e0da732009-05-12 23:59:14 +00001967SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001968ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1969 const {
1970 DebugLoc dl = Op.getDebugLoc();
1971 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1972 Op.getOperand(0), Op.getOperand(1));
1973}
1974
1975SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001976ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1977 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001978 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001979 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1980 Op.getOperand(1), Val);
1981}
1982
1983SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001984ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1985 DebugLoc dl = Op.getDebugLoc();
1986 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1987 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1988}
1989
1990SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001991ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001992 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001993 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001994 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001995 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001996 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001997 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001998 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001999 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2000 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002001 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002002 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002003 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2004 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002005 EVT PtrVT = getPointerTy();
2006 DebugLoc dl = Op.getDebugLoc();
2007 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2008 SDValue CPAddr;
2009 unsigned PCAdj = (RelocM != Reloc::PIC_)
2010 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002011 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002012 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2013 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002014 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002016 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002017 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002018 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002019 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002020
2021 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002022 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002023 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2024 }
2025 return Result;
2026 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002027 }
2028}
2029
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002030static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002031 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002032 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002033 if (!Subtarget->hasDataBarrier()) {
2034 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2035 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2036 // here.
Evan Cheng11db0682010-08-11 06:22:01 +00002037 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2038 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002039 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002040 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002041 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002042
2043 SDValue Op5 = Op.getOperand(5);
2044 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2045 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2046 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2047 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2048
2049 ARM_MB::MemBOpt DMBOpt;
2050 if (isDeviceBarrier)
2051 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2052 else
2053 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2054 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2055 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002056}
2057
Dan Gohman1e93df62010-04-17 14:41:14 +00002058static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2059 MachineFunction &MF = DAG.getMachineFunction();
2060 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2061
Evan Chenga8e29892007-01-19 07:51:42 +00002062 // vastart just stores the address of the VarArgsFrameIndex slot into the
2063 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002064 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002065 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002067 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002068 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2069 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002070}
2071
Dan Gohman475871a2008-07-27 21:46:04 +00002072SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002073ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2074 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002075 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 MachineFunction &MF = DAG.getMachineFunction();
2077 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2078
2079 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002080 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 RC = ARM::tGPRRegisterClass;
2082 else
2083 RC = ARM::GPRRegisterClass;
2084
2085 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002086 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002088
2089 SDValue ArgValue2;
2090 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002092 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002093
2094 // Create load node to retrieve arguments from the stack.
2095 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002096 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002097 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002098 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 } else {
2100 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002102 }
2103
Jim Grosbache5165492009-11-09 00:11:35 +00002104 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002105}
2106
2107SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002109 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 const SmallVectorImpl<ISD::InputArg>
2111 &Ins,
2112 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002113 SmallVectorImpl<SDValue> &InVals)
2114 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115
Bob Wilson1f595bb2009-04-17 19:07:39 +00002116 MachineFunction &MF = DAG.getMachineFunction();
2117 MachineFrameInfo *MFI = MF.getFrameInfo();
2118
Bob Wilson1f595bb2009-04-17 19:07:39 +00002119 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2120
2121 // Assign locations to all of the incoming arguments.
2122 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2124 *DAG.getContext());
2125 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002126 CCAssignFnForNode(CallConv, /* Return*/ false,
2127 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002128
2129 SmallVector<SDValue, 16> ArgValues;
2130
2131 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2132 CCValAssign &VA = ArgLocs[i];
2133
Bob Wilsondee46d72009-04-17 20:35:10 +00002134 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002135 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002136 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002137
Bob Wilson5bafff32009-06-22 23:27:02 +00002138 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 // f64 and vector types are split up into multiple registers or
2141 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002146 SDValue ArgValue2;
2147 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002148 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002149 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2150 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002151 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002152 false, false, 0);
2153 } else {
2154 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2155 Chain, DAG, dl);
2156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2158 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2162 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002164
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 } else {
2166 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002167
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002173 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002175 RC = (AFI->isThumb1OnlyFunction() ?
2176 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002178 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002179
2180 // Transform the arguments in physical registers into virtual ones.
2181 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002183 }
2184
2185 // If this is an 8 or 16-bit value, it is really passed promoted
2186 // to 32 bits. Insert an assert[sz]ext to capture this, then
2187 // truncate to the right size.
2188 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002189 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002190 case CCValAssign::Full: break;
2191 case CCValAssign::BCvt:
2192 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2193 break;
2194 case CCValAssign::SExt:
2195 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2196 DAG.getValueType(VA.getValVT()));
2197 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2198 break;
2199 case CCValAssign::ZExt:
2200 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2201 DAG.getValueType(VA.getValVT()));
2202 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2203 break;
2204 }
2205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002207
2208 } else { // VA.isRegLoc()
2209
2210 // sanity check
2211 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002213
2214 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002215 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002216
Bob Wilsondee46d72009-04-17 20:35:10 +00002217 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002218 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002219 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002220 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002221 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002222 }
2223 }
2224
2225 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002226 if (isVarArg) {
2227 static const unsigned GPRArgRegs[] = {
2228 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2229 };
2230
Bob Wilsondee46d72009-04-17 20:35:10 +00002231 unsigned NumGPRs = CCInfo.getFirstUnallocated
2232 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002233
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002234 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2235 unsigned VARegSize = (4 - NumGPRs) * 4;
2236 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002237 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002238 if (VARegSaveSize) {
2239 // If this function is vararg, store any remaining integer argument regs
2240 // to their spots on the stack so that they may be loaded by deferencing
2241 // the result of va_next.
2242 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002243 AFI->setVarArgsFrameIndex(
2244 MFI->CreateFixedObject(VARegSaveSize,
2245 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002246 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002247 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2248 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002249
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002251 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002252 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002253 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002254 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002255 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002256 RC = ARM::GPRRegisterClass;
2257
Bob Wilson998e1252009-04-20 18:36:57 +00002258 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002260 SDValue Store =
2261 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002262 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2263 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002264 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002265 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002266 DAG.getConstant(4, getPointerTy()));
2267 }
2268 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002271 } else
2272 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002273 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002274 }
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002277}
2278
2279/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002280static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002281 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002282 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002283 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002284 // Maybe this has already been legalized into the constant pool?
2285 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002287 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002288 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002289 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002290 }
2291 }
2292 return false;
2293}
2294
Evan Chenga8e29892007-01-19 07:51:42 +00002295/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2296/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002297SDValue
2298ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002299 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002300 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002301 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002302 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002303 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002304 // Constant does not fit, try adjusting it by one?
2305 switch (CC) {
2306 default: break;
2307 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002308 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002309 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002310 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002312 }
2313 break;
2314 case ISD::SETULT:
2315 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002316 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002317 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002319 }
2320 break;
2321 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002322 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002323 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002324 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002326 }
2327 break;
2328 case ISD::SETULE:
2329 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002330 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002331 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002333 }
2334 break;
2335 }
2336 }
2337 }
2338
2339 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002340 ARMISD::NodeType CompareType;
2341 switch (CondCode) {
2342 default:
2343 CompareType = ARMISD::CMP;
2344 break;
2345 case ARMCC::EQ:
2346 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002347 // Uses only Z Flag
2348 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002349 break;
2350 }
Evan Cheng218977b2010-07-13 19:27:42 +00002351 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002353}
2354
2355/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002356SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002357ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002358 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002360 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002362 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2364 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002365}
2366
Bill Wendlingde2b1512010-08-11 08:43:16 +00002367SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2368 SDValue Cond = Op.getOperand(0);
2369 SDValue SelectTrue = Op.getOperand(1);
2370 SDValue SelectFalse = Op.getOperand(2);
2371 DebugLoc dl = Op.getDebugLoc();
2372
2373 // Convert:
2374 //
2375 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2376 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2377 //
2378 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2379 const ConstantSDNode *CMOVTrue =
2380 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2381 const ConstantSDNode *CMOVFalse =
2382 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2383
2384 if (CMOVTrue && CMOVFalse) {
2385 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2386 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2387
2388 SDValue True;
2389 SDValue False;
2390 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2391 True = SelectTrue;
2392 False = SelectFalse;
2393 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2394 True = SelectFalse;
2395 False = SelectTrue;
2396 }
2397
2398 if (True.getNode() && False.getNode()) {
2399 EVT VT = Cond.getValueType();
2400 SDValue ARMcc = Cond.getOperand(2);
2401 SDValue CCR = Cond.getOperand(3);
2402 SDValue Cmp = Cond.getOperand(4);
2403 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2404 }
2405 }
2406 }
2407
2408 return DAG.getSelectCC(dl, Cond,
2409 DAG.getConstant(0, Cond.getValueType()),
2410 SelectTrue, SelectFalse, ISD::SETNE);
2411}
2412
Dan Gohmand858e902010-04-17 15:26:15 +00002413SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue LHS = Op.getOperand(0);
2416 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002417 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002418 SDValue TrueVal = Op.getOperand(2);
2419 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002420 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002421
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002423 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002425 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2426 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002427 }
2428
2429 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002430 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002431
Evan Cheng218977b2010-07-13 19:27:42 +00002432 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2433 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002435 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002436 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002437 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002438 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002439 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002440 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002441 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002442 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002443 }
2444 return Result;
2445}
2446
Evan Cheng218977b2010-07-13 19:27:42 +00002447/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2448/// to morph to an integer compare sequence.
2449static bool canChangeToInt(SDValue Op, bool &SeenZero,
2450 const ARMSubtarget *Subtarget) {
2451 SDNode *N = Op.getNode();
2452 if (!N->hasOneUse())
2453 // Otherwise it requires moving the value from fp to integer registers.
2454 return false;
2455 if (!N->getNumValues())
2456 return false;
2457 EVT VT = Op.getValueType();
2458 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2459 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2460 // vmrs are very slow, e.g. cortex-a8.
2461 return false;
2462
2463 if (isFloatingPointZero(Op)) {
2464 SeenZero = true;
2465 return true;
2466 }
2467 return ISD::isNormalLoad(N);
2468}
2469
2470static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2471 if (isFloatingPointZero(Op))
2472 return DAG.getConstant(0, MVT::i32);
2473
2474 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2475 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002476 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002477 Ld->isVolatile(), Ld->isNonTemporal(),
2478 Ld->getAlignment());
2479
2480 llvm_unreachable("Unknown VFP cmp argument!");
2481}
2482
2483static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2484 SDValue &RetVal1, SDValue &RetVal2) {
2485 if (isFloatingPointZero(Op)) {
2486 RetVal1 = DAG.getConstant(0, MVT::i32);
2487 RetVal2 = DAG.getConstant(0, MVT::i32);
2488 return;
2489 }
2490
2491 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2492 SDValue Ptr = Ld->getBasePtr();
2493 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2494 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002495 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002496 Ld->isVolatile(), Ld->isNonTemporal(),
2497 Ld->getAlignment());
2498
2499 EVT PtrType = Ptr.getValueType();
2500 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2501 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2502 PtrType, Ptr, DAG.getConstant(4, PtrType));
2503 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2504 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002505 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002506 Ld->isVolatile(), Ld->isNonTemporal(),
2507 NewAlign);
2508 return;
2509 }
2510
2511 llvm_unreachable("Unknown VFP cmp argument!");
2512}
2513
2514/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2515/// f32 and even f64 comparisons to integer ones.
2516SDValue
2517ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2518 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002519 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002520 SDValue LHS = Op.getOperand(2);
2521 SDValue RHS = Op.getOperand(3);
2522 SDValue Dest = Op.getOperand(4);
2523 DebugLoc dl = Op.getDebugLoc();
2524
2525 bool SeenZero = false;
2526 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2527 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002528 // If one of the operand is zero, it's safe to ignore the NaN case since
2529 // we only care about equality comparisons.
2530 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002531 // If unsafe fp math optimization is enabled and there are no othter uses of
2532 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2533 // to an integer comparison.
2534 if (CC == ISD::SETOEQ)
2535 CC = ISD::SETEQ;
2536 else if (CC == ISD::SETUNE)
2537 CC = ISD::SETNE;
2538
2539 SDValue ARMcc;
2540 if (LHS.getValueType() == MVT::f32) {
2541 LHS = bitcastf32Toi32(LHS, DAG);
2542 RHS = bitcastf32Toi32(RHS, DAG);
2543 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2544 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2545 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2546 Chain, Dest, ARMcc, CCR, Cmp);
2547 }
2548
2549 SDValue LHS1, LHS2;
2550 SDValue RHS1, RHS2;
2551 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2552 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2553 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2554 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2555 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2556 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2557 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2558 }
2559
2560 return SDValue();
2561}
2562
2563SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2564 SDValue Chain = Op.getOperand(0);
2565 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2566 SDValue LHS = Op.getOperand(2);
2567 SDValue RHS = Op.getOperand(3);
2568 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002569 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002570
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002572 SDValue ARMcc;
2573 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002576 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002577 }
2578
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002580
2581 if (UnsafeFPMath &&
2582 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2583 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2584 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2585 if (Result.getNode())
2586 return Result;
2587 }
2588
Evan Chenga8e29892007-01-19 07:51:42 +00002589 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002590 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002591
Evan Cheng218977b2010-07-13 19:27:42 +00002592 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2593 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2595 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002596 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002597 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002598 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002599 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2600 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002601 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002602 }
2603 return Res;
2604}
2605
Dan Gohmand858e902010-04-17 15:26:15 +00002606SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002607 SDValue Chain = Op.getOperand(0);
2608 SDValue Table = Op.getOperand(1);
2609 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002610 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002611
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002613 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2614 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002615 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002616 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002618 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2619 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002620 if (Subtarget->isThumb2()) {
2621 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2622 // which does another jump to the destination. This also makes it easier
2623 // to translate it to TBB / TBH later.
2624 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002626 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002627 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002628 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002629 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002630 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002631 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002632 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002633 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002635 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002636 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002637 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002638 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002640 }
Evan Chenga8e29892007-01-19 07:51:42 +00002641}
2642
Bob Wilson76a312b2010-03-19 22:51:32 +00002643static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2644 DebugLoc dl = Op.getDebugLoc();
2645 unsigned Opc;
2646
2647 switch (Op.getOpcode()) {
2648 default:
2649 assert(0 && "Invalid opcode!");
2650 case ISD::FP_TO_SINT:
2651 Opc = ARMISD::FTOSI;
2652 break;
2653 case ISD::FP_TO_UINT:
2654 Opc = ARMISD::FTOUI;
2655 break;
2656 }
2657 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2658 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2659}
2660
2661static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2662 EVT VT = Op.getValueType();
2663 DebugLoc dl = Op.getDebugLoc();
2664 unsigned Opc;
2665
2666 switch (Op.getOpcode()) {
2667 default:
2668 assert(0 && "Invalid opcode!");
2669 case ISD::SINT_TO_FP:
2670 Opc = ARMISD::SITOF;
2671 break;
2672 case ISD::UINT_TO_FP:
2673 Opc = ARMISD::UITOF;
2674 break;
2675 }
2676
2677 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2678 return DAG.getNode(Opc, dl, VT, Op);
2679}
2680
Evan Cheng515fe3a2010-07-08 02:08:50 +00002681SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002682 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002683 SDValue Tmp0 = Op.getOperand(0);
2684 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002685 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002686 EVT VT = Op.getValueType();
2687 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002688 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002689 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002690 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002691 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002693 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002694}
2695
Evan Cheng2457f2c2010-05-22 01:47:14 +00002696SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2697 MachineFunction &MF = DAG.getMachineFunction();
2698 MachineFrameInfo *MFI = MF.getFrameInfo();
2699 MFI->setReturnAddressIsTaken(true);
2700
2701 EVT VT = Op.getValueType();
2702 DebugLoc dl = Op.getDebugLoc();
2703 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2704 if (Depth) {
2705 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2706 SDValue Offset = DAG.getConstant(4, MVT::i32);
2707 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2708 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002709 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002710 }
2711
2712 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002713 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002714 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2715}
2716
Dan Gohmand858e902010-04-17 15:26:15 +00002717SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002718 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2719 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002720
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002722 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2723 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002724 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002725 ? ARM::R7 : ARM::R11;
2726 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2727 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002728 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2729 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002730 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002731 return FrameAddr;
2732}
2733
Bob Wilson9f3f0612010-04-17 05:30:19 +00002734/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2735/// expand a bit convert where either the source or destination type is i64 to
2736/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2737/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2738/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002739static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2741 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002742 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002743
Bob Wilson9f3f0612010-04-17 05:30:19 +00002744 // This function is only supposed to be called for i64 types, either as the
2745 // source or destination of the bit convert.
2746 EVT SrcVT = Op.getValueType();
2747 EVT DstVT = N->getValueType(0);
2748 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2749 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002750
Bob Wilson9f3f0612010-04-17 05:30:19 +00002751 // Turn i64->f64 into VMOVDRR.
2752 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002753 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2754 DAG.getConstant(0, MVT::i32));
2755 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2756 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002757 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2758 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002759 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002760
Jim Grosbache5165492009-11-09 00:11:35 +00002761 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002762 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2763 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2764 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2765 // Merge the pieces into a single i64 value.
2766 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2767 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002768
Bob Wilson9f3f0612010-04-17 05:30:19 +00002769 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002770}
2771
Bob Wilson5bafff32009-06-22 23:27:02 +00002772/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002773/// Zero vectors are used to represent vector negation and in those cases
2774/// will be implemented with the NEON VNEG instruction. However, VNEG does
2775/// not support i64 elements, so sometimes the zero vectors will need to be
2776/// explicitly constructed. Regardless, use a canonical VMOV to create the
2777/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002778static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002780 // The canonical modified immediate encoding of a zero vector is....0!
2781 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2782 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2783 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2784 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002785}
2786
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002787/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2788/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002789SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2790 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002791 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2792 EVT VT = Op.getValueType();
2793 unsigned VTBits = VT.getSizeInBits();
2794 DebugLoc dl = Op.getDebugLoc();
2795 SDValue ShOpLo = Op.getOperand(0);
2796 SDValue ShOpHi = Op.getOperand(1);
2797 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002798 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002799 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002800
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002801 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2802
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002803 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2804 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2805 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2806 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2807 DAG.getConstant(VTBits, MVT::i32));
2808 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2809 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002810 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002811
2812 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2813 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002814 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002815 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002816 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002817 CCR, Cmp);
2818
2819 SDValue Ops[2] = { Lo, Hi };
2820 return DAG.getMergeValues(Ops, 2, dl);
2821}
2822
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002823/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2824/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002825SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2826 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002827 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2828 EVT VT = Op.getValueType();
2829 unsigned VTBits = VT.getSizeInBits();
2830 DebugLoc dl = Op.getDebugLoc();
2831 SDValue ShOpLo = Op.getOperand(0);
2832 SDValue ShOpHi = Op.getOperand(1);
2833 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002834 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002835
2836 assert(Op.getOpcode() == ISD::SHL_PARTS);
2837 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2838 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2839 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2840 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2841 DAG.getConstant(VTBits, MVT::i32));
2842 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2843 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2844
2845 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2846 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2847 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002848 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002849 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002850 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002851 CCR, Cmp);
2852
2853 SDValue Ops[2] = { Lo, Hi };
2854 return DAG.getMergeValues(Ops, 2, dl);
2855}
2856
Jim Grosbach4725ca72010-09-08 03:54:02 +00002857SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002858 SelectionDAG &DAG) const {
2859 // The rounding mode is in bits 23:22 of the FPSCR.
2860 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2861 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2862 // so that the shift + and get folded into a bitfield extract.
2863 DebugLoc dl = Op.getDebugLoc();
2864 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2865 DAG.getConstant(Intrinsic::arm_get_fpscr,
2866 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002867 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002868 DAG.getConstant(1U << 22, MVT::i32));
2869 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2870 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002871 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002872 DAG.getConstant(3, MVT::i32));
2873}
2874
Jim Grosbach3482c802010-01-18 19:58:49 +00002875static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2876 const ARMSubtarget *ST) {
2877 EVT VT = N->getValueType(0);
2878 DebugLoc dl = N->getDebugLoc();
2879
2880 if (!ST->hasV6T2Ops())
2881 return SDValue();
2882
2883 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2884 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2885}
2886
Bob Wilson5bafff32009-06-22 23:27:02 +00002887static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2888 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002889 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 DebugLoc dl = N->getDebugLoc();
2891
2892 // Lower vector shifts on NEON to use VSHL.
2893 if (VT.isVector()) {
2894 assert(ST->hasNEON() && "unexpected vector shift");
2895
2896 // Left shifts translate directly to the vshiftu intrinsic.
2897 if (N->getOpcode() == ISD::SHL)
2898 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 N->getOperand(0), N->getOperand(1));
2901
2902 assert((N->getOpcode() == ISD::SRA ||
2903 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2904
2905 // NEON uses the same intrinsics for both left and right shifts. For
2906 // right shifts, the shift amounts are negative, so negate the vector of
2907 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002908 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002909 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2910 getZeroVector(ShiftVT, DAG, dl),
2911 N->getOperand(1));
2912 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2913 Intrinsic::arm_neon_vshifts :
2914 Intrinsic::arm_neon_vshiftu);
2915 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002916 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 N->getOperand(0), NegatedCount);
2918 }
2919
Eli Friedmance392eb2009-08-22 03:13:10 +00002920 // We can get here for a node like i32 = ISD::SHL i32, i64
2921 if (VT != MVT::i64)
2922 return SDValue();
2923
2924 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002925 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002926
Chris Lattner27a6c732007-11-24 07:07:01 +00002927 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2928 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002929 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002930 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002931
Chris Lattner27a6c732007-11-24 07:07:01 +00002932 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002933 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002934
Chris Lattner27a6c732007-11-24 07:07:01 +00002935 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002937 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002938 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002939 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002940
Chris Lattner27a6c732007-11-24 07:07:01 +00002941 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2942 // captures the result into a carry flag.
2943 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002945
Chris Lattner27a6c732007-11-24 07:07:01 +00002946 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002948
Chris Lattner27a6c732007-11-24 07:07:01 +00002949 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002951}
2952
Bob Wilson5bafff32009-06-22 23:27:02 +00002953static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2954 SDValue TmpOp0, TmpOp1;
2955 bool Invert = false;
2956 bool Swap = false;
2957 unsigned Opc = 0;
2958
2959 SDValue Op0 = Op.getOperand(0);
2960 SDValue Op1 = Op.getOperand(1);
2961 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002962 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2964 DebugLoc dl = Op.getDebugLoc();
2965
2966 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2967 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002968 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969 case ISD::SETUNE:
2970 case ISD::SETNE: Invert = true; // Fallthrough
2971 case ISD::SETOEQ:
2972 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2973 case ISD::SETOLT:
2974 case ISD::SETLT: Swap = true; // Fallthrough
2975 case ISD::SETOGT:
2976 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2977 case ISD::SETOLE:
2978 case ISD::SETLE: Swap = true; // Fallthrough
2979 case ISD::SETOGE:
2980 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2981 case ISD::SETUGE: Swap = true; // Fallthrough
2982 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2983 case ISD::SETUGT: Swap = true; // Fallthrough
2984 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2985 case ISD::SETUEQ: Invert = true; // Fallthrough
2986 case ISD::SETONE:
2987 // Expand this to (OLT | OGT).
2988 TmpOp0 = Op0;
2989 TmpOp1 = Op1;
2990 Opc = ISD::OR;
2991 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2992 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2993 break;
2994 case ISD::SETUO: Invert = true; // Fallthrough
2995 case ISD::SETO:
2996 // Expand this to (OLT | OGE).
2997 TmpOp0 = Op0;
2998 TmpOp1 = Op1;
2999 Opc = ISD::OR;
3000 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3001 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3002 break;
3003 }
3004 } else {
3005 // Integer comparisons.
3006 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003007 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003008 case ISD::SETNE: Invert = true;
3009 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3010 case ISD::SETLT: Swap = true;
3011 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3012 case ISD::SETLE: Swap = true;
3013 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3014 case ISD::SETULT: Swap = true;
3015 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3016 case ISD::SETULE: Swap = true;
3017 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3018 }
3019
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003020 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003021 if (Opc == ARMISD::VCEQ) {
3022
3023 SDValue AndOp;
3024 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3025 AndOp = Op0;
3026 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3027 AndOp = Op1;
3028
3029 // Ignore bitconvert.
3030 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3031 AndOp = AndOp.getOperand(0);
3032
3033 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3034 Opc = ARMISD::VTST;
3035 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3036 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3037 Invert = !Invert;
3038 }
3039 }
3040 }
3041
3042 if (Swap)
3043 std::swap(Op0, Op1);
3044
3045 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3046
3047 if (Invert)
3048 Result = DAG.getNOT(dl, Result, VT);
3049
3050 return Result;
3051}
3052
Bob Wilsond3c42842010-06-14 22:19:57 +00003053/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3054/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003055/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003056static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3057 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003058 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003059 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003060
Bob Wilson827b2102010-06-15 19:05:35 +00003061 // SplatBitSize is set to the smallest size that splats the vector, so a
3062 // zero vector will always have SplatBitSize == 8. However, NEON modified
3063 // immediate instructions others than VMOV do not support the 8-bit encoding
3064 // of a zero vector, and the default encoding of zero is supposed to be the
3065 // 32-bit version.
3066 if (SplatBits == 0)
3067 SplatBitSize = 32;
3068
Bob Wilson5bafff32009-06-22 23:27:02 +00003069 switch (SplatBitSize) {
3070 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003071 if (!isVMOV)
3072 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003073 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003074 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003075 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003076 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003077 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003078 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
3080 case 16:
3081 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003082 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 if ((SplatBits & ~0xff) == 0) {
3084 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003085 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003086 Imm = SplatBits;
3087 break;
3088 }
3089 if ((SplatBits & ~0xff00) == 0) {
3090 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003091 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003092 Imm = SplatBits >> 8;
3093 break;
3094 }
3095 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
3097 case 32:
3098 // NEON's 32-bit VMOV supports splat values where:
3099 // * only one byte is nonzero, or
3100 // * the least significant byte is 0xff and the second byte is nonzero, or
3101 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003102 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 if ((SplatBits & ~0xff) == 0) {
3104 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003105 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 Imm = SplatBits;
3107 break;
3108 }
3109 if ((SplatBits & ~0xff00) == 0) {
3110 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003111 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003112 Imm = SplatBits >> 8;
3113 break;
3114 }
3115 if ((SplatBits & ~0xff0000) == 0) {
3116 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003117 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003118 Imm = SplatBits >> 16;
3119 break;
3120 }
3121 if ((SplatBits & ~0xff000000) == 0) {
3122 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003123 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003124 Imm = SplatBits >> 24;
3125 break;
3126 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
3128 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003129 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3130 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003131 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003132 Imm = SplatBits >> 8;
3133 SplatBits |= 0xff;
3134 break;
3135 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003136
3137 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3139 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003140 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003141 Imm = SplatBits >> 16;
3142 SplatBits |= 0xffff;
3143 break;
3144 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003145
3146 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3147 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3148 // VMOV.I32. A (very) minor optimization would be to replicate the value
3149 // and fall through here to test for a valid 64-bit splat. But, then the
3150 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003151 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003154 if (!isVMOV)
3155 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003156 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 uint64_t BitMask = 0xff;
3158 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003159 unsigned ImmMask = 1;
3160 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003164 Imm |= ImmMask;
3165 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003167 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003168 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003169 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003171 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003172 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003173 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003174 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 break;
3176 }
3177
Bob Wilson1a913ed2010-06-11 21:34:50 +00003178 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003179 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003180 return SDValue();
3181 }
3182
Bob Wilsoncba270d2010-07-13 21:16:48 +00003183 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3184 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003185}
3186
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003187static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3188 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003189 unsigned NumElts = VT.getVectorNumElements();
3190 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003191
3192 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3193 if (M[0] < 0)
3194 return false;
3195
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003196 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003197
3198 // If this is a VEXT shuffle, the immediate value is the index of the first
3199 // element. The other shuffle indices must be the successive elements after
3200 // the first one.
3201 unsigned ExpectedElt = Imm;
3202 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003203 // Increment the expected index. If it wraps around, it may still be
3204 // a VEXT but the source vectors must be swapped.
3205 ExpectedElt += 1;
3206 if (ExpectedElt == NumElts * 2) {
3207 ExpectedElt = 0;
3208 ReverseVEXT = true;
3209 }
3210
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003211 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003212 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003213 return false;
3214 }
3215
3216 // Adjust the index value if the source operands will be swapped.
3217 if (ReverseVEXT)
3218 Imm -= NumElts;
3219
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003220 return true;
3221}
3222
Bob Wilson8bb9e482009-07-26 00:39:34 +00003223/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3224/// instruction with the specified blocksize. (The order of the elements
3225/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003226static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3227 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003228 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3229 "Only possible block sizes for VREV are: 16, 32, 64");
3230
Bob Wilson8bb9e482009-07-26 00:39:34 +00003231 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003232 if (EltSz == 64)
3233 return false;
3234
3235 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003236 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003237 // If the first shuffle index is UNDEF, be optimistic.
3238 if (M[0] < 0)
3239 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003240
3241 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3242 return false;
3243
3244 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003245 if (M[i] < 0) continue; // ignore UNDEF indices
3246 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003247 return false;
3248 }
3249
3250 return true;
3251}
3252
Bob Wilsonc692cb72009-08-21 20:54:19 +00003253static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3254 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003255 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3256 if (EltSz == 64)
3257 return false;
3258
Bob Wilsonc692cb72009-08-21 20:54:19 +00003259 unsigned NumElts = VT.getVectorNumElements();
3260 WhichResult = (M[0] == 0 ? 0 : 1);
3261 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003262 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3263 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003264 return false;
3265 }
3266 return true;
3267}
3268
Bob Wilson324f4f12009-12-03 06:40:55 +00003269/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3270/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3271/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3272static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3273 unsigned &WhichResult) {
3274 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3275 if (EltSz == 64)
3276 return false;
3277
3278 unsigned NumElts = VT.getVectorNumElements();
3279 WhichResult = (M[0] == 0 ? 0 : 1);
3280 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003281 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3282 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003283 return false;
3284 }
3285 return true;
3286}
3287
Bob Wilsonc692cb72009-08-21 20:54:19 +00003288static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3289 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003290 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3291 if (EltSz == 64)
3292 return false;
3293
Bob Wilsonc692cb72009-08-21 20:54:19 +00003294 unsigned NumElts = VT.getVectorNumElements();
3295 WhichResult = (M[0] == 0 ? 0 : 1);
3296 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003297 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003298 if ((unsigned) M[i] != 2 * i + WhichResult)
3299 return false;
3300 }
3301
3302 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003303 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003304 return false;
3305
3306 return true;
3307}
3308
Bob Wilson324f4f12009-12-03 06:40:55 +00003309/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3310/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3311/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3312static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3313 unsigned &WhichResult) {
3314 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3315 if (EltSz == 64)
3316 return false;
3317
3318 unsigned Half = VT.getVectorNumElements() / 2;
3319 WhichResult = (M[0] == 0 ? 0 : 1);
3320 for (unsigned j = 0; j != 2; ++j) {
3321 unsigned Idx = WhichResult;
3322 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003323 int MIdx = M[i + j * Half];
3324 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003325 return false;
3326 Idx += 2;
3327 }
3328 }
3329
3330 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3331 if (VT.is64BitVector() && EltSz == 32)
3332 return false;
3333
3334 return true;
3335}
3336
Bob Wilsonc692cb72009-08-21 20:54:19 +00003337static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3338 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003339 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3340 if (EltSz == 64)
3341 return false;
3342
Bob Wilsonc692cb72009-08-21 20:54:19 +00003343 unsigned NumElts = VT.getVectorNumElements();
3344 WhichResult = (M[0] == 0 ? 0 : 1);
3345 unsigned Idx = WhichResult * NumElts / 2;
3346 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003347 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3348 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003349 return false;
3350 Idx += 1;
3351 }
3352
3353 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003354 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003355 return false;
3356
3357 return true;
3358}
3359
Bob Wilson324f4f12009-12-03 06:40:55 +00003360/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3361/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3362/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3363static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3364 unsigned &WhichResult) {
3365 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3366 if (EltSz == 64)
3367 return false;
3368
3369 unsigned NumElts = VT.getVectorNumElements();
3370 WhichResult = (M[0] == 0 ? 0 : 1);
3371 unsigned Idx = WhichResult * NumElts / 2;
3372 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003373 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3374 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003375 return false;
3376 Idx += 1;
3377 }
3378
3379 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3380 if (VT.is64BitVector() && EltSz == 32)
3381 return false;
3382
3383 return true;
3384}
3385
Dale Johannesenf630c712010-07-29 20:10:08 +00003386// If N is an integer constant that can be moved into a register in one
3387// instruction, return an SDValue of such a constant (will become a MOV
3388// instruction). Otherwise return null.
3389static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3390 const ARMSubtarget *ST, DebugLoc dl) {
3391 uint64_t Val;
3392 if (!isa<ConstantSDNode>(N))
3393 return SDValue();
3394 Val = cast<ConstantSDNode>(N)->getZExtValue();
3395
3396 if (ST->isThumb1Only()) {
3397 if (Val <= 255 || ~Val <= 255)
3398 return DAG.getConstant(Val, MVT::i32);
3399 } else {
3400 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3401 return DAG.getConstant(Val, MVT::i32);
3402 }
3403 return SDValue();
3404}
3405
Bob Wilson5bafff32009-06-22 23:27:02 +00003406// If this is a case we can't handle, return null and let the default
3407// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003408static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003409 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003410 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003411 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003412 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003413
3414 APInt SplatBits, SplatUndef;
3415 unsigned SplatBitSize;
3416 bool HasAnyUndefs;
3417 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003418 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003419 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003420 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003421 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003422 SplatUndef.getZExtValue(), SplatBitSize,
3423 DAG, VmovVT, VT.is128BitVector(), true);
3424 if (Val.getNode()) {
3425 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3426 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3427 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003428
3429 // Try an immediate VMVN.
3430 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3431 ((1LL << SplatBitSize) - 1));
3432 Val = isNEONModifiedImm(NegatedImm,
3433 SplatUndef.getZExtValue(), SplatBitSize,
3434 DAG, VmovVT, VT.is128BitVector(), false);
3435 if (Val.getNode()) {
3436 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3437 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3438 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003439 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003440 }
3441
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003442 // Scan through the operands to see if only one value is used.
3443 unsigned NumElts = VT.getVectorNumElements();
3444 bool isOnlyLowElement = true;
3445 bool usesOnlyOneValue = true;
3446 bool isConstant = true;
3447 SDValue Value;
3448 for (unsigned i = 0; i < NumElts; ++i) {
3449 SDValue V = Op.getOperand(i);
3450 if (V.getOpcode() == ISD::UNDEF)
3451 continue;
3452 if (i > 0)
3453 isOnlyLowElement = false;
3454 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3455 isConstant = false;
3456
3457 if (!Value.getNode())
3458 Value = V;
3459 else if (V != Value)
3460 usesOnlyOneValue = false;
3461 }
3462
3463 if (!Value.getNode())
3464 return DAG.getUNDEF(VT);
3465
3466 if (isOnlyLowElement)
3467 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3468
Dale Johannesenf630c712010-07-29 20:10:08 +00003469 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3470
Dale Johannesen575cd142010-10-19 20:00:17 +00003471 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3472 // i32 and try again.
3473 if (usesOnlyOneValue && EltSize <= 32) {
3474 if (!isConstant)
3475 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3476 if (VT.getVectorElementType().isFloatingPoint()) {
3477 SmallVector<SDValue, 8> Ops;
3478 for (unsigned i = 0; i < NumElts; ++i)
3479 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3480 Op.getOperand(i)));
3481 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3482 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003483 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3484 if (Val.getNode())
3485 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003486 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003487 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3488 if (Val.getNode())
3489 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003490 }
3491
3492 // If all elements are constants and the case above didn't get hit, fall back
3493 // to the default expansion, which will generate a load from the constant
3494 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003495 if (isConstant)
3496 return SDValue();
3497
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003498 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003499 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3500 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003501 if (EltSize >= 32) {
3502 // Do the expansion with floating-point types, since that is what the VFP
3503 // registers are defined to use, and since i64 is not legal.
3504 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3505 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003506 SmallVector<SDValue, 8> Ops;
3507 for (unsigned i = 0; i < NumElts; ++i)
3508 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3509 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003510 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003511 }
3512
3513 return SDValue();
3514}
3515
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003516/// isShuffleMaskLegal - Targets can use this to indicate that they only
3517/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3518/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3519/// are assumed to be legal.
3520bool
3521ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3522 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003523 if (VT.getVectorNumElements() == 4 &&
3524 (VT.is128BitVector() || VT.is64BitVector())) {
3525 unsigned PFIndexes[4];
3526 for (unsigned i = 0; i != 4; ++i) {
3527 if (M[i] < 0)
3528 PFIndexes[i] = 8;
3529 else
3530 PFIndexes[i] = M[i];
3531 }
3532
3533 // Compute the index in the perfect shuffle table.
3534 unsigned PFTableIndex =
3535 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3536 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3537 unsigned Cost = (PFEntry >> 30);
3538
3539 if (Cost <= 4)
3540 return true;
3541 }
3542
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003543 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003544 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003545
Bob Wilson53dd2452010-06-07 23:53:38 +00003546 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3547 return (EltSize >= 32 ||
3548 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003549 isVREVMask(M, VT, 64) ||
3550 isVREVMask(M, VT, 32) ||
3551 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003552 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3553 isVTRNMask(M, VT, WhichResult) ||
3554 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003555 isVZIPMask(M, VT, WhichResult) ||
3556 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3557 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3558 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003559}
3560
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003561/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3562/// the specified operations to build the shuffle.
3563static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3564 SDValue RHS, SelectionDAG &DAG,
3565 DebugLoc dl) {
3566 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3567 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3568 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3569
3570 enum {
3571 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3572 OP_VREV,
3573 OP_VDUP0,
3574 OP_VDUP1,
3575 OP_VDUP2,
3576 OP_VDUP3,
3577 OP_VEXT1,
3578 OP_VEXT2,
3579 OP_VEXT3,
3580 OP_VUZPL, // VUZP, left result
3581 OP_VUZPR, // VUZP, right result
3582 OP_VZIPL, // VZIP, left result
3583 OP_VZIPR, // VZIP, right result
3584 OP_VTRNL, // VTRN, left result
3585 OP_VTRNR // VTRN, right result
3586 };
3587
3588 if (OpNum == OP_COPY) {
3589 if (LHSID == (1*9+2)*9+3) return LHS;
3590 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3591 return RHS;
3592 }
3593
3594 SDValue OpLHS, OpRHS;
3595 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3596 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3597 EVT VT = OpLHS.getValueType();
3598
3599 switch (OpNum) {
3600 default: llvm_unreachable("Unknown shuffle opcode!");
3601 case OP_VREV:
3602 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3603 case OP_VDUP0:
3604 case OP_VDUP1:
3605 case OP_VDUP2:
3606 case OP_VDUP3:
3607 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003608 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003609 case OP_VEXT1:
3610 case OP_VEXT2:
3611 case OP_VEXT3:
3612 return DAG.getNode(ARMISD::VEXT, dl, VT,
3613 OpLHS, OpRHS,
3614 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3615 case OP_VUZPL:
3616 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003617 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003618 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3619 case OP_VZIPL:
3620 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003621 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003622 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3623 case OP_VTRNL:
3624 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003625 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3626 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003627 }
3628}
3629
Bob Wilson5bafff32009-06-22 23:27:02 +00003630static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003631 SDValue V1 = Op.getOperand(0);
3632 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003633 DebugLoc dl = Op.getDebugLoc();
3634 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003635 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003636 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003637
Bob Wilson28865062009-08-13 02:13:04 +00003638 // Convert shuffles that are directly supported on NEON to target-specific
3639 // DAG nodes, instead of keeping them as shuffles and matching them again
3640 // during code selection. This is more efficient and avoids the possibility
3641 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003642 // FIXME: floating-point vectors should be canonicalized to integer vectors
3643 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003644 SVN->getMask(ShuffleMask);
3645
Bob Wilson53dd2452010-06-07 23:53:38 +00003646 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3647 if (EltSize <= 32) {
3648 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3649 int Lane = SVN->getSplatIndex();
3650 // If this is undef splat, generate it via "just" vdup, if possible.
3651 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003652
Bob Wilson53dd2452010-06-07 23:53:38 +00003653 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3654 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3655 }
3656 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3657 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003658 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003659
3660 bool ReverseVEXT;
3661 unsigned Imm;
3662 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3663 if (ReverseVEXT)
3664 std::swap(V1, V2);
3665 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3666 DAG.getConstant(Imm, MVT::i32));
3667 }
3668
3669 if (isVREVMask(ShuffleMask, VT, 64))
3670 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3671 if (isVREVMask(ShuffleMask, VT, 32))
3672 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3673 if (isVREVMask(ShuffleMask, VT, 16))
3674 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3675
3676 // Check for Neon shuffles that modify both input vectors in place.
3677 // If both results are used, i.e., if there are two shuffles with the same
3678 // source operands and with masks corresponding to both results of one of
3679 // these operations, DAG memoization will ensure that a single node is
3680 // used for both shuffles.
3681 unsigned WhichResult;
3682 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3683 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3684 V1, V2).getValue(WhichResult);
3685 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3686 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3687 V1, V2).getValue(WhichResult);
3688 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3689 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3690 V1, V2).getValue(WhichResult);
3691
3692 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3693 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3694 V1, V1).getValue(WhichResult);
3695 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3696 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3697 V1, V1).getValue(WhichResult);
3698 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3699 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3700 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003701 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003702
Bob Wilsonc692cb72009-08-21 20:54:19 +00003703 // If the shuffle is not directly supported and it has 4 elements, use
3704 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003705 unsigned NumElts = VT.getVectorNumElements();
3706 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003707 unsigned PFIndexes[4];
3708 for (unsigned i = 0; i != 4; ++i) {
3709 if (ShuffleMask[i] < 0)
3710 PFIndexes[i] = 8;
3711 else
3712 PFIndexes[i] = ShuffleMask[i];
3713 }
3714
3715 // Compute the index in the perfect shuffle table.
3716 unsigned PFTableIndex =
3717 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003718 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3719 unsigned Cost = (PFEntry >> 30);
3720
3721 if (Cost <= 4)
3722 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3723 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003724
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003725 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003726 if (EltSize >= 32) {
3727 // Do the expansion with floating-point types, since that is what the VFP
3728 // registers are defined to use, and since i64 is not legal.
3729 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3730 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3731 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3732 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003733 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003734 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003735 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003736 Ops.push_back(DAG.getUNDEF(EltVT));
3737 else
3738 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3739 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3740 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3741 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003742 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003743 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003744 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3745 }
3746
Bob Wilson22cac0d2009-08-14 05:16:33 +00003747 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003748}
3749
Bob Wilson5bafff32009-06-22 23:27:02 +00003750static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003751 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003752 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003753 SDValue Vec = Op.getOperand(0);
3754 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003755 assert(VT == MVT::i32 &&
3756 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3757 "unexpected type for custom-lowering vector extract");
3758 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003759}
3760
Bob Wilsona6d65862009-08-03 20:36:38 +00003761static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3762 // The only time a CONCAT_VECTORS operation can have legal types is when
3763 // two 64-bit vectors are concatenated to a 128-bit vector.
3764 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3765 "unexpected CONCAT_VECTORS");
3766 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003768 SDValue Op0 = Op.getOperand(0);
3769 SDValue Op1 = Op.getOperand(1);
3770 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3772 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003773 DAG.getIntPtrConstant(0));
3774 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3776 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003777 DAG.getIntPtrConstant(1));
3778 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003779}
3780
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003781/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3782/// an extending load, return the unextended value.
3783static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3784 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3785 return N->getOperand(0);
3786 LoadSDNode *LD = cast<LoadSDNode>(N);
3787 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003788 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003789 LD->isNonTemporal(), LD->getAlignment());
3790}
3791
3792static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3793 // Multiplications are only custom-lowered for 128-bit vectors so that
3794 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3795 EVT VT = Op.getValueType();
3796 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3797 SDNode *N0 = Op.getOperand(0).getNode();
3798 SDNode *N1 = Op.getOperand(1).getNode();
3799 unsigned NewOpc = 0;
3800 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3801 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3802 NewOpc = ARMISD::VMULLs;
3803 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3804 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3805 NewOpc = ARMISD::VMULLu;
3806 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3807 // Fall through to expand this. It is not legal.
3808 return SDValue();
3809 } else {
3810 // Other vector multiplications are legal.
3811 return Op;
3812 }
3813
3814 // Legalize to a VMULL instruction.
3815 DebugLoc DL = Op.getDebugLoc();
3816 SDValue Op0 = SkipExtension(N0, DAG);
3817 SDValue Op1 = SkipExtension(N1, DAG);
3818
3819 assert(Op0.getValueType().is64BitVector() &&
3820 Op1.getValueType().is64BitVector() &&
3821 "unexpected types for extended operands to VMULL");
3822 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3823}
3824
Dan Gohmand858e902010-04-17 15:26:15 +00003825SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003826 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003827 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003828 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003829 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003830 case ISD::GlobalAddress:
3831 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3832 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003833 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003834 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003835 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3836 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003837 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003838 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003839 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003840 case ISD::SINT_TO_FP:
3841 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3842 case ISD::FP_TO_SINT:
3843 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003844 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003845 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003846 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003847 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003848 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003849 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003850 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003851 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3852 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003853 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003854 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003855 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003856 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003857 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003858 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003859 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003860 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003861 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003862 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003863 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003864 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003865 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003866 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003867 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003868 }
Dan Gohman475871a2008-07-27 21:46:04 +00003869 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003870}
3871
Duncan Sands1607f052008-12-01 11:39:25 +00003872/// ReplaceNodeResults - Replace the results of node with an illegal result
3873/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003874void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3875 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003876 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003877 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003878 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003879 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003880 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003881 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003882 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003883 Res = ExpandBIT_CONVERT(N, DAG);
3884 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003885 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003886 case ISD::SRA:
3887 Res = LowerShift(N, DAG, Subtarget);
3888 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003889 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003890 if (Res.getNode())
3891 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003892}
Chris Lattner27a6c732007-11-24 07:07:01 +00003893
Evan Chenga8e29892007-01-19 07:51:42 +00003894//===----------------------------------------------------------------------===//
3895// ARM Scheduler Hooks
3896//===----------------------------------------------------------------------===//
3897
3898MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003899ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3900 MachineBasicBlock *BB,
3901 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003902 unsigned dest = MI->getOperand(0).getReg();
3903 unsigned ptr = MI->getOperand(1).getReg();
3904 unsigned oldval = MI->getOperand(2).getReg();
3905 unsigned newval = MI->getOperand(3).getReg();
3906 unsigned scratch = BB->getParent()->getRegInfo()
3907 .createVirtualRegister(ARM::GPRRegisterClass);
3908 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3909 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003910 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003911
3912 unsigned ldrOpc, strOpc;
3913 switch (Size) {
3914 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003915 case 1:
3916 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3917 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3918 break;
3919 case 2:
3920 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3921 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3922 break;
3923 case 4:
3924 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3925 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3926 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003927 }
3928
3929 MachineFunction *MF = BB->getParent();
3930 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3931 MachineFunction::iterator It = BB;
3932 ++It; // insert the new blocks after the current block
3933
3934 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3935 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3936 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3937 MF->insert(It, loop1MBB);
3938 MF->insert(It, loop2MBB);
3939 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003940
3941 // Transfer the remainder of BB and its successor edges to exitMBB.
3942 exitMBB->splice(exitMBB->begin(), BB,
3943 llvm::next(MachineBasicBlock::iterator(MI)),
3944 BB->end());
3945 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003946
3947 // thisMBB:
3948 // ...
3949 // fallthrough --> loop1MBB
3950 BB->addSuccessor(loop1MBB);
3951
3952 // loop1MBB:
3953 // ldrex dest, [ptr]
3954 // cmp dest, oldval
3955 // bne exitMBB
3956 BB = loop1MBB;
3957 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003958 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003959 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003960 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3961 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003962 BB->addSuccessor(loop2MBB);
3963 BB->addSuccessor(exitMBB);
3964
3965 // loop2MBB:
3966 // strex scratch, newval, [ptr]
3967 // cmp scratch, #0
3968 // bne loop1MBB
3969 BB = loop2MBB;
3970 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3971 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003972 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003973 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003974 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3975 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003976 BB->addSuccessor(loop1MBB);
3977 BB->addSuccessor(exitMBB);
3978
3979 // exitMBB:
3980 // ...
3981 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003982
Dan Gohman14152b42010-07-06 20:24:04 +00003983 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003984
Jim Grosbach5278eb82009-12-11 01:42:04 +00003985 return BB;
3986}
3987
3988MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003989ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3990 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003991 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3992 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3993
3994 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003995 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003996 MachineFunction::iterator It = BB;
3997 ++It;
3998
3999 unsigned dest = MI->getOperand(0).getReg();
4000 unsigned ptr = MI->getOperand(1).getReg();
4001 unsigned incr = MI->getOperand(2).getReg();
4002 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004003
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004004 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004005 unsigned ldrOpc, strOpc;
4006 switch (Size) {
4007 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004008 case 1:
4009 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004010 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004011 break;
4012 case 2:
4013 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4014 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4015 break;
4016 case 4:
4017 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4018 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4019 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004020 }
4021
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004022 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4023 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4024 MF->insert(It, loopMBB);
4025 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004026
4027 // Transfer the remainder of BB and its successor edges to exitMBB.
4028 exitMBB->splice(exitMBB->begin(), BB,
4029 llvm::next(MachineBasicBlock::iterator(MI)),
4030 BB->end());
4031 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004032
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004033 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004034 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4035 unsigned scratch2 = (!BinOpcode) ? incr :
4036 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4037
4038 // thisMBB:
4039 // ...
4040 // fallthrough --> loopMBB
4041 BB->addSuccessor(loopMBB);
4042
4043 // loopMBB:
4044 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004045 // <binop> scratch2, dest, incr
4046 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004047 // cmp scratch, #0
4048 // bne- loopMBB
4049 // fallthrough --> exitMBB
4050 BB = loopMBB;
4051 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004052 if (BinOpcode) {
4053 // operand order needs to go the other way for NAND
4054 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4055 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4056 addReg(incr).addReg(dest)).addReg(0);
4057 else
4058 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4059 addReg(dest).addReg(incr)).addReg(0);
4060 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004061
4062 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4063 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004064 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004065 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004066 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4067 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004068
4069 BB->addSuccessor(loopMBB);
4070 BB->addSuccessor(exitMBB);
4071
4072 // exitMBB:
4073 // ...
4074 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004075
Dan Gohman14152b42010-07-06 20:24:04 +00004076 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004077
Jim Grosbachc3c23542009-12-14 04:22:04 +00004078 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004079}
4080
Evan Cheng218977b2010-07-13 19:27:42 +00004081static
4082MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4083 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4084 E = MBB->succ_end(); I != E; ++I)
4085 if (*I != Succ)
4086 return *I;
4087 llvm_unreachable("Expecting a BB with two successors!");
4088}
4089
Jim Grosbache801dc42009-12-12 01:40:06 +00004090MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004091ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004092 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004093 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004094 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004095 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004096 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004097 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004098 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004099 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004100
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004101 case ARM::ATOMIC_LOAD_ADD_I8:
4102 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4103 case ARM::ATOMIC_LOAD_ADD_I16:
4104 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4105 case ARM::ATOMIC_LOAD_ADD_I32:
4106 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004107
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004108 case ARM::ATOMIC_LOAD_AND_I8:
4109 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4110 case ARM::ATOMIC_LOAD_AND_I16:
4111 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4112 case ARM::ATOMIC_LOAD_AND_I32:
4113 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004114
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004115 case ARM::ATOMIC_LOAD_OR_I8:
4116 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4117 case ARM::ATOMIC_LOAD_OR_I16:
4118 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4119 case ARM::ATOMIC_LOAD_OR_I32:
4120 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004121
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004122 case ARM::ATOMIC_LOAD_XOR_I8:
4123 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4124 case ARM::ATOMIC_LOAD_XOR_I16:
4125 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4126 case ARM::ATOMIC_LOAD_XOR_I32:
4127 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004128
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004129 case ARM::ATOMIC_LOAD_NAND_I8:
4130 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4131 case ARM::ATOMIC_LOAD_NAND_I16:
4132 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4133 case ARM::ATOMIC_LOAD_NAND_I32:
4134 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004135
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004136 case ARM::ATOMIC_LOAD_SUB_I8:
4137 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4138 case ARM::ATOMIC_LOAD_SUB_I16:
4139 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4140 case ARM::ATOMIC_LOAD_SUB_I32:
4141 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004142
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004143 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4144 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4145 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004146
4147 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4148 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4149 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004150
Evan Cheng007ea272009-08-12 05:17:19 +00004151 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004152 // To "insert" a SELECT_CC instruction, we actually have to insert the
4153 // diamond control-flow pattern. The incoming instruction knows the
4154 // destination vreg to set, the condition code register to branch on, the
4155 // true/false values to select between, and a branch opcode to use.
4156 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004157 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004158 ++It;
4159
4160 // thisMBB:
4161 // ...
4162 // TrueVal = ...
4163 // cmpTY ccX, r1, r2
4164 // bCC copy1MBB
4165 // fallthrough --> copy0MBB
4166 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004167 MachineFunction *F = BB->getParent();
4168 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4169 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004170 F->insert(It, copy0MBB);
4171 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004172
4173 // Transfer the remainder of BB and its successor edges to sinkMBB.
4174 sinkMBB->splice(sinkMBB->begin(), BB,
4175 llvm::next(MachineBasicBlock::iterator(MI)),
4176 BB->end());
4177 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4178
Dan Gohman258c58c2010-07-06 15:49:48 +00004179 BB->addSuccessor(copy0MBB);
4180 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004181
Dan Gohman14152b42010-07-06 20:24:04 +00004182 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4183 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4184
Evan Chenga8e29892007-01-19 07:51:42 +00004185 // copy0MBB:
4186 // %FalseValue = ...
4187 // # fallthrough to sinkMBB
4188 BB = copy0MBB;
4189
4190 // Update machine-CFG edges
4191 BB->addSuccessor(sinkMBB);
4192
4193 // sinkMBB:
4194 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4195 // ...
4196 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004197 BuildMI(*BB, BB->begin(), dl,
4198 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004199 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4200 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4201
Dan Gohman14152b42010-07-06 20:24:04 +00004202 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004203 return BB;
4204 }
Evan Cheng86198642009-08-07 00:34:42 +00004205
Evan Cheng218977b2010-07-13 19:27:42 +00004206 case ARM::BCCi64:
4207 case ARM::BCCZi64: {
4208 // Compare both parts that make up the double comparison separately for
4209 // equality.
4210 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4211
4212 unsigned LHS1 = MI->getOperand(1).getReg();
4213 unsigned LHS2 = MI->getOperand(2).getReg();
4214 if (RHSisZero) {
4215 AddDefaultPred(BuildMI(BB, dl,
4216 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4217 .addReg(LHS1).addImm(0));
4218 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4219 .addReg(LHS2).addImm(0)
4220 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4221 } else {
4222 unsigned RHS1 = MI->getOperand(3).getReg();
4223 unsigned RHS2 = MI->getOperand(4).getReg();
4224 AddDefaultPred(BuildMI(BB, dl,
4225 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4226 .addReg(LHS1).addReg(RHS1));
4227 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4228 .addReg(LHS2).addReg(RHS2)
4229 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4230 }
4231
4232 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4233 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4234 if (MI->getOperand(0).getImm() == ARMCC::NE)
4235 std::swap(destMBB, exitMBB);
4236
4237 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4238 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4239 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4240 .addMBB(exitMBB);
4241
4242 MI->eraseFromParent(); // The pseudo instruction is gone now.
4243 return BB;
4244 }
Evan Chenga8e29892007-01-19 07:51:42 +00004245 }
4246}
4247
4248//===----------------------------------------------------------------------===//
4249// ARM Optimization Hooks
4250//===----------------------------------------------------------------------===//
4251
Chris Lattnerd1980a52009-03-12 06:52:53 +00004252static
4253SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4254 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004255 SelectionDAG &DAG = DCI.DAG;
4256 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004257 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004258 unsigned Opc = N->getOpcode();
4259 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4260 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4261 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4262 ISD::CondCode CC = ISD::SETCC_INVALID;
4263
4264 if (isSlctCC) {
4265 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4266 } else {
4267 SDValue CCOp = Slct.getOperand(0);
4268 if (CCOp.getOpcode() == ISD::SETCC)
4269 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4270 }
4271
4272 bool DoXform = false;
4273 bool InvCC = false;
4274 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4275 "Bad input!");
4276
4277 if (LHS.getOpcode() == ISD::Constant &&
4278 cast<ConstantSDNode>(LHS)->isNullValue()) {
4279 DoXform = true;
4280 } else if (CC != ISD::SETCC_INVALID &&
4281 RHS.getOpcode() == ISD::Constant &&
4282 cast<ConstantSDNode>(RHS)->isNullValue()) {
4283 std::swap(LHS, RHS);
4284 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004285 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004286 Op0.getOperand(0).getValueType();
4287 bool isInt = OpVT.isInteger();
4288 CC = ISD::getSetCCInverse(CC, isInt);
4289
4290 if (!TLI.isCondCodeLegal(CC, OpVT))
4291 return SDValue(); // Inverse operator isn't legal.
4292
4293 DoXform = true;
4294 InvCC = true;
4295 }
4296
4297 if (DoXform) {
4298 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4299 if (isSlctCC)
4300 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4301 Slct.getOperand(0), Slct.getOperand(1), CC);
4302 SDValue CCOp = Slct.getOperand(0);
4303 if (InvCC)
4304 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4305 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4306 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4307 CCOp, OtherOp, Result);
4308 }
4309 return SDValue();
4310}
4311
Bob Wilson3d5792a2010-07-29 20:34:14 +00004312/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4313/// operands N0 and N1. This is a helper for PerformADDCombine that is
4314/// called with the default operands, and if that fails, with commuted
4315/// operands.
4316static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4317 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004318 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4319 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4320 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4321 if (Result.getNode()) return Result;
4322 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004323 return SDValue();
4324}
4325
Bob Wilson3d5792a2010-07-29 20:34:14 +00004326/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4327///
4328static SDValue PerformADDCombine(SDNode *N,
4329 TargetLowering::DAGCombinerInfo &DCI) {
4330 SDValue N0 = N->getOperand(0);
4331 SDValue N1 = N->getOperand(1);
4332
4333 // First try with the default operand order.
4334 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4335 if (Result.getNode())
4336 return Result;
4337
4338 // If that didn't work, try again with the operands commuted.
4339 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4340}
4341
Chris Lattnerd1980a52009-03-12 06:52:53 +00004342/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004343///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004344static SDValue PerformSUBCombine(SDNode *N,
4345 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004346 SDValue N0 = N->getOperand(0);
4347 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004348
Chris Lattnerd1980a52009-03-12 06:52:53 +00004349 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4350 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4351 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4352 if (Result.getNode()) return Result;
4353 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004354
Chris Lattnerd1980a52009-03-12 06:52:53 +00004355 return SDValue();
4356}
4357
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004358static SDValue PerformMULCombine(SDNode *N,
4359 TargetLowering::DAGCombinerInfo &DCI,
4360 const ARMSubtarget *Subtarget) {
4361 SelectionDAG &DAG = DCI.DAG;
4362
4363 if (Subtarget->isThumb1Only())
4364 return SDValue();
4365
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004366 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4367 return SDValue();
4368
4369 EVT VT = N->getValueType(0);
4370 if (VT != MVT::i32)
4371 return SDValue();
4372
4373 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4374 if (!C)
4375 return SDValue();
4376
4377 uint64_t MulAmt = C->getZExtValue();
4378 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4379 ShiftAmt = ShiftAmt & (32 - 1);
4380 SDValue V = N->getOperand(0);
4381 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004382
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004383 SDValue Res;
4384 MulAmt >>= ShiftAmt;
4385 if (isPowerOf2_32(MulAmt - 1)) {
4386 // (mul x, 2^N + 1) => (add (shl x, N), x)
4387 Res = DAG.getNode(ISD::ADD, DL, VT,
4388 V, DAG.getNode(ISD::SHL, DL, VT,
4389 V, DAG.getConstant(Log2_32(MulAmt-1),
4390 MVT::i32)));
4391 } else if (isPowerOf2_32(MulAmt + 1)) {
4392 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4393 Res = DAG.getNode(ISD::SUB, DL, VT,
4394 DAG.getNode(ISD::SHL, DL, VT,
4395 V, DAG.getConstant(Log2_32(MulAmt+1),
4396 MVT::i32)),
4397 V);
4398 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004399 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004400
4401 if (ShiftAmt != 0)
4402 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4403 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004404
4405 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004406 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004407 return SDValue();
4408}
4409
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004410/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4411static SDValue PerformORCombine(SDNode *N,
4412 TargetLowering::DAGCombinerInfo &DCI,
4413 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004414 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4415 // reasonable.
4416
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004417 // BFI is only available on V6T2+
4418 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4419 return SDValue();
4420
4421 SelectionDAG &DAG = DCI.DAG;
4422 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004423 DebugLoc DL = N->getDebugLoc();
4424 // 1) or (and A, mask), val => ARMbfi A, val, mask
4425 // iff (val & mask) == val
4426 //
4427 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4428 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4429 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4430 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4431 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4432 // (i.e., copy a bitfield value into another bitfield of the same width)
4433 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004434 return SDValue();
4435
4436 EVT VT = N->getValueType(0);
4437 if (VT != MVT::i32)
4438 return SDValue();
4439
Jim Grosbach54238562010-07-17 03:30:54 +00004440
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004441 // The value and the mask need to be constants so we can verify this is
4442 // actually a bitfield set. If the mask is 0xffff, we can do better
4443 // via a movt instruction, so don't use BFI in that case.
4444 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4445 if (!C)
4446 return SDValue();
4447 unsigned Mask = C->getZExtValue();
4448 if (Mask == 0xffff)
4449 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004450 SDValue Res;
4451 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4452 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4453 unsigned Val = C->getZExtValue();
4454 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4455 return SDValue();
4456 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004457
Jim Grosbach54238562010-07-17 03:30:54 +00004458 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4459 DAG.getConstant(Val, MVT::i32),
4460 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004461
Jim Grosbach54238562010-07-17 03:30:54 +00004462 // Do not add new nodes to DAG combiner worklist.
4463 DCI.CombineTo(N, Res, false);
4464 } else if (N1.getOpcode() == ISD::AND) {
4465 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4466 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4467 if (!C)
4468 return SDValue();
4469 unsigned Mask2 = C->getZExtValue();
4470
4471 if (ARM::isBitFieldInvertedMask(Mask) &&
4472 ARM::isBitFieldInvertedMask(~Mask2) &&
4473 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4474 // The pack halfword instruction works better for masks that fit it,
4475 // so use that when it's available.
4476 if (Subtarget->hasT2ExtractPack() &&
4477 (Mask == 0xffff || Mask == 0xffff0000))
4478 return SDValue();
4479 // 2a
4480 unsigned lsb = CountTrailingZeros_32(Mask2);
4481 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4482 DAG.getConstant(lsb, MVT::i32));
4483 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4484 DAG.getConstant(Mask, MVT::i32));
4485 // Do not add new nodes to DAG combiner worklist.
4486 DCI.CombineTo(N, Res, false);
4487 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4488 ARM::isBitFieldInvertedMask(Mask2) &&
4489 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4490 // The pack halfword instruction works better for masks that fit it,
4491 // so use that when it's available.
4492 if (Subtarget->hasT2ExtractPack() &&
4493 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4494 return SDValue();
4495 // 2b
4496 unsigned lsb = CountTrailingZeros_32(Mask);
4497 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4498 DAG.getConstant(lsb, MVT::i32));
4499 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4500 DAG.getConstant(Mask2, MVT::i32));
4501 // Do not add new nodes to DAG combiner worklist.
4502 DCI.CombineTo(N, Res, false);
4503 }
4504 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004505
4506 return SDValue();
4507}
4508
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004509/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4510/// ARMISD::VMOVRRD.
4511static SDValue PerformVMOVRRDCombine(SDNode *N,
4512 TargetLowering::DAGCombinerInfo &DCI) {
4513 // vmovrrd(vmovdrr x, y) -> x,y
4514 SDValue InDouble = N->getOperand(0);
4515 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4516 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4517 return SDValue();
4518}
4519
4520/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4521/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4522static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4523 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4524 SDValue Op0 = N->getOperand(0);
4525 SDValue Op1 = N->getOperand(1);
4526 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4527 Op0 = Op0.getOperand(0);
4528 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4529 Op1 = Op1.getOperand(0);
4530 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4531 Op0.getNode() == Op1.getNode() &&
4532 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4533 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4534 N->getValueType(0), Op0.getOperand(0));
4535 return SDValue();
4536}
4537
Bob Wilson75f02882010-09-17 22:59:05 +00004538/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4539/// ISD::BUILD_VECTOR.
4540static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4541 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4542 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4543 // into a pair of GPRs, which is fine when the value is used as a scalar,
4544 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004545 if (N->getNumOperands() == 2)
4546 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004547
4548 return SDValue();
4549}
4550
Bob Wilsonf20700c2010-10-27 20:38:28 +00004551/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4552/// ISD::VECTOR_SHUFFLE.
4553static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4554 // The LLVM shufflevector instruction does not require the shuffle mask
4555 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4556 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4557 // operands do not match the mask length, they are extended by concatenating
4558 // them with undef vectors. That is probably the right thing for other
4559 // targets, but for NEON it is better to concatenate two double-register
4560 // size vector operands into a single quad-register size vector. Do that
4561 // transformation here:
4562 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4563 // shuffle(concat(v1, v2), undef)
4564 SDValue Op0 = N->getOperand(0);
4565 SDValue Op1 = N->getOperand(1);
4566 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4567 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4568 Op0.getNumOperands() != 2 ||
4569 Op1.getNumOperands() != 2)
4570 return SDValue();
4571 SDValue Concat0Op1 = Op0.getOperand(1);
4572 SDValue Concat1Op1 = Op1.getOperand(1);
4573 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4574 Concat1Op1.getOpcode() != ISD::UNDEF)
4575 return SDValue();
4576 // Skip the transformation if any of the types are illegal.
4577 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4578 EVT VT = N->getValueType(0);
4579 if (!TLI.isTypeLegal(VT) ||
4580 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4581 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4582 return SDValue();
4583
4584 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4585 Op0.getOperand(0), Op1.getOperand(0));
4586 // Translate the shuffle mask.
4587 SmallVector<int, 16> NewMask;
4588 unsigned NumElts = VT.getVectorNumElements();
4589 unsigned HalfElts = NumElts/2;
4590 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4591 for (unsigned n = 0; n < NumElts; ++n) {
4592 int MaskElt = SVN->getMaskElt(n);
4593 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004594 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004595 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004596 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004597 NewElt = HalfElts + MaskElt - NumElts;
4598 NewMask.push_back(NewElt);
4599 }
4600 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4601 DAG.getUNDEF(VT), NewMask.data());
4602}
4603
Bob Wilson9e82bf12010-07-14 01:22:12 +00004604/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4605/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004606static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004607 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4608 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004609 SDValue Op = N->getOperand(0);
4610 EVT VT = N->getValueType(0);
4611
4612 // Ignore bit_converts.
4613 while (Op.getOpcode() == ISD::BIT_CONVERT)
4614 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004615 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004616 return SDValue();
4617
4618 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4619 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4620 // The canonical VMOV for a zero vector uses a 32-bit element size.
4621 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4622 unsigned EltBits;
4623 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4624 EltSize = 8;
4625 if (EltSize > VT.getVectorElementType().getSizeInBits())
4626 return SDValue();
4627
Bob Wilsonb68987e2010-09-22 22:27:30 +00004628 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004629}
4630
Bob Wilson5bafff32009-06-22 23:27:02 +00004631/// getVShiftImm - Check if this is a valid build_vector for the immediate
4632/// operand of a vector shift operation, where all the elements of the
4633/// build_vector must have the same constant integer value.
4634static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4635 // Ignore bit_converts.
4636 while (Op.getOpcode() == ISD::BIT_CONVERT)
4637 Op = Op.getOperand(0);
4638 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4639 APInt SplatBits, SplatUndef;
4640 unsigned SplatBitSize;
4641 bool HasAnyUndefs;
4642 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4643 HasAnyUndefs, ElementBits) ||
4644 SplatBitSize > ElementBits)
4645 return false;
4646 Cnt = SplatBits.getSExtValue();
4647 return true;
4648}
4649
4650/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4651/// operand of a vector shift left operation. That value must be in the range:
4652/// 0 <= Value < ElementBits for a left shift; or
4653/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004654static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004655 assert(VT.isVector() && "vector shift count is not a vector type");
4656 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4657 if (! getVShiftImm(Op, ElementBits, Cnt))
4658 return false;
4659 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4660}
4661
4662/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4663/// operand of a vector shift right operation. For a shift opcode, the value
4664/// is positive, but for an intrinsic the value count must be negative. The
4665/// absolute value must be in the range:
4666/// 1 <= |Value| <= ElementBits for a right shift; or
4667/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004668static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 int64_t &Cnt) {
4670 assert(VT.isVector() && "vector shift count is not a vector type");
4671 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4672 if (! getVShiftImm(Op, ElementBits, Cnt))
4673 return false;
4674 if (isIntrinsic)
4675 Cnt = -Cnt;
4676 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4677}
4678
4679/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4680static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4681 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4682 switch (IntNo) {
4683 default:
4684 // Don't do anything for most intrinsics.
4685 break;
4686
4687 // Vector shifts: check for immediate versions and lower them.
4688 // Note: This is done during DAG combining instead of DAG legalizing because
4689 // the build_vectors for 64-bit vector element shift counts are generally
4690 // not legal, and it is hard to see their values after they get legalized to
4691 // loads from a constant pool.
4692 case Intrinsic::arm_neon_vshifts:
4693 case Intrinsic::arm_neon_vshiftu:
4694 case Intrinsic::arm_neon_vshiftls:
4695 case Intrinsic::arm_neon_vshiftlu:
4696 case Intrinsic::arm_neon_vshiftn:
4697 case Intrinsic::arm_neon_vrshifts:
4698 case Intrinsic::arm_neon_vrshiftu:
4699 case Intrinsic::arm_neon_vrshiftn:
4700 case Intrinsic::arm_neon_vqshifts:
4701 case Intrinsic::arm_neon_vqshiftu:
4702 case Intrinsic::arm_neon_vqshiftsu:
4703 case Intrinsic::arm_neon_vqshiftns:
4704 case Intrinsic::arm_neon_vqshiftnu:
4705 case Intrinsic::arm_neon_vqshiftnsu:
4706 case Intrinsic::arm_neon_vqrshiftns:
4707 case Intrinsic::arm_neon_vqrshiftnu:
4708 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004709 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004710 int64_t Cnt;
4711 unsigned VShiftOpc = 0;
4712
4713 switch (IntNo) {
4714 case Intrinsic::arm_neon_vshifts:
4715 case Intrinsic::arm_neon_vshiftu:
4716 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4717 VShiftOpc = ARMISD::VSHL;
4718 break;
4719 }
4720 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4721 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4722 ARMISD::VSHRs : ARMISD::VSHRu);
4723 break;
4724 }
4725 return SDValue();
4726
4727 case Intrinsic::arm_neon_vshiftls:
4728 case Intrinsic::arm_neon_vshiftlu:
4729 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4730 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004731 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004732
4733 case Intrinsic::arm_neon_vrshifts:
4734 case Intrinsic::arm_neon_vrshiftu:
4735 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4736 break;
4737 return SDValue();
4738
4739 case Intrinsic::arm_neon_vqshifts:
4740 case Intrinsic::arm_neon_vqshiftu:
4741 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4742 break;
4743 return SDValue();
4744
4745 case Intrinsic::arm_neon_vqshiftsu:
4746 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4747 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004748 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004749
4750 case Intrinsic::arm_neon_vshiftn:
4751 case Intrinsic::arm_neon_vrshiftn:
4752 case Intrinsic::arm_neon_vqshiftns:
4753 case Intrinsic::arm_neon_vqshiftnu:
4754 case Intrinsic::arm_neon_vqshiftnsu:
4755 case Intrinsic::arm_neon_vqrshiftns:
4756 case Intrinsic::arm_neon_vqrshiftnu:
4757 case Intrinsic::arm_neon_vqrshiftnsu:
4758 // Narrowing shifts require an immediate right shift.
4759 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4760 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004761 llvm_unreachable("invalid shift count for narrowing vector shift "
4762 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004763
4764 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004765 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004766 }
4767
4768 switch (IntNo) {
4769 case Intrinsic::arm_neon_vshifts:
4770 case Intrinsic::arm_neon_vshiftu:
4771 // Opcode already set above.
4772 break;
4773 case Intrinsic::arm_neon_vshiftls:
4774 case Intrinsic::arm_neon_vshiftlu:
4775 if (Cnt == VT.getVectorElementType().getSizeInBits())
4776 VShiftOpc = ARMISD::VSHLLi;
4777 else
4778 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4779 ARMISD::VSHLLs : ARMISD::VSHLLu);
4780 break;
4781 case Intrinsic::arm_neon_vshiftn:
4782 VShiftOpc = ARMISD::VSHRN; break;
4783 case Intrinsic::arm_neon_vrshifts:
4784 VShiftOpc = ARMISD::VRSHRs; break;
4785 case Intrinsic::arm_neon_vrshiftu:
4786 VShiftOpc = ARMISD::VRSHRu; break;
4787 case Intrinsic::arm_neon_vrshiftn:
4788 VShiftOpc = ARMISD::VRSHRN; break;
4789 case Intrinsic::arm_neon_vqshifts:
4790 VShiftOpc = ARMISD::VQSHLs; break;
4791 case Intrinsic::arm_neon_vqshiftu:
4792 VShiftOpc = ARMISD::VQSHLu; break;
4793 case Intrinsic::arm_neon_vqshiftsu:
4794 VShiftOpc = ARMISD::VQSHLsu; break;
4795 case Intrinsic::arm_neon_vqshiftns:
4796 VShiftOpc = ARMISD::VQSHRNs; break;
4797 case Intrinsic::arm_neon_vqshiftnu:
4798 VShiftOpc = ARMISD::VQSHRNu; break;
4799 case Intrinsic::arm_neon_vqshiftnsu:
4800 VShiftOpc = ARMISD::VQSHRNsu; break;
4801 case Intrinsic::arm_neon_vqrshiftns:
4802 VShiftOpc = ARMISD::VQRSHRNs; break;
4803 case Intrinsic::arm_neon_vqrshiftnu:
4804 VShiftOpc = ARMISD::VQRSHRNu; break;
4805 case Intrinsic::arm_neon_vqrshiftnsu:
4806 VShiftOpc = ARMISD::VQRSHRNsu; break;
4807 }
4808
4809 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004811 }
4812
4813 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004814 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004815 int64_t Cnt;
4816 unsigned VShiftOpc = 0;
4817
4818 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4819 VShiftOpc = ARMISD::VSLI;
4820 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4821 VShiftOpc = ARMISD::VSRI;
4822 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004823 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004824 }
4825
4826 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4827 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004829 }
4830
4831 case Intrinsic::arm_neon_vqrshifts:
4832 case Intrinsic::arm_neon_vqrshiftu:
4833 // No immediate versions of these to check for.
4834 break;
4835 }
4836
4837 return SDValue();
4838}
4839
4840/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4841/// lowers them. As with the vector shift intrinsics, this is done during DAG
4842/// combining instead of DAG legalizing because the build_vectors for 64-bit
4843/// vector element shift counts are generally not legal, and it is hard to see
4844/// their values after they get legalized to loads from a constant pool.
4845static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4846 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004847 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004848
4849 // Nothing to be done for scalar shifts.
4850 if (! VT.isVector())
4851 return SDValue();
4852
4853 assert(ST->hasNEON() && "unexpected vector shift");
4854 int64_t Cnt;
4855
4856 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004857 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004858
4859 case ISD::SHL:
4860 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4861 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004863 break;
4864
4865 case ISD::SRA:
4866 case ISD::SRL:
4867 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4868 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4869 ARMISD::VSHRs : ARMISD::VSHRu);
4870 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004872 }
4873 }
4874 return SDValue();
4875}
4876
4877/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4878/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4879static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4880 const ARMSubtarget *ST) {
4881 SDValue N0 = N->getOperand(0);
4882
4883 // Check for sign- and zero-extensions of vector extract operations of 8-
4884 // and 16-bit vector elements. NEON supports these directly. They are
4885 // handled during DAG combining because type legalization will promote them
4886 // to 32-bit types and it is messy to recognize the operations after that.
4887 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4888 SDValue Vec = N0.getOperand(0);
4889 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004890 EVT VT = N->getValueType(0);
4891 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004892 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4893
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 if (VT == MVT::i32 &&
4895 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004896 TLI.isTypeLegal(Vec.getValueType())) {
4897
4898 unsigned Opc = 0;
4899 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004900 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004901 case ISD::SIGN_EXTEND:
4902 Opc = ARMISD::VGETLANEs;
4903 break;
4904 case ISD::ZERO_EXTEND:
4905 case ISD::ANY_EXTEND:
4906 Opc = ARMISD::VGETLANEu;
4907 break;
4908 }
4909 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4910 }
4911 }
4912
4913 return SDValue();
4914}
4915
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004916/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4917/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4918static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4919 const ARMSubtarget *ST) {
4920 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004921 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004922 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4923 // a NaN; only do the transformation when it matches that behavior.
4924
4925 // For now only do this when using NEON for FP operations; if using VFP, it
4926 // is not obvious that the benefit outweighs the cost of switching to the
4927 // NEON pipeline.
4928 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4929 N->getValueType(0) != MVT::f32)
4930 return SDValue();
4931
4932 SDValue CondLHS = N->getOperand(0);
4933 SDValue CondRHS = N->getOperand(1);
4934 SDValue LHS = N->getOperand(2);
4935 SDValue RHS = N->getOperand(3);
4936 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4937
4938 unsigned Opcode = 0;
4939 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004940 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004941 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004942 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004943 IsReversed = true ; // x CC y ? y : x
4944 } else {
4945 return SDValue();
4946 }
4947
Bob Wilsone742bb52010-02-24 22:15:53 +00004948 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004949 switch (CC) {
4950 default: break;
4951 case ISD::SETOLT:
4952 case ISD::SETOLE:
4953 case ISD::SETLT:
4954 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004955 case ISD::SETULT:
4956 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004957 // If LHS is NaN, an ordered comparison will be false and the result will
4958 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4959 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4960 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4961 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4962 break;
4963 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4964 // will return -0, so vmin can only be used for unsafe math or if one of
4965 // the operands is known to be nonzero.
4966 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4967 !UnsafeFPMath &&
4968 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4969 break;
4970 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004971 break;
4972
4973 case ISD::SETOGT:
4974 case ISD::SETOGE:
4975 case ISD::SETGT:
4976 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004977 case ISD::SETUGT:
4978 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004979 // If LHS is NaN, an ordered comparison will be false and the result will
4980 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4981 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4982 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4983 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4984 break;
4985 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4986 // will return +0, so vmax can only be used for unsafe math or if one of
4987 // the operands is known to be nonzero.
4988 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4989 !UnsafeFPMath &&
4990 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4991 break;
4992 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004993 break;
4994 }
4995
4996 if (!Opcode)
4997 return SDValue();
4998 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4999}
5000
Dan Gohman475871a2008-07-27 21:46:04 +00005001SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005002 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005003 switch (N->getOpcode()) {
5004 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005005 case ISD::ADD: return PerformADDCombine(N, DCI);
5006 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005007 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005008 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00005009 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005010 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5011 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005012 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005013 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005014 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005015 case ISD::SHL:
5016 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005017 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005018 case ISD::SIGN_EXTEND:
5019 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005020 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5021 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005022 }
Dan Gohman475871a2008-07-27 21:46:04 +00005023 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005024}
5025
Bill Wendlingaf566342009-08-15 21:21:19 +00005026bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005027 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005028 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005029
5030 switch (VT.getSimpleVT().SimpleTy) {
5031 default:
5032 return false;
5033 case MVT::i8:
5034 case MVT::i16:
5035 case MVT::i32:
5036 return true;
5037 // FIXME: VLD1 etc with standard alignment is legal.
5038 }
5039}
5040
Evan Chenge6c835f2009-08-14 20:09:37 +00005041static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5042 if (V < 0)
5043 return false;
5044
5045 unsigned Scale = 1;
5046 switch (VT.getSimpleVT().SimpleTy) {
5047 default: return false;
5048 case MVT::i1:
5049 case MVT::i8:
5050 // Scale == 1;
5051 break;
5052 case MVT::i16:
5053 // Scale == 2;
5054 Scale = 2;
5055 break;
5056 case MVT::i32:
5057 // Scale == 4;
5058 Scale = 4;
5059 break;
5060 }
5061
5062 if ((V & (Scale - 1)) != 0)
5063 return false;
5064 V /= Scale;
5065 return V == (V & ((1LL << 5) - 1));
5066}
5067
5068static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5069 const ARMSubtarget *Subtarget) {
5070 bool isNeg = false;
5071 if (V < 0) {
5072 isNeg = true;
5073 V = - V;
5074 }
5075
5076 switch (VT.getSimpleVT().SimpleTy) {
5077 default: return false;
5078 case MVT::i1:
5079 case MVT::i8:
5080 case MVT::i16:
5081 case MVT::i32:
5082 // + imm12 or - imm8
5083 if (isNeg)
5084 return V == (V & ((1LL << 8) - 1));
5085 return V == (V & ((1LL << 12) - 1));
5086 case MVT::f32:
5087 case MVT::f64:
5088 // Same as ARM mode. FIXME: NEON?
5089 if (!Subtarget->hasVFP2())
5090 return false;
5091 if ((V & 3) != 0)
5092 return false;
5093 V >>= 2;
5094 return V == (V & ((1LL << 8) - 1));
5095 }
5096}
5097
Evan Chengb01fad62007-03-12 23:30:29 +00005098/// isLegalAddressImmediate - Return true if the integer value can be used
5099/// as the offset of the target addressing mode for load / store of the
5100/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005101static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005102 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005103 if (V == 0)
5104 return true;
5105
Evan Cheng65011532009-03-09 19:15:00 +00005106 if (!VT.isSimple())
5107 return false;
5108
Evan Chenge6c835f2009-08-14 20:09:37 +00005109 if (Subtarget->isThumb1Only())
5110 return isLegalT1AddressImmediate(V, VT);
5111 else if (Subtarget->isThumb2())
5112 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005113
Evan Chenge6c835f2009-08-14 20:09:37 +00005114 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005115 if (V < 0)
5116 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005118 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 case MVT::i1:
5120 case MVT::i8:
5121 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005122 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005123 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005125 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005126 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 case MVT::f32:
5128 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005129 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005130 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005131 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005132 return false;
5133 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005134 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005135 }
Evan Chenga8e29892007-01-19 07:51:42 +00005136}
5137
Evan Chenge6c835f2009-08-14 20:09:37 +00005138bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5139 EVT VT) const {
5140 int Scale = AM.Scale;
5141 if (Scale < 0)
5142 return false;
5143
5144 switch (VT.getSimpleVT().SimpleTy) {
5145 default: return false;
5146 case MVT::i1:
5147 case MVT::i8:
5148 case MVT::i16:
5149 case MVT::i32:
5150 if (Scale == 1)
5151 return true;
5152 // r + r << imm
5153 Scale = Scale & ~1;
5154 return Scale == 2 || Scale == 4 || Scale == 8;
5155 case MVT::i64:
5156 // r + r
5157 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5158 return true;
5159 return false;
5160 case MVT::isVoid:
5161 // Note, we allow "void" uses (basically, uses that aren't loads or
5162 // stores), because arm allows folding a scale into many arithmetic
5163 // operations. This should be made more precise and revisited later.
5164
5165 // Allow r << imm, but the imm has to be a multiple of two.
5166 if (Scale & 1) return false;
5167 return isPowerOf2_32(Scale);
5168 }
5169}
5170
Chris Lattner37caf8c2007-04-09 23:33:39 +00005171/// isLegalAddressingMode - Return true if the addressing mode represented
5172/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005173bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005174 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005175 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005176 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005177 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005178
Chris Lattner37caf8c2007-04-09 23:33:39 +00005179 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005180 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005181 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005182
Chris Lattner37caf8c2007-04-09 23:33:39 +00005183 switch (AM.Scale) {
5184 case 0: // no scale reg, must be "r+i" or "r", or "i".
5185 break;
5186 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005187 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005188 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005189 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005190 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005191 // ARM doesn't support any R+R*scale+imm addr modes.
5192 if (AM.BaseOffs)
5193 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005194
Bob Wilson2c7dab12009-04-08 17:55:28 +00005195 if (!VT.isSimple())
5196 return false;
5197
Evan Chenge6c835f2009-08-14 20:09:37 +00005198 if (Subtarget->isThumb2())
5199 return isLegalT2ScaledAddressingMode(AM, VT);
5200
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005201 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005203 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 case MVT::i1:
5205 case MVT::i8:
5206 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005207 if (Scale < 0) Scale = -Scale;
5208 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005209 return true;
5210 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005211 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005213 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005214 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005215 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005216 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005217 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005218
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005220 // Note, we allow "void" uses (basically, uses that aren't loads or
5221 // stores), because arm allows folding a scale into many arithmetic
5222 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005223
Chris Lattner37caf8c2007-04-09 23:33:39 +00005224 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005225 if (Scale & 1) return false;
5226 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005227 }
5228 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005229 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005230 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005231}
5232
Evan Cheng77e47512009-11-11 19:05:52 +00005233/// isLegalICmpImmediate - Return true if the specified immediate is legal
5234/// icmp immediate, that is the target has icmp instructions which can compare
5235/// a register against the immediate without having to materialize the
5236/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005237bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005238 if (!Subtarget->isThumb())
5239 return ARM_AM::getSOImmVal(Imm) != -1;
5240 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005241 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005242 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005243}
5244
Owen Andersone50ed302009-08-10 22:56:29 +00005245static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005246 bool isSEXTLoad, SDValue &Base,
5247 SDValue &Offset, bool &isInc,
5248 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005249 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5250 return false;
5251
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005253 // AddressingMode 3
5254 Base = Ptr->getOperand(0);
5255 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005256 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005257 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005258 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005259 isInc = false;
5260 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5261 return true;
5262 }
5263 }
5264 isInc = (Ptr->getOpcode() == ISD::ADD);
5265 Offset = Ptr->getOperand(1);
5266 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005268 // AddressingMode 2
5269 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005270 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005271 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005272 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005273 isInc = false;
5274 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5275 Base = Ptr->getOperand(0);
5276 return true;
5277 }
5278 }
5279
5280 if (Ptr->getOpcode() == ISD::ADD) {
5281 isInc = true;
5282 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5283 if (ShOpcVal != ARM_AM::no_shift) {
5284 Base = Ptr->getOperand(1);
5285 Offset = Ptr->getOperand(0);
5286 } else {
5287 Base = Ptr->getOperand(0);
5288 Offset = Ptr->getOperand(1);
5289 }
5290 return true;
5291 }
5292
5293 isInc = (Ptr->getOpcode() == ISD::ADD);
5294 Base = Ptr->getOperand(0);
5295 Offset = Ptr->getOperand(1);
5296 return true;
5297 }
5298
Jim Grosbache5165492009-11-09 00:11:35 +00005299 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005300 return false;
5301}
5302
Owen Andersone50ed302009-08-10 22:56:29 +00005303static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005304 bool isSEXTLoad, SDValue &Base,
5305 SDValue &Offset, bool &isInc,
5306 SelectionDAG &DAG) {
5307 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5308 return false;
5309
5310 Base = Ptr->getOperand(0);
5311 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5312 int RHSC = (int)RHS->getZExtValue();
5313 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5314 assert(Ptr->getOpcode() == ISD::ADD);
5315 isInc = false;
5316 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5317 return true;
5318 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5319 isInc = Ptr->getOpcode() == ISD::ADD;
5320 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5321 return true;
5322 }
5323 }
5324
5325 return false;
5326}
5327
Evan Chenga8e29892007-01-19 07:51:42 +00005328/// getPreIndexedAddressParts - returns true by value, base pointer and
5329/// offset pointer and addressing mode by reference if the node's address
5330/// can be legally represented as pre-indexed load / store address.
5331bool
Dan Gohman475871a2008-07-27 21:46:04 +00005332ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5333 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005334 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005335 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005336 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005337 return false;
5338
Owen Andersone50ed302009-08-10 22:56:29 +00005339 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005341 bool isSEXTLoad = false;
5342 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5343 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005344 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005345 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5346 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5347 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005348 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005349 } else
5350 return false;
5351
5352 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005353 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005354 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005355 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5356 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005357 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005358 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005359 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005360 if (!isLegal)
5361 return false;
5362
5363 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5364 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005365}
5366
5367/// getPostIndexedAddressParts - returns true by value, base pointer and
5368/// offset pointer and addressing mode by reference if this node can be
5369/// combined with a load / store to form a post-indexed load / store.
5370bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005371 SDValue &Base,
5372 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005373 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005374 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005375 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005376 return false;
5377
Owen Andersone50ed302009-08-10 22:56:29 +00005378 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005379 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005380 bool isSEXTLoad = false;
5381 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005382 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005383 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005384 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5385 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005386 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005387 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005388 } else
5389 return false;
5390
5391 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005392 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005393 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005394 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005395 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005396 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005397 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5398 isInc, DAG);
5399 if (!isLegal)
5400 return false;
5401
Evan Cheng28dad2a2010-05-18 21:31:17 +00005402 if (Ptr != Base) {
5403 // Swap base ptr and offset to catch more post-index load / store when
5404 // it's legal. In Thumb2 mode, offset must be an immediate.
5405 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5406 !Subtarget->isThumb2())
5407 std::swap(Base, Offset);
5408
5409 // Post-indexed load / store update the base pointer.
5410 if (Ptr != Base)
5411 return false;
5412 }
5413
Evan Chenge88d5ce2009-07-02 07:28:31 +00005414 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5415 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005416}
5417
Dan Gohman475871a2008-07-27 21:46:04 +00005418void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005419 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005420 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005421 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005422 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005423 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005424 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005425 switch (Op.getOpcode()) {
5426 default: break;
5427 case ARMISD::CMOV: {
5428 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005429 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005430 if (KnownZero == 0 && KnownOne == 0) return;
5431
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005432 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005433 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5434 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005435 KnownZero &= KnownZeroRHS;
5436 KnownOne &= KnownOneRHS;
5437 return;
5438 }
5439 }
5440}
5441
5442//===----------------------------------------------------------------------===//
5443// ARM Inline Assembly Support
5444//===----------------------------------------------------------------------===//
5445
5446/// getConstraintType - Given a constraint letter, return the type of
5447/// constraint it is for this target.
5448ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005449ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5450 if (Constraint.size() == 1) {
5451 switch (Constraint[0]) {
5452 default: break;
5453 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005454 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005455 }
Evan Chenga8e29892007-01-19 07:51:42 +00005456 }
Chris Lattner4234f572007-03-25 02:14:49 +00005457 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005458}
5459
John Thompson44ab89e2010-10-29 17:29:13 +00005460/// Examine constraint type and operand type and determine a weight value.
5461/// This object must already have been set up with the operand type
5462/// and the current alternative constraint selected.
5463TargetLowering::ConstraintWeight
5464ARMTargetLowering::getSingleConstraintMatchWeight(
5465 AsmOperandInfo &info, const char *constraint) const {
5466 ConstraintWeight weight = CW_Invalid;
5467 Value *CallOperandVal = info.CallOperandVal;
5468 // If we don't have a value, we can't do a match,
5469 // but allow it at the lowest weight.
5470 if (CallOperandVal == NULL)
5471 return CW_Default;
5472 const Type *type = CallOperandVal->getType();
5473 // Look at the constraint type.
5474 switch (*constraint) {
5475 default:
5476 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5477 break;
5478 case 'l':
5479 if (type->isIntegerTy()) {
5480 if (Subtarget->isThumb())
5481 weight = CW_SpecificReg;
5482 else
5483 weight = CW_Register;
5484 }
5485 break;
5486 case 'w':
5487 if (type->isFloatingPointTy())
5488 weight = CW_Register;
5489 break;
5490 }
5491 return weight;
5492}
5493
Bob Wilson2dc4f542009-03-20 22:42:55 +00005494std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005495ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005496 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005497 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005498 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005499 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005500 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005501 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005502 return std::make_pair(0U, ARM::tGPRRegisterClass);
5503 else
5504 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005505 case 'r':
5506 return std::make_pair(0U, ARM::GPRRegisterClass);
5507 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005509 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005510 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005511 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005512 if (VT.getSizeInBits() == 128)
5513 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005514 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005515 }
5516 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005517 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005518 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005519
Evan Chenga8e29892007-01-19 07:51:42 +00005520 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5521}
5522
5523std::vector<unsigned> ARMTargetLowering::
5524getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005525 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005526 if (Constraint.size() != 1)
5527 return std::vector<unsigned>();
5528
5529 switch (Constraint[0]) { // GCC ARM Constraint Letters
5530 default: break;
5531 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005532 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5533 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5534 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005535 case 'r':
5536 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5537 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5538 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5539 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005540 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005542 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5543 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5544 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5545 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5546 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5547 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5548 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5549 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005550 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005551 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5552 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5553 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5554 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005555 if (VT.getSizeInBits() == 128)
5556 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5557 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005558 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005559 }
5560
5561 return std::vector<unsigned>();
5562}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005563
5564/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5565/// vector. If it is invalid, don't add anything to Ops.
5566void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5567 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005568 std::vector<SDValue>&Ops,
5569 SelectionDAG &DAG) const {
5570 SDValue Result(0, 0);
5571
5572 switch (Constraint) {
5573 default: break;
5574 case 'I': case 'J': case 'K': case 'L':
5575 case 'M': case 'N': case 'O':
5576 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5577 if (!C)
5578 return;
5579
5580 int64_t CVal64 = C->getSExtValue();
5581 int CVal = (int) CVal64;
5582 // None of these constraints allow values larger than 32 bits. Check
5583 // that the value fits in an int.
5584 if (CVal != CVal64)
5585 return;
5586
5587 switch (Constraint) {
5588 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005589 if (Subtarget->isThumb1Only()) {
5590 // This must be a constant between 0 and 255, for ADD
5591 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005592 if (CVal >= 0 && CVal <= 255)
5593 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005594 } else if (Subtarget->isThumb2()) {
5595 // A constant that can be used as an immediate value in a
5596 // data-processing instruction.
5597 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5598 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005599 } else {
5600 // A constant that can be used as an immediate value in a
5601 // data-processing instruction.
5602 if (ARM_AM::getSOImmVal(CVal) != -1)
5603 break;
5604 }
5605 return;
5606
5607 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005608 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005609 // This must be a constant between -255 and -1, for negated ADD
5610 // immediates. This can be used in GCC with an "n" modifier that
5611 // prints the negated value, for use with SUB instructions. It is
5612 // not useful otherwise but is implemented for compatibility.
5613 if (CVal >= -255 && CVal <= -1)
5614 break;
5615 } else {
5616 // This must be a constant between -4095 and 4095. It is not clear
5617 // what this constraint is intended for. Implemented for
5618 // compatibility with GCC.
5619 if (CVal >= -4095 && CVal <= 4095)
5620 break;
5621 }
5622 return;
5623
5624 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005625 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005626 // A 32-bit value where only one byte has a nonzero value. Exclude
5627 // zero to match GCC. This constraint is used by GCC internally for
5628 // constants that can be loaded with a move/shift combination.
5629 // It is not useful otherwise but is implemented for compatibility.
5630 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5631 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005632 } else if (Subtarget->isThumb2()) {
5633 // A constant whose bitwise inverse can be used as an immediate
5634 // value in a data-processing instruction. This can be used in GCC
5635 // with a "B" modifier that prints the inverted value, for use with
5636 // BIC and MVN instructions. It is not useful otherwise but is
5637 // implemented for compatibility.
5638 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5639 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005640 } else {
5641 // A constant whose bitwise inverse can be used as an immediate
5642 // value in a data-processing instruction. This can be used in GCC
5643 // with a "B" modifier that prints the inverted value, for use with
5644 // BIC and MVN instructions. It is not useful otherwise but is
5645 // implemented for compatibility.
5646 if (ARM_AM::getSOImmVal(~CVal) != -1)
5647 break;
5648 }
5649 return;
5650
5651 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005652 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005653 // This must be a constant between -7 and 7,
5654 // for 3-operand ADD/SUB immediate instructions.
5655 if (CVal >= -7 && CVal < 7)
5656 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005657 } else if (Subtarget->isThumb2()) {
5658 // A constant whose negation can be used as an immediate value in a
5659 // data-processing instruction. This can be used in GCC with an "n"
5660 // modifier that prints the negated value, for use with SUB
5661 // instructions. It is not useful otherwise but is implemented for
5662 // compatibility.
5663 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5664 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005665 } else {
5666 // A constant whose negation can be used as an immediate value in a
5667 // data-processing instruction. This can be used in GCC with an "n"
5668 // modifier that prints the negated value, for use with SUB
5669 // instructions. It is not useful otherwise but is implemented for
5670 // compatibility.
5671 if (ARM_AM::getSOImmVal(-CVal) != -1)
5672 break;
5673 }
5674 return;
5675
5676 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005677 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005678 // This must be a multiple of 4 between 0 and 1020, for
5679 // ADD sp + immediate.
5680 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5681 break;
5682 } else {
5683 // A power of two or a constant between 0 and 32. This is used in
5684 // GCC for the shift amount on shifted register operands, but it is
5685 // useful in general for any shift amounts.
5686 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5687 break;
5688 }
5689 return;
5690
5691 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005692 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005693 // This must be a constant between 0 and 31, for shift amounts.
5694 if (CVal >= 0 && CVal <= 31)
5695 break;
5696 }
5697 return;
5698
5699 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005700 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005701 // This must be a multiple of 4 between -508 and 508, for
5702 // ADD/SUB sp = sp + immediate.
5703 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5704 break;
5705 }
5706 return;
5707 }
5708 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5709 break;
5710 }
5711
5712 if (Result.getNode()) {
5713 Ops.push_back(Result);
5714 return;
5715 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005716 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005717}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005718
5719bool
5720ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5721 // The ARM target isn't yet aware of offsets.
5722 return false;
5723}
Evan Cheng39382422009-10-28 01:44:26 +00005724
5725int ARM::getVFPf32Imm(const APFloat &FPImm) {
5726 APInt Imm = FPImm.bitcastToAPInt();
5727 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5728 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5729 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5730
5731 // We can handle 4 bits of mantissa.
5732 // mantissa = (16+UInt(e:f:g:h))/16.
5733 if (Mantissa & 0x7ffff)
5734 return -1;
5735 Mantissa >>= 19;
5736 if ((Mantissa & 0xf) != Mantissa)
5737 return -1;
5738
5739 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5740 if (Exp < -3 || Exp > 4)
5741 return -1;
5742 Exp = ((Exp+3) & 0x7) ^ 4;
5743
5744 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5745}
5746
5747int ARM::getVFPf64Imm(const APFloat &FPImm) {
5748 APInt Imm = FPImm.bitcastToAPInt();
5749 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5750 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5751 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5752
5753 // We can handle 4 bits of mantissa.
5754 // mantissa = (16+UInt(e:f:g:h))/16.
5755 if (Mantissa & 0xffffffffffffLL)
5756 return -1;
5757 Mantissa >>= 48;
5758 if ((Mantissa & 0xf) != Mantissa)
5759 return -1;
5760
5761 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5762 if (Exp < -3 || Exp > 4)
5763 return -1;
5764 Exp = ((Exp+3) & 0x7) ^ 4;
5765
5766 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5767}
5768
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005769bool ARM::isBitFieldInvertedMask(unsigned v) {
5770 if (v == 0xffffffff)
5771 return 0;
5772 // there can be 1's on either or both "outsides", all the "inside"
5773 // bits must be 0's
5774 unsigned int lsb = 0, msb = 31;
5775 while (v & (1 << msb)) --msb;
5776 while (v & (1 << lsb)) ++lsb;
5777 for (unsigned int i = lsb; i <= msb; ++i) {
5778 if (v & (1 << i))
5779 return 0;
5780 }
5781 return 1;
5782}
5783
Evan Cheng39382422009-10-28 01:44:26 +00005784/// isFPImmLegal - Returns true if the target can instruction select the
5785/// specified FP immediate natively. If false, the legalizer will
5786/// materialize the FP immediate as a load from a constant pool.
5787bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5788 if (!Subtarget->hasVFP3())
5789 return false;
5790 if (VT == MVT::f32)
5791 return ARM::getVFPf32Imm(Imm) != -1;
5792 if (VT == MVT::f64)
5793 return ARM::getVFPf64Imm(Imm) != -1;
5794 return false;
5795}
Bob Wilson65ffec42010-09-21 17:56:22 +00005796
5797/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5798/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5799/// specified in the intrinsic calls.
5800bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5801 const CallInst &I,
5802 unsigned Intrinsic) const {
5803 switch (Intrinsic) {
5804 case Intrinsic::arm_neon_vld1:
5805 case Intrinsic::arm_neon_vld2:
5806 case Intrinsic::arm_neon_vld3:
5807 case Intrinsic::arm_neon_vld4:
5808 case Intrinsic::arm_neon_vld2lane:
5809 case Intrinsic::arm_neon_vld3lane:
5810 case Intrinsic::arm_neon_vld4lane: {
5811 Info.opc = ISD::INTRINSIC_W_CHAIN;
5812 // Conservatively set memVT to the entire set of vectors loaded.
5813 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5814 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5815 Info.ptrVal = I.getArgOperand(0);
5816 Info.offset = 0;
5817 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5818 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5819 Info.vol = false; // volatile loads with NEON intrinsics not supported
5820 Info.readMem = true;
5821 Info.writeMem = false;
5822 return true;
5823 }
5824 case Intrinsic::arm_neon_vst1:
5825 case Intrinsic::arm_neon_vst2:
5826 case Intrinsic::arm_neon_vst3:
5827 case Intrinsic::arm_neon_vst4:
5828 case Intrinsic::arm_neon_vst2lane:
5829 case Intrinsic::arm_neon_vst3lane:
5830 case Intrinsic::arm_neon_vst4lane: {
5831 Info.opc = ISD::INTRINSIC_VOID;
5832 // Conservatively set memVT to the entire set of vectors stored.
5833 unsigned NumElts = 0;
5834 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5835 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5836 if (!ArgTy->isVectorTy())
5837 break;
5838 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5839 }
5840 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5841 Info.ptrVal = I.getArgOperand(0);
5842 Info.offset = 0;
5843 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5844 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5845 Info.vol = false; // volatile stores with NEON intrinsics not supported
5846 Info.readMem = false;
5847 Info.writeMem = true;
5848 return true;
5849 }
5850 default:
5851 break;
5852 }
5853
5854 return false;
5855}