blob: 5538a28b3a8fe9e2cadbf150cd08ec306674b1e1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000105 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
106 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000107 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000108 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000152 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000153 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Chengb1df8f22007-04-27 08:15:43 +0000155 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Uses VFP for Thumb libfuncs if available.
157 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
158 // Single-precision floating-point arithmetic.
159 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
160 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
161 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
162 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000163
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 // Double-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
166 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
167 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
168 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Single-precision comparisons.
171 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
172 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
173 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
174 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
175 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
176 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
177 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
178 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Evan Chengb1df8f22007-04-27 08:15:43 +0000180 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000188
Evan Chengb1df8f22007-04-27 08:15:43 +0000189 // Double-precision comparisons.
190 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
191 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
192 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
193 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
194 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
195 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
196 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
197 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000207
Evan Chengb1df8f22007-04-27 08:15:43 +0000208 // Floating-point to integer conversions.
209 // i64 conversions are done via library routines even when generating VFP
210 // instructions, so use the same ones.
211 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
213 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
214 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chengb1df8f22007-04-27 08:15:43 +0000216 // Conversions between floating types.
217 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
218 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
219
220 // Integer to floating-point conversions.
221 // i64 conversions are done via library routines even when generating VFP
222 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000223 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
224 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
227 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
228 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
229 }
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
231
Bob Wilson2f954612009-05-22 17:38:41 +0000232 // These libcalls are not available in 32-bit.
233 setLibcallName(RTLIB::SHL_I128, 0);
234 setLibcallName(RTLIB::SRL_I128, 0);
235 setLibcallName(RTLIB::SRA_I128, 0);
236
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000237 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000238 // Double-precision floating-point arithmetic helper functions
239 // RTABI chapter 4.1.2, Table 2
240 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
241 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
242 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
243 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
244 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
245 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
246 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
247 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
248
249 // Double-precision floating-point comparison helper functions
250 // RTABI chapter 4.1.2, Table 3
251 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
252 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
253 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
254 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
255 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
256 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
257 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
258 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
259 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
260 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
262 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
264 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
265 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
266 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
267 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
270 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
275
276 // Single-precision floating-point arithmetic helper functions
277 // RTABI chapter 4.1.2, Table 4
278 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
279 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
280 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
281 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
282 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
283 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
284 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
285 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
286
287 // Single-precision floating-point comparison helper functions
288 // RTABI chapter 4.1.2, Table 5
289 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
290 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
291 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
292 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
293 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
294 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
295 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
296 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
297 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
298 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
300 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
302 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
303 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
304 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
305 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
308 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
313
314 // Floating-point to integer conversions.
315 // RTABI chapter 4.1.2, Table 6
316 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
317 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
318 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
319 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
320 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
321 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
323 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
324 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
325 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
326 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
327 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
332
333 // Conversions between floating types.
334 // RTABI chapter 4.1.2, Table 7
335 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
336 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
337 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
339
340 // Integer to floating-point conversions.
341 // RTABI chapter 4.1.2, Table 8
342 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
343 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
344 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
345 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
346 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
347 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
348 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
349 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
350 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
358
359 // Long long helper functions
360 // RTABI chapter 4.2, Table 9
361 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
362 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
363 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
364 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
365 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
366 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
367 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
368 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
369 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
370 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
373
374 // Integer division functions
375 // RTABI chapter 4.3.1
376 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
377 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
378 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
379 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
380 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
381 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
382 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000388 }
389
David Goodwinf1daf7d2009-07-08 23:10:31 +0000390 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000392 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000396 if (!Subtarget->isFPOnlySP())
397 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000400 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000401
402 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 addDRTypeForNEON(MVT::v2f32);
404 addDRTypeForNEON(MVT::v8i8);
405 addDRTypeForNEON(MVT::v4i16);
406 addDRTypeForNEON(MVT::v2i32);
407 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addQRTypeForNEON(MVT::v4f32);
410 addQRTypeForNEON(MVT::v2f64);
411 addQRTypeForNEON(MVT::v16i8);
412 addQRTypeForNEON(MVT::v8i16);
413 addQRTypeForNEON(MVT::v4i32);
414 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000415
Bob Wilson74dc72e2009-09-15 23:55:57 +0000416 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
417 // neither Neon nor VFP support any arithmetic operations on it.
418 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
419 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
420 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
421 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
422 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
423 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
424 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
425 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
426 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
427 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
428 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
431 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
432 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
433 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
434 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
435 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
436 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
438 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
439 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
440 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
441 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
442
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000443 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
444
Bob Wilson642b3292009-09-16 00:32:15 +0000445 // Neon does not support some operations on v1i64 and v2i64 types.
446 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000447 // Custom handling for some quad-vector types to detect VMULL.
448 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
449 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
450 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000451 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
452 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
453
Bob Wilson5bafff32009-06-22 23:27:02 +0000454 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
455 setTargetDAGCombine(ISD::SHL);
456 setTargetDAGCombine(ISD::SRL);
457 setTargetDAGCombine(ISD::SRA);
458 setTargetDAGCombine(ISD::SIGN_EXTEND);
459 setTargetDAGCombine(ISD::ZERO_EXTEND);
460 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000461 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000462 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000463 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000464 }
465
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000466 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000467
468 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000470
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000471 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000473
Evan Chenga8e29892007-01-19 07:51:42 +0000474 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000475 if (!Subtarget->isThumb1Only()) {
476 for (unsigned im = (unsigned)ISD::PRE_INC;
477 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setIndexedLoadAction(im, MVT::i1, Legal);
479 setIndexedLoadAction(im, MVT::i8, Legal);
480 setIndexedLoadAction(im, MVT::i16, Legal);
481 setIndexedLoadAction(im, MVT::i32, Legal);
482 setIndexedStoreAction(im, MVT::i1, Legal);
483 setIndexedStoreAction(im, MVT::i8, Legal);
484 setIndexedStoreAction(im, MVT::i16, Legal);
485 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000486 }
Evan Chenga8e29892007-01-19 07:51:42 +0000487 }
488
489 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000490 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::MUL, MVT::i64, Expand);
492 setOperationAction(ISD::MULHU, MVT::i32, Expand);
493 setOperationAction(ISD::MULHS, MVT::i32, Expand);
494 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
495 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000496 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::MUL, MVT::i64, Expand);
498 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000499 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000501 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000502 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000503 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000504 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::SRL, MVT::i64, Custom);
506 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000507
508 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000510 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000512 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000515 // Only ARMv6 has BSWAP.
516 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518
Evan Chenga8e29892007-01-19 07:51:42 +0000519 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000520 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000521 // v7M has a hardware divider
522 setOperationAction(ISD::SDIV, MVT::i32, Expand);
523 setOperationAction(ISD::UDIV, MVT::i32, Expand);
524 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::SREM, MVT::i32, Expand);
526 setOperationAction(ISD::UREM, MVT::i32, Expand);
527 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
528 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000529
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
531 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
532 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
533 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000534 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Evan Chengfb3611d2010-05-11 07:26:32 +0000536 setOperationAction(ISD::TRAP, MVT::Other, Legal);
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::VASTART, MVT::Other, Custom);
540 setOperationAction(ISD::VAARG, MVT::Other, Expand);
541 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
542 setOperationAction(ISD::VAEND, MVT::Other, Expand);
543 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
544 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000545 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
546 // FIXME: Shouldn't need this, since no register is used, but the legalizer
547 // doesn't yet know how to not do that for SjLj.
548 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000549 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000550 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
551 // the default expansion.
552 if (Subtarget->hasDataBarrier() ||
553 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000554 // membarrier needs custom lowering; the rest are legal and handled
555 // normally.
556 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
557 } else {
558 // Set them all for expansion, which will force libcalls.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
560 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
561 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
562 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000563 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000566 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
569 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000584 // Since the libcalls include locking, fold in the fences
585 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000586 }
587 // 64-bit versions are always libcalls (for now)
588 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000589 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000590 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000596
Eli Friedmana2c6f452010-06-26 04:36:50 +0000597 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
598 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
600 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000601 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Nate Begemand1fb5832010-08-03 21:31:55 +0000604 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000605 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
606 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000608 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
609 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000610
611 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000613 if (Subtarget->isTargetDarwin()) {
614 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
615 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000616 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000617 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000618
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::SETCC, MVT::i32, Expand);
620 setOperationAction(ISD::SETCC, MVT::f32, Expand);
621 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000622 setOperationAction(ISD::SELECT, MVT::i32, Custom);
623 setOperationAction(ISD::SELECT, MVT::f32, Custom);
624 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
626 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
627 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
630 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
631 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
632 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
633 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000634
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000635 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::FSIN, MVT::f64, Expand);
637 setOperationAction(ISD::FSIN, MVT::f32, Expand);
638 setOperationAction(ISD::FCOS, MVT::f32, Expand);
639 setOperationAction(ISD::FCOS, MVT::f64, Expand);
640 setOperationAction(ISD::FREM, MVT::f64, Expand);
641 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000642 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
644 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000645 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW, MVT::f64, Expand);
647 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000648
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000649 // Various VFP goodness
650 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000651 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
652 if (Subtarget->hasVFP2()) {
653 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
654 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
655 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
656 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
657 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000658 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000659 if (!Subtarget->hasFP16()) {
660 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
661 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000662 }
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Evan Chenga8e29892007-01-19 07:51:42 +0000664
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000665 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000666 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000667 setTargetDAGCombine(ISD::ADD);
668 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000669 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000670
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000671 if (Subtarget->hasV6T2Ops())
672 setTargetDAGCombine(ISD::OR);
673
Evan Chenga8e29892007-01-19 07:51:42 +0000674 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000675
Evan Chengf7d87ee2010-05-21 00:43:17 +0000676 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
677 setSchedulingPreference(Sched::RegPressure);
678 else
679 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000680
681 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000682
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000683 // On ARM arguments smaller than 4 bytes are extended, so all arguments
684 // are at least 4 bytes aligned.
685 setMinStackArgumentAlignment(4);
686
Evan Chengfff606d2010-09-24 19:07:23 +0000687 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000688}
689
Evan Cheng4f6b4672010-07-21 06:09:07 +0000690std::pair<const TargetRegisterClass*, uint8_t>
691ARMTargetLowering::findRepresentativeClass(EVT VT) const{
692 const TargetRegisterClass *RRC = 0;
693 uint8_t Cost = 1;
694 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000695 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000696 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000697 // Use DPR as representative register class for all floating point
698 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
699 // the cost is 1 for both f32 and f64.
700 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000701 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000702 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 break;
704 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
705 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000706 RRC = ARM::DPRRegisterClass;
707 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 break;
709 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000710 RRC = ARM::DPRRegisterClass;
711 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000712 break;
713 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000714 RRC = ARM::DPRRegisterClass;
715 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000716 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000717 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000718 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000719}
720
Evan Chenga8e29892007-01-19 07:51:42 +0000721const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
722 switch (Opcode) {
723 default: return 0;
724 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000725 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
726 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000727 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000728 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
729 case ARMISD::tCALL: return "ARMISD::tCALL";
730 case ARMISD::BRCOND: return "ARMISD::BRCOND";
731 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000732 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000733 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
734 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
735 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000736 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000737 case ARMISD::CMPFP: return "ARMISD::CMPFP";
738 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000739 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
741 case ARMISD::CMOV: return "ARMISD::CMOV";
742 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000743
Jim Grosbach3482c802010-01-18 19:58:49 +0000744 case ARMISD::RBIT: return "ARMISD::RBIT";
745
Bob Wilson76a312b2010-03-19 22:51:32 +0000746 case ARMISD::FTOSI: return "ARMISD::FTOSI";
747 case ARMISD::FTOUI: return "ARMISD::FTOUI";
748 case ARMISD::SITOF: return "ARMISD::SITOF";
749 case ARMISD::UITOF: return "ARMISD::UITOF";
750
Evan Chenga8e29892007-01-19 07:51:42 +0000751 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
752 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
753 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000754
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000755 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
756 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000757
Evan Chengc5942082009-10-28 06:55:03 +0000758 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
759 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000760 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000761
Dale Johannesen51e28e62010-06-03 21:09:53 +0000762 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000763
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000765
Evan Cheng86198642009-08-07 00:34:42 +0000766 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
767
Jim Grosbach3728e962009-12-10 00:11:09 +0000768 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
769 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
770
Bob Wilson5bafff32009-06-22 23:27:02 +0000771 case ARMISD::VCEQ: return "ARMISD::VCEQ";
772 case ARMISD::VCGE: return "ARMISD::VCGE";
773 case ARMISD::VCGEU: return "ARMISD::VCGEU";
774 case ARMISD::VCGT: return "ARMISD::VCGT";
775 case ARMISD::VCGTU: return "ARMISD::VCGTU";
776 case ARMISD::VTST: return "ARMISD::VTST";
777
778 case ARMISD::VSHL: return "ARMISD::VSHL";
779 case ARMISD::VSHRs: return "ARMISD::VSHRs";
780 case ARMISD::VSHRu: return "ARMISD::VSHRu";
781 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
782 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
783 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
784 case ARMISD::VSHRN: return "ARMISD::VSHRN";
785 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
786 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
787 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
788 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
789 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
790 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
791 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
792 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
793 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
794 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
795 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
796 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
797 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
798 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000799 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000800 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000801 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000802 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000803 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000804 case ARMISD::VREV64: return "ARMISD::VREV64";
805 case ARMISD::VREV32: return "ARMISD::VREV32";
806 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000807 case ARMISD::VZIP: return "ARMISD::VZIP";
808 case ARMISD::VUZP: return "ARMISD::VUZP";
809 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000810 case ARMISD::VMULLs: return "ARMISD::VMULLs";
811 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000812 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000813 case ARMISD::FMAX: return "ARMISD::FMAX";
814 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000815 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000816 }
817}
818
Evan Cheng06b666c2010-05-15 02:18:07 +0000819/// getRegClassFor - Return the register class that should be used for the
820/// specified value type.
821TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
822 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
823 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
824 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000825 if (Subtarget->hasNEON()) {
826 if (VT == MVT::v4i64)
827 return ARM::QQPRRegisterClass;
828 else if (VT == MVT::v8i64)
829 return ARM::QQQQPRRegisterClass;
830 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000831 return TargetLowering::getRegClassFor(VT);
832}
833
Eric Christopherab695882010-07-21 22:26:11 +0000834// Create a fast isel object.
835FastISel *
836ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
837 return ARM::createFastISel(funcInfo);
838}
839
Bill Wendlingb4202b82009-07-01 18:50:55 +0000840/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000841unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000842 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000843}
844
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000845/// getMaximalGlobalOffset - Returns the maximal possible offset which can
846/// be used for loads / stores from the global.
847unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
848 return (Subtarget->isThumb1Only() ? 127 : 4095);
849}
850
Evan Cheng1cc39842010-05-20 23:26:43 +0000851Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000852 unsigned NumVals = N->getNumValues();
853 if (!NumVals)
854 return Sched::RegPressure;
855
856 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000857 EVT VT = N->getValueType(i);
858 if (VT.isFloatingPoint() || VT.isVector())
859 return Sched::Latency;
860 }
Evan Chengc10f5432010-05-28 23:25:23 +0000861
862 if (!N->isMachineOpcode())
863 return Sched::RegPressure;
864
865 // Load are scheduled for latency even if there instruction itinerary
866 // is not available.
867 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
868 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
869 if (TID.mayLoad())
870 return Sched::Latency;
871
Evan Cheng3ef1c872010-09-10 01:29:16 +0000872 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000873 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000874 return Sched::RegPressure;
875}
876
Evan Cheng31446872010-07-23 22:39:59 +0000877unsigned
878ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
879 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000880 switch (RC->getID()) {
881 default:
882 return 0;
883 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000884 return RegInfo->hasFP(MF) ? 4 : 5;
885 case ARM::GPRRegClassID: {
886 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
887 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
888 }
Evan Cheng31446872010-07-23 22:39:59 +0000889 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
890 case ARM::DPRRegClassID:
891 return 32 - 10;
892 }
893}
894
Evan Chenga8e29892007-01-19 07:51:42 +0000895//===----------------------------------------------------------------------===//
896// Lowering Code
897//===----------------------------------------------------------------------===//
898
Evan Chenga8e29892007-01-19 07:51:42 +0000899/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
900static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
901 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000902 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000903 case ISD::SETNE: return ARMCC::NE;
904 case ISD::SETEQ: return ARMCC::EQ;
905 case ISD::SETGT: return ARMCC::GT;
906 case ISD::SETGE: return ARMCC::GE;
907 case ISD::SETLT: return ARMCC::LT;
908 case ISD::SETLE: return ARMCC::LE;
909 case ISD::SETUGT: return ARMCC::HI;
910 case ISD::SETUGE: return ARMCC::HS;
911 case ISD::SETULT: return ARMCC::LO;
912 case ISD::SETULE: return ARMCC::LS;
913 }
914}
915
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000916/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
917static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000918 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000919 CondCode2 = ARMCC::AL;
920 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000922 case ISD::SETEQ:
923 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
924 case ISD::SETGT:
925 case ISD::SETOGT: CondCode = ARMCC::GT; break;
926 case ISD::SETGE:
927 case ISD::SETOGE: CondCode = ARMCC::GE; break;
928 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000929 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000930 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
931 case ISD::SETO: CondCode = ARMCC::VC; break;
932 case ISD::SETUO: CondCode = ARMCC::VS; break;
933 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
934 case ISD::SETUGT: CondCode = ARMCC::HI; break;
935 case ISD::SETUGE: CondCode = ARMCC::PL; break;
936 case ISD::SETLT:
937 case ISD::SETULT: CondCode = ARMCC::LT; break;
938 case ISD::SETLE:
939 case ISD::SETULE: CondCode = ARMCC::LE; break;
940 case ISD::SETNE:
941 case ISD::SETUNE: CondCode = ARMCC::NE; break;
942 }
Evan Chenga8e29892007-01-19 07:51:42 +0000943}
944
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945//===----------------------------------------------------------------------===//
946// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000947//===----------------------------------------------------------------------===//
948
949#include "ARMGenCallingConv.inc"
950
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000951/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
952/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000953CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000954 bool Return,
955 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000956 switch (CC) {
957 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000958 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000959 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000960 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000961 if (!Subtarget->isAAPCS_ABI())
962 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
963 // For AAPCS ABI targets, just use VFP variant of the calling convention.
964 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
965 }
966 // Fallthrough
967 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000968 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000969 if (!Subtarget->isAAPCS_ABI())
970 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
971 else if (Subtarget->hasVFP2() &&
972 FloatABIType == FloatABI::Hard && !isVarArg)
973 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
974 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
975 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000976 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000977 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000978 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000979 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000980 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000981 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000982 }
983}
984
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985/// LowerCallResult - Lower the result values of a call into the
986/// appropriate copies out of appropriate physical registers.
987SDValue
988ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000989 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 const SmallVectorImpl<ISD::InputArg> &Ins,
991 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000992 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993
Bob Wilson1f595bb2009-04-17 19:07:39 +0000994 // Assign locations to each value returned by this call.
995 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000997 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000999 CCAssignFnForNode(CallConv, /* Return*/ true,
1000 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001
1002 // Copy all of the result registers out of their specified physreg.
1003 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1004 CCValAssign VA = RVLocs[i];
1005
Bob Wilson80915242009-04-25 00:33:20 +00001006 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001008 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001010 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001011 Chain = Lo.getValue(1);
1012 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001015 InFlag);
1016 Chain = Hi.getValue(1);
1017 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001018 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 if (VA.getLocVT() == MVT::v2f64) {
1021 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1022 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1023 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001024
1025 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001027 Chain = Lo.getValue(1);
1028 InFlag = Lo.getValue(2);
1029 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001031 Chain = Hi.getValue(1);
1032 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001033 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1035 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001037 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001038 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1039 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001040 Chain = Val.getValue(1);
1041 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042 }
Bob Wilson80915242009-04-25 00:33:20 +00001043
1044 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001045 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001046 case CCValAssign::Full: break;
1047 case CCValAssign::BCvt:
1048 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1049 break;
1050 }
1051
Dan Gohman98ca4f22009-08-05 01:29:28 +00001052 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001053 }
1054
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056}
1057
1058/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1059/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001060/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061/// a byval function parameter.
1062/// Sometimes what we are copying is the end of a larger object, the part that
1063/// does not fit in registers.
1064static SDValue
1065CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1066 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1067 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001070 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001071 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072}
1073
Bob Wilsondee46d72009-04-17 20:35:10 +00001074/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001075SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1077 SDValue StackPtr, SDValue Arg,
1078 DebugLoc dl, SelectionDAG &DAG,
1079 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001080 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 unsigned LocMemOffset = VA.getLocMemOffset();
1082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001084 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001086
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001088 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001089 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001090}
1091
Dan Gohman98ca4f22009-08-05 01:29:28 +00001092void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 SDValue Chain, SDValue &Arg,
1094 RegsToPassVector &RegsToPass,
1095 CCValAssign &VA, CCValAssign &NextVA,
1096 SDValue &StackPtr,
1097 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001098 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001099
Jim Grosbache5165492009-11-09 00:11:35 +00001100 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1103
1104 if (NextVA.isRegLoc())
1105 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1106 else {
1107 assert(NextVA.isMemLoc());
1108 if (StackPtr.getNode() == 0)
1109 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1112 dl, DAG, NextVA,
1113 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 }
1115}
1116
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001118/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1119/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001121ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001122 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001123 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001125 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 const SmallVectorImpl<ISD::InputArg> &Ins,
1127 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001128 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001129 MachineFunction &MF = DAG.getMachineFunction();
1130 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1131 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001132 // Temporarily disable tail calls so things don't break.
1133 if (!EnableARMTailCalls)
1134 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001135 if (isTailCall) {
1136 // Check if it's really possible to do a tail call.
1137 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1138 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001139 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001140 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1141 // detected sibcalls.
1142 if (isTailCall) {
1143 ++NumTailCalls;
1144 IsSibCall = true;
1145 }
1146 }
Evan Chenga8e29892007-01-19 07:51:42 +00001147
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148 // Analyze operands of the call, assigning locations to each operand.
1149 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1151 *DAG.getContext());
1152 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001153 CCAssignFnForNode(CallConv, /* Return*/ false,
1154 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 // Get a count of how many bytes are to be pushed on the stack.
1157 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001158
Dale Johannesen51e28e62010-06-03 21:09:53 +00001159 // For tail calls, memory operands are available in our caller's stack.
1160 if (IsSibCall)
1161 NumBytes = 0;
1162
Evan Chenga8e29892007-01-19 07:51:42 +00001163 // Adjust the stack pointer for the new arguments...
1164 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001165 if (!IsSibCall)
1166 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001168 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001169
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001171 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001174 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1176 i != e;
1177 ++i, ++realArgIdx) {
1178 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001179 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 // Promote the value if needed.
1183 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001184 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 case CCValAssign::Full: break;
1186 case CCValAssign::SExt:
1187 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1188 break;
1189 case CCValAssign::ZExt:
1190 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1191 break;
1192 case CCValAssign::AExt:
1193 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1194 break;
1195 case CCValAssign::BCvt:
1196 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1197 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001198 }
1199
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001200 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001201 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 if (VA.getLocVT() == MVT::v2f64) {
1203 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1204 DAG.getConstant(0, MVT::i32));
1205 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1206 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001209 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1210
1211 VA = ArgLocs[++i]; // skip ahead to next loc
1212 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001213 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1215 } else {
1216 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001217
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1219 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 }
1221 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 }
1225 } else if (VA.isRegLoc()) {
1226 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001227 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1231 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232 }
Evan Chenga8e29892007-01-19 07:51:42 +00001233 }
1234
1235 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001237 &MemOpChains[0], MemOpChains.size());
1238
1239 // Build a sequence of copy-to-reg nodes chained together with token chain
1240 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001241 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001242 // Tail call byval lowering might overwrite argument registers so in case of
1243 // tail call optimization the copies to registers are lowered later.
1244 if (!isTailCall)
1245 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1246 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1247 RegsToPass[i].second, InFlag);
1248 InFlag = Chain.getValue(1);
1249 }
Evan Chenga8e29892007-01-19 07:51:42 +00001250
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251 // For tail calls lower the arguments to the 'real' stack slot.
1252 if (isTailCall) {
1253 // Force all the incoming stack arguments to be loaded from the stack
1254 // before any new outgoing arguments are stored to the stack, because the
1255 // outgoing stack slots may alias the incoming argument stack slots, and
1256 // the alias isn't otherwise explicit. This is slightly more conservative
1257 // than necessary, because it means that each store effectively depends
1258 // on every argument instead of just those arguments it would clobber.
1259
1260 // Do not flag preceeding copytoreg stuff together with the following stuff.
1261 InFlag = SDValue();
1262 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1263 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1264 RegsToPass[i].second, InFlag);
1265 InFlag = Chain.getValue(1);
1266 }
1267 InFlag =SDValue();
1268 }
1269
Bill Wendling056292f2008-09-16 21:48:12 +00001270 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1271 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1272 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001273 bool isDirect = false;
1274 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001275 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001276 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001277
1278 if (EnableARMLongCalls) {
1279 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1280 && "long-calls with non-static relocation model!");
1281 // Handle a global address or an external symbol. If it's not one of
1282 // those, the target's already in a register, so we don't need to do
1283 // anything extra.
1284 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001285 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001286 // Create a constant pool entry for the callee address
1287 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1288 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1289 ARMPCLabelIndex,
1290 ARMCP::CPValue, 0);
1291 // Get the address of the callee into a register
1292 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1293 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1294 Callee = DAG.getLoad(getPointerTy(), dl,
1295 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001296 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001297 false, false, 0);
1298 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1299 const char *Sym = S->getSymbol();
1300
1301 // Create a constant pool entry for the callee address
1302 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1303 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1304 Sym, ARMPCLabelIndex, 0);
1305 // Get the address of the callee into a register
1306 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1307 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1308 Callee = DAG.getLoad(getPointerTy(), dl,
1309 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001310 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001311 false, false, 0);
1312 }
1313 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001314 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001315 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001316 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001317 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001318 getTargetMachine().getRelocationModel() != Reloc::Static;
1319 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001320 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001321 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001322 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001323 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001324 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001325 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001326 ARMPCLabelIndex,
1327 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001328 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001330 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001331 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001332 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001333 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001334 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001335 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001336 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001337 } else {
1338 // On ELF targets for PIC code, direct calls should go through the PLT
1339 unsigned OpFlags = 0;
1340 if (Subtarget->isTargetELF() &&
1341 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1342 OpFlags = ARMII::MO_PLT;
1343 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1344 }
Bill Wendling056292f2008-09-16 21:48:12 +00001345 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001346 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001347 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001348 getTargetMachine().getRelocationModel() != Reloc::Static;
1349 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001350 // tBX takes a register source operand.
1351 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001352 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001353 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001354 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001355 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001356 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001359 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001360 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001361 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001362 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001363 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001364 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001365 } else {
1366 unsigned OpFlags = 0;
1367 // On ELF targets for PIC code, direct calls should go through the PLT
1368 if (Subtarget->isTargetELF() &&
1369 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1370 OpFlags = ARMII::MO_PLT;
1371 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1372 }
Evan Chenga8e29892007-01-19 07:51:42 +00001373 }
1374
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001375 // FIXME: handle tail calls differently.
1376 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001377 if (Subtarget->isThumb()) {
1378 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001379 CallOpc = ARMISD::CALL_NOLINK;
1380 else
1381 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1382 } else {
1383 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001384 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1385 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001386 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001387
Dan Gohman475871a2008-07-27 21:46:04 +00001388 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001389 Ops.push_back(Chain);
1390 Ops.push_back(Callee);
1391
1392 // Add argument registers to the end of the list so that they are known live
1393 // into the call.
1394 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1395 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1396 RegsToPass[i].second.getValueType()));
1397
Gabor Greifba36cb52008-08-28 21:40:38 +00001398 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001399 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001400
1401 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001402 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001403 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404
Duncan Sands4bdcb612008-07-02 17:40:58 +00001405 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001407 InFlag = Chain.getValue(1);
1408
Chris Lattnere563bbc2008-10-11 22:08:30 +00001409 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1410 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001412 InFlag = Chain.getValue(1);
1413
Bob Wilson1f595bb2009-04-17 19:07:39 +00001414 // Handle result values, copying them out of physregs into vregs that we
1415 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1417 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001418}
1419
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420/// MatchingStackOffset - Return true if the given stack call argument is
1421/// already available in the same position (relatively) of the caller's
1422/// incoming argument stack.
1423static
1424bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1425 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1426 const ARMInstrInfo *TII) {
1427 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1428 int FI = INT_MAX;
1429 if (Arg.getOpcode() == ISD::CopyFromReg) {
1430 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1431 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1432 return false;
1433 MachineInstr *Def = MRI->getVRegDef(VR);
1434 if (!Def)
1435 return false;
1436 if (!Flags.isByVal()) {
1437 if (!TII->isLoadFromStackSlot(Def, FI))
1438 return false;
1439 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001440 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001441 }
1442 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1443 if (Flags.isByVal())
1444 // ByVal argument is passed in as a pointer but it's now being
1445 // dereferenced. e.g.
1446 // define @foo(%struct.X* %A) {
1447 // tail call @bar(%struct.X* byval %A)
1448 // }
1449 return false;
1450 SDValue Ptr = Ld->getBasePtr();
1451 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1452 if (!FINode)
1453 return false;
1454 FI = FINode->getIndex();
1455 } else
1456 return false;
1457
1458 assert(FI != INT_MAX);
1459 if (!MFI->isFixedObjectIndex(FI))
1460 return false;
1461 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1462}
1463
1464/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1465/// for tail call optimization. Targets which want to do tail call
1466/// optimization should implement this function.
1467bool
1468ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1469 CallingConv::ID CalleeCC,
1470 bool isVarArg,
1471 bool isCalleeStructRet,
1472 bool isCallerStructRet,
1473 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001474 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 const SmallVectorImpl<ISD::InputArg> &Ins,
1476 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001477 const Function *CallerF = DAG.getMachineFunction().getFunction();
1478 CallingConv::ID CallerCC = CallerF->getCallingConv();
1479 bool CCMatch = CallerCC == CalleeCC;
1480
1481 // Look for obvious safe cases to perform tail call optimization that do not
1482 // require ABI changes. This is what gcc calls sibcall.
1483
Jim Grosbach7616b642010-06-16 23:45:49 +00001484 // Do not sibcall optimize vararg calls unless the call site is not passing
1485 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001486 if (isVarArg && !Outs.empty())
1487 return false;
1488
1489 // Also avoid sibcall optimization if either caller or callee uses struct
1490 // return semantics.
1491 if (isCalleeStructRet || isCallerStructRet)
1492 return false;
1493
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001494 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001495 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001496 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1497 // LR. This means if we need to reload LR, it takes an extra instructions,
1498 // which outweighs the value of the tail call; but here we don't know yet
1499 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001500 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001501 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001502 if (Subtarget->isThumb1Only())
1503 return false;
1504
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001505 // For the moment, we can only do this to functions defined in this
1506 // compilation, or to indirect calls. A Thumb B to an ARM function,
1507 // or vice versa, is not easily fixed up in the linker unlike BL.
1508 // (We could do this by loading the address of the callee into a register;
1509 // that is an extra instruction over the direct call and burns a register
1510 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001511
1512 // It might be safe to remove this restriction on non-Darwin.
1513
1514 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1515 // but we need to make sure there are enough registers; the only valid
1516 // registers are the 4 used for parameters. We don't currently do this
1517 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001518 if (isa<ExternalSymbolSDNode>(Callee))
1519 return false;
1520
1521 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001522 const GlobalValue *GV = G->getGlobal();
1523 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001524 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001525 }
1526
Dale Johannesen51e28e62010-06-03 21:09:53 +00001527 // If the calling conventions do not match, then we'd better make sure the
1528 // results are returned in the same way as what the caller expects.
1529 if (!CCMatch) {
1530 SmallVector<CCValAssign, 16> RVLocs1;
1531 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1532 RVLocs1, *DAG.getContext());
1533 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1534
1535 SmallVector<CCValAssign, 16> RVLocs2;
1536 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1537 RVLocs2, *DAG.getContext());
1538 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1539
1540 if (RVLocs1.size() != RVLocs2.size())
1541 return false;
1542 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1543 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1544 return false;
1545 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1546 return false;
1547 if (RVLocs1[i].isRegLoc()) {
1548 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1549 return false;
1550 } else {
1551 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1552 return false;
1553 }
1554 }
1555 }
1556
1557 // If the callee takes no arguments then go on to check the results of the
1558 // call.
1559 if (!Outs.empty()) {
1560 // Check if stack adjustment is needed. For now, do not do this if any
1561 // argument is passed on the stack.
1562 SmallVector<CCValAssign, 16> ArgLocs;
1563 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1564 ArgLocs, *DAG.getContext());
1565 CCInfo.AnalyzeCallOperands(Outs,
1566 CCAssignFnForNode(CalleeCC, false, isVarArg));
1567 if (CCInfo.getNextStackOffset()) {
1568 MachineFunction &MF = DAG.getMachineFunction();
1569
1570 // Check if the arguments are already laid out in the right way as
1571 // the caller's fixed stack objects.
1572 MachineFrameInfo *MFI = MF.getFrameInfo();
1573 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1574 const ARMInstrInfo *TII =
1575 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001576 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1577 i != e;
1578 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001579 CCValAssign &VA = ArgLocs[i];
1580 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001581 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001582 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001583 if (VA.getLocInfo() == CCValAssign::Indirect)
1584 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001585 if (VA.needsCustom()) {
1586 // f64 and vector types are split into multiple registers or
1587 // register/stack-slot combinations. The types will not match
1588 // the registers; give up on memory f64 refs until we figure
1589 // out what to do about this.
1590 if (!VA.isRegLoc())
1591 return false;
1592 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001593 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001594 if (RegVT == MVT::v2f64) {
1595 if (!ArgLocs[++i].isRegLoc())
1596 return false;
1597 if (!ArgLocs[++i].isRegLoc())
1598 return false;
1599 }
1600 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001601 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1602 MFI, MRI, TII))
1603 return false;
1604 }
1605 }
1606 }
1607 }
1608
1609 return true;
1610}
1611
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612SDValue
1613ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001614 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001616 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001617 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001618
Bob Wilsondee46d72009-04-17 20:35:10 +00001619 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001620 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001621
Bob Wilsondee46d72009-04-17 20:35:10 +00001622 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1624 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001625
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001627 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1628 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629
1630 // If this is the first return lowered for this function, add
1631 // the regs to the liveout set for the function.
1632 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1633 for (unsigned i = 0; i != RVLocs.size(); ++i)
1634 if (RVLocs[i].isRegLoc())
1635 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001636 }
1637
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638 SDValue Flag;
1639
1640 // Copy the result values into the output registers.
1641 for (unsigned i = 0, realRVLocIdx = 0;
1642 i != RVLocs.size();
1643 ++i, ++realRVLocIdx) {
1644 CCValAssign &VA = RVLocs[i];
1645 assert(VA.isRegLoc() && "Can only return in registers!");
1646
Dan Gohmanc9403652010-07-07 15:54:55 +00001647 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648
1649 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001650 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651 case CCValAssign::Full: break;
1652 case CCValAssign::BCvt:
1653 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1654 break;
1655 }
1656
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1661 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001662 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664
1665 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1666 Flag = Chain.getValue(1);
1667 VA = RVLocs[++i]; // skip ahead to next loc
1668 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1669 HalfGPRs.getValue(1), Flag);
1670 Flag = Chain.getValue(1);
1671 VA = RVLocs[++i]; // skip ahead to next loc
1672
1673 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1675 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 }
1677 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1678 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001679 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001682 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001683 VA = RVLocs[++i]; // skip ahead to next loc
1684 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1685 Flag);
1686 } else
1687 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1688
Bob Wilsondee46d72009-04-17 20:35:10 +00001689 // Guarantee that all emitted copies are
1690 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 Flag = Chain.getValue(1);
1692 }
1693
1694 SDValue result;
1695 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699
1700 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001701}
1702
Bob Wilsonb62d2572009-11-03 00:02:05 +00001703// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1704// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1705// one of the above mentioned nodes. It has to be wrapped because otherwise
1706// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1707// be used to form addressing mode. These wrapped nodes will be selected
1708// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001709static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001711 // FIXME there is no actual debug info here
1712 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001713 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001715 if (CP->isMachineConstantPoolEntry())
1716 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1717 CP->getAlignment());
1718 else
1719 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1720 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001722}
1723
Jim Grosbache1102ca2010-07-19 17:20:38 +00001724unsigned ARMTargetLowering::getJumpTableEncoding() const {
1725 return MachineJumpTableInfo::EK_Inline;
1726}
1727
Dan Gohmand858e902010-04-17 15:26:15 +00001728SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1729 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001730 MachineFunction &MF = DAG.getMachineFunction();
1731 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1732 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001733 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001734 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001735 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001736 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1737 SDValue CPAddr;
1738 if (RelocM == Reloc::Static) {
1739 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1740 } else {
1741 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001742 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001743 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1744 ARMCP::CPBlockAddress,
1745 PCAdj);
1746 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1747 }
1748 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1749 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001750 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001751 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001752 if (RelocM == Reloc::Static)
1753 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001754 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001755 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001756}
1757
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001758// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001759SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001760ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001761 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001762 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001763 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001764 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001765 MachineFunction &MF = DAG.getMachineFunction();
1766 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1767 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001768 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001769 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001770 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001771 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001773 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001774 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001775 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001777
Evan Chenge7e0d622009-11-06 22:24:13 +00001778 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001779 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001780
1781 // call __tls_get_addr.
1782 ArgListTy Args;
1783 ArgListEntry Entry;
1784 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001785 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001786 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001787 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001788 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001789 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1790 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001792 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001793 return CallResult.first;
1794}
1795
1796// Lower ISD::GlobalTLSAddress using the "initial exec" or
1797// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001798SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001801 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001802 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001803 SDValue Offset;
1804 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001806 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001807 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001808
Chris Lattner4fb63d02009-07-15 04:12:33 +00001809 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001810 MachineFunction &MF = DAG.getMachineFunction();
1811 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1812 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1813 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001814 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1815 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001816 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001817 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001818 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001820 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001821 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001822 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001823 Chain = Offset.getValue(1);
1824
Evan Chenge7e0d622009-11-06 22:24:13 +00001825 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001826 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001827
Evan Cheng9eda6892009-10-31 03:39:36 +00001828 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001829 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001830 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001831 } else {
1832 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001833 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001834 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001836 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001838 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001839 }
1840
1841 // The address of the thread local variable is the add of the thread
1842 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001843 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001844}
1845
Dan Gohman475871a2008-07-27 21:46:04 +00001846SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001847ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001848 // TODO: implement the "local dynamic" model
1849 assert(Subtarget->isTargetELF() &&
1850 "TLS not implemented for non-ELF targets");
1851 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1852 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1853 // otherwise use the "Local Exec" TLS Model
1854 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1855 return LowerToTLSGeneralDynamicModel(GA, DAG);
1856 else
1857 return LowerToTLSExecModels(GA, DAG);
1858}
1859
Dan Gohman475871a2008-07-27 21:46:04 +00001860SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001861 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001862 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001863 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001864 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001865 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1866 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001867 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001868 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001869 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001870 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001872 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001873 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001874 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001875 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001876 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001877 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001878 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001879 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001880 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001881 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001882 return Result;
1883 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001884 // If we have T2 ops, we can materialize the address directly via movt/movw
1885 // pair. This is always cheaper.
1886 if (Subtarget->useMovt()) {
1887 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001888 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001889 } else {
1890 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1891 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1892 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001893 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001894 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001895 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001896 }
1897}
1898
Dan Gohman475871a2008-07-27 21:46:04 +00001899SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001900 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001901 MachineFunction &MF = DAG.getMachineFunction();
1902 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1903 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001904 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001905 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001906 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001907 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001909 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001910 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001911 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001912 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001913 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1914 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001915 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001916 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001917 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001919
Evan Cheng9eda6892009-10-31 03:39:36 +00001920 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001921 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001922 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001924
1925 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001926 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001927 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001928 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001929
Evan Cheng63476a82009-09-03 07:04:02 +00001930 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001931 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001932 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001933
1934 return Result;
1935}
1936
Dan Gohman475871a2008-07-27 21:46:04 +00001937SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001939 assert(Subtarget->isTargetELF() &&
1940 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001941 MachineFunction &MF = DAG.getMachineFunction();
1942 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1943 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001944 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001945 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001946 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001947 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1948 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001949 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001950 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001952 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001953 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001954 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001955 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001956 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001957}
1958
Jim Grosbach0e0da732009-05-12 23:59:14 +00001959SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001960ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1961 const {
1962 DebugLoc dl = Op.getDebugLoc();
1963 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1964 Op.getOperand(0), Op.getOperand(1));
1965}
1966
1967SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001968ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1969 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001970 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001971 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1972 Op.getOperand(1), Val);
1973}
1974
1975SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001976ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1977 DebugLoc dl = Op.getDebugLoc();
1978 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1979 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1980}
1981
1982SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001983ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001984 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001985 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001986 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001987 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001988 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001989 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001990 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001991 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1992 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001993 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001994 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001995 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1996 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001997 EVT PtrVT = getPointerTy();
1998 DebugLoc dl = Op.getDebugLoc();
1999 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2000 SDValue CPAddr;
2001 unsigned PCAdj = (RelocM != Reloc::PIC_)
2002 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002003 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002004 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2005 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002008 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002009 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002010 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002011 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002012
2013 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002014 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002015 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2016 }
2017 return Result;
2018 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002019 }
2020}
2021
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002022static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002023 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002024 DebugLoc dl = Op.getDebugLoc();
2025 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002026 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002027 // Some subtargets which have dmb and dsb instructions can handle barriers
2028 // directly. Some ARMv6 cpus can support them with the help of mcr
2029 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002030 // never get here.
2031 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002032 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002033 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002034 else {
2035 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2036 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002037 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2038 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002039 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002040}
2041
Dan Gohman1e93df62010-04-17 14:41:14 +00002042static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2043 MachineFunction &MF = DAG.getMachineFunction();
2044 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2045
Evan Chenga8e29892007-01-19 07:51:42 +00002046 // vastart just stores the address of the VarArgsFrameIndex slot into the
2047 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002048 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002051 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002052 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2053 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002054}
2055
Dan Gohman475871a2008-07-27 21:46:04 +00002056SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002057ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2058 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002059 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002060 MachineFunction &MF = DAG.getMachineFunction();
2061 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2062
2063 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002064 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 RC = ARM::tGPRRegisterClass;
2066 else
2067 RC = ARM::GPRRegisterClass;
2068
2069 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002070 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002072
2073 SDValue ArgValue2;
2074 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002075 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002076 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002077
2078 // Create load node to retrieve arguments from the stack.
2079 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002080 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002081 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002082 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 } else {
2084 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 }
2087
Jim Grosbache5165492009-11-09 00:11:35 +00002088 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089}
2090
2091SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002093 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 const SmallVectorImpl<ISD::InputArg>
2095 &Ins,
2096 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 SmallVectorImpl<SDValue> &InVals)
2098 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099
Bob Wilson1f595bb2009-04-17 19:07:39 +00002100 MachineFunction &MF = DAG.getMachineFunction();
2101 MachineFrameInfo *MFI = MF.getFrameInfo();
2102
Bob Wilson1f595bb2009-04-17 19:07:39 +00002103 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2104
2105 // Assign locations to all of the incoming arguments.
2106 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2108 *DAG.getContext());
2109 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002110 CCAssignFnForNode(CallConv, /* Return*/ false,
2111 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002112
2113 SmallVector<SDValue, 16> ArgValues;
2114
2115 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2116 CCValAssign &VA = ArgLocs[i];
2117
Bob Wilsondee46d72009-04-17 20:35:10 +00002118 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002119 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002120 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002121
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002123 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 // f64 and vector types are split up into multiple registers or
2125 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002127 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002130 SDValue ArgValue2;
2131 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002132 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002133 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2134 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002135 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002136 false, false, 0);
2137 } else {
2138 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2139 Chain, DAG, dl);
2140 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2142 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2146 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002148
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 } else {
2150 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002151
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002153 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002155 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002157 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002159 RC = (AFI->isThumb1OnlyFunction() ?
2160 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002162 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002163
2164 // Transform the arguments in physical registers into virtual ones.
2165 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 }
2168
2169 // If this is an 8 or 16-bit value, it is really passed promoted
2170 // to 32 bits. Insert an assert[sz]ext to capture this, then
2171 // truncate to the right size.
2172 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002173 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002174 case CCValAssign::Full: break;
2175 case CCValAssign::BCvt:
2176 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2177 break;
2178 case CCValAssign::SExt:
2179 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2180 DAG.getValueType(VA.getValVT()));
2181 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2182 break;
2183 case CCValAssign::ZExt:
2184 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2185 DAG.getValueType(VA.getValVT()));
2186 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2187 break;
2188 }
2189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002191
2192 } else { // VA.isRegLoc()
2193
2194 // sanity check
2195 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002197
2198 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002199 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002200
Bob Wilsondee46d72009-04-17 20:35:10 +00002201 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002202 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002203 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002204 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002205 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002206 }
2207 }
2208
2209 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002210 if (isVarArg) {
2211 static const unsigned GPRArgRegs[] = {
2212 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2213 };
2214
Bob Wilsondee46d72009-04-17 20:35:10 +00002215 unsigned NumGPRs = CCInfo.getFirstUnallocated
2216 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002217
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002218 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2219 unsigned VARegSize = (4 - NumGPRs) * 4;
2220 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002221 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002222 if (VARegSaveSize) {
2223 // If this function is vararg, store any remaining integer argument regs
2224 // to their spots on the stack so that they may be loaded by deferencing
2225 // the result of va_next.
2226 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002227 AFI->setVarArgsFrameIndex(
2228 MFI->CreateFixedObject(VARegSaveSize,
2229 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002230 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002231 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2232 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002233
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002235 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002236 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002237 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002238 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002239 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002240 RC = ARM::GPRRegisterClass;
2241
Bob Wilson998e1252009-04-20 18:36:57 +00002242 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002244 SDValue Store =
2245 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002246 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2247 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002248 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002249 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002250 DAG.getConstant(4, getPointerTy()));
2251 }
2252 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002255 } else
2256 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002257 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002258 }
2259
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002261}
2262
2263/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002264static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002265 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002266 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002267 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002268 // Maybe this has already been legalized into the constant pool?
2269 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002271 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002272 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002273 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002274 }
2275 }
2276 return false;
2277}
2278
Evan Chenga8e29892007-01-19 07:51:42 +00002279/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2280/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002281SDValue
2282ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002283 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002284 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002285 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002286 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002287 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002288 // Constant does not fit, try adjusting it by one?
2289 switch (CC) {
2290 default: break;
2291 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002292 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002293 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002294 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002296 }
2297 break;
2298 case ISD::SETULT:
2299 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002300 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002301 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002303 }
2304 break;
2305 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002306 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002307 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002308 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002310 }
2311 break;
2312 case ISD::SETULE:
2313 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002314 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002315 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 }
2318 break;
2319 }
2320 }
2321 }
2322
2323 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002324 ARMISD::NodeType CompareType;
2325 switch (CondCode) {
2326 default:
2327 CompareType = ARMISD::CMP;
2328 break;
2329 case ARMCC::EQ:
2330 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002331 // Uses only Z Flag
2332 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002333 break;
2334 }
Evan Cheng218977b2010-07-13 19:27:42 +00002335 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002337}
2338
2339/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002340SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002341ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002342 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002344 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002346 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2348 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002349}
2350
Bill Wendlingde2b1512010-08-11 08:43:16 +00002351SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2352 SDValue Cond = Op.getOperand(0);
2353 SDValue SelectTrue = Op.getOperand(1);
2354 SDValue SelectFalse = Op.getOperand(2);
2355 DebugLoc dl = Op.getDebugLoc();
2356
2357 // Convert:
2358 //
2359 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2360 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2361 //
2362 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2363 const ConstantSDNode *CMOVTrue =
2364 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2365 const ConstantSDNode *CMOVFalse =
2366 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2367
2368 if (CMOVTrue && CMOVFalse) {
2369 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2370 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2371
2372 SDValue True;
2373 SDValue False;
2374 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2375 True = SelectTrue;
2376 False = SelectFalse;
2377 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2378 True = SelectFalse;
2379 False = SelectTrue;
2380 }
2381
2382 if (True.getNode() && False.getNode()) {
2383 EVT VT = Cond.getValueType();
2384 SDValue ARMcc = Cond.getOperand(2);
2385 SDValue CCR = Cond.getOperand(3);
2386 SDValue Cmp = Cond.getOperand(4);
2387 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2388 }
2389 }
2390 }
2391
2392 return DAG.getSelectCC(dl, Cond,
2393 DAG.getConstant(0, Cond.getValueType()),
2394 SelectTrue, SelectFalse, ISD::SETNE);
2395}
2396
Dan Gohmand858e902010-04-17 15:26:15 +00002397SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002398 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue LHS = Op.getOperand(0);
2400 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002401 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue TrueVal = Op.getOperand(2);
2403 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002404 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002407 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002409 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2410 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002411 }
2412
2413 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002414 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002415
Evan Cheng218977b2010-07-13 19:27:42 +00002416 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2417 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002419 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002420 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002421 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002422 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002423 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002424 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002425 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002426 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002427 }
2428 return Result;
2429}
2430
Evan Cheng218977b2010-07-13 19:27:42 +00002431/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2432/// to morph to an integer compare sequence.
2433static bool canChangeToInt(SDValue Op, bool &SeenZero,
2434 const ARMSubtarget *Subtarget) {
2435 SDNode *N = Op.getNode();
2436 if (!N->hasOneUse())
2437 // Otherwise it requires moving the value from fp to integer registers.
2438 return false;
2439 if (!N->getNumValues())
2440 return false;
2441 EVT VT = Op.getValueType();
2442 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2443 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2444 // vmrs are very slow, e.g. cortex-a8.
2445 return false;
2446
2447 if (isFloatingPointZero(Op)) {
2448 SeenZero = true;
2449 return true;
2450 }
2451 return ISD::isNormalLoad(N);
2452}
2453
2454static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2455 if (isFloatingPointZero(Op))
2456 return DAG.getConstant(0, MVT::i32);
2457
2458 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2459 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002460 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002461 Ld->isVolatile(), Ld->isNonTemporal(),
2462 Ld->getAlignment());
2463
2464 llvm_unreachable("Unknown VFP cmp argument!");
2465}
2466
2467static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2468 SDValue &RetVal1, SDValue &RetVal2) {
2469 if (isFloatingPointZero(Op)) {
2470 RetVal1 = DAG.getConstant(0, MVT::i32);
2471 RetVal2 = DAG.getConstant(0, MVT::i32);
2472 return;
2473 }
2474
2475 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2476 SDValue Ptr = Ld->getBasePtr();
2477 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2478 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002479 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002480 Ld->isVolatile(), Ld->isNonTemporal(),
2481 Ld->getAlignment());
2482
2483 EVT PtrType = Ptr.getValueType();
2484 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2485 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2486 PtrType, Ptr, DAG.getConstant(4, PtrType));
2487 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2488 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002489 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002490 Ld->isVolatile(), Ld->isNonTemporal(),
2491 NewAlign);
2492 return;
2493 }
2494
2495 llvm_unreachable("Unknown VFP cmp argument!");
2496}
2497
2498/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2499/// f32 and even f64 comparisons to integer ones.
2500SDValue
2501ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2502 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002503 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002504 SDValue LHS = Op.getOperand(2);
2505 SDValue RHS = Op.getOperand(3);
2506 SDValue Dest = Op.getOperand(4);
2507 DebugLoc dl = Op.getDebugLoc();
2508
2509 bool SeenZero = false;
2510 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2511 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002512 // If one of the operand is zero, it's safe to ignore the NaN case since
2513 // we only care about equality comparisons.
2514 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002515 // If unsafe fp math optimization is enabled and there are no othter uses of
2516 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2517 // to an integer comparison.
2518 if (CC == ISD::SETOEQ)
2519 CC = ISD::SETEQ;
2520 else if (CC == ISD::SETUNE)
2521 CC = ISD::SETNE;
2522
2523 SDValue ARMcc;
2524 if (LHS.getValueType() == MVT::f32) {
2525 LHS = bitcastf32Toi32(LHS, DAG);
2526 RHS = bitcastf32Toi32(RHS, DAG);
2527 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2528 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2529 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2530 Chain, Dest, ARMcc, CCR, Cmp);
2531 }
2532
2533 SDValue LHS1, LHS2;
2534 SDValue RHS1, RHS2;
2535 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2536 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2537 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2538 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2539 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2540 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2541 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2542 }
2543
2544 return SDValue();
2545}
2546
2547SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2548 SDValue Chain = Op.getOperand(0);
2549 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2550 SDValue LHS = Op.getOperand(2);
2551 SDValue RHS = Op.getOperand(3);
2552 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002553 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002554
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002556 SDValue ARMcc;
2557 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002560 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002561 }
2562
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002564
2565 if (UnsafeFPMath &&
2566 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2567 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2568 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2569 if (Result.getNode())
2570 return Result;
2571 }
2572
Evan Chenga8e29892007-01-19 07:51:42 +00002573 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002574 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002575
Evan Cheng218977b2010-07-13 19:27:42 +00002576 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2577 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2579 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002580 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002581 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002582 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002583 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2584 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002585 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002586 }
2587 return Res;
2588}
2589
Dan Gohmand858e902010-04-17 15:26:15 +00002590SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002591 SDValue Chain = Op.getOperand(0);
2592 SDValue Table = Op.getOperand(1);
2593 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002594 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002595
Owen Andersone50ed302009-08-10 22:56:29 +00002596 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002597 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2598 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002599 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002602 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2603 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002604 if (Subtarget->isThumb2()) {
2605 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2606 // which does another jump to the destination. This also makes it easier
2607 // to translate it to TBB / TBH later.
2608 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002610 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002611 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002612 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002613 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002614 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002615 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002616 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002617 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002619 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002620 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002621 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002622 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002624 }
Evan Chenga8e29892007-01-19 07:51:42 +00002625}
2626
Bob Wilson76a312b2010-03-19 22:51:32 +00002627static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2628 DebugLoc dl = Op.getDebugLoc();
2629 unsigned Opc;
2630
2631 switch (Op.getOpcode()) {
2632 default:
2633 assert(0 && "Invalid opcode!");
2634 case ISD::FP_TO_SINT:
2635 Opc = ARMISD::FTOSI;
2636 break;
2637 case ISD::FP_TO_UINT:
2638 Opc = ARMISD::FTOUI;
2639 break;
2640 }
2641 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2642 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2643}
2644
2645static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2646 EVT VT = Op.getValueType();
2647 DebugLoc dl = Op.getDebugLoc();
2648 unsigned Opc;
2649
2650 switch (Op.getOpcode()) {
2651 default:
2652 assert(0 && "Invalid opcode!");
2653 case ISD::SINT_TO_FP:
2654 Opc = ARMISD::SITOF;
2655 break;
2656 case ISD::UINT_TO_FP:
2657 Opc = ARMISD::UITOF;
2658 break;
2659 }
2660
2661 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2662 return DAG.getNode(Opc, dl, VT, Op);
2663}
2664
Evan Cheng515fe3a2010-07-08 02:08:50 +00002665SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002666 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002667 SDValue Tmp0 = Op.getOperand(0);
2668 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002669 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT VT = Op.getValueType();
2671 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002672 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002673 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002674 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002675 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002677 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002678}
2679
Evan Cheng2457f2c2010-05-22 01:47:14 +00002680SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2681 MachineFunction &MF = DAG.getMachineFunction();
2682 MachineFrameInfo *MFI = MF.getFrameInfo();
2683 MFI->setReturnAddressIsTaken(true);
2684
2685 EVT VT = Op.getValueType();
2686 DebugLoc dl = Op.getDebugLoc();
2687 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2688 if (Depth) {
2689 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2690 SDValue Offset = DAG.getConstant(4, MVT::i32);
2691 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2692 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002693 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002694 }
2695
2696 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002697 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002698 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2699}
2700
Dan Gohmand858e902010-04-17 15:26:15 +00002701SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002702 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2703 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002704
Owen Andersone50ed302009-08-10 22:56:29 +00002705 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002706 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2707 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002708 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002709 ? ARM::R7 : ARM::R11;
2710 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2711 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002712 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2713 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002714 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002715 return FrameAddr;
2716}
2717
Bob Wilson9f3f0612010-04-17 05:30:19 +00002718/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2719/// expand a bit convert where either the source or destination type is i64 to
2720/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2721/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2722/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002723static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002724 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2725 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002726 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002727
Bob Wilson9f3f0612010-04-17 05:30:19 +00002728 // This function is only supposed to be called for i64 types, either as the
2729 // source or destination of the bit convert.
2730 EVT SrcVT = Op.getValueType();
2731 EVT DstVT = N->getValueType(0);
2732 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2733 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002734
Bob Wilson9f3f0612010-04-17 05:30:19 +00002735 // Turn i64->f64 into VMOVDRR.
2736 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2738 DAG.getConstant(0, MVT::i32));
2739 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2740 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002741 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2742 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002743 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002744
Jim Grosbache5165492009-11-09 00:11:35 +00002745 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002746 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2747 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2748 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2749 // Merge the pieces into a single i64 value.
2750 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2751 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002752
Bob Wilson9f3f0612010-04-17 05:30:19 +00002753 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002754}
2755
Bob Wilson5bafff32009-06-22 23:27:02 +00002756/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002757/// Zero vectors are used to represent vector negation and in those cases
2758/// will be implemented with the NEON VNEG instruction. However, VNEG does
2759/// not support i64 elements, so sometimes the zero vectors will need to be
2760/// explicitly constructed. Regardless, use a canonical VMOV to create the
2761/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002762static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002764 // The canonical modified immediate encoding of a zero vector is....0!
2765 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2766 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2767 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2768 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002769}
2770
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002771/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2772/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002773SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2774 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002775 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2776 EVT VT = Op.getValueType();
2777 unsigned VTBits = VT.getSizeInBits();
2778 DebugLoc dl = Op.getDebugLoc();
2779 SDValue ShOpLo = Op.getOperand(0);
2780 SDValue ShOpHi = Op.getOperand(1);
2781 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002782 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002783 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002784
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002785 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2786
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002787 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2788 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2789 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2790 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2791 DAG.getConstant(VTBits, MVT::i32));
2792 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2793 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002794 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002795
2796 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2797 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002798 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002799 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002800 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002801 CCR, Cmp);
2802
2803 SDValue Ops[2] = { Lo, Hi };
2804 return DAG.getMergeValues(Ops, 2, dl);
2805}
2806
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002807/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2808/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002809SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2810 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002811 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2812 EVT VT = Op.getValueType();
2813 unsigned VTBits = VT.getSizeInBits();
2814 DebugLoc dl = Op.getDebugLoc();
2815 SDValue ShOpLo = Op.getOperand(0);
2816 SDValue ShOpHi = Op.getOperand(1);
2817 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002818 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002819
2820 assert(Op.getOpcode() == ISD::SHL_PARTS);
2821 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2822 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2823 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2824 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2825 DAG.getConstant(VTBits, MVT::i32));
2826 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2827 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2828
2829 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2830 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2831 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002832 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002833 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002834 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002835 CCR, Cmp);
2836
2837 SDValue Ops[2] = { Lo, Hi };
2838 return DAG.getMergeValues(Ops, 2, dl);
2839}
2840
Jim Grosbach4725ca72010-09-08 03:54:02 +00002841SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002842 SelectionDAG &DAG) const {
2843 // The rounding mode is in bits 23:22 of the FPSCR.
2844 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2845 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2846 // so that the shift + and get folded into a bitfield extract.
2847 DebugLoc dl = Op.getDebugLoc();
2848 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2849 DAG.getConstant(Intrinsic::arm_get_fpscr,
2850 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002851 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002852 DAG.getConstant(1U << 22, MVT::i32));
2853 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2854 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002855 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002856 DAG.getConstant(3, MVT::i32));
2857}
2858
Jim Grosbach3482c802010-01-18 19:58:49 +00002859static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2860 const ARMSubtarget *ST) {
2861 EVT VT = N->getValueType(0);
2862 DebugLoc dl = N->getDebugLoc();
2863
2864 if (!ST->hasV6T2Ops())
2865 return SDValue();
2866
2867 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2868 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2869}
2870
Bob Wilson5bafff32009-06-22 23:27:02 +00002871static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2872 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002873 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 DebugLoc dl = N->getDebugLoc();
2875
2876 // Lower vector shifts on NEON to use VSHL.
2877 if (VT.isVector()) {
2878 assert(ST->hasNEON() && "unexpected vector shift");
2879
2880 // Left shifts translate directly to the vshiftu intrinsic.
2881 if (N->getOpcode() == ISD::SHL)
2882 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002883 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 N->getOperand(0), N->getOperand(1));
2885
2886 assert((N->getOpcode() == ISD::SRA ||
2887 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2888
2889 // NEON uses the same intrinsics for both left and right shifts. For
2890 // right shifts, the shift amounts are negative, so negate the vector of
2891 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002892 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2894 getZeroVector(ShiftVT, DAG, dl),
2895 N->getOperand(1));
2896 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2897 Intrinsic::arm_neon_vshifts :
2898 Intrinsic::arm_neon_vshiftu);
2899 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002900 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 N->getOperand(0), NegatedCount);
2902 }
2903
Eli Friedmance392eb2009-08-22 03:13:10 +00002904 // We can get here for a node like i32 = ISD::SHL i32, i64
2905 if (VT != MVT::i64)
2906 return SDValue();
2907
2908 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002909 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002910
Chris Lattner27a6c732007-11-24 07:07:01 +00002911 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2912 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002913 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002914 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002915
Chris Lattner27a6c732007-11-24 07:07:01 +00002916 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002917 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002918
Chris Lattner27a6c732007-11-24 07:07:01 +00002919 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002920 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002921 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002923 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002924
Chris Lattner27a6c732007-11-24 07:07:01 +00002925 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2926 // captures the result into a carry flag.
2927 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002928 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002929
Chris Lattner27a6c732007-11-24 07:07:01 +00002930 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002931 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002932
Chris Lattner27a6c732007-11-24 07:07:01 +00002933 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002935}
2936
Bob Wilson5bafff32009-06-22 23:27:02 +00002937static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2938 SDValue TmpOp0, TmpOp1;
2939 bool Invert = false;
2940 bool Swap = false;
2941 unsigned Opc = 0;
2942
2943 SDValue Op0 = Op.getOperand(0);
2944 SDValue Op1 = Op.getOperand(1);
2945 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002946 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2948 DebugLoc dl = Op.getDebugLoc();
2949
2950 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2951 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002952 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 case ISD::SETUNE:
2954 case ISD::SETNE: Invert = true; // Fallthrough
2955 case ISD::SETOEQ:
2956 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2957 case ISD::SETOLT:
2958 case ISD::SETLT: Swap = true; // Fallthrough
2959 case ISD::SETOGT:
2960 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2961 case ISD::SETOLE:
2962 case ISD::SETLE: Swap = true; // Fallthrough
2963 case ISD::SETOGE:
2964 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2965 case ISD::SETUGE: Swap = true; // Fallthrough
2966 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2967 case ISD::SETUGT: Swap = true; // Fallthrough
2968 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2969 case ISD::SETUEQ: Invert = true; // Fallthrough
2970 case ISD::SETONE:
2971 // Expand this to (OLT | OGT).
2972 TmpOp0 = Op0;
2973 TmpOp1 = Op1;
2974 Opc = ISD::OR;
2975 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2976 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2977 break;
2978 case ISD::SETUO: Invert = true; // Fallthrough
2979 case ISD::SETO:
2980 // Expand this to (OLT | OGE).
2981 TmpOp0 = Op0;
2982 TmpOp1 = Op1;
2983 Opc = ISD::OR;
2984 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2985 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2986 break;
2987 }
2988 } else {
2989 // Integer comparisons.
2990 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002991 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 case ISD::SETNE: Invert = true;
2993 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2994 case ISD::SETLT: Swap = true;
2995 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2996 case ISD::SETLE: Swap = true;
2997 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2998 case ISD::SETULT: Swap = true;
2999 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3000 case ISD::SETULE: Swap = true;
3001 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3002 }
3003
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003004 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 if (Opc == ARMISD::VCEQ) {
3006
3007 SDValue AndOp;
3008 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3009 AndOp = Op0;
3010 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3011 AndOp = Op1;
3012
3013 // Ignore bitconvert.
3014 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3015 AndOp = AndOp.getOperand(0);
3016
3017 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3018 Opc = ARMISD::VTST;
3019 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3020 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3021 Invert = !Invert;
3022 }
3023 }
3024 }
3025
3026 if (Swap)
3027 std::swap(Op0, Op1);
3028
3029 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3030
3031 if (Invert)
3032 Result = DAG.getNOT(dl, Result, VT);
3033
3034 return Result;
3035}
3036
Bob Wilsond3c42842010-06-14 22:19:57 +00003037/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3038/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003039/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003040static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3041 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003042 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003043 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003044
Bob Wilson827b2102010-06-15 19:05:35 +00003045 // SplatBitSize is set to the smallest size that splats the vector, so a
3046 // zero vector will always have SplatBitSize == 8. However, NEON modified
3047 // immediate instructions others than VMOV do not support the 8-bit encoding
3048 // of a zero vector, and the default encoding of zero is supposed to be the
3049 // 32-bit version.
3050 if (SplatBits == 0)
3051 SplatBitSize = 32;
3052
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 switch (SplatBitSize) {
3054 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003055 if (!isVMOV)
3056 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003057 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003058 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003059 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003060 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003061 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003062 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003063
3064 case 16:
3065 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003066 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003067 if ((SplatBits & ~0xff) == 0) {
3068 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003069 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003070 Imm = SplatBits;
3071 break;
3072 }
3073 if ((SplatBits & ~0xff00) == 0) {
3074 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003075 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003076 Imm = SplatBits >> 8;
3077 break;
3078 }
3079 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003080
3081 case 32:
3082 // NEON's 32-bit VMOV supports splat values where:
3083 // * only one byte is nonzero, or
3084 // * the least significant byte is 0xff and the second byte is nonzero, or
3085 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003086 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003087 if ((SplatBits & ~0xff) == 0) {
3088 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003089 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003090 Imm = SplatBits;
3091 break;
3092 }
3093 if ((SplatBits & ~0xff00) == 0) {
3094 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003095 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003096 Imm = SplatBits >> 8;
3097 break;
3098 }
3099 if ((SplatBits & ~0xff0000) == 0) {
3100 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003101 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003102 Imm = SplatBits >> 16;
3103 break;
3104 }
3105 if ((SplatBits & ~0xff000000) == 0) {
3106 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003107 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003108 Imm = SplatBits >> 24;
3109 break;
3110 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003111
3112 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003113 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3114 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003115 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 Imm = SplatBits >> 8;
3117 SplatBits |= 0xff;
3118 break;
3119 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003120
3121 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003122 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3123 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003124 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003125 Imm = SplatBits >> 16;
3126 SplatBits |= 0xffff;
3127 break;
3128 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003129
3130 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3131 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3132 // VMOV.I32. A (very) minor optimization would be to replicate the value
3133 // and fall through here to test for a valid 64-bit splat. But, then the
3134 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003135 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003136
3137 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003138 if (!isVMOV)
3139 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003140 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 uint64_t BitMask = 0xff;
3142 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003143 unsigned ImmMask = 1;
3144 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003147 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 Imm |= ImmMask;
3149 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003151 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003153 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003155 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003156 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003157 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003158 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 break;
3160 }
3161
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003163 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003164 return SDValue();
3165 }
3166
Bob Wilsoncba270d2010-07-13 21:16:48 +00003167 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3168 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003169}
3170
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003171static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3172 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003173 unsigned NumElts = VT.getVectorNumElements();
3174 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003175
3176 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3177 if (M[0] < 0)
3178 return false;
3179
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003180 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003181
3182 // If this is a VEXT shuffle, the immediate value is the index of the first
3183 // element. The other shuffle indices must be the successive elements after
3184 // the first one.
3185 unsigned ExpectedElt = Imm;
3186 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003187 // Increment the expected index. If it wraps around, it may still be
3188 // a VEXT but the source vectors must be swapped.
3189 ExpectedElt += 1;
3190 if (ExpectedElt == NumElts * 2) {
3191 ExpectedElt = 0;
3192 ReverseVEXT = true;
3193 }
3194
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003195 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003196 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003197 return false;
3198 }
3199
3200 // Adjust the index value if the source operands will be swapped.
3201 if (ReverseVEXT)
3202 Imm -= NumElts;
3203
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003204 return true;
3205}
3206
Bob Wilson8bb9e482009-07-26 00:39:34 +00003207/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3208/// instruction with the specified blocksize. (The order of the elements
3209/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003210static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3211 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003212 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3213 "Only possible block sizes for VREV are: 16, 32, 64");
3214
Bob Wilson8bb9e482009-07-26 00:39:34 +00003215 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003216 if (EltSz == 64)
3217 return false;
3218
3219 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003220 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003221 // If the first shuffle index is UNDEF, be optimistic.
3222 if (M[0] < 0)
3223 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003224
3225 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3226 return false;
3227
3228 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003229 if (M[i] < 0) continue; // ignore UNDEF indices
3230 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003231 return false;
3232 }
3233
3234 return true;
3235}
3236
Bob Wilsonc692cb72009-08-21 20:54:19 +00003237static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3238 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003239 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3240 if (EltSz == 64)
3241 return false;
3242
Bob Wilsonc692cb72009-08-21 20:54:19 +00003243 unsigned NumElts = VT.getVectorNumElements();
3244 WhichResult = (M[0] == 0 ? 0 : 1);
3245 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003246 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3247 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003248 return false;
3249 }
3250 return true;
3251}
3252
Bob Wilson324f4f12009-12-03 06:40:55 +00003253/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3254/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3255/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3256static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3257 unsigned &WhichResult) {
3258 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3259 if (EltSz == 64)
3260 return false;
3261
3262 unsigned NumElts = VT.getVectorNumElements();
3263 WhichResult = (M[0] == 0 ? 0 : 1);
3264 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003265 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3266 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003267 return false;
3268 }
3269 return true;
3270}
3271
Bob Wilsonc692cb72009-08-21 20:54:19 +00003272static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3273 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003274 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3275 if (EltSz == 64)
3276 return false;
3277
Bob Wilsonc692cb72009-08-21 20:54:19 +00003278 unsigned NumElts = VT.getVectorNumElements();
3279 WhichResult = (M[0] == 0 ? 0 : 1);
3280 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003281 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003282 if ((unsigned) M[i] != 2 * i + WhichResult)
3283 return false;
3284 }
3285
3286 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003287 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003288 return false;
3289
3290 return true;
3291}
3292
Bob Wilson324f4f12009-12-03 06:40:55 +00003293/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3294/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3295/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3296static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3297 unsigned &WhichResult) {
3298 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3299 if (EltSz == 64)
3300 return false;
3301
3302 unsigned Half = VT.getVectorNumElements() / 2;
3303 WhichResult = (M[0] == 0 ? 0 : 1);
3304 for (unsigned j = 0; j != 2; ++j) {
3305 unsigned Idx = WhichResult;
3306 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003307 int MIdx = M[i + j * Half];
3308 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003309 return false;
3310 Idx += 2;
3311 }
3312 }
3313
3314 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3315 if (VT.is64BitVector() && EltSz == 32)
3316 return false;
3317
3318 return true;
3319}
3320
Bob Wilsonc692cb72009-08-21 20:54:19 +00003321static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3322 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003323 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3324 if (EltSz == 64)
3325 return false;
3326
Bob Wilsonc692cb72009-08-21 20:54:19 +00003327 unsigned NumElts = VT.getVectorNumElements();
3328 WhichResult = (M[0] == 0 ? 0 : 1);
3329 unsigned Idx = WhichResult * NumElts / 2;
3330 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003331 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3332 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003333 return false;
3334 Idx += 1;
3335 }
3336
3337 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003338 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003339 return false;
3340
3341 return true;
3342}
3343
Bob Wilson324f4f12009-12-03 06:40:55 +00003344/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3345/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3346/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3347static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3348 unsigned &WhichResult) {
3349 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3350 if (EltSz == 64)
3351 return false;
3352
3353 unsigned NumElts = VT.getVectorNumElements();
3354 WhichResult = (M[0] == 0 ? 0 : 1);
3355 unsigned Idx = WhichResult * NumElts / 2;
3356 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003357 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3358 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003359 return false;
3360 Idx += 1;
3361 }
3362
3363 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3364 if (VT.is64BitVector() && EltSz == 32)
3365 return false;
3366
3367 return true;
3368}
3369
Dale Johannesenf630c712010-07-29 20:10:08 +00003370// If N is an integer constant that can be moved into a register in one
3371// instruction, return an SDValue of such a constant (will become a MOV
3372// instruction). Otherwise return null.
3373static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3374 const ARMSubtarget *ST, DebugLoc dl) {
3375 uint64_t Val;
3376 if (!isa<ConstantSDNode>(N))
3377 return SDValue();
3378 Val = cast<ConstantSDNode>(N)->getZExtValue();
3379
3380 if (ST->isThumb1Only()) {
3381 if (Val <= 255 || ~Val <= 255)
3382 return DAG.getConstant(Val, MVT::i32);
3383 } else {
3384 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3385 return DAG.getConstant(Val, MVT::i32);
3386 }
3387 return SDValue();
3388}
3389
Bob Wilson5bafff32009-06-22 23:27:02 +00003390// If this is a case we can't handle, return null and let the default
3391// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003392static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003393 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003394 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003395 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003396 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003397
3398 APInt SplatBits, SplatUndef;
3399 unsigned SplatBitSize;
3400 bool HasAnyUndefs;
3401 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003402 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003403 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003404 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003405 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003406 SplatUndef.getZExtValue(), SplatBitSize,
3407 DAG, VmovVT, VT.is128BitVector(), true);
3408 if (Val.getNode()) {
3409 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3410 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3411 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003412
3413 // Try an immediate VMVN.
3414 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3415 ((1LL << SplatBitSize) - 1));
3416 Val = isNEONModifiedImm(NegatedImm,
3417 SplatUndef.getZExtValue(), SplatBitSize,
3418 DAG, VmovVT, VT.is128BitVector(), false);
3419 if (Val.getNode()) {
3420 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3421 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3422 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003423 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003424 }
3425
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003426 // Scan through the operands to see if only one value is used.
3427 unsigned NumElts = VT.getVectorNumElements();
3428 bool isOnlyLowElement = true;
3429 bool usesOnlyOneValue = true;
3430 bool isConstant = true;
3431 SDValue Value;
3432 for (unsigned i = 0; i < NumElts; ++i) {
3433 SDValue V = Op.getOperand(i);
3434 if (V.getOpcode() == ISD::UNDEF)
3435 continue;
3436 if (i > 0)
3437 isOnlyLowElement = false;
3438 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3439 isConstant = false;
3440
3441 if (!Value.getNode())
3442 Value = V;
3443 else if (V != Value)
3444 usesOnlyOneValue = false;
3445 }
3446
3447 if (!Value.getNode())
3448 return DAG.getUNDEF(VT);
3449
3450 if (isOnlyLowElement)
3451 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3452
Dale Johannesenf630c712010-07-29 20:10:08 +00003453 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3454
Dale Johannesen575cd142010-10-19 20:00:17 +00003455 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3456 // i32 and try again.
3457 if (usesOnlyOneValue && EltSize <= 32) {
3458 if (!isConstant)
3459 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3460 if (VT.getVectorElementType().isFloatingPoint()) {
3461 SmallVector<SDValue, 8> Ops;
3462 for (unsigned i = 0; i < NumElts; ++i)
3463 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3464 Op.getOperand(i)));
3465 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3466 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003467 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3468 if (Val.getNode())
3469 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003470 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003471 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3472 if (Val.getNode())
3473 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003474 }
3475
3476 // If all elements are constants and the case above didn't get hit, fall back
3477 // to the default expansion, which will generate a load from the constant
3478 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003479 if (isConstant)
3480 return SDValue();
3481
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003482 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003483 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3484 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003485 if (EltSize >= 32) {
3486 // Do the expansion with floating-point types, since that is what the VFP
3487 // registers are defined to use, and since i64 is not legal.
3488 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3489 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003490 SmallVector<SDValue, 8> Ops;
3491 for (unsigned i = 0; i < NumElts; ++i)
3492 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3493 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003494 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003495 }
3496
3497 return SDValue();
3498}
3499
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003500/// isShuffleMaskLegal - Targets can use this to indicate that they only
3501/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3502/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3503/// are assumed to be legal.
3504bool
3505ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3506 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003507 if (VT.getVectorNumElements() == 4 &&
3508 (VT.is128BitVector() || VT.is64BitVector())) {
3509 unsigned PFIndexes[4];
3510 for (unsigned i = 0; i != 4; ++i) {
3511 if (M[i] < 0)
3512 PFIndexes[i] = 8;
3513 else
3514 PFIndexes[i] = M[i];
3515 }
3516
3517 // Compute the index in the perfect shuffle table.
3518 unsigned PFTableIndex =
3519 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3520 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3521 unsigned Cost = (PFEntry >> 30);
3522
3523 if (Cost <= 4)
3524 return true;
3525 }
3526
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003527 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003528 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003529
Bob Wilson53dd2452010-06-07 23:53:38 +00003530 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3531 return (EltSize >= 32 ||
3532 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003533 isVREVMask(M, VT, 64) ||
3534 isVREVMask(M, VT, 32) ||
3535 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003536 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3537 isVTRNMask(M, VT, WhichResult) ||
3538 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003539 isVZIPMask(M, VT, WhichResult) ||
3540 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3541 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3542 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003543}
3544
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003545/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3546/// the specified operations to build the shuffle.
3547static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3548 SDValue RHS, SelectionDAG &DAG,
3549 DebugLoc dl) {
3550 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3551 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3552 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3553
3554 enum {
3555 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3556 OP_VREV,
3557 OP_VDUP0,
3558 OP_VDUP1,
3559 OP_VDUP2,
3560 OP_VDUP3,
3561 OP_VEXT1,
3562 OP_VEXT2,
3563 OP_VEXT3,
3564 OP_VUZPL, // VUZP, left result
3565 OP_VUZPR, // VUZP, right result
3566 OP_VZIPL, // VZIP, left result
3567 OP_VZIPR, // VZIP, right result
3568 OP_VTRNL, // VTRN, left result
3569 OP_VTRNR // VTRN, right result
3570 };
3571
3572 if (OpNum == OP_COPY) {
3573 if (LHSID == (1*9+2)*9+3) return LHS;
3574 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3575 return RHS;
3576 }
3577
3578 SDValue OpLHS, OpRHS;
3579 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3580 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3581 EVT VT = OpLHS.getValueType();
3582
3583 switch (OpNum) {
3584 default: llvm_unreachable("Unknown shuffle opcode!");
3585 case OP_VREV:
3586 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3587 case OP_VDUP0:
3588 case OP_VDUP1:
3589 case OP_VDUP2:
3590 case OP_VDUP3:
3591 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003592 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003593 case OP_VEXT1:
3594 case OP_VEXT2:
3595 case OP_VEXT3:
3596 return DAG.getNode(ARMISD::VEXT, dl, VT,
3597 OpLHS, OpRHS,
3598 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3599 case OP_VUZPL:
3600 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003601 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003602 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3603 case OP_VZIPL:
3604 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003605 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003606 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3607 case OP_VTRNL:
3608 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003609 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3610 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003611 }
3612}
3613
Bob Wilson5bafff32009-06-22 23:27:02 +00003614static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003615 SDValue V1 = Op.getOperand(0);
3616 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003617 DebugLoc dl = Op.getDebugLoc();
3618 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003619 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003620 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003621
Bob Wilson28865062009-08-13 02:13:04 +00003622 // Convert shuffles that are directly supported on NEON to target-specific
3623 // DAG nodes, instead of keeping them as shuffles and matching them again
3624 // during code selection. This is more efficient and avoids the possibility
3625 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003626 // FIXME: floating-point vectors should be canonicalized to integer vectors
3627 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003628 SVN->getMask(ShuffleMask);
3629
Bob Wilson53dd2452010-06-07 23:53:38 +00003630 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3631 if (EltSize <= 32) {
3632 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3633 int Lane = SVN->getSplatIndex();
3634 // If this is undef splat, generate it via "just" vdup, if possible.
3635 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003636
Bob Wilson53dd2452010-06-07 23:53:38 +00003637 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3638 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3639 }
3640 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3641 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003642 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003643
3644 bool ReverseVEXT;
3645 unsigned Imm;
3646 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3647 if (ReverseVEXT)
3648 std::swap(V1, V2);
3649 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3650 DAG.getConstant(Imm, MVT::i32));
3651 }
3652
3653 if (isVREVMask(ShuffleMask, VT, 64))
3654 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3655 if (isVREVMask(ShuffleMask, VT, 32))
3656 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3657 if (isVREVMask(ShuffleMask, VT, 16))
3658 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3659
3660 // Check for Neon shuffles that modify both input vectors in place.
3661 // If both results are used, i.e., if there are two shuffles with the same
3662 // source operands and with masks corresponding to both results of one of
3663 // these operations, DAG memoization will ensure that a single node is
3664 // used for both shuffles.
3665 unsigned WhichResult;
3666 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3667 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3668 V1, V2).getValue(WhichResult);
3669 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3670 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3671 V1, V2).getValue(WhichResult);
3672 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3673 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3674 V1, V2).getValue(WhichResult);
3675
3676 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3677 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3678 V1, V1).getValue(WhichResult);
3679 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3680 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3681 V1, V1).getValue(WhichResult);
3682 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3683 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3684 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003685 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003686
Bob Wilsonc692cb72009-08-21 20:54:19 +00003687 // If the shuffle is not directly supported and it has 4 elements, use
3688 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003689 unsigned NumElts = VT.getVectorNumElements();
3690 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003691 unsigned PFIndexes[4];
3692 for (unsigned i = 0; i != 4; ++i) {
3693 if (ShuffleMask[i] < 0)
3694 PFIndexes[i] = 8;
3695 else
3696 PFIndexes[i] = ShuffleMask[i];
3697 }
3698
3699 // Compute the index in the perfect shuffle table.
3700 unsigned PFTableIndex =
3701 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003702 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3703 unsigned Cost = (PFEntry >> 30);
3704
3705 if (Cost <= 4)
3706 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3707 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003708
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003709 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003710 if (EltSize >= 32) {
3711 // Do the expansion with floating-point types, since that is what the VFP
3712 // registers are defined to use, and since i64 is not legal.
3713 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3714 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3715 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3716 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003717 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003718 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003719 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003720 Ops.push_back(DAG.getUNDEF(EltVT));
3721 else
3722 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3723 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3724 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3725 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003726 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003727 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003728 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3729 }
3730
Bob Wilson22cac0d2009-08-14 05:16:33 +00003731 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003732}
3733
Bob Wilson5bafff32009-06-22 23:27:02 +00003734static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003735 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003736 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003737 SDValue Vec = Op.getOperand(0);
3738 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003739 assert(VT == MVT::i32 &&
3740 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3741 "unexpected type for custom-lowering vector extract");
3742 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003743}
3744
Bob Wilsona6d65862009-08-03 20:36:38 +00003745static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3746 // The only time a CONCAT_VECTORS operation can have legal types is when
3747 // two 64-bit vectors are concatenated to a 128-bit vector.
3748 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3749 "unexpected CONCAT_VECTORS");
3750 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003752 SDValue Op0 = Op.getOperand(0);
3753 SDValue Op1 = Op.getOperand(1);
3754 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3756 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003757 DAG.getIntPtrConstant(0));
3758 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3760 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003761 DAG.getIntPtrConstant(1));
3762 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003763}
3764
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003765/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3766/// an extending load, return the unextended value.
3767static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3768 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3769 return N->getOperand(0);
3770 LoadSDNode *LD = cast<LoadSDNode>(N);
3771 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003772 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003773 LD->isNonTemporal(), LD->getAlignment());
3774}
3775
3776static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3777 // Multiplications are only custom-lowered for 128-bit vectors so that
3778 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3779 EVT VT = Op.getValueType();
3780 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3781 SDNode *N0 = Op.getOperand(0).getNode();
3782 SDNode *N1 = Op.getOperand(1).getNode();
3783 unsigned NewOpc = 0;
3784 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3785 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3786 NewOpc = ARMISD::VMULLs;
3787 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3788 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3789 NewOpc = ARMISD::VMULLu;
3790 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3791 // Fall through to expand this. It is not legal.
3792 return SDValue();
3793 } else {
3794 // Other vector multiplications are legal.
3795 return Op;
3796 }
3797
3798 // Legalize to a VMULL instruction.
3799 DebugLoc DL = Op.getDebugLoc();
3800 SDValue Op0 = SkipExtension(N0, DAG);
3801 SDValue Op1 = SkipExtension(N1, DAG);
3802
3803 assert(Op0.getValueType().is64BitVector() &&
3804 Op1.getValueType().is64BitVector() &&
3805 "unexpected types for extended operands to VMULL");
3806 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3807}
3808
Dan Gohmand858e902010-04-17 15:26:15 +00003809SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003810 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003811 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003812 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003813 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003814 case ISD::GlobalAddress:
3815 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3816 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003817 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003818 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003819 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3820 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003821 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003822 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003823 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003824 case ISD::SINT_TO_FP:
3825 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3826 case ISD::FP_TO_SINT:
3827 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003828 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003829 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003830 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003831 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003832 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003833 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003834 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003835 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3836 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003837 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003838 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003839 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003840 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003841 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003842 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003843 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003844 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003845 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003846 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003847 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003848 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003849 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003850 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003851 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003852 }
Dan Gohman475871a2008-07-27 21:46:04 +00003853 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003854}
3855
Duncan Sands1607f052008-12-01 11:39:25 +00003856/// ReplaceNodeResults - Replace the results of node with an illegal result
3857/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003858void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3859 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003860 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003861 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003862 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003863 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003864 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003865 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003866 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003867 Res = ExpandBIT_CONVERT(N, DAG);
3868 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003869 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003870 case ISD::SRA:
3871 Res = LowerShift(N, DAG, Subtarget);
3872 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003873 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003874 if (Res.getNode())
3875 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003876}
Chris Lattner27a6c732007-11-24 07:07:01 +00003877
Evan Chenga8e29892007-01-19 07:51:42 +00003878//===----------------------------------------------------------------------===//
3879// ARM Scheduler Hooks
3880//===----------------------------------------------------------------------===//
3881
3882MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003883ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3884 MachineBasicBlock *BB,
3885 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003886 unsigned dest = MI->getOperand(0).getReg();
3887 unsigned ptr = MI->getOperand(1).getReg();
3888 unsigned oldval = MI->getOperand(2).getReg();
3889 unsigned newval = MI->getOperand(3).getReg();
3890 unsigned scratch = BB->getParent()->getRegInfo()
3891 .createVirtualRegister(ARM::GPRRegisterClass);
3892 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3893 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003894 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003895
3896 unsigned ldrOpc, strOpc;
3897 switch (Size) {
3898 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003899 case 1:
3900 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3901 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3902 break;
3903 case 2:
3904 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3905 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3906 break;
3907 case 4:
3908 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3909 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3910 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003911 }
3912
3913 MachineFunction *MF = BB->getParent();
3914 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3915 MachineFunction::iterator It = BB;
3916 ++It; // insert the new blocks after the current block
3917
3918 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3919 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3920 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3921 MF->insert(It, loop1MBB);
3922 MF->insert(It, loop2MBB);
3923 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003924
3925 // Transfer the remainder of BB and its successor edges to exitMBB.
3926 exitMBB->splice(exitMBB->begin(), BB,
3927 llvm::next(MachineBasicBlock::iterator(MI)),
3928 BB->end());
3929 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003930
3931 // thisMBB:
3932 // ...
3933 // fallthrough --> loop1MBB
3934 BB->addSuccessor(loop1MBB);
3935
3936 // loop1MBB:
3937 // ldrex dest, [ptr]
3938 // cmp dest, oldval
3939 // bne exitMBB
3940 BB = loop1MBB;
3941 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003942 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003943 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003944 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3945 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003946 BB->addSuccessor(loop2MBB);
3947 BB->addSuccessor(exitMBB);
3948
3949 // loop2MBB:
3950 // strex scratch, newval, [ptr]
3951 // cmp scratch, #0
3952 // bne loop1MBB
3953 BB = loop2MBB;
3954 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3955 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003956 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003957 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003958 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3959 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003960 BB->addSuccessor(loop1MBB);
3961 BB->addSuccessor(exitMBB);
3962
3963 // exitMBB:
3964 // ...
3965 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003966
Dan Gohman14152b42010-07-06 20:24:04 +00003967 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003968
Jim Grosbach5278eb82009-12-11 01:42:04 +00003969 return BB;
3970}
3971
3972MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003973ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3974 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003975 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3977
3978 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003979 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003980 MachineFunction::iterator It = BB;
3981 ++It;
3982
3983 unsigned dest = MI->getOperand(0).getReg();
3984 unsigned ptr = MI->getOperand(1).getReg();
3985 unsigned incr = MI->getOperand(2).getReg();
3986 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003987
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003988 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003989 unsigned ldrOpc, strOpc;
3990 switch (Size) {
3991 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003992 case 1:
3993 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003994 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003995 break;
3996 case 2:
3997 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3998 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3999 break;
4000 case 4:
4001 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4002 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4003 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004004 }
4005
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004006 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4007 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4008 MF->insert(It, loopMBB);
4009 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004010
4011 // Transfer the remainder of BB and its successor edges to exitMBB.
4012 exitMBB->splice(exitMBB->begin(), BB,
4013 llvm::next(MachineBasicBlock::iterator(MI)),
4014 BB->end());
4015 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004016
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004017 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004018 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4019 unsigned scratch2 = (!BinOpcode) ? incr :
4020 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4021
4022 // thisMBB:
4023 // ...
4024 // fallthrough --> loopMBB
4025 BB->addSuccessor(loopMBB);
4026
4027 // loopMBB:
4028 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004029 // <binop> scratch2, dest, incr
4030 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004031 // cmp scratch, #0
4032 // bne- loopMBB
4033 // fallthrough --> exitMBB
4034 BB = loopMBB;
4035 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004036 if (BinOpcode) {
4037 // operand order needs to go the other way for NAND
4038 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4039 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4040 addReg(incr).addReg(dest)).addReg(0);
4041 else
4042 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4043 addReg(dest).addReg(incr)).addReg(0);
4044 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004045
4046 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4047 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004048 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004049 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004050 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4051 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004052
4053 BB->addSuccessor(loopMBB);
4054 BB->addSuccessor(exitMBB);
4055
4056 // exitMBB:
4057 // ...
4058 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004059
Dan Gohman14152b42010-07-06 20:24:04 +00004060 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004061
Jim Grosbachc3c23542009-12-14 04:22:04 +00004062 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004063}
4064
Evan Cheng218977b2010-07-13 19:27:42 +00004065static
4066MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4067 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4068 E = MBB->succ_end(); I != E; ++I)
4069 if (*I != Succ)
4070 return *I;
4071 llvm_unreachable("Expecting a BB with two successors!");
4072}
4073
Jim Grosbache801dc42009-12-12 01:40:06 +00004074MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004075ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004076 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004077 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004078 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004079 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004080 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004081 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004082 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004083 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004084
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004085 case ARM::ATOMIC_LOAD_ADD_I8:
4086 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4087 case ARM::ATOMIC_LOAD_ADD_I16:
4088 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4089 case ARM::ATOMIC_LOAD_ADD_I32:
4090 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004091
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004092 case ARM::ATOMIC_LOAD_AND_I8:
4093 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4094 case ARM::ATOMIC_LOAD_AND_I16:
4095 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4096 case ARM::ATOMIC_LOAD_AND_I32:
4097 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004098
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004099 case ARM::ATOMIC_LOAD_OR_I8:
4100 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4101 case ARM::ATOMIC_LOAD_OR_I16:
4102 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4103 case ARM::ATOMIC_LOAD_OR_I32:
4104 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004105
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004106 case ARM::ATOMIC_LOAD_XOR_I8:
4107 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4108 case ARM::ATOMIC_LOAD_XOR_I16:
4109 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4110 case ARM::ATOMIC_LOAD_XOR_I32:
4111 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004112
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004113 case ARM::ATOMIC_LOAD_NAND_I8:
4114 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4115 case ARM::ATOMIC_LOAD_NAND_I16:
4116 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4117 case ARM::ATOMIC_LOAD_NAND_I32:
4118 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004119
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004120 case ARM::ATOMIC_LOAD_SUB_I8:
4121 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4122 case ARM::ATOMIC_LOAD_SUB_I16:
4123 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4124 case ARM::ATOMIC_LOAD_SUB_I32:
4125 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004126
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004127 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4128 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4129 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004130
4131 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4132 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4133 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004134
Evan Cheng007ea272009-08-12 05:17:19 +00004135 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004136 // To "insert" a SELECT_CC instruction, we actually have to insert the
4137 // diamond control-flow pattern. The incoming instruction knows the
4138 // destination vreg to set, the condition code register to branch on, the
4139 // true/false values to select between, and a branch opcode to use.
4140 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004141 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004142 ++It;
4143
4144 // thisMBB:
4145 // ...
4146 // TrueVal = ...
4147 // cmpTY ccX, r1, r2
4148 // bCC copy1MBB
4149 // fallthrough --> copy0MBB
4150 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004151 MachineFunction *F = BB->getParent();
4152 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4153 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004154 F->insert(It, copy0MBB);
4155 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004156
4157 // Transfer the remainder of BB and its successor edges to sinkMBB.
4158 sinkMBB->splice(sinkMBB->begin(), BB,
4159 llvm::next(MachineBasicBlock::iterator(MI)),
4160 BB->end());
4161 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4162
Dan Gohman258c58c2010-07-06 15:49:48 +00004163 BB->addSuccessor(copy0MBB);
4164 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004165
Dan Gohman14152b42010-07-06 20:24:04 +00004166 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4167 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4168
Evan Chenga8e29892007-01-19 07:51:42 +00004169 // copy0MBB:
4170 // %FalseValue = ...
4171 // # fallthrough to sinkMBB
4172 BB = copy0MBB;
4173
4174 // Update machine-CFG edges
4175 BB->addSuccessor(sinkMBB);
4176
4177 // sinkMBB:
4178 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4179 // ...
4180 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004181 BuildMI(*BB, BB->begin(), dl,
4182 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004183 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4184 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4185
Dan Gohman14152b42010-07-06 20:24:04 +00004186 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004187 return BB;
4188 }
Evan Cheng86198642009-08-07 00:34:42 +00004189
Evan Cheng218977b2010-07-13 19:27:42 +00004190 case ARM::BCCi64:
4191 case ARM::BCCZi64: {
4192 // Compare both parts that make up the double comparison separately for
4193 // equality.
4194 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4195
4196 unsigned LHS1 = MI->getOperand(1).getReg();
4197 unsigned LHS2 = MI->getOperand(2).getReg();
4198 if (RHSisZero) {
4199 AddDefaultPred(BuildMI(BB, dl,
4200 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4201 .addReg(LHS1).addImm(0));
4202 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4203 .addReg(LHS2).addImm(0)
4204 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4205 } else {
4206 unsigned RHS1 = MI->getOperand(3).getReg();
4207 unsigned RHS2 = MI->getOperand(4).getReg();
4208 AddDefaultPred(BuildMI(BB, dl,
4209 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4210 .addReg(LHS1).addReg(RHS1));
4211 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4212 .addReg(LHS2).addReg(RHS2)
4213 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4214 }
4215
4216 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4217 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4218 if (MI->getOperand(0).getImm() == ARMCC::NE)
4219 std::swap(destMBB, exitMBB);
4220
4221 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4222 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4223 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4224 .addMBB(exitMBB);
4225
4226 MI->eraseFromParent(); // The pseudo instruction is gone now.
4227 return BB;
4228 }
Evan Chenga8e29892007-01-19 07:51:42 +00004229 }
4230}
4231
4232//===----------------------------------------------------------------------===//
4233// ARM Optimization Hooks
4234//===----------------------------------------------------------------------===//
4235
Chris Lattnerd1980a52009-03-12 06:52:53 +00004236static
4237SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4238 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004239 SelectionDAG &DAG = DCI.DAG;
4240 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004241 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004242 unsigned Opc = N->getOpcode();
4243 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4244 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4245 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4246 ISD::CondCode CC = ISD::SETCC_INVALID;
4247
4248 if (isSlctCC) {
4249 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4250 } else {
4251 SDValue CCOp = Slct.getOperand(0);
4252 if (CCOp.getOpcode() == ISD::SETCC)
4253 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4254 }
4255
4256 bool DoXform = false;
4257 bool InvCC = false;
4258 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4259 "Bad input!");
4260
4261 if (LHS.getOpcode() == ISD::Constant &&
4262 cast<ConstantSDNode>(LHS)->isNullValue()) {
4263 DoXform = true;
4264 } else if (CC != ISD::SETCC_INVALID &&
4265 RHS.getOpcode() == ISD::Constant &&
4266 cast<ConstantSDNode>(RHS)->isNullValue()) {
4267 std::swap(LHS, RHS);
4268 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004269 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004270 Op0.getOperand(0).getValueType();
4271 bool isInt = OpVT.isInteger();
4272 CC = ISD::getSetCCInverse(CC, isInt);
4273
4274 if (!TLI.isCondCodeLegal(CC, OpVT))
4275 return SDValue(); // Inverse operator isn't legal.
4276
4277 DoXform = true;
4278 InvCC = true;
4279 }
4280
4281 if (DoXform) {
4282 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4283 if (isSlctCC)
4284 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4285 Slct.getOperand(0), Slct.getOperand(1), CC);
4286 SDValue CCOp = Slct.getOperand(0);
4287 if (InvCC)
4288 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4289 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4290 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4291 CCOp, OtherOp, Result);
4292 }
4293 return SDValue();
4294}
4295
Bob Wilson3d5792a2010-07-29 20:34:14 +00004296/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4297/// operands N0 and N1. This is a helper for PerformADDCombine that is
4298/// called with the default operands, and if that fails, with commuted
4299/// operands.
4300static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4301 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004302 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4303 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4304 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4305 if (Result.getNode()) return Result;
4306 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004307 return SDValue();
4308}
4309
Bob Wilson3d5792a2010-07-29 20:34:14 +00004310/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4311///
4312static SDValue PerformADDCombine(SDNode *N,
4313 TargetLowering::DAGCombinerInfo &DCI) {
4314 SDValue N0 = N->getOperand(0);
4315 SDValue N1 = N->getOperand(1);
4316
4317 // First try with the default operand order.
4318 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4319 if (Result.getNode())
4320 return Result;
4321
4322 // If that didn't work, try again with the operands commuted.
4323 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4324}
4325
Chris Lattnerd1980a52009-03-12 06:52:53 +00004326/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004327///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004328static SDValue PerformSUBCombine(SDNode *N,
4329 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004330 SDValue N0 = N->getOperand(0);
4331 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004332
Chris Lattnerd1980a52009-03-12 06:52:53 +00004333 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4334 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4335 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4336 if (Result.getNode()) return Result;
4337 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004338
Chris Lattnerd1980a52009-03-12 06:52:53 +00004339 return SDValue();
4340}
4341
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004342static SDValue PerformMULCombine(SDNode *N,
4343 TargetLowering::DAGCombinerInfo &DCI,
4344 const ARMSubtarget *Subtarget) {
4345 SelectionDAG &DAG = DCI.DAG;
4346
4347 if (Subtarget->isThumb1Only())
4348 return SDValue();
4349
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004350 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4351 return SDValue();
4352
4353 EVT VT = N->getValueType(0);
4354 if (VT != MVT::i32)
4355 return SDValue();
4356
4357 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4358 if (!C)
4359 return SDValue();
4360
4361 uint64_t MulAmt = C->getZExtValue();
4362 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4363 ShiftAmt = ShiftAmt & (32 - 1);
4364 SDValue V = N->getOperand(0);
4365 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004366
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004367 SDValue Res;
4368 MulAmt >>= ShiftAmt;
4369 if (isPowerOf2_32(MulAmt - 1)) {
4370 // (mul x, 2^N + 1) => (add (shl x, N), x)
4371 Res = DAG.getNode(ISD::ADD, DL, VT,
4372 V, DAG.getNode(ISD::SHL, DL, VT,
4373 V, DAG.getConstant(Log2_32(MulAmt-1),
4374 MVT::i32)));
4375 } else if (isPowerOf2_32(MulAmt + 1)) {
4376 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4377 Res = DAG.getNode(ISD::SUB, DL, VT,
4378 DAG.getNode(ISD::SHL, DL, VT,
4379 V, DAG.getConstant(Log2_32(MulAmt+1),
4380 MVT::i32)),
4381 V);
4382 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004383 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004384
4385 if (ShiftAmt != 0)
4386 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4387 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004388
4389 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004390 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004391 return SDValue();
4392}
4393
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004394/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4395static SDValue PerformORCombine(SDNode *N,
4396 TargetLowering::DAGCombinerInfo &DCI,
4397 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004398 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4399 // reasonable.
4400
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004401 // BFI is only available on V6T2+
4402 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4403 return SDValue();
4404
4405 SelectionDAG &DAG = DCI.DAG;
4406 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004407 DebugLoc DL = N->getDebugLoc();
4408 // 1) or (and A, mask), val => ARMbfi A, val, mask
4409 // iff (val & mask) == val
4410 //
4411 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4412 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4413 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4414 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4415 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4416 // (i.e., copy a bitfield value into another bitfield of the same width)
4417 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004418 return SDValue();
4419
4420 EVT VT = N->getValueType(0);
4421 if (VT != MVT::i32)
4422 return SDValue();
4423
Jim Grosbach54238562010-07-17 03:30:54 +00004424
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004425 // The value and the mask need to be constants so we can verify this is
4426 // actually a bitfield set. If the mask is 0xffff, we can do better
4427 // via a movt instruction, so don't use BFI in that case.
4428 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4429 if (!C)
4430 return SDValue();
4431 unsigned Mask = C->getZExtValue();
4432 if (Mask == 0xffff)
4433 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004434 SDValue Res;
4435 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4436 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4437 unsigned Val = C->getZExtValue();
4438 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4439 return SDValue();
4440 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004441
Jim Grosbach54238562010-07-17 03:30:54 +00004442 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4443 DAG.getConstant(Val, MVT::i32),
4444 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004445
Jim Grosbach54238562010-07-17 03:30:54 +00004446 // Do not add new nodes to DAG combiner worklist.
4447 DCI.CombineTo(N, Res, false);
4448 } else if (N1.getOpcode() == ISD::AND) {
4449 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4450 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4451 if (!C)
4452 return SDValue();
4453 unsigned Mask2 = C->getZExtValue();
4454
4455 if (ARM::isBitFieldInvertedMask(Mask) &&
4456 ARM::isBitFieldInvertedMask(~Mask2) &&
4457 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4458 // The pack halfword instruction works better for masks that fit it,
4459 // so use that when it's available.
4460 if (Subtarget->hasT2ExtractPack() &&
4461 (Mask == 0xffff || Mask == 0xffff0000))
4462 return SDValue();
4463 // 2a
4464 unsigned lsb = CountTrailingZeros_32(Mask2);
4465 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4466 DAG.getConstant(lsb, MVT::i32));
4467 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4468 DAG.getConstant(Mask, MVT::i32));
4469 // Do not add new nodes to DAG combiner worklist.
4470 DCI.CombineTo(N, Res, false);
4471 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4472 ARM::isBitFieldInvertedMask(Mask2) &&
4473 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4474 // The pack halfword instruction works better for masks that fit it,
4475 // so use that when it's available.
4476 if (Subtarget->hasT2ExtractPack() &&
4477 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4478 return SDValue();
4479 // 2b
4480 unsigned lsb = CountTrailingZeros_32(Mask);
4481 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4482 DAG.getConstant(lsb, MVT::i32));
4483 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4484 DAG.getConstant(Mask2, MVT::i32));
4485 // Do not add new nodes to DAG combiner worklist.
4486 DCI.CombineTo(N, Res, false);
4487 }
4488 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004489
4490 return SDValue();
4491}
4492
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004493/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4494/// ARMISD::VMOVRRD.
4495static SDValue PerformVMOVRRDCombine(SDNode *N,
4496 TargetLowering::DAGCombinerInfo &DCI) {
4497 // vmovrrd(vmovdrr x, y) -> x,y
4498 SDValue InDouble = N->getOperand(0);
4499 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4500 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4501 return SDValue();
4502}
4503
4504/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4505/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4506static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4507 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4508 SDValue Op0 = N->getOperand(0);
4509 SDValue Op1 = N->getOperand(1);
4510 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4511 Op0 = Op0.getOperand(0);
4512 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4513 Op1 = Op1.getOperand(0);
4514 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4515 Op0.getNode() == Op1.getNode() &&
4516 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4517 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4518 N->getValueType(0), Op0.getOperand(0));
4519 return SDValue();
4520}
4521
Bob Wilson75f02882010-09-17 22:59:05 +00004522/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4523/// ISD::BUILD_VECTOR.
4524static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4525 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4526 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4527 // into a pair of GPRs, which is fine when the value is used as a scalar,
4528 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004529 if (N->getNumOperands() == 2)
4530 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004531
4532 return SDValue();
4533}
4534
Bob Wilsonf20700c2010-10-27 20:38:28 +00004535/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4536/// ISD::VECTOR_SHUFFLE.
4537static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4538 // The LLVM shufflevector instruction does not require the shuffle mask
4539 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4540 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4541 // operands do not match the mask length, they are extended by concatenating
4542 // them with undef vectors. That is probably the right thing for other
4543 // targets, but for NEON it is better to concatenate two double-register
4544 // size vector operands into a single quad-register size vector. Do that
4545 // transformation here:
4546 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4547 // shuffle(concat(v1, v2), undef)
4548 SDValue Op0 = N->getOperand(0);
4549 SDValue Op1 = N->getOperand(1);
4550 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4551 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4552 Op0.getNumOperands() != 2 ||
4553 Op1.getNumOperands() != 2)
4554 return SDValue();
4555 SDValue Concat0Op1 = Op0.getOperand(1);
4556 SDValue Concat1Op1 = Op1.getOperand(1);
4557 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4558 Concat1Op1.getOpcode() != ISD::UNDEF)
4559 return SDValue();
4560 // Skip the transformation if any of the types are illegal.
4561 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4562 EVT VT = N->getValueType(0);
4563 if (!TLI.isTypeLegal(VT) ||
4564 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4565 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4566 return SDValue();
4567
4568 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4569 Op0.getOperand(0), Op1.getOperand(0));
4570 // Translate the shuffle mask.
4571 SmallVector<int, 16> NewMask;
4572 unsigned NumElts = VT.getVectorNumElements();
4573 unsigned HalfElts = NumElts/2;
4574 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4575 for (unsigned n = 0; n < NumElts; ++n) {
4576 int MaskElt = SVN->getMaskElt(n);
4577 int NewElt = -1;
4578 if (MaskElt < HalfElts)
4579 NewElt = MaskElt;
4580 else if (MaskElt >= NumElts && MaskElt < NumElts + HalfElts)
4581 NewElt = HalfElts + MaskElt - NumElts;
4582 NewMask.push_back(NewElt);
4583 }
4584 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4585 DAG.getUNDEF(VT), NewMask.data());
4586}
4587
Bob Wilson9e82bf12010-07-14 01:22:12 +00004588/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4589/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004590static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004591 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4592 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004593 SDValue Op = N->getOperand(0);
4594 EVT VT = N->getValueType(0);
4595
4596 // Ignore bit_converts.
4597 while (Op.getOpcode() == ISD::BIT_CONVERT)
4598 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004599 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004600 return SDValue();
4601
4602 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4603 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4604 // The canonical VMOV for a zero vector uses a 32-bit element size.
4605 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4606 unsigned EltBits;
4607 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4608 EltSize = 8;
4609 if (EltSize > VT.getVectorElementType().getSizeInBits())
4610 return SDValue();
4611
Bob Wilsonb68987e2010-09-22 22:27:30 +00004612 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004613}
4614
Bob Wilson5bafff32009-06-22 23:27:02 +00004615/// getVShiftImm - Check if this is a valid build_vector for the immediate
4616/// operand of a vector shift operation, where all the elements of the
4617/// build_vector must have the same constant integer value.
4618static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4619 // Ignore bit_converts.
4620 while (Op.getOpcode() == ISD::BIT_CONVERT)
4621 Op = Op.getOperand(0);
4622 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4623 APInt SplatBits, SplatUndef;
4624 unsigned SplatBitSize;
4625 bool HasAnyUndefs;
4626 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4627 HasAnyUndefs, ElementBits) ||
4628 SplatBitSize > ElementBits)
4629 return false;
4630 Cnt = SplatBits.getSExtValue();
4631 return true;
4632}
4633
4634/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4635/// operand of a vector shift left operation. That value must be in the range:
4636/// 0 <= Value < ElementBits for a left shift; or
4637/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004638static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004639 assert(VT.isVector() && "vector shift count is not a vector type");
4640 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4641 if (! getVShiftImm(Op, ElementBits, Cnt))
4642 return false;
4643 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4644}
4645
4646/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4647/// operand of a vector shift right operation. For a shift opcode, the value
4648/// is positive, but for an intrinsic the value count must be negative. The
4649/// absolute value must be in the range:
4650/// 1 <= |Value| <= ElementBits for a right shift; or
4651/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004652static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004653 int64_t &Cnt) {
4654 assert(VT.isVector() && "vector shift count is not a vector type");
4655 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4656 if (! getVShiftImm(Op, ElementBits, Cnt))
4657 return false;
4658 if (isIntrinsic)
4659 Cnt = -Cnt;
4660 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4661}
4662
4663/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4664static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4665 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4666 switch (IntNo) {
4667 default:
4668 // Don't do anything for most intrinsics.
4669 break;
4670
4671 // Vector shifts: check for immediate versions and lower them.
4672 // Note: This is done during DAG combining instead of DAG legalizing because
4673 // the build_vectors for 64-bit vector element shift counts are generally
4674 // not legal, and it is hard to see their values after they get legalized to
4675 // loads from a constant pool.
4676 case Intrinsic::arm_neon_vshifts:
4677 case Intrinsic::arm_neon_vshiftu:
4678 case Intrinsic::arm_neon_vshiftls:
4679 case Intrinsic::arm_neon_vshiftlu:
4680 case Intrinsic::arm_neon_vshiftn:
4681 case Intrinsic::arm_neon_vrshifts:
4682 case Intrinsic::arm_neon_vrshiftu:
4683 case Intrinsic::arm_neon_vrshiftn:
4684 case Intrinsic::arm_neon_vqshifts:
4685 case Intrinsic::arm_neon_vqshiftu:
4686 case Intrinsic::arm_neon_vqshiftsu:
4687 case Intrinsic::arm_neon_vqshiftns:
4688 case Intrinsic::arm_neon_vqshiftnu:
4689 case Intrinsic::arm_neon_vqshiftnsu:
4690 case Intrinsic::arm_neon_vqrshiftns:
4691 case Intrinsic::arm_neon_vqrshiftnu:
4692 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004693 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004694 int64_t Cnt;
4695 unsigned VShiftOpc = 0;
4696
4697 switch (IntNo) {
4698 case Intrinsic::arm_neon_vshifts:
4699 case Intrinsic::arm_neon_vshiftu:
4700 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4701 VShiftOpc = ARMISD::VSHL;
4702 break;
4703 }
4704 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4705 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4706 ARMISD::VSHRs : ARMISD::VSHRu);
4707 break;
4708 }
4709 return SDValue();
4710
4711 case Intrinsic::arm_neon_vshiftls:
4712 case Intrinsic::arm_neon_vshiftlu:
4713 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4714 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004715 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004716
4717 case Intrinsic::arm_neon_vrshifts:
4718 case Intrinsic::arm_neon_vrshiftu:
4719 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4720 break;
4721 return SDValue();
4722
4723 case Intrinsic::arm_neon_vqshifts:
4724 case Intrinsic::arm_neon_vqshiftu:
4725 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4726 break;
4727 return SDValue();
4728
4729 case Intrinsic::arm_neon_vqshiftsu:
4730 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4731 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004732 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004733
4734 case Intrinsic::arm_neon_vshiftn:
4735 case Intrinsic::arm_neon_vrshiftn:
4736 case Intrinsic::arm_neon_vqshiftns:
4737 case Intrinsic::arm_neon_vqshiftnu:
4738 case Intrinsic::arm_neon_vqshiftnsu:
4739 case Intrinsic::arm_neon_vqrshiftns:
4740 case Intrinsic::arm_neon_vqrshiftnu:
4741 case Intrinsic::arm_neon_vqrshiftnsu:
4742 // Narrowing shifts require an immediate right shift.
4743 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4744 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004745 llvm_unreachable("invalid shift count for narrowing vector shift "
4746 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
4748 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004749 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004750 }
4751
4752 switch (IntNo) {
4753 case Intrinsic::arm_neon_vshifts:
4754 case Intrinsic::arm_neon_vshiftu:
4755 // Opcode already set above.
4756 break;
4757 case Intrinsic::arm_neon_vshiftls:
4758 case Intrinsic::arm_neon_vshiftlu:
4759 if (Cnt == VT.getVectorElementType().getSizeInBits())
4760 VShiftOpc = ARMISD::VSHLLi;
4761 else
4762 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4763 ARMISD::VSHLLs : ARMISD::VSHLLu);
4764 break;
4765 case Intrinsic::arm_neon_vshiftn:
4766 VShiftOpc = ARMISD::VSHRN; break;
4767 case Intrinsic::arm_neon_vrshifts:
4768 VShiftOpc = ARMISD::VRSHRs; break;
4769 case Intrinsic::arm_neon_vrshiftu:
4770 VShiftOpc = ARMISD::VRSHRu; break;
4771 case Intrinsic::arm_neon_vrshiftn:
4772 VShiftOpc = ARMISD::VRSHRN; break;
4773 case Intrinsic::arm_neon_vqshifts:
4774 VShiftOpc = ARMISD::VQSHLs; break;
4775 case Intrinsic::arm_neon_vqshiftu:
4776 VShiftOpc = ARMISD::VQSHLu; break;
4777 case Intrinsic::arm_neon_vqshiftsu:
4778 VShiftOpc = ARMISD::VQSHLsu; break;
4779 case Intrinsic::arm_neon_vqshiftns:
4780 VShiftOpc = ARMISD::VQSHRNs; break;
4781 case Intrinsic::arm_neon_vqshiftnu:
4782 VShiftOpc = ARMISD::VQSHRNu; break;
4783 case Intrinsic::arm_neon_vqshiftnsu:
4784 VShiftOpc = ARMISD::VQSHRNsu; break;
4785 case Intrinsic::arm_neon_vqrshiftns:
4786 VShiftOpc = ARMISD::VQRSHRNs; break;
4787 case Intrinsic::arm_neon_vqrshiftnu:
4788 VShiftOpc = ARMISD::VQRSHRNu; break;
4789 case Intrinsic::arm_neon_vqrshiftnsu:
4790 VShiftOpc = ARMISD::VQRSHRNsu; break;
4791 }
4792
4793 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004795 }
4796
4797 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004798 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004799 int64_t Cnt;
4800 unsigned VShiftOpc = 0;
4801
4802 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4803 VShiftOpc = ARMISD::VSLI;
4804 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4805 VShiftOpc = ARMISD::VSRI;
4806 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004807 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004808 }
4809
4810 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4811 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004813 }
4814
4815 case Intrinsic::arm_neon_vqrshifts:
4816 case Intrinsic::arm_neon_vqrshiftu:
4817 // No immediate versions of these to check for.
4818 break;
4819 }
4820
4821 return SDValue();
4822}
4823
4824/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4825/// lowers them. As with the vector shift intrinsics, this is done during DAG
4826/// combining instead of DAG legalizing because the build_vectors for 64-bit
4827/// vector element shift counts are generally not legal, and it is hard to see
4828/// their values after they get legalized to loads from a constant pool.
4829static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4830 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004831 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004832
4833 // Nothing to be done for scalar shifts.
4834 if (! VT.isVector())
4835 return SDValue();
4836
4837 assert(ST->hasNEON() && "unexpected vector shift");
4838 int64_t Cnt;
4839
4840 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004841 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004842
4843 case ISD::SHL:
4844 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4845 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004847 break;
4848
4849 case ISD::SRA:
4850 case ISD::SRL:
4851 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4852 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4853 ARMISD::VSHRs : ARMISD::VSHRu);
4854 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004856 }
4857 }
4858 return SDValue();
4859}
4860
4861/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4862/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4863static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4864 const ARMSubtarget *ST) {
4865 SDValue N0 = N->getOperand(0);
4866
4867 // Check for sign- and zero-extensions of vector extract operations of 8-
4868 // and 16-bit vector elements. NEON supports these directly. They are
4869 // handled during DAG combining because type legalization will promote them
4870 // to 32-bit types and it is messy to recognize the operations after that.
4871 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4872 SDValue Vec = N0.getOperand(0);
4873 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004874 EVT VT = N->getValueType(0);
4875 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004876 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4877
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 if (VT == MVT::i32 &&
4879 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004880 TLI.isTypeLegal(Vec.getValueType())) {
4881
4882 unsigned Opc = 0;
4883 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004884 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004885 case ISD::SIGN_EXTEND:
4886 Opc = ARMISD::VGETLANEs;
4887 break;
4888 case ISD::ZERO_EXTEND:
4889 case ISD::ANY_EXTEND:
4890 Opc = ARMISD::VGETLANEu;
4891 break;
4892 }
4893 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4894 }
4895 }
4896
4897 return SDValue();
4898}
4899
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004900/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4901/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4902static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4903 const ARMSubtarget *ST) {
4904 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004905 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004906 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4907 // a NaN; only do the transformation when it matches that behavior.
4908
4909 // For now only do this when using NEON for FP operations; if using VFP, it
4910 // is not obvious that the benefit outweighs the cost of switching to the
4911 // NEON pipeline.
4912 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4913 N->getValueType(0) != MVT::f32)
4914 return SDValue();
4915
4916 SDValue CondLHS = N->getOperand(0);
4917 SDValue CondRHS = N->getOperand(1);
4918 SDValue LHS = N->getOperand(2);
4919 SDValue RHS = N->getOperand(3);
4920 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4921
4922 unsigned Opcode = 0;
4923 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004924 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004925 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004926 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004927 IsReversed = true ; // x CC y ? y : x
4928 } else {
4929 return SDValue();
4930 }
4931
Bob Wilsone742bb52010-02-24 22:15:53 +00004932 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004933 switch (CC) {
4934 default: break;
4935 case ISD::SETOLT:
4936 case ISD::SETOLE:
4937 case ISD::SETLT:
4938 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004939 case ISD::SETULT:
4940 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004941 // If LHS is NaN, an ordered comparison will be false and the result will
4942 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4943 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4944 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4945 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4946 break;
4947 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4948 // will return -0, so vmin can only be used for unsafe math or if one of
4949 // the operands is known to be nonzero.
4950 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4951 !UnsafeFPMath &&
4952 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4953 break;
4954 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004955 break;
4956
4957 case ISD::SETOGT:
4958 case ISD::SETOGE:
4959 case ISD::SETGT:
4960 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004961 case ISD::SETUGT:
4962 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004963 // If LHS is NaN, an ordered comparison will be false and the result will
4964 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4965 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4966 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4967 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4968 break;
4969 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4970 // will return +0, so vmax can only be used for unsafe math or if one of
4971 // the operands is known to be nonzero.
4972 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4973 !UnsafeFPMath &&
4974 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4975 break;
4976 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004977 break;
4978 }
4979
4980 if (!Opcode)
4981 return SDValue();
4982 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4983}
4984
Dan Gohman475871a2008-07-27 21:46:04 +00004985SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004986 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004987 switch (N->getOpcode()) {
4988 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004989 case ISD::ADD: return PerformADDCombine(N, DCI);
4990 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004991 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004992 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004993 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004994 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4995 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00004996 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004997 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004998 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004999 case ISD::SHL:
5000 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005001 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005002 case ISD::SIGN_EXTEND:
5003 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005004 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5005 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005006 }
Dan Gohman475871a2008-07-27 21:46:04 +00005007 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005008}
5009
Bill Wendlingaf566342009-08-15 21:21:19 +00005010bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005011 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005012 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005013
5014 switch (VT.getSimpleVT().SimpleTy) {
5015 default:
5016 return false;
5017 case MVT::i8:
5018 case MVT::i16:
5019 case MVT::i32:
5020 return true;
5021 // FIXME: VLD1 etc with standard alignment is legal.
5022 }
5023}
5024
Evan Chenge6c835f2009-08-14 20:09:37 +00005025static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5026 if (V < 0)
5027 return false;
5028
5029 unsigned Scale = 1;
5030 switch (VT.getSimpleVT().SimpleTy) {
5031 default: return false;
5032 case MVT::i1:
5033 case MVT::i8:
5034 // Scale == 1;
5035 break;
5036 case MVT::i16:
5037 // Scale == 2;
5038 Scale = 2;
5039 break;
5040 case MVT::i32:
5041 // Scale == 4;
5042 Scale = 4;
5043 break;
5044 }
5045
5046 if ((V & (Scale - 1)) != 0)
5047 return false;
5048 V /= Scale;
5049 return V == (V & ((1LL << 5) - 1));
5050}
5051
5052static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5053 const ARMSubtarget *Subtarget) {
5054 bool isNeg = false;
5055 if (V < 0) {
5056 isNeg = true;
5057 V = - V;
5058 }
5059
5060 switch (VT.getSimpleVT().SimpleTy) {
5061 default: return false;
5062 case MVT::i1:
5063 case MVT::i8:
5064 case MVT::i16:
5065 case MVT::i32:
5066 // + imm12 or - imm8
5067 if (isNeg)
5068 return V == (V & ((1LL << 8) - 1));
5069 return V == (V & ((1LL << 12) - 1));
5070 case MVT::f32:
5071 case MVT::f64:
5072 // Same as ARM mode. FIXME: NEON?
5073 if (!Subtarget->hasVFP2())
5074 return false;
5075 if ((V & 3) != 0)
5076 return false;
5077 V >>= 2;
5078 return V == (V & ((1LL << 8) - 1));
5079 }
5080}
5081
Evan Chengb01fad62007-03-12 23:30:29 +00005082/// isLegalAddressImmediate - Return true if the integer value can be used
5083/// as the offset of the target addressing mode for load / store of the
5084/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005085static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005086 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005087 if (V == 0)
5088 return true;
5089
Evan Cheng65011532009-03-09 19:15:00 +00005090 if (!VT.isSimple())
5091 return false;
5092
Evan Chenge6c835f2009-08-14 20:09:37 +00005093 if (Subtarget->isThumb1Only())
5094 return isLegalT1AddressImmediate(V, VT);
5095 else if (Subtarget->isThumb2())
5096 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005097
Evan Chenge6c835f2009-08-14 20:09:37 +00005098 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005099 if (V < 0)
5100 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005102 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 case MVT::i1:
5104 case MVT::i8:
5105 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005106 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005107 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005109 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005110 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 case MVT::f32:
5112 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005113 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005114 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005115 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005116 return false;
5117 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005118 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005119 }
Evan Chenga8e29892007-01-19 07:51:42 +00005120}
5121
Evan Chenge6c835f2009-08-14 20:09:37 +00005122bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5123 EVT VT) const {
5124 int Scale = AM.Scale;
5125 if (Scale < 0)
5126 return false;
5127
5128 switch (VT.getSimpleVT().SimpleTy) {
5129 default: return false;
5130 case MVT::i1:
5131 case MVT::i8:
5132 case MVT::i16:
5133 case MVT::i32:
5134 if (Scale == 1)
5135 return true;
5136 // r + r << imm
5137 Scale = Scale & ~1;
5138 return Scale == 2 || Scale == 4 || Scale == 8;
5139 case MVT::i64:
5140 // r + r
5141 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5142 return true;
5143 return false;
5144 case MVT::isVoid:
5145 // Note, we allow "void" uses (basically, uses that aren't loads or
5146 // stores), because arm allows folding a scale into many arithmetic
5147 // operations. This should be made more precise and revisited later.
5148
5149 // Allow r << imm, but the imm has to be a multiple of two.
5150 if (Scale & 1) return false;
5151 return isPowerOf2_32(Scale);
5152 }
5153}
5154
Chris Lattner37caf8c2007-04-09 23:33:39 +00005155/// isLegalAddressingMode - Return true if the addressing mode represented
5156/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005157bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005158 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005159 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005160 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005161 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005162
Chris Lattner37caf8c2007-04-09 23:33:39 +00005163 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005164 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005165 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005166
Chris Lattner37caf8c2007-04-09 23:33:39 +00005167 switch (AM.Scale) {
5168 case 0: // no scale reg, must be "r+i" or "r", or "i".
5169 break;
5170 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005171 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005172 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005173 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005174 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005175 // ARM doesn't support any R+R*scale+imm addr modes.
5176 if (AM.BaseOffs)
5177 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005178
Bob Wilson2c7dab12009-04-08 17:55:28 +00005179 if (!VT.isSimple())
5180 return false;
5181
Evan Chenge6c835f2009-08-14 20:09:37 +00005182 if (Subtarget->isThumb2())
5183 return isLegalT2ScaledAddressingMode(AM, VT);
5184
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005185 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005187 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 case MVT::i1:
5189 case MVT::i8:
5190 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005191 if (Scale < 0) Scale = -Scale;
5192 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005193 return true;
5194 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005195 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005197 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005198 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005199 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005200 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005201 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005202
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005204 // Note, we allow "void" uses (basically, uses that aren't loads or
5205 // stores), because arm allows folding a scale into many arithmetic
5206 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005207
Chris Lattner37caf8c2007-04-09 23:33:39 +00005208 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005209 if (Scale & 1) return false;
5210 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005211 }
5212 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005213 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005214 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005215}
5216
Evan Cheng77e47512009-11-11 19:05:52 +00005217/// isLegalICmpImmediate - Return true if the specified immediate is legal
5218/// icmp immediate, that is the target has icmp instructions which can compare
5219/// a register against the immediate without having to materialize the
5220/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005221bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005222 if (!Subtarget->isThumb())
5223 return ARM_AM::getSOImmVal(Imm) != -1;
5224 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005225 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005226 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005227}
5228
Owen Andersone50ed302009-08-10 22:56:29 +00005229static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005230 bool isSEXTLoad, SDValue &Base,
5231 SDValue &Offset, bool &isInc,
5232 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005233 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5234 return false;
5235
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005237 // AddressingMode 3
5238 Base = Ptr->getOperand(0);
5239 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005240 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005241 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005242 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005243 isInc = false;
5244 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5245 return true;
5246 }
5247 }
5248 isInc = (Ptr->getOpcode() == ISD::ADD);
5249 Offset = Ptr->getOperand(1);
5250 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005252 // AddressingMode 2
5253 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005254 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005255 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005256 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005257 isInc = false;
5258 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5259 Base = Ptr->getOperand(0);
5260 return true;
5261 }
5262 }
5263
5264 if (Ptr->getOpcode() == ISD::ADD) {
5265 isInc = true;
5266 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5267 if (ShOpcVal != ARM_AM::no_shift) {
5268 Base = Ptr->getOperand(1);
5269 Offset = Ptr->getOperand(0);
5270 } else {
5271 Base = Ptr->getOperand(0);
5272 Offset = Ptr->getOperand(1);
5273 }
5274 return true;
5275 }
5276
5277 isInc = (Ptr->getOpcode() == ISD::ADD);
5278 Base = Ptr->getOperand(0);
5279 Offset = Ptr->getOperand(1);
5280 return true;
5281 }
5282
Jim Grosbache5165492009-11-09 00:11:35 +00005283 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005284 return false;
5285}
5286
Owen Andersone50ed302009-08-10 22:56:29 +00005287static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005288 bool isSEXTLoad, SDValue &Base,
5289 SDValue &Offset, bool &isInc,
5290 SelectionDAG &DAG) {
5291 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5292 return false;
5293
5294 Base = Ptr->getOperand(0);
5295 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5296 int RHSC = (int)RHS->getZExtValue();
5297 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5298 assert(Ptr->getOpcode() == ISD::ADD);
5299 isInc = false;
5300 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5301 return true;
5302 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5303 isInc = Ptr->getOpcode() == ISD::ADD;
5304 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5305 return true;
5306 }
5307 }
5308
5309 return false;
5310}
5311
Evan Chenga8e29892007-01-19 07:51:42 +00005312/// getPreIndexedAddressParts - returns true by value, base pointer and
5313/// offset pointer and addressing mode by reference if the node's address
5314/// can be legally represented as pre-indexed load / store address.
5315bool
Dan Gohman475871a2008-07-27 21:46:04 +00005316ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5317 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005318 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005319 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005320 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005321 return false;
5322
Owen Andersone50ed302009-08-10 22:56:29 +00005323 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005325 bool isSEXTLoad = false;
5326 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5327 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005328 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005329 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5330 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5331 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005332 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005333 } else
5334 return false;
5335
5336 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005337 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005338 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005339 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5340 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005341 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005342 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005343 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005344 if (!isLegal)
5345 return false;
5346
5347 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5348 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005349}
5350
5351/// getPostIndexedAddressParts - returns true by value, base pointer and
5352/// offset pointer and addressing mode by reference if this node can be
5353/// combined with a load / store to form a post-indexed load / store.
5354bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue &Base,
5356 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005357 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005358 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005359 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005360 return false;
5361
Owen Andersone50ed302009-08-10 22:56:29 +00005362 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005364 bool isSEXTLoad = false;
5365 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005366 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005367 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005368 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5369 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005370 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005371 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005372 } else
5373 return false;
5374
5375 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005376 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005377 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005378 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005379 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005380 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005381 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5382 isInc, DAG);
5383 if (!isLegal)
5384 return false;
5385
Evan Cheng28dad2a2010-05-18 21:31:17 +00005386 if (Ptr != Base) {
5387 // Swap base ptr and offset to catch more post-index load / store when
5388 // it's legal. In Thumb2 mode, offset must be an immediate.
5389 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5390 !Subtarget->isThumb2())
5391 std::swap(Base, Offset);
5392
5393 // Post-indexed load / store update the base pointer.
5394 if (Ptr != Base)
5395 return false;
5396 }
5397
Evan Chenge88d5ce2009-07-02 07:28:31 +00005398 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5399 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005400}
5401
Dan Gohman475871a2008-07-27 21:46:04 +00005402void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005403 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005404 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005405 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005406 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005407 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005408 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005409 switch (Op.getOpcode()) {
5410 default: break;
5411 case ARMISD::CMOV: {
5412 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005413 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005414 if (KnownZero == 0 && KnownOne == 0) return;
5415
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005416 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005417 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5418 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005419 KnownZero &= KnownZeroRHS;
5420 KnownOne &= KnownOneRHS;
5421 return;
5422 }
5423 }
5424}
5425
5426//===----------------------------------------------------------------------===//
5427// ARM Inline Assembly Support
5428//===----------------------------------------------------------------------===//
5429
5430/// getConstraintType - Given a constraint letter, return the type of
5431/// constraint it is for this target.
5432ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005433ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5434 if (Constraint.size() == 1) {
5435 switch (Constraint[0]) {
5436 default: break;
5437 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005438 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005439 }
Evan Chenga8e29892007-01-19 07:51:42 +00005440 }
Chris Lattner4234f572007-03-25 02:14:49 +00005441 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005442}
5443
Bob Wilson2dc4f542009-03-20 22:42:55 +00005444std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005445ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005446 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005447 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005448 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005449 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005450 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005451 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005452 return std::make_pair(0U, ARM::tGPRRegisterClass);
5453 else
5454 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005455 case 'r':
5456 return std::make_pair(0U, ARM::GPRRegisterClass);
5457 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005459 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005460 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005461 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005462 if (VT.getSizeInBits() == 128)
5463 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005464 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005465 }
5466 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005467 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005468 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005469
Evan Chenga8e29892007-01-19 07:51:42 +00005470 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5471}
5472
5473std::vector<unsigned> ARMTargetLowering::
5474getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005475 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005476 if (Constraint.size() != 1)
5477 return std::vector<unsigned>();
5478
5479 switch (Constraint[0]) { // GCC ARM Constraint Letters
5480 default: break;
5481 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005482 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5483 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5484 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005485 case 'r':
5486 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5487 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5488 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5489 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005490 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005492 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5493 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5494 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5495 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5496 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5497 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5498 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5499 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005500 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005501 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5502 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5503 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5504 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005505 if (VT.getSizeInBits() == 128)
5506 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5507 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005508 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005509 }
5510
5511 return std::vector<unsigned>();
5512}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005513
5514/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5515/// vector. If it is invalid, don't add anything to Ops.
5516void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5517 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005518 std::vector<SDValue>&Ops,
5519 SelectionDAG &DAG) const {
5520 SDValue Result(0, 0);
5521
5522 switch (Constraint) {
5523 default: break;
5524 case 'I': case 'J': case 'K': case 'L':
5525 case 'M': case 'N': case 'O':
5526 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5527 if (!C)
5528 return;
5529
5530 int64_t CVal64 = C->getSExtValue();
5531 int CVal = (int) CVal64;
5532 // None of these constraints allow values larger than 32 bits. Check
5533 // that the value fits in an int.
5534 if (CVal != CVal64)
5535 return;
5536
5537 switch (Constraint) {
5538 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005539 if (Subtarget->isThumb1Only()) {
5540 // This must be a constant between 0 and 255, for ADD
5541 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005542 if (CVal >= 0 && CVal <= 255)
5543 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005544 } else if (Subtarget->isThumb2()) {
5545 // A constant that can be used as an immediate value in a
5546 // data-processing instruction.
5547 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5548 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005549 } else {
5550 // A constant that can be used as an immediate value in a
5551 // data-processing instruction.
5552 if (ARM_AM::getSOImmVal(CVal) != -1)
5553 break;
5554 }
5555 return;
5556
5557 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005558 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005559 // This must be a constant between -255 and -1, for negated ADD
5560 // immediates. This can be used in GCC with an "n" modifier that
5561 // prints the negated value, for use with SUB instructions. It is
5562 // not useful otherwise but is implemented for compatibility.
5563 if (CVal >= -255 && CVal <= -1)
5564 break;
5565 } else {
5566 // This must be a constant between -4095 and 4095. It is not clear
5567 // what this constraint is intended for. Implemented for
5568 // compatibility with GCC.
5569 if (CVal >= -4095 && CVal <= 4095)
5570 break;
5571 }
5572 return;
5573
5574 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005575 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005576 // A 32-bit value where only one byte has a nonzero value. Exclude
5577 // zero to match GCC. This constraint is used by GCC internally for
5578 // constants that can be loaded with a move/shift combination.
5579 // It is not useful otherwise but is implemented for compatibility.
5580 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5581 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005582 } else if (Subtarget->isThumb2()) {
5583 // A constant whose bitwise inverse can be used as an immediate
5584 // value in a data-processing instruction. This can be used in GCC
5585 // with a "B" modifier that prints the inverted value, for use with
5586 // BIC and MVN instructions. It is not useful otherwise but is
5587 // implemented for compatibility.
5588 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5589 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005590 } else {
5591 // A constant whose bitwise inverse can be used as an immediate
5592 // value in a data-processing instruction. This can be used in GCC
5593 // with a "B" modifier that prints the inverted value, for use with
5594 // BIC and MVN instructions. It is not useful otherwise but is
5595 // implemented for compatibility.
5596 if (ARM_AM::getSOImmVal(~CVal) != -1)
5597 break;
5598 }
5599 return;
5600
5601 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005602 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005603 // This must be a constant between -7 and 7,
5604 // for 3-operand ADD/SUB immediate instructions.
5605 if (CVal >= -7 && CVal < 7)
5606 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005607 } else if (Subtarget->isThumb2()) {
5608 // A constant whose negation can be used as an immediate value in a
5609 // data-processing instruction. This can be used in GCC with an "n"
5610 // modifier that prints the negated value, for use with SUB
5611 // instructions. It is not useful otherwise but is implemented for
5612 // compatibility.
5613 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5614 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005615 } else {
5616 // A constant whose negation can be used as an immediate value in a
5617 // data-processing instruction. This can be used in GCC with an "n"
5618 // modifier that prints the negated value, for use with SUB
5619 // instructions. It is not useful otherwise but is implemented for
5620 // compatibility.
5621 if (ARM_AM::getSOImmVal(-CVal) != -1)
5622 break;
5623 }
5624 return;
5625
5626 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005627 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005628 // This must be a multiple of 4 between 0 and 1020, for
5629 // ADD sp + immediate.
5630 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5631 break;
5632 } else {
5633 // A power of two or a constant between 0 and 32. This is used in
5634 // GCC for the shift amount on shifted register operands, but it is
5635 // useful in general for any shift amounts.
5636 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5637 break;
5638 }
5639 return;
5640
5641 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005642 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005643 // This must be a constant between 0 and 31, for shift amounts.
5644 if (CVal >= 0 && CVal <= 31)
5645 break;
5646 }
5647 return;
5648
5649 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005650 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005651 // This must be a multiple of 4 between -508 and 508, for
5652 // ADD/SUB sp = sp + immediate.
5653 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5654 break;
5655 }
5656 return;
5657 }
5658 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5659 break;
5660 }
5661
5662 if (Result.getNode()) {
5663 Ops.push_back(Result);
5664 return;
5665 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005666 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005667}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005668
5669bool
5670ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5671 // The ARM target isn't yet aware of offsets.
5672 return false;
5673}
Evan Cheng39382422009-10-28 01:44:26 +00005674
5675int ARM::getVFPf32Imm(const APFloat &FPImm) {
5676 APInt Imm = FPImm.bitcastToAPInt();
5677 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5678 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5679 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5680
5681 // We can handle 4 bits of mantissa.
5682 // mantissa = (16+UInt(e:f:g:h))/16.
5683 if (Mantissa & 0x7ffff)
5684 return -1;
5685 Mantissa >>= 19;
5686 if ((Mantissa & 0xf) != Mantissa)
5687 return -1;
5688
5689 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5690 if (Exp < -3 || Exp > 4)
5691 return -1;
5692 Exp = ((Exp+3) & 0x7) ^ 4;
5693
5694 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5695}
5696
5697int ARM::getVFPf64Imm(const APFloat &FPImm) {
5698 APInt Imm = FPImm.bitcastToAPInt();
5699 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5700 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5701 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5702
5703 // We can handle 4 bits of mantissa.
5704 // mantissa = (16+UInt(e:f:g:h))/16.
5705 if (Mantissa & 0xffffffffffffLL)
5706 return -1;
5707 Mantissa >>= 48;
5708 if ((Mantissa & 0xf) != Mantissa)
5709 return -1;
5710
5711 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5712 if (Exp < -3 || Exp > 4)
5713 return -1;
5714 Exp = ((Exp+3) & 0x7) ^ 4;
5715
5716 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5717}
5718
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005719bool ARM::isBitFieldInvertedMask(unsigned v) {
5720 if (v == 0xffffffff)
5721 return 0;
5722 // there can be 1's on either or both "outsides", all the "inside"
5723 // bits must be 0's
5724 unsigned int lsb = 0, msb = 31;
5725 while (v & (1 << msb)) --msb;
5726 while (v & (1 << lsb)) ++lsb;
5727 for (unsigned int i = lsb; i <= msb; ++i) {
5728 if (v & (1 << i))
5729 return 0;
5730 }
5731 return 1;
5732}
5733
Evan Cheng39382422009-10-28 01:44:26 +00005734/// isFPImmLegal - Returns true if the target can instruction select the
5735/// specified FP immediate natively. If false, the legalizer will
5736/// materialize the FP immediate as a load from a constant pool.
5737bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5738 if (!Subtarget->hasVFP3())
5739 return false;
5740 if (VT == MVT::f32)
5741 return ARM::getVFPf32Imm(Imm) != -1;
5742 if (VT == MVT::f64)
5743 return ARM::getVFPf64Imm(Imm) != -1;
5744 return false;
5745}
Bob Wilson65ffec42010-09-21 17:56:22 +00005746
5747/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5748/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5749/// specified in the intrinsic calls.
5750bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5751 const CallInst &I,
5752 unsigned Intrinsic) const {
5753 switch (Intrinsic) {
5754 case Intrinsic::arm_neon_vld1:
5755 case Intrinsic::arm_neon_vld2:
5756 case Intrinsic::arm_neon_vld3:
5757 case Intrinsic::arm_neon_vld4:
5758 case Intrinsic::arm_neon_vld2lane:
5759 case Intrinsic::arm_neon_vld3lane:
5760 case Intrinsic::arm_neon_vld4lane: {
5761 Info.opc = ISD::INTRINSIC_W_CHAIN;
5762 // Conservatively set memVT to the entire set of vectors loaded.
5763 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5764 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5765 Info.ptrVal = I.getArgOperand(0);
5766 Info.offset = 0;
5767 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5768 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5769 Info.vol = false; // volatile loads with NEON intrinsics not supported
5770 Info.readMem = true;
5771 Info.writeMem = false;
5772 return true;
5773 }
5774 case Intrinsic::arm_neon_vst1:
5775 case Intrinsic::arm_neon_vst2:
5776 case Intrinsic::arm_neon_vst3:
5777 case Intrinsic::arm_neon_vst4:
5778 case Intrinsic::arm_neon_vst2lane:
5779 case Intrinsic::arm_neon_vst3lane:
5780 case Intrinsic::arm_neon_vst4lane: {
5781 Info.opc = ISD::INTRINSIC_VOID;
5782 // Conservatively set memVT to the entire set of vectors stored.
5783 unsigned NumElts = 0;
5784 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5785 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5786 if (!ArgTy->isVectorTy())
5787 break;
5788 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5789 }
5790 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5791 Info.ptrVal = I.getArgOperand(0);
5792 Info.offset = 0;
5793 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5794 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5795 Info.vol = false; // volatile stores with NEON intrinsics not supported
5796 Info.readMem = false;
5797 Info.writeMem = true;
5798 return true;
5799 }
5800 default:
5801 break;
5802 }
5803
5804 return false;
5805}