blob: d56a8921f12c1622c803f28232b07cb1ed0a6562 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000026#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000027#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000030using namespace llvm;
31
Rafael Espindola9a580232009-02-27 13:37:18 +000032namespace llvm {
33TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
34 bool isLocal = GV->hasLocalLinkage();
35 bool isDeclaration = GV->isDeclaration();
36 // FIXME: what should we do for protected and internal visibility?
37 // For variables, is internal different from hidden?
38 bool isHidden = GV->hasHiddenVisibility();
39
40 if (reloc == Reloc::PIC_) {
41 if (isLocal || isHidden)
42 return TLSModel::LocalDynamic;
43 else
44 return TLSModel::GeneralDynamic;
45 } else {
46 if (!isDeclaration || isHidden)
47 return TLSModel::LocalExec;
48 else
49 return TLSModel::InitialExec;
50 }
51}
52}
53
Evan Cheng56966222007-01-12 02:11:51 +000054/// InitLibcallNames - Set default libcall names.
55///
Evan Cheng79cca502007-01-12 22:51:10 +000056static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000057 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000058 Names[RTLIB::SHL_I32] = "__ashlsi3";
59 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000060 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000061 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SRL_I32] = "__lshrsi3";
63 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000064 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000065 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::SRA_I32] = "__ashrsi3";
67 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000068 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000069 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000070 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::MUL_I32] = "__mulsi3";
72 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000074 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000075 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SDIV_I32] = "__divsi3";
77 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000079 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000080 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::UDIV_I32] = "__udivsi3";
82 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000084 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000085 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SREM_I32] = "__modsi3";
87 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000088 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000089 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000090 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000091 Names[RTLIB::UREM_I32] = "__umodsi3";
92 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000093 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::NEG_I32] = "__negsi2";
95 Names[RTLIB::NEG_I64] = "__negdi2";
96 Names[RTLIB::ADD_F32] = "__addsf3";
97 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::SUB_F32] = "__subsf3";
101 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::MUL_F32] = "__mulsf3";
105 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000106 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000107 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::DIV_F32] = "__divsf3";
109 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000110 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000111 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000112 Names[RTLIB::REM_F32] = "fmodf";
113 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000114 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000115 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000116 Names[RTLIB::POWI_F32] = "__powisf2";
117 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000118 Names[RTLIB::POWI_F80] = "__powixf2";
119 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000120 Names[RTLIB::SQRT_F32] = "sqrtf";
121 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000122 Names[RTLIB::SQRT_F80] = "sqrtl";
123 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000124 Names[RTLIB::LOG_F32] = "logf";
125 Names[RTLIB::LOG_F64] = "log";
126 Names[RTLIB::LOG_F80] = "logl";
127 Names[RTLIB::LOG_PPCF128] = "logl";
128 Names[RTLIB::LOG2_F32] = "log2f";
129 Names[RTLIB::LOG2_F64] = "log2";
130 Names[RTLIB::LOG2_F80] = "log2l";
131 Names[RTLIB::LOG2_PPCF128] = "log2l";
132 Names[RTLIB::LOG10_F32] = "log10f";
133 Names[RTLIB::LOG10_F64] = "log10";
134 Names[RTLIB::LOG10_F80] = "log10l";
135 Names[RTLIB::LOG10_PPCF128] = "log10l";
136 Names[RTLIB::EXP_F32] = "expf";
137 Names[RTLIB::EXP_F64] = "exp";
138 Names[RTLIB::EXP_F80] = "expl";
139 Names[RTLIB::EXP_PPCF128] = "expl";
140 Names[RTLIB::EXP2_F32] = "exp2f";
141 Names[RTLIB::EXP2_F64] = "exp2";
142 Names[RTLIB::EXP2_F80] = "exp2l";
143 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::SIN_F32] = "sinf";
145 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000146 Names[RTLIB::SIN_F80] = "sinl";
147 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000148 Names[RTLIB::COS_F32] = "cosf";
149 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000150 Names[RTLIB::COS_F80] = "cosl";
151 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000152 Names[RTLIB::POW_F32] = "powf";
153 Names[RTLIB::POW_F64] = "pow";
154 Names[RTLIB::POW_F80] = "powl";
155 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000156 Names[RTLIB::CEIL_F32] = "ceilf";
157 Names[RTLIB::CEIL_F64] = "ceil";
158 Names[RTLIB::CEIL_F80] = "ceill";
159 Names[RTLIB::CEIL_PPCF128] = "ceill";
160 Names[RTLIB::TRUNC_F32] = "truncf";
161 Names[RTLIB::TRUNC_F64] = "trunc";
162 Names[RTLIB::TRUNC_F80] = "truncl";
163 Names[RTLIB::TRUNC_PPCF128] = "truncl";
164 Names[RTLIB::RINT_F32] = "rintf";
165 Names[RTLIB::RINT_F64] = "rint";
166 Names[RTLIB::RINT_F80] = "rintl";
167 Names[RTLIB::RINT_PPCF128] = "rintl";
168 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
169 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
170 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
171 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
172 Names[RTLIB::FLOOR_F32] = "floorf";
173 Names[RTLIB::FLOOR_F64] = "floor";
174 Names[RTLIB::FLOOR_F80] = "floorl";
175 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000176 Names[RTLIB::COPYSIGN_F32] = "copysignf";
177 Names[RTLIB::COPYSIGN_F64] = "copysign";
178 Names[RTLIB::COPYSIGN_F80] = "copysignl";
179 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000181 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
182 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000183 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000184 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
185 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
186 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
187 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000188 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
189 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000190 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
191 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000192 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000193 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
194 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
196 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000198 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000199 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000204 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
205 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
207 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000208 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000209 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
210 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
212 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000213 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000214 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
215 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000216 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000217 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000218 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
221 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000222 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
223 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000224 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
225 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000226 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
227 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000228 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
229 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
230 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
231 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000232 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
233 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000234 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
235 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000236 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
237 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000238 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
239 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
240 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
241 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
242 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
243 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000244 Names[RTLIB::OEQ_F32] = "__eqsf2";
245 Names[RTLIB::OEQ_F64] = "__eqdf2";
246 Names[RTLIB::UNE_F32] = "__nesf2";
247 Names[RTLIB::UNE_F64] = "__nedf2";
248 Names[RTLIB::OGE_F32] = "__gesf2";
249 Names[RTLIB::OGE_F64] = "__gedf2";
250 Names[RTLIB::OLT_F32] = "__ltsf2";
251 Names[RTLIB::OLT_F64] = "__ltdf2";
252 Names[RTLIB::OLE_F32] = "__lesf2";
253 Names[RTLIB::OLE_F64] = "__ledf2";
254 Names[RTLIB::OGT_F32] = "__gtsf2";
255 Names[RTLIB::OGT_F64] = "__gtdf2";
256 Names[RTLIB::UO_F32] = "__unordsf2";
257 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000258 Names[RTLIB::O_F32] = "__unordsf2";
259 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000260 Names[RTLIB::MEMCPY] = "memcpy";
261 Names[RTLIB::MEMMOVE] = "memmove";
262 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000263 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000264 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
265 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
266 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
267 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000268 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
269 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
270 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
271 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000272 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
273 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
274 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
275 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
276 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
277 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
278 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
279 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
280 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
281 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
282 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
283 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
284 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
285 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
286 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
287 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
288 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
289 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
290 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and-xor_4";
291 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
292 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
293 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
294 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
295 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000296}
297
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000298/// InitLibcallCallingConvs - Set default libcall CallingConvs.
299///
300static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
301 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
302 CCs[i] = CallingConv::C;
303 }
304}
305
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000306/// getFPEXT - Return the FPEXT_*_* value for the given types, or
307/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000308RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 if (OpVT == MVT::f32) {
310 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPEXT_F32_F64;
312 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000313
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return UNKNOWN_LIBCALL;
315}
316
317/// getFPROUND - Return the FPROUND_*_* value for the given types, or
318/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000319RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::f32) {
321 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000324 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000326 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 } else if (RetVT == MVT::f64) {
328 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000329 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000331 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000333
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return UNKNOWN_LIBCALL;
335}
336
337/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
338/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000339RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (OpVT == MVT::f32) {
341 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000342 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000344 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000352 if (RetVT == MVT::i8)
353 return FPTOSINT_F64_I8;
354 if (RetVT == MVT::i16)
355 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 } else if (OpVT == MVT::f80) {
363 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::ppcf128) {
370 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOSINT_PPCF128_I128;
376 }
377 return UNKNOWN_LIBCALL;
378}
379
380/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
381/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000382RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (OpVT == MVT::f32) {
384 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000385 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000387 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000393 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000395 if (RetVT == MVT::i8)
396 return FPTOUINT_F64_I8;
397 if (RetVT == MVT::i16)
398 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000404 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 } else if (OpVT == MVT::f80) {
406 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::ppcf128) {
413 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return FPTOUINT_PPCF128_I128;
419 }
420 return UNKNOWN_LIBCALL;
421}
422
423/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
424/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000425RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 if (OpVT == MVT::i32) {
427 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::i64) {
436 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 } else if (OpVT == MVT::i128) {
445 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000446 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000448 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000450 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000452 return SINTTOFP_I128_PPCF128;
453 }
454 return UNKNOWN_LIBCALL;
455}
456
457/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
458/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000459RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 if (OpVT == MVT::i32) {
461 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000462 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000468 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 } else if (OpVT == MVT::i64) {
470 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000471 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000477 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 } else if (OpVT == MVT::i128) {
479 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000480 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000482 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000484 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000486 return UINTTOFP_I128_PPCF128;
487 }
488 return UNKNOWN_LIBCALL;
489}
490
Evan Chengd385fd62007-01-31 09:29:11 +0000491/// InitCmpLibcallCCs - Set default comparison libcall CC.
492///
493static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
494 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
495 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
496 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
497 CCs[RTLIB::UNE_F32] = ISD::SETNE;
498 CCs[RTLIB::UNE_F64] = ISD::SETNE;
499 CCs[RTLIB::OGE_F32] = ISD::SETGE;
500 CCs[RTLIB::OGE_F64] = ISD::SETGE;
501 CCs[RTLIB::OLT_F32] = ISD::SETLT;
502 CCs[RTLIB::OLT_F64] = ISD::SETLT;
503 CCs[RTLIB::OLE_F32] = ISD::SETLE;
504 CCs[RTLIB::OLE_F64] = ISD::SETLE;
505 CCs[RTLIB::OGT_F32] = ISD::SETGT;
506 CCs[RTLIB::OGT_F64] = ISD::SETGT;
507 CCs[RTLIB::UO_F32] = ISD::SETNE;
508 CCs[RTLIB::UO_F64] = ISD::SETNE;
509 CCs[RTLIB::O_F32] = ISD::SETEQ;
510 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000511}
512
Chris Lattnerf0144122009-07-28 03:13:23 +0000513/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000514TargetLowering::TargetLowering(const TargetMachine &tm,
515 const TargetLoweringObjectFile *tlof)
Chris Lattnerf0144122009-07-28 03:13:23 +0000516 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000517 // All operations default to being supported.
518 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000519 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000520 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000521 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000522 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000523
Chris Lattner1a3048b2007-12-22 20:47:56 +0000524 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000526 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000527 for (unsigned IM = (unsigned)ISD::PRE_INC;
528 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
530 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000531 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000532
533 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000536 }
Evan Chengd2cde682008-03-10 19:38:10 +0000537
538 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000540
541 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000542 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000543 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
545 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
546 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000547
Dale Johannesen0bb41602008-09-22 21:57:32 +0000548 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FLOG , MVT::f64, Expand);
550 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
551 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
552 setOperationAction(ISD::FEXP , MVT::f64, Expand);
553 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
554 setOperationAction(ISD::FLOG , MVT::f32, Expand);
555 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
556 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
557 setOperationAction(ISD::FEXP , MVT::f32, Expand);
558 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000559
Chris Lattner41bab0b2008-01-15 21:58:08 +0000560 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000562
Owen Andersona69571c2006-05-03 01:29:57 +0000563 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000564 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000566 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000567 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000568 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000569 UseUnderscoreSetJmp = false;
570 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000571 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000572 IntDivIsCheap = false;
573 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000574 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000575 ExceptionPointerRegister = 0;
576 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000577 BooleanContents = UndefinedBooleanContent;
Evan Cheng211ffa12010-05-19 20:19:50 +0000578 SchedPreferenceInfo = Sched::Latency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000579 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000580 JumpBufAlignment = 0;
Evan Chengfb8075d2008-02-28 00:43:03 +0000581 PrefLoopAlignment = 0;
Jim Grosbach9a526492010-06-23 16:07:42 +0000582 ShouldFoldAtomicFences = false;
Evan Cheng56966222007-01-12 02:11:51 +0000583
584 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000585 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000586 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000587}
588
Chris Lattnerf0144122009-07-28 03:13:23 +0000589TargetLowering::~TargetLowering() {
590 delete &TLOF;
591}
Chris Lattnercba82f92005-01-16 07:28:11 +0000592
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000593/// canOpTrap - Returns true if the operation can trap for the value type.
594/// VT must be a legal type.
595bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
596 assert(isTypeLegal(VT));
597 switch (Op) {
598 default:
599 return false;
600 case ISD::FDIV:
601 case ISD::FREM:
602 case ISD::SDIV:
603 case ISD::UDIV:
604 case ISD::SREM:
605 case ISD::UREM:
606 return true;
607 }
608}
609
610
Owen Anderson23b9b192009-08-12 00:36:31 +0000611static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000612 unsigned &NumIntermediates,
613 EVT &RegisterVT,
614 TargetLowering *TLI) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000615 // Figure out the right, legal destination reg to copy into.
616 unsigned NumElts = VT.getVectorNumElements();
617 MVT EltTy = VT.getVectorElementType();
618
619 unsigned NumVectorRegs = 1;
620
621 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
622 // could break down into LHS/RHS like LegalizeDAG does.
623 if (!isPowerOf2_32(NumElts)) {
624 NumVectorRegs = NumElts;
625 NumElts = 1;
626 }
627
628 // Divide the input until we get to a supported size. This will always
629 // end with a scalar if the target doesn't support vectors.
630 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
631 NumElts >>= 1;
632 NumVectorRegs <<= 1;
633 }
634
635 NumIntermediates = NumVectorRegs;
636
637 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
638 if (!TLI->isTypeLegal(NewVT))
639 NewVT = EltTy;
640 IntermediateVT = NewVT;
641
642 EVT DestVT = TLI->getRegisterType(NewVT);
643 RegisterVT = DestVT;
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000644 if (EVT(DestVT).bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Owen Anderson23b9b192009-08-12 00:36:31 +0000645 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Owen Anderson23b9b192009-08-12 00:36:31 +0000646
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000647 // Otherwise, promotion or legal types use the same number of registers as
648 // the vector decimated to the appropriate level.
649 return NumVectorRegs;
Owen Anderson23b9b192009-08-12 00:36:31 +0000650}
651
Chris Lattner310968c2005-01-07 07:44:53 +0000652/// computeRegisterProperties - Once all of the register classes are added,
653/// this allows us to compute derived properties we expose.
654void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000656 "Too many value types for ValueTypeActions to hold!");
657
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000658 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000660 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000662 }
663 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000665
Chris Lattner310968c2005-01-07 07:44:53 +0000666 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000668 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000670
671 // Every integer value type larger than this largest register takes twice as
672 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000673 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000674 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
675 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000676 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000677 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
679 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000680 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000681 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000682
683 // Inspect all of the ValueType's smaller than the largest integer
684 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000685 unsigned LegalIntReg = LargestIntReg;
686 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 IntReg >= (unsigned)MVT::i1; --IntReg) {
688 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000689 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000690 LegalIntReg = IntReg;
691 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000692 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000694 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000695 }
696 }
697
Dale Johannesen161e8972007-10-05 20:04:43 +0000698 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 if (!isTypeLegal(MVT::ppcf128)) {
700 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
701 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
702 TransformToType[MVT::ppcf128] = MVT::f64;
703 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000704 }
705
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000706 // Decide how to handle f64. If the target does not have native f64 support,
707 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 if (!isTypeLegal(MVT::f64)) {
709 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
710 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
711 TransformToType[MVT::f64] = MVT::i64;
712 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000713 }
714
715 // Decide how to handle f32. If the target does not have native support for
716 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 if (!isTypeLegal(MVT::f32)) {
718 if (isTypeLegal(MVT::f64)) {
719 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
720 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
721 TransformToType[MVT::f32] = MVT::f64;
722 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000723 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
725 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
726 TransformToType[MVT::f32] = MVT::i32;
727 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000728 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000729 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000730
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000731 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
733 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000734 MVT VT = (MVT::SimpleValueType)i;
Chris Lattner598751e2010-07-05 05:36:21 +0000735 if (isTypeLegal(VT)) continue;
736
737 MVT IntermediateVT;
738 EVT RegisterVT;
739 unsigned NumIntermediates;
740 NumRegistersForVT[i] =
741 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
742 RegisterVT, this);
743 RegisterTypeForVT[i] = RegisterVT;
744
745 // Determine if there is a legal wider type.
746 bool IsLegalWiderType = false;
747 EVT EltVT = VT.getVectorElementType();
748 unsigned NElts = VT.getVectorNumElements();
749 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
750 EVT SVT = (MVT::SimpleValueType)nVT;
751 if (isTypeSynthesizable(SVT) && SVT.getVectorElementType() == EltVT &&
752 SVT.getVectorNumElements() > NElts && NElts != 1) {
753 TransformToType[i] = SVT;
754 ValueTypeActions.setTypeAction(VT, Promote);
755 IsLegalWiderType = true;
756 break;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000757 }
Chris Lattner598751e2010-07-05 05:36:21 +0000758 }
759 if (!IsLegalWiderType) {
760 EVT NVT = VT.getPow2VectorType();
761 if (NVT == VT) {
762 // Type is already a power of 2. The default action is to split.
763 TransformToType[i] = MVT::Other;
764 ValueTypeActions.setTypeAction(VT, Expand);
765 } else {
766 TransformToType[i] = NVT;
767 ValueTypeActions.setTypeAction(VT, Promote);
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000768 }
Dan Gohman7f321562007-06-25 16:23:39 +0000769 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000770 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000771}
Chris Lattnercba82f92005-01-16 07:28:11 +0000772
Evan Cheng72261582005-12-20 06:22:03 +0000773const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
774 return NULL;
775}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000776
Scott Michel5b8f82e2008-03-10 15:42:14 +0000777
Owen Anderson825b72b2009-08-11 20:47:22 +0000778MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000779 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000780}
781
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000782MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
783 return MVT::i32; // return the default value
784}
785
Dan Gohman7f321562007-06-25 16:23:39 +0000786/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000787/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
788/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
789/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000790///
Dan Gohman7f321562007-06-25 16:23:39 +0000791/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000792/// register. It also returns the VT and quantity of the intermediate values
793/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000794///
Owen Anderson23b9b192009-08-12 00:36:31 +0000795unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000797 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000798 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000799 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000800 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000801 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000802
803 unsigned NumVectorRegs = 1;
804
Nate Begemand73ab882007-11-27 19:28:48 +0000805 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
806 // could break down into LHS/RHS like LegalizeDAG does.
807 if (!isPowerOf2_32(NumElts)) {
808 NumVectorRegs = NumElts;
809 NumElts = 1;
810 }
811
Chris Lattnerdc879292006-03-31 00:28:56 +0000812 // Divide the input until we get to a supported size. This will always
813 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000814 while (NumElts > 1 && !isTypeLegal(
815 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000816 NumElts >>= 1;
817 NumVectorRegs <<= 1;
818 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000819
820 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000821
Owen Anderson23b9b192009-08-12 00:36:31 +0000822 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000823 if (!isTypeLegal(NewVT))
824 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000825 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000826
Owen Anderson23b9b192009-08-12 00:36:31 +0000827 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000828 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000829 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000830 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000831 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000832 } else {
833 // Otherwise, promotion or legal types use the same number of registers as
834 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000835 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000836 }
837
Evan Chenge9b3da12006-05-17 18:10:06 +0000838 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000839}
840
Evan Cheng3ae05432008-01-24 00:22:01 +0000841/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000842/// function arguments in the caller parameter area. This is the actual
843/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000844unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000845 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000846}
847
Chris Lattner071c62f2010-01-25 23:26:13 +0000848/// getJumpTableEncoding - Return the entry encoding for a jump table in the
849/// current function. The returned value is a member of the
850/// MachineJumpTableInfo::JTEntryKind enum.
851unsigned TargetLowering::getJumpTableEncoding() const {
852 // In non-pic modes, just use the address of a block.
853 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
854 return MachineJumpTableInfo::EK_BlockAddress;
855
856 // In PIC mode, if the target supports a GPRel32 directive, use it.
857 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
858 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
859
860 // Otherwise, use a label difference.
861 return MachineJumpTableInfo::EK_LabelDifference32;
862}
863
Dan Gohman475871a2008-07-27 21:46:04 +0000864SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
865 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000866 // If our PIC model is GP relative, use the global offset table as the base.
867 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000868 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000869 return Table;
870}
871
Chris Lattner13e97a22010-01-26 05:30:30 +0000872/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
873/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
874/// MCExpr.
875const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000876TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
877 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000878 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000879 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000880}
881
Dan Gohman6520e202008-10-18 02:06:02 +0000882bool
883TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
884 // Assume that everything is safe in static mode.
885 if (getTargetMachine().getRelocationModel() == Reloc::Static)
886 return true;
887
888 // In dynamic-no-pic mode, assume that known defined values are safe.
889 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
890 GA &&
891 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000892 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000893 return true;
894
895 // Otherwise assume nothing is safe.
896 return false;
897}
898
Chris Lattnereb8146b2006-02-04 02:13:02 +0000899//===----------------------------------------------------------------------===//
900// Optimization Methods
901//===----------------------------------------------------------------------===//
902
Nate Begeman368e18d2006-02-16 21:11:51 +0000903/// ShrinkDemandedConstant - Check to see if the specified operand of the
904/// specified instruction is a constant integer. If so, check to see if there
905/// are any bits set in the constant that are not demanded. If so, shrink the
906/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000907bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000909 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000910
Chris Lattnerec665152006-02-26 23:36:02 +0000911 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000912 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000913 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000914 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000915 case ISD::AND:
916 case ISD::OR: {
917 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
918 if (!C) return false;
919
920 if (Op.getOpcode() == ISD::XOR &&
921 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
922 return false;
923
924 // if we can expand it to have all bits set, do it
925 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000926 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000927 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
928 DAG.getConstant(Demanded &
929 C->getAPIntValue(),
930 VT));
931 return CombineTo(Op, New);
932 }
933
Nate Begemande996292006-02-03 22:24:05 +0000934 break;
935 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000936 }
937
Nate Begemande996292006-02-03 22:24:05 +0000938 return false;
939}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000940
Dan Gohman97121ba2009-04-08 00:15:30 +0000941/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
942/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
943/// cast, but it could be generalized for targets with other types of
944/// implicit widening casts.
945bool
946TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
947 unsigned BitWidth,
948 const APInt &Demanded,
949 DebugLoc dl) {
950 assert(Op.getNumOperands() == 2 &&
951 "ShrinkDemandedOp only supports binary operators!");
952 assert(Op.getNode()->getNumValues() == 1 &&
953 "ShrinkDemandedOp only supports nodes with one result!");
954
955 // Don't do this if the node has another user, which may require the
956 // full value.
957 if (!Op.getNode()->hasOneUse())
958 return false;
959
960 // Search for the smallest integer type with free casts to and from
961 // Op's type. For expedience, just check power-of-2 integer types.
962 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
963 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
964 if (!isPowerOf2_32(SmallVTBits))
965 SmallVTBits = NextPowerOf2(SmallVTBits);
966 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000967 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000968 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
969 TLI.isZExtFree(SmallVT, Op.getValueType())) {
970 // We found a type with free casts.
971 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
972 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
973 Op.getNode()->getOperand(0)),
974 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
975 Op.getNode()->getOperand(1)));
976 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
977 return CombineTo(Op, Z);
978 }
979 }
980 return false;
981}
982
Nate Begeman368e18d2006-02-16 21:11:51 +0000983/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
984/// DemandedMask bits of the result of Op are ever used downstream. If we can
985/// use this information to simplify Op, create a new simplified DAG node and
986/// return true, returning the original and new nodes in Old and New. Otherwise,
987/// analyze the expression and return a mask of KnownOne and KnownZero bits for
988/// the expression (used to simplify the caller). The KnownZero/One bits may
989/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000990bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000991 const APInt &DemandedMask,
992 APInt &KnownZero,
993 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000994 TargetLoweringOpt &TLO,
995 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000997 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000998 "Mask size mismatches value type size!");
999 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001000 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001001
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 // Don't know anything.
1003 KnownZero = KnownOne = APInt(BitWidth, 0);
1004
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001006 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001007 if (Depth != 0) {
1008 // If not at the root, Just compute the KnownZero/KnownOne bits to
1009 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +00001010 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001011 return false;
1012 }
1013 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001014 // just set the NewMask to all bits.
1015 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 } else if (DemandedMask == 0) {
1017 // Not demanding any bits from Op.
1018 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001019 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 return false;
1021 } else if (Depth == 6) { // Limit search depth.
1022 return false;
1023 }
1024
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001025 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001026 switch (Op.getOpcode()) {
1027 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001029 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1030 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001031 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001032 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001033 // If the RHS is a constant, check to see if the LHS would be zero without
1034 // using the bits from the RHS. Below, we use knowledge about the RHS to
1035 // simplify the LHS, here we're using information from the LHS to simplify
1036 // the RHS.
1037 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001038 APInt LHSZero, LHSOne;
1039 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001040 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001041 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001043 return TLO.CombineTo(Op, Op.getOperand(0));
1044 // If any of the set bits in the RHS are known zero on the LHS, shrink
1045 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001046 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001047 return true;
1048 }
1049
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001051 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001052 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001053 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001055 KnownZero2, KnownOne2, TLO, Depth+1))
1056 return true;
1057 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1058
1059 // If all of the demanded bits are known one on one side, return the other.
1060 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001061 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001062 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001063 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001064 return TLO.CombineTo(Op, Op.getOperand(1));
1065 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001066 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1068 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001069 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001070 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001071 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001072 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001073 return true;
1074
Nate Begeman368e18d2006-02-16 21:11:51 +00001075 // Output known-1 bits are only known if set in both the LHS & RHS.
1076 KnownOne &= KnownOne2;
1077 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1078 KnownZero |= KnownZero2;
1079 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001080 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001081 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001082 KnownOne, TLO, Depth+1))
1083 return true;
1084 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001085 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001086 KnownZero2, KnownOne2, TLO, Depth+1))
1087 return true;
1088 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1089
1090 // If all of the demanded bits are known zero on one side, return the other.
1091 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001092 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001093 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001094 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001095 return TLO.CombineTo(Op, Op.getOperand(1));
1096 // If all of the potentially set bits on one side are known to be set on
1097 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001098 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001099 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001100 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001101 return TLO.CombineTo(Op, Op.getOperand(1));
1102 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001103 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001104 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001105 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001106 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001107 return true;
1108
Nate Begeman368e18d2006-02-16 21:11:51 +00001109 // Output known-0 bits are only known if clear in both the LHS & RHS.
1110 KnownZero &= KnownZero2;
1111 // Output known-1 are known to be set if set in either the LHS | RHS.
1112 KnownOne |= KnownOne2;
1113 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001114 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001115 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001116 KnownOne, TLO, Depth+1))
1117 return true;
1118 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001119 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001120 KnownOne2, TLO, Depth+1))
1121 return true;
1122 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1123
1124 // If all of the demanded bits are known zero on one side, return the other.
1125 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001126 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001127 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001128 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001129 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001130 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001131 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001132 return true;
1133
Chris Lattner3687c1a2006-11-27 21:50:02 +00001134 // If all of the unknown bits are known to be zero on one side or the other
1135 // (but not both) turn this into an *inclusive* or.
1136 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001138 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001139 Op.getOperand(0),
1140 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001141
1142 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1143 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1144 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1145 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1146
Nate Begeman368e18d2006-02-16 21:11:51 +00001147 // If all of the demanded bits on one side are known, and all of the set
1148 // bits on that side are also known to be set on the other side, turn this
1149 // into an AND, as we know the bits will be cleared.
1150 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001151 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001152 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001153 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001154 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001155 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1156 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001157 }
1158 }
1159
1160 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001161 // for XOR, we prefer to force bits to 1 if they will make a -1.
1162 // if we can't force bits, try to shrink constant
1163 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1164 APInt Expanded = C->getAPIntValue() | (~NewMask);
1165 // if we can expand it to have all bits set, do it
1166 if (Expanded.isAllOnesValue()) {
1167 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001168 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001169 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001170 TLO.DAG.getConstant(Expanded, VT));
1171 return TLO.CombineTo(Op, New);
1172 }
1173 // if it already has all the bits set, nothing to change
1174 // but don't shrink either!
1175 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1176 return true;
1177 }
1178 }
1179
Nate Begeman368e18d2006-02-16 21:11:51 +00001180 KnownZero = KnownZeroOut;
1181 KnownOne = KnownOneOut;
1182 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001183 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001184 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001185 KnownOne, TLO, Depth+1))
1186 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001187 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001188 KnownOne2, TLO, Depth+1))
1189 return true;
1190 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1191 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1192
1193 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001195 return true;
1196
1197 // Only known if known in both the LHS and RHS.
1198 KnownOne &= KnownOne2;
1199 KnownZero &= KnownZero2;
1200 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001201 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001203 KnownOne, TLO, Depth+1))
1204 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001205 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001206 KnownOne2, TLO, Depth+1))
1207 return true;
1208 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1209 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1210
1211 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001212 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001213 return true;
1214
1215 // Only known if known in both the LHS and RHS.
1216 KnownOne &= KnownOne2;
1217 KnownZero &= KnownZero2;
1218 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001219 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001220 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001221 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001223
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001224 // If the shift count is an invalid immediate, don't do anything.
1225 if (ShAmt >= BitWidth)
1226 break;
1227
Chris Lattner895c4ab2007-04-17 21:14:16 +00001228 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1229 // single shift. We can do this if the bottom bits (which are shifted
1230 // out) are never demanded.
1231 if (InOp.getOpcode() == ISD::SRL &&
1232 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001233 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001234 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001235 unsigned Opc = ISD::SHL;
1236 int Diff = ShAmt-C1;
1237 if (Diff < 0) {
1238 Diff = -Diff;
1239 Opc = ISD::SRL;
1240 }
1241
Dan Gohman475871a2008-07-27 21:46:04 +00001242 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001243 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001244 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001245 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001246 InOp.getOperand(0), NewSA));
1247 }
1248 }
1249
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001251 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001252 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001253 KnownZero <<= SA->getZExtValue();
1254 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001255 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001256 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001257 }
1258 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001259 case ISD::SRL:
1260 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001261 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001262 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001264 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001265
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 // If the shift count is an invalid immediate, don't do anything.
1267 if (ShAmt >= BitWidth)
1268 break;
1269
Chris Lattner895c4ab2007-04-17 21:14:16 +00001270 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1271 // single shift. We can do this if the top bits (which are shifted out)
1272 // are never demanded.
1273 if (InOp.getOpcode() == ISD::SHL &&
1274 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001275 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001276 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001277 unsigned Opc = ISD::SRL;
1278 int Diff = ShAmt-C1;
1279 if (Diff < 0) {
1280 Diff = -Diff;
1281 Opc = ISD::SHL;
1282 }
1283
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001285 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001286 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001287 InOp.getOperand(0), NewSA));
1288 }
1289 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001290
1291 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001292 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001293 KnownZero, KnownOne, TLO, Depth+1))
1294 return true;
1295 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001296 KnownZero = KnownZero.lshr(ShAmt);
1297 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001298
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001299 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001300 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001301 }
1302 break;
1303 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001304 // If this is an arithmetic shift right and only the low-bit is set, we can
1305 // always convert this into a logical shr, even if the shift amount is
1306 // variable. The low bit of the shift cannot be an input sign bit unless
1307 // the shift amount is >= the size of the datatype, which is undefined.
1308 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001309 return TLO.CombineTo(Op,
1310 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1311 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001312
Nate Begeman368e18d2006-02-16 21:11:51 +00001313 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001314 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001315 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001316
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 // If the shift count is an invalid immediate, don't do anything.
1318 if (ShAmt >= BitWidth)
1319 break;
1320
1321 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001322
1323 // If any of the demanded bits are produced by the sign extension, we also
1324 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001325 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1326 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001327 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001328
1329 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001330 KnownZero, KnownOne, TLO, Depth+1))
1331 return true;
1332 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001333 KnownZero = KnownZero.lshr(ShAmt);
1334 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001335
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001336 // Handle the sign bit, adjusted to where it is now in the mask.
1337 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001338
1339 // If the input sign bit is known to be zero, or if none of the top bits
1340 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001341 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001342 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1343 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001344 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001345 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001346 KnownOne |= HighBits;
1347 }
1348 }
1349 break;
1350 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001351 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001352
Chris Lattnerec665152006-02-26 23:36:02 +00001353 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001354 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001355 APInt NewBits =
1356 APInt::getHighBitsSet(BitWidth,
1357 BitWidth - EVT.getScalarType().getSizeInBits()) &
1358 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001359
Chris Lattnerec665152006-02-26 23:36:02 +00001360 // If none of the extended bits are demanded, eliminate the sextinreg.
1361 if (NewBits == 0)
1362 return TLO.CombineTo(Op, Op.getOperand(0));
1363
Dan Gohmand1996362010-01-09 02:13:55 +00001364 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001365 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001366 APInt InputDemandedBits =
1367 APInt::getLowBitsSet(BitWidth,
1368 EVT.getScalarType().getSizeInBits()) &
1369 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001370
Chris Lattnerec665152006-02-26 23:36:02 +00001371 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001372 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001373 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001374
1375 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1376 KnownZero, KnownOne, TLO, Depth+1))
1377 return true;
1378 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1379
1380 // If the sign bit of the input is known set or clear, then we know the
1381 // top bits of the result.
1382
Chris Lattnerec665152006-02-26 23:36:02 +00001383 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001384 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001385 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001386 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001387
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001388 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001389 KnownOne |= NewBits;
1390 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001391 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001392 KnownZero &= ~NewBits;
1393 KnownOne &= ~NewBits;
1394 }
1395 break;
1396 }
Chris Lattnerec665152006-02-26 23:36:02 +00001397 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001398 unsigned OperandBitWidth =
1399 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001400 APInt InMask = NewMask;
1401 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001402
1403 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001404 APInt NewBits =
1405 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1406 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001407 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001408 Op.getValueType(),
1409 Op.getOperand(0)));
1410
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001411 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001412 KnownZero, KnownOne, TLO, Depth+1))
1413 return true;
1414 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001415 KnownZero.zext(BitWidth);
1416 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001417 KnownZero |= NewBits;
1418 break;
1419 }
1420 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001421 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001422 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001423 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001424 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001425 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001426
1427 // If none of the top bits are demanded, convert this into an any_extend.
1428 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001429 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1430 Op.getValueType(),
1431 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001432
1433 // Since some of the sign extended bits are demanded, we know that the sign
1434 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001435 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001436 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001437 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001438
1439 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1440 KnownOne, TLO, Depth+1))
1441 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001442 KnownZero.zext(BitWidth);
1443 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001444
1445 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001446 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001447 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001448 Op.getValueType(),
1449 Op.getOperand(0)));
1450
1451 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001452 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001453 KnownOne |= NewBits;
1454 KnownZero &= ~NewBits;
1455 } else { // Otherwise, top bits aren't known.
1456 KnownOne &= ~NewBits;
1457 KnownZero &= ~NewBits;
1458 }
1459 break;
1460 }
1461 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001462 unsigned OperandBitWidth =
1463 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001464 APInt InMask = NewMask;
1465 InMask.trunc(OperandBitWidth);
1466 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001467 KnownZero, KnownOne, TLO, Depth+1))
1468 return true;
1469 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001470 KnownZero.zext(BitWidth);
1471 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001472 break;
1473 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001474 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001475 // Simplify the input, using demanded bit information, and compute the known
1476 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001477 unsigned OperandBitWidth =
1478 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001479 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001480 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001481 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001482 KnownZero, KnownOne, TLO, Depth+1))
1483 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001484 KnownZero.trunc(BitWidth);
1485 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001486
1487 // If the input is only used by this truncate, see if we can shrink it based
1488 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001489 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001491 switch (In.getOpcode()) {
1492 default: break;
1493 case ISD::SRL:
1494 // Shrink SRL by a constant if none of the high bits shifted in are
1495 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001496 if (TLO.LegalTypes() &&
1497 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1498 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1499 // undesirable.
1500 break;
1501 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1502 if (!ShAmt)
1503 break;
1504 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1505 OperandBitWidth - BitWidth);
1506 HighBits = HighBits.lshr(ShAmt->getZExtValue());
1507 HighBits.trunc(BitWidth);
1508
1509 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1510 // None of the shifted in bits are needed. Add a truncate of the
1511 // shift input, then shift it.
1512 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
1513 Op.getValueType(),
1514 In.getOperand(0));
1515 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1516 Op.getValueType(),
1517 NewTrunc,
1518 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001519 }
1520 break;
1521 }
1522 }
1523
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001524 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001525 break;
1526 }
Chris Lattnerec665152006-02-26 23:36:02 +00001527 case ISD::AssertZext: {
Dan Gohman400f75c2010-06-03 20:21:33 +00001528 // Demand all the bits of the input that are demanded in the output.
1529 // The low bits are obvious; the high bits are demanded because we're
1530 // asserting that they're zero here.
1531 if (SimplifyDemandedBits(Op.getOperand(0), NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001532 KnownZero, KnownOne, TLO, Depth+1))
1533 return true;
1534 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001535
1536 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1537 APInt InMask = APInt::getLowBitsSet(BitWidth,
1538 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001539 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001540 break;
1541 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001542 case ISD::BIT_CONVERT:
1543#if 0
1544 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1545 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001546 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1548 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001549 // Only do this xform if FGETSIGN is valid or if before legalize.
1550 if (!TLO.AfterLegalize ||
1551 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1552 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1553 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001555 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001556 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001558 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1559 Sign, ShAmt));
1560 }
1561 }
1562#endif
1563 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001564 case ISD::ADD:
1565 case ISD::MUL:
1566 case ISD::SUB: {
1567 // Add, Sub, and Mul don't demand any bits in positions beyond that
1568 // of the highest bit demanded of them.
1569 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1570 BitWidth - NewMask.countLeadingZeros());
1571 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1572 KnownOne2, TLO, Depth+1))
1573 return true;
1574 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1575 KnownOne2, TLO, Depth+1))
1576 return true;
1577 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001578 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001579 return true;
1580 }
1581 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001582 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001583 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001584 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001585 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001586 }
Chris Lattnerec665152006-02-26 23:36:02 +00001587
1588 // If we know the value of all of the demanded bits, return this as a
1589 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001590 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001591 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1592
Nate Begeman368e18d2006-02-16 21:11:51 +00001593 return false;
1594}
1595
Nate Begeman368e18d2006-02-16 21:11:51 +00001596/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1597/// in Mask are known to be either zero or one and return them in the
1598/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001599void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001600 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001601 APInt &KnownZero,
1602 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001603 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001604 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001605 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1606 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1607 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1608 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001609 "Should use MaskedValueIsZero if you don't know whether Op"
1610 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001611 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001612}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001613
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001614/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1615/// targets that want to expose additional information about sign bits to the
1616/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001617unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001618 unsigned Depth) const {
1619 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1620 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1621 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1622 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1623 "Should use ComputeNumSignBits if you don't know whether Op"
1624 " is a target node!");
1625 return 1;
1626}
1627
Dan Gohman97d11632009-02-15 23:59:32 +00001628/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1629/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1630/// determine which bit is set.
1631///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001632static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001633 // A left-shift of a constant one will have exactly one bit set, because
1634 // shifting the bit off the end is undefined.
1635 if (Val.getOpcode() == ISD::SHL)
1636 if (ConstantSDNode *C =
1637 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1638 if (C->getAPIntValue() == 1)
1639 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001640
Dan Gohman97d11632009-02-15 23:59:32 +00001641 // Similarly, a right-shift of a constant sign-bit will have exactly
1642 // one bit set.
1643 if (Val.getOpcode() == ISD::SRL)
1644 if (ConstantSDNode *C =
1645 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1646 if (C->getAPIntValue().isSignBit())
1647 return true;
1648
1649 // More could be done here, though the above checks are enough
1650 // to handle some common cases.
1651
1652 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001654 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001655 APInt Mask = APInt::getAllOnesValue(BitWidth);
1656 APInt KnownZero, KnownOne;
1657 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001658 return (KnownZero.countPopulation() == BitWidth - 1) &&
1659 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001660}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001661
Evan Chengfa1eb272007-02-08 22:13:59 +00001662/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001663/// and cc. If it is unable to simplify it, return a null SDValue.
1664SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001665TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001666 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001667 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001668 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001669 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001670
1671 // These setcc operations always fold.
1672 switch (Cond) {
1673 default: break;
1674 case ISD::SETFALSE:
1675 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1676 case ISD::SETTRUE:
1677 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1678 }
1679
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001680 if (isa<ConstantSDNode>(N0.getNode())) {
1681 // Ensure that the constant occurs on the RHS, and fold constant
1682 // comparisons.
1683 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1684 }
1685
Gabor Greifba36cb52008-08-28 21:40:38 +00001686 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001687 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001688
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001689 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1690 // equality comparison, then we're just comparing whether X itself is
1691 // zero.
1692 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1693 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1694 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001695 const APInt &ShAmt
1696 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001697 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1698 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1699 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1700 // (srl (ctlz x), 5) == 0 -> X != 0
1701 // (srl (ctlz x), 5) != 1 -> X != 0
1702 Cond = ISD::SETNE;
1703 } else {
1704 // (srl (ctlz x), 5) != 0 -> X == 0
1705 // (srl (ctlz x), 5) == 1 -> X == 0
1706 Cond = ISD::SETEQ;
1707 }
1708 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1709 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1710 Zero, Cond);
1711 }
1712 }
1713
1714 // If the LHS is '(and load, const)', the RHS is 0,
1715 // the test is for equality or unsigned, and all 1 bits of the const are
1716 // in the same partial word, see if we can shorten the load.
1717 if (DCI.isBeforeLegalize() &&
1718 N0.getOpcode() == ISD::AND && C1 == 0 &&
1719 N0.getNode()->hasOneUse() &&
1720 isa<LoadSDNode>(N0.getOperand(0)) &&
1721 N0.getOperand(0).getNode()->hasOneUse() &&
1722 isa<ConstantSDNode>(N0.getOperand(1))) {
1723 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001724 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001725 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001726 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001727 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001728 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001729 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1730 // 8 bits, but have to be careful...
1731 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1732 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001733 const APInt &Mask =
1734 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001735 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001736 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001737 for (unsigned offset=0; offset<origWidth/width; offset++) {
1738 if ((newMask & Mask) == Mask) {
1739 if (!TD->isLittleEndian())
1740 bestOffset = (origWidth/width - offset - 1) * (width/8);
1741 else
1742 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001743 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001744 bestWidth = width;
1745 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001746 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001747 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001748 }
1749 }
1750 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001751 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001752 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001753 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001754 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001755 SDValue Ptr = Lod->getBasePtr();
1756 if (bestOffset != 0)
1757 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1758 DAG.getConstant(bestOffset, PtrType));
1759 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1760 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1761 Lod->getSrcValue(),
1762 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001763 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001764 return DAG.getSetCC(dl, VT,
1765 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001766 DAG.getConstant(bestMask.trunc(bestWidth),
1767 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001768 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001769 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001770 }
1771 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001772
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001773 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1774 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1775 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1776
1777 // If the comparison constant has bits in the upper part, the
1778 // zero-extended value could never match.
1779 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1780 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001781 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001782 case ISD::SETUGT:
1783 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001784 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001785 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001786 case ISD::SETULE:
1787 case ISD::SETNE: return DAG.getConstant(1, VT);
1788 case ISD::SETGT:
1789 case ISD::SETGE:
1790 // True if the sign bit of C1 is set.
1791 return DAG.getConstant(C1.isNegative(), VT);
1792 case ISD::SETLT:
1793 case ISD::SETLE:
1794 // True if the sign bit of C1 isn't set.
1795 return DAG.getConstant(C1.isNonNegative(), VT);
1796 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001797 break;
1798 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001799 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001800
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001801 // Otherwise, we can perform the comparison with the low bits.
1802 switch (Cond) {
1803 case ISD::SETEQ:
1804 case ISD::SETNE:
1805 case ISD::SETUGT:
1806 case ISD::SETUGE:
1807 case ISD::SETULT:
1808 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001809 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001810 if (DCI.isBeforeLegalizeOps() ||
1811 (isOperationLegal(ISD::SETCC, newVT) &&
1812 getCondCodeAction(Cond, newVT)==Legal))
1813 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1814 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1815 Cond);
1816 break;
1817 }
1818 default:
1819 break; // todo, be more careful with signed comparisons
1820 }
1821 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001822 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001824 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001825 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001826 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1827
1828 // If the extended part has any inconsistent bits, it cannot ever
1829 // compare equal. In other words, they have to be all ones or all
1830 // zeros.
1831 APInt ExtBits =
1832 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1833 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1834 return DAG.getConstant(Cond == ISD::SETNE, VT);
1835
1836 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001838 if (Op0Ty == ExtSrcTy) {
1839 ZextOp = N0.getOperand(0);
1840 } else {
1841 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1842 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1843 DAG.getConstant(Imm, Op0Ty));
1844 }
1845 if (!DCI.isCalledByLegalizer())
1846 DCI.AddToWorklist(ZextOp.getNode());
1847 // Otherwise, make this a use of a zext.
1848 return DAG.getSetCC(dl, VT, ZextOp,
1849 DAG.getConstant(C1 & APInt::getLowBitsSet(
1850 ExtDstTyBits,
1851 ExtSrcTyBits),
1852 ExtDstTy),
1853 Cond);
1854 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1855 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001856 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001857 if (N0.getOpcode() == ISD::SETCC &&
1858 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001859 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001860 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001861 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001862 // Invert the condition.
1863 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1864 CC = ISD::getSetCCInverse(CC,
1865 N0.getOperand(0).getValueType().isInteger());
1866 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001867 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001868
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001869 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001870 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001871 N0.getOperand(0).getOpcode() == ISD::XOR &&
1872 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1873 isa<ConstantSDNode>(N0.getOperand(1)) &&
1874 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1875 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1876 // can only do this if the top bits are known zero.
1877 unsigned BitWidth = N0.getValueSizeInBits();
1878 if (DAG.MaskedValueIsZero(N0,
1879 APInt::getHighBitsSet(BitWidth,
1880 BitWidth-1))) {
1881 // Okay, get the un-inverted input value.
1882 SDValue Val;
1883 if (N0.getOpcode() == ISD::XOR)
1884 Val = N0.getOperand(0);
1885 else {
1886 assert(N0.getOpcode() == ISD::AND &&
1887 N0.getOperand(0).getOpcode() == ISD::XOR);
1888 // ((X^1)&1)^1 -> X & 1
1889 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1890 N0.getOperand(0).getOperand(0),
1891 N0.getOperand(1));
1892 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001893
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001894 return DAG.getSetCC(dl, VT, Val, N1,
1895 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1896 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001897 } else if (N1C->getAPIntValue() == 1 &&
1898 (VT == MVT::i1 ||
1899 getBooleanContents() == ZeroOrOneBooleanContent)) {
1900 SDValue Op0 = N0;
1901 if (Op0.getOpcode() == ISD::TRUNCATE)
1902 Op0 = Op0.getOperand(0);
1903
1904 if ((Op0.getOpcode() == ISD::XOR) &&
1905 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1906 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1907 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1908 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1909 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1910 Cond);
1911 } else if (Op0.getOpcode() == ISD::AND &&
1912 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1913 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1914 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001915 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001916 Op0 = DAG.getNode(ISD::AND, dl, VT,
1917 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1918 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001919 else if (Op0.getValueType().bitsLT(VT))
1920 Op0 = DAG.getNode(ISD::AND, dl, VT,
1921 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1922 DAG.getConstant(1, VT));
1923
Evan Cheng2c755ba2010-02-27 07:36:59 +00001924 return DAG.getSetCC(dl, VT, Op0,
1925 DAG.getConstant(0, Op0.getValueType()),
1926 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1927 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001928 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001929 }
1930
1931 APInt MinVal, MaxVal;
1932 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1933 if (ISD::isSignedIntSetCC(Cond)) {
1934 MinVal = APInt::getSignedMinValue(OperandBitSize);
1935 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1936 } else {
1937 MinVal = APInt::getMinValue(OperandBitSize);
1938 MaxVal = APInt::getMaxValue(OperandBitSize);
1939 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001940
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001941 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1942 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1943 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1944 // X >= C0 --> X > (C0-1)
1945 return DAG.getSetCC(dl, VT, N0,
1946 DAG.getConstant(C1-1, N1.getValueType()),
1947 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1948 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001949
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001950 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1951 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1952 // X <= C0 --> X < (C0+1)
1953 return DAG.getSetCC(dl, VT, N0,
1954 DAG.getConstant(C1+1, N1.getValueType()),
1955 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1956 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001957
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001958 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1959 return DAG.getConstant(0, VT); // X < MIN --> false
1960 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1961 return DAG.getConstant(1, VT); // X >= MIN --> true
1962 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1963 return DAG.getConstant(0, VT); // X > MAX --> false
1964 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1965 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001966
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001967 // Canonicalize setgt X, Min --> setne X, Min
1968 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1969 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1970 // Canonicalize setlt X, Max --> setne X, Max
1971 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1972 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001973
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001974 // If we have setult X, 1, turn it into seteq X, 0
1975 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1976 return DAG.getSetCC(dl, VT, N0,
1977 DAG.getConstant(MinVal, N0.getValueType()),
1978 ISD::SETEQ);
1979 // If we have setugt X, Max-1, turn it into seteq X, Max
1980 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1981 return DAG.getSetCC(dl, VT, N0,
1982 DAG.getConstant(MaxVal, N0.getValueType()),
1983 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001984
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001985 // If we have "setcc X, C0", check to see if we can shrink the immediate
1986 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001987
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001988 // SETUGT X, SINTMAX -> SETLT X, 0
1989 if (Cond == ISD::SETUGT &&
1990 C1 == APInt::getSignedMaxValue(OperandBitSize))
1991 return DAG.getSetCC(dl, VT, N0,
1992 DAG.getConstant(0, N1.getValueType()),
1993 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001994
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001995 // SETULT X, SINTMIN -> SETGT X, -1
1996 if (Cond == ISD::SETULT &&
1997 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1998 SDValue ConstMinusOne =
1999 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2000 N1.getValueType());
2001 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2002 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002003
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002004 // Fold bit comparisons when we can.
2005 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002006 (VT == N0.getValueType() ||
2007 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2008 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002009 if (ConstantSDNode *AndRHS =
2010 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00002011 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002012 getPointerTy() : getShiftAmountTy();
2013 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2014 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002015 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002016 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2017 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002018 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002019 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002020 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002021 // (X & 8) == 8 --> (X & 8) >> 3
2022 // Perform the xform if C1 is a single bit.
2023 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002024 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2025 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2026 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002027 }
2028 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002029 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002030 }
2031
Gabor Greifba36cb52008-08-28 21:40:38 +00002032 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002033 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002034 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002035 if (O.getNode()) return O;
2036 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002037 // If the RHS of an FP comparison is a constant, simplify it away in
2038 // some cases.
2039 if (CFP->getValueAPF().isNaN()) {
2040 // If an operand is known to be a nan, we can fold it.
2041 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002042 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002043 case 0: // Known false.
2044 return DAG.getConstant(0, VT);
2045 case 1: // Known true.
2046 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002047 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002048 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002049 }
2050 }
2051
2052 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2053 // constant if knowing that the operand is non-nan is enough. We prefer to
2054 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2055 // materialize 0.0.
2056 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002057 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002058
2059 // If the condition is not legal, see if we can find an equivalent one
2060 // which is legal.
2061 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2062 // If the comparison was an awkward floating-point == or != and one of
2063 // the comparison operands is infinity or negative infinity, convert the
2064 // condition to a less-awkward <= or >=.
2065 if (CFP->getValueAPF().isInfinity()) {
2066 if (CFP->getValueAPF().isNegative()) {
2067 if (Cond == ISD::SETOEQ &&
2068 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2069 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2070 if (Cond == ISD::SETUEQ &&
2071 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2072 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2073 if (Cond == ISD::SETUNE &&
2074 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2075 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2076 if (Cond == ISD::SETONE &&
2077 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2078 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2079 } else {
2080 if (Cond == ISD::SETOEQ &&
2081 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2082 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2083 if (Cond == ISD::SETUEQ &&
2084 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2085 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2086 if (Cond == ISD::SETUNE &&
2087 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2088 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2089 if (Cond == ISD::SETONE &&
2090 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2091 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2092 }
2093 }
2094 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002095 }
2096
2097 if (N0 == N1) {
2098 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002099 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2101 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2102 if (UOF == 2) // FP operators that are undefined on NaNs.
2103 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2104 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2105 return DAG.getConstant(UOF, VT);
2106 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2107 // if it is not already.
2108 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2109 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002110 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002111 }
2112
2113 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002114 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002115 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2116 N0.getOpcode() == ISD::XOR) {
2117 // Simplify (X+Y) == (X+Z) --> Y == Z
2118 if (N0.getOpcode() == N1.getOpcode()) {
2119 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002120 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002121 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002122 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002123 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2124 // If X op Y == Y op X, try other combinations.
2125 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002126 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2127 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002128 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002129 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2130 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002131 }
2132 }
2133
2134 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2135 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2136 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002137 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002138 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002139 DAG.getConstant(RHSC->getAPIntValue()-
2140 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002141 N0.getValueType()), Cond);
2142 }
2143
2144 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2145 if (N0.getOpcode() == ISD::XOR)
2146 // If we know that all of the inverted bits are zero, don't bother
2147 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002148 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2149 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002150 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002151 DAG.getConstant(LHSR->getAPIntValue() ^
2152 RHSC->getAPIntValue(),
2153 N0.getValueType()),
2154 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002155 }
2156
2157 // Turn (C1-X) == C2 --> X == C1-C2
2158 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002159 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002160 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002161 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002162 DAG.getConstant(SUBC->getAPIntValue() -
2163 RHSC->getAPIntValue(),
2164 N0.getValueType()),
2165 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002166 }
2167 }
2168 }
2169
2170 // Simplify (X+Z) == X --> Z == 0
2171 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002172 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002173 DAG.getConstant(0, N0.getValueType()), Cond);
2174 if (N0.getOperand(1) == N1) {
2175 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002176 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002177 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002178 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002179 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2180 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002181 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002182 N1,
2183 DAG.getConstant(1, getShiftAmountTy()));
2184 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002185 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002186 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002187 }
2188 }
2189 }
2190
2191 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2192 N1.getOpcode() == ISD::XOR) {
2193 // Simplify X == (X+Z) --> Z == 0
2194 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002195 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002196 DAG.getConstant(0, N1.getValueType()), Cond);
2197 } else if (N1.getOperand(1) == N0) {
2198 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002199 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002200 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002201 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002202 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2203 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002204 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002205 DAG.getConstant(1, getShiftAmountTy()));
2206 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002207 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002208 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002209 }
2210 }
2211 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002212
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002213 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002214 // Note that where y is variable and is known to have at most
2215 // one bit set (for example, if it is z&1) we cannot do this;
2216 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002217 if (N0.getOpcode() == ISD::AND)
2218 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002219 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002220 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2221 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002222 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002223 }
2224 }
2225 if (N1.getOpcode() == ISD::AND)
2226 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002227 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002228 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2229 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002230 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002231 }
2232 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002233 }
2234
2235 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002236 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002238 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002239 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002240 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2242 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002243 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002244 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002245 break;
2246 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002248 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002249 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2250 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 Temp = DAG.getNOT(dl, N0, MVT::i1);
2252 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002253 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002254 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002255 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002256 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2257 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 Temp = DAG.getNOT(dl, N1, MVT::i1);
2259 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002260 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002261 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002262 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002263 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2264 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 Temp = DAG.getNOT(dl, N0, MVT::i1);
2266 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002267 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002268 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002269 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002270 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2271 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 Temp = DAG.getNOT(dl, N1, MVT::i1);
2273 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002274 break;
2275 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002277 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002278 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002279 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002280 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002281 }
2282 return N0;
2283 }
2284
2285 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002286 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002287}
2288
Evan Chengad4196b2008-05-12 19:56:52 +00002289/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2290/// node is a GlobalAddress + offset.
Dan Gohman46510a72010-04-15 01:51:59 +00002291bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002292 int64_t &Offset) const {
2293 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002294 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2295 GA = GASD->getGlobal();
2296 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002297 return true;
2298 }
2299
2300 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue N1 = N->getOperand(0);
2302 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002303 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002304 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2305 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002306 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002307 return true;
2308 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002309 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002310 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2311 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002312 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002313 return true;
2314 }
2315 }
2316 }
2317 return false;
2318}
2319
2320
Dan Gohman475871a2008-07-27 21:46:04 +00002321SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002322PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2323 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002325}
2326
Chris Lattnereb8146b2006-02-04 02:13:02 +00002327//===----------------------------------------------------------------------===//
2328// Inline Assembler Implementation Methods
2329//===----------------------------------------------------------------------===//
2330
Chris Lattner4376fea2008-04-27 00:09:47 +00002331
Chris Lattnereb8146b2006-02-04 02:13:02 +00002332TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002333TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002334 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002335 if (Constraint.size() == 1) {
2336 switch (Constraint[0]) {
2337 default: break;
2338 case 'r': return C_RegisterClass;
2339 case 'm': // memory
2340 case 'o': // offsetable
2341 case 'V': // not offsetable
2342 return C_Memory;
2343 case 'i': // Simple Integer or Relocatable Constant
2344 case 'n': // Simple Integer
2345 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002346 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002347 case 'I': // Target registers.
2348 case 'J':
2349 case 'K':
2350 case 'L':
2351 case 'M':
2352 case 'N':
2353 case 'O':
2354 case 'P':
2355 return C_Other;
2356 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002357 }
Chris Lattner065421f2007-03-25 02:18:14 +00002358
2359 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2360 Constraint[Constraint.size()-1] == '}')
2361 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002362 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002363}
2364
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002365/// LowerXConstraint - try to replace an X constraint, which matches anything,
2366/// with another that has more specific requirements based on the type of the
2367/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002368const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002369 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002370 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002371 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002372 return "f"; // works for many targets
2373 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002374}
2375
Chris Lattner48884cd2007-08-25 00:47:38 +00002376/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2377/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002378void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002379 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00002380 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002381 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002382 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002383 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002384 case 'X': // Allows any operand; labels (basic block) use this.
2385 if (Op.getOpcode() == ISD::BasicBlock) {
2386 Ops.push_back(Op);
2387 return;
2388 }
2389 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002390 case 'i': // Simple Integer or Relocatable Constant
2391 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002392 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002393 // These operands are interested in values of the form (GV+C), where C may
2394 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2395 // is possible and fine if either GV or C are missing.
2396 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2397 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2398
2399 // If we have "(add GV, C)", pull out GV/C
2400 if (Op.getOpcode() == ISD::ADD) {
2401 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2402 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2403 if (C == 0 || GA == 0) {
2404 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2405 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2406 }
2407 if (C == 0 || GA == 0)
2408 C = 0, GA = 0;
2409 }
2410
2411 // If we find a valid operand, map to the TargetXXX version so that the
2412 // value itself doesn't get selected.
2413 if (GA) { // Either &GV or &GV+C
2414 if (ConstraintLetter != 'n') {
2415 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002416 if (C) Offs += C->getZExtValue();
Devang Patel0d881da2010-07-06 22:08:15 +00002417 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2418 C->getDebugLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002419 Op.getValueType(), Offs));
2420 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002421 }
2422 }
2423 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002424 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002425 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002426 // gcc prints these as sign extended. Sign extend value to 64 bits
2427 // now; without this it would get ZExt'd later in
2428 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2429 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002430 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002431 return;
2432 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002433 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002434 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002435 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002436 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002437}
2438
Chris Lattner4ccb0702006-01-26 20:37:03 +00002439std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002440getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002442 return std::vector<unsigned>();
2443}
2444
2445
2446std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002447getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002448 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002449 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002450 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002451 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2452
2453 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002454 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002455
2456 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002457 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2458 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002459 E = RI->regclass_end(); RCI != E; ++RCI) {
2460 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002461
Dan Gohmanf451cb82010-02-10 16:03:48 +00002462 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002463 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2464 bool isLegal = false;
2465 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2466 I != E; ++I) {
2467 if (isTypeLegal(*I)) {
2468 isLegal = true;
2469 break;
2470 }
2471 }
2472
2473 if (!isLegal) continue;
2474
Chris Lattner1efa40f2006-02-22 00:56:39 +00002475 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2476 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002477 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002478 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002479 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002480 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002481
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002482 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002483}
Evan Cheng30b37b52006-03-13 23:18:16 +00002484
2485//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002486// Constraint Selection.
2487
Chris Lattner6bdcda32008-10-17 16:47:46 +00002488/// isMatchingInputConstraint - Return true of this is an input operand that is
2489/// a matching constraint like "4".
2490bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002491 assert(!ConstraintCode.empty() && "No known constraint!");
2492 return isdigit(ConstraintCode[0]);
2493}
2494
2495/// getMatchedOperand - If this is an input matching constraint, this method
2496/// returns the output operand it matches.
2497unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2498 assert(!ConstraintCode.empty() && "No known constraint!");
2499 return atoi(ConstraintCode.c_str());
2500}
2501
2502
Chris Lattner4376fea2008-04-27 00:09:47 +00002503/// getConstraintGenerality - Return an integer indicating how general CT
2504/// is.
2505static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2506 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002507 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002508 case TargetLowering::C_Other:
2509 case TargetLowering::C_Unknown:
2510 return 0;
2511 case TargetLowering::C_Register:
2512 return 1;
2513 case TargetLowering::C_RegisterClass:
2514 return 2;
2515 case TargetLowering::C_Memory:
2516 return 3;
2517 }
2518}
2519
2520/// ChooseConstraint - If there are multiple different constraints that we
2521/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002522/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002523/// Other -> immediates and magic values
2524/// Register -> one specific register
2525/// RegisterClass -> a group of regs
2526/// Memory -> memory
2527/// Ideally, we would pick the most specific constraint possible: if we have
2528/// something that fits into a register, we would pick it. The problem here
2529/// is that if we have something that could either be in a register or in
2530/// memory that use of the register could cause selection of *other*
2531/// operands to fail: they might only succeed if we pick memory. Because of
2532/// this the heuristic we use is:
2533///
2534/// 1) If there is an 'other' constraint, and if the operand is valid for
2535/// that constraint, use it. This makes us take advantage of 'i'
2536/// constraints when available.
2537/// 2) Otherwise, pick the most general constraint present. This prefers
2538/// 'm' over 'r', for example.
2539///
2540static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002541 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002542 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002543 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2544 unsigned BestIdx = 0;
2545 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2546 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002547
Chris Lattner4376fea2008-04-27 00:09:47 +00002548 // Loop over the options, keeping track of the most general one.
2549 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2550 TargetLowering::ConstraintType CType =
2551 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002552
Chris Lattner5a096902008-04-27 00:37:18 +00002553 // If this is an 'other' constraint, see if the operand is valid for it.
2554 // For example, on X86 we might have an 'rI' constraint. If the operand
2555 // is an integer in the range [0..31] we want to use I (saving a load
2556 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002558 assert(OpInfo.Codes[i].size() == 1 &&
2559 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002560 std::vector<SDValue> ResultOps;
Dale Johannesen1784d162010-06-25 21:55:36 +00002561 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0],
Chris Lattner5a096902008-04-27 00:37:18 +00002562 ResultOps, *DAG);
2563 if (!ResultOps.empty()) {
2564 BestType = CType;
2565 BestIdx = i;
2566 break;
2567 }
2568 }
2569
Dale Johannesena5989f82010-06-28 22:09:45 +00002570 // Things with matching constraints can only be registers, per gcc
2571 // documentation. This mainly affects "g" constraints.
2572 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2573 continue;
2574
Chris Lattner4376fea2008-04-27 00:09:47 +00002575 // This constraint letter is more general than the previous one, use it.
2576 int Generality = getConstraintGenerality(CType);
2577 if (Generality > BestGenerality) {
2578 BestType = CType;
2579 BestIdx = i;
2580 BestGenerality = Generality;
2581 }
2582 }
2583
2584 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2585 OpInfo.ConstraintType = BestType;
2586}
2587
2588/// ComputeConstraintToUse - Determines the constraint code and constraint
2589/// type to use for the specific AsmOperandInfo, setting
2590/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002591void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002592 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002593 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002594 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2595
2596 // Single-letter constraints ('r') are very common.
2597 if (OpInfo.Codes.size() == 1) {
2598 OpInfo.ConstraintCode = OpInfo.Codes[0];
2599 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2600 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002601 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002602 }
2603
2604 // 'X' matches anything.
2605 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2606 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002607 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002608 // the result, which is not what we want to look at; leave them alone.
2609 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002610 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2611 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002612 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002613 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002614
2615 // Otherwise, try to resolve it to something we know about by looking at
2616 // the actual operand type.
2617 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2618 OpInfo.ConstraintCode = Repl;
2619 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2620 }
2621 }
2622}
2623
2624//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002625// Loop Strength Reduction hooks
2626//===----------------------------------------------------------------------===//
2627
Chris Lattner1436bb62007-03-30 23:14:50 +00002628/// isLegalAddressingMode - Return true if the addressing mode represented
2629/// by AM is legal for this target, for a load/store of the specified type.
2630bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2631 const Type *Ty) const {
2632 // The default implementation of this implements a conservative RISCy, r+r and
2633 // r+i addr mode.
2634
2635 // Allows a sign-extended 16-bit immediate field.
2636 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2637 return false;
2638
2639 // No global is ever allowed as a base.
2640 if (AM.BaseGV)
2641 return false;
2642
2643 // Only support r+r,
2644 switch (AM.Scale) {
2645 case 0: // "r+i" or just "i", depending on HasBaseReg.
2646 break;
2647 case 1:
2648 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2649 return false;
2650 // Otherwise we have r+r or r+i.
2651 break;
2652 case 2:
2653 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2654 return false;
2655 // Allow 2*r as r+r.
2656 break;
2657 }
2658
2659 return true;
2660}
2661
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002662/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2663/// return a DAG expression to select that will generate the same value by
2664/// multiplying by a magic number. See:
2665/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002666SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2667 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002669 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002670
2671 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002672 // FIXME: We should be more aggressive here.
2673 if (!isTypeLegal(VT))
2674 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002675
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002676 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002677 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002678
2679 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002680 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002681 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002682 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002683 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002684 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002685 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002686 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002687 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002688 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002689 else
Dan Gohman475871a2008-07-27 21:46:04 +00002690 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002691 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002692 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002693 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002694 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002695 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002696 }
2697 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002698 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002699 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002700 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002701 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002702 }
2703 // Shift right algebraic if shift value is nonzero
2704 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002705 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002706 DAG.getConstant(magics.s, getShiftAmountTy()));
2707 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002708 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002709 }
2710 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002711 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002712 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002713 getShiftAmountTy()));
2714 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002715 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002716 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002717}
2718
2719/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2720/// return a DAG expression to select that will generate the same value by
2721/// multiplying by a magic number. See:
2722/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002723SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2724 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002725 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002726 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002727
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002728 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002729 // FIXME: We should be more aggressive here.
2730 if (!isTypeLegal(VT))
2731 return SDValue();
2732
2733 // FIXME: We should use a narrower constant when the upper
2734 // bits are known to be zero.
2735 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002736 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002737
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002738 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002739 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002740 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002741 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002742 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002743 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002744 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002745 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002746 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002747 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002748 else
Dan Gohman475871a2008-07-27 21:46:04 +00002749 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002750 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002751 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002752
2753 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002754 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2755 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002756 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002757 DAG.getConstant(magics.s, getShiftAmountTy()));
2758 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002759 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002760 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002761 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002762 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002763 DAG.getConstant(1, getShiftAmountTy()));
2764 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002765 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002766 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002767 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002768 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002769 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002770 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2771 }
2772}