blob: 8d02350b6f9b0f9354fb84c1f63c7123966c5a5d [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Andrew Trickde91f3c2010-11-12 17:50:46 +000071// Limit the width of DAG chains. This is important in general to prevent
72// prevent DAG-based analysis from blowing up. For example, alias analysis and
73// load clustering may not complete in reasonable time. It is difficult to
74// recognize and avoid this situation within each individual analysis, and
75// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000076// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000077//
78// MaxParallelChains default is arbitrarily high to avoid affecting
79// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000080// sequence over this should have been converted to llvm.memcpy by the
81// frontend. It easy to induce this behavior with .ll code such as:
82// %buffer = alloca [4096 x i8]
83// %data = load [4096 x i8]* %argPtr
84// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000085static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000086
Chris Lattner3ac18842010-08-24 23:20:40 +000087static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
88 const SDValue *Parts, unsigned NumParts,
89 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091/// getCopyFromParts - Create a value that contains the specified legal parts
92/// combined into the value they represent. If the parts combine to a type
93/// larger then ValueVT then AssertOp can be used to specify whether the extra
94/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
95/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000096static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000097 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000098 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000099 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000100 if (ValueVT.isVector())
101 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000104 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Val = Parts[0];
106
107 if (NumParts > 1) {
108 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000109 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 unsigned PartBits = PartVT.getSizeInBits();
111 unsigned ValueBits = ValueVT.getSizeInBits();
112
113 // Assemble the power of 2 part.
114 unsigned RoundParts = NumParts & (NumParts - 1) ?
115 1 << Log2_32(NumParts) : NumParts;
116 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000117 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000118 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 SDValue Lo, Hi;
120
Owen Anderson23b9b192009-08-12 00:36:31 +0000121 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000124 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000127 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000129 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
130 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000135
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137
138 if (RoundParts < NumParts) {
139 // Assemble the trailing non-power-of-2 part.
140 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000141 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000143 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000144
145 // Combine the round and odd parts.
146 Lo = Val;
147 if (TLI.isBigEndian())
148 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000149 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000150 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
151 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000152 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000153 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
155 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000157 } else if (PartVT.isFloatingPoint()) {
158 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000160 "Unexpected split");
161 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000162 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
163 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 if (TLI.isBigEndian())
165 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000166 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000167 } else {
168 // FP split into integer parts (soft fp)
169 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
170 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000171 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000172 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000173 }
174 }
175
176 // There is now one part, held in Val. Correct it to match ValueVT.
177 PartVT = Val.getValueType();
178
179 if (PartVT == ValueVT)
180 return Val;
181
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183 if (ValueVT.bitsLT(PartVT)) {
184 // For a truncate, see if we have any information to
185 // indicate whether the truncated bits will always be
186 // zero or sign-extension.
187 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000188 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
194
195 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 // FP_ROUND's are always exact here.
197 if (ValueVT.bitsLT(Val.getValueType()))
198 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000199 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000200
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000202 }
203
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000205 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206
Torok Edwinc23197a2009-07-14 16:55:14 +0000207 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208 return SDValue();
209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
355 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000356 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000357 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
358 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
359 }
360 } else if (PartBits == ValueVT.getSizeInBits()) {
361 // Different types of the same size.
362 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000364 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
365 // If the parts cover less bits than value has, truncate the value.
366 assert(PartVT.isInteger() && ValueVT.isInteger() &&
367 "Unknown mismatch!");
368 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
369 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
370 }
371
372 // The value may have changed - recompute ValueVT.
373 ValueVT = Val.getValueType();
374 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
375 "Failed to tile the value with PartVT!");
376
377 if (NumParts == 1) {
378 assert(PartVT == ValueVT && "Type conversion failed!");
379 Parts[0] = Val;
380 return;
381 }
382
383 // Expand the value into multiple parts.
384 if (NumParts & (NumParts - 1)) {
385 // The number of parts is not a power of 2. Split off and copy the tail.
386 assert(PartVT.isInteger() && ValueVT.isInteger() &&
387 "Do not know what to expand to!");
388 unsigned RoundParts = 1 << Log2_32(NumParts);
389 unsigned RoundBits = RoundParts * PartBits;
390 unsigned OddParts = NumParts - RoundParts;
391 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
392 DAG.getIntPtrConstant(RoundBits));
393 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
394
395 if (TLI.isBigEndian())
396 // The odd parts were reversed by getCopyToParts - unreverse them.
397 std::reverse(Parts + RoundParts, Parts + NumParts);
398
399 NumParts = RoundParts;
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
402 }
403
404 // The number of parts is a power of 2. Repeatedly bisect the value using
405 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 EVT::getIntegerVT(*DAG.getContext(),
408 ValueVT.getSizeInBits()),
409 Val);
410
411 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
412 for (unsigned i = 0; i < NumParts; i += StepSize) {
413 unsigned ThisBits = StepSize * PartBits / 2;
414 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
415 SDValue &Part0 = Parts[i];
416 SDValue &Part1 = Parts[i+StepSize/2];
417
418 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
419 ThisVT, Part0, DAG.getIntPtrConstant(1));
420 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
421 ThisVT, Part0, DAG.getIntPtrConstant(0));
422
423 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000424 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
425 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 }
427 }
428 }
429
430 if (TLI.isBigEndian())
431 std::reverse(Parts, Parts + OrigNumParts);
432}
433
434
435/// getCopyToPartsVector - Create a series of nodes that contain the specified
436/// value split into legal parts.
437static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
438 SDValue Val, SDValue *Parts, unsigned NumParts,
439 EVT PartVT) {
440 EVT ValueVT = Val.getValueType();
441 assert(ValueVT.isVector() && "Not a vector");
442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000443
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000445 if (PartVT == ValueVT) {
446 // Nothing to do.
447 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
448 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000449 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000451 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
453 EVT ElementVT = PartVT.getVectorElementType();
454 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
455 // undef elements.
456 SmallVector<SDValue, 16> Ops;
457 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
458 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnere6f7c262010-08-25 22:49:25 +0000461 for (unsigned i = ValueVT.getVectorNumElements(),
462 e = PartVT.getVectorNumElements(); i != e; ++i)
463 Ops.push_back(DAG.getUNDEF(ElementVT));
464
465 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
466
467 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000468
Chris Lattnere6f7c262010-08-25 22:49:25 +0000469 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
470 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000471 } else if (PartVT.isVector() &&
472 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000473 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000474 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
475
476 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000477 bool Smaller = PartVT.bitsLE(ValueVT);
478 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
479 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000481 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000482 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 "Only trivial vector-to-scalar conversions should get here!");
484 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
485 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000486
487 bool Smaller = ValueVT.bitsLE(PartVT);
488 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
489 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000490 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000491
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 Parts[0] = Val;
493 return;
494 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000497 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000498 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000499 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000500 IntermediateVT,
501 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
505 NumParts = NumRegs; // Silence a compiler warning.
506 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 // Split the vector into intermediate operands.
509 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000512 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000514 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000516 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000517 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000518 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 // Split the intermediate operands into legal parts.
521 if (NumParts == NumIntermediates) {
522 // If the register was not expanded, promote or copy the value,
523 // as appropriate.
524 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 } else if (NumParts > 0) {
527 // If the intermediate type was expanded, split each the value into
528 // legal parts.
529 assert(NumParts % NumIntermediates == 0 &&
530 "Must expand into a divisible number of parts!");
531 unsigned Factor = NumParts / NumIntermediates;
532 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000533 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000534 }
535}
536
Chris Lattnera13b8602010-08-24 23:10:06 +0000537
538
539
Dan Gohman462f6b52010-05-29 17:53:24 +0000540namespace {
541 /// RegsForValue - This struct represents the registers (physical or virtual)
542 /// that a particular set of values is assigned, and the type information
543 /// about the value. The most common situation is to represent one value at a
544 /// time, but struct or array values are handled element-wise as multiple
545 /// values. The splitting of aggregates is performed recursively, so that we
546 /// never have aggregate-typed registers. The values at this point do not
547 /// necessarily have legal types, so each value may require one or more
548 /// registers of some legal type.
549 ///
550 struct RegsForValue {
551 /// ValueVTs - The value types of the values, which may not be legal, and
552 /// may need be promoted or synthesized from one or more registers.
553 ///
554 SmallVector<EVT, 4> ValueVTs;
555
556 /// RegVTs - The value types of the registers. This is the same size as
557 /// ValueVTs and it records, for each value, what the type of the assigned
558 /// register or registers are. (Individual values are never synthesized
559 /// from more than one type of register.)
560 ///
561 /// With virtual registers, the contents of RegVTs is redundant with TLI's
562 /// getRegisterType member function, however when with physical registers
563 /// it is necessary to have a separate record of the types.
564 ///
565 SmallVector<EVT, 4> RegVTs;
566
567 /// Regs - This list holds the registers assigned to the values.
568 /// Each legal or promoted value requires one register, and each
569 /// expanded value requires multiple registers.
570 ///
571 SmallVector<unsigned, 4> Regs;
572
573 RegsForValue() {}
574
575 RegsForValue(const SmallVector<unsigned, 4> &regs,
576 EVT regvt, EVT valuevt)
577 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
578
Dan Gohman462f6b52010-05-29 17:53:24 +0000579 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000581 ComputeValueVTs(tli, Ty, ValueVTs);
582
583 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
584 EVT ValueVT = ValueVTs[Value];
585 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
586 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
587 for (unsigned i = 0; i != NumRegs; ++i)
588 Regs.push_back(Reg + i);
589 RegVTs.push_back(RegisterVT);
590 Reg += NumRegs;
591 }
592 }
593
594 /// areValueTypesLegal - Return true if types of all the values are legal.
595 bool areValueTypesLegal(const TargetLowering &TLI) {
596 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
597 EVT RegisterVT = RegVTs[Value];
598 if (!TLI.isTypeLegal(RegisterVT))
599 return false;
600 }
601 return true;
602 }
603
604 /// append - Add the specified values to this one.
605 void append(const RegsForValue &RHS) {
606 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
607 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
608 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
609 }
610
611 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
612 /// this value and returns the result as a ValueVTs value. This uses
613 /// Chain/Flag as the input and updates them for the output Chain/Flag.
614 /// If the Flag pointer is NULL, no flag is used.
615 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
616 DebugLoc dl,
617 SDValue &Chain, SDValue *Flag) const;
618
619 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
620 /// specified value into the registers specified by this object. This uses
621 /// Chain/Flag as the input and updates them for the output Chain/Flag.
622 /// If the Flag pointer is NULL, no flag is used.
623 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
627 /// operand list. This adds the code marker, matching input operand index
628 /// (if applicable), and includes the number of values added into it.
629 void AddInlineAsmOperands(unsigned Kind,
630 bool HasMatching, unsigned MatchingIdx,
631 SelectionDAG &DAG,
632 std::vector<SDValue> &Ops) const;
633 };
634}
635
636/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637/// this value and returns the result as a ValueVT value. This uses
638/// Chain/Flag as the input and updates them for the output Chain/Flag.
639/// If the Flag pointer is NULL, no flag is used.
640SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
641 FunctionLoweringInfo &FuncInfo,
642 DebugLoc dl,
643 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000644 // A Value with type {} or [0 x %t] needs no registers.
645 if (ValueVTs.empty())
646 return SDValue();
647
Dan Gohman462f6b52010-05-29 17:53:24 +0000648 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
649
650 // Assemble the legal parts into the final values.
651 SmallVector<SDValue, 4> Values(ValueVTs.size());
652 SmallVector<SDValue, 8> Parts;
653 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
654 // Copy the legal parts from the registers.
655 EVT ValueVT = ValueVTs[Value];
656 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
657 EVT RegisterVT = RegVTs[Value];
658
659 Parts.resize(NumRegs);
660 for (unsigned i = 0; i != NumRegs; ++i) {
661 SDValue P;
662 if (Flag == 0) {
663 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
664 } else {
665 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
666 *Flag = P.getValue(2);
667 }
668
669 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000670 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000671
672 // If the source register was virtual and if we know something about it,
673 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000674 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000675 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000677
678 const FunctionLoweringInfo::LiveOutInfo *LOI =
679 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
680 if (!LOI)
681 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000682
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684 unsigned NumSignBits = LOI->NumSignBits;
685 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000686
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000687 // FIXME: We capture more information than the dag can represent. For
688 // now, just use the tightest assertzext/assertsext possible.
689 bool isSExt = true;
690 EVT FromVT(MVT::Other);
691 if (NumSignBits == RegSize)
692 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
693 else if (NumZeroBits >= RegSize-1)
694 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
695 else if (NumSignBits > RegSize-8)
696 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
697 else if (NumZeroBits >= RegSize-8)
698 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
699 else if (NumSignBits > RegSize-16)
700 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
701 else if (NumZeroBits >= RegSize-16)
702 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
703 else if (NumSignBits > RegSize-32)
704 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
705 else if (NumZeroBits >= RegSize-32)
706 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
707 else
708 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000709
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000710 // Add an assertion node.
711 assert(FromVT != MVT::Other);
712 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
713 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000714 }
715
716 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
717 NumRegs, RegisterVT, ValueVT);
718 Part += NumRegs;
719 Parts.clear();
720 }
721
722 return DAG.getNode(ISD::MERGE_VALUES, dl,
723 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
724 &Values[0], ValueVTs.size());
725}
726
727/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
728/// specified value into the registers specified by this object. This uses
729/// Chain/Flag as the input and updates them for the output Chain/Flag.
730/// If the Flag pointer is NULL, no flag is used.
731void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
732 SDValue &Chain, SDValue *Flag) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 // Get the list of the values's legal parts.
736 unsigned NumRegs = Regs.size();
737 SmallVector<SDValue, 8> Parts(NumRegs);
738 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
739 EVT ValueVT = ValueVTs[Value];
740 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
741 EVT RegisterVT = RegVTs[Value];
742
Chris Lattner3ac18842010-08-24 23:20:40 +0000743 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000744 &Parts[Part], NumParts, RegisterVT);
745 Part += NumParts;
746 }
747
748 // Copy the parts into the registers.
749 SmallVector<SDValue, 8> Chains(NumRegs);
750 for (unsigned i = 0; i != NumRegs; ++i) {
751 SDValue Part;
752 if (Flag == 0) {
753 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
754 } else {
755 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
756 *Flag = Part.getValue(1);
757 }
758
759 Chains[i] = Part.getValue(0);
760 }
761
762 if (NumRegs == 1 || Flag)
763 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
764 // flagged to it. That is the CopyToReg nodes and the user are considered
765 // a single scheduling unit. If we create a TokenFactor and return it as
766 // chain, then the TokenFactor is both a predecessor (operand) of the
767 // user as well as a successor (the TF operands are flagged to the user).
768 // c1, f1 = CopyToReg
769 // c2, f2 = CopyToReg
770 // c3 = TokenFactor c1, c2
771 // ...
772 // = op c3, ..., f2
773 Chain = Chains[NumRegs-1];
774 else
775 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
776}
777
778/// AddInlineAsmOperands - Add this value to the specified inlineasm node
779/// operand list. This adds the code marker and includes the number of
780/// values added into it.
781void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
782 unsigned MatchingIdx,
783 SelectionDAG &DAG,
784 std::vector<SDValue> &Ops) const {
785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
786
787 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
788 if (HasMatching)
789 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000790 else if (!Regs.empty() &&
791 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
792 // Put the register class of the virtual registers in the flag word. That
793 // way, later passes can recompute register class constraints for inline
794 // assembly as well as normal instructions.
795 // Don't do this for tied operands that can use the regclass information
796 // from the def.
797 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
798 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
799 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
800 }
801
Dan Gohman462f6b52010-05-29 17:53:24 +0000802 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
803 Ops.push_back(Res);
804
805 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
806 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
807 EVT RegisterVT = RegVTs[Value];
808 for (unsigned i = 0; i != NumRegs; ++i) {
809 assert(Reg < Regs.size() && "Mismatch in # registers expected");
810 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Dan Gohman2048b852009-11-23 18:04:58 +0000815void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000816 AA = &aa;
817 GFI = gfi;
818 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000819 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820}
821
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000822/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000823/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824/// for a new block. This doesn't clear out information about
825/// additional blocks that are needed to complete switch lowering
826/// or PHI node updating; that information is cleared out as it is
827/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000828void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000830 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 PendingLoads.clear();
832 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000833 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835}
836
Devang Patel23385752011-05-23 17:44:13 +0000837/// clearDanglingDebugInfo - Clear the dangling debug information
838/// map. This function is seperated from the clear so that debug
839/// information that is dangling in a basic block can be properly
840/// resolved in a different basic block. This allows the
841/// SelectionDAG to resolve dangling debug information attached
842/// to PHI nodes.
843void SelectionDAGBuilder::clearDanglingDebugInfo() {
844 DanglingDebugInfoMap.clear();
845}
846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847/// getRoot - Return the current virtual root of the Selection DAG,
848/// flushing any PendingLoad items. This must be done before emitting
849/// a store or any other node that may need to be ordered after any
850/// prior load instructions.
851///
Dan Gohman2048b852009-11-23 18:04:58 +0000852SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 if (PendingLoads.empty())
854 return DAG.getRoot();
855
856 if (PendingLoads.size() == 1) {
857 SDValue Root = PendingLoads[0];
858 DAG.setRoot(Root);
859 PendingLoads.clear();
860 return Root;
861 }
862
863 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865 &PendingLoads[0], PendingLoads.size());
866 PendingLoads.clear();
867 DAG.setRoot(Root);
868 return Root;
869}
870
871/// getControlRoot - Similar to getRoot, but instead of flushing all the
872/// PendingLoad items, flush all the PendingExports items. It is necessary
873/// to do this before emitting a terminator instruction.
874///
Dan Gohman2048b852009-11-23 18:04:58 +0000875SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 SDValue Root = DAG.getRoot();
877
878 if (PendingExports.empty())
879 return Root;
880
881 // Turn all of the CopyToReg chains into one factored node.
882 if (Root.getOpcode() != ISD::EntryToken) {
883 unsigned i = 0, e = PendingExports.size();
884 for (; i != e; ++i) {
885 assert(PendingExports[i].getNode()->getNumOperands() > 1);
886 if (PendingExports[i].getNode()->getOperand(0) == Root)
887 break; // Don't add the root if we already indirectly depend on it.
888 }
889
890 if (i == e)
891 PendingExports.push_back(Root);
892 }
893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895 &PendingExports[0],
896 PendingExports.size());
897 PendingExports.clear();
898 DAG.setRoot(Root);
899 return Root;
900}
901
Bill Wendling4533cac2010-01-28 21:51:40 +0000902void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
903 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
904 DAG.AssignOrdering(Node, SDNodeOrder);
905
906 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
907 AssignOrderingToNode(Node->getOperand(I).getNode());
908}
909
Dan Gohman46510a72010-04-15 01:51:59 +0000910void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000911 // Set up outgoing PHI node register values before emitting the terminator.
912 if (isa<TerminatorInst>(&I))
913 HandlePHINodesInSuccessorBlocks(I.getParent());
914
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000915 CurDebugLoc = I.getDebugLoc();
916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918
Dan Gohman92884f72010-04-20 15:03:56 +0000919 if (!isa<TerminatorInst>(&I) && !HasTailCall)
920 CopyToExportRegsIfNeeded(&I);
921
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000922 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923}
924
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000925void SelectionDAGBuilder::visitPHI(const PHINode &) {
926 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
927}
928
Dan Gohman46510a72010-04-15 01:51:59 +0000929void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930 // Note: this doesn't use InstVisitor, because it has to work with
931 // ConstantExpr's in addition to instructions.
932 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // Build the switch statement using the Instruction.def file.
935#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000936 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937#include "llvm/Instruction.def"
938 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000939
940 // Assign the ordering to the freshly created DAG nodes.
941 if (NodeMap.count(&I)) {
942 ++SDNodeOrder;
943 AssignOrderingToNode(getValue(&I).getNode());
944 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000947// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
948// generate the debug data structures now that we've seen its definition.
949void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
950 SDValue Val) {
951 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000952 if (DDI.getDI()) {
953 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000954 DebugLoc dl = DDI.getdl();
955 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000956 MDNode *Variable = DI->getVariable();
957 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000958 SDDbgValue *SDV;
959 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000960 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 SDV = DAG.getDbgValue(Variable, Val.getNode(),
962 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
963 DAG.AddDbgValue(SDV, Val.getNode(), false);
964 }
Owen Anderson95771af2011-02-25 21:41:48 +0000965 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000966 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 DanglingDebugInfoMap[V] = DanglingDebugInfo();
968 }
969}
970
Nick Lewycky8de34002011-09-30 22:19:53 +0000971/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000972SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000973 // If we already have an SDValue for this value, use it. It's important
974 // to do this first, so that we don't create a CopyFromReg if we already
975 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 SDValue &N = NodeMap[V];
977 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000978
Dan Gohman28a17352010-07-01 01:59:43 +0000979 // If there's a virtual register allocated and initialized for this
980 // value, use it.
981 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
982 if (It != FuncInfo.ValueMap.end()) {
983 unsigned InReg = It->second;
984 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
985 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000986 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000987 resolveDanglingDebugInfo(V, N);
988 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000989 }
990
991 // Otherwise create a new SDValue and remember it.
992 SDValue Val = getValueImpl(V);
993 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000994 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000995 return Val;
996}
997
998/// getNonRegisterValue - Return an SDValue for the given Value, but
999/// don't look in FuncInfo.ValueMap for a virtual register.
1000SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1001 // If we already have an SDValue for this value, use it.
1002 SDValue &N = NodeMap[V];
1003 if (N.getNode()) return N;
1004
1005 // Otherwise create a new SDValue and remember it.
1006 SDValue Val = getValueImpl(V);
1007 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001008 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001009 return Val;
1010}
1011
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001012/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001013/// Create an SDValue for the given value.
1014SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001016 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001022 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001025 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001029
Nate Begeman9008ca62009-04-27 18:41:29 +00001030 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001031 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032
Dan Gohman383b5f62010-04-17 15:32:28 +00001033 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 visit(CE->getOpcode(), *CE);
1035 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001036 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 return N1;
1038 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1041 SmallVector<SDValue, 4> Constants;
1042 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1043 OI != OE; ++OI) {
1044 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001045 // If the operand is an empty aggregate, there are no values.
1046 if (!Val) continue;
1047 // Add each leaf value from the operand to the Constants list
1048 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1050 Constants.push_back(SDValue(Val, i));
1051 }
Bill Wendling87710f02009-12-21 23:47:40 +00001052
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return DAG.getMergeValues(&Constants[0], Constants.size(),
1054 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
1056
Duncan Sands1df98592010-02-16 11:11:14 +00001057 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1059 "Unknown struct or array constant!");
1060
Owen Andersone50ed302009-08-10 22:56:29 +00001061 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001062 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1063 unsigned NumElts = ValueVTs.size();
1064 if (NumElts == 0)
1065 return SDValue(); // empty struct
1066 SmallVector<SDValue, 4> Constants(NumElts);
1067 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001068 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001070 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 else if (EltVT.isFloatingPoint())
1072 Constants[i] = DAG.getConstantFP(0, EltVT);
1073 else
1074 Constants[i] = DAG.getConstant(0, EltVT);
1075 }
Bill Wendling87710f02009-12-21 23:47:40 +00001076
Bill Wendling4533cac2010-01-28 21:51:40 +00001077 return DAG.getMergeValues(&Constants[0], NumElts,
1078 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 }
1080
Dan Gohman383b5f62010-04-17 15:32:28 +00001081 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001082 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001083
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001084 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001085 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 // Now that we know the number and type of the elements, get that number of
1088 // elements into the Ops array based on what kind of constant it is.
1089 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001090 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001091 for (unsigned i = 0; i != NumElements; ++i)
1092 Ops.push_back(getValue(CP->getOperand(i)));
1093 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001094 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001095 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096
1097 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001098 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099 Op = DAG.getConstantFP(0, EltVT);
1100 else
1101 Op = DAG.getConstant(0, EltVT);
1102 Ops.assign(NumElements, Op);
1103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001106 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1107 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 // If this is a static alloca, generate it as the frameindex instead of
1111 // computation.
1112 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1113 DenseMap<const AllocaInst*, int>::iterator SI =
1114 FuncInfo.StaticAllocaMap.find(AI);
1115 if (SI != FuncInfo.StaticAllocaMap.end())
1116 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Dan Gohman28a17352010-07-01 01:59:43 +00001119 // If this is an instruction which fast-isel has deferred, select it now.
1120 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001121 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1122 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1123 SDValue Chain = DAG.getEntryNode();
1124 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Dan Gohman28a17352010-07-01 01:59:43 +00001127 llvm_unreachable("Can't get register for value!");
1128 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129}
1130
Dan Gohman46510a72010-04-15 01:51:59 +00001131void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 SDValue Chain = getControlRoot();
1133 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001134 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001135
Dan Gohman7451d3e2010-05-29 17:03:36 +00001136 if (!FuncInfo.CanLowerReturn) {
1137 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001138 const Function *F = I.getParent()->getParent();
1139
1140 // Emit a store of the return value through the virtual register.
1141 // Leave Outs empty so that LowerReturn won't try to load return
1142 // registers the usual way.
1143 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001144 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001145 PtrValueVTs);
1146
1147 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1148 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001149
Owen Andersone50ed302009-08-10 22:56:29 +00001150 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001151 SmallVector<uint64_t, 4> Offsets;
1152 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001153 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001156 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001157 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1158 RetPtr.getValueType(), RetPtr,
1159 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001160 Chains[i] =
1161 DAG.getStore(Chain, getCurDebugLoc(),
1162 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001163 // FIXME: better loc info would be nice.
1164 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001165 }
1166
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001167 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1168 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001169 } else if (I.getNumOperands() != 0) {
1170 SmallVector<EVT, 4> ValueVTs;
1171 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1172 unsigned NumValues = ValueVTs.size();
1173 if (NumValues) {
1174 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001175 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1176 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001178 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 const Function *F = I.getParent()->getParent();
1181 if (F->paramHasAttr(0, Attribute::SExt))
1182 ExtendKind = ISD::SIGN_EXTEND;
1183 else if (F->paramHasAttr(0, Attribute::ZExt))
1184 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001185
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001186 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1187 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001188
1189 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1190 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1191 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001192 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1194 &Parts[0], NumParts, PartVT, ExtendKind);
1195
1196 // 'inreg' on function refers to return value
1197 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1198 if (F->paramHasAttr(0, Attribute::InReg))
1199 Flags.setInReg();
1200
1201 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001202 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001204 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 Flags.setZExt();
1206
Dan Gohmanc9403652010-07-07 15:54:55 +00001207 for (unsigned i = 0; i < NumParts; ++i) {
1208 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1209 /*isfixed=*/true));
1210 OutVals.push_back(Parts[i]);
1211 }
Evan Cheng3927f432009-03-25 20:20:11 +00001212 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 }
1214 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215
1216 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001217 CallingConv::ID CallConv =
1218 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001220 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001221
1222 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001224 "LowerReturn didn't return a valid chain!");
1225
1226 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001228}
1229
Dan Gohmanad62f532009-04-23 23:13:24 +00001230/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1231/// created for it, emit nodes to copy the value into the virtual
1232/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001233void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001234 // Skip empty types
1235 if (V->getType()->isEmptyTy())
1236 return;
1237
Dan Gohman33b7a292010-04-16 17:15:02 +00001238 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1239 if (VMI != FuncInfo.ValueMap.end()) {
1240 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1241 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001242 }
1243}
1244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1246/// the current basic block, add it to ValueMap now so that we'll get a
1247/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001248void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // No need to export constants.
1250 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Already exported?
1253 if (FuncInfo.isExportedInst(V)) return;
1254
1255 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1256 CopyValueToVirtualRegister(V, Reg);
1257}
1258
Dan Gohman46510a72010-04-15 01:51:59 +00001259bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001260 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 // The operands of the setcc have to be in this block. We don't know
1262 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001263 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // Can export from current BB.
1265 if (VI->getParent() == FromBB)
1266 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // Is already exported, noop.
1269 return FuncInfo.isExportedInst(V);
1270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 // If this is an argument, we can export it if the BB is the entry block or
1273 // if it is already exported.
1274 if (isa<Argument>(V)) {
1275 if (FromBB == &FromBB->getParent()->getEntryBlock())
1276 return true;
1277
1278 // Otherwise, can only export this if it is already exported.
1279 return FuncInfo.isExportedInst(V);
1280 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 // Otherwise, constants can always be exported.
1283 return true;
1284}
1285
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001286/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1287uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1288 MachineBasicBlock *Dst) {
1289 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1290 if (!BPI)
1291 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001292 const BasicBlock *SrcBB = Src->getBasicBlock();
1293 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001294 return BPI->getEdgeWeight(SrcBB, DstBB);
1295}
1296
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001297void SelectionDAGBuilder::
1298addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1299 uint32_t Weight /* = 0 */) {
1300 if (!Weight)
1301 Weight = getEdgeWeight(Src, Dst);
1302 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001303}
1304
1305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306static bool InBlock(const Value *V, const BasicBlock *BB) {
1307 if (const Instruction *I = dyn_cast<Instruction>(V))
1308 return I->getParent() == BB;
1309 return true;
1310}
1311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1313/// This function emits a branch and is used at the leaves of an OR or an
1314/// AND operator tree.
1315///
1316void
Dan Gohman46510a72010-04-15 01:51:59 +00001317SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 MachineBasicBlock *TBB,
1319 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 MachineBasicBlock *CurBB,
1321 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001322 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323
Dan Gohmanc2277342008-10-17 21:16:08 +00001324 // If the leaf of the tree is a comparison, merge the condition into
1325 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001326 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001327 // The operands of the cmp have to be in this block. We don't know
1328 // how to export them from some other block. If this is the first block
1329 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001331 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1332 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001334 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001335 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001336 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001337 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001340 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001342
1343 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1345 SwitchCases.push_back(CB);
1346 return;
1347 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001348 }
1349
1350 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001351 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 NULL, TBB, FBB, CurBB);
1353 SwitchCases.push_back(CB);
1354}
1355
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001356/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001357void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001358 MachineBasicBlock *TBB,
1359 MachineBasicBlock *FBB,
1360 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001361 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001362 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001363 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001364 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001365 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001366 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1367 BOp->getParent() != CurBB->getBasicBlock() ||
1368 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1369 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001370 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return;
1372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // Create TmpBB after CurBB.
1375 MachineFunction::iterator BBI = CurBB;
1376 MachineFunction &MF = DAG.getMachineFunction();
1377 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1378 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 if (Opc == Instruction::Or) {
1381 // Codegen X | Y as:
1382 // jmp_if_X TBB
1383 // jmp TmpBB
1384 // TmpBB:
1385 // jmp_if_Y TBB
1386 // jmp FBB
1387 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001390 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001393 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 } else {
1395 assert(Opc == Instruction::And && "Unknown merge op!");
1396 // Codegen X & Y as:
1397 // jmp_if_X TmpBB
1398 // jmp FBB
1399 // TmpBB:
1400 // jmp_if_Y TBB
1401 // jmp FBB
1402 //
1403 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001406 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001409 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 }
1411}
1412
1413/// If the set of cases should be emitted as a series of branches, return true.
1414/// If we should emit this as a bunch of and/or'd together conditions, return
1415/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416bool
Dan Gohman2048b852009-11-23 18:04:58 +00001417SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 // If this is two comparisons of the same values or'd or and'd together, they
1421 // will get folded into a single comparison, so don't emit two blocks.
1422 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1423 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1424 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1425 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1426 return false;
1427 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Chris Lattner133ce872010-01-02 00:00:03 +00001429 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1430 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1431 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1432 Cases[0].CC == Cases[1].CC &&
1433 isa<Constant>(Cases[0].CmpRHS) &&
1434 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1435 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1436 return false;
1437 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1438 return false;
1439 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 return true;
1442}
1443
Dan Gohman46510a72010-04-15 01:51:59 +00001444void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001445 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // Update machine-CFG edges.
1448 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1449
1450 // Figure out which block is immediately after the current one.
1451 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001452 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001453 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 NextBlock = BBI;
1455
1456 if (I.isUnconditional()) {
1457 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001461 if (Succ0MBB != NextBlock)
1462 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001464 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 return;
1467 }
1468
1469 // If this condition is one of the special cases we handle, do special stuff
1470 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001471 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1473
1474 // If this is a series of conditions that are or'd or and'd together, emit
1475 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001476 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 // For example, instead of something like:
1478 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001481 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // or C, F
1483 // jnz foo
1484 // Emit:
1485 // cmp A, B
1486 // je foo
1487 // cmp D, E
1488 // jle foo
1489 //
Dan Gohman46510a72010-04-15 01:51:59 +00001490 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001491 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001492 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 (BOp->getOpcode() == Instruction::And ||
1494 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001495 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1496 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // If the compares in later blocks need to use values not currently
1498 // exported from this block, export them now. This block should always
1499 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // Allow some cases to be rejected.
1503 if (ShouldEmitAsBranches(SwitchCases)) {
1504 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1505 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1506 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1507 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001510 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 SwitchCases.erase(SwitchCases.begin());
1512 return;
1513 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // Okay, we decided not to do this, remove any inserted MBB's and clear
1516 // SwitchCases.
1517 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001518 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 SwitchCases.clear();
1521 }
1522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001525 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001526 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 // Use visitSwitchCase to actually insert the fast branch sequence for this
1529 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001530 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531}
1532
1533/// visitSwitchCase - Emits the necessary code to represent a single node in
1534/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1536 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 SDValue Cond;
1538 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001540
1541 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 if (CB.CmpMHS == NULL) {
1543 // Fold "(X == true)" to X and "(X == false)" to !X to
1544 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001545 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001546 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001548 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001549 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001551 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
1555 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1556
Anton Korobeynikov23218582008-12-23 22:25:27 +00001557 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1558 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559
1560 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
1563 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001565 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001568 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 DAG.getConstant(High-Low, VT), ISD::SETULE);
1571 }
1572 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001575 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1576 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 // Set NextBlock to be the MBB immediately after the current one, if any.
1579 // This is used to avoid emitting unnecessary branches to the next block.
1580 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001582 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 // If the lhs block is the next block, invert the condition so that we can
1586 // fall through to the lhs instead of the rhs block.
1587 if (CB.TrueBB == NextBlock) {
1588 std::swap(CB.TrueBB, CB.FalseBB);
1589 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001590 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001592
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001595 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001596
Evan Cheng266a99d2010-09-23 06:51:55 +00001597 // Insert the false branch. Do this even if it's a fall through branch,
1598 // this makes it easier to do DAG optimizations which require inverting
1599 // the branch condition.
1600 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1601 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602
1603 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604}
1605
1606/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001607void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 // Emit the code for the jump table
1609 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001611 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1612 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001614 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1615 MVT::Other, Index.getValue(1),
1616 Table, Index);
1617 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618}
1619
1620/// visitJumpTableHeader - This function emits necessary code to produce index
1621/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001622void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001623 JumpTableHeader &JTH,
1624 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001625 // Subtract the lowest switch case value from the value being switched on and
1626 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 // difference between smallest and largest cases.
1628 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001629 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001630 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001631 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001634 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001635 // can be used as an index into the jump table in a subsequent basic block.
1636 // This value may be smaller or larger than the target's pointer type, and
1637 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001638 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001639
Dan Gohman89496d02010-07-02 00:10:16 +00001640 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001641 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1642 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643 JT.Reg = JumpTableReg;
1644
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001645 // Emit the range check for the jump table, and branch to the default block
1646 // for the switch statement if the value being switched on exceeds the largest
1647 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001648 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001649 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001650 DAG.getConstant(JTH.Last-JTH.First,VT),
1651 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
1653 // Set NextBlock to be the MBB immediately after the current one, if any.
1654 // This is used to avoid emitting unnecessary branches to the next block.
1655 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001656 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001657
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001658 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 NextBlock = BBI;
1660
Dale Johannesen66978ee2009-01-31 02:22:37 +00001661 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001663 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664
Bill Wendling4533cac2010-01-28 21:51:40 +00001665 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001666 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1667 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001668
Bill Wendling87710f02009-12-21 23:47:40 +00001669 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670}
1671
1672/// visitBitTestHeader - This function emits necessary code to produce value
1673/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001674void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1675 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676 // Subtract the minimum value
1677 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001678 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001679 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001680 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681
1682 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001683 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001684 TLI.getSetCCResultType(Sub.getValueType()),
1685 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001686 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687
Evan Chengd08e5b42011-01-06 01:02:44 +00001688 // Determine the type of the test operands.
1689 bool UsePtrType = false;
1690 if (!TLI.isTypeLegal(VT))
1691 UsePtrType = true;
1692 else {
1693 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001694 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001695 // Switch table case range are encoded into series of masks.
1696 // Just use pointer type, it's guaranteed to fit.
1697 UsePtrType = true;
1698 break;
1699 }
1700 }
1701 if (UsePtrType) {
1702 VT = TLI.getPointerTy();
1703 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1704 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705
Evan Chengd08e5b42011-01-06 01:02:44 +00001706 B.RegVT = VT;
1707 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001708 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001709 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
1711 // Set NextBlock to be the MBB immediately after the current one, if any.
1712 // This is used to avoid emitting unnecessary branches to the next block.
1713 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001714 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001715 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 NextBlock = BBI;
1717
1718 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1719
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001720 addSuccessorWithWeight(SwitchBB, B.Default);
1721 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722
Dale Johannesen66978ee2009-01-31 02:22:37 +00001723 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001725 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001726
Evan Cheng8c1f4322010-09-23 18:32:19 +00001727 if (MBB != NextBlock)
1728 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1729 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001730
Bill Wendling87710f02009-12-21 23:47:40 +00001731 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732}
1733
1734/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001735void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1736 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001737 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738 BitTestCase &B,
1739 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001740 EVT VT = BB.RegVT;
1741 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1742 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001743 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001744 unsigned PopCount = CountPopulation_64(B.Mask);
1745 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001746 // Testing for a single bit; just compare the shift count with what it
1747 // would need to be to shift a 1 bit in that position.
1748 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001749 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001750 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001751 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001752 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001753 } else if (PopCount == BB.Range) {
1754 // There is only one zero bit in the range, test for it directly.
1755 Cmp = DAG.getSetCC(getCurDebugLoc(),
1756 TLI.getSetCCResultType(VT),
1757 ShiftOp,
1758 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1759 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001760 } else {
1761 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001762 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1763 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 // Emit bit tests and jumps
1766 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001767 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001768 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001769 TLI.getSetCCResultType(VT),
1770 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001771 ISD::SETNE);
1772 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001774 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1775 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001776
Dale Johannesen66978ee2009-01-31 02:22:37 +00001777 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001779 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780
1781 // Set NextBlock to be the MBB immediately after the current one, if any.
1782 // This is used to avoid emitting unnecessary branches to the next block.
1783 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001784 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001785 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 NextBlock = BBI;
1787
Evan Cheng8c1f4322010-09-23 18:32:19 +00001788 if (NextMBB != NextBlock)
1789 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1790 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001791
Bill Wendling87710f02009-12-21 23:47:40 +00001792 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793}
1794
Dan Gohman46510a72010-04-15 01:51:59 +00001795void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001796 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798 // Retrieve successors.
1799 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1800 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1801
Gabor Greifb67e6b32009-01-15 11:10:44 +00001802 const Value *Callee(I.getCalledValue());
1803 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001804 visitInlineAsm(&I);
1805 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001806 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807
1808 // If the value of the invoke is used outside of its defining block, make it
1809 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001810 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811
1812 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001813 addSuccessorWithWeight(InvokeMBB, Return);
1814 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001815
1816 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001817 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1818 MVT::Other, getControlRoot(),
1819 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820}
1821
Dan Gohman46510a72010-04-15 01:51:59 +00001822void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823}
1824
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001825void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1826 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1827}
1828
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001829void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1830 assert(FuncInfo.MBB->isLandingPad() &&
1831 "Call to landingpad not in landing pad!");
1832
1833 MachineBasicBlock *MBB = FuncInfo.MBB;
1834 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1835 AddLandingPadInfo(LP, MMI, MBB);
1836
1837 SmallVector<EVT, 2> ValueVTs;
1838 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1839
1840 // Insert the EXCEPTIONADDR instruction.
1841 assert(FuncInfo.MBB->isLandingPad() &&
1842 "Call to eh.exception not in landing pad!");
1843 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1844 SDValue Ops[2];
1845 Ops[0] = DAG.getRoot();
1846 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1847 SDValue Chain = Op1.getValue(1);
1848
1849 // Insert the EHSELECTION instruction.
1850 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1851 Ops[0] = Op1;
1852 Ops[1] = Chain;
1853 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1854 Chain = Op2.getValue(1);
1855 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1856
1857 Ops[0] = Op1;
1858 Ops[1] = Op2;
1859 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1860 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1861 &Ops[0], 2);
1862
1863 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1864 setValue(&LP, RetPair.first);
1865 DAG.setRoot(RetPair.second);
1866}
1867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1869/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001870bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1871 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001872 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001873 MachineBasicBlock *Default,
1874 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 return false;
1881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // Get the MachineFunction which holds the current MBB. This is used when
1883 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001884 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885
1886 // Figure out which block is immediately after the current one.
1887 MachineBasicBlock *NextBlock = 0;
1888 MachineFunction::iterator BBI = CR.CaseBB;
1889
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001890 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 NextBlock = BBI;
1892
Benjamin Kramerce750f02010-11-22 09:45:38 +00001893 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 // is the same as the other, but has one bit unset that the other has set,
1895 // use bit manipulation to do two compares at once. For example:
1896 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001897 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1898 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1899 if (Size == 2 && CR.CaseBB == SwitchBB) {
1900 Case &Small = *CR.Range.first;
1901 Case &Big = *(CR.Range.second-1);
1902
1903 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1904 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1905 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1906
1907 // Check that there is only one bit different.
1908 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1909 (SmallValue | BigValue) == BigValue) {
1910 // Isolate the common bit.
1911 APInt CommonBit = BigValue & ~SmallValue;
1912 assert((SmallValue | CommonBit) == BigValue &&
1913 CommonBit.countPopulation() == 1 && "Not a common bit?");
1914
1915 SDValue CondLHS = getValue(SV);
1916 EVT VT = CondLHS.getValueType();
1917 DebugLoc DL = getCurDebugLoc();
1918
1919 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1920 DAG.getConstant(CommonBit, VT));
1921 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1922 Or, DAG.getConstant(BigValue, VT),
1923 ISD::SETEQ);
1924
1925 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001926 addSuccessorWithWeight(SwitchBB, Small.BB);
1927 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001928
1929 // Insert the true branch.
1930 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1931 getControlRoot(), Cond,
1932 DAG.getBasicBlock(Small.BB));
1933
1934 // Insert the false branch.
1935 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1936 DAG.getBasicBlock(Default));
1937
1938 DAG.setRoot(BrCond);
1939 return true;
1940 }
1941 }
1942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Rearrange the case blocks so that the last one falls through if possible.
1945 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1946 // The last case block won't fall through into 'NextBlock' if we emit the
1947 // branches in this order. See if rearranging a case value would help.
1948 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1949 if (I->BB == NextBlock) {
1950 std::swap(*I, BackCase);
1951 break;
1952 }
1953 }
1954 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 // Create a CaseBlock record representing a conditional branch to
1957 // the Case's target mbb if the value being switched on SV is equal
1958 // to C.
1959 MachineBasicBlock *CurBlock = CR.CaseBB;
1960 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1961 MachineBasicBlock *FallThrough;
1962 if (I != E-1) {
1963 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1964 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001965
1966 // Put SV in a virtual register to make it available from the new blocks.
1967 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 } else {
1969 // If the last case doesn't match, go to the default block.
1970 FallThrough = Default;
1971 }
1972
Dan Gohman46510a72010-04-15 01:51:59 +00001973 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 ISD::CondCode CC;
1975 if (I->High == I->Low) {
1976 // This is just small small case range :) containing exactly 1 case
1977 CC = ISD::SETEQ;
1978 LHS = SV; RHS = I->High; MHS = NULL;
1979 } else {
1980 CC = ISD::SETLE;
1981 LHS = I->Low; MHS = SV; RHS = I->High;
1982 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001983
1984 uint32_t ExtraWeight = I->ExtraWeight;
1985 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1986 /* me */ CurBlock,
1987 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 // If emitting the first comparison, just call visitSwitchCase to emit the
1990 // code into the current block. Otherwise, push the CaseBlock onto the
1991 // vector to be later processed by SDISel, and insert the node's MBB
1992 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001993 if (CurBlock == SwitchBB)
1994 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 else
1996 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 CurBlock = FallThrough;
1999 }
2000
2001 return true;
2002}
2003
2004static inline bool areJTsAllowed(const TargetLowering &TLI) {
2005 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2007 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002010static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002011 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002012 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002013 return (LastExt - FirstExt + 1ULL);
2014}
2015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002017bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2018 CaseRecVector &WorkList,
2019 const Value *SV,
2020 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002021 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 Case& FrontCase = *CR.Range.first;
2023 Case& BackCase = *(CR.Range.second-1);
2024
Chris Lattnere880efe2009-11-07 07:50:34 +00002025 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2026 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027
Chris Lattnere880efe2009-11-07 07:50:34 +00002028 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002029 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 TSize += I->size();
2031
Dan Gohmane0567812010-04-08 23:03:40 +00002032 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002034
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002035 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002036 // The density is TSize / Range. Require at least 40%.
2037 // It should not be possible for IntTSize to saturate for sane code, but make
2038 // sure we handle Range saturation correctly.
2039 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2040 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2041 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 return false;
2043
David Greene4b69d992010-01-05 01:24:57 +00002044 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002045 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002046 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047
2048 // Get the MachineFunction which holds the current MBB. This is used when
2049 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002050 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051
2052 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002054 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055
2056 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2057
2058 // Create a new basic block to hold the code for loading the address
2059 // of the jump table, and jumping to it. Update successor information;
2060 // we will either branch to the default case for the switch, or the jump
2061 // table.
2062 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2063 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002064
2065 addSuccessorWithWeight(CR.CaseBB, Default);
2066 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Build a vector of destination BBs, corresponding to each target
2069 // of the jump table. If the value of the jump table slot corresponds to
2070 // a case statement, push the case's BB onto the vector, otherwise, push
2071 // the default BB.
2072 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002075 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2076 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077
2078 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 DestBBs.push_back(I->BB);
2080 if (TEI==High)
2081 ++I;
2082 } else {
2083 DestBBs.push_back(Default);
2084 }
2085 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2089 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 E = DestBBs.end(); I != E; ++I) {
2091 if (!SuccsHandled[(*I)->getNumber()]) {
2092 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002093 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 }
2095 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002097 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002098 unsigned JTEncoding = TLI.getJumpTableEncoding();
2099 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002100 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 // Set the jump table information so that we can codegen it as a second
2103 // MachineBasicBlock
2104 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002105 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2106 if (CR.CaseBB == SwitchBB)
2107 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 return true;
2111}
2112
2113/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2114/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002115bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2116 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002117 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002118 MachineBasicBlock *Default,
2119 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 // Get the MachineFunction which holds the current MBB. This is used when
2121 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002122 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123
2124 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002126 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127
2128 Case& FrontCase = *CR.Range.first;
2129 Case& BackCase = *(CR.Range.second-1);
2130 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2131
2132 // Size is the number of Cases represented by this range.
2133 unsigned Size = CR.Range.second - CR.Range.first;
2134
Chris Lattnere880efe2009-11-07 07:50:34 +00002135 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2136 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 double FMetric = 0;
2138 CaseItr Pivot = CR.Range.first + Size/2;
2139
2140 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2141 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002142 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2144 I!=E; ++I)
2145 TSize += I->size();
2146
Chris Lattnere880efe2009-11-07 07:50:34 +00002147 APInt LSize = FrontCase.size();
2148 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002149 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002150 << "First: " << First << ", Last: " << Last <<'\n'
2151 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2153 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002154 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2155 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002156 APInt Range = ComputeRange(LEnd, RBegin);
2157 assert((Range - 2ULL).isNonNegative() &&
2158 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002159 // Use volatile double here to avoid excess precision issues on some hosts,
2160 // e.g. that use 80-bit X87 registers.
2161 volatile double LDensity =
2162 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002163 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002164 volatile double RDensity =
2165 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002166 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002167 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002169 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002170 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2171 << "LDensity: " << LDensity
2172 << ", RDensity: " << RDensity << '\n'
2173 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 if (FMetric < Metric) {
2175 Pivot = J;
2176 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002177 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 }
2179
2180 LSize += J->size();
2181 RSize -= J->size();
2182 }
2183 if (areJTsAllowed(TLI)) {
2184 // If our case is dense we *really* should handle it earlier!
2185 assert((FMetric > 0) && "Should handle dense range earlier!");
2186 } else {
2187 Pivot = CR.Range.first + Size/2;
2188 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 CaseRange LHSR(CR.Range.first, Pivot);
2191 CaseRange RHSR(Pivot, CR.Range.second);
2192 Constant *C = Pivot->Low;
2193 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002196 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002198 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 // Pivot's Value, then we can branch directly to the LHS's Target,
2200 // rather than creating a leaf node for it.
2201 if ((LHSR.second - LHSR.first) == 1 &&
2202 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203 cast<ConstantInt>(C)->getValue() ==
2204 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 TrueBB = LHSR.first->BB;
2206 } else {
2207 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2208 CurMF->insert(BBI, TrueBB);
2209 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002210
2211 // Put SV in a virtual register to make it available from the new blocks.
2212 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 // Similar to the optimization above, if the Value being switched on is
2216 // known to be less than the Constant CR.LT, and the current Case Value
2217 // is CR.LT - 1, then we can branch directly to the target block for
2218 // the current Case Value, rather than emitting a RHS leaf node for it.
2219 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002220 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2221 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 FalseBB = RHSR.first->BB;
2223 } else {
2224 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2225 CurMF->insert(BBI, FalseBB);
2226 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002227
2228 // Put SV in a virtual register to make it available from the new blocks.
2229 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 }
2231
2232 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002233 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 // Otherwise, branch to LHS.
2235 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2236
Dan Gohman99be8ae2010-04-19 22:41:47 +00002237 if (CR.CaseBB == SwitchBB)
2238 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 else
2240 SwitchCases.push_back(CB);
2241
2242 return true;
2243}
2244
2245/// handleBitTestsSwitchCase - if current case range has few destination and
2246/// range span less, than machine word bitwidth, encode case range into series
2247/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002248bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2249 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002250 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002251 MachineBasicBlock* Default,
2252 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002253 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002254 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255
2256 Case& FrontCase = *CR.Range.first;
2257 Case& BackCase = *(CR.Range.second-1);
2258
2259 // Get the MachineFunction which holds the current MBB. This is used when
2260 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002261 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002263 // If target does not have legal shift left, do not emit bit tests at all.
2264 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2265 return false;
2266
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2269 I!=E; ++I) {
2270 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002271 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 // Count unique destinations
2275 SmallSet<MachineBasicBlock*, 4> Dests;
2276 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2277 Dests.insert(I->BB);
2278 if (Dests.size() > 3)
2279 // Don't bother the code below, if there are too much unique destinations
2280 return false;
2281 }
David Greene4b69d992010-01-05 01:24:57 +00002282 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002283 << Dests.size() << '\n'
2284 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2288 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002289 APInt cmpRange = maxValue - minValue;
2290
David Greene4b69d992010-01-05 01:24:57 +00002291 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002292 << "Low bound: " << minValue << '\n'
2293 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002294
Dan Gohmane0567812010-04-08 23:03:40 +00002295 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 (!(Dests.size() == 1 && numCmps >= 3) &&
2297 !(Dests.size() == 2 && numCmps >= 5) &&
2298 !(Dests.size() >= 3 && numCmps >= 6)))
2299 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002300
David Greene4b69d992010-01-05 01:24:57 +00002301 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 // Optimize the case where all the case values fit in a
2305 // word without having to subtract minValue. In this case,
2306 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002307 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002308 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 CaseBitsVector CasesBits;
2314 unsigned i, count = 0;
2315
2316 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2317 MachineBasicBlock* Dest = I->BB;
2318 for (i = 0; i < count; ++i)
2319 if (Dest == CasesBits[i].BB)
2320 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 if (i == count) {
2323 assert((count < 3) && "Too much destinations to test!");
2324 CasesBits.push_back(CaseBits(0, Dest, 0));
2325 count++;
2326 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327
2328 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2329 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2330
2331 uint64_t lo = (lowValue - lowBound).getZExtValue();
2332 uint64_t hi = (highValue - lowBound).getZExtValue();
2333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 for (uint64_t j = lo; j <= hi; j++) {
2335 CasesBits[i].Mask |= 1ULL << j;
2336 CasesBits[i].Bits++;
2337 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 }
2340 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 BitTestInfo BTC;
2343
2344 // Figure out which block is immediately after the current one.
2345 MachineFunction::iterator BBI = CR.CaseBB;
2346 ++BBI;
2347
2348 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2349
David Greene4b69d992010-01-05 01:24:57 +00002350 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002352 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002353 << ", Bits: " << CasesBits[i].Bits
2354 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355
2356 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2357 CurMF->insert(BBI, CaseBB);
2358 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2359 CaseBB,
2360 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002361
2362 // Put SV in a virtual register to make it available from the new blocks.
2363 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002365
2366 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002367 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 CR.CaseBB, Default, BTC);
2369
Dan Gohman99be8ae2010-04-19 22:41:47 +00002370 if (CR.CaseBB == SwitchBB)
2371 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 BitTestCases.push_back(BTB);
2374
2375 return true;
2376}
2377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002379size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2380 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002381 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002383 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002385 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002386 BasicBlock *SuccBB = SI.getSuccessor(i);
2387 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2388
2389 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 Cases.push_back(Case(SI.getSuccessorValue(i),
2392 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002393 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 }
2395 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2396
2397 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002398 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 // Must recompute end() each iteration because it may be
2400 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002401 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2402 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002403 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2404 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 MachineBasicBlock* nextBB = J->BB;
2406 MachineBasicBlock* currentBB = I->BB;
2407
2408 // If the two neighboring cases go to the same destination, merge them
2409 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002410 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 I->High = J->High;
2412 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002413
2414 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2415 uint32_t CurWeight = currentBB->getBasicBlock() ?
2416 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2417 uint32_t NextWeight = nextBB->getBasicBlock() ?
2418 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2419
2420 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2421 CurWeight + NextWeight);
2422 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 } else {
2424 I = J++;
2425 }
2426 }
2427
2428 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2429 if (I->Low != I->High)
2430 // A range counts double, since it requires two compares.
2431 ++numCmps;
2432 }
2433
2434 return numCmps;
2435}
2436
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002437void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2438 MachineBasicBlock *Last) {
2439 // Update JTCases.
2440 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2441 if (JTCases[i].first.HeaderBB == First)
2442 JTCases[i].first.HeaderBB = Last;
2443
2444 // Update BitTestCases.
2445 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2446 if (BitTestCases[i].Parent == First)
2447 BitTestCases[i].Parent = Last;
2448}
2449
Dan Gohman46510a72010-04-15 01:51:59 +00002450void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002451 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 // Figure out which block is immediately after the current one.
2454 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2456
2457 // If there is only the default destination, branch to it if it is not the
2458 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002459 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 // Update machine-CFG edges.
2461
2462 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002463 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002464 if (Default != NextBlock)
2465 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2466 MVT::Other, getControlRoot(),
2467 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 return;
2470 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002471
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 // If there are any non-default case statements, create a vector of Cases
2473 // representing each one, and sort the vector so that we can efficiently
2474 // create a binary search tree from them.
2475 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002477 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002478 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002479 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480
2481 // Get the Value to be switched on and default basic blocks, which will be
2482 // inserted into CaseBlock records, representing basic blocks in the binary
2483 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002484 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485
2486 // Push the initial CaseRec onto the worklist
2487 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002488 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2489 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490
2491 while (!WorkList.empty()) {
2492 // Grab a record representing a case range to process off the worklist
2493 CaseRec CR = WorkList.back();
2494 WorkList.pop_back();
2495
Dan Gohman99be8ae2010-04-19 22:41:47 +00002496 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 // If the range has few cases (two or less) emit a series of specific
2500 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002501 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002503
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002504 // If the switch has more than 5 blocks, and at least 40% dense, and the
2505 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002507 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2511 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002512 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 }
2514}
2515
Dan Gohman46510a72010-04-15 01:51:59 +00002516void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002517 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002518
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002519 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002520 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002521 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002522 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002523 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002524 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002525 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002526 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2527 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2528 addSuccessorWithWeight(IndirectBrMBB, Succ);
2529 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002530
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2532 MVT::Other, getControlRoot(),
2533 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002534}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002538 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002539 if (isa<Constant>(I.getOperand(0)) &&
2540 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2541 SDValue Op2 = getValue(I.getOperand(1));
2542 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2543 Op2.getValueType(), Op2));
2544 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002546
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002547 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548}
2549
Dan Gohman46510a72010-04-15 01:51:59 +00002550void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 SDValue Op1 = getValue(I.getOperand(0));
2552 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002553 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2554 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555}
2556
Dan Gohman46510a72010-04-15 01:51:59 +00002557void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558 SDValue Op1 = getValue(I.getOperand(0));
2559 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002560
2561 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2562
Chris Lattnerd3027732011-02-13 09:02:52 +00002563 // Coerce the shift amount to the right type if we can.
2564 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002565 unsigned ShiftSize = ShiftTy.getSizeInBits();
2566 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002567 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002568
Dan Gohman57fc82d2009-04-09 03:51:29 +00002569 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002570 if (ShiftSize > Op2Size)
2571 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002572
Dan Gohman57fc82d2009-04-09 03:51:29 +00002573 // If the operand is larger than the shift count type but the shift
2574 // count type has enough bits to represent any shift value, truncate
2575 // it now. This is a common case and it exposes the truncate to
2576 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002577 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2578 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2579 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002580 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002581 else
Chris Lattnere0751182011-02-13 19:09:16 +00002582 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002584
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2586 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587}
2588
Benjamin Kramer9c640302011-07-08 10:31:30 +00002589void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002590 SDValue Op1 = getValue(I.getOperand(0));
2591 SDValue Op2 = getValue(I.getOperand(1));
2592
2593 // Turn exact SDivs into multiplications.
2594 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2595 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002596 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2597 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002598 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2599 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2600 else
2601 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2602 Op1, Op2));
2603}
2604
Dan Gohman46510a72010-04-15 01:51:59 +00002605void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002607 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002609 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 predicate = ICmpInst::Predicate(IC->getPredicate());
2611 SDValue Op1 = getValue(I.getOperand(0));
2612 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002613 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002614
Owen Andersone50ed302009-08-10 22:56:29 +00002615 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002616 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617}
2618
Dan Gohman46510a72010-04-15 01:51:59 +00002619void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002621 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002623 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624 predicate = FCmpInst::Predicate(FC->getPredicate());
2625 SDValue Op1 = getValue(I.getOperand(0));
2626 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002627 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002628 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002629 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002630}
2631
Dan Gohman46510a72010-04-15 01:51:59 +00002632void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002633 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002634 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2635 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002636 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002637
Bill Wendling49fcff82009-12-21 22:30:11 +00002638 SmallVector<SDValue, 4> Values(NumValues);
2639 SDValue Cond = getValue(I.getOperand(0));
2640 SDValue TrueVal = getValue(I.getOperand(1));
2641 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002642 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2643 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002644
Bill Wendling4533cac2010-01-28 21:51:40 +00002645 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002646 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2647 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002648 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002649 SDValue(TrueVal.getNode(),
2650 TrueVal.getResNo() + i),
2651 SDValue(FalseVal.getNode(),
2652 FalseVal.getResNo() + i));
2653
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2655 DAG.getVTList(&ValueVTs[0], NumValues),
2656 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002657}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658
Dan Gohman46510a72010-04-15 01:51:59 +00002659void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2661 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002662 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002663 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664}
2665
Dan Gohman46510a72010-04-15 01:51:59 +00002666void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2668 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2669 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002671 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672}
2673
Dan Gohman46510a72010-04-15 01:51:59 +00002674void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002675 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2676 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2677 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002678 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Dan Gohman46510a72010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 // FPTrunc is never a no-op cast, no need to check
2684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2687 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688}
2689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002691 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 // FPToUI is never a no-op cast, no need to check
2699 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002700 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702}
2703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 // FPToSI is never a no-op cast, no need to check
2706 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 // UIToFP is never a no-op cast, no need to check
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002719 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002722 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723}
2724
Dan Gohman46510a72010-04-15 01:51:59 +00002725void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 // What to do depends on the size of the integer and the size of the pointer.
2727 // We can either truncate, zero extend, or no-op, accordingly.
2728 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002730 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731}
2732
Dan Gohman46510a72010-04-15 01:51:59 +00002733void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 // What to do depends on the size of the integer and the size of the pointer.
2735 // We can either truncate, zero extend, or no-op, accordingly.
2736 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002738 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002739}
2740
Dan Gohman46510a72010-04-15 01:51:59 +00002741void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002743 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744
Bill Wendling49fcff82009-12-21 22:30:11 +00002745 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002746 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002748 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002749 DestVT, N)); // convert types.
2750 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002751 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752}
2753
Dan Gohman46510a72010-04-15 01:51:59 +00002754void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 SDValue InVec = getValue(I.getOperand(0));
2756 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002757 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002758 TLI.getPointerTy(),
2759 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002760 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2761 TLI.getValueType(I.getType()),
2762 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763}
2764
Dan Gohman46510a72010-04-15 01:51:59 +00002765void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002767 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002768 TLI.getPointerTy(),
2769 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002770 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2771 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772}
2773
Mon P Wangaeb06d22008-11-10 04:46:22 +00002774// Utility for visitShuffleVector - Returns true if the mask is mask starting
2775// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2777 unsigned MaskNumElts = Mask.size();
2778 for (unsigned i = 0; i != MaskNumElts; ++i)
2779 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781 return true;
2782}
2783
Dan Gohman46510a72010-04-15 01:51:59 +00002784void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002786 SDValue Src1 = getValue(I.getOperand(0));
2787 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 // Convert the ConstantVector mask operand into an array of ints, with -1
2790 // representing undef values.
2791 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002792 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002793 unsigned MaskNumElts = MaskElts.size();
2794 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 if (isa<UndefValue>(MaskElts[i]))
2796 Mask.push_back(-1);
2797 else
2798 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2799 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002800
Owen Andersone50ed302009-08-10 22:56:29 +00002801 EVT VT = TLI.getValueType(I.getType());
2802 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002803 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002804
Mon P Wangc7849c22008-11-16 05:06:27 +00002805 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002806 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2807 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002808 return;
2809 }
2810
2811 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002812 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2813 // Mask is longer than the source vectors and is a multiple of the source
2814 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002815 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002816 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2817 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002818 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2819 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002820 return;
2821 }
2822
Mon P Wangc7849c22008-11-16 05:06:27 +00002823 // Pad both vectors with undefs to make them the same length as the mask.
2824 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2826 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002827 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2830 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002831 MOps1[0] = Src1;
2832 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002833
2834 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2835 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 &MOps1[0], NumConcat);
2837 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002838 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002840
Mon P Wangaeb06d22008-11-10 04:46:22 +00002841 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002843 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002845 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 MappedOps.push_back(Idx);
2847 else
2848 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002849 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002850
Bill Wendling4533cac2010-01-28 21:51:40 +00002851 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2852 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002853 return;
2854 }
2855
Mon P Wangc7849c22008-11-16 05:06:27 +00002856 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002857 // Analyze the access pattern of the vector to see if we can extract
2858 // two subvectors and do the shuffle. The analysis is done by calculating
2859 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002860 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2861 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002862 int MaxRange[2] = {-1, -1};
2863
Nate Begeman5a5ca152009-04-29 05:20:52 +00002864 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 int Idx = Mask[i];
2866 int Input = 0;
2867 if (Idx < 0)
2868 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002869
Nate Begeman5a5ca152009-04-29 05:20:52 +00002870 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 Input = 1;
2872 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002873 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 if (Idx > MaxRange[Input])
2875 MaxRange[Input] = Idx;
2876 if (Idx < MinRange[Input])
2877 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002878 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002879
Mon P Wangc7849c22008-11-16 05:06:27 +00002880 // Check if the access is smaller than the vector size and can we find
2881 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002882 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2883 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 int StartIdx[2]; // StartIdx to extract from
2885 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002886 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 RangeUse[Input] = 0; // Unused
2888 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002889 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002890 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002891 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002892 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002893 RangeUse[Input] = 1; // Extract from beginning of the vector
2894 StartIdx[Input] = 0;
2895 } else {
2896 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002897 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002898 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002899 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002901 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002902 }
2903
Bill Wendling636e2582009-08-21 18:16:06 +00002904 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002905 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 return;
2907 }
2908 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2909 // Extract appropriate subvector and generate a vector shuffle
2910 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002911 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002912 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002913 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002914 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002915 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002916 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002917 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002918
Mon P Wangc7849c22008-11-16 05:06:27 +00002919 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002921 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 int Idx = Mask[i];
2923 if (Idx < 0)
2924 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 MappedOps.push_back(Idx - StartIdx[0]);
2927 else
2928 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002930
Bill Wendling4533cac2010-01-28 21:51:40 +00002931 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2932 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002933 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002934 }
2935 }
2936
Mon P Wangc7849c22008-11-16 05:06:27 +00002937 // We can't use either concat vectors or extract subvectors so fall back to
2938 // replacing the shuffle with extract and build vector.
2939 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002940 EVT EltVT = VT.getVectorElementType();
2941 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002942 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002943 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002945 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002946 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002948 SDValue Res;
2949
Nate Begeman5a5ca152009-04-29 05:20:52 +00002950 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002951 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2952 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002954 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2955 EltVT, Src2,
2956 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2957
2958 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002959 }
2960 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002961
Bill Wendling4533cac2010-01-28 21:51:40 +00002962 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2963 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964}
2965
Dan Gohman46510a72010-04-15 01:51:59 +00002966void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 const Value *Op0 = I.getOperand(0);
2968 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002969 Type *AggTy = I.getType();
2970 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 bool IntoUndef = isa<UndefValue>(Op0);
2972 bool FromUndef = isa<UndefValue>(Op1);
2973
Jay Foadfc6d3a42011-07-13 10:26:04 +00002974 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975
Owen Andersone50ed302009-08-10 22:56:29 +00002976 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002978 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2980
2981 unsigned NumAggValues = AggValueVTs.size();
2982 unsigned NumValValues = ValValueVTs.size();
2983 SmallVector<SDValue, 4> Values(NumAggValues);
2984
2985 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 unsigned i = 0;
2987 // Copy the beginning value(s) from the original aggregate.
2988 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002989 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 SDValue(Agg.getNode(), Agg.getResNo() + i);
2991 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002992 if (NumValValues) {
2993 SDValue Val = getValue(Op1);
2994 for (; i != LinearIndex + NumValValues; ++i)
2995 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2996 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2997 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 // Copy remaining value(s) from the original aggregate.
2999 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003000 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001 SDValue(Agg.getNode(), Agg.getResNo() + i);
3002
Bill Wendling4533cac2010-01-28 21:51:40 +00003003 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3004 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3005 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006}
3007
Dan Gohman46510a72010-04-15 01:51:59 +00003008void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003010 Type *AggTy = Op0->getType();
3011 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 bool OutOfUndef = isa<UndefValue>(Op0);
3013
Jay Foadfc6d3a42011-07-13 10:26:04 +00003014 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015
Owen Andersone50ed302009-08-10 22:56:29 +00003016 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3018
3019 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003020
3021 // Ignore a extractvalue that produces an empty object
3022 if (!NumValValues) {
3023 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3024 return;
3025 }
3026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 SmallVector<SDValue, 4> Values(NumValValues);
3028
3029 SDValue Agg = getValue(Op0);
3030 // Copy out the selected value(s).
3031 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3032 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003033 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003034 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003035 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036
Bill Wendling4533cac2010-01-28 21:51:40 +00003037 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3038 DAG.getVTList(&ValValueVTs[0], NumValValues),
3039 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040}
3041
Dan Gohman46510a72010-04-15 01:51:59 +00003042void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003044 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045
Dan Gohman46510a72010-04-15 01:51:59 +00003046 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003048 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003049 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3051 if (Field) {
3052 // N = N + Offset
3053 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003054 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 DAG.getIntPtrConstant(Offset));
3056 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058 Ty = StTy->getElementType(Field);
3059 } else {
3060 Ty = cast<SequentialType>(Ty)->getElementType();
3061
3062 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003063 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003064 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003065 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003066 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003067 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003068 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003069 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003070 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003071 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3072 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003073 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003074 else
Evan Chengb1032a82009-02-09 20:54:38 +00003075 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003076
Dale Johannesen66978ee2009-01-31 02:22:37 +00003077 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003078 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 continue;
3080 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003083 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3084 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 SDValue IdxN = getValue(Idx);
3086
3087 // If the index is smaller or larger than intptr_t, truncate or extend
3088 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003089 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090
3091 // If this is a multiply by a power of two, turn it into a shl
3092 // immediately. This is a very common case.
3093 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003094 if (ElementSize.isPowerOf2()) {
3095 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003096 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003097 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003098 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003099 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003100 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003101 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003102 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 }
3104 }
3105
Scott Michelfdc40a02009-02-17 22:15:04 +00003106 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003107 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003108 }
3109 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003111 setValue(&I, N);
3112}
3113
Dan Gohman46510a72010-04-15 01:51:59 +00003114void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 // If this is a fixed sized alloca in the entry block of the function,
3116 // allocate it statically on the stack.
3117 if (FuncInfo.StaticAllocaMap.count(&I))
3118 return; // getValue will auto-populate this.
3119
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003120 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003121 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 unsigned Align =
3123 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3124 I.getAlignment());
3125
3126 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003127
Owen Andersone50ed302009-08-10 22:56:29 +00003128 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003129 if (AllocSize.getValueType() != IntPtr)
3130 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3131
3132 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3133 AllocSize,
3134 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136 // Handle alignment. If the requested alignment is less than or equal to
3137 // the stack alignment, ignore it. If the size is greater than or equal to
3138 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003139 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140 if (Align <= StackAlign)
3141 Align = 0;
3142
3143 // Round the size of the allocation up to the stack alignment size
3144 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003145 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003146 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003150 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003151 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3153
3154 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003156 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003157 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 setValue(&I, DSA);
3159 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 // Inform the Frame Information that we have just allocated a variable-sized
3162 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003163 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164}
3165
Dan Gohman46510a72010-04-15 01:51:59 +00003166void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003167 if (I.isAtomic())
3168 return visitAtomicLoad(I);
3169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170 const Value *SV = I.getOperand(0);
3171 SDValue Ptr = getValue(SV);
3172
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003173 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003176 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003177 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003179 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003180
Owen Andersone50ed302009-08-10 22:56:29 +00003181 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 SmallVector<uint64_t, 4> Offsets;
3183 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3184 unsigned NumValues = ValueVTs.size();
3185 if (NumValues == 0)
3186 return;
3187
3188 SDValue Root;
3189 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003190 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 // Serialize volatile loads with other side effects.
3192 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003193 else if (AA->pointsToConstantMemory(
3194 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 // Do not serialize (non-volatile) loads of constant memory with anything.
3196 Root = DAG.getEntryNode();
3197 ConstantMemory = true;
3198 } else {
3199 // Do not serialize non-volatile loads against each other.
3200 Root = DAG.getRoot();
3201 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003204 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3205 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003206 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003207 unsigned ChainI = 0;
3208 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3209 // Serializing loads here may result in excessive register pressure, and
3210 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3211 // could recover a bit by hoisting nodes upward in the chain by recognizing
3212 // they are side-effect free or do not alias. The optimizer should really
3213 // avoid this case by converting large object/array copies to llvm.memcpy
3214 // (MaxParallelChains should always remain as failsafe).
3215 if (ChainI == MaxParallelChains) {
3216 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3217 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3218 MVT::Other, &Chains[0], ChainI);
3219 Root = Chain;
3220 ChainI = 0;
3221 }
Bill Wendling856ff412009-12-22 00:12:37 +00003222 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3223 PtrVT, Ptr,
3224 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003225 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003226 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003227 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003230 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003234 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003235 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236 if (isVolatile)
3237 DAG.setRoot(Chain);
3238 else
3239 PendingLoads.push_back(Chain);
3240 }
3241
Bill Wendling4533cac2010-01-28 21:51:40 +00003242 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3243 DAG.getVTList(&ValueVTs[0], NumValues),
3244 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003245}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246
Dan Gohman46510a72010-04-15 01:51:59 +00003247void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003248 if (I.isAtomic())
3249 return visitAtomicStore(I);
3250
Dan Gohman46510a72010-04-15 01:51:59 +00003251 const Value *SrcV = I.getOperand(0);
3252 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253
Owen Andersone50ed302009-08-10 22:56:29 +00003254 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 SmallVector<uint64_t, 4> Offsets;
3256 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3257 unsigned NumValues = ValueVTs.size();
3258 if (NumValues == 0)
3259 return;
3260
3261 // Get the lowered operands. Note that we do this after
3262 // checking if NumResults is zero, because with zero results
3263 // the operands won't have values in the map.
3264 SDValue Src = getValue(SrcV);
3265 SDValue Ptr = getValue(PtrV);
3266
3267 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003268 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3269 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003270 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003271 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003272 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003274 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003275
Andrew Trickde91f3c2010-11-12 17:50:46 +00003276 unsigned ChainI = 0;
3277 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3278 // See visitLoad comments.
3279 if (ChainI == MaxParallelChains) {
3280 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3281 MVT::Other, &Chains[0], ChainI);
3282 Root = Chain;
3283 ChainI = 0;
3284 }
Bill Wendling856ff412009-12-22 00:12:37 +00003285 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3286 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003287 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3288 SDValue(Src.getNode(), Src.getResNo() + i),
3289 Add, MachinePointerInfo(PtrV, Offsets[i]),
3290 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3291 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003292 }
3293
Devang Patel7e13efa2010-10-26 22:14:52 +00003294 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003295 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003296 ++SDNodeOrder;
3297 AssignOrderingToNode(StoreNode.getNode());
3298 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003299}
3300
Eli Friedman26689ac2011-08-03 21:06:02 +00003301static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003302 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003303 bool Before, DebugLoc dl,
3304 SelectionDAG &DAG,
3305 const TargetLowering &TLI) {
3306 // Fence, if necessary
3307 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003308 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003309 Order = Release;
3310 else if (Order == Acquire || Order == Monotonic)
3311 return Chain;
3312 } else {
3313 if (Order == AcquireRelease)
3314 Order = Acquire;
3315 else if (Order == Release || Order == Monotonic)
3316 return Chain;
3317 }
3318 SDValue Ops[3];
3319 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003320 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3321 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003322 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3323}
3324
Eli Friedmanff030482011-07-28 21:48:00 +00003325void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003326 DebugLoc dl = getCurDebugLoc();
3327 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003328 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003329
3330 SDValue InChain = getRoot();
3331
3332 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003333 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3334 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003335
Eli Friedman55ba8162011-07-29 03:05:32 +00003336 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003337 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003338 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003339 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003340 getValue(I.getPointerOperand()),
3341 getValue(I.getCompareOperand()),
3342 getValue(I.getNewValOperand()),
3343 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003344 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3345 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003346
3347 SDValue OutChain = L.getValue(1);
3348
3349 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003350 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3351 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003352
Eli Friedman55ba8162011-07-29 03:05:32 +00003353 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003354 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003355}
3356
3357void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003359 ISD::NodeType NT;
3360 switch (I.getOperation()) {
3361 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3362 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3363 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3364 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3365 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3366 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3367 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3368 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3369 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3370 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3371 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3372 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3373 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003374 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003375 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003376
3377 SDValue InChain = getRoot();
3378
3379 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003380 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3381 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003385 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003386 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003387 getValue(I.getPointerOperand()),
3388 getValue(I.getValOperand()),
3389 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003390 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003391 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003392
3393 SDValue OutChain = L.getValue(1);
3394
3395 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003396 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3397 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003398
Eli Friedman55ba8162011-07-29 03:05:32 +00003399 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003400 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003401}
3402
Eli Friedman47f35132011-07-25 23:16:38 +00003403void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003404 DebugLoc dl = getCurDebugLoc();
3405 SDValue Ops[3];
3406 Ops[0] = getRoot();
3407 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3408 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3409 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003410}
3411
Eli Friedman327236c2011-08-24 20:50:09 +00003412void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3413 DebugLoc dl = getCurDebugLoc();
3414 AtomicOrdering Order = I.getOrdering();
3415 SynchronizationScope Scope = I.getSynchScope();
3416
3417 SDValue InChain = getRoot();
3418
Eli Friedman327236c2011-08-24 20:50:09 +00003419 EVT VT = EVT::getEVT(I.getType());
3420
Eli Friedman596f4472011-09-13 22:19:59 +00003421 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003422 report_fatal_error("Cannot generate unaligned atomic load");
3423
Eli Friedman327236c2011-08-24 20:50:09 +00003424 SDValue L =
3425 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3426 getValue(I.getPointerOperand()),
3427 I.getPointerOperand(), I.getAlignment(),
3428 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3429 Scope);
3430
3431 SDValue OutChain = L.getValue(1);
3432
3433 if (TLI.getInsertFencesForAtomic())
3434 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3435 DAG, TLI);
3436
3437 setValue(&I, L);
3438 DAG.setRoot(OutChain);
3439}
3440
3441void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3442 DebugLoc dl = getCurDebugLoc();
3443
3444 AtomicOrdering Order = I.getOrdering();
3445 SynchronizationScope Scope = I.getSynchScope();
3446
3447 SDValue InChain = getRoot();
3448
Eli Friedmanfe731212011-09-13 20:50:54 +00003449 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3450
Eli Friedman596f4472011-09-13 22:19:59 +00003451 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003452 report_fatal_error("Cannot generate unaligned atomic store");
3453
Eli Friedman327236c2011-08-24 20:50:09 +00003454 if (TLI.getInsertFencesForAtomic())
3455 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3456 DAG, TLI);
3457
3458 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003459 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003460 InChain,
3461 getValue(I.getPointerOperand()),
3462 getValue(I.getValueOperand()),
3463 I.getPointerOperand(), I.getAlignment(),
3464 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3465 Scope);
3466
3467 if (TLI.getInsertFencesForAtomic())
3468 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3469 DAG, TLI);
3470
3471 DAG.setRoot(OutChain);
3472}
3473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003474/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3475/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003476void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003477 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003478 bool HasChain = !I.doesNotAccessMemory();
3479 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3480
3481 // Build the operand list.
3482 SmallVector<SDValue, 8> Ops;
3483 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3484 if (OnlyLoad) {
3485 // We don't need to serialize loads against other loads.
3486 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003487 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003488 Ops.push_back(getRoot());
3489 }
3490 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003491
3492 // Info is set by getTgtMemInstrinsic
3493 TargetLowering::IntrinsicInfo Info;
3494 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3495
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003496 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003497 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3498 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003499 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003500
3501 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003502 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3503 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504 assert(TLI.isTypeLegal(Op.getValueType()) &&
3505 "Intrinsic uses a non-legal type?");
3506 Ops.push_back(Op);
3507 }
3508
Owen Andersone50ed302009-08-10 22:56:29 +00003509 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003510 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3511#ifndef NDEBUG
3512 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3513 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3514 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003515 }
Bob Wilson8d919552009-07-31 22:41:21 +00003516#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003520
Bob Wilson8d919552009-07-31 22:41:21 +00003521 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522
3523 // Create the node.
3524 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003525 if (IsTgtIntrinsic) {
3526 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003527 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003528 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003529 Info.memVT,
3530 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003531 Info.align, Info.vol,
3532 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003533 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003534 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003535 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003536 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003537 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003538 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003539 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003540 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003541 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003542 }
3543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003544 if (HasChain) {
3545 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3546 if (OnlyLoad)
3547 PendingLoads.push_back(Chain);
3548 else
3549 DAG.setRoot(Chain);
3550 }
Bill Wendling856ff412009-12-22 00:12:37 +00003551
Benjamin Kramerf0127052010-01-05 13:12:22 +00003552 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003553 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003554 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003555 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003556 }
Bill Wendling856ff412009-12-22 00:12:37 +00003557
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003558 setValue(&I, Result);
3559 }
3560}
3561
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562/// GetSignificand - Get the significand and build it into a floating-point
3563/// number with exponent of 1:
3564///
3565/// Op = (Op & 0x007fffff) | 0x3f800000;
3566///
3567/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003568static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003569GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3571 DAG.getConstant(0x007fffff, MVT::i32));
3572 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3573 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003574 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003575}
3576
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577/// GetExponent - Get the exponent:
3578///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003579/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580///
3581/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003582static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003583GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003584 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3586 DAG.getConstant(0x7f800000, MVT::i32));
3587 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003588 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3590 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003591 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003592}
3593
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594/// getF32Constant - Get 32-bit floating point constant.
3595static SDValue
3596getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598}
3599
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003600// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003601const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003602SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003603 SDValue Op1 = getValue(I.getArgOperand(0));
3604 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003605
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003607 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003608 return 0;
3609}
Bill Wendling74c37652008-12-09 22:08:41 +00003610
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003611/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3612/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003613void
Dan Gohman46510a72010-04-15 01:51:59 +00003614SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003615 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003616 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003617
Gabor Greif0635f352010-06-25 09:38:13 +00003618 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003619 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003620 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003621
3622 // Put the exponent in the right bit position for later addition to the
3623 // final result:
3624 //
3625 // #define LOG2OFe 1.4426950f
3626 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003630
3631 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3633 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003634
3635 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003637 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003638
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003639 if (LimitFloatPrecision <= 6) {
3640 // For floating-point precision of 6:
3641 //
3642 // TwoToFractionalPartOfX =
3643 // 0.997535578f +
3644 // (0.735607626f + 0.252464424f * x) * x;
3645 //
3646 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3652 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003654 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003655
3656 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003658 TwoToFracPartOfX, IntegerPartOfX);
3659
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003660 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003661 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3662 // For floating-point precision of 12:
3663 //
3664 // TwoToFractionalPartOfX =
3665 // 0.999892986f +
3666 // (0.696457318f +
3667 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3668 //
3669 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3675 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3678 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003680 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003681
3682 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003684 TwoToFracPartOfX, IntegerPartOfX);
3685
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003687 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3688 // For floating-point precision of 18:
3689 //
3690 // TwoToFractionalPartOfX =
3691 // 0.999999982f +
3692 // (0.693148872f +
3693 // (0.240227044f +
3694 // (0.554906021e-1f +
3695 // (0.961591928e-2f +
3696 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3697 //
3698 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3704 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3707 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3710 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3713 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3716 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003718 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003720
3721 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003723 TwoToFracPartOfX, IntegerPartOfX);
3724
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003725 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003726 }
3727 } else {
3728 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003729 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003730 getValue(I.getArgOperand(0)).getValueType(),
3731 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003732 }
3733
Dale Johannesen59e577f2008-09-05 18:38:42 +00003734 setValue(&I, result);
3735}
3736
Bill Wendling39150252008-09-09 20:39:27 +00003737/// visitLog - Lower a log intrinsic. Handles the special sequences for
3738/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003739void
Dan Gohman46510a72010-04-15 01:51:59 +00003740SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003741 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003742 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003743
Gabor Greif0635f352010-06-25 09:38:13 +00003744 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003745 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003746 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003748
3749 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003750 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003753
3754 // Get the significand and build it into a floating-point number with
3755 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003756 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003757
3758 if (LimitFloatPrecision <= 6) {
3759 // For floating-point precision of 6:
3760 //
3761 // LogofMantissa =
3762 // -1.1609546f +
3763 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003764 //
Bill Wendling39150252008-09-09 20:39:27 +00003765 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3771 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003773
Scott Michelfdc40a02009-02-17 22:15:04 +00003774 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003776 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3777 // For floating-point precision of 12:
3778 //
3779 // LogOfMantissa =
3780 // -1.7417939f +
3781 // (2.8212026f +
3782 // (-1.4699568f +
3783 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3784 //
3785 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3791 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3794 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3797 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003799
Scott Michelfdc40a02009-02-17 22:15:04 +00003800 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003802 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3803 // For floating-point precision of 18:
3804 //
3805 // LogOfMantissa =
3806 // -2.1072184f +
3807 // (4.2372794f +
3808 // (-3.7029485f +
3809 // (2.2781945f +
3810 // (-0.87823314f +
3811 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3812 //
3813 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3819 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3822 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3825 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3828 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3831 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003833
Scott Michelfdc40a02009-02-17 22:15:04 +00003834 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003836 }
3837 } else {
3838 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003839 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003840 getValue(I.getArgOperand(0)).getValueType(),
3841 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003842 }
3843
Dale Johannesen59e577f2008-09-05 18:38:42 +00003844 setValue(&I, result);
3845}
3846
Bill Wendling3eb59402008-09-09 00:28:24 +00003847/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3848/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003849void
Dan Gohman46510a72010-04-15 01:51:59 +00003850SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003851 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003852 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003853
Gabor Greif0635f352010-06-25 09:38:13 +00003854 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003855 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003856 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003857 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003858
Bill Wendling39150252008-09-09 20:39:27 +00003859 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003860 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003861
Bill Wendling3eb59402008-09-09 00:28:24 +00003862 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003863 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003864 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003865
Bill Wendling3eb59402008-09-09 00:28:24 +00003866 // Different possible minimax approximations of significand in
3867 // floating-point for various degrees of accuracy over [1,2].
3868 if (LimitFloatPrecision <= 6) {
3869 // For floating-point precision of 6:
3870 //
3871 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3872 //
3873 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3879 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003881
Scott Michelfdc40a02009-02-17 22:15:04 +00003882 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003884 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3885 // For floating-point precision of 12:
3886 //
3887 // Log2ofMantissa =
3888 // -2.51285454f +
3889 // (4.07009056f +
3890 // (-2.12067489f +
3891 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003892 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003893 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3899 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3902 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3905 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003907
Scott Michelfdc40a02009-02-17 22:15:04 +00003908 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003910 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3911 // For floating-point precision of 18:
3912 //
3913 // Log2ofMantissa =
3914 // -3.0400495f +
3915 // (6.1129976f +
3916 // (-5.3420409f +
3917 // (3.2865683f +
3918 // (-1.2669343f +
3919 // (0.27515199f -
3920 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3921 //
3922 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3928 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3931 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3934 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3937 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3940 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003942
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003945 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003946 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003947 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003948 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003949 getValue(I.getArgOperand(0)).getValueType(),
3950 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003951 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003952
Dale Johannesen59e577f2008-09-05 18:38:42 +00003953 setValue(&I, result);
3954}
3955
Bill Wendling3eb59402008-09-09 00:28:24 +00003956/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3957/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003958void
Dan Gohman46510a72010-04-15 01:51:59 +00003959SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003960 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003961 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003962
Gabor Greif0635f352010-06-25 09:38:13 +00003963 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003964 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003965 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003966 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003967
Bill Wendling39150252008-09-09 20:39:27 +00003968 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003969 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003972
3973 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003974 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003975 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
3977 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003978 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003979 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003980 // Log10ofMantissa =
3981 // -0.50419619f +
3982 // (0.60948995f - 0.10380950f * x) * x;
3983 //
3984 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003986 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3990 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003991 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003992
Scott Michelfdc40a02009-02-17 22:15:04 +00003993 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003995 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3996 // For floating-point precision of 12:
3997 //
3998 // Log10ofMantissa =
3999 // -0.64831180f +
4000 // (0.91751397f +
4001 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4002 //
4003 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004005 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4009 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4012 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004014
Scott Michelfdc40a02009-02-17 22:15:04 +00004015 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004017 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004018 // For floating-point precision of 18:
4019 //
4020 // Log10ofMantissa =
4021 // -0.84299375f +
4022 // (1.5327582f +
4023 // (-1.0688956f +
4024 // (0.49102474f +
4025 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4026 //
4027 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004029 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4033 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4036 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4039 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4042 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004044
Scott Michelfdc40a02009-02-17 22:15:04 +00004045 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004047 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004048 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004049 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004050 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004051 getValue(I.getArgOperand(0)).getValueType(),
4052 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004053 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004054
Dale Johannesen59e577f2008-09-05 18:38:42 +00004055 setValue(&I, result);
4056}
4057
Bill Wendlinge10c8142008-09-09 22:39:21 +00004058/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4059/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004060void
Dan Gohman46510a72010-04-15 01:51:59 +00004061SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004062 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004063 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004064
Gabor Greif0635f352010-06-25 09:38:13 +00004065 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004066 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004067 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004068
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070
4071 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4073 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
4075 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004077 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078
4079 if (LimitFloatPrecision <= 6) {
4080 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004081 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004082 // TwoToFractionalPartOfX =
4083 // 0.997535578f +
4084 // (0.735607626f + 0.252464424f * x) * x;
4085 //
4086 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004088 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004090 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4092 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004093 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004095 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004097
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4101 // For floating-point precision of 12:
4102 //
4103 // TwoToFractionalPartOfX =
4104 // 0.999892986f +
4105 // (0.696457318f +
4106 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4107 //
4108 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4114 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4117 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004119 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004120 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004122
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004125 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4126 // For floating-point precision of 18:
4127 //
4128 // TwoToFractionalPartOfX =
4129 // 0.999999982f +
4130 // (0.693148872f +
4131 // (0.240227044f +
4132 // (0.554906021e-1f +
4133 // (0.961591928e-2f +
4134 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4135 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004139 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4141 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4144 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4147 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4150 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4153 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004156 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004161 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004162 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004163 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004164 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004165 getValue(I.getArgOperand(0)).getValueType(),
4166 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004167 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168
Dale Johannesen601d3c02008-09-05 01:48:15 +00004169 setValue(&I, result);
4170}
4171
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004172/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4173/// limited-precision mode with x == 10.0f.
4174void
Dan Gohman46510a72010-04-15 01:51:59 +00004175SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004176 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004177 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004178 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 bool IsExp10 = false;
4180
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004182 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4184 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4185 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4186 APFloat Ten(10.0f);
4187 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4188 }
4189 }
4190 }
4191
4192 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004193 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194
4195 // Put the exponent in the right bit position for later addition to the
4196 // final result:
4197 //
4198 // #define LOG2OF10 3.3219281f
4199 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004201 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004203
4204 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4206 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207
4208 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004210 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211
4212 if (LimitFloatPrecision <= 6) {
4213 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004214 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 // twoToFractionalPartOfX =
4216 // 0.997535578f +
4217 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4225 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004226 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004227 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004228 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004230
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004231 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004233 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4234 // For floating-point precision of 12:
4235 //
4236 // TwoToFractionalPartOfX =
4237 // 0.999892986f +
4238 // (0.696457318f +
4239 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4240 //
4241 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4247 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4250 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004252 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004253 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004255
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004256 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004258 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4259 // For floating-point precision of 18:
4260 //
4261 // TwoToFractionalPartOfX =
4262 // 0.999999982f +
4263 // (0.693148872f +
4264 // (0.240227044f +
4265 // (0.554906021e-1f +
4266 // (0.961591928e-2f +
4267 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4268 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004272 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4274 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4277 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4280 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4283 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4286 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004289 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004291
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004294 }
4295 } else {
4296 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004297 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004298 getValue(I.getArgOperand(0)).getValueType(),
4299 getValue(I.getArgOperand(0)),
4300 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004301 }
4302
4303 setValue(&I, result);
4304}
4305
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004306
4307/// ExpandPowI - Expand a llvm.powi intrinsic.
4308static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4309 SelectionDAG &DAG) {
4310 // If RHS is a constant, we can expand this out to a multiplication tree,
4311 // otherwise we end up lowering to a call to __powidf2 (for example). When
4312 // optimizing for size, we only want to do this if the expansion would produce
4313 // a small number of multiplies, otherwise we do the full expansion.
4314 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4315 // Get the exponent as a positive value.
4316 unsigned Val = RHSC->getSExtValue();
4317 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004318
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004319 // powi(x, 0) -> 1.0
4320 if (Val == 0)
4321 return DAG.getConstantFP(1.0, LHS.getValueType());
4322
Dan Gohmanae541aa2010-04-15 04:33:49 +00004323 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004324 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4325 // If optimizing for size, don't insert too many multiplies. This
4326 // inserts up to 5 multiplies.
4327 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4328 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004329 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004330 // powi(x,15) generates one more multiply than it should), but this has
4331 // the benefit of being both really simple and much better than a libcall.
4332 SDValue Res; // Logically starts equal to 1.0
4333 SDValue CurSquare = LHS;
4334 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004335 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004336 if (Res.getNode())
4337 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4338 else
4339 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004340 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004341
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004342 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4343 CurSquare, CurSquare);
4344 Val >>= 1;
4345 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004346
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004347 // If the original was negative, invert the result, producing 1/(x*x*x).
4348 if (RHSC->getSExtValue() < 0)
4349 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4350 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4351 return Res;
4352 }
4353 }
4354
4355 // Otherwise, expand to a libcall.
4356 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4357}
4358
Devang Patel227dfdb2011-05-16 21:24:05 +00004359// getTruncatedArgReg - Find underlying register used for an truncated
4360// argument.
4361static unsigned getTruncatedArgReg(const SDValue &N) {
4362 if (N.getOpcode() != ISD::TRUNCATE)
4363 return 0;
4364
4365 const SDValue &Ext = N.getOperand(0);
4366 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4367 const SDValue &CFR = Ext.getOperand(0);
4368 if (CFR.getOpcode() == ISD::CopyFromReg)
4369 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4370 else
4371 if (CFR.getOpcode() == ISD::TRUNCATE)
4372 return getTruncatedArgReg(CFR);
4373 }
4374 return 0;
4375}
4376
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004377/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4378/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4379/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004380bool
Devang Patel78a06e52010-08-25 20:39:26 +00004381SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004382 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004383 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004384 const Argument *Arg = dyn_cast<Argument>(V);
4385 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004386 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004387
Devang Patel719f6a92010-04-29 20:40:36 +00004388 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004389 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4390 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4391
Devang Patela83ce982010-04-29 18:50:36 +00004392 // Ignore inlined function arguments here.
4393 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004394 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004395 return false;
4396
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004397 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004398 // Some arguments' frame index is recorded during argument lowering.
4399 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4400 if (Offset)
4401 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004402
Devang Patel9aee3352011-09-08 22:59:09 +00004403 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004404 if (N.getOpcode() == ISD::CopyFromReg)
4405 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4406 else
4407 Reg = getTruncatedArgReg(N);
4408 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004409 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4410 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4411 if (PR)
4412 Reg = PR;
4413 }
4414 }
4415
Evan Chenga36acad2010-04-29 06:33:38 +00004416 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004417 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004418 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004419 if (VMI != FuncInfo.ValueMap.end())
4420 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004421 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004422
Devang Patel8bc9ef72010-11-02 17:19:03 +00004423 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004424 // Check if frame index is available.
4425 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004426 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004427 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4428 Reg = TRI->getFrameRegister(MF);
4429 Offset = FINode->getIndex();
4430 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004431 }
4432
4433 if (!Reg)
4434 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004435
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004436 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4437 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004438 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004439 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004440 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004441}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004442
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004443// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004444#if defined(_MSC_VER) && defined(setjmp) && \
4445 !defined(setjmp_undefined_for_msvc)
4446# pragma push_macro("setjmp")
4447# undef setjmp
4448# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004449#endif
4450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4452/// we want to emit this as a call to a named external function, return the name
4453/// otherwise lower it and return null.
4454const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004455SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004456 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004457 SDValue Res;
4458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 switch (Intrinsic) {
4460 default:
4461 // By default, turn this into a target intrinsic node.
4462 visitTargetIntrinsic(I, Intrinsic);
4463 return 0;
4464 case Intrinsic::vastart: visitVAStart(I); return 0;
4465 case Intrinsic::vaend: visitVAEnd(I); return 0;
4466 case Intrinsic::vacopy: visitVACopy(I); return 0;
4467 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004468 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004471 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004472 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004473 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 return 0;
4475 case Intrinsic::setjmp:
4476 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 case Intrinsic::longjmp:
4478 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004479 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004480 // Assert for address < 256 since we support only user defined address
4481 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004482 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004483 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004484 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004485 < 256 &&
4486 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004487 SDValue Op1 = getValue(I.getArgOperand(0));
4488 SDValue Op2 = getValue(I.getArgOperand(1));
4489 SDValue Op3 = getValue(I.getArgOperand(2));
4490 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4491 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004493 MachinePointerInfo(I.getArgOperand(0)),
4494 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 return 0;
4496 }
Chris Lattner824b9582008-11-21 16:42:48 +00004497 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004498 // Assert for address < 256 since we support only user defined address
4499 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004500 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004501 < 256 &&
4502 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004503 SDValue Op1 = getValue(I.getArgOperand(0));
4504 SDValue Op2 = getValue(I.getArgOperand(1));
4505 SDValue Op3 = getValue(I.getArgOperand(2));
4506 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4507 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004508 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004509 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 return 0;
4511 }
Chris Lattner824b9582008-11-21 16:42:48 +00004512 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 // Assert for address < 256 since we support only user defined address
4514 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004515 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004516 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004517 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004518 < 256 &&
4519 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004520 SDValue Op1 = getValue(I.getArgOperand(0));
4521 SDValue Op2 = getValue(I.getArgOperand(1));
4522 SDValue Op3 = getValue(I.getArgOperand(2));
4523 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4524 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004526 MachinePointerInfo(I.getArgOperand(0)),
4527 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
4529 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004530 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004531 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004532 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004533 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004534 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004535 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004536
4537 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4538 // but do not always have a corresponding SDNode built. The SDNodeOrder
4539 // absolute, but not relative, values are different depending on whether
4540 // debug info exists.
4541 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004542
4543 // Check if address has undef value.
4544 if (isa<UndefValue>(Address) ||
4545 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004546 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004547 return 0;
4548 }
4549
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004550 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004551 if (!N.getNode() && isa<Argument>(Address))
4552 // Check unused arguments map.
4553 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004554 SDDbgValue *SDV;
4555 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004556 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004557 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004558 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4559 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4560 Address = BCI->getOperand(0);
4561 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4562
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004563 if (isParameter && !AI) {
4564 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4565 if (FINode)
4566 // Byval parameter. We have a frame index at this point.
4567 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4568 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004569 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004570 // Address is an argument, so try to emit its dbg value using
4571 // virtual register info from the FuncInfo.ValueMap.
4572 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004573 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004574 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004575 } else if (AI)
4576 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4577 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004578 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004580 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004581 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004582 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004583 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4584 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004585 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004586 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004587 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004588 // If variable is pinned by a alloca in dominating bb then
4589 // use StaticAllocaMap.
4590 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004591 if (AI->getParent() != DI.getParent()) {
4592 DenseMap<const AllocaInst*, int>::iterator SI =
4593 FuncInfo.StaticAllocaMap.find(AI);
4594 if (SI != FuncInfo.StaticAllocaMap.end()) {
4595 SDV = DAG.getDbgValue(Variable, SI->second,
4596 0, dl, SDNodeOrder);
4597 DAG.AddDbgValue(SDV, 0, false);
4598 return 0;
4599 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004600 }
4601 }
Devang Patelafeaae72010-12-06 22:39:26 +00004602 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004603 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004604 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004605 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004606 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004607 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004608 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004609 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004610 return 0;
4611
4612 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004613 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004614 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004615 if (!V)
4616 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004617
4618 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4619 // but do not always have a corresponding SDNode built. The SDNodeOrder
4620 // absolute, but not relative, values are different depending on whether
4621 // debug info exists.
4622 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004623 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004624 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004625 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4626 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004627 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004628 // Do not use getValue() in here; we don't want to generate code at
4629 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004630 SDValue N = NodeMap[V];
4631 if (!N.getNode() && isa<Argument>(V))
4632 // Check unused arguments map.
4633 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004634 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004635 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004636 SDV = DAG.getDbgValue(Variable, N.getNode(),
4637 N.getResNo(), Offset, dl, SDNodeOrder);
4638 DAG.AddDbgValue(SDV, N.getNode(), false);
4639 }
Devang Patela778f5c2011-02-18 22:43:42 +00004640 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004641 // Do not call getValue(V) yet, as we don't want to generate code.
4642 // Remember it for later.
4643 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4644 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004645 } else {
Devang Patel00190342010-03-15 19:15:44 +00004646 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004647 // data available is an unreferenced parameter.
4648 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004649 }
Devang Patel00190342010-03-15 19:15:44 +00004650 }
4651
4652 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004653 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004654 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004655 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004656 // Don't handle byval struct arguments or VLAs, for example.
4657 if (!AI)
4658 return 0;
4659 DenseMap<const AllocaInst*, int>::iterator SI =
4660 FuncInfo.StaticAllocaMap.find(AI);
4661 if (SI == FuncInfo.StaticAllocaMap.end())
4662 return 0; // VLAs.
4663 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004664
Chris Lattner512063d2010-04-05 06:19:28 +00004665 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4666 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4667 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004668 return 0;
4669 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004672 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004673 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 SDValue Ops[1];
4676 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004677 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 setValue(&I, Op);
4679 DAG.setRoot(Op.getValue(1));
4680 return 0;
4681 }
4682
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004683 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004684 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004685 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004686 if (CallMBB->isLandingPad())
4687 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004688 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004690 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004692 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4693 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004694 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004696
Chris Lattner3a5815f2009-09-17 23:54:54 +00004697 // Insert the EHSELECTION instruction.
4698 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4699 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004700 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004701 Ops[1] = getRoot();
4702 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004703 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004704 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 return 0;
4706 }
4707
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004708 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004709 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004710 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004711 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4712 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004713 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 return 0;
4715 }
4716
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004717 case Intrinsic::eh_return_i32:
4718 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004719 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4720 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4721 MVT::Other,
4722 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004723 getValue(I.getArgOperand(0)),
4724 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004726 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004727 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004728 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004729 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004730 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004731 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004732 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004734 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 TLI.getPointerTy()),
4736 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004737 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004739 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004740 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4741 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004744 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004745 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004746 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004747 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004748 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004749
Chris Lattner512063d2010-04-05 06:19:28 +00004750 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 return 0;
4752 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004753 case Intrinsic::eh_sjlj_functioncontext: {
4754 // Get and store the index of the function context.
4755 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004756 AllocaInst *FnCtx =
4757 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004758 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4759 MFI->setFunctionContextIndex(FI);
4760 return 0;
4761 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004762 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004763 SDValue Ops[2];
4764 Ops[0] = getRoot();
4765 Ops[1] = getValue(I.getArgOperand(0));
4766 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4767 DAG.getVTList(MVT::i32, MVT::Other),
4768 Ops, 2);
4769 setValue(&I, Op.getValue(0));
4770 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004771 return 0;
4772 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004773 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004774 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004775 getRoot(), getValue(I.getArgOperand(0))));
4776 return 0;
4777 }
4778 case Intrinsic::eh_sjlj_dispatch_setup: {
4779 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004780 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004781 return 0;
4782 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004783
Dale Johannesen0488fb62010-09-30 23:57:10 +00004784 case Intrinsic::x86_mmx_pslli_w:
4785 case Intrinsic::x86_mmx_pslli_d:
4786 case Intrinsic::x86_mmx_pslli_q:
4787 case Intrinsic::x86_mmx_psrli_w:
4788 case Intrinsic::x86_mmx_psrli_d:
4789 case Intrinsic::x86_mmx_psrli_q:
4790 case Intrinsic::x86_mmx_psrai_w:
4791 case Intrinsic::x86_mmx_psrai_d: {
4792 SDValue ShAmt = getValue(I.getArgOperand(1));
4793 if (isa<ConstantSDNode>(ShAmt)) {
4794 visitTargetIntrinsic(I, Intrinsic);
4795 return 0;
4796 }
4797 unsigned NewIntrinsic = 0;
4798 EVT ShAmtVT = MVT::v2i32;
4799 switch (Intrinsic) {
4800 case Intrinsic::x86_mmx_pslli_w:
4801 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4802 break;
4803 case Intrinsic::x86_mmx_pslli_d:
4804 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4805 break;
4806 case Intrinsic::x86_mmx_pslli_q:
4807 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4808 break;
4809 case Intrinsic::x86_mmx_psrli_w:
4810 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4811 break;
4812 case Intrinsic::x86_mmx_psrli_d:
4813 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4814 break;
4815 case Intrinsic::x86_mmx_psrli_q:
4816 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4817 break;
4818 case Intrinsic::x86_mmx_psrai_w:
4819 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4820 break;
4821 case Intrinsic::x86_mmx_psrai_d:
4822 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4823 break;
4824 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4825 }
4826
4827 // The vector shift intrinsics with scalars uses 32b shift amounts but
4828 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4829 // to be zero.
4830 // We must do this early because v2i32 is not a legal type.
4831 DebugLoc dl = getCurDebugLoc();
4832 SDValue ShOps[2];
4833 ShOps[0] = ShAmt;
4834 ShOps[1] = DAG.getConstant(0, MVT::i32);
4835 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4836 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004838 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4839 DAG.getConstant(NewIntrinsic, MVT::i32),
4840 getValue(I.getArgOperand(0)), ShAmt);
4841 setValue(&I, Res);
4842 return 0;
4843 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004844 case Intrinsic::convertff:
4845 case Intrinsic::convertfsi:
4846 case Intrinsic::convertfui:
4847 case Intrinsic::convertsif:
4848 case Intrinsic::convertuif:
4849 case Intrinsic::convertss:
4850 case Intrinsic::convertsu:
4851 case Intrinsic::convertus:
4852 case Intrinsic::convertuu: {
4853 ISD::CvtCode Code = ISD::CVT_INVALID;
4854 switch (Intrinsic) {
4855 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4856 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4857 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4858 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4859 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4860 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4861 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4862 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4863 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4864 }
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004866 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004867 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4868 DAG.getValueType(DestVT),
4869 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004870 getValue(I.getArgOperand(1)),
4871 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004872 Code);
4873 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004874 return 0;
4875 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004877 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004878 getValue(I.getArgOperand(0)).getValueType(),
4879 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 return 0;
4881 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004882 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4883 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 return 0;
4885 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004886 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004887 getValue(I.getArgOperand(0)).getValueType(),
4888 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 return 0;
4890 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004891 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004892 getValue(I.getArgOperand(0)).getValueType(),
4893 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004895 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004896 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004897 return 0;
4898 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004899 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004900 return 0;
4901 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004902 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004903 return 0;
4904 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004905 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004906 return 0;
4907 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004908 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004909 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004910 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004911 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004913 case Intrinsic::fma:
4914 setValue(&I, DAG.getNode(ISD::FMA, dl,
4915 getValue(I.getArgOperand(0)).getValueType(),
4916 getValue(I.getArgOperand(0)),
4917 getValue(I.getArgOperand(1)),
4918 getValue(I.getArgOperand(2))));
4919 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004920 case Intrinsic::convert_to_fp16:
4921 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004922 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004923 return 0;
4924 case Intrinsic::convert_from_fp16:
4925 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004926 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004927 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004929 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004930 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 return 0;
4932 }
4933 case Intrinsic::readcyclecounter: {
4934 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004935 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4936 DAG.getVTList(MVT::i64, MVT::Other),
4937 &Op, 1);
4938 setValue(&I, Res);
4939 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940 return 0;
4941 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004943 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004944 getValue(I.getArgOperand(0)).getValueType(),
4945 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004948 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 return 0;
4952 }
4953 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004954 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004956 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 return 0;
4958 }
4959 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004960 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004961 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004962 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 return 0;
4964 }
4965 case Intrinsic::stacksave: {
4966 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004967 Res = DAG.getNode(ISD::STACKSAVE, dl,
4968 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4969 setValue(&I, Res);
4970 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 return 0;
4972 }
4973 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004974 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004975 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976 return 0;
4977 }
Bill Wendling57344502008-11-18 11:01:33 +00004978 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004979 // Emit code into the DAG to store the stack guard onto the stack.
4980 MachineFunction &MF = DAG.getMachineFunction();
4981 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004983
Gabor Greif0635f352010-06-25 09:38:13 +00004984 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4985 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004986
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004987 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004988 MFI->setStackProtectorIndex(FI);
4989
4990 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4991
4992 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004993 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004994 MachinePointerInfo::getFixedStack(FI),
4995 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004996 setValue(&I, Res);
4997 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004998 return 0;
4999 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005000 case Intrinsic::objectsize: {
5001 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005002 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005003
5004 assert(CI && "Non-constant type in __builtin_object_size?");
5005
Gabor Greif0635f352010-06-25 09:38:13 +00005006 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005007 EVT Ty = Arg.getValueType();
5008
Dan Gohmane368b462010-06-18 14:22:04 +00005009 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005010 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005011 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005012 Res = DAG.getConstant(0, Ty);
5013
5014 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005015 return 0;
5016 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 case Intrinsic::var_annotation:
5018 // Discard annotate attributes
5019 return 0;
5020
5021 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005022 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023
5024 SDValue Ops[6];
5025 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005026 Ops[1] = getValue(I.getArgOperand(0));
5027 Ops[2] = getValue(I.getArgOperand(1));
5028 Ops[3] = getValue(I.getArgOperand(2));
5029 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 Ops[5] = DAG.getSrcValue(F);
5031
Duncan Sands4a544a72011-09-06 13:37:06 +00005032 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033
Duncan Sands4a544a72011-09-06 13:37:06 +00005034 DAG.setRoot(Res);
5035 return 0;
5036 }
5037 case Intrinsic::adjust_trampoline: {
5038 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5039 TLI.getPointerTy(),
5040 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 return 0;
5042 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043 case Intrinsic::gcroot:
5044 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005045 const Value *Alloca = I.getArgOperand(0);
5046 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005048 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5049 GFI->addStackRoot(FI->getIndex(), TypeMap);
5050 }
5051 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 case Intrinsic::gcread:
5053 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005054 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005056 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005057 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005059
5060 case Intrinsic::expect: {
5061 // Just replace __builtin_expect(exp, c) with EXP.
5062 setValue(&I, getValue(I.getArgOperand(0)));
5063 return 0;
5064 }
5065
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005066 case Intrinsic::trap: {
5067 StringRef TrapFuncName = getTrapFunctionName();
5068 if (TrapFuncName.empty()) {
5069 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5070 return 0;
5071 }
5072 TargetLowering::ArgListTy Args;
5073 std::pair<SDValue, SDValue> Result =
5074 TLI.LowerCallTo(getRoot(), I.getType(),
5075 false, false, false, false, 0, CallingConv::C,
5076 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5077 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5078 Args, DAG, getCurDebugLoc());
5079 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005081 }
Bill Wendlingef375462008-11-21 02:38:44 +00005082 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005083 return implVisitAluOverflow(I, ISD::UADDO);
5084 case Intrinsic::sadd_with_overflow:
5085 return implVisitAluOverflow(I, ISD::SADDO);
5086 case Intrinsic::usub_with_overflow:
5087 return implVisitAluOverflow(I, ISD::USUBO);
5088 case Intrinsic::ssub_with_overflow:
5089 return implVisitAluOverflow(I, ISD::SSUBO);
5090 case Intrinsic::umul_with_overflow:
5091 return implVisitAluOverflow(I, ISD::UMULO);
5092 case Intrinsic::smul_with_overflow:
5093 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005096 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005097 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005098 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005099 Ops[1] = getValue(I.getArgOperand(0));
5100 Ops[2] = getValue(I.getArgOperand(1));
5101 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005102 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005103 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5104 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005105 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005106 EVT::getIntegerVT(*Context, 8),
5107 MachinePointerInfo(I.getArgOperand(0)),
5108 0, /* align */
5109 false, /* volatile */
5110 rw==0, /* read */
5111 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 return 0;
5113 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005114
5115 case Intrinsic::invariant_start:
5116 case Intrinsic::lifetime_start:
5117 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005118 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005119 return 0;
5120 case Intrinsic::invariant_end:
5121 case Intrinsic::lifetime_end:
5122 // Discard region information.
5123 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 }
5125}
5126
Dan Gohman46510a72010-04-15 01:51:59 +00005127void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005128 bool isTailCall,
5129 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005130 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5131 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5132 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005133 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005134 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135
5136 TargetLowering::ArgListTy Args;
5137 TargetLowering::ArgListEntry Entry;
5138 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005139
5140 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005141 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005142 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005143 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5144 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005145
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005146 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005147 DAG.getMachineFunction(),
5148 FTy->isVarArg(), Outs,
5149 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150
5151 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005152 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005153
5154 if (!CanLowerReturn) {
5155 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5156 FTy->getReturnType());
5157 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5158 FTy->getReturnType());
5159 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005160 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005161 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005162
Chris Lattnerecf42c42010-09-21 16:36:31 +00005163 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005164 Entry.Node = DemoteStackSlot;
5165 Entry.Ty = StackSlotPtrType;
5166 Entry.isSExt = false;
5167 Entry.isZExt = false;
5168 Entry.isInReg = false;
5169 Entry.isSRet = true;
5170 Entry.isNest = false;
5171 Entry.isByVal = false;
5172 Entry.Alignment = Align;
5173 Args.push_back(Entry);
5174 RetTy = Type::getVoidTy(FTy->getContext());
5175 }
5176
Dan Gohman46510a72010-04-15 01:51:59 +00005177 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005178 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005179 const Value *V = *i;
5180
5181 // Skip empty types
5182 if (V->getType()->isEmptyTy())
5183 continue;
5184
5185 SDValue ArgNode = getValue(V);
5186 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187
5188 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005189 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5190 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5191 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5192 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5193 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5194 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 Entry.Alignment = CS.getParamAlignment(attrInd);
5196 Args.push_back(Entry);
5197 }
5198
Chris Lattner512063d2010-04-05 06:19:28 +00005199 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 // Insert a label before the invoke call to mark the try range. This can be
5201 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005202 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005203
Jim Grosbachca752c92010-01-28 01:45:32 +00005204 // For SjLj, keep track of which landing pads go with which invokes
5205 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005206 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005207 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005208 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005209 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005210
Jim Grosbachca752c92010-01-28 01:45:32 +00005211 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005212 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005213 }
5214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // Both PendingLoads and PendingExports must be flushed here;
5216 // this call might not return.
5217 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005218 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 }
5220
Dan Gohman98ca4f22009-08-05 01:29:28 +00005221 // Check if target-independent constraints permit a tail call here.
5222 // Target-dependent constraints are checked within TLI.LowerCallTo.
5223 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005224 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005225 isTailCall = false;
5226
Dan Gohmanbadcda42010-08-28 00:51:03 +00005227 // If there's a possibility that fast-isel has already selected some amount
5228 // of the current basic block, don't emit a tail call.
5229 if (isTailCall && EnableFastISel)
5230 isTailCall = false;
5231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005233 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005234 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005235 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005236 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005237 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005238 isTailCall,
5239 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005240 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005241 assert((isTailCall || Result.second.getNode()) &&
5242 "Non-null chain expected with non-tail call!");
5243 assert((Result.second.getNode() || !Result.first.getNode()) &&
5244 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005245 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005247 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005248 // The instruction result is the result of loading from the
5249 // hidden sret parameter.
5250 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005251 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005252
5253 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5254 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5255 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005256 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005257 SmallVector<SDValue, 4> Values(NumValues);
5258 SmallVector<SDValue, 4> Chains(NumValues);
5259
5260 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005261 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5262 DemoteStackSlot,
5263 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005264 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005265 Add,
5266 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005267 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005268 Values[i] = L;
5269 Chains[i] = L.getValue(1);
5270 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005271
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005272 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5273 MVT::Other, &Chains[0], NumValues);
5274 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005275
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005276 // Collect the legal value parts into potentially illegal values
5277 // that correspond to the original function's return values.
5278 SmallVector<EVT, 4> RetTys;
5279 RetTy = FTy->getReturnType();
5280 ComputeValueVTs(TLI, RetTy, RetTys);
5281 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5282 SmallVector<SDValue, 4> ReturnValues;
5283 unsigned CurReg = 0;
5284 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5285 EVT VT = RetTys[I];
5286 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5287 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005288
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005289 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005290 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005291 RegisterVT, VT, AssertOp);
5292 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005293 CurReg += NumRegs;
5294 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005295
Bill Wendling4533cac2010-01-28 21:51:40 +00005296 setValue(CS.getInstruction(),
5297 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5298 DAG.getVTList(&RetTys[0], RetTys.size()),
5299 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005300 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005301
Evan Chengc249e482011-04-01 19:57:01 +00005302 // Assign order to nodes here. If the call does not produce a result, it won't
5303 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005304 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005305 // As a special case, a null chain means that a tail call has been emitted and
5306 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005307 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005308 ++SDNodeOrder;
5309 AssignOrderingToNode(DAG.getRoot().getNode());
5310 } else {
5311 DAG.setRoot(Result.second);
5312 ++SDNodeOrder;
5313 AssignOrderingToNode(Result.second.getNode());
5314 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315
Chris Lattner512063d2010-04-05 06:19:28 +00005316 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317 // Insert a label at the end of the invoke call to mark the try range. This
5318 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005319 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005320 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321
5322 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005323 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 }
5325}
5326
Chris Lattner8047d9a2009-12-24 00:37:38 +00005327/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5328/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005329static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5330 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005331 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005332 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005333 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005334 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005335 if (C->isNullValue())
5336 continue;
5337 // Unknown instruction.
5338 return false;
5339 }
5340 return true;
5341}
5342
Dan Gohman46510a72010-04-15 01:51:59 +00005343static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005344 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005345 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005346
Chris Lattner8047d9a2009-12-24 00:37:38 +00005347 // Check to see if this load can be trivially constant folded, e.g. if the
5348 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005349 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005350 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005351 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005352 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005353
Dan Gohman46510a72010-04-15 01:51:59 +00005354 if (const Constant *LoadCst =
5355 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5356 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 return Builder.getValue(LoadCst);
5358 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005359
Chris Lattner8047d9a2009-12-24 00:37:38 +00005360 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5361 // still constant memory, the input chain can be the entry node.
5362 SDValue Root;
5363 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005364
Chris Lattner8047d9a2009-12-24 00:37:38 +00005365 // Do not serialize (non-volatile) loads of constant memory with anything.
5366 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5367 Root = Builder.DAG.getEntryNode();
5368 ConstantMemory = true;
5369 } else {
5370 // Do not serialize non-volatile loads against each other.
5371 Root = Builder.DAG.getRoot();
5372 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005373
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 SDValue Ptr = Builder.getValue(PtrVal);
5375 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005376 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005377 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005378 false /*nontemporal*/,
5379 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005380
Chris Lattner8047d9a2009-12-24 00:37:38 +00005381 if (!ConstantMemory)
5382 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5383 return LoadVal;
5384}
5385
5386
5387/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5388/// If so, return true and lower it, otherwise return false and it will be
5389/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005390bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005391 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005392 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005393 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005394
Gabor Greif0635f352010-06-25 09:38:13 +00005395 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005396 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005397 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005398 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005399 return false;
5400
Gabor Greif0635f352010-06-25 09:38:13 +00005401 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005402
Chris Lattner8047d9a2009-12-24 00:37:38 +00005403 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5404 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005405 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5406 bool ActuallyDoIt = true;
5407 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005408 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005409 switch (Size->getZExtValue()) {
5410 default:
5411 LoadVT = MVT::Other;
5412 LoadTy = 0;
5413 ActuallyDoIt = false;
5414 break;
5415 case 2:
5416 LoadVT = MVT::i16;
5417 LoadTy = Type::getInt16Ty(Size->getContext());
5418 break;
5419 case 4:
5420 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005422 break;
5423 case 8:
5424 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005426 break;
5427 /*
5428 case 16:
5429 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005430 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005431 LoadTy = VectorType::get(LoadTy, 4);
5432 break;
5433 */
5434 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005435
Chris Lattner04b091a2009-12-24 01:07:17 +00005436 // This turns into unaligned loads. We only do this if the target natively
5437 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5438 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005439
Chris Lattner04b091a2009-12-24 01:07:17 +00005440 // Require that we can find a legal MVT, and only do this if the target
5441 // supports unaligned loads of that type. Expanding into byte loads would
5442 // bloat the code.
5443 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5444 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5445 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5446 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5447 ActuallyDoIt = false;
5448 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005449
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 if (ActuallyDoIt) {
5451 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5452 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005453
Chris Lattner04b091a2009-12-24 01:07:17 +00005454 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5455 ISD::SETNE);
5456 EVT CallVT = TLI.getValueType(I.getType(), true);
5457 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5458 return true;
5459 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005460 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005461
5462
Chris Lattner8047d9a2009-12-24 00:37:38 +00005463 return false;
5464}
5465
5466
Dan Gohman46510a72010-04-15 01:51:59 +00005467void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005468 // Handle inline assembly differently.
5469 if (isa<InlineAsm>(I.getCalledValue())) {
5470 visitInlineAsm(&I);
5471 return;
5472 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005473
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005474 // See if any floating point values are being passed to this function. This is
5475 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005476 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005477 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5478 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5479 if (FT->isVarArg() &&
5480 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5481 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005482 Type* T = I.getArgOperand(i)->getType();
5483 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005484 i != e; ++i) {
5485 if (!i->isFloatingPointTy()) continue;
5486 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5487 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005488 }
5489 }
5490 }
5491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 const char *RenameFn = 0;
5493 if (Function *F = I.getCalledFunction()) {
5494 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005495 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005496 if (unsigned IID = II->getIntrinsicID(F)) {
5497 RenameFn = visitIntrinsicCall(I, IID);
5498 if (!RenameFn)
5499 return;
5500 }
5501 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502 if (unsigned IID = F->getIntrinsicID()) {
5503 RenameFn = visitIntrinsicCall(I, IID);
5504 if (!RenameFn)
5505 return;
5506 }
5507 }
5508
5509 // Check for well-known libc/libm calls. If the function is internal, it
5510 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005511 if (!F->hasLocalLinkage() && F->hasName()) {
5512 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005513 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005514 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005515 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5516 I.getType() == I.getArgOperand(0)->getType() &&
5517 I.getType() == I.getArgOperand(1)->getType()) {
5518 SDValue LHS = getValue(I.getArgOperand(0));
5519 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005520 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5521 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 return;
5523 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005524 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005525 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005526 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5527 I.getType() == I.getArgOperand(0)->getType()) {
5528 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005529 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5530 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 return;
5532 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005533 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005534 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005535 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5536 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005537 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005538 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005539 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5540 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 return;
5542 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005543 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005544 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005545 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5546 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005547 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005548 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005549 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5550 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 return;
5552 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005553 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005554 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005555 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5556 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005557 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005558 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005559 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5560 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005561 return;
5562 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005563 } else if (Name == "memcmp") {
5564 if (visitMemCmpCall(I))
5565 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 }
5567 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 SDValue Callee;
5571 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005572 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 else
Bill Wendling056292f2008-09-16 21:48:12 +00005574 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575
Bill Wendling0d580132009-12-23 01:28:19 +00005576 // Check if we can potentially perform a tail call. More detailed checking is
5577 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005578 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579}
5580
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005581namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583/// AsmOperandInfo - This contains information for each constraint that we are
5584/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005585class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005586public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 /// CallOperand - If this is the result output operand or a clobber
5588 /// this is null, otherwise it is the incoming operand to the CallInst.
5589 /// This gets modified as the asm is processed.
5590 SDValue CallOperand;
5591
5592 /// AssignedRegs - If this is a register or register class operand, this
5593 /// contains the set of register corresponding to the operand.
5594 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595
John Thompsoneac6e1d2010-09-13 18:15:37 +00005596 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5601 /// busy in OutputRegs/InputRegs.
5602 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005603 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005604 std::set<unsigned> &InputRegs,
5605 const TargetRegisterInfo &TRI) const {
5606 if (isOutReg) {
5607 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5608 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5609 }
5610 if (isInReg) {
5611 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5612 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5613 }
5614 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005615
Owen Andersone50ed302009-08-10 22:56:29 +00005616 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005617 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005619 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005620 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005621 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
Chris Lattner81249c92008-10-17 17:05:25 +00005624 if (isa<BasicBlock>(CallOperandVal))
5625 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005626
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005627 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005628
Eric Christophercef81b72011-05-09 20:04:43 +00005629 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005630 // If this is an indirect operand, the operand is a pointer to the
5631 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005632 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005633 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005634 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005635 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005636 OpTy = PtrTy->getElementType();
5637 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005638
Eric Christophercef81b72011-05-09 20:04:43 +00005639 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005640 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005641 if (STy->getNumElements() == 1)
5642 OpTy = STy->getElementType(0);
5643
Chris Lattner81249c92008-10-17 17:05:25 +00005644 // If OpTy is not a single value, it may be a struct/union that we
5645 // can tile with integers.
5646 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5647 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5648 switch (BitSize) {
5649 default: break;
5650 case 1:
5651 case 8:
5652 case 16:
5653 case 32:
5654 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005655 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005656 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005657 break;
5658 }
5659 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005660
Chris Lattner81249c92008-10-17 17:05:25 +00005661 return TLI.getValueType(OpTy, true);
5662 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664private:
5665 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5666 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 const TargetRegisterInfo &TRI) {
5669 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5670 Regs.insert(Reg);
5671 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5672 for (; *Aliases; ++Aliases)
5673 Regs.insert(*Aliases);
5674 }
5675};
Dan Gohman462f6b52010-05-29 17:53:24 +00005676
John Thompson44ab89e2010-10-29 17:29:13 +00005677typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5678
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005679} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681/// GetRegistersForValue - Assign registers (virtual or physical) for the
5682/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005683/// register allocator to handle the assignment process. However, if the asm
5684/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685/// allocation. This produces generally horrible, but correct, code.
5686///
5687/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688/// Input and OutputRegs are the set of already allocated physical registers.
5689///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005690static void GetRegistersForValue(SelectionDAG &DAG,
5691 const TargetLowering &TLI,
5692 DebugLoc DL,
5693 SDISelAsmOperandInfo &OpInfo,
5694 std::set<unsigned> &OutputRegs,
5695 std::set<unsigned> &InputRegs) {
5696 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 // Compute whether this value requires an input register, an output register,
5699 // or both.
5700 bool isOutReg = false;
5701 bool isInReg = false;
5702 switch (OpInfo.Type) {
5703 case InlineAsm::isOutput:
5704 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
5706 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005707 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005708 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 break;
5710 case InlineAsm::isInput:
5711 isInReg = true;
5712 isOutReg = false;
5713 break;
5714 case InlineAsm::isClobber:
5715 isOutReg = true;
5716 isInReg = true;
5717 break;
5718 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005719
5720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 MachineFunction &MF = DAG.getMachineFunction();
5722 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005723
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 // If this is a constraint for a single physreg, or a constraint for a
5725 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5728 OpInfo.ConstraintVT);
5729
5730 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005732 // If this is a FP input in an integer register (or visa versa) insert a bit
5733 // cast of the input value. More generally, handle any case where the input
5734 // value disagrees with the register class we plan to stick this in.
5735 if (OpInfo.Type == InlineAsm::isInput &&
5736 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005737 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005738 // types are identical size, use a bitcast to convert (e.g. two differing
5739 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005740 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005741 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005742 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005743 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005744 OpInfo.ConstraintVT = RegVT;
5745 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5746 // If the input is a FP value and we want it in FP registers, do a
5747 // bitcast to the corresponding integer type. This turns an f64 value
5748 // into i64, which can be passed with two i32 values on a 32-bit
5749 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005750 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005751 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005752 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005753 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005754 OpInfo.ConstraintVT = RegVT;
5755 }
5756 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757
Owen Anderson23b9b192009-08-12 00:36:31 +00005758 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005759 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005760
Owen Andersone50ed302009-08-10 22:56:29 +00005761 EVT RegVT;
5762 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763
5764 // If this is a constraint for a specific physical register, like {r17},
5765 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005766 if (unsigned AssignedReg = PhysReg.first) {
5767 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005769 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771 // Get the actual register value type. This is important, because the user
5772 // may have asked for (e.g.) the AX register in i32 type. We need to
5773 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005774 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005777 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778
5779 // If this is an expanded reference, add the rest of the regs to Regs.
5780 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005781 TargetRegisterClass::iterator I = RC->begin();
5782 for (; *I != AssignedReg; ++I)
5783 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005784
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 // Already added the first reg.
5786 --NumRegs; ++I;
5787 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005788 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 Regs.push_back(*I);
5790 }
5791 }
Bill Wendling651ad132009-12-22 01:25:10 +00005792
Dan Gohman7451d3e2010-05-29 17:03:36 +00005793 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5795 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5796 return;
5797 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 // Otherwise, if this was a reference to an LLVM register class, create vregs
5800 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005801 if (const TargetRegisterClass *RC = PhysReg.second) {
5802 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005804 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805
Evan Chengfb112882009-03-23 08:01:15 +00005806 // Create the appropriate number of virtual registers.
5807 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5808 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005809 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohman7451d3e2010-05-29 17:03:36 +00005811 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005812 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005814
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815 // Otherwise, we couldn't allocate enough registers for this.
5816}
5817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818/// visitInlineAsm - Handle a call to an InlineAsm object.
5819///
Dan Gohman46510a72010-04-15 01:51:59 +00005820void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5821 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822
5823 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005824 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 std::set<unsigned> OutputRegs, InputRegs;
5827
Evan Chengce1cdac2011-05-06 20:52:23 +00005828 TargetLowering::AsmOperandInfoVector
5829 TargetConstraints = TLI.ParseConstraints(CS);
5830
John Thompsoneac6e1d2010-09-13 18:15:37 +00005831 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5834 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005835 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5836 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005838
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840
5841 // Compute the value type for each operand.
5842 switch (OpInfo.Type) {
5843 case InlineAsm::isOutput:
5844 // Indirect outputs just consume an argument.
5845 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005846 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 break;
5848 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 // The return value of the call is this value. As such, there is no
5851 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005852 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005853 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5855 } else {
5856 assert(ResNo == 0 && "Asm only has one result!");
5857 OpVT = TLI.getValueType(CS.getType());
5858 }
5859 ++ResNo;
5860 break;
5861 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005862 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 break;
5864 case InlineAsm::isClobber:
5865 // Nothing to do.
5866 break;
5867 }
5868
5869 // If this is an input or an indirect output, process the call argument.
5870 // BasicBlocks are labels, currently appearing only in asm's.
5871 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005872 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005874 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005877
Owen Anderson1d0be152009-08-13 21:58:54 +00005878 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005882
John Thompsoneac6e1d2010-09-13 18:15:37 +00005883 // Indirect operand accesses access memory.
5884 if (OpInfo.isIndirect)
5885 hasMemory = true;
5886 else {
5887 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005888 TargetLowering::ConstraintType
5889 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005890 if (CType == TargetLowering::C_Memory) {
5891 hasMemory = true;
5892 break;
5893 }
5894 }
5895 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005896 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005897
John Thompsoneac6e1d2010-09-13 18:15:37 +00005898 SDValue Chain, Flag;
5899
5900 // We won't need to flush pending loads if this asm doesn't touch
5901 // memory and is nonvolatile.
5902 if (hasMemory || IA->hasSideEffects())
5903 Chain = getRoot();
5904 else
5905 Chain = DAG.getRoot();
5906
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005907 // Second pass over the constraints: compute which constraint option to use
5908 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005909 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005910 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005911
John Thompson54584742010-09-24 22:24:05 +00005912 // If this is an output operand with a matching input operand, look up the
5913 // matching input. If their types mismatch, e.g. one is an integer, the
5914 // other is floating point, or their sizes are different, flag it as an
5915 // error.
5916 if (OpInfo.hasMatchingInput()) {
5917 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005918
John Thompson54584742010-09-24 22:24:05 +00005919 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005920 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005921 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5922 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005923 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005924 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5925 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005926 if ((OpInfo.ConstraintVT.isInteger() !=
5927 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005928 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005929 report_fatal_error("Unsupported asm: input constraint"
5930 " with a matching output constraint of"
5931 " incompatible type!");
5932 }
5933 Input.ConstraintVT = OpInfo.ConstraintVT;
5934 }
5935 }
5936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005937 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005938 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005940 // If this is a memory input, and if the operand is not indirect, do what we
5941 // need to to provide an address for the memory input.
5942 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5943 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005944 assert((OpInfo.isMultipleAlternative ||
5945 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005948 // Memory operands really want the address of the value. If we don't have
5949 // an indirect input, put it in the constpool if we can, otherwise spill
5950 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005951 // TODO: This isn't quite right. We need to handle these according to
5952 // the addressing mode that the constraint wants. Also, this may take
5953 // an additional register for the computation and we don't want that
5954 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 // If the operand is a float, integer, or vector constant, spill to a
5957 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005958 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5960 isa<ConstantVector>(OpVal)) {
5961 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5962 TLI.getPointerTy());
5963 } else {
5964 // Otherwise, create a stack slot and emit a store to it before the
5965 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005966 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005967 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5969 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005970 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005972 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005973 OpInfo.CallOperand, StackSlot,
5974 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005975 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 OpInfo.CallOperand = StackSlot;
5977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 // There is no longer a Value* corresponding to this operand.
5980 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005982 // It is now an indirect operand.
5983 OpInfo.isIndirect = true;
5984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // If this constraint is for a specific register, allocate it before
5987 // anything else.
5988 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005989 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5990 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005994 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5996 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 // C_Register operands have already been allocated, Other/Memory don't need
5999 // to be.
6000 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006001 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6002 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006003 }
6004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6006 std::vector<SDValue> AsmNodeOperands;
6007 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6008 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006009 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6010 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006011
Chris Lattnerdecc2672010-04-07 05:20:54 +00006012 // If we have a !srcloc metadata node associated with it, we want to attach
6013 // this to the ultimately generated inline asm machineinstr. To do this, we
6014 // pass in the third operand as this (potentially null) inline asm MDNode.
6015 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6016 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006017
Evan Chengc36b7062011-01-07 23:50:32 +00006018 // Remember the HasSideEffect and AlignStack bits as operand 3.
6019 unsigned ExtraInfo = 0;
6020 if (IA->hasSideEffects())
6021 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6022 if (IA->isAlignStack())
6023 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6024 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6025 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // Loop over all of the inputs, copying the operand values into the
6028 // appropriate registers and processing the output regs.
6029 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6032 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6035 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6036
6037 switch (OpInfo.Type) {
6038 case InlineAsm::isOutput: {
6039 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6040 OpInfo.ConstraintType != TargetLowering::C_Register) {
6041 // Memory output, or 'other' output (e.g. 'X' constraint).
6042 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6043
6044 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006045 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6046 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 TLI.getPointerTy()));
6048 AsmNodeOperands.push_back(OpInfo.CallOperand);
6049 break;
6050 }
6051
6052 // Otherwise, this is a register or register class output.
6053
6054 // Copy the output from the appropriate register. Find a register that
6055 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006056 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006057 report_fatal_error("Couldn't allocate output reg for constraint '" +
6058 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006059
6060 // If this is an indirect operand, store through the pointer after the
6061 // asm.
6062 if (OpInfo.isIndirect) {
6063 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6064 OpInfo.CallOperandVal));
6065 } else {
6066 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006067 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 // Concatenate this output onto the outputs list.
6069 RetValRegs.append(OpInfo.AssignedRegs);
6070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 // Add information to the INLINEASM node to know that this register is
6073 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006074 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006075 InlineAsm::Kind_RegDefEarlyClobber :
6076 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006077 false,
6078 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006079 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006080 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 break;
6082 }
6083 case InlineAsm::isInput: {
6084 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Chris Lattner6bdcda32008-10-17 16:47:46 +00006086 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 // If this is required to match an output register we have already set,
6088 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006089 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 // Scan until we find the definition we already emitted of this operand.
6092 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006093 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 for (; OperandNo; --OperandNo) {
6095 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006096 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006097 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006098 assert((InlineAsm::isRegDefKind(OpFlag) ||
6099 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6100 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006101 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 }
6103
Evan Cheng697cbbf2009-03-20 18:03:34 +00006104 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006105 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006106 if (InlineAsm::isRegDefKind(OpFlag) ||
6107 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006108 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006109 if (OpInfo.isIndirect) {
6110 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006111 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006112 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6113 " don't know how to handle tied "
6114 "indirect register inputs");
6115 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006119 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006120 MatchedRegs.RegVTs.push_back(RegVT);
6121 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006122 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006123 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006124 MatchedRegs.Regs.push_back
6125 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006126
6127 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006128 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006129 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006130 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006131 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006132 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006135
Chris Lattnerdecc2672010-04-07 05:20:54 +00006136 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6137 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6138 "Unexpected number of operands");
6139 // Add information to the INLINEASM node to know about this input.
6140 // See InlineAsm.h isUseOperandTiedToDef.
6141 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6142 OpInfo.getMatchedOperand());
6143 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6144 TLI.getPointerTy()));
6145 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6146 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006148
Dale Johannesenb5611a62010-07-13 20:17:05 +00006149 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006150 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6151 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006152 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006153
Dale Johannesenb5611a62010-07-13 20:17:05 +00006154 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006156 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006157 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006158 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006159 report_fatal_error("Invalid operand for inline asm constraint '" +
6160 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006163 unsigned ResOpType =
6164 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006165 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166 TLI.getPointerTy()));
6167 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6168 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006169 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006170
Chris Lattnerdecc2672010-04-07 05:20:54 +00006171 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6173 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6174 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006177 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006178 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 TLI.getPointerTy()));
6180 AsmNodeOperands.push_back(InOperandVal);
6181 break;
6182 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6185 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6186 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006187 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 "Don't know how to handle indirect register inputs yet!");
6189
6190 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006191 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006192 report_fatal_error("Couldn't allocate input reg for constraint '" +
6193 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194
Dale Johannesen66978ee2009-01-31 02:22:37 +00006195 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006196 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006197
Chris Lattnerdecc2672010-04-07 05:20:54 +00006198 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006199 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 break;
6201 }
6202 case InlineAsm::isClobber: {
6203 // Add the clobbered value to the operand list, so that the register
6204 // allocator is aware that the physreg got clobbered.
6205 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006206 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006207 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006208 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 break;
6210 }
6211 }
6212 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006213
Chris Lattnerdecc2672010-04-07 05:20:54 +00006214 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006215 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006217
Dale Johannesen66978ee2009-01-31 02:22:37 +00006218 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006219 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 &AsmNodeOperands[0], AsmNodeOperands.size());
6221 Flag = Chain.getValue(1);
6222
6223 // If this asm returns a register value, copy the result from that register
6224 // and set it as the value of the call.
6225 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006226 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006227 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006228
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006229 // FIXME: Why don't we do this for inline asms with MRVs?
6230 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006231 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006232
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006233 // If any of the results of the inline asm is a vector, it may have the
6234 // wrong width/num elts. This can happen for register classes that can
6235 // contain multiple different value types. The preg or vreg allocated may
6236 // not have the same VT as was expected. Convert it to the right type
6237 // with bit_convert.
6238 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006239 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006240 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006241
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006242 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006243 ResultType.isInteger() && Val.getValueType().isInteger()) {
6244 // If a result value was tied to an input value, the computed result may
6245 // have a wider width than the expected result. Extract the relevant
6246 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006247 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006248 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006249
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006250 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006251 }
Dan Gohman95915732008-10-18 01:03:45 +00006252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006254 // Don't need to use this as a chain in this case.
6255 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6256 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006258
Dan Gohman46510a72010-04-15 01:51:59 +00006259 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006261 // Process indirect outputs, first output all of the flagged copies out of
6262 // physregs.
6263 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6264 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006265 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006266 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006267 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6269 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271 // Emit the non-flagged stores from the physregs.
6272 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006273 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6274 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6275 StoresToEmit[i].first,
6276 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006277 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006278 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006279 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006280 }
6281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006283 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006284 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286 DAG.setRoot(Chain);
6287}
6288
Dan Gohman46510a72010-04-15 01:51:59 +00006289void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006290 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6291 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006292 getValue(I.getArgOperand(0)),
6293 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294}
6295
Dan Gohman46510a72010-04-15 01:51:59 +00006296void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006297 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006298 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6299 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006300 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006301 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 setValue(&I, V);
6303 DAG.setRoot(V.getValue(1));
6304}
6305
Dan Gohman46510a72010-04-15 01:51:59 +00006306void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006307 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6308 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006309 getValue(I.getArgOperand(0)),
6310 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006311}
6312
Dan Gohman46510a72010-04-15 01:51:59 +00006313void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006314 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6315 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006316 getValue(I.getArgOperand(0)),
6317 getValue(I.getArgOperand(1)),
6318 DAG.getSrcValue(I.getArgOperand(0)),
6319 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006320}
6321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006322/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006323/// implementation, which just calls LowerCall.
6324/// FIXME: When all targets are
6325/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006327TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006329 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006330 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006331 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006333 ArgListTy &Args, SelectionDAG &DAG,
6334 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006335 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006336 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006337 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006339 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6341 for (unsigned Value = 0, NumValues = ValueVTs.size();
6342 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006343 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006344 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006345 SDValue Op = SDValue(Args[i].Node.getNode(),
6346 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006347 ISD::ArgFlagsTy Flags;
6348 unsigned OriginalAlignment =
6349 getTargetData()->getABITypeAlignment(ArgTy);
6350
6351 if (Args[i].isZExt)
6352 Flags.setZExt();
6353 if (Args[i].isSExt)
6354 Flags.setSExt();
6355 if (Args[i].isInReg)
6356 Flags.setInReg();
6357 if (Args[i].isSRet)
6358 Flags.setSRet();
6359 if (Args[i].isByVal) {
6360 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006361 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6362 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006363 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006364 // For ByVal, alignment should come from FE. BE will guess if this
6365 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006366 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 if (Args[i].Alignment)
6368 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006369 else
6370 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006372 }
6373 if (Args[i].isNest)
6374 Flags.setNest();
6375 Flags.setOrigAlign(OriginalAlignment);
6376
Owen Anderson23b9b192009-08-12 00:36:31 +00006377 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6378 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 SmallVector<SDValue, 4> Parts(NumParts);
6380 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6381
6382 if (Args[i].isSExt)
6383 ExtendKind = ISD::SIGN_EXTEND;
6384 else if (Args[i].isZExt)
6385 ExtendKind = ISD::ZERO_EXTEND;
6386
Bill Wendling46ada192010-03-02 01:55:18 +00006387 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006388 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006391 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006392 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6393 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006394 if (NumParts > 1 && j == 0)
6395 MyFlags.Flags.setSplit();
6396 else if (j != 0)
6397 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398
Dan Gohman98ca4f22009-08-05 01:29:28 +00006399 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006400 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 }
6402 }
6403 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006404
Dan Gohman98ca4f22009-08-05 01:29:28 +00006405 // Handle the incoming return values from the call.
6406 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006407 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006410 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006411 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6412 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006413 for (unsigned i = 0; i != NumRegs; ++i) {
6414 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006415 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006416 MyFlags.Used = isReturnValueUsed;
6417 if (RetSExt)
6418 MyFlags.Flags.setSExt();
6419 if (RetZExt)
6420 MyFlags.Flags.setZExt();
6421 if (isInreg)
6422 MyFlags.Flags.setInReg();
6423 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006425 }
6426
Dan Gohman98ca4f22009-08-05 01:29:28 +00006427 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006428 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006429 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006430
6431 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006432 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006433 "LowerCall didn't return a valid chain!");
6434 assert((!isTailCall || InVals.empty()) &&
6435 "LowerCall emitted a return value for a tail call!");
6436 assert((isTailCall || InVals.size() == Ins.size()) &&
6437 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006438
6439 // For a tail call, the return value is merely live-out and there aren't
6440 // any nodes in the DAG representing it. Return a special value to
6441 // indicate that a tail call has been emitted and no more Instructions
6442 // should be processed in the current block.
6443 if (isTailCall) {
6444 DAG.setRoot(Chain);
6445 return std::make_pair(SDValue(), SDValue());
6446 }
6447
Evan Chengaf1871f2010-03-11 19:38:18 +00006448 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6449 assert(InVals[i].getNode() &&
6450 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006451 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006452 "LowerCall emitted a value with the wrong type!");
6453 });
6454
Dan Gohman98ca4f22009-08-05 01:29:28 +00006455 // Collect the legal value parts into potentially illegal values
6456 // that correspond to the original function's return values.
6457 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6458 if (RetSExt)
6459 AssertOp = ISD::AssertSext;
6460 else if (RetZExt)
6461 AssertOp = ISD::AssertZext;
6462 SmallVector<SDValue, 4> ReturnValues;
6463 unsigned CurReg = 0;
6464 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006465 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006466 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6467 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468
Bill Wendling46ada192010-03-02 01:55:18 +00006469 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006470 NumRegs, RegisterVT, VT,
6471 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006472 CurReg += NumRegs;
6473 }
6474
6475 // For a function returning void, there is no return value. We can't create
6476 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006477 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006478 if (ReturnValues.empty())
6479 return std::make_pair(SDValue(), Chain);
6480
6481 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6482 DAG.getVTList(&RetTys[0], RetTys.size()),
6483 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006484 return std::make_pair(Res, Chain);
6485}
6486
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006487void TargetLowering::LowerOperationWrapper(SDNode *N,
6488 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006489 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006490 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006491 if (Res.getNode())
6492 Results.push_back(Res);
6493}
6494
Dan Gohmand858e902010-04-17 15:26:15 +00006495SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006496 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006497 return SDValue();
6498}
6499
Dan Gohman46510a72010-04-15 01:51:59 +00006500void
6501SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006502 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006503 assert((Op.getOpcode() != ISD::CopyFromReg ||
6504 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6505 "Copy from a reg to the same reg!");
6506 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6507
Owen Anderson23b9b192009-08-12 00:36:31 +00006508 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006510 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006511 PendingExports.push_back(Chain);
6512}
6513
6514#include "llvm/CodeGen/SelectionDAGISel.h"
6515
Eli Friedman23d32432011-05-05 16:53:34 +00006516/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6517/// entry block, return true. This includes arguments used by switches, since
6518/// the switch may expand into multiple basic blocks.
6519static bool isOnlyUsedInEntryBlock(const Argument *A) {
6520 // With FastISel active, we may be splitting blocks, so force creation
6521 // of virtual registers for all non-dead arguments.
6522 if (EnableFastISel)
6523 return A->use_empty();
6524
6525 const BasicBlock *Entry = A->getParent()->begin();
6526 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6527 UI != E; ++UI) {
6528 const User *U = *UI;
6529 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6530 return false; // Use not in entry block.
6531 }
6532 return true;
6533}
6534
Dan Gohman46510a72010-04-15 01:51:59 +00006535void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006536 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006537 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006538 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006539 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006540 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006541 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006543 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006544 SmallVector<ISD::OutputArg, 4> Outs;
6545 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6546 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006547
Dan Gohman7451d3e2010-05-29 17:03:36 +00006548 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006549 // Put in an sret pointer parameter before all the other parameters.
6550 SmallVector<EVT, 1> ValueVTs;
6551 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6552
6553 // NOTE: Assuming that a pointer will never break down to more than one VT
6554 // or one register.
6555 ISD::ArgFlagsTy Flags;
6556 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006557 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006558 ISD::InputArg RetArg(Flags, RegisterVT, true);
6559 Ins.push_back(RetArg);
6560 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006561
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006563 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006564 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006565 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006566 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006567 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6568 bool isArgValueUsed = !I->use_empty();
6569 for (unsigned Value = 0, NumValues = ValueVTs.size();
6570 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006571 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006572 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006573 ISD::ArgFlagsTy Flags;
6574 unsigned OriginalAlignment =
6575 TD->getABITypeAlignment(ArgTy);
6576
6577 if (F.paramHasAttr(Idx, Attribute::ZExt))
6578 Flags.setZExt();
6579 if (F.paramHasAttr(Idx, Attribute::SExt))
6580 Flags.setSExt();
6581 if (F.paramHasAttr(Idx, Attribute::InReg))
6582 Flags.setInReg();
6583 if (F.paramHasAttr(Idx, Attribute::StructRet))
6584 Flags.setSRet();
6585 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6586 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006587 PointerType *Ty = cast<PointerType>(I->getType());
6588 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006589 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006590 // For ByVal, alignment should be passed from FE. BE will guess if
6591 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006592 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006593 if (F.getParamAlignment(Idx))
6594 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006595 else
6596 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006597 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006598 }
6599 if (F.paramHasAttr(Idx, Attribute::Nest))
6600 Flags.setNest();
6601 Flags.setOrigAlign(OriginalAlignment);
6602
Owen Anderson23b9b192009-08-12 00:36:31 +00006603 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6604 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006605 for (unsigned i = 0; i != NumRegs; ++i) {
6606 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6607 if (NumRegs > 1 && i == 0)
6608 MyFlags.Flags.setSplit();
6609 // if it isn't first piece, alignment must be 1
6610 else if (i > 0)
6611 MyFlags.Flags.setOrigAlign(1);
6612 Ins.push_back(MyFlags);
6613 }
6614 }
6615 }
6616
6617 // Call the target to set up the argument values.
6618 SmallVector<SDValue, 8> InVals;
6619 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6620 F.isVarArg(), Ins,
6621 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006622
6623 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006625 "LowerFormalArguments didn't return a valid chain!");
6626 assert(InVals.size() == Ins.size() &&
6627 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006628 DEBUG({
6629 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6630 assert(InVals[i].getNode() &&
6631 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006632 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006633 "LowerFormalArguments emitted a value with the wrong type!");
6634 }
6635 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006636
Dan Gohman5e866062009-08-06 15:37:27 +00006637 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 DAG.setRoot(NewRoot);
6639
6640 // Set up the argument values.
6641 unsigned i = 0;
6642 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006643 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006644 // Create a virtual register for the sret pointer, and put in a copy
6645 // from the sret argument into it.
6646 SmallVector<EVT, 1> ValueVTs;
6647 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6648 EVT VT = ValueVTs[0];
6649 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6650 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006651 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006652 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006653
Dan Gohman2048b852009-11-23 18:04:58 +00006654 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006655 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6656 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006657 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006658 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6659 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006660 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006661
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006662 // i indexes lowered arguments. Bump it past the hidden sret argument.
6663 // Idx indexes LLVM arguments. Don't touch it.
6664 ++i;
6665 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006666
Dan Gohman46510a72010-04-15 01:51:59 +00006667 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006668 ++I, ++Idx) {
6669 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006670 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006671 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006672 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006673
6674 // If this argument is unused then remember its value. It is used to generate
6675 // debugging information.
6676 if (I->use_empty() && NumValues)
6677 SDB->setUnusedArgValue(I, InVals[i]);
6678
Eli Friedman23d32432011-05-05 16:53:34 +00006679 for (unsigned Val = 0; Val != NumValues; ++Val) {
6680 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006681 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6682 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006683
6684 if (!I->use_empty()) {
6685 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6686 if (F.paramHasAttr(Idx, Attribute::SExt))
6687 AssertOp = ISD::AssertSext;
6688 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6689 AssertOp = ISD::AssertZext;
6690
Bill Wendling46ada192010-03-02 01:55:18 +00006691 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006692 NumParts, PartVT, VT,
6693 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006694 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006695
Dan Gohman98ca4f22009-08-05 01:29:28 +00006696 i += NumParts;
6697 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006698
Eli Friedman23d32432011-05-05 16:53:34 +00006699 // We don't need to do anything else for unused arguments.
6700 if (ArgValues.empty())
6701 continue;
6702
Devang Patel9aee3352011-09-08 22:59:09 +00006703 // Note down frame index.
6704 if (FrameIndexSDNode *FI =
6705 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6706 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006707
Eli Friedman23d32432011-05-05 16:53:34 +00006708 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6709 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006710
Eli Friedman23d32432011-05-05 16:53:34 +00006711 SDB->setValue(I, Res);
Devang Patel9aee3352011-09-08 22:59:09 +00006712 if (!EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
6713 if (LoadSDNode *LNode =
6714 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6715 if (FrameIndexSDNode *FI =
6716 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6717 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6718 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006719
Eli Friedman23d32432011-05-05 16:53:34 +00006720 // If this argument is live outside of the entry block, insert a copy from
6721 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006722 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006723 // If we can, though, try to skip creating an unnecessary vreg.
6724 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006725 // general. It's also subtly incompatible with the hacks FastISel
6726 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006727 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6728 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6729 FuncInfo->ValueMap[I] = Reg;
6730 continue;
6731 }
6732 }
6733 if (!isOnlyUsedInEntryBlock(I)) {
6734 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006735 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006736 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006737 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006738
Dan Gohman98ca4f22009-08-05 01:29:28 +00006739 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006740
6741 // Finally, if the target has anything special to do, allow it to do so.
6742 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006743 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006744}
6745
6746/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6747/// ensure constants are generated when needed. Remember the virtual registers
6748/// that need to be added to the Machine PHI nodes as input. We cannot just
6749/// directly add them, because expansion might result in multiple MBB's for one
6750/// BB. As such, the start of the BB might correspond to a different MBB than
6751/// the end.
6752///
6753void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006754SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006755 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006756
6757 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6758
6759 // Check successor nodes' PHI nodes that expect a constant to be available
6760 // from this block.
6761 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006762 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006763 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006764 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006766 // If this terminator has multiple identical successors (common for
6767 // switches), only handle each succ once.
6768 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006770 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006771
6772 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6773 // nodes and Machine PHI nodes, but the incoming operands have not been
6774 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006775 for (BasicBlock::const_iterator I = SuccBB->begin();
6776 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006777 // Ignore dead phi's.
6778 if (PN->use_empty()) continue;
6779
Rafael Espindola3fa82832011-05-13 15:18:06 +00006780 // Skip empty types
6781 if (PN->getType()->isEmptyTy())
6782 continue;
6783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006784 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006785 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006786
Dan Gohman46510a72010-04-15 01:51:59 +00006787 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006788 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006789 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006790 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006791 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006792 }
6793 Reg = RegOut;
6794 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006795 DenseMap<const Value *, unsigned>::iterator I =
6796 FuncInfo.ValueMap.find(PHIOp);
6797 if (I != FuncInfo.ValueMap.end())
6798 Reg = I->second;
6799 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006800 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006801 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006802 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006803 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006804 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006805 }
6806 }
6807
6808 // Remember that this register needs to added to the machine PHI node as
6809 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006810 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006811 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6812 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006813 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006814 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006815 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006816 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006817 Reg += NumRegisters;
6818 }
6819 }
6820 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006821 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006822}