blob: 7d285554333f1c341353cfc84c976f9e1ef8bbf6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson88241782011-01-07 17:09:48 +000040static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000043static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
44 unsigned alignment,
45 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010069 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010070 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
104 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
105 if (ret == 0) {
106 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
107 return -EIO;
108 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111
Chris Wilson21dd3732011-01-26 15:55:56 +0000112 if (atomic_read(&dev_priv->mm.wedged)) {
113 /* GPU is hung, bump the completion count to account for
114 * the token we just consumed so that we never hit zero and
115 * end up waiting upon a subsequent completion event that
116 * will never happen.
117 */
118 spin_lock_irqsave(&x->wait.lock, flags);
119 x->done++;
120 spin_unlock_irqrestore(&x->wait.lock, flags);
121 }
122 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123}
124
Chris Wilson54cf91d2010-11-25 18:00:26 +0000125int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Chris Wilson21dd3732011-01-26 15:55:56 +0000129 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson23bc5982010-09-29 16:10:57 +0100137 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 return 0;
139}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100140
Chris Wilson7d1c4802010-08-07 21:45:03 +0100141static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000142i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143{
Chris Wilson1b502472012-04-24 15:47:30 +0100144 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145}
146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200153 if (drm_core_check_feature(dev, DRIVER_MODESET))
154 return -ENODEV;
155
Chris Wilson20217462010-11-23 15:26:33 +0000156 if (args->gtt_start >= args->gtt_end ||
157 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
158 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700159
Daniel Vetterf534bc02012-03-26 22:37:04 +0200160 /* GEM with user mode setting was never supported on ilk and later. */
161 if (INTEL_INFO(dev)->gen >= 5)
162 return -ENODEV;
163
Eric Anholt673a3942008-07-30 12:06:12 -0700164 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200165 i915_gem_init_global_gtt(dev, args->gtt_start,
166 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700167 mutex_unlock(&dev->struct_mutex);
168
Chris Wilson20217462010-11-23 15:26:33 +0000169 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700170}
171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172int
173i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000174 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700175{
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700177 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000178 struct drm_i915_gem_object *obj;
179 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700180
Chris Wilson6299f992010-11-24 12:23:44 +0000181 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100183 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
184 if (obj->pin_count)
185 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100186 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700187
Chris Wilson6299f992010-11-24 12:23:44 +0000188 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000190
Eric Anholt5a125c32008-10-22 21:40:13 -0700191 return 0;
192}
193
Dave Airlieff72145b2011-02-07 12:16:14 +1000194static int
195i915_gem_create(struct drm_file *file,
196 struct drm_device *dev,
197 uint64_t size,
198 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700199{
Chris Wilson05394f32010-11-08 19:18:58 +0000200 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300201 int ret;
202 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700203
Dave Airlieff72145b2011-02-07 12:16:14 +1000204 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200205 if (size == 0)
206 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700207
208 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000209 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700210 if (obj == NULL)
211 return -ENOMEM;
212
Chris Wilson05394f32010-11-08 19:18:58 +0000213 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100214 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000215 drm_gem_object_release(&obj->base);
216 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100219 }
220
Chris Wilson202f2fe2010-10-14 13:20:40 +0100221 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000222 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 trace_i915_gem_object_create(obj);
224
Dave Airlieff72145b2011-02-07 12:16:14 +1000225 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return 0;
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229int
230i915_gem_dumb_create(struct drm_file *file,
231 struct drm_device *dev,
232 struct drm_mode_create_dumb *args)
233{
234 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000235 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 args->size = args->pitch * args->height;
237 return i915_gem_create(file, dev,
238 args->size, &args->handle);
239}
240
241int i915_gem_dumb_destroy(struct drm_file *file,
242 struct drm_device *dev,
243 uint32_t handle)
244{
245 return drm_gem_handle_delete(file, handle);
246}
247
248/**
249 * Creates a new mm object and returns a handle to it.
250 */
251int
252i915_gem_create_ioctl(struct drm_device *dev, void *data,
253 struct drm_file *file)
254{
255 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200256
Dave Airlieff72145b2011-02-07 12:16:14 +1000257 return i915_gem_create(file, dev,
258 args->size, &args->handle);
259}
260
Chris Wilson05394f32010-11-08 19:18:58 +0000261static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700262{
Chris Wilson05394f32010-11-08 19:18:58 +0000263 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700264
265 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000266 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
344 return ret;
345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
395 return ret;
396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Chris Wilson05394f32010-11-08 19:18:58 +0000404 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200413 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700414
Daniel Vetter8461d222011-12-14 13:57:32 +0100415 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700416 remain = args->size;
417
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700419
Daniel Vetter84897312012-03-25 19:47:31 +0200420 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
421 /* If we're not in the cpu read domain, set ourself into the gtt
422 * read domain and manually flush cachelines (if required). This
423 * optimizes for the case when the gpu will dirty the data
424 * anyway again before the next pread happens. */
425 if (obj->cache_level == I915_CACHE_NONE)
426 needs_clflush = 1;
427 ret = i915_gem_object_set_to_gtt_domain(obj, false);
428 if (ret)
429 return ret;
430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Eric Anholteb014592009-03-10 11:44:52 -0700432 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100433
Eric Anholteb014592009-03-10 11:44:52 -0700434 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100435 struct page *page;
436
Eric Anholteb014592009-03-10 11:44:52 -0700437 /* Operation in this page
438 *
Eric Anholteb014592009-03-10 11:44:52 -0700439 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700440 * page_length = bytes to copy for this page
441 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100442 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700443 page_length = remain;
444 if ((shmem_page_offset + page_length) > PAGE_SIZE)
445 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700446
Daniel Vetter692a5762012-03-25 19:47:34 +0200447 if (obj->pages) {
448 page = obj->pages[offset >> PAGE_SHIFT];
449 release_page = 0;
450 } else {
451 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
452 if (IS_ERR(page)) {
453 ret = PTR_ERR(page);
454 goto out;
455 }
456 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000457 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100458
Daniel Vetter8461d222011-12-14 13:57:32 +0100459 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
460 (page_to_phys(page) & (1 << 17)) != 0;
461
Daniel Vetterd174bd62012-03-25 19:47:40 +0200462 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
463 user_data, page_do_bit17_swizzling,
464 needs_clflush);
465 if (ret == 0)
466 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200468 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200469 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200470 mutex_unlock(&dev->struct_mutex);
471
Daniel Vetter96d79b52012-03-25 19:47:36 +0200472 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200473 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200474 /* Userspace is tricking us, but we've already clobbered
475 * its pages with the prefault and promised to write the
476 * data up to the first fault. Hence ignore any errors
477 * and just continue. */
478 (void)ret;
479 prefaulted = 1;
480 }
481
Daniel Vetterd174bd62012-03-25 19:47:40 +0200482 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
483 user_data, page_do_bit17_swizzling,
484 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200486 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100487 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200488next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100489 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200490 if (release_page)
491 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492
Daniel Vetter8461d222011-12-14 13:57:32 +0100493 if (ret) {
494 ret = -EFAULT;
495 goto out;
496 }
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200504 if (hit_slowpath) {
505 /* Fixup: Kill any reinstated backing storage pages */
506 if (obj->madv == __I915_MADV_PURGED)
507 i915_gem_object_truncate(obj);
508 }
Eric Anholteb014592009-03-10 11:44:52 -0700509
510 return ret;
511}
512
Eric Anholt673a3942008-07-30 12:06:12 -0700513/**
514 * Reads data from the object referenced by handle.
515 *
516 * On error, the contents of *data are undefined.
517 */
518int
519i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700521{
522 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000523 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100524 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson51311d02010-11-17 09:10:42 +0000526 if (args->size == 0)
527 return 0;
528
529 if (!access_ok(VERIFY_WRITE,
530 (char __user *)(uintptr_t)args->data_ptr,
531 args->size))
532 return -EFAULT;
533
Chris Wilson4f27b752010-10-14 15:26:45 +0100534 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100535 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700537
Chris Wilson05394f32010-11-08 19:18:58 +0000538 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000539 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100540 ret = -ENOENT;
541 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100542 }
Eric Anholt673a3942008-07-30 12:06:12 -0700543
Chris Wilson7dcd2492010-09-26 20:21:44 +0100544 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000545 if (args->offset > obj->base.size ||
546 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100547 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100548 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 }
550
Daniel Vetter1286ff72012-05-10 15:25:09 +0200551 /* prime objects have no backing filp to GEM pread/pwrite
552 * pages from.
553 */
554 if (!obj->base.filp) {
555 ret = -EINVAL;
556 goto out;
557 }
558
Chris Wilsondb53a302011-02-03 11:57:46 +0000559 trace_i915_gem_object_pread(obj, args->offset, args->size);
560
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200561 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700562
Chris Wilson35b62a82010-09-26 20:23:38 +0100563out:
Chris Wilson05394f32010-11-08 19:18:58 +0000564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100565unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100566 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700568}
569
Keith Packard0839ccb2008-10-30 19:38:48 -0700570/* This is the fast write path which cannot handle
571 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574static inline int
575fast_user_write(struct io_mapping *mapping,
576 loff_t page_base, int page_offset,
577 char __user *user_data,
578 int length)
579{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700580 void __iomem *vaddr_atomic;
581 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700582 unsigned long unwritten;
583
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700585 /* We can use the cpu mem copy function because this is X86. */
586 vaddr = (void __force*)vaddr_atomic + page_offset;
587 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700588 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700589 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100590 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700591}
592
Eric Anholt3de09aa2009-03-09 09:42:23 -0700593/**
594 * This is the fast pwrite path, where we copy the data directly from the
595 * user into the GTT, uncached.
596 */
Eric Anholt673a3942008-07-30 12:06:12 -0700597static int
Chris Wilson05394f32010-11-08 19:18:58 +0000598i915_gem_gtt_pwrite_fast(struct drm_device *dev,
599 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700600 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000601 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700604 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200607 int page_offset, page_length, ret;
608
609 ret = i915_gem_object_pin(obj, 0, true);
610 if (ret)
611 goto out;
612
613 ret = i915_gem_object_set_to_gtt_domain(obj, true);
614 if (ret)
615 goto out_unpin;
616
617 ret = i915_gem_object_put_fence(obj);
618 if (ret)
619 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
621 user_data = (char __user *) (uintptr_t) args->data_ptr;
622 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700623
Chris Wilson05394f32010-11-08 19:18:58 +0000624 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
626 while (remain > 0) {
627 /* Operation in this page
628 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700629 * page_base = page offset within aperture
630 * page_offset = offset within page
631 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700632 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100633 page_base = offset & PAGE_MASK;
634 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700635 page_length = remain;
636 if ((page_offset + remain) > PAGE_SIZE)
637 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700640 * source page isn't available. Return the error and we'll
641 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700642 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100643 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200644 page_offset, user_data, page_length)) {
645 ret = -EFAULT;
646 goto out_unpin;
647 }
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Keith Packard0839ccb2008-10-30 19:38:48 -0700649 remain -= page_length;
650 user_data += page_length;
651 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700652 }
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Daniel Vetter935aaa62012-03-25 19:47:35 +0200654out_unpin:
655 i915_gem_object_unpin(obj);
656out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700657 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700658}
659
Daniel Vetterd174bd62012-03-25 19:47:40 +0200660/* Per-page copy function for the shmem pwrite fastpath.
661 * Flushes invalid cachelines before writing to the target if
662 * needs_clflush_before is set and flushes out any written cachelines after
663 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700664static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
666 char __user *user_data,
667 bool page_do_bit17_swizzling,
668 bool needs_clflush_before,
669 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700670{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200671 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200674 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 vaddr = kmap_atomic(page);
678 if (needs_clflush_before)
679 drm_clflush_virt_range(vaddr + shmem_page_offset,
680 page_length);
681 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
682 user_data,
683 page_length);
684 if (needs_clflush_after)
685 drm_clflush_virt_range(vaddr + shmem_page_offset,
686 page_length);
687 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 return ret;
690}
691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692/* Only difference to the fast-path function is that this can handle bit17
693 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700694static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
696 char __user *user_data,
697 bool page_do_bit17_swizzling,
698 bool needs_clflush_before,
699 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700700{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 char *vaddr;
702 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700703
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200705 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 if (page_do_bit17_swizzling)
710 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100711 user_data,
712 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713 else
714 ret = __copy_from_user(vaddr + shmem_page_offset,
715 user_data,
716 page_length);
717 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200718 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
719 page_length,
720 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200721 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100722
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700724}
725
Eric Anholt40123c12009-03-09 13:42:30 -0700726static int
Daniel Vettere244a442012-03-25 19:47:28 +0200727i915_gem_shmem_pwrite(struct drm_device *dev,
728 struct drm_i915_gem_object *obj,
729 struct drm_i915_gem_pwrite *args,
730 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700731{
Chris Wilson05394f32010-11-08 19:18:58 +0000732 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200741 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700742
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700744 remain = args->size;
745
Daniel Vetter8c599672011-12-14 13:57:31 +0100746 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700747
Daniel Vetter58642882012-03-25 19:47:37 +0200748 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
749 /* If we're not in the cpu write domain, set ourself into the gtt
750 * write domain and manually flush cachelines (if required). This
751 * optimizes for the case when the gpu will use the data
752 * right away and we therefore have to clflush anyway. */
753 if (obj->cache_level == I915_CACHE_NONE)
754 needs_clflush_after = 1;
755 ret = i915_gem_object_set_to_gtt_domain(obj, true);
756 if (ret)
757 return ret;
758 }
759 /* Same trick applies for invalidate partially written cachelines before
760 * writing. */
761 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
762 && obj->cache_level == I915_CACHE_NONE)
763 needs_clflush_before = 1;
764
Eric Anholt40123c12009-03-09 13:42:30 -0700765 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000766 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700767
768 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100769 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200770 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100771
Eric Anholt40123c12009-03-09 13:42:30 -0700772 /* Operation in this page
773 *
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700775 * page_length = bytes to copy for this page
776 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100777 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700778
779 page_length = remain;
780 if ((shmem_page_offset + page_length) > PAGE_SIZE)
781 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700782
Daniel Vetter58642882012-03-25 19:47:37 +0200783 /* If we don't overwrite a cacheline completely we need to be
784 * careful to have up-to-date data by first clflushing. Don't
785 * overcomplicate things and flush the entire patch. */
786 partial_cacheline_write = needs_clflush_before &&
787 ((shmem_page_offset | page_length)
788 & (boot_cpu_data.x86_clflush_size - 1));
789
Daniel Vetter692a5762012-03-25 19:47:34 +0200790 if (obj->pages) {
791 page = obj->pages[offset >> PAGE_SHIFT];
792 release_page = 0;
793 } else {
794 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
795 if (IS_ERR(page)) {
796 ret = PTR_ERR(page);
797 goto out;
798 }
799 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100800 }
801
Daniel Vetter8c599672011-12-14 13:57:31 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 partial_cacheline_write,
808 needs_clflush_after);
809 if (ret == 0)
810 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200813 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_unlock(&dev->struct_mutex);
815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
817 user_data, page_do_bit17_swizzling,
818 partial_cacheline_write,
819 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
Daniel Vettere244a442012-03-25 19:47:28 +0200821 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200822 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200823next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824 set_page_dirty(page);
825 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200826 if (release_page)
827 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Daniel Vetter8c599672011-12-14 13:57:31 +0100829 if (ret) {
830 ret = -EFAULT;
831 goto out;
832 }
833
Eric Anholt40123c12009-03-09 13:42:30 -0700834 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100835 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700836 offset += page_length;
837 }
838
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100839out:
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
848 intel_gtt_chipset_flush();
849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
853 intel_gtt_chipset_flush();
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
923 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200924 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200926 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100928 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200929 /* Note that the gtt paths might fail with non-page-backed user
930 * pointers (e.g. gtt mappings when moving data between
931 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700932 }
Eric Anholt673a3942008-07-30 12:06:12 -0700933
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200935 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100936
Chris Wilson35b62a82010-09-26 20:23:38 +0100937out:
Chris Wilson05394f32010-11-08 19:18:58 +0000938 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100939unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100940 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700941 return ret;
942}
943
944/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800945 * Called when user space prepares to use an object with the CPU, either
946 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700947 */
948int
949i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000950 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700951{
952 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000953 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800954 uint32_t read_domains = args->read_domains;
955 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700956 int ret;
957
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800958 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100959 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800960 return -EINVAL;
961
Chris Wilson21d509e2009-06-06 09:46:02 +0100962 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800963 return -EINVAL;
964
965 /* Having something in the write domain implies it's in the read
966 * domain, and only that read domain. Enforce that in the request.
967 */
968 if (write_domain != 0 && read_domains != write_domain)
969 return -EINVAL;
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000976 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100977 ret = -ENOENT;
978 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100979 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700980
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800981 if (read_domains & I915_GEM_DOMAIN_GTT) {
982 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800983
984 /* Silently promote "you're not bound, there was nothing to do"
985 * to success, since the client was just asking us to
986 * make sure everything was done.
987 */
988 if (ret == -EINVAL)
989 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800990 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800991 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 }
993
Chris Wilson05394f32010-11-08 19:18:58 +0000994 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100995unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700996 mutex_unlock(&dev->struct_mutex);
997 return ret;
998}
999
1000/**
1001 * Called when user space has done writes to this buffer
1002 */
1003int
1004i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001005 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001006{
1007 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001008 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001009 int ret = 0;
1010
Chris Wilson76c1dec2010-09-25 11:22:51 +01001011 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001012 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001014
Chris Wilson05394f32010-11-08 19:18:58 +00001015 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001016 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001017 ret = -ENOENT;
1018 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001019 }
1020
Eric Anholt673a3942008-07-30 12:06:12 -07001021 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001022 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001023 i915_gem_object_flush_cpu_write_domain(obj);
1024
Chris Wilson05394f32010-11-08 19:18:58 +00001025 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001026unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001027 mutex_unlock(&dev->struct_mutex);
1028 return ret;
1029}
1030
1031/**
1032 * Maps the contents of an object, returning the address it is mapped
1033 * into.
1034 *
1035 * While the mapping holds a reference on the contents of the object, it doesn't
1036 * imply a ref on the object itself.
1037 */
1038int
1039i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001040 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001041{
1042 struct drm_i915_gem_mmap *args = data;
1043 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 unsigned long addr;
1045
Chris Wilson05394f32010-11-08 19:18:58 +00001046 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001047 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001048 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Daniel Vetter1286ff72012-05-10 15:25:09 +02001050 /* prime objects have no backing filp to GEM mmap
1051 * pages from.
1052 */
1053 if (!obj->filp) {
1054 drm_gem_object_unreference_unlocked(obj);
1055 return -EINVAL;
1056 }
1057
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001058 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001059 PROT_READ | PROT_WRITE, MAP_SHARED,
1060 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001061 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001062 if (IS_ERR((void *)addr))
1063 return addr;
1064
1065 args->addr_ptr = (uint64_t) addr;
1066
1067 return 0;
1068}
1069
Jesse Barnesde151cf2008-11-12 10:03:55 -08001070/**
1071 * i915_gem_fault - fault a page into the GTT
1072 * vma: VMA in question
1073 * vmf: fault info
1074 *
1075 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1076 * from userspace. The fault handler takes care of binding the object to
1077 * the GTT (if needed), allocating and programming a fence register (again,
1078 * only if needed based on whether the old reg is still valid or the object
1079 * is tiled) and inserting a new PTE into the faulting process.
1080 *
1081 * Note that the faulting process may involve evicting existing objects
1082 * from the GTT and/or fence registers to make room. So performance may
1083 * suffer if the GTT working set is large or there are few fence registers
1084 * left.
1085 */
1086int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1087{
Chris Wilson05394f32010-11-08 19:18:58 +00001088 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1089 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001090 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001091 pgoff_t page_offset;
1092 unsigned long pfn;
1093 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001094 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001095
1096 /* We don't use vmf->pgoff since that has the fake offset */
1097 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1098 PAGE_SHIFT;
1099
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001100 ret = i915_mutex_lock_interruptible(dev);
1101 if (ret)
1102 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001103
Chris Wilsondb53a302011-02-03 11:57:46 +00001104 trace_i915_gem_object_fault(obj, page_offset, true, write);
1105
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001106 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001107 if (!obj->map_and_fenceable) {
1108 ret = i915_gem_object_unbind(obj);
1109 if (ret)
1110 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001111 }
Chris Wilson05394f32010-11-08 19:18:58 +00001112 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001113 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001114 if (ret)
1115 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116
Eric Anholte92d03b2011-06-14 16:43:09 -07001117 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1118 if (ret)
1119 goto unlock;
1120 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001121
Daniel Vetter74898d72012-02-15 23:50:22 +01001122 if (!obj->has_global_gtt_mapping)
1123 i915_gem_gtt_bind_object(obj, obj->cache_level);
1124
Chris Wilson06d98132012-04-17 15:31:24 +01001125 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001126 if (ret)
1127 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001128
Chris Wilson05394f32010-11-08 19:18:58 +00001129 if (i915_gem_object_is_inactive(obj))
1130 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001131
Chris Wilson6299f992010-11-24 12:23:44 +00001132 obj->fault_mappable = true;
1133
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001134 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001135 page_offset;
1136
1137 /* Finally, remap it using the new GTT offset */
1138 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001139unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001141out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001142 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001143 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001144 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001145 /* Give the error handler a chance to run and move the
1146 * objects off the GPU active list. Next time we service the
1147 * fault, we should be able to transition the page into the
1148 * GTT without touching the GPU (and so avoid further
1149 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1150 * with coherency, just lost writes.
1151 */
Chris Wilson045e7692010-11-07 09:18:22 +00001152 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001153 case 0:
1154 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001155 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001156 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001157 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001158 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001159 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001160 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 }
1162}
1163
1164/**
Chris Wilson901782b2009-07-10 08:18:50 +01001165 * i915_gem_release_mmap - remove physical page mappings
1166 * @obj: obj in question
1167 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001168 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001169 * relinquish ownership of the pages back to the system.
1170 *
1171 * It is vital that we remove the page mapping if we have mapped a tiled
1172 * object through the GTT and then lose the fence register due to
1173 * resource pressure. Similarly if the object has been moved out of the
1174 * aperture, than pages mapped into userspace must be revoked. Removing the
1175 * mapping will then trigger a page fault on the next user access, allowing
1176 * fixup by i915_gem_fault().
1177 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001178void
Chris Wilson05394f32010-11-08 19:18:58 +00001179i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001180{
Chris Wilson6299f992010-11-24 12:23:44 +00001181 if (!obj->fault_mappable)
1182 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001183
Chris Wilsonf6e47882011-03-20 21:09:12 +00001184 if (obj->base.dev->dev_mapping)
1185 unmap_mapping_range(obj->base.dev->dev_mapping,
1186 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1187 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001188
Chris Wilson6299f992010-11-24 12:23:44 +00001189 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001190}
1191
Chris Wilson92b88ae2010-11-09 11:47:32 +00001192static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001193i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001194{
Chris Wilsone28f8712011-07-18 13:11:49 -07001195 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001196
1197 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001198 tiling_mode == I915_TILING_NONE)
1199 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001200
1201 /* Previous chips need a power-of-two fence region when tiling */
1202 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001203 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001204 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001205 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001206
Chris Wilsone28f8712011-07-18 13:11:49 -07001207 while (gtt_size < size)
1208 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001209
Chris Wilsone28f8712011-07-18 13:11:49 -07001210 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001211}
1212
Jesse Barnesde151cf2008-11-12 10:03:55 -08001213/**
1214 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1215 * @obj: object to check
1216 *
1217 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001218 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001219 */
1220static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001221i915_gem_get_gtt_alignment(struct drm_device *dev,
1222 uint32_t size,
1223 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001224{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001225 /*
1226 * Minimum alignment is 4k (GTT page size), but might be greater
1227 * if a fence register is needed for the object.
1228 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001229 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001230 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231 return 4096;
1232
1233 /*
1234 * Previous chips need to be aligned to the size of the smallest
1235 * fence register that can contain the object.
1236 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001237 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001238}
1239
Daniel Vetter5e783302010-11-14 22:32:36 +01001240/**
1241 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1242 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001243 * @dev: the device
1244 * @size: size of the object
1245 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001246 *
1247 * Return the required GTT alignment for an object, only taking into account
1248 * unfenced tiled surface requirements.
1249 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001250uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001251i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1252 uint32_t size,
1253 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001254{
Daniel Vetter5e783302010-11-14 22:32:36 +01001255 /*
1256 * Minimum alignment is 4k (GTT page size) for sane hw.
1257 */
1258 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001259 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001260 return 4096;
1261
Chris Wilsone28f8712011-07-18 13:11:49 -07001262 /* Previous hardware however needs to be aligned to a power-of-two
1263 * tile height. The simplest method for determining this is to reuse
1264 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001265 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001266 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001267}
1268
Jesse Barnesde151cf2008-11-12 10:03:55 -08001269int
Dave Airlieff72145b2011-02-07 12:16:14 +10001270i915_gem_mmap_gtt(struct drm_file *file,
1271 struct drm_device *dev,
1272 uint32_t handle,
1273 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001274{
Chris Wilsonda761a62010-10-27 17:37:08 +01001275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277 int ret;
1278
Chris Wilson76c1dec2010-09-25 11:22:51 +01001279 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001280 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001281 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282
Dave Airlieff72145b2011-02-07 12:16:14 +10001283 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001284 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001285 ret = -ENOENT;
1286 goto unlock;
1287 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001288
Chris Wilson05394f32010-11-08 19:18:58 +00001289 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001290 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001291 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001292 }
1293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001295 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001296 ret = -EINVAL;
1297 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001298 }
1299
Chris Wilson05394f32010-11-08 19:18:58 +00001300 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001301 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001302 if (ret)
1303 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304 }
1305
Dave Airlieff72145b2011-02-07 12:16:14 +10001306 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001308out:
Chris Wilson05394f32010-11-08 19:18:58 +00001309 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001310unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001312 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001313}
1314
Dave Airlieff72145b2011-02-07 12:16:14 +10001315/**
1316 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1317 * @dev: DRM device
1318 * @data: GTT mapping ioctl data
1319 * @file: GEM object info
1320 *
1321 * Simply returns the fake offset to userspace so it can mmap it.
1322 * The mmap call will end up in drm_gem_mmap(), which will set things
1323 * up so we can get faults in the handler above.
1324 *
1325 * The fault handler will take care of binding the object into the GTT
1326 * (since it may have been evicted to make room for something), allocating
1327 * a fence register, and mapping the appropriate aperture address into
1328 * userspace.
1329 */
1330int
1331i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1332 struct drm_file *file)
1333{
1334 struct drm_i915_gem_mmap_gtt *args = data;
1335
Dave Airlieff72145b2011-02-07 12:16:14 +10001336 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1337}
1338
Daniel Vetter1286ff72012-05-10 15:25:09 +02001339int
Chris Wilson05394f32010-11-08 19:18:58 +00001340i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001341 gfp_t gfpmask)
1342{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001343 int page_count, i;
1344 struct address_space *mapping;
1345 struct inode *inode;
1346 struct page *page;
1347
Daniel Vetter1286ff72012-05-10 15:25:09 +02001348 if (obj->pages || obj->sg_table)
1349 return 0;
1350
Chris Wilsone5281cc2010-10-28 13:45:36 +01001351 /* Get the list of pages out of our struct file. They'll be pinned
1352 * at this point until we release them.
1353 */
Chris Wilson05394f32010-11-08 19:18:58 +00001354 page_count = obj->base.size / PAGE_SIZE;
1355 BUG_ON(obj->pages != NULL);
1356 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1357 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001358 return -ENOMEM;
1359
Chris Wilson05394f32010-11-08 19:18:58 +00001360 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001361 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001362 gfpmask |= mapping_gfp_mask(mapping);
1363
Chris Wilsone5281cc2010-10-28 13:45:36 +01001364 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001365 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001366 if (IS_ERR(page))
1367 goto err_pages;
1368
Chris Wilson05394f32010-11-08 19:18:58 +00001369 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001370 }
1371
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001372 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001373 i915_gem_object_do_bit_17_swizzle(obj);
1374
1375 return 0;
1376
1377err_pages:
1378 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001379 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001380
Chris Wilson05394f32010-11-08 19:18:58 +00001381 drm_free_large(obj->pages);
1382 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001383 return PTR_ERR(page);
1384}
1385
Chris Wilson5cdf5882010-09-27 15:51:07 +01001386static void
Chris Wilson05394f32010-11-08 19:18:58 +00001387i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001388{
Chris Wilson05394f32010-11-08 19:18:58 +00001389 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001390 int i;
1391
Daniel Vetter1286ff72012-05-10 15:25:09 +02001392 if (!obj->pages)
1393 return;
1394
Chris Wilson05394f32010-11-08 19:18:58 +00001395 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001396
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001397 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001398 i915_gem_object_save_bit_17_swizzle(obj);
1399
Chris Wilson05394f32010-11-08 19:18:58 +00001400 if (obj->madv == I915_MADV_DONTNEED)
1401 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001402
1403 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001404 if (obj->dirty)
1405 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001406
Chris Wilson05394f32010-11-08 19:18:58 +00001407 if (obj->madv == I915_MADV_WILLNEED)
1408 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001409
Chris Wilson05394f32010-11-08 19:18:58 +00001410 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001411 }
Chris Wilson05394f32010-11-08 19:18:58 +00001412 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001413
Chris Wilson05394f32010-11-08 19:18:58 +00001414 drm_free_large(obj->pages);
1415 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001416}
1417
Chris Wilson54cf91d2010-11-25 18:00:26 +00001418void
Chris Wilson05394f32010-11-08 19:18:58 +00001419i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001420 struct intel_ring_buffer *ring,
1421 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001422{
Chris Wilson05394f32010-11-08 19:18:58 +00001423 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001424 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001425
Zou Nan hai852835f2010-05-21 09:08:56 +08001426 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001427 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001428
1429 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001430 if (!obj->active) {
1431 drm_gem_object_reference(&obj->base);
1432 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001433 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001434
Eric Anholt673a3942008-07-30 12:06:12 -07001435 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001436 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1437 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001438
Chris Wilson05394f32010-11-08 19:18:58 +00001439 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001440
Chris Wilsoncaea7472010-11-12 13:53:37 +00001441 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001442 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001443
Chris Wilson7dd49062012-03-21 10:48:18 +00001444 /* Bump MRU to take account of the delayed flush */
1445 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1446 struct drm_i915_fence_reg *reg;
1447
1448 reg = &dev_priv->fence_regs[obj->fence_reg];
1449 list_move_tail(&reg->lru_list,
1450 &dev_priv->mm.fence_list);
1451 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001452 }
1453}
1454
1455static void
1456i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1457{
1458 list_del_init(&obj->ring_list);
1459 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001460 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001461}
1462
Eric Anholtce44b0e2008-11-06 16:00:31 -08001463static void
Chris Wilson05394f32010-11-08 19:18:58 +00001464i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001465{
Chris Wilson05394f32010-11-08 19:18:58 +00001466 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001467 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001468
Chris Wilson05394f32010-11-08 19:18:58 +00001469 BUG_ON(!obj->active);
1470 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001471
1472 i915_gem_object_move_off_active(obj);
1473}
1474
1475static void
1476i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1477{
1478 struct drm_device *dev = obj->base.dev;
1479 struct drm_i915_private *dev_priv = dev->dev_private;
1480
Chris Wilson1b502472012-04-24 15:47:30 +01001481 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001482
1483 BUG_ON(!list_empty(&obj->gpu_write_list));
1484 BUG_ON(!obj->active);
1485 obj->ring = NULL;
1486
1487 i915_gem_object_move_off_active(obj);
1488 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001489
1490 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001491 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001492 drm_gem_object_unreference(&obj->base);
1493
1494 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001495}
Eric Anholt673a3942008-07-30 12:06:12 -07001496
Chris Wilson963b4832009-09-20 23:03:54 +01001497/* Immediately discard the backing storage */
1498static void
Chris Wilson05394f32010-11-08 19:18:58 +00001499i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001500{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001501 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001502
Chris Wilsonae9fed62010-08-07 11:01:30 +01001503 /* Our goal here is to return as much of the memory as
1504 * is possible back to the system as we are called from OOM.
1505 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001506 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001507 */
Chris Wilson05394f32010-11-08 19:18:58 +00001508 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001509 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001510
Chris Wilsona14917e2012-02-24 21:13:38 +00001511 if (obj->base.map_list.map)
1512 drm_gem_free_mmap_offset(&obj->base);
1513
Chris Wilson05394f32010-11-08 19:18:58 +00001514 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001515}
1516
1517static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001518i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001519{
Chris Wilson05394f32010-11-08 19:18:58 +00001520 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001521}
1522
Eric Anholt673a3942008-07-30 12:06:12 -07001523static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001524i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1525 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001526{
Chris Wilson05394f32010-11-08 19:18:58 +00001527 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001528
Chris Wilson05394f32010-11-08 19:18:58 +00001529 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001530 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001531 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001532 if (obj->base.write_domain & flush_domains) {
1533 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001534
Chris Wilson05394f32010-11-08 19:18:58 +00001535 obj->base.write_domain = 0;
1536 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001537 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001538 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001539
Daniel Vetter63560392010-02-19 11:51:59 +01001540 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001541 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001542 old_write_domain);
1543 }
1544 }
1545}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001546
Daniel Vetter53d227f2012-01-25 16:32:49 +01001547static u32
1548i915_gem_get_seqno(struct drm_device *dev)
1549{
1550 drm_i915_private_t *dev_priv = dev->dev_private;
1551 u32 seqno = dev_priv->next_seqno;
1552
1553 /* reserve 0 for non-seqno */
1554 if (++dev_priv->next_seqno == 0)
1555 dev_priv->next_seqno = 1;
1556
1557 return seqno;
1558}
1559
1560u32
1561i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1562{
1563 if (ring->outstanding_lazy_request == 0)
1564 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1565
1566 return ring->outstanding_lazy_request;
1567}
1568
Chris Wilson3cce4692010-10-27 16:11:02 +01001569int
Chris Wilsondb53a302011-02-03 11:57:46 +00001570i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001571 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001572 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001573{
Chris Wilsondb53a302011-02-03 11:57:46 +00001574 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001575 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001576 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001577 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001578 int ret;
1579
Daniel Vettercc889e02012-06-13 20:45:19 +02001580 /*
1581 * Emit any outstanding flushes - execbuf can fail to emit the flush
1582 * after having emitted the batchbuffer command. Hence we need to fix
1583 * things up similar to emitting the lazy request. The difference here
1584 * is that the flush _must_ happen before the next request, no matter
1585 * what.
1586 */
1587 if (ring->gpu_caches_dirty) {
1588 ret = i915_gem_flush_ring(ring, 0, I915_GEM_GPU_DOMAINS);
1589 if (ret)
1590 return ret;
1591
1592 ring->gpu_caches_dirty = false;
1593 }
1594
Chris Wilson3cce4692010-10-27 16:11:02 +01001595 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001596 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001597
Chris Wilsona71d8d92012-02-15 11:25:36 +00001598 /* Record the position of the start of the request so that
1599 * should we detect the updated seqno part-way through the
1600 * GPU processing the request, we never over-estimate the
1601 * position of the head.
1602 */
1603 request_ring_position = intel_ring_get_tail(ring);
1604
Chris Wilson3cce4692010-10-27 16:11:02 +01001605 ret = ring->add_request(ring, &seqno);
1606 if (ret)
1607 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001608
Chris Wilsondb53a302011-02-03 11:57:46 +00001609 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001610
1611 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001612 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001613 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001615 was_empty = list_empty(&ring->request_list);
1616 list_add_tail(&request->list, &ring->request_list);
1617
Chris Wilsondb53a302011-02-03 11:57:46 +00001618 if (file) {
1619 struct drm_i915_file_private *file_priv = file->driver_priv;
1620
Chris Wilson1c255952010-09-26 11:03:27 +01001621 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001622 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001623 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001624 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001625 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001626 }
Eric Anholt673a3942008-07-30 12:06:12 -07001627
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001628 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001629
Ben Gamarif65d9422009-09-14 17:48:44 -04001630 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001631 if (i915_enable_hangcheck) {
1632 mod_timer(&dev_priv->hangcheck_timer,
1633 jiffies +
1634 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1635 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001636 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001637 queue_delayed_work(dev_priv->wq,
1638 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001639 }
Daniel Vettercc889e02012-06-13 20:45:19 +02001640
1641 WARN_ON(!list_empty(&ring->gpu_write_list));
1642
Chris Wilson3cce4692010-10-27 16:11:02 +01001643 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001644}
1645
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001646static inline void
1647i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001648{
Chris Wilson1c255952010-09-26 11:03:27 +01001649 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001650
Chris Wilson1c255952010-09-26 11:03:27 +01001651 if (!file_priv)
1652 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001653
Chris Wilson1c255952010-09-26 11:03:27 +01001654 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001655 if (request->file_priv) {
1656 list_del(&request->client_list);
1657 request->file_priv = NULL;
1658 }
Chris Wilson1c255952010-09-26 11:03:27 +01001659 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001660}
1661
Chris Wilsondfaae392010-09-22 10:31:52 +01001662static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1663 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001664{
Chris Wilsondfaae392010-09-22 10:31:52 +01001665 while (!list_empty(&ring->request_list)) {
1666 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001667
Chris Wilsondfaae392010-09-22 10:31:52 +01001668 request = list_first_entry(&ring->request_list,
1669 struct drm_i915_gem_request,
1670 list);
1671
1672 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001673 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001674 kfree(request);
1675 }
1676
1677 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001678 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001679
Chris Wilson05394f32010-11-08 19:18:58 +00001680 obj = list_first_entry(&ring->active_list,
1681 struct drm_i915_gem_object,
1682 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->base.write_domain = 0;
1685 list_del_init(&obj->gpu_write_list);
1686 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001687 }
Eric Anholt673a3942008-07-30 12:06:12 -07001688}
1689
Chris Wilson312817a2010-11-22 11:50:11 +00001690static void i915_gem_reset_fences(struct drm_device *dev)
1691{
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 int i;
1694
Daniel Vetter4b9de732011-10-09 21:52:02 +02001695 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001696 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001697
Chris Wilsonada726c2012-04-17 15:31:32 +01001698 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001699
Chris Wilsonada726c2012-04-17 15:31:32 +01001700 if (reg->obj)
1701 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001702
Chris Wilsonada726c2012-04-17 15:31:32 +01001703 reg->pin_count = 0;
1704 reg->obj = NULL;
1705 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001706 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001707
1708 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001709}
1710
Chris Wilson069efc12010-09-30 16:53:18 +01001711void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001712{
Chris Wilsondfaae392010-09-22 10:31:52 +01001713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001714 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001715 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001717
Chris Wilsonb4519512012-05-11 14:29:30 +01001718 for_each_ring(ring, dev_priv, i)
1719 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001720
1721 /* Remove anything from the flushing lists. The GPU cache is likely
1722 * to be lost on reset along with the data, so simply move the
1723 * lost bo to the inactive list.
1724 */
1725 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001726 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001727 struct drm_i915_gem_object,
1728 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001729
Chris Wilson05394f32010-11-08 19:18:58 +00001730 obj->base.write_domain = 0;
1731 list_del_init(&obj->gpu_write_list);
1732 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001733 }
Chris Wilson9375e442010-09-19 12:21:28 +01001734
Chris Wilsondfaae392010-09-22 10:31:52 +01001735 /* Move everything out of the GPU domains to ensure we do any
1736 * necessary invalidation upon reuse.
1737 */
Chris Wilson05394f32010-11-08 19:18:58 +00001738 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001739 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001740 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001741 {
Chris Wilson05394f32010-11-08 19:18:58 +00001742 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001743 }
Chris Wilson069efc12010-09-30 16:53:18 +01001744
1745 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001746 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001747}
1748
1749/**
1750 * This function clears the request list as sequence numbers are passed.
1751 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001752void
Chris Wilsondb53a302011-02-03 11:57:46 +00001753i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001754{
Eric Anholt673a3942008-07-30 12:06:12 -07001755 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001756 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Chris Wilsondb53a302011-02-03 11:57:46 +00001758 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001759 return;
1760
Chris Wilsondb53a302011-02-03 11:57:46 +00001761 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001762
Chris Wilson78501ea2010-10-27 12:18:21 +01001763 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001764
Chris Wilson076e2c02011-01-21 10:07:18 +00001765 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001766 if (seqno >= ring->sync_seqno[i])
1767 ring->sync_seqno[i] = 0;
1768
Zou Nan hai852835f2010-05-21 09:08:56 +08001769 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001770 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001771
Zou Nan hai852835f2010-05-21 09:08:56 +08001772 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001773 struct drm_i915_gem_request,
1774 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001775
Chris Wilsondfaae392010-09-22 10:31:52 +01001776 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001777 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001778
Chris Wilsondb53a302011-02-03 11:57:46 +00001779 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001780 /* We know the GPU must have read the request to have
1781 * sent us the seqno + interrupt, so use the position
1782 * of tail of the request to update the last known position
1783 * of the GPU head.
1784 */
1785 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001786
1787 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001788 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001789 kfree(request);
1790 }
1791
1792 /* Move any buffers on the active list that are no longer referenced
1793 * by the ringbuffer to the flushing/inactive lists as appropriate.
1794 */
1795 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001796 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001797
Akshay Joshi0206e352011-08-16 15:34:10 -04001798 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001799 struct drm_i915_gem_object,
1800 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001801
Chris Wilson05394f32010-11-08 19:18:58 +00001802 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001803 break;
1804
Chris Wilson05394f32010-11-08 19:18:58 +00001805 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001806 i915_gem_object_move_to_flushing(obj);
1807 else
1808 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001809 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001810
Chris Wilsondb53a302011-02-03 11:57:46 +00001811 if (unlikely(ring->trace_irq_seqno &&
1812 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001813 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001814 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001815 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001816
Chris Wilsondb53a302011-02-03 11:57:46 +00001817 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001818}
1819
1820void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001821i915_gem_retire_requests(struct drm_device *dev)
1822{
1823 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001824 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001825 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001826
Chris Wilsonb4519512012-05-11 14:29:30 +01001827 for_each_ring(ring, dev_priv, i)
1828 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001829}
1830
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001831static void
Eric Anholt673a3942008-07-30 12:06:12 -07001832i915_gem_retire_work_handler(struct work_struct *work)
1833{
1834 drm_i915_private_t *dev_priv;
1835 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001836 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001837 bool idle;
1838 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001839
1840 dev_priv = container_of(work, drm_i915_private_t,
1841 mm.retire_work.work);
1842 dev = dev_priv->dev;
1843
Chris Wilson891b48c2010-09-29 12:26:37 +01001844 /* Come back later if the device is busy... */
1845 if (!mutex_trylock(&dev->struct_mutex)) {
1846 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1847 return;
1848 }
1849
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001850 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001851
Chris Wilson0a587052011-01-09 21:05:44 +00001852 /* Send a periodic flush down the ring so we don't hold onto GEM
1853 * objects indefinitely.
1854 */
1855 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001856 for_each_ring(ring, dev_priv, i) {
Daniel Vettercc889e02012-06-13 20:45:19 +02001857 if (ring->gpu_caches_dirty) {
Chris Wilson0a587052011-01-09 21:05:44 +00001858 struct drm_i915_gem_request *request;
Chris Wilson0a587052011-01-09 21:05:44 +00001859
Chris Wilson0a587052011-01-09 21:05:44 +00001860 request = kzalloc(sizeof(*request), GFP_KERNEL);
Daniel Vettercc889e02012-06-13 20:45:19 +02001861 if (request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001862 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001863 kfree(request);
1864 }
1865
1866 idle &= list_empty(&ring->request_list);
1867 }
1868
1869 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001870 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001871
Eric Anholt673a3942008-07-30 12:06:12 -07001872 mutex_unlock(&dev->struct_mutex);
1873}
1874
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001875int
1876i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1877 bool interruptible)
Ben Widawskyb4aca012012-04-25 20:50:12 -07001878{
Ben Widawskyb4aca012012-04-25 20:50:12 -07001879 if (atomic_read(&dev_priv->mm.wedged)) {
1880 struct completion *x = &dev_priv->error_completion;
1881 bool recovery_complete;
1882 unsigned long flags;
1883
1884 /* Give the error handler a chance to run. */
1885 spin_lock_irqsave(&x->wait.lock, flags);
1886 recovery_complete = x->done > 0;
1887 spin_unlock_irqrestore(&x->wait.lock, flags);
1888
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001889 /* Non-interruptible callers can't handle -EAGAIN, hence return
1890 * -EIO unconditionally for these. */
1891 if (!interruptible)
1892 return -EIO;
1893
1894 /* Recovery complete, but still wedged means reset failure. */
1895 if (recovery_complete)
1896 return -EIO;
1897
1898 return -EAGAIN;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001899 }
1900
1901 return 0;
1902}
1903
1904/*
1905 * Compare seqno against outstanding lazy request. Emit a request if they are
1906 * equal.
1907 */
1908static int
1909i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1910{
1911 int ret = 0;
1912
1913 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1914
1915 if (seqno == ring->outstanding_lazy_request) {
1916 struct drm_i915_gem_request *request;
1917
1918 request = kzalloc(sizeof(*request), GFP_KERNEL);
1919 if (request == NULL)
1920 return -ENOMEM;
1921
1922 ret = i915_add_request(ring, NULL, request);
1923 if (ret) {
1924 kfree(request);
1925 return ret;
1926 }
1927
1928 BUG_ON(seqno != request->seqno);
1929 }
1930
1931 return ret;
1932}
1933
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001934/**
1935 * __wait_seqno - wait until execution of seqno has finished
1936 * @ring: the ring expected to report seqno
1937 * @seqno: duh!
1938 * @interruptible: do an interruptible wait (normally yes)
1939 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1940 *
1941 * Returns 0 if the seqno was found within the alloted time. Else returns the
1942 * errno with remaining time filled in timeout argument.
1943 */
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001944static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001945 bool interruptible, struct timespec *timeout)
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001946{
1947 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001948 struct timespec before, now, wait_time={1,0};
1949 unsigned long timeout_jiffies;
1950 long end;
1951 bool wait_forever = true;
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001952 int ret;
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001953
1954 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1955 return 0;
1956
1957 trace_i915_gem_request_wait_begin(ring, seqno);
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001958
1959 if (timeout != NULL) {
1960 wait_time = *timeout;
1961 wait_forever = false;
1962 }
1963
1964 timeout_jiffies = timespec_to_jiffies(&wait_time);
1965
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001966 if (WARN_ON(!ring->irq_get(ring)))
1967 return -ENODEV;
1968
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001969 /* Record current time in case interrupted by signal, or wedged * */
1970 getrawmonotonic(&before);
1971
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001972#define EXIT_COND \
1973 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1974 atomic_read(&dev_priv->mm.wedged))
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001975 do {
1976 if (interruptible)
1977 end = wait_event_interruptible_timeout(ring->irq_queue,
1978 EXIT_COND,
1979 timeout_jiffies);
1980 else
1981 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1982 timeout_jiffies);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001983
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001984 ret = i915_gem_check_wedge(dev_priv, interruptible);
1985 if (ret)
1986 end = ret;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001987 } while (end == 0 && wait_forever);
1988
1989 getrawmonotonic(&now);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001990
1991 ring->irq_put(ring);
1992 trace_i915_gem_request_wait_end(ring, seqno);
1993#undef EXIT_COND
1994
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001995 if (timeout) {
1996 struct timespec sleep_time = timespec_sub(now, before);
1997 *timeout = timespec_sub(*timeout, sleep_time);
1998 }
1999
2000 switch (end) {
2001 case -EAGAIN: /* Wedged */
2002 case -ERESTARTSYS: /* Signal */
2003 return (int)end;
2004 case 0: /* Timeout */
2005 if (timeout)
2006 set_normalized_timespec(timeout, 0, 0);
2007 return -ETIME;
2008 default: /* Completed */
2009 WARN_ON(end < 0); /* We're not aware of other errors */
2010 return 0;
2011 }
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002012}
2013
Chris Wilsondb53a302011-02-03 11:57:46 +00002014/**
2015 * Waits for a sequence number to be signaled, and cleans up the
2016 * request and object lists appropriately for that event.
2017 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002018int
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002019i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002020{
Chris Wilsondb53a302011-02-03 11:57:46 +00002021 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002022 int ret = 0;
2023
2024 BUG_ON(seqno == 0);
2025
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002026 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002027 if (ret)
2028 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002029
Ben Widawskyb4aca012012-04-25 20:50:12 -07002030 ret = i915_gem_check_olr(ring, seqno);
2031 if (ret)
2032 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002033
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002034 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Eric Anholt673a3942008-07-30 12:06:12 -07002036 return ret;
2037}
2038
Daniel Vetter48764bf2009-09-15 22:57:32 +02002039/**
Eric Anholt673a3942008-07-30 12:06:12 -07002040 * Ensures that all rendering to the object has completed and the object is
2041 * safe to unbind from the GTT or access from the CPU.
2042 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002043int
Chris Wilsonce453d82011-02-21 14:43:56 +00002044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002045{
Eric Anholt673a3942008-07-30 12:06:12 -07002046 int ret;
2047
Eric Anholte47c68e2008-11-14 13:35:19 -08002048 /* This function only exists to support waiting for existing rendering,
2049 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002050 */
Chris Wilson05394f32010-11-08 19:18:58 +00002051 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002052
2053 /* If there is rendering queued on the buffer being evicted, wait for
2054 * it.
2055 */
Chris Wilson05394f32010-11-08 19:18:58 +00002056 if (obj->active) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002057 ret = i915_wait_seqno(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002058 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002059 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002060 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002061 }
2062
2063 return 0;
2064}
2065
Ben Widawsky5816d642012-04-11 11:18:19 -07002066/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002067 * Ensures that an object will eventually get non-busy by flushing any required
2068 * write domains, emitting any outstanding lazy request and retiring and
2069 * completed requests.
2070 */
2071static int
2072i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2073{
2074 int ret;
2075
2076 if (obj->active) {
2077 ret = i915_gem_object_flush_gpu_write_domain(obj);
2078 if (ret)
2079 return ret;
2080
2081 ret = i915_gem_check_olr(obj->ring,
2082 obj->last_rendering_seqno);
2083 if (ret)
2084 return ret;
2085 i915_gem_retire_requests_ring(obj->ring);
2086 }
2087
2088 return 0;
2089}
2090
2091/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002092 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2093 * @DRM_IOCTL_ARGS: standard ioctl arguments
2094 *
2095 * Returns 0 if successful, else an error is returned with the remaining time in
2096 * the timeout parameter.
2097 * -ETIME: object is still busy after timeout
2098 * -ERESTARTSYS: signal interrupted the wait
2099 * -ENONENT: object doesn't exist
2100 * Also possible, but rare:
2101 * -EAGAIN: GPU wedged
2102 * -ENOMEM: damn
2103 * -ENODEV: Internal IRQ fail
2104 * -E?: The add request failed
2105 *
2106 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2107 * non-zero timeout parameter the wait ioctl will wait for the given number of
2108 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2109 * without holding struct_mutex the object may become re-busied before this
2110 * function completes. A similar but shorter * race condition exists in the busy
2111 * ioctl
2112 */
2113int
2114i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2115{
2116 struct drm_i915_gem_wait *args = data;
2117 struct drm_i915_gem_object *obj;
2118 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002119 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002120 u32 seqno = 0;
2121 int ret = 0;
2122
Ben Widawskyeac1f142012-06-05 15:24:24 -07002123 if (args->timeout_ns >= 0) {
2124 timeout_stack = ns_to_timespec(args->timeout_ns);
2125 timeout = &timeout_stack;
2126 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002127
2128 ret = i915_mutex_lock_interruptible(dev);
2129 if (ret)
2130 return ret;
2131
2132 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2133 if (&obj->base == NULL) {
2134 mutex_unlock(&dev->struct_mutex);
2135 return -ENOENT;
2136 }
2137
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002138 /* Need to make sure the object gets inactive eventually. */
2139 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002140 if (ret)
2141 goto out;
2142
2143 if (obj->active) {
2144 seqno = obj->last_rendering_seqno;
2145 ring = obj->ring;
2146 }
2147
2148 if (seqno == 0)
2149 goto out;
2150
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002151 /* Do this after OLR check to make sure we make forward progress polling
2152 * on this IOCTL with a 0 timeout (like busy ioctl)
2153 */
2154 if (!args->timeout_ns) {
2155 ret = -ETIME;
2156 goto out;
2157 }
2158
2159 drm_gem_object_unreference(&obj->base);
2160 mutex_unlock(&dev->struct_mutex);
2161
Ben Widawskyeac1f142012-06-05 15:24:24 -07002162 ret = __wait_seqno(ring, seqno, true, timeout);
2163 if (timeout) {
2164 WARN_ON(!timespec_valid(timeout));
2165 args->timeout_ns = timespec_to_ns(timeout);
2166 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002167 return ret;
2168
2169out:
2170 drm_gem_object_unreference(&obj->base);
2171 mutex_unlock(&dev->struct_mutex);
2172 return ret;
2173}
2174
2175/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002176 * i915_gem_object_sync - sync an object to a ring.
2177 *
2178 * @obj: object which may be in use on another ring.
2179 * @to: ring we wish to use the object on. May be NULL.
2180 *
2181 * This code is meant to abstract object synchronization with the GPU.
2182 * Calling with NULL implies synchronizing the object with the CPU
2183 * rather than a particular GPU ring.
2184 *
2185 * Returns 0 if successful, else propagates up the lower layer error.
2186 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002187int
2188i915_gem_object_sync(struct drm_i915_gem_object *obj,
2189 struct intel_ring_buffer *to)
2190{
2191 struct intel_ring_buffer *from = obj->ring;
2192 u32 seqno;
2193 int ret, idx;
2194
2195 if (from == NULL || to == from)
2196 return 0;
2197
Ben Widawsky5816d642012-04-11 11:18:19 -07002198 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07002199 return i915_gem_object_wait_rendering(obj);
2200
2201 idx = intel_ring_sync_index(from, to);
2202
2203 seqno = obj->last_rendering_seqno;
2204 if (seqno <= from->sync_seqno[idx])
2205 return 0;
2206
Ben Widawskyb4aca012012-04-25 20:50:12 -07002207 ret = i915_gem_check_olr(obj->ring, seqno);
2208 if (ret)
2209 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002210
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002211 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002212 if (!ret)
2213 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002214
Ben Widawskye3a5a222012-04-11 11:18:20 -07002215 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002216}
2217
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002218static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2219{
2220 u32 old_write_domain, old_read_domains;
2221
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002222 /* Act a barrier for all accesses through the GTT */
2223 mb();
2224
2225 /* Force a pagefault for domain tracking on next user access */
2226 i915_gem_release_mmap(obj);
2227
Keith Packardb97c3d92011-06-24 21:02:59 -07002228 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2229 return;
2230
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002231 old_read_domains = obj->base.read_domains;
2232 old_write_domain = obj->base.write_domain;
2233
2234 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2235 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2236
2237 trace_i915_gem_object_change_domain(obj,
2238 old_read_domains,
2239 old_write_domain);
2240}
2241
Eric Anholt673a3942008-07-30 12:06:12 -07002242/**
2243 * Unbinds an object from the GTT aperture.
2244 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002245int
Chris Wilson05394f32010-11-08 19:18:58 +00002246i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002247{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002248 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002249 int ret = 0;
2250
Chris Wilson05394f32010-11-08 19:18:58 +00002251 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002252 return 0;
2253
Chris Wilson31d8d652012-05-24 19:11:20 +01002254 if (obj->pin_count)
2255 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
Chris Wilsona8198ee2011-04-13 22:04:09 +01002257 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002258 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002259 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002260 /* Continue on if we fail due to EIO, the GPU is hung so we
2261 * should be safe and we need to cleanup or else we might
2262 * cause memory corruption through use-after-free.
2263 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002264
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002265 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002266
2267 /* Move the object to the CPU domain to ensure that
2268 * any possible CPU writes while it's not in the GTT
2269 * are flushed when we go to remap it.
2270 */
2271 if (ret == 0)
2272 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2273 if (ret == -ERESTARTSYS)
2274 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002275 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002276 /* In the event of a disaster, abandon all caches and
2277 * hope for the best.
2278 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002279 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002280 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002281 }
Eric Anholt673a3942008-07-30 12:06:12 -07002282
Daniel Vetter96b47b62009-12-15 17:50:00 +01002283 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002284 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002285 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002286 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002287
Chris Wilsondb53a302011-02-03 11:57:46 +00002288 trace_i915_gem_object_unbind(obj);
2289
Daniel Vetter74898d72012-02-15 23:50:22 +01002290 if (obj->has_global_gtt_mapping)
2291 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002292 if (obj->has_aliasing_ppgtt_mapping) {
2293 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2294 obj->has_aliasing_ppgtt_mapping = 0;
2295 }
Daniel Vetter74163902012-02-15 23:50:21 +01002296 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002297
Chris Wilsone5281cc2010-10-28 13:45:36 +01002298 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002299
Chris Wilson6299f992010-11-24 12:23:44 +00002300 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002301 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002302 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002303 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002304
Chris Wilson05394f32010-11-08 19:18:58 +00002305 drm_mm_put_block(obj->gtt_space);
2306 obj->gtt_space = NULL;
2307 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002308
Chris Wilson05394f32010-11-08 19:18:58 +00002309 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002310 i915_gem_object_truncate(obj);
2311
Chris Wilson8dc17752010-07-23 23:18:51 +01002312 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002313}
2314
Chris Wilson88241782011-01-07 17:09:48 +00002315int
Chris Wilsondb53a302011-02-03 11:57:46 +00002316i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002317 uint32_t invalidate_domains,
2318 uint32_t flush_domains)
2319{
Chris Wilson88241782011-01-07 17:09:48 +00002320 int ret;
2321
Chris Wilson36d527d2011-03-19 22:26:49 +00002322 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2323 return 0;
2324
Chris Wilsondb53a302011-02-03 11:57:46 +00002325 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2326
Chris Wilson88241782011-01-07 17:09:48 +00002327 ret = ring->flush(ring, invalidate_domains, flush_domains);
2328 if (ret)
2329 return ret;
2330
Chris Wilson36d527d2011-03-19 22:26:49 +00002331 if (flush_domains & I915_GEM_GPU_DOMAINS)
2332 i915_gem_process_flushing_list(ring, flush_domains);
2333
Chris Wilson88241782011-01-07 17:09:48 +00002334 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002335}
2336
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002337static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002338{
Chris Wilson88241782011-01-07 17:09:48 +00002339 int ret;
2340
Chris Wilson395b70b2010-10-28 21:28:46 +01002341 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002342 return 0;
2343
Chris Wilson88241782011-01-07 17:09:48 +00002344 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002345 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002346 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002347 if (ret)
2348 return ret;
2349 }
2350
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002351 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002352}
2353
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002354int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002355{
2356 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002357 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002358 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002359
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002360 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002361 for_each_ring(ring, dev_priv, i) {
2362 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002363 if (ret)
2364 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002365
2366 /* Is the device fubar? */
2367 if (WARN_ON(!list_empty(&ring->gpu_write_list)))
2368 return -EBUSY;
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002369
2370 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2371 if (ret)
2372 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002373 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002374
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002375 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002376}
2377
Chris Wilson9ce079e2012-04-17 15:31:30 +01002378static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2379 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002380{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002381 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002382 uint64_t val;
2383
Chris Wilson9ce079e2012-04-17 15:31:30 +01002384 if (obj) {
2385 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002386
Chris Wilson9ce079e2012-04-17 15:31:30 +01002387 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2388 0xfffff000) << 32;
2389 val |= obj->gtt_offset & 0xfffff000;
2390 val |= (uint64_t)((obj->stride / 128) - 1) <<
2391 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002392
Chris Wilson9ce079e2012-04-17 15:31:30 +01002393 if (obj->tiling_mode == I915_TILING_Y)
2394 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2395 val |= I965_FENCE_REG_VALID;
2396 } else
2397 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002398
Chris Wilson9ce079e2012-04-17 15:31:30 +01002399 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2400 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002401}
2402
Chris Wilson9ce079e2012-04-17 15:31:30 +01002403static void i965_write_fence_reg(struct drm_device *dev, int reg,
2404 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002405{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002406 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002407 uint64_t val;
2408
Chris Wilson9ce079e2012-04-17 15:31:30 +01002409 if (obj) {
2410 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411
Chris Wilson9ce079e2012-04-17 15:31:30 +01002412 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2413 0xfffff000) << 32;
2414 val |= obj->gtt_offset & 0xfffff000;
2415 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2416 if (obj->tiling_mode == I915_TILING_Y)
2417 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2418 val |= I965_FENCE_REG_VALID;
2419 } else
2420 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002421
Chris Wilson9ce079e2012-04-17 15:31:30 +01002422 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2423 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002424}
2425
Chris Wilson9ce079e2012-04-17 15:31:30 +01002426static void i915_write_fence_reg(struct drm_device *dev, int reg,
2427 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002428{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002429 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002430 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002431
Chris Wilson9ce079e2012-04-17 15:31:30 +01002432 if (obj) {
2433 u32 size = obj->gtt_space->size;
2434 int pitch_val;
2435 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436
Chris Wilson9ce079e2012-04-17 15:31:30 +01002437 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2438 (size & -size) != size ||
2439 (obj->gtt_offset & (size - 1)),
2440 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2441 obj->gtt_offset, obj->map_and_fenceable, size);
2442
2443 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2444 tile_width = 128;
2445 else
2446 tile_width = 512;
2447
2448 /* Note: pitch better be a power of two tile widths */
2449 pitch_val = obj->stride / tile_width;
2450 pitch_val = ffs(pitch_val) - 1;
2451
2452 val = obj->gtt_offset;
2453 if (obj->tiling_mode == I915_TILING_Y)
2454 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2455 val |= I915_FENCE_SIZE_BITS(size);
2456 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2457 val |= I830_FENCE_REG_VALID;
2458 } else
2459 val = 0;
2460
2461 if (reg < 8)
2462 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002463 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002464 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002465
Chris Wilson9ce079e2012-04-17 15:31:30 +01002466 I915_WRITE(reg, val);
2467 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002468}
2469
Chris Wilson9ce079e2012-04-17 15:31:30 +01002470static void i830_write_fence_reg(struct drm_device *dev, int reg,
2471 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002472{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002473 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002475
Chris Wilson9ce079e2012-04-17 15:31:30 +01002476 if (obj) {
2477 u32 size = obj->gtt_space->size;
2478 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002479
Chris Wilson9ce079e2012-04-17 15:31:30 +01002480 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2481 (size & -size) != size ||
2482 (obj->gtt_offset & (size - 1)),
2483 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2484 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002485
Chris Wilson9ce079e2012-04-17 15:31:30 +01002486 pitch_val = obj->stride / 128;
2487 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002488
Chris Wilson9ce079e2012-04-17 15:31:30 +01002489 val = obj->gtt_offset;
2490 if (obj->tiling_mode == I915_TILING_Y)
2491 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2492 val |= I830_FENCE_SIZE_BITS(size);
2493 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2494 val |= I830_FENCE_REG_VALID;
2495 } else
2496 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002497
Chris Wilson9ce079e2012-04-17 15:31:30 +01002498 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2499 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2500}
2501
2502static void i915_gem_write_fence(struct drm_device *dev, int reg,
2503 struct drm_i915_gem_object *obj)
2504{
2505 switch (INTEL_INFO(dev)->gen) {
2506 case 7:
2507 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2508 case 5:
2509 case 4: i965_write_fence_reg(dev, reg, obj); break;
2510 case 3: i915_write_fence_reg(dev, reg, obj); break;
2511 case 2: i830_write_fence_reg(dev, reg, obj); break;
2512 default: break;
2513 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002514}
2515
Chris Wilson61050802012-04-17 15:31:31 +01002516static inline int fence_number(struct drm_i915_private *dev_priv,
2517 struct drm_i915_fence_reg *fence)
2518{
2519 return fence - dev_priv->fence_regs;
2520}
2521
2522static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2523 struct drm_i915_fence_reg *fence,
2524 bool enable)
2525{
2526 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2527 int reg = fence_number(dev_priv, fence);
2528
2529 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2530
2531 if (enable) {
2532 obj->fence_reg = reg;
2533 fence->obj = obj;
2534 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2535 } else {
2536 obj->fence_reg = I915_FENCE_REG_NONE;
2537 fence->obj = NULL;
2538 list_del_init(&fence->lru_list);
2539 }
2540}
2541
Chris Wilsond9e86c02010-11-10 16:40:20 +00002542static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002543i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002544{
2545 int ret;
2546
2547 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002548 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002549 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002550 0, obj->base.write_domain);
2551 if (ret)
2552 return ret;
2553 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002554
2555 obj->fenced_gpu_access = false;
2556 }
2557
Chris Wilson1c293ea2012-04-17 15:31:27 +01002558 if (obj->last_fenced_seqno) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002559 ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002560 if (ret)
2561 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002562
2563 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002564 }
2565
Chris Wilson63256ec2011-01-04 18:42:07 +00002566 /* Ensure that all CPU reads are completed before installing a fence
2567 * and all writes before removing the fence.
2568 */
2569 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2570 mb();
2571
Chris Wilsond9e86c02010-11-10 16:40:20 +00002572 return 0;
2573}
2574
2575int
2576i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2577{
Chris Wilson61050802012-04-17 15:31:31 +01002578 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002579 int ret;
2580
Chris Wilsona360bb12012-04-17 15:31:25 +01002581 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002582 if (ret)
2583 return ret;
2584
Chris Wilson61050802012-04-17 15:31:31 +01002585 if (obj->fence_reg == I915_FENCE_REG_NONE)
2586 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002587
Chris Wilson61050802012-04-17 15:31:31 +01002588 i915_gem_object_update_fence(obj,
2589 &dev_priv->fence_regs[obj->fence_reg],
2590 false);
2591 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002592
2593 return 0;
2594}
2595
2596static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002597i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002598{
Daniel Vetterae3db242010-02-19 11:51:58 +01002599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002600 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002601 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002602
2603 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002604 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002605 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2606 reg = &dev_priv->fence_regs[i];
2607 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002608 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002609
Chris Wilson1690e1e2011-12-14 13:57:08 +01002610 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002611 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002612 }
2613
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 if (avail == NULL)
2615 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002616
2617 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002618 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002619 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002620 continue;
2621
Chris Wilson8fe301a2012-04-17 15:31:28 +01002622 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002623 }
2624
Chris Wilson8fe301a2012-04-17 15:31:28 +01002625 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002626}
2627
Jesse Barnesde151cf2008-11-12 10:03:55 -08002628/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002629 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630 * @obj: object to map through a fence reg
2631 *
2632 * When mapping objects through the GTT, userspace wants to be able to write
2633 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002634 * This function walks the fence regs looking for a free one for @obj,
2635 * stealing one if it can't find any.
2636 *
2637 * It then sets up the reg based on the object's properties: address, pitch
2638 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002639 *
2640 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002641 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002642int
Chris Wilson06d98132012-04-17 15:31:24 +01002643i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002644{
Chris Wilson05394f32010-11-08 19:18:58 +00002645 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002646 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002647 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002648 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002649 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002650
Chris Wilson14415742012-04-17 15:31:33 +01002651 /* Have we updated the tiling parameters upon the object and so
2652 * will need to serialise the write to the associated fence register?
2653 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002654 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002655 ret = i915_gem_object_flush_fence(obj);
2656 if (ret)
2657 return ret;
2658 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002659
Chris Wilsond9e86c02010-11-10 16:40:20 +00002660 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002661 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2662 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002663 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002664 list_move_tail(&reg->lru_list,
2665 &dev_priv->mm.fence_list);
2666 return 0;
2667 }
2668 } else if (enable) {
2669 reg = i915_find_fence_reg(dev);
2670 if (reg == NULL)
2671 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002672
Chris Wilson14415742012-04-17 15:31:33 +01002673 if (reg->obj) {
2674 struct drm_i915_gem_object *old = reg->obj;
2675
2676 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002677 if (ret)
2678 return ret;
2679
Chris Wilson14415742012-04-17 15:31:33 +01002680 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002681 }
Chris Wilson14415742012-04-17 15:31:33 +01002682 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002683 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002684
Chris Wilson14415742012-04-17 15:31:33 +01002685 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002686 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002687
Chris Wilson9ce079e2012-04-17 15:31:30 +01002688 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002689}
2690
2691/**
Eric Anholt673a3942008-07-30 12:06:12 -07002692 * Finds free space in the GTT aperture and binds the object there.
2693 */
2694static int
Chris Wilson05394f32010-11-08 19:18:58 +00002695i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002696 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002697 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002698{
Chris Wilson05394f32010-11-08 19:18:58 +00002699 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002700 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002701 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002702 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002703 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002704 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002705 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002706
Chris Wilson05394f32010-11-08 19:18:58 +00002707 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002708 DRM_ERROR("Attempting to bind a purgeable object\n");
2709 return -EINVAL;
2710 }
2711
Chris Wilsone28f8712011-07-18 13:11:49 -07002712 fence_size = i915_gem_get_gtt_size(dev,
2713 obj->base.size,
2714 obj->tiling_mode);
2715 fence_alignment = i915_gem_get_gtt_alignment(dev,
2716 obj->base.size,
2717 obj->tiling_mode);
2718 unfenced_alignment =
2719 i915_gem_get_unfenced_gtt_alignment(dev,
2720 obj->base.size,
2721 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002722
Eric Anholt673a3942008-07-30 12:06:12 -07002723 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002724 alignment = map_and_fenceable ? fence_alignment :
2725 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002726 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002727 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2728 return -EINVAL;
2729 }
2730
Chris Wilson05394f32010-11-08 19:18:58 +00002731 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002732
Chris Wilson654fc602010-05-27 13:18:21 +01002733 /* If the object is bigger than the entire aperture, reject it early
2734 * before evicting everything in a vain attempt to find space.
2735 */
Chris Wilson05394f32010-11-08 19:18:58 +00002736 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002737 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002738 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2739 return -E2BIG;
2740 }
2741
Eric Anholt673a3942008-07-30 12:06:12 -07002742 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002743 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002744 free_space =
2745 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002746 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002747 dev_priv->mm.gtt_mappable_end,
2748 0);
2749 else
2750 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002751 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002752
2753 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002754 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002755 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002756 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002757 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002758 dev_priv->mm.gtt_mappable_end,
2759 0);
2760 else
Chris Wilson05394f32010-11-08 19:18:58 +00002761 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002762 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002763 }
Chris Wilson05394f32010-11-08 19:18:58 +00002764 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002765 /* If the gtt is empty and we're still having trouble
2766 * fitting our object in, we're out of memory.
2767 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002768 ret = i915_gem_evict_something(dev, size, alignment,
2769 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002770 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002771 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002772
Eric Anholt673a3942008-07-30 12:06:12 -07002773 goto search_free;
2774 }
2775
Chris Wilsone5281cc2010-10-28 13:45:36 +01002776 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002777 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002778 drm_mm_put_block(obj->gtt_space);
2779 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002780
2781 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002782 /* first try to reclaim some memory by clearing the GTT */
2783 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002784 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002785 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002786 if (gfpmask) {
2787 gfpmask = 0;
2788 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002789 }
2790
Chris Wilson809b6332011-01-10 17:33:15 +00002791 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002792 }
2793
2794 goto search_free;
2795 }
2796
Eric Anholt673a3942008-07-30 12:06:12 -07002797 return ret;
2798 }
2799
Daniel Vetter74163902012-02-15 23:50:21 +01002800 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002801 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002802 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002803 drm_mm_put_block(obj->gtt_space);
2804 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002805
Chris Wilson809b6332011-01-10 17:33:15 +00002806 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002807 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002808
2809 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002810 }
Eric Anholt673a3942008-07-30 12:06:12 -07002811
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002812 if (!dev_priv->mm.aliasing_ppgtt)
2813 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002814
Chris Wilson6299f992010-11-24 12:23:44 +00002815 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002816 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002817
Eric Anholt673a3942008-07-30 12:06:12 -07002818 /* Assert that the object is not currently in any GPU domain. As it
2819 * wasn't in the GTT, there shouldn't be any way it could have been in
2820 * a GPU cache
2821 */
Chris Wilson05394f32010-11-08 19:18:58 +00002822 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2823 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002824
Chris Wilson6299f992010-11-24 12:23:44 +00002825 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826
Daniel Vetter75e9e912010-11-04 17:11:09 +01002827 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002828 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002829 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002830
Daniel Vetter75e9e912010-11-04 17:11:09 +01002831 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002832 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002833
Chris Wilson05394f32010-11-08 19:18:58 +00002834 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002835
Chris Wilsondb53a302011-02-03 11:57:46 +00002836 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002837 return 0;
2838}
2839
2840void
Chris Wilson05394f32010-11-08 19:18:58 +00002841i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002842{
Eric Anholt673a3942008-07-30 12:06:12 -07002843 /* If we don't have a page list set up, then we're not pinned
2844 * to GPU, and we can ignore the cache flush because it'll happen
2845 * again at bind time.
2846 */
Chris Wilson05394f32010-11-08 19:18:58 +00002847 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002848 return;
2849
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002850 /* If the GPU is snooping the contents of the CPU cache,
2851 * we do not need to manually clear the CPU cache lines. However,
2852 * the caches are only snooped when the render cache is
2853 * flushed/invalidated. As we always have to emit invalidations
2854 * and flushes when moving into and out of the RENDER domain, correct
2855 * snooping behaviour occurs naturally as the result of our domain
2856 * tracking.
2857 */
2858 if (obj->cache_level != I915_CACHE_NONE)
2859 return;
2860
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002861 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002862
Chris Wilson05394f32010-11-08 19:18:58 +00002863 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002864}
2865
Eric Anholte47c68e2008-11-14 13:35:19 -08002866/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002867static int
Chris Wilson3619df02010-11-28 15:37:17 +00002868i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002869{
Chris Wilson05394f32010-11-08 19:18:58 +00002870 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002871 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002872
2873 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002874 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002875}
2876
2877/** Flushes the GTT write domain for the object if it's dirty. */
2878static void
Chris Wilson05394f32010-11-08 19:18:58 +00002879i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002880{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002881 uint32_t old_write_domain;
2882
Chris Wilson05394f32010-11-08 19:18:58 +00002883 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002884 return;
2885
Chris Wilson63256ec2011-01-04 18:42:07 +00002886 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002887 * to it immediately go to main memory as far as we know, so there's
2888 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002889 *
2890 * However, we do have to enforce the order so that all writes through
2891 * the GTT land before any writes to the device, such as updates to
2892 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002893 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002894 wmb();
2895
Chris Wilson05394f32010-11-08 19:18:58 +00002896 old_write_domain = obj->base.write_domain;
2897 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002898
2899 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002900 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002901 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002902}
2903
2904/** Flushes the CPU write domain for the object if it's dirty. */
2905static void
Chris Wilson05394f32010-11-08 19:18:58 +00002906i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002907{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002908 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002909
Chris Wilson05394f32010-11-08 19:18:58 +00002910 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002911 return;
2912
2913 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002914 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002915 old_write_domain = obj->base.write_domain;
2916 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002917
2918 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002919 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002920 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002921}
2922
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002923/**
2924 * Moves a single object to the GTT read, and possibly write domain.
2925 *
2926 * This function returns when the move is complete, including waiting on
2927 * flushes to occur.
2928 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002929int
Chris Wilson20217462010-11-23 15:26:33 +00002930i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002931{
Chris Wilson8325a092012-04-24 15:52:35 +01002932 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002933 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002934 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002935
Eric Anholt02354392008-11-26 13:58:13 -08002936 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002937 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002938 return -EINVAL;
2939
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002940 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2941 return 0;
2942
Chris Wilson88241782011-01-07 17:09:48 +00002943 ret = i915_gem_object_flush_gpu_write_domain(obj);
2944 if (ret)
2945 return ret;
2946
Chris Wilson87ca9c82010-12-02 09:42:56 +00002947 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002948 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002949 if (ret)
2950 return ret;
2951 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002952
Chris Wilson72133422010-09-13 23:56:38 +01002953 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002954
Chris Wilson05394f32010-11-08 19:18:58 +00002955 old_write_domain = obj->base.write_domain;
2956 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002957
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002958 /* It should now be out of any other write domains, and we can update
2959 * the domain values for our changes.
2960 */
Chris Wilson05394f32010-11-08 19:18:58 +00002961 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2962 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002963 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002964 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2965 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2966 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002967 }
2968
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002969 trace_i915_gem_object_change_domain(obj,
2970 old_read_domains,
2971 old_write_domain);
2972
Chris Wilson8325a092012-04-24 15:52:35 +01002973 /* And bump the LRU for this access */
2974 if (i915_gem_object_is_inactive(obj))
2975 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2976
Eric Anholte47c68e2008-11-14 13:35:19 -08002977 return 0;
2978}
2979
Chris Wilsone4ffd172011-04-04 09:44:39 +01002980int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2981 enum i915_cache_level cache_level)
2982{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002983 struct drm_device *dev = obj->base.dev;
2984 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002985 int ret;
2986
2987 if (obj->cache_level == cache_level)
2988 return 0;
2989
2990 if (obj->pin_count) {
2991 DRM_DEBUG("can not change the cache level of pinned objects\n");
2992 return -EBUSY;
2993 }
2994
2995 if (obj->gtt_space) {
2996 ret = i915_gem_object_finish_gpu(obj);
2997 if (ret)
2998 return ret;
2999
3000 i915_gem_object_finish_gtt(obj);
3001
3002 /* Before SandyBridge, you could not use tiling or fence
3003 * registers with snooped memory, so relinquish any fences
3004 * currently pointing to our region in the aperture.
3005 */
3006 if (INTEL_INFO(obj->base.dev)->gen < 6) {
3007 ret = i915_gem_object_put_fence(obj);
3008 if (ret)
3009 return ret;
3010 }
3011
Daniel Vetter74898d72012-02-15 23:50:22 +01003012 if (obj->has_global_gtt_mapping)
3013 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003014 if (obj->has_aliasing_ppgtt_mapping)
3015 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3016 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003017 }
3018
3019 if (cache_level == I915_CACHE_NONE) {
3020 u32 old_read_domains, old_write_domain;
3021
3022 /* If we're coming from LLC cached, then we haven't
3023 * actually been tracking whether the data is in the
3024 * CPU cache or not, since we only allow one bit set
3025 * in obj->write_domain and have been skipping the clflushes.
3026 * Just set it to the CPU cache for now.
3027 */
3028 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3029 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3030
3031 old_read_domains = obj->base.read_domains;
3032 old_write_domain = obj->base.write_domain;
3033
3034 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3035 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3036
3037 trace_i915_gem_object_change_domain(obj,
3038 old_read_domains,
3039 old_write_domain);
3040 }
3041
3042 obj->cache_level = cache_level;
3043 return 0;
3044}
3045
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003046/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003047 * Prepare buffer for display plane (scanout, cursors, etc).
3048 * Can be called from an uninterruptible phase (modesetting) and allows
3049 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003050 */
3051int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003052i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3053 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003054 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003055{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003056 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003057 int ret;
3058
Chris Wilson88241782011-01-07 17:09:48 +00003059 ret = i915_gem_object_flush_gpu_write_domain(obj);
3060 if (ret)
3061 return ret;
3062
Chris Wilson0be73282010-12-06 14:36:27 +00003063 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003064 ret = i915_gem_object_sync(obj, pipelined);
3065 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003066 return ret;
3067 }
3068
Eric Anholta7ef0642011-03-29 16:59:54 -07003069 /* The display engine is not coherent with the LLC cache on gen6. As
3070 * a result, we make sure that the pinning that is about to occur is
3071 * done with uncached PTEs. This is lowest common denominator for all
3072 * chipsets.
3073 *
3074 * However for gen6+, we could do better by using the GFDT bit instead
3075 * of uncaching, which would allow us to flush all the LLC-cached data
3076 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3077 */
3078 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3079 if (ret)
3080 return ret;
3081
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003082 /* As the user may map the buffer once pinned in the display plane
3083 * (e.g. libkms for the bootup splash), we have to ensure that we
3084 * always use map_and_fenceable for all scanout buffers.
3085 */
3086 ret = i915_gem_object_pin(obj, alignment, true);
3087 if (ret)
3088 return ret;
3089
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003090 i915_gem_object_flush_cpu_write_domain(obj);
3091
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003092 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003093 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003094
3095 /* It should now be out of any other write domains, and we can update
3096 * the domain values for our changes.
3097 */
3098 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003099 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003100
3101 trace_i915_gem_object_change_domain(obj,
3102 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003103 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003104
3105 return 0;
3106}
3107
Chris Wilson85345512010-11-13 09:49:11 +00003108int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003109i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003110{
Chris Wilson88241782011-01-07 17:09:48 +00003111 int ret;
3112
Chris Wilsona8198ee2011-04-13 22:04:09 +01003113 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003114 return 0;
3115
Chris Wilson88241782011-01-07 17:09:48 +00003116 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003117 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003118 if (ret)
3119 return ret;
3120 }
Chris Wilson85345512010-11-13 09:49:11 +00003121
Chris Wilsonc501ae72011-12-14 13:57:23 +01003122 ret = i915_gem_object_wait_rendering(obj);
3123 if (ret)
3124 return ret;
3125
Chris Wilsona8198ee2011-04-13 22:04:09 +01003126 /* Ensure that we invalidate the GPU's caches and TLBs. */
3127 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003128 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003129}
3130
Eric Anholte47c68e2008-11-14 13:35:19 -08003131/**
3132 * Moves a single object to the CPU read, and possibly write domain.
3133 *
3134 * This function returns when the move is complete, including waiting on
3135 * flushes to occur.
3136 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003137int
Chris Wilson919926a2010-11-12 13:42:53 +00003138i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003139{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003140 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 int ret;
3142
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003143 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3144 return 0;
3145
Chris Wilson88241782011-01-07 17:09:48 +00003146 ret = i915_gem_object_flush_gpu_write_domain(obj);
3147 if (ret)
3148 return ret;
3149
Chris Wilsonf8413192012-04-10 11:52:50 +01003150 if (write || obj->pending_gpu_write) {
3151 ret = i915_gem_object_wait_rendering(obj);
3152 if (ret)
3153 return ret;
3154 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003155
3156 i915_gem_object_flush_gtt_write_domain(obj);
3157
Chris Wilson05394f32010-11-08 19:18:58 +00003158 old_write_domain = obj->base.write_domain;
3159 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003160
Eric Anholte47c68e2008-11-14 13:35:19 -08003161 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003162 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003163 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003164
Chris Wilson05394f32010-11-08 19:18:58 +00003165 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 }
3167
3168 /* It should now be out of any other write domains, and we can update
3169 * the domain values for our changes.
3170 */
Chris Wilson05394f32010-11-08 19:18:58 +00003171 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003172
3173 /* If we're writing through the CPU, then the GPU read domains will
3174 * need to be invalidated at next use.
3175 */
3176 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003177 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3178 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003179 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003180
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003181 trace_i915_gem_object_change_domain(obj,
3182 old_read_domains,
3183 old_write_domain);
3184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003185 return 0;
3186}
3187
Eric Anholt673a3942008-07-30 12:06:12 -07003188/* Throttle our rendering by waiting until the ring has completed our requests
3189 * emitted over 20 msec ago.
3190 *
Eric Anholtb9624422009-06-03 07:27:35 +00003191 * Note that if we were to use the current jiffies each time around the loop,
3192 * we wouldn't escape the function with any frames outstanding if the time to
3193 * render a frame was over 20ms.
3194 *
Eric Anholt673a3942008-07-30 12:06:12 -07003195 * This should get us reasonable parallelism between CPU and GPU but also
3196 * relatively low latency when blocking on a particular request to finish.
3197 */
3198static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003199i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003200{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003201 struct drm_i915_private *dev_priv = dev->dev_private;
3202 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003203 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003204 struct drm_i915_gem_request *request;
3205 struct intel_ring_buffer *ring = NULL;
3206 u32 seqno = 0;
3207 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003208
Chris Wilsone110e8d2011-01-26 15:39:14 +00003209 if (atomic_read(&dev_priv->mm.wedged))
3210 return -EIO;
3211
Chris Wilson1c255952010-09-26 11:03:27 +01003212 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003213 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003214 if (time_after_eq(request->emitted_jiffies, recent_enough))
3215 break;
3216
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003217 ring = request->ring;
3218 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003219 }
Chris Wilson1c255952010-09-26 11:03:27 +01003220 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003221
3222 if (seqno == 0)
3223 return 0;
3224
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003225 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003226 if (ret == 0)
3227 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003228
Eric Anholt673a3942008-07-30 12:06:12 -07003229 return ret;
3230}
3231
Eric Anholt673a3942008-07-30 12:06:12 -07003232int
Chris Wilson05394f32010-11-08 19:18:58 +00003233i915_gem_object_pin(struct drm_i915_gem_object *obj,
3234 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003235 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003236{
Eric Anholt673a3942008-07-30 12:06:12 -07003237 int ret;
3238
Chris Wilson05394f32010-11-08 19:18:58 +00003239 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003240
Chris Wilson05394f32010-11-08 19:18:58 +00003241 if (obj->gtt_space != NULL) {
3242 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3243 (map_and_fenceable && !obj->map_and_fenceable)) {
3244 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003245 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003246 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3247 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003248 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003249 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003250 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003251 ret = i915_gem_object_unbind(obj);
3252 if (ret)
3253 return ret;
3254 }
3255 }
3256
Chris Wilson05394f32010-11-08 19:18:58 +00003257 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003258 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003259 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003260 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003261 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003262 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003263
Daniel Vetter74898d72012-02-15 23:50:22 +01003264 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3265 i915_gem_gtt_bind_object(obj, obj->cache_level);
3266
Chris Wilson1b502472012-04-24 15:47:30 +01003267 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003268 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003269
3270 return 0;
3271}
3272
3273void
Chris Wilson05394f32010-11-08 19:18:58 +00003274i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003275{
Chris Wilson05394f32010-11-08 19:18:58 +00003276 BUG_ON(obj->pin_count == 0);
3277 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003278
Chris Wilson1b502472012-04-24 15:47:30 +01003279 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003280 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003281}
3282
3283int
3284i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003285 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003286{
3287 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003288 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003289 int ret;
3290
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003291 ret = i915_mutex_lock_interruptible(dev);
3292 if (ret)
3293 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003294
Chris Wilson05394f32010-11-08 19:18:58 +00003295 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003296 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003297 ret = -ENOENT;
3298 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003299 }
Eric Anholt673a3942008-07-30 12:06:12 -07003300
Chris Wilson05394f32010-11-08 19:18:58 +00003301 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003302 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003303 ret = -EINVAL;
3304 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003305 }
3306
Chris Wilson05394f32010-11-08 19:18:58 +00003307 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003308 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3309 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003310 ret = -EINVAL;
3311 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003312 }
3313
Chris Wilson05394f32010-11-08 19:18:58 +00003314 obj->user_pin_count++;
3315 obj->pin_filp = file;
3316 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003317 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003318 if (ret)
3319 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003320 }
3321
3322 /* XXX - flush the CPU caches for pinned objects
3323 * as the X server doesn't manage domains yet
3324 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003325 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003326 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003327out:
Chris Wilson05394f32010-11-08 19:18:58 +00003328 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003329unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003330 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003331 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003332}
3333
3334int
3335i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003336 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003337{
3338 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003339 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003340 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003341
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003342 ret = i915_mutex_lock_interruptible(dev);
3343 if (ret)
3344 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003345
Chris Wilson05394f32010-11-08 19:18:58 +00003346 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003347 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003348 ret = -ENOENT;
3349 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003350 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003351
Chris Wilson05394f32010-11-08 19:18:58 +00003352 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003353 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3354 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003355 ret = -EINVAL;
3356 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003357 }
Chris Wilson05394f32010-11-08 19:18:58 +00003358 obj->user_pin_count--;
3359 if (obj->user_pin_count == 0) {
3360 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003361 i915_gem_object_unpin(obj);
3362 }
Eric Anholt673a3942008-07-30 12:06:12 -07003363
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003364out:
Chris Wilson05394f32010-11-08 19:18:58 +00003365 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003366unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003367 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003368 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003369}
3370
3371int
3372i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003373 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003374{
3375 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003376 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003377 int ret;
3378
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003379 ret = i915_mutex_lock_interruptible(dev);
3380 if (ret)
3381 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003382
Chris Wilson05394f32010-11-08 19:18:58 +00003383 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003384 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003385 ret = -ENOENT;
3386 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003387 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003388
Chris Wilson0be555b2010-08-04 15:36:30 +01003389 /* Count all active objects as busy, even if they are currently not used
3390 * by the gpu. Users of this interface expect objects to eventually
3391 * become non-busy without any further actions, therefore emit any
3392 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003393 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003394 ret = i915_gem_object_flush_active(obj);
3395
Chris Wilson05394f32010-11-08 19:18:58 +00003396 args->busy = obj->active;
Eric Anholt673a3942008-07-30 12:06:12 -07003397
Chris Wilson05394f32010-11-08 19:18:58 +00003398 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003399unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003400 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003401 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003402}
3403
3404int
3405i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3406 struct drm_file *file_priv)
3407{
Akshay Joshi0206e352011-08-16 15:34:10 -04003408 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003409}
3410
Chris Wilson3ef94da2009-09-14 16:50:29 +01003411int
3412i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3413 struct drm_file *file_priv)
3414{
3415 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003416 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003417 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003418
3419 switch (args->madv) {
3420 case I915_MADV_DONTNEED:
3421 case I915_MADV_WILLNEED:
3422 break;
3423 default:
3424 return -EINVAL;
3425 }
3426
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003427 ret = i915_mutex_lock_interruptible(dev);
3428 if (ret)
3429 return ret;
3430
Chris Wilson05394f32010-11-08 19:18:58 +00003431 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003432 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003433 ret = -ENOENT;
3434 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003435 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003436
Chris Wilson05394f32010-11-08 19:18:58 +00003437 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003438 ret = -EINVAL;
3439 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003440 }
3441
Chris Wilson05394f32010-11-08 19:18:58 +00003442 if (obj->madv != __I915_MADV_PURGED)
3443 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003444
Chris Wilson2d7ef392009-09-20 23:13:10 +01003445 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003446 if (i915_gem_object_is_purgeable(obj) &&
3447 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003448 i915_gem_object_truncate(obj);
3449
Chris Wilson05394f32010-11-08 19:18:58 +00003450 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003451
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003452out:
Chris Wilson05394f32010-11-08 19:18:58 +00003453 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003454unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003455 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003456 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003457}
3458
Chris Wilson05394f32010-11-08 19:18:58 +00003459struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3460 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003461{
Chris Wilson73aa8082010-09-30 11:46:12 +01003462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003463 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003464 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003465 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003466
3467 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3468 if (obj == NULL)
3469 return NULL;
3470
3471 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3472 kfree(obj);
3473 return NULL;
3474 }
3475
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003476 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3477 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3478 /* 965gm cannot relocate objects above 4GiB. */
3479 mask &= ~__GFP_HIGHMEM;
3480 mask |= __GFP_DMA32;
3481 }
3482
Hugh Dickins5949eac2011-06-27 16:18:18 -07003483 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003484 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003485
Chris Wilson73aa8082010-09-30 11:46:12 +01003486 i915_gem_info_add_obj(dev_priv, size);
3487
Daniel Vetterc397b902010-04-09 19:05:07 +00003488 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3489 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3490
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003491 if (HAS_LLC(dev)) {
3492 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003493 * cache) for about a 10% performance improvement
3494 * compared to uncached. Graphics requests other than
3495 * display scanout are coherent with the CPU in
3496 * accessing this cache. This means in this mode we
3497 * don't need to clflush on the CPU side, and on the
3498 * GPU side we only need to flush internal caches to
3499 * get data visible to the CPU.
3500 *
3501 * However, we maintain the display planes as UC, and so
3502 * need to rebind when first used as such.
3503 */
3504 obj->cache_level = I915_CACHE_LLC;
3505 } else
3506 obj->cache_level = I915_CACHE_NONE;
3507
Daniel Vetter62b8b212010-04-09 19:05:08 +00003508 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003509 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003510 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003511 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003512 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003513 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003514 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003515 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003516 /* Avoid an unnecessary call to unbind on the first bind. */
3517 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003518
Chris Wilson05394f32010-11-08 19:18:58 +00003519 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003520}
3521
Eric Anholt673a3942008-07-30 12:06:12 -07003522int i915_gem_init_object(struct drm_gem_object *obj)
3523{
Daniel Vetterc397b902010-04-09 19:05:07 +00003524 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003525
Eric Anholt673a3942008-07-30 12:06:12 -07003526 return 0;
3527}
3528
Chris Wilson1488fc02012-04-24 15:47:31 +01003529void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003530{
Chris Wilson1488fc02012-04-24 15:47:31 +01003531 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003532 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003533 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003534
Chris Wilson26e12f892011-03-20 11:20:19 +00003535 trace_i915_gem_object_destroy(obj);
3536
Daniel Vetter1286ff72012-05-10 15:25:09 +02003537 if (gem_obj->import_attach)
3538 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3539
Chris Wilson1488fc02012-04-24 15:47:31 +01003540 if (obj->phys_obj)
3541 i915_gem_detach_phys_object(dev, obj);
3542
3543 obj->pin_count = 0;
3544 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3545 bool was_interruptible;
3546
3547 was_interruptible = dev_priv->mm.interruptible;
3548 dev_priv->mm.interruptible = false;
3549
3550 WARN_ON(i915_gem_object_unbind(obj));
3551
3552 dev_priv->mm.interruptible = was_interruptible;
3553 }
3554
Chris Wilson05394f32010-11-08 19:18:58 +00003555 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003556 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003557
Chris Wilson05394f32010-11-08 19:18:58 +00003558 drm_gem_object_release(&obj->base);
3559 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003560
Chris Wilson05394f32010-11-08 19:18:58 +00003561 kfree(obj->bit_17);
3562 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003563}
3564
Jesse Barnes5669fca2009-02-17 15:13:31 -08003565int
Eric Anholt673a3942008-07-30 12:06:12 -07003566i915_gem_idle(struct drm_device *dev)
3567{
3568 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003569 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003570
Keith Packard6dbe2772008-10-14 21:41:13 -07003571 mutex_lock(&dev->struct_mutex);
3572
Chris Wilson87acb0a2010-10-19 10:13:00 +01003573 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003574 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003575 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003576 }
Eric Anholt673a3942008-07-30 12:06:12 -07003577
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003578 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003579 if (ret) {
3580 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003581 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003582 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003583 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003584
Chris Wilson29105cc2010-01-07 10:39:13 +00003585 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003586 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3587 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003588
Chris Wilson312817a2010-11-22 11:50:11 +00003589 i915_gem_reset_fences(dev);
3590
Chris Wilson29105cc2010-01-07 10:39:13 +00003591 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3592 * We need to replace this with a semaphore, or something.
3593 * And not confound mm.suspended!
3594 */
3595 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003596 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003597
3598 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003599 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003600
Keith Packard6dbe2772008-10-14 21:41:13 -07003601 mutex_unlock(&dev->struct_mutex);
3602
Chris Wilson29105cc2010-01-07 10:39:13 +00003603 /* Cancel the retire work handler, which should be idle now. */
3604 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3605
Eric Anholt673a3942008-07-30 12:06:12 -07003606 return 0;
3607}
3608
Ben Widawskyb9524a12012-05-25 16:56:24 -07003609void i915_gem_l3_remap(struct drm_device *dev)
3610{
3611 drm_i915_private_t *dev_priv = dev->dev_private;
3612 u32 misccpctl;
3613 int i;
3614
3615 if (!IS_IVYBRIDGE(dev))
3616 return;
3617
3618 if (!dev_priv->mm.l3_remap_info)
3619 return;
3620
3621 misccpctl = I915_READ(GEN7_MISCCPCTL);
3622 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3623 POSTING_READ(GEN7_MISCCPCTL);
3624
3625 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3626 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3627 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3628 DRM_DEBUG("0x%x was already programmed to %x\n",
3629 GEN7_L3LOG_BASE + i, remap);
3630 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3631 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3632 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3633 }
3634
3635 /* Make sure all the writes land before disabling dop clock gating */
3636 POSTING_READ(GEN7_L3LOG_BASE);
3637
3638 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3639}
3640
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003641void i915_gem_init_swizzling(struct drm_device *dev)
3642{
3643 drm_i915_private_t *dev_priv = dev->dev_private;
3644
Daniel Vetter11782b02012-01-31 16:47:55 +01003645 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003646 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3647 return;
3648
3649 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3650 DISP_TILE_SURFACE_SWIZZLING);
3651
Daniel Vetter11782b02012-01-31 16:47:55 +01003652 if (IS_GEN5(dev))
3653 return;
3654
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003655 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3656 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003657 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003658 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003659 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003660}
Daniel Vettere21af882012-02-09 20:53:27 +01003661
3662void i915_gem_init_ppgtt(struct drm_device *dev)
3663{
3664 drm_i915_private_t *dev_priv = dev->dev_private;
3665 uint32_t pd_offset;
3666 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003667 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3668 uint32_t __iomem *pd_addr;
3669 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003670 int i;
3671
3672 if (!dev_priv->mm.aliasing_ppgtt)
3673 return;
3674
Daniel Vetter55a254a2012-03-22 00:14:43 +01003675
3676 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3677 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3678 dma_addr_t pt_addr;
3679
3680 if (dev_priv->mm.gtt->needs_dmar)
3681 pt_addr = ppgtt->pt_dma_addr[i];
3682 else
3683 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3684
3685 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3686 pd_entry |= GEN6_PDE_VALID;
3687
3688 writel(pd_entry, pd_addr + i);
3689 }
3690 readl(pd_addr);
3691
3692 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003693 pd_offset /= 64; /* in cachelines, */
3694 pd_offset <<= 16;
3695
3696 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003697 uint32_t ecochk, gab_ctl, ecobits;
3698
3699 ecobits = I915_READ(GAC_ECO_BITS);
3700 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003701
3702 gab_ctl = I915_READ(GAB_CTL);
3703 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3704
3705 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003706 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3707 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003708 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003709 } else if (INTEL_INFO(dev)->gen >= 7) {
3710 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3711 /* GFX_MODE is per-ring on gen7+ */
3712 }
3713
Chris Wilsonb4519512012-05-11 14:29:30 +01003714 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003715 if (INTEL_INFO(dev)->gen >= 7)
3716 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003717 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003718
3719 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3720 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3721 }
3722}
3723
Eric Anholt673a3942008-07-30 12:06:12 -07003724int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003725i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003726{
3727 drm_i915_private_t *dev_priv = dev->dev_private;
3728 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003729
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003730 if (!intel_enable_gtt())
3731 return -EIO;
3732
Ben Widawskyb9524a12012-05-25 16:56:24 -07003733 i915_gem_l3_remap(dev);
3734
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003735 i915_gem_init_swizzling(dev);
3736
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003737 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003738 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003739 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003740
3741 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003742 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003743 if (ret)
3744 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003745 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003746
Chris Wilson549f7362010-10-19 11:19:32 +01003747 if (HAS_BLT(dev)) {
3748 ret = intel_init_blt_ring_buffer(dev);
3749 if (ret)
3750 goto cleanup_bsd_ring;
3751 }
3752
Chris Wilson6f392d5482010-08-07 11:01:22 +01003753 dev_priv->next_seqno = 1;
3754
Ben Widawsky254f9652012-06-04 14:42:42 -07003755 /*
3756 * XXX: There was some w/a described somewhere suggesting loading
3757 * contexts before PPGTT.
3758 */
3759 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003760 i915_gem_init_ppgtt(dev);
3761
Chris Wilson68f95ba2010-05-27 13:18:22 +01003762 return 0;
3763
Chris Wilson549f7362010-10-19 11:19:32 +01003764cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003765 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003766cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003767 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003768 return ret;
3769}
3770
Chris Wilson1070a422012-04-24 15:47:41 +01003771static bool
3772intel_enable_ppgtt(struct drm_device *dev)
3773{
3774 if (i915_enable_ppgtt >= 0)
3775 return i915_enable_ppgtt;
3776
3777#ifdef CONFIG_INTEL_IOMMU
3778 /* Disable ppgtt on SNB if VT-d is on. */
3779 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3780 return false;
3781#endif
3782
3783 return true;
3784}
3785
3786int i915_gem_init(struct drm_device *dev)
3787{
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 unsigned long gtt_size, mappable_size;
3790 int ret;
3791
3792 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3793 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3794
3795 mutex_lock(&dev->struct_mutex);
3796 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3797 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3798 * aperture accordingly when using aliasing ppgtt. */
3799 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3800
3801 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3802
3803 ret = i915_gem_init_aliasing_ppgtt(dev);
3804 if (ret) {
3805 mutex_unlock(&dev->struct_mutex);
3806 return ret;
3807 }
3808 } else {
3809 /* Let GEM Manage all of the aperture.
3810 *
3811 * However, leave one page at the end still bound to the scratch
3812 * page. There are a number of places where the hardware
3813 * apparently prefetches past the end of the object, and we've
3814 * seen multiple hangs with the GPU head pointer stuck in a
3815 * batchbuffer bound at the last page of the aperture. One page
3816 * should be enough to keep any prefetching inside of the
3817 * aperture.
3818 */
3819 i915_gem_init_global_gtt(dev, 0, mappable_size,
3820 gtt_size);
3821 }
3822
3823 ret = i915_gem_init_hw(dev);
3824 mutex_unlock(&dev->struct_mutex);
3825 if (ret) {
3826 i915_gem_cleanup_aliasing_ppgtt(dev);
3827 return ret;
3828 }
3829
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003830 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3831 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3832 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003833 return 0;
3834}
3835
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003836void
3837i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3838{
3839 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003840 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003841 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003842
Chris Wilsonb4519512012-05-11 14:29:30 +01003843 for_each_ring(ring, dev_priv, i)
3844 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003845}
3846
3847int
Eric Anholt673a3942008-07-30 12:06:12 -07003848i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3849 struct drm_file *file_priv)
3850{
3851 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003852 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003853
Jesse Barnes79e53942008-11-07 14:24:08 -08003854 if (drm_core_check_feature(dev, DRIVER_MODESET))
3855 return 0;
3856
Ben Gamariba1234d2009-09-14 17:48:47 -04003857 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003858 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003859 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003860 }
3861
Eric Anholt673a3942008-07-30 12:06:12 -07003862 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003863 dev_priv->mm.suspended = 0;
3864
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003865 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003866 if (ret != 0) {
3867 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003868 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003869 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003870
Chris Wilson69dc4982010-10-19 10:36:51 +01003871 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003872 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3873 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003874 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003875
Chris Wilson5f353082010-06-07 14:03:03 +01003876 ret = drm_irq_install(dev);
3877 if (ret)
3878 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003879
Eric Anholt673a3942008-07-30 12:06:12 -07003880 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003881
3882cleanup_ringbuffer:
3883 mutex_lock(&dev->struct_mutex);
3884 i915_gem_cleanup_ringbuffer(dev);
3885 dev_priv->mm.suspended = 1;
3886 mutex_unlock(&dev->struct_mutex);
3887
3888 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003889}
3890
3891int
3892i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3893 struct drm_file *file_priv)
3894{
Jesse Barnes79e53942008-11-07 14:24:08 -08003895 if (drm_core_check_feature(dev, DRIVER_MODESET))
3896 return 0;
3897
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003898 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003899 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003900}
3901
3902void
3903i915_gem_lastclose(struct drm_device *dev)
3904{
3905 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003906
Eric Anholte806b492009-01-22 09:56:58 -08003907 if (drm_core_check_feature(dev, DRIVER_MODESET))
3908 return;
3909
Keith Packard6dbe2772008-10-14 21:41:13 -07003910 ret = i915_gem_idle(dev);
3911 if (ret)
3912 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003913}
3914
Chris Wilson64193402010-10-24 12:38:05 +01003915static void
3916init_ring_lists(struct intel_ring_buffer *ring)
3917{
3918 INIT_LIST_HEAD(&ring->active_list);
3919 INIT_LIST_HEAD(&ring->request_list);
3920 INIT_LIST_HEAD(&ring->gpu_write_list);
3921}
3922
Eric Anholt673a3942008-07-30 12:06:12 -07003923void
3924i915_gem_load(struct drm_device *dev)
3925{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003926 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003927 drm_i915_private_t *dev_priv = dev->dev_private;
3928
Chris Wilson69dc4982010-10-19 10:36:51 +01003929 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003930 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3931 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003932 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003933 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003934 for (i = 0; i < I915_NUM_RINGS; i++)
3935 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003936 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003937 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003938 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3939 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003940 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003941
Dave Airlie94400122010-07-20 13:15:31 +10003942 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3943 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003944 I915_WRITE(MI_ARB_STATE,
3945 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003946 }
3947
Chris Wilson72bfa192010-12-19 11:42:05 +00003948 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3949
Jesse Barnesde151cf2008-11-12 10:03:55 -08003950 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003951 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3952 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003953
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003954 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003955 dev_priv->num_fence_regs = 16;
3956 else
3957 dev_priv->num_fence_regs = 8;
3958
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003959 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003960 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003961
Eric Anholt673a3942008-07-30 12:06:12 -07003962 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003963 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003964
Chris Wilsonce453d82011-02-21 14:43:56 +00003965 dev_priv->mm.interruptible = true;
3966
Chris Wilson17250b72010-10-28 12:51:39 +01003967 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3968 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3969 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003970}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003971
3972/*
3973 * Create a physically contiguous memory object for this object
3974 * e.g. for cursor + overlay regs
3975 */
Chris Wilson995b6762010-08-20 13:23:26 +01003976static int i915_gem_init_phys_object(struct drm_device *dev,
3977 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003978{
3979 drm_i915_private_t *dev_priv = dev->dev_private;
3980 struct drm_i915_gem_phys_object *phys_obj;
3981 int ret;
3982
3983 if (dev_priv->mm.phys_objs[id - 1] || !size)
3984 return 0;
3985
Eric Anholt9a298b22009-03-24 12:23:04 -07003986 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003987 if (!phys_obj)
3988 return -ENOMEM;
3989
3990 phys_obj->id = id;
3991
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003992 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003993 if (!phys_obj->handle) {
3994 ret = -ENOMEM;
3995 goto kfree_obj;
3996 }
3997#ifdef CONFIG_X86
3998 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3999#endif
4000
4001 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4002
4003 return 0;
4004kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004005 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004006 return ret;
4007}
4008
Chris Wilson995b6762010-08-20 13:23:26 +01004009static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004010{
4011 drm_i915_private_t *dev_priv = dev->dev_private;
4012 struct drm_i915_gem_phys_object *phys_obj;
4013
4014 if (!dev_priv->mm.phys_objs[id - 1])
4015 return;
4016
4017 phys_obj = dev_priv->mm.phys_objs[id - 1];
4018 if (phys_obj->cur_obj) {
4019 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4020 }
4021
4022#ifdef CONFIG_X86
4023 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4024#endif
4025 drm_pci_free(dev, phys_obj->handle);
4026 kfree(phys_obj);
4027 dev_priv->mm.phys_objs[id - 1] = NULL;
4028}
4029
4030void i915_gem_free_all_phys_object(struct drm_device *dev)
4031{
4032 int i;
4033
Dave Airlie260883c2009-01-22 17:58:49 +10004034 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004035 i915_gem_free_phys_object(dev, i);
4036}
4037
4038void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004039 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004040{
Chris Wilson05394f32010-11-08 19:18:58 +00004041 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004042 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004043 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004044 int page_count;
4045
Chris Wilson05394f32010-11-08 19:18:58 +00004046 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004047 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004048 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004049
Chris Wilson05394f32010-11-08 19:18:58 +00004050 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004051 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004052 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004053 if (!IS_ERR(page)) {
4054 char *dst = kmap_atomic(page);
4055 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4056 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004057
Chris Wilsone5281cc2010-10-28 13:45:36 +01004058 drm_clflush_pages(&page, 1);
4059
4060 set_page_dirty(page);
4061 mark_page_accessed(page);
4062 page_cache_release(page);
4063 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004064 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004065 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004066
Chris Wilson05394f32010-11-08 19:18:58 +00004067 obj->phys_obj->cur_obj = NULL;
4068 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004069}
4070
4071int
4072i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004073 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004074 int id,
4075 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004076{
Chris Wilson05394f32010-11-08 19:18:58 +00004077 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004078 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004079 int ret = 0;
4080 int page_count;
4081 int i;
4082
4083 if (id > I915_MAX_PHYS_OBJECT)
4084 return -EINVAL;
4085
Chris Wilson05394f32010-11-08 19:18:58 +00004086 if (obj->phys_obj) {
4087 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004088 return 0;
4089 i915_gem_detach_phys_object(dev, obj);
4090 }
4091
Dave Airlie71acb5e2008-12-30 20:31:46 +10004092 /* create a new object */
4093 if (!dev_priv->mm.phys_objs[id - 1]) {
4094 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004095 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004096 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004097 DRM_ERROR("failed to init phys object %d size: %zu\n",
4098 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004099 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004100 }
4101 }
4102
4103 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004104 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4105 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004106
Chris Wilson05394f32010-11-08 19:18:58 +00004107 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004108
4109 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004110 struct page *page;
4111 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004112
Hugh Dickins5949eac2011-06-27 16:18:18 -07004113 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004114 if (IS_ERR(page))
4115 return PTR_ERR(page);
4116
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004117 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004118 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004119 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004120 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004121
4122 mark_page_accessed(page);
4123 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004124 }
4125
4126 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004127}
4128
4129static int
Chris Wilson05394f32010-11-08 19:18:58 +00004130i915_gem_phys_pwrite(struct drm_device *dev,
4131 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004132 struct drm_i915_gem_pwrite *args,
4133 struct drm_file *file_priv)
4134{
Chris Wilson05394f32010-11-08 19:18:58 +00004135 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004136 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004137
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004138 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4139 unsigned long unwritten;
4140
4141 /* The physical object once assigned is fixed for the lifetime
4142 * of the obj, so we can safely drop the lock and continue
4143 * to access vaddr.
4144 */
4145 mutex_unlock(&dev->struct_mutex);
4146 unwritten = copy_from_user(vaddr, user_data, args->size);
4147 mutex_lock(&dev->struct_mutex);
4148 if (unwritten)
4149 return -EFAULT;
4150 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004151
Daniel Vetter40ce6572010-11-05 18:12:18 +01004152 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004153 return 0;
4154}
Eric Anholtb9624422009-06-03 07:27:35 +00004155
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004156void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004157{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004158 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004159
4160 /* Clean up our request list when the client is going away, so that
4161 * later retire_requests won't dereference our soon-to-be-gone
4162 * file_priv.
4163 */
Chris Wilson1c255952010-09-26 11:03:27 +01004164 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004165 while (!list_empty(&file_priv->mm.request_list)) {
4166 struct drm_i915_gem_request *request;
4167
4168 request = list_first_entry(&file_priv->mm.request_list,
4169 struct drm_i915_gem_request,
4170 client_list);
4171 list_del(&request->client_list);
4172 request->file_priv = NULL;
4173 }
Chris Wilson1c255952010-09-26 11:03:27 +01004174 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004175}
Chris Wilson31169712009-09-14 16:50:28 +01004176
Chris Wilson31169712009-09-14 16:50:28 +01004177static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004178i915_gpu_is_active(struct drm_device *dev)
4179{
4180 drm_i915_private_t *dev_priv = dev->dev_private;
4181 int lists_empty;
4182
Chris Wilson1637ef42010-04-20 17:10:35 +01004183 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004184 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004185
4186 return !lists_empty;
4187}
4188
4189static int
Ying Han1495f232011-05-24 17:12:27 -07004190i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004191{
Chris Wilson17250b72010-10-28 12:51:39 +01004192 struct drm_i915_private *dev_priv =
4193 container_of(shrinker,
4194 struct drm_i915_private,
4195 mm.inactive_shrinker);
4196 struct drm_device *dev = dev_priv->dev;
4197 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004198 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004199 int cnt;
4200
4201 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004202 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004203
4204 /* "fast-path" to count number of available objects */
4205 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004206 cnt = 0;
4207 list_for_each_entry(obj,
4208 &dev_priv->mm.inactive_list,
4209 mm_list)
4210 cnt++;
4211 mutex_unlock(&dev->struct_mutex);
4212 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004213 }
4214
Chris Wilson1637ef42010-04-20 17:10:35 +01004215rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004216 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004217 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004218
Chris Wilson17250b72010-10-28 12:51:39 +01004219 list_for_each_entry_safe(obj, next,
4220 &dev_priv->mm.inactive_list,
4221 mm_list) {
4222 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004223 if (i915_gem_object_unbind(obj) == 0 &&
4224 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004225 break;
Chris Wilson31169712009-09-14 16:50:28 +01004226 }
Chris Wilson31169712009-09-14 16:50:28 +01004227 }
4228
4229 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004230 cnt = 0;
4231 list_for_each_entry_safe(obj, next,
4232 &dev_priv->mm.inactive_list,
4233 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004234 if (nr_to_scan &&
4235 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004236 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004237 else
Chris Wilson17250b72010-10-28 12:51:39 +01004238 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004239 }
4240
Chris Wilson17250b72010-10-28 12:51:39 +01004241 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004242 /*
4243 * We are desperate for pages, so as a last resort, wait
4244 * for the GPU to finish and discard whatever we can.
4245 * This has a dramatic impact to reduce the number of
4246 * OOM-killer events whilst running the GPU aggressively.
4247 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004248 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004249 goto rescan;
4250 }
Chris Wilson17250b72010-10-28 12:51:39 +01004251 mutex_unlock(&dev->struct_mutex);
4252 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004253}