blob: 93ac64f0e96e0e63dba0cc388dc9e50107f94a09 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020074 /**
75 * find_pll() - Find the best values for the PLL
76 * @limit: limits for the PLL
77 * @crtc: current CRTC
78 * @target: target frequency in kHz
79 * @refclk: reference clock frequency in kHz
80 * @match_clock: if provided, @best_clock P divider must
81 * match the P divider from @match_clock
82 * used for LVDS downclocking
83 * @best_clock: best PLL values found
84 *
85 * Returns true on success, false on failure.
86 */
87 bool (*find_pll)(const intel_limit_t *limit,
88 struct drm_crtc *crtc,
89 int target, int refclk,
90 intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080092};
Jesse Barnes79e53942008-11-07 14:24:08 -080093
Jesse Barnes2377b742010-07-07 14:06:43 -070094/* FDI */
95#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
96
Daniel Vetterd2acd212012-10-20 20:57:43 +020097int
98intel_pch_rawclk(struct drm_device *dev)
99{
100 struct drm_i915_private *dev_priv = dev->dev_private;
101
102 WARN_ON(!HAS_PCH_SPLIT(dev));
103
104 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
105}
106
Ma Lingd4906092009-03-18 20:13:27 +0800107static bool
108intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800109 int target, int refclk, intel_clock_t *match_clock,
110 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +0800111static bool
112intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800115
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116static bool
117intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800118 int target, int refclk, intel_clock_t *match_clock,
119 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800120static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500121intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800122 int target, int refclk, intel_clock_t *match_clock,
123 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700124
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700125static bool
126intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
127 int target, int refclk, intel_clock_t *match_clock,
128 intel_clock_t *best_clock);
129
Chris Wilson021357a2010-09-07 20:54:59 +0100130static inline u32 /* units of 100MHz */
131intel_fdi_link_freq(struct drm_device *dev)
132{
Chris Wilson8b99e682010-10-13 09:59:17 +0100133 if (IS_GEN5(dev)) {
134 struct drm_i915_private *dev_priv = dev->dev_private;
135 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
136 } else
137 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100138}
139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 25000, .max = 350000 },
156 .vco = { .min = 930000, .max = 1400000 },
157 .n = { .min = 3, .max = 16 },
158 .m = { .min = 96, .max = 140 },
159 .m1 = { .min = 18, .max = 26 },
160 .m2 = { .min = 6, .max = 16 },
161 .p = { .min = 4, .max = 128 },
162 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 165000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100173 .m1 = { .min = 8, .max = 18 },
174 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .p = { .min = 5, .max = 80 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 200000,
178 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 7, .max = 98 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 112000,
192 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800193 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 25000, .max = 270000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 17, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 10, .max = 30 },
205 .p1 = { .min = 1, .max = 3},
206 .p2 = { .dot_limit = 270000,
207 .p2_slow = 10,
208 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 22000, .max = 400000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 16, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 5, .max = 80 },
221 .p1 = { .min = 1, .max = 8},
222 .p2 = { .dot_limit = 165000,
223 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800224 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 20000, .max = 115000 },
229 .vco = { .min = 1750000, .max = 3500000 },
230 .n = { .min = 1, .max = 3 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 17, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 28, .max = 112 },
235 .p1 = { .min = 2, .max = 8 },
236 .p2 = { .dot_limit = 0,
237 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800238 },
Ma Lingd4906092009-03-18 20:13:27 +0800239 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 80000, .max = 224000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 14, .max = 42 },
250 .p1 = { .min = 2, .max = 6 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Ma Lingd4906092009-03-18 20:13:27 +0800254 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 161670, .max = 227000 },
259 .vco = { .min = 1750000, .max = 3500000},
260 .n = { .min = 1, .max = 2 },
261 .m = { .min = 97, .max = 108 },
262 .m1 = { .min = 0x10, .max = 0x12 },
263 .m2 = { .min = 0x05, .max = 0x06 },
264 .p = { .min = 10, .max = 20 },
265 .p1 = { .min = 1, .max = 2},
266 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500287static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1700000, .max = 3500000 },
290 .n = { .min = 3, .max = 6 },
291 .m = { .min = 2, .max = 256 },
292 .m1 = { .min = 0, .max = 0 },
293 .m2 = { .min = 0, .max = 254 },
294 .p = { .min = 7, .max = 112 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800298 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301/* Ironlake / Sandybridge
302 *
303 * We calculate clock using (register_value + 2) for N/M1/M2, so here
304 * the range value for them is (actual_value - 2).
305 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 5 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 5, .max = 80 },
314 .p1 = { .min = 1, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800317 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 118 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 127 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 56 },
342 .p1 = { .min = 2, .max = 8 },
343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
Eric Anholt273e27c2011-03-30 13:01:10 -0700348/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374 .find_pll = intel_g4x_find_best_PLL,
375};
376
377static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400378 .dot = { .min = 25000, .max = 350000 },
379 .vco = { .min = 1760000, .max = 3510000},
380 .n = { .min = 1, .max = 2 },
381 .m = { .min = 81, .max = 90 },
382 .m1 = { .min = 12, .max = 22 },
383 .m2 = { .min = 5, .max = 9 },
384 .p = { .min = 10, .max = 20 },
385 .p1 = { .min = 1, .max = 2},
386 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800389};
390
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700391static const intel_limit_t intel_limits_vlv_dac = {
392 .dot = { .min = 25000, .max = 270000 },
393 .vco = { .min = 4000000, .max = 6000000 },
394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 22, .max = 450 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_hdmi = {
406 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530407 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
409 .m = { .min = 60, .max = 300 }, /* guess */
410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
419static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530420 .dot = { .min = 25000, .max = 270000 },
421 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700422 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530423 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700424 .m1 = { .min = 2, .max = 3 },
425 .m2 = { .min = 11, .max = 156 },
426 .p = { .min = 10, .max = 30 },
427 .p1 = { .min = 2, .max = 3 },
428 .p2 = { .dot_limit = 270000,
429 .p2_slow = 2, .p2_fast = 20 },
430 .find_pll = intel_vlv_find_best_pll,
431};
432
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
434{
Daniel Vetter09153002012-12-12 14:06:44 +0100435 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700436
Jesse Barnes57f350b2012-03-28 13:39:25 -0700437 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
438 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100439 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700440 }
441
442 I915_WRITE(DPIO_REG, reg);
443 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
444 DPIO_BYTE);
445 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
446 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100447 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700448 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700449
Daniel Vetter09153002012-12-12 14:06:44 +0100450 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700451}
452
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700453static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
454 u32 val)
455{
Daniel Vetter09153002012-12-12 14:06:44 +0100456 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700457
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700458 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
459 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100460 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700461 }
462
463 I915_WRITE(DPIO_DATA, val);
464 I915_WRITE(DPIO_REG, reg);
465 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
466 DPIO_BYTE);
467 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
468 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700469}
470
Jesse Barnes57f350b2012-03-28 13:39:25 -0700471static void vlv_init_dpio(struct drm_device *dev)
472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
474
475 /* Reset the DPIO config */
476 I915_WRITE(DPIO_CTL, 0);
477 POSTING_READ(DPIO_CTL);
478 I915_WRITE(DPIO_CTL, 1);
479 POSTING_READ(DPIO_CTL);
480}
481
Chris Wilson1b894b52010-12-14 20:04:54 +0000482static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
483 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800486 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100489 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000490 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800491 limit = &intel_limits_ironlake_dual_lvds_100m;
492 else
493 limit = &intel_limits_ironlake_dual_lvds;
494 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800496 limit = &intel_limits_ironlake_single_lvds_100m;
497 else
498 limit = &intel_limits_ironlake_single_lvds;
499 }
500 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200501 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800502 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800503 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ma Ling044c7c42009-03-18 20:13:23 +0800509static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
510{
511 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800512 const intel_limit_t *limit;
513
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800517 else
Keith Packarde4b36692009-06-05 19:22:17 -0700518 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800519 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
520 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800522 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700523 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700525 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800526 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700527 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800528
529 return limit;
530}
531
Chris Wilson1b894b52010-12-14 20:04:54 +0000532static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
534 struct drm_device *dev = crtc->dev;
535 const intel_limit_t *limit;
536
Eric Anholtbad720f2009-10-22 16:11:14 -0700537 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800539 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800540 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800544 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700546 } else if (IS_VALLEYVIEW(dev)) {
547 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
548 limit = &intel_limits_vlv_dac;
549 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
550 limit = &intel_limits_vlv_hdmi;
551 else
552 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100553 } else if (!IS_GEN2(dev)) {
554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
555 limit = &intel_limits_i9xx_lvds;
556 else
557 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 } else {
559 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700560 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561 else
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 }
564 return limit;
565}
566
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567/* m1 is reserved as 0 in Pineview, n is a ring counter */
568static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Shaohua Li21778322009-02-23 15:19:16 +0800570 clock->m = clock->m2 + 2;
571 clock->p = clock->p1 * clock->p2;
572 clock->vco = refclk * clock->m / clock->n;
573 clock->dot = clock->vco / clock->p;
574}
575
576static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
577{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500578 if (IS_PINEVIEW(dev)) {
579 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800580 return;
581 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
583 clock->p = clock->p1 * clock->p2;
584 clock->vco = refclk * clock->m / (clock->n + 2);
585 clock->dot = clock->vco / clock->p;
586}
587
Jesse Barnes79e53942008-11-07 14:24:08 -0800588/**
589 * Returns whether any output on the specified pipe is of the specified type
590 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100591bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800592{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100593 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100594 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200596 for_each_encoder_on_crtc(dev, crtc, encoder)
597 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100598 return true;
599
600 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500621 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
630 * connector, etc., rather than just a single range.
631 */
632 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400633 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800634
635 return true;
636}
637
Ma Lingd4906092009-03-18 20:13:27 +0800638static bool
639intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800642
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
644 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 int err = target;
647
Daniel Vettera210b022012-11-26 17:22:08 +0100648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Zhao Yakui42158662009-11-20 11:24:18 +0800667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500671 /* m1 is always 0 in Pineview */
672 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800673 break;
674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 int this_err;
679
Shaohua Li21778322009-02-23 15:19:16 +0800680 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
702intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800715 int lvds_reg;
716
Eric Anholtc619eed2010-01-28 16:45:52 -0800717 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800718 lvds_reg = PCH_LVDS;
719 else
720 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100721 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200734 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200736 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800737 for (clock.m1 = limit->m1.max;
738 clock.m1 >= limit->m1.min; clock.m1--) {
739 for (clock.m2 = limit->m2.max;
740 clock.m2 >= limit->m2.min; clock.m2--) {
741 for (clock.p1 = limit->p1.max;
742 clock.p1 >= limit->p1.min; clock.p1--) {
743 int this_err;
744
Shaohua Li21778322009-02-23 15:19:16 +0800745 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000752
753 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800754 if (this_err < err_most) {
755 *best_clock = clock;
756 err_most = this_err;
757 max_n = clock.n;
758 found = true;
759 }
760 }
761 }
762 }
763 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800764 return found;
765}
Ma Lingd4906092009-03-18 20:13:27 +0800766
Zhenyu Wang2c072452009-06-05 15:38:42 +0800767static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500768intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800771{
772 struct drm_device *dev = crtc->dev;
773 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800774
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800775 if (target < 200000) {
776 clock.n = 1;
777 clock.p1 = 2;
778 clock.p2 = 10;
779 clock.m1 = 12;
780 clock.m2 = 9;
781 } else {
782 clock.n = 2;
783 clock.p1 = 1;
784 clock.p2 = 10;
785 clock.m1 = 14;
786 clock.m2 = 8;
787 }
788 intel_clock(dev, refclk, &clock);
789 memcpy(best_clock, &clock, sizeof(intel_clock_t));
790 return true;
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793/* DisplayPort has only two frequencies, 162MHz and 270MHz */
794static bool
795intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800796 int target, int refclk, intel_clock_t *match_clock,
797 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798{
Chris Wilson5eddb702010-09-11 13:48:45 +0100799 intel_clock_t clock;
800 if (target < 200000) {
801 clock.p1 = 2;
802 clock.p2 = 10;
803 clock.n = 2;
804 clock.m1 = 23;
805 clock.m2 = 8;
806 } else {
807 clock.p1 = 1;
808 clock.p2 = 10;
809 clock.n = 1;
810 clock.m1 = 14;
811 clock.m2 = 2;
812 }
813 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
814 clock.p = (clock.p1 * clock.p2);
815 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
816 clock.vco = 0;
817 memcpy(best_clock, &clock, sizeof(intel_clock_t));
818 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700820static bool
821intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
822 int target, int refclk, intel_clock_t *match_clock,
823 intel_clock_t *best_clock)
824{
825 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
826 u32 m, n, fastclk;
827 u32 updrate, minupdate, fracbits, p;
828 unsigned long bestppm, ppm, absppm;
829 int dotclk, flag;
830
Alan Coxaf447bd2012-07-25 13:49:18 +0100831 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832 dotclk = target * 1000;
833 bestppm = 1000000;
834 ppm = absppm = 0;
835 fastclk = dotclk / (2*100);
836 updrate = 0;
837 minupdate = 19200;
838 fracbits = 1;
839 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
840 bestm1 = bestm2 = bestp1 = bestp2 = 0;
841
842 /* based on hardware requirement, prefer smaller n to precision */
843 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
844 updrate = refclk / n;
845 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
846 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
847 if (p2 > 10)
848 p2 = p2 - 1;
849 p = p1 * p2;
850 /* based on hardware requirement, prefer bigger m1,m2 values */
851 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
852 m2 = (((2*(fastclk * p * n / m1 )) +
853 refclk) / (2*refclk));
854 m = m1 * m2;
855 vco = updrate * m;
856 if (vco >= limit->vco.min && vco < limit->vco.max) {
857 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
858 absppm = (ppm > 0) ? ppm : (-ppm);
859 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
860 bestppm = 0;
861 flag = 1;
862 }
863 if (absppm < bestppm - 10) {
864 bestppm = absppm;
865 flag = 1;
866 }
867 if (flag) {
868 bestn = n;
869 bestm1 = m1;
870 bestm2 = m2;
871 bestp1 = p1;
872 bestp2 = p2;
873 flag = 0;
874 }
875 }
876 }
877 }
878 }
879 }
880 best_clock->n = bestn;
881 best_clock->m1 = bestm1;
882 best_clock->m2 = bestm2;
883 best_clock->p1 = bestp1;
884 best_clock->p2 = bestp2;
885
886 return true;
887}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200889enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
894
895 return intel_crtc->cpu_transcoder;
896}
897
Paulo Zanonia928d532012-05-04 17:18:15 -0300898static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
899{
900 struct drm_i915_private *dev_priv = dev->dev_private;
901 u32 frame, frame_reg = PIPEFRAME(pipe);
902
903 frame = I915_READ(frame_reg);
904
905 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
906 DRM_DEBUG_KMS("vblank wait timed out\n");
907}
908
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909/**
910 * intel_wait_for_vblank - wait for vblank on a given pipe
911 * @dev: drm device
912 * @pipe: pipe to wait for
913 *
914 * Wait for vblank to occur on a given pipe. Needed for various bits of
915 * mode setting code.
916 */
917void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800918{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700921
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 if (INTEL_INFO(dev)->gen >= 5) {
923 ironlake_wait_for_vblank(dev, pipe);
924 return;
925 }
926
Chris Wilson300387c2010-09-05 20:25:43 +0100927 /* Clear existing vblank status. Note this will clear any other
928 * sticky status fields as well.
929 *
930 * This races with i915_driver_irq_handler() with the result
931 * that either function could miss a vblank event. Here it is not
932 * fatal, as we will either wait upon the next vblank interrupt or
933 * timeout. Generally speaking intel_wait_for_vblank() is only
934 * called during modeset at which time the GPU should be idle and
935 * should *not* be performing page flips and thus not waiting on
936 * vblanks...
937 * Currently, the result of us stealing a vblank from the irq
938 * handler is that a single frame will be skipped during swapbuffers.
939 */
940 I915_WRITE(pipestat_reg,
941 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
942
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100944 if (wait_for(I915_READ(pipestat_reg) &
945 PIPE_VBLANK_INTERRUPT_STATUS,
946 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 DRM_DEBUG_KMS("vblank wait timed out\n");
948}
949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950/*
951 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700952 * @dev: drm device
953 * @pipe: pipe to wait for
954 *
955 * After disabling a pipe, we can't wait for vblank in the usual way,
956 * spinning on the vblank interrupt status bit, since we won't actually
957 * see an interrupt when the pipe is disabled.
958 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 * On Gen4 and above:
960 * wait for the pipe register state bit to turn off
961 *
962 * Otherwise:
963 * wait for the display line value to settle (it usually
964 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100965 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700966 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100967void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968{
969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200970 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
971 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Keith Packardab7ad7f2010-10-03 00:33:06 -0700973 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200974 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100977 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
978 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200979 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 unsigned long timeout = jiffies + msecs_to_jiffies(100);
984
Paulo Zanoni837ba002012-05-04 17:18:14 -0300985 if (IS_GEN2(dev))
986 line_mask = DSL_LINEMASK_GEN2;
987 else
988 line_mask = DSL_LINEMASK_GEN3;
989
Keith Packardab7ad7f2010-10-03 00:33:06 -0700990 /* Wait for the display line to settle */
991 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300992 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700993 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300994 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 time_after(timeout, jiffies));
996 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800999}
1000
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001/*
1002 * ibx_digital_port_connected - is the specified port connected?
1003 * @dev_priv: i915 private structure
1004 * @port: the port to test
1005 *
1006 * Returns true if @port is connected, false otherwise.
1007 */
1008bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1009 struct intel_digital_port *port)
1010{
1011 u32 bit;
1012
Damien Lespiauc36346e2012-12-13 16:09:03 +00001013 if (HAS_PCH_IBX(dev_priv->dev)) {
1014 switch(port->port) {
1015 case PORT_B:
1016 bit = SDE_PORTB_HOTPLUG;
1017 break;
1018 case PORT_C:
1019 bit = SDE_PORTC_HOTPLUG;
1020 break;
1021 case PORT_D:
1022 bit = SDE_PORTD_HOTPLUG;
1023 break;
1024 default:
1025 return true;
1026 }
1027 } else {
1028 switch(port->port) {
1029 case PORT_B:
1030 bit = SDE_PORTB_HOTPLUG_CPT;
1031 break;
1032 case PORT_C:
1033 bit = SDE_PORTC_HOTPLUG_CPT;
1034 break;
1035 case PORT_D:
1036 bit = SDE_PORTD_HOTPLUG_CPT;
1037 break;
1038 default:
1039 return true;
1040 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001041 }
1042
1043 return I915_READ(SDEISR) & bit;
1044}
1045
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046static const char *state_string(bool enabled)
1047{
1048 return enabled ? "on" : "off";
1049}
1050
1051/* Only for pre-ILK configs */
1052static void assert_pll(struct drm_i915_private *dev_priv,
1053 enum pipe pipe, bool state)
1054{
1055 int reg;
1056 u32 val;
1057 bool cur_state;
1058
1059 reg = DPLL(pipe);
1060 val = I915_READ(reg);
1061 cur_state = !!(val & DPLL_VCO_ENABLE);
1062 WARN(cur_state != state,
1063 "PLL state assertion failure (expected %s, current %s)\n",
1064 state_string(state), state_string(cur_state));
1065}
1066#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1067#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1068
Jesse Barnes040484a2011-01-03 12:14:26 -08001069/* For ILK+ */
1070static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 struct intel_pch_pll *pll,
1072 struct intel_crtc *crtc,
1073 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001074{
Jesse Barnes040484a2011-01-03 12:14:26 -08001075 u32 val;
1076 bool cur_state;
1077
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001078 if (HAS_PCH_LPT(dev_priv->dev)) {
1079 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1080 return;
1081 }
1082
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 if (WARN (!pll,
1084 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001085 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 val = I915_READ(pll->pll_reg);
1088 cur_state = !!(val & DPLL_VCO_ENABLE);
1089 WARN(cur_state != state,
1090 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1091 pll->pll_reg, state_string(state), state_string(cur_state), val);
1092
1093 /* Make sure the selected PLL is correctly attached to the transcoder */
1094 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 u32 pch_dpll;
1096
1097 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001098 cur_state = pll->pll_reg == _PCH_DPLL_B;
1099 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1100 "PLL[%d] not attached to this transcoder %d: %08x\n",
1101 cur_state, crtc->pipe, pch_dpll)) {
1102 cur_state = !!(val >> (4*crtc->pipe + 3));
1103 WARN(cur_state != state,
1104 "PLL[%d] not %s on this transcoder %d: %08x\n",
1105 pll->pll_reg == _PCH_DPLL_B,
1106 state_string(state),
1107 crtc->pipe,
1108 val);
1109 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001110 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001111}
Chris Wilson92b27b02012-05-20 18:10:50 +01001112#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1113#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
1165 if (dev_priv->info->gen == 5)
1166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
1177static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1178 enum pipe pipe)
1179{
1180 int reg;
1181 u32 val;
1182
1183 reg = FDI_RX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1186}
1187
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int pp_reg, lvds_reg;
1192 u32 val;
1193 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001194 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195
1196 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1197 pp_reg = PCH_PP_CONTROL;
1198 lvds_reg = PCH_LVDS;
1199 } else {
1200 pp_reg = PP_CONTROL;
1201 lvds_reg = LVDS;
1202 }
1203
1204 val = I915_READ(pp_reg);
1205 if (!(val & PANEL_POWER_ON) ||
1206 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1207 locked = false;
1208
1209 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211
1212 WARN(panel_pipe == pipe && locked,
1213 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001214 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215}
1216
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001217void assert_pipe(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219{
1220 int reg;
1221 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225
Daniel Vetter8e636782012-01-22 01:36:48 +01001226 /* if we need the pipe A quirk it must be always on */
1227 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1228 state = true;
1229
Paulo Zanoni69310162013-01-29 16:35:19 -02001230 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1231 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
1265 int reg, i;
1266 u32 val;
1267 int cur_pipe;
1268
Jesse Barnes19ec1352011-02-02 12:28:02 -08001269 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001270 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001271 reg = DSPCNTR(pipe);
1272 val = I915_READ(reg);
1273 WARN((val & DISPLAY_PLANE_ENABLE),
1274 "plane %c assertion failure, should be disabled but not\n",
1275 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001277 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279 /* Need to check both planes against the pipe */
1280 for (i = 0; i < 2; i++) {
1281 reg = DSPCNTR(i);
1282 val = I915_READ(reg);
1283 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1284 DISPPLANE_SEL_PIPE_SHIFT;
1285 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1287 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 }
1289}
1290
Jesse Barnes19332d72013-03-28 09:55:38 -07001291static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg, i;
1295 u32 val;
1296
1297 if (!IS_VALLEYVIEW(dev_priv->dev))
1298 return;
1299
1300 /* Need to check both planes against the pipe */
1301 for (i = 0; i < dev_priv->num_plane; i++) {
1302 reg = SPCNTR(pipe, i);
1303 val = I915_READ(reg);
1304 WARN((val & SP_ENABLE),
1305 "sprite %d assertion failure, should be off on pipe %c but is still active\n",
1306 pipe * 2 + i, pipe_name(pipe));
1307 }
1308}
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1311{
1312 u32 val;
1313 bool enabled;
1314
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001315 if (HAS_PCH_LPT(dev_priv->dev)) {
1316 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1317 return;
1318 }
1319
Jesse Barnes92f25842011-01-04 15:09:34 -08001320 val = I915_READ(PCH_DREF_CONTROL);
1321 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1322 DREF_SUPERSPREAD_SOURCE_MASK));
1323 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1324}
1325
1326static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1327 enum pipe pipe)
1328{
1329 int reg;
1330 u32 val;
1331 bool enabled;
1332
1333 reg = TRANSCONF(pipe);
1334 val = I915_READ(reg);
1335 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001336 WARN(enabled,
1337 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1338 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001339}
1340
Keith Packard4e634382011-08-06 10:39:45 -07001341static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1342 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001343{
1344 if ((val & DP_PORT_EN) == 0)
1345 return false;
1346
1347 if (HAS_PCH_CPT(dev_priv->dev)) {
1348 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1349 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1350 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1351 return false;
1352 } else {
1353 if ((val & DP_PIPE_MASK) != (pipe << 30))
1354 return false;
1355 }
1356 return true;
1357}
1358
Keith Packard1519b992011-08-06 10:35:34 -07001359static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe, u32 val)
1361{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001362 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001363 return false;
1364
1365 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001366 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001367 return false;
1368 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001369 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001370 return false;
1371 }
1372 return true;
1373}
1374
1375static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1376 enum pipe pipe, u32 val)
1377{
1378 if ((val & LVDS_PORT_EN) == 0)
1379 return false;
1380
1381 if (HAS_PCH_CPT(dev_priv->dev)) {
1382 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1383 return false;
1384 } else {
1385 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1386 return false;
1387 }
1388 return true;
1389}
1390
1391static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
1394 if ((val & ADPA_DAC_ENABLE) == 0)
1395 return false;
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
1397 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1398 return false;
1399 } else {
1400 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1401 return false;
1402 }
1403 return true;
1404}
1405
Jesse Barnes291906f2011-02-02 12:28:03 -08001406static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001407 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001408{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001409 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001410 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001411 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001412 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001413
Daniel Vetter75c5da22012-09-10 21:58:29 +02001414 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1415 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001417}
1418
1419static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, int reg)
1421{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001422 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001423 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001424 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001425 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001426
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001427 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001428 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001429 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001430}
1431
1432static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe)
1434{
1435 int reg;
1436 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
Keith Packardf0575e92011-07-25 22:12:43 -07001438 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1440 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_ADPA;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
1448 reg = PCH_LVDS;
1449 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001450 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001451 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001452 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001453
Paulo Zanonie2debe92013-02-18 19:00:27 -03001454 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1456 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001457}
1458
Jesse Barnesb24e7172011-01-04 15:09:30 -08001459/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460 * intel_enable_pll - enable a PLL
1461 * @dev_priv: i915 private structure
1462 * @pipe: pipe PLL to enable
1463 *
1464 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1465 * make sure the PLL reg is writable first though, since the panel write
1466 * protect mechanism may be enabled.
1467 *
1468 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001469 *
1470 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471 */
1472static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1473{
1474 int reg;
1475 u32 val;
1476
1477 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001478 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001479
1480 /* PLL is protected by panel, make sure we can write it */
1481 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1482 assert_panel_unlocked(dev_priv, pipe);
1483
1484 reg = DPLL(pipe);
1485 val = I915_READ(reg);
1486 val |= DPLL_VCO_ENABLE;
1487
1488 /* We do this three times for luck */
1489 I915_WRITE(reg, val);
1490 POSTING_READ(reg);
1491 udelay(150); /* wait for warmup */
1492 I915_WRITE(reg, val);
1493 POSTING_READ(reg);
1494 udelay(150); /* wait for warmup */
1495 I915_WRITE(reg, val);
1496 POSTING_READ(reg);
1497 udelay(150); /* wait for warmup */
1498}
1499
1500/**
1501 * intel_disable_pll - disable a PLL
1502 * @dev_priv: i915 private structure
1503 * @pipe: pipe PLL to disable
1504 *
1505 * Disable the PLL for @pipe, making sure the pipe is off first.
1506 *
1507 * Note! This is for pre-ILK only.
1508 */
1509static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1510{
1511 int reg;
1512 u32 val;
1513
1514 /* Don't disable pipe A or pipe A PLLs if needed */
1515 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1516 return;
1517
1518 /* Make sure the pipe isn't still relying on us */
1519 assert_pipe_disabled(dev_priv, pipe);
1520
1521 reg = DPLL(pipe);
1522 val = I915_READ(reg);
1523 val &= ~DPLL_VCO_ENABLE;
1524 I915_WRITE(reg, val);
1525 POSTING_READ(reg);
1526}
1527
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001528/* SBI access */
1529static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001530intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1531 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001532{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001533 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001534
Daniel Vetter09153002012-12-12 14:06:44 +01001535 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001536
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001537 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538 100)) {
1539 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001540 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001541 }
1542
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001543 I915_WRITE(SBI_ADDR, (reg << 16));
1544 I915_WRITE(SBI_DATA, value);
1545
1546 if (destination == SBI_ICLK)
1547 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1548 else
1549 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1550 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001551
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001552 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001553 100)) {
1554 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001555 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001556 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557}
1558
1559static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001560intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1561 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001562{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001563 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001564 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001565
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001566 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001567 100)) {
1568 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001569 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001570 }
1571
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001572 I915_WRITE(SBI_ADDR, (reg << 16));
1573
1574 if (destination == SBI_ICLK)
1575 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1576 else
1577 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1578 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001579
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001580 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001581 100)) {
1582 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001583 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001584 }
1585
Daniel Vetter09153002012-12-12 14:06:44 +01001586 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001587}
1588
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001590 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001591 * @dev_priv: i915 private structure
1592 * @pipe: pipe PLL to enable
1593 *
1594 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1595 * drives the transcoder clock.
1596 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001597static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001598{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001599 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001601 int reg;
1602 u32 val;
1603
Chris Wilson48da64a2012-05-13 20:16:12 +01001604 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001605 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001606 pll = intel_crtc->pch_pll;
1607 if (pll == NULL)
1608 return;
1609
1610 if (WARN_ON(pll->refcount == 0))
1611 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612
1613 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1614 pll->pll_reg, pll->active, pll->on,
1615 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001616
1617 /* PCH refclock must be enabled first */
1618 assert_pch_refclk_enabled(dev_priv);
1619
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001620 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001621 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001622 return;
1623 }
1624
1625 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1626
1627 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001628 val = I915_READ(reg);
1629 val |= DPLL_VCO_ENABLE;
1630 I915_WRITE(reg, val);
1631 POSTING_READ(reg);
1632 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001633
1634 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001635}
1636
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001637static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001638{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001639 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1640 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001641 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001643
Jesse Barnes92f25842011-01-04 15:09:34 -08001644 /* PCH only available on ILK+ */
1645 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001646 if (pll == NULL)
1647 return;
1648
Chris Wilson48da64a2012-05-13 20:16:12 +01001649 if (WARN_ON(pll->refcount == 0))
1650 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001651
1652 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1653 pll->pll_reg, pll->active, pll->on,
1654 intel_crtc->base.base.id);
1655
Chris Wilson48da64a2012-05-13 20:16:12 +01001656 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001657 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001658 return;
1659 }
1660
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001662 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 return;
1664 }
1665
1666 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001667
1668 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001670
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001671 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001672 val = I915_READ(reg);
1673 val &= ~DPLL_VCO_ENABLE;
1674 I915_WRITE(reg, val);
1675 POSTING_READ(reg);
1676 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001677
1678 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001679}
1680
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001681static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1682 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001683{
Daniel Vetter23670b322012-11-01 09:15:30 +01001684 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001685 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* PCH only available on ILK+ */
1689 BUG_ON(dev_priv->info->gen < 5);
1690
1691 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001692 assert_pch_pll_enabled(dev_priv,
1693 to_intel_crtc(crtc)->pch_pll,
1694 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001695
1696 /* FDI must be feeding us bits for PCH ports */
1697 assert_fdi_tx_enabled(dev_priv, pipe);
1698 assert_fdi_rx_enabled(dev_priv, pipe);
1699
Daniel Vetter23670b322012-11-01 09:15:30 +01001700 if (HAS_PCH_CPT(dev)) {
1701 /* Workaround: Set the timing override bit before enabling the
1702 * pch transcoder. */
1703 reg = TRANS_CHICKEN2(pipe);
1704 val = I915_READ(reg);
1705 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1706 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001707 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001708
Jesse Barnes040484a2011-01-03 12:14:26 -08001709 reg = TRANSCONF(pipe);
1710 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001711 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001712
1713 if (HAS_PCH_IBX(dev_priv->dev)) {
1714 /*
1715 * make the BPC in transcoder be consistent with
1716 * that in pipeconf reg.
1717 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001718 val &= ~PIPECONF_BPC_MASK;
1719 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001720 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001721
1722 val &= ~TRANS_INTERLACE_MASK;
1723 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001724 if (HAS_PCH_IBX(dev_priv->dev) &&
1725 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1726 val |= TRANS_LEGACY_INTERLACED_ILK;
1727 else
1728 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001729 else
1730 val |= TRANS_PROGRESSIVE;
1731
Jesse Barnes040484a2011-01-03 12:14:26 -08001732 I915_WRITE(reg, val | TRANS_ENABLE);
1733 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1734 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1735}
1736
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001738 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001739{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741
1742 /* PCH only available on ILK+ */
1743 BUG_ON(dev_priv->info->gen < 5);
1744
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001745 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001746 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001747 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001748
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001749 /* Workaround: set timing override bit. */
1750 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001751 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001752 I915_WRITE(_TRANSA_CHICKEN2, val);
1753
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001754 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001757 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1758 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001759 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001760 else
1761 val |= TRANS_PROGRESSIVE;
1762
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001763 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001764 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1765 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001766}
1767
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001768static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1769 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001770{
Daniel Vetter23670b322012-11-01 09:15:30 +01001771 struct drm_device *dev = dev_priv->dev;
1772 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001773
1774 /* FDI relies on the transcoder */
1775 assert_fdi_tx_disabled(dev_priv, pipe);
1776 assert_fdi_rx_disabled(dev_priv, pipe);
1777
Jesse Barnes291906f2011-02-02 12:28:03 -08001778 /* Ports must be off as well */
1779 assert_pch_ports_disabled(dev_priv, pipe);
1780
Jesse Barnes040484a2011-01-03 12:14:26 -08001781 reg = TRANSCONF(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_ENABLE;
1784 I915_WRITE(reg, val);
1785 /* wait for PCH transcoder off, transcoder state */
1786 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001787 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001788
1789 if (!HAS_PCH_IBX(dev)) {
1790 /* Workaround: Clear the timing override chicken bit again. */
1791 reg = TRANS_CHICKEN2(pipe);
1792 val = I915_READ(reg);
1793 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1794 I915_WRITE(reg, val);
1795 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001796}
1797
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001798static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001799{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001800 u32 val;
1801
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001802 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001803 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001804 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001805 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001806 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1807 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001808
1809 /* Workaround: clear timing override bit. */
1810 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001811 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001812 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001813}
1814
1815/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001816 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817 * @dev_priv: i915 private structure
1818 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001819 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820 *
1821 * Enable @pipe, making sure that various hardware specific requirements
1822 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1823 *
1824 * @pipe should be %PIPE_A or %PIPE_B.
1825 *
1826 * Will wait until the pipe is actually running (i.e. first vblank) before
1827 * returning.
1828 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001829static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1830 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001832 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1833 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001834 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835 int reg;
1836 u32 val;
1837
Paulo Zanoni681e5812012-12-06 11:12:38 -02001838 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001839 pch_transcoder = TRANSCODER_A;
1840 else
1841 pch_transcoder = pipe;
1842
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843 /*
1844 * A pipe without a PLL won't actually be able to drive bits from
1845 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1846 * need the check.
1847 */
1848 if (!HAS_PCH_SPLIT(dev_priv->dev))
1849 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001850 else {
1851 if (pch_port) {
1852 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001853 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001854 assert_fdi_tx_pll_enabled(dev_priv,
1855 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001856 }
1857 /* FIXME: assert CPU port conditions for SNB+ */
1858 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001860 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001861 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001862 if (val & PIPECONF_ENABLE)
1863 return;
1864
1865 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 intel_wait_for_vblank(dev_priv->dev, pipe);
1867}
1868
1869/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001870 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 * @dev_priv: i915 private structure
1872 * @pipe: pipe to disable
1873 *
1874 * Disable @pipe, making sure that various hardware specific requirements
1875 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1876 *
1877 * @pipe should be %PIPE_A or %PIPE_B.
1878 *
1879 * Will wait until the pipe has shut down before returning.
1880 */
1881static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1882 enum pipe pipe)
1883{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001884 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1885 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 int reg;
1887 u32 val;
1888
1889 /*
1890 * Make sure planes won't keep trying to pump pixels to us,
1891 * or we might hang the display.
1892 */
1893 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001894 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895
1896 /* Don't disable pipe A or pipe A PLLs if needed */
1897 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1898 return;
1899
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001900 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001902 if ((val & PIPECONF_ENABLE) == 0)
1903 return;
1904
1905 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1907}
1908
Keith Packardd74362c2011-07-28 14:47:14 -07001909/*
1910 * Plane regs are double buffered, going from enabled->disabled needs a
1911 * trigger in order to latch. The display address reg provides this.
1912 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001913void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001914 enum plane plane)
1915{
Damien Lespiau14f86142012-10-29 15:24:49 +00001916 if (dev_priv->info->gen >= 4)
1917 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1918 else
1919 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001920}
1921
Jesse Barnesb24e7172011-01-04 15:09:30 -08001922/**
1923 * intel_enable_plane - enable a display plane on a given pipe
1924 * @dev_priv: i915 private structure
1925 * @plane: plane to enable
1926 * @pipe: pipe being fed
1927 *
1928 * Enable @plane on @pipe, making sure that @pipe is running first.
1929 */
1930static void intel_enable_plane(struct drm_i915_private *dev_priv,
1931 enum plane plane, enum pipe pipe)
1932{
1933 int reg;
1934 u32 val;
1935
1936 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1937 assert_pipe_enabled(dev_priv, pipe);
1938
1939 reg = DSPCNTR(plane);
1940 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001941 if (val & DISPLAY_PLANE_ENABLE)
1942 return;
1943
1944 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001945 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 intel_wait_for_vblank(dev_priv->dev, pipe);
1947}
1948
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949/**
1950 * intel_disable_plane - disable a display plane
1951 * @dev_priv: i915 private structure
1952 * @plane: plane to disable
1953 * @pipe: pipe consuming the data
1954 *
1955 * Disable @plane; should be an independent operation.
1956 */
1957static void intel_disable_plane(struct drm_i915_private *dev_priv,
1958 enum plane plane, enum pipe pipe)
1959{
1960 int reg;
1961 u32 val;
1962
1963 reg = DSPCNTR(plane);
1964 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001965 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1966 return;
1967
1968 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969 intel_flush_display_plane(dev_priv, plane);
1970 intel_wait_for_vblank(dev_priv->dev, pipe);
1971}
1972
Chris Wilson693db182013-03-05 14:52:39 +00001973static bool need_vtd_wa(struct drm_device *dev)
1974{
1975#ifdef CONFIG_INTEL_IOMMU
1976 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1977 return true;
1978#endif
1979 return false;
1980}
1981
Chris Wilson127bd2a2010-07-23 23:32:05 +01001982int
Chris Wilson48b956c2010-09-14 12:50:34 +01001983intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001984 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001985 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986{
Chris Wilsonce453d82011-02-21 14:43:56 +00001987 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001988 u32 alignment;
1989 int ret;
1990
Chris Wilson05394f32010-11-08 19:18:58 +00001991 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001992 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001993 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1994 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001995 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001996 alignment = 4 * 1024;
1997 else
1998 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001999 break;
2000 case I915_TILING_X:
2001 /* pin() will align the object as required by fence */
2002 alignment = 0;
2003 break;
2004 case I915_TILING_Y:
2005 /* FIXME: Is this true? */
2006 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2007 return -EINVAL;
2008 default:
2009 BUG();
2010 }
2011
Chris Wilson693db182013-03-05 14:52:39 +00002012 /* Note that the w/a also requires 64 PTE of padding following the
2013 * bo. We currently fill all unused PTE with the shadow page and so
2014 * we should always have valid PTE following the scanout preventing
2015 * the VT-d warning.
2016 */
2017 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2018 alignment = 256 * 1024;
2019
Chris Wilsonce453d82011-02-21 14:43:56 +00002020 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002021 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002022 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002023 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002024
2025 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2026 * fence, whereas 965+ only requires a fence if using
2027 * framebuffer compression. For simplicity, we always install
2028 * a fence as the cost is not that onerous.
2029 */
Chris Wilson06d98132012-04-17 15:31:24 +01002030 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002031 if (ret)
2032 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002033
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002034 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002035
Chris Wilsonce453d82011-02-21 14:43:56 +00002036 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002037 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002038
2039err_unpin:
2040 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002041err_interruptible:
2042 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002043 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002044}
2045
Chris Wilson1690e1e2011-12-14 13:57:08 +01002046void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2047{
2048 i915_gem_object_unpin_fence(obj);
2049 i915_gem_object_unpin(obj);
2050}
2051
Daniel Vetterc2c75132012-07-05 12:17:30 +02002052/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2053 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002054unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2055 unsigned int tiling_mode,
2056 unsigned int cpp,
2057 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002058{
Chris Wilsonbc752862013-02-21 20:04:31 +00002059 if (tiling_mode != I915_TILING_NONE) {
2060 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002061
Chris Wilsonbc752862013-02-21 20:04:31 +00002062 tile_rows = *y / 8;
2063 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002064
Chris Wilsonbc752862013-02-21 20:04:31 +00002065 tiles = *x / (512/cpp);
2066 *x %= 512/cpp;
2067
2068 return tile_rows * pitch * 8 + tiles * 4096;
2069 } else {
2070 unsigned int offset;
2071
2072 offset = *y * pitch + *x * cpp;
2073 *y = 0;
2074 *x = (offset & 4095) / cpp;
2075 return offset & -4096;
2076 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002077}
2078
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2080 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002086 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002089 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002091
2092 switch (plane) {
2093 case 0:
2094 case 1:
2095 break;
2096 default:
2097 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2098 return -EINVAL;
2099 }
2100
2101 intel_fb = to_intel_framebuffer(fb);
2102 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002103
Chris Wilson5eddb702010-09-11 13:48:45 +01002104 reg = DSPCNTR(plane);
2105 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002106 /* Mask out pixel format bits in case we change it */
2107 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002108 switch (fb->pixel_format) {
2109 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002110 dspcntr |= DISPPLANE_8BPP;
2111 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002112 case DRM_FORMAT_XRGB1555:
2113 case DRM_FORMAT_ARGB1555:
2114 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_RGB565:
2117 dspcntr |= DISPPLANE_BGRX565;
2118 break;
2119 case DRM_FORMAT_XRGB8888:
2120 case DRM_FORMAT_ARGB8888:
2121 dspcntr |= DISPPLANE_BGRX888;
2122 break;
2123 case DRM_FORMAT_XBGR8888:
2124 case DRM_FORMAT_ABGR8888:
2125 dspcntr |= DISPPLANE_RGBX888;
2126 break;
2127 case DRM_FORMAT_XRGB2101010:
2128 case DRM_FORMAT_ARGB2101010:
2129 dspcntr |= DISPPLANE_BGRX101010;
2130 break;
2131 case DRM_FORMAT_XBGR2101010:
2132 case DRM_FORMAT_ABGR2101010:
2133 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002134 break;
2135 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002136 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002137 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002138
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002139 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002140 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002141 dspcntr |= DISPPLANE_TILED;
2142 else
2143 dspcntr &= ~DISPPLANE_TILED;
2144 }
2145
Chris Wilson5eddb702010-09-11 13:48:45 +01002146 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002147
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002149
Daniel Vetterc2c75132012-07-05 12:17:30 +02002150 if (INTEL_INFO(dev)->gen >= 4) {
2151 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002152 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2153 fb->bits_per_pixel / 8,
2154 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002155 linear_offset -= intel_crtc->dspaddr_offset;
2156 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002157 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002158 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002159
2160 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2161 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002162 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002163 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002164 I915_MODIFY_DISPBASE(DSPSURF(plane),
2165 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002166 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002167 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002168 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002169 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002170 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172 return 0;
2173}
2174
2175static int ironlake_update_plane(struct drm_crtc *crtc,
2176 struct drm_framebuffer *fb, int x, int y)
2177{
2178 struct drm_device *dev = crtc->dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2181 struct intel_framebuffer *intel_fb;
2182 struct drm_i915_gem_object *obj;
2183 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002184 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002185 u32 dspcntr;
2186 u32 reg;
2187
2188 switch (plane) {
2189 case 0:
2190 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002191 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002192 break;
2193 default:
2194 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2195 return -EINVAL;
2196 }
2197
2198 intel_fb = to_intel_framebuffer(fb);
2199 obj = intel_fb->obj;
2200
2201 reg = DSPCNTR(plane);
2202 dspcntr = I915_READ(reg);
2203 /* Mask out pixel format bits in case we change it */
2204 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002205 switch (fb->pixel_format) {
2206 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002207 dspcntr |= DISPPLANE_8BPP;
2208 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002209 case DRM_FORMAT_RGB565:
2210 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002211 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002212 case DRM_FORMAT_XRGB8888:
2213 case DRM_FORMAT_ARGB8888:
2214 dspcntr |= DISPPLANE_BGRX888;
2215 break;
2216 case DRM_FORMAT_XBGR8888:
2217 case DRM_FORMAT_ABGR8888:
2218 dspcntr |= DISPPLANE_RGBX888;
2219 break;
2220 case DRM_FORMAT_XRGB2101010:
2221 case DRM_FORMAT_ARGB2101010:
2222 dspcntr |= DISPPLANE_BGRX101010;
2223 break;
2224 case DRM_FORMAT_XBGR2101010:
2225 case DRM_FORMAT_ABGR2101010:
2226 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002227 break;
2228 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002229 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002230 }
2231
2232 if (obj->tiling_mode != I915_TILING_NONE)
2233 dspcntr |= DISPPLANE_TILED;
2234 else
2235 dspcntr &= ~DISPPLANE_TILED;
2236
2237 /* must disable */
2238 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2239
2240 I915_WRITE(reg, dspcntr);
2241
Daniel Vettere506a0c2012-07-05 12:17:29 +02002242 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002243 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002244 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2245 fb->bits_per_pixel / 8,
2246 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002247 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002248
Daniel Vettere506a0c2012-07-05 12:17:29 +02002249 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2250 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002251 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002252 I915_MODIFY_DISPBASE(DSPSURF(plane),
2253 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002254 if (IS_HASWELL(dev)) {
2255 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2256 } else {
2257 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2258 I915_WRITE(DSPLINOFF(plane), linear_offset);
2259 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002260 POSTING_READ(reg);
2261
2262 return 0;
2263}
2264
2265/* Assume fb object is pinned & idle & fenced and just update base pointers */
2266static int
2267intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2268 int x, int y, enum mode_set_atomic state)
2269{
2270 struct drm_device *dev = crtc->dev;
2271 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002272
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002273 if (dev_priv->display.disable_fbc)
2274 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002275 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002276
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002278}
2279
Ville Syrjälä96a02912013-02-18 19:08:49 +02002280void intel_display_handle_reset(struct drm_device *dev)
2281{
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283 struct drm_crtc *crtc;
2284
2285 /*
2286 * Flips in the rings have been nuked by the reset,
2287 * so complete all pending flips so that user space
2288 * will get its events and not get stuck.
2289 *
2290 * Also update the base address of all primary
2291 * planes to the the last fb to make sure we're
2292 * showing the correct fb after a reset.
2293 *
2294 * Need to make two loops over the crtcs so that we
2295 * don't try to grab a crtc mutex before the
2296 * pending_flip_queue really got woken up.
2297 */
2298
2299 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2301 enum plane plane = intel_crtc->plane;
2302
2303 intel_prepare_page_flip(dev, plane);
2304 intel_finish_page_flip_plane(dev, plane);
2305 }
2306
2307 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2309
2310 mutex_lock(&crtc->mutex);
2311 if (intel_crtc->active)
2312 dev_priv->display.update_plane(crtc, crtc->fb,
2313 crtc->x, crtc->y);
2314 mutex_unlock(&crtc->mutex);
2315 }
2316}
2317
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002318static int
Chris Wilson14667a42012-04-03 17:58:35 +01002319intel_finish_fb(struct drm_framebuffer *old_fb)
2320{
2321 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2322 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2323 bool was_interruptible = dev_priv->mm.interruptible;
2324 int ret;
2325
Chris Wilson14667a42012-04-03 17:58:35 +01002326 /* Big Hammer, we also need to ensure that any pending
2327 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2328 * current scanout is retired before unpinning the old
2329 * framebuffer.
2330 *
2331 * This should only fail upon a hung GPU, in which case we
2332 * can safely continue.
2333 */
2334 dev_priv->mm.interruptible = false;
2335 ret = i915_gem_object_finish_gpu(obj);
2336 dev_priv->mm.interruptible = was_interruptible;
2337
2338 return ret;
2339}
2340
Ville Syrjälä198598d2012-10-31 17:50:24 +02002341static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2342{
2343 struct drm_device *dev = crtc->dev;
2344 struct drm_i915_master_private *master_priv;
2345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2346
2347 if (!dev->primary->master)
2348 return;
2349
2350 master_priv = dev->primary->master->driver_priv;
2351 if (!master_priv->sarea_priv)
2352 return;
2353
2354 switch (intel_crtc->pipe) {
2355 case 0:
2356 master_priv->sarea_priv->pipeA_x = x;
2357 master_priv->sarea_priv->pipeA_y = y;
2358 break;
2359 case 1:
2360 master_priv->sarea_priv->pipeB_x = x;
2361 master_priv->sarea_priv->pipeB_y = y;
2362 break;
2363 default:
2364 break;
2365 }
2366}
2367
Chris Wilson14667a42012-04-03 17:58:35 +01002368static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002369intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002370 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002371{
2372 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002373 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002375 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002376 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002377
2378 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002379 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002380 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002381 return 0;
2382 }
2383
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002384 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002385 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2386 intel_crtc->plane,
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002387 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002388 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002389 }
2390
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002391 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002392 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002393 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002394 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002395 if (ret != 0) {
2396 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002397 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002398 return ret;
2399 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002400
Daniel Vetter94352cf2012-07-05 22:51:56 +02002401 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002402 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002403 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002404 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002405 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002406 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002407 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002408
Daniel Vetter94352cf2012-07-05 22:51:56 +02002409 old_fb = crtc->fb;
2410 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002411 crtc->x = x;
2412 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002413
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002414 if (old_fb) {
2415 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002417 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002418
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002419 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002420 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002421
Ville Syrjälä198598d2012-10-31 17:50:24 +02002422 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002423
2424 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002425}
2426
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002427static void intel_fdi_normal_train(struct drm_crtc *crtc)
2428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 int pipe = intel_crtc->pipe;
2433 u32 reg, temp;
2434
2435 /* enable normal train */
2436 reg = FDI_TX_CTL(pipe);
2437 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002438 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002439 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2440 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002441 } else {
2442 temp &= ~FDI_LINK_TRAIN_NONE;
2443 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002444 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002445 I915_WRITE(reg, temp);
2446
2447 reg = FDI_RX_CTL(pipe);
2448 temp = I915_READ(reg);
2449 if (HAS_PCH_CPT(dev)) {
2450 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2451 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2452 } else {
2453 temp &= ~FDI_LINK_TRAIN_NONE;
2454 temp |= FDI_LINK_TRAIN_NONE;
2455 }
2456 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2457
2458 /* wait one idle pattern time */
2459 POSTING_READ(reg);
2460 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002461
2462 /* IVB wants error correction enabled */
2463 if (IS_IVYBRIDGE(dev))
2464 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2465 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002466}
2467
Daniel Vetter01a415f2012-10-27 15:58:40 +02002468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
2477 /* When everything is off disable fdi C so that we could enable fdi B
2478 * with all lanes. XXX: This misses the case where a pipe is not using
2479 * any pch resources and so doesn't need any fdi lanes. */
2480 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2481 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2482 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2483
2484 temp = I915_READ(SOUTH_CHICKEN1);
2485 temp &= ~FDI_BC_BIFURCATION_SELECT;
2486 DRM_DEBUG_KMS("disabling fdi C rx\n");
2487 I915_WRITE(SOUTH_CHICKEN1, temp);
2488 }
2489}
2490
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491/* The FDI link training functions for ILK/Ibexpeak. */
2492static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2493{
2494 struct drm_device *dev = crtc->dev;
2495 struct drm_i915_private *dev_priv = dev->dev_private;
2496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2497 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002498 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002501 /* FDI needs bits from pipe & plane first */
2502 assert_pipe_enabled(dev_priv, pipe);
2503 assert_plane_enabled(dev_priv, plane);
2504
Adam Jacksone1a44742010-06-25 15:32:14 -04002505 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2506 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_RX_IMR(pipe);
2508 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002509 temp &= ~FDI_RX_SYMBOL_LOCK;
2510 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp);
2512 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002513 udelay(150);
2514
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_TX_CTL(pipe);
2517 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002518 temp &= ~(7 << 19);
2519 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 temp &= ~FDI_LINK_TRAIN_NONE;
2521 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_RX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(150);
2532
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002533 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002534 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2535 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2536 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002537
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002539 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2542
2543 if ((temp & FDI_RX_BIT_LOCK)) {
2544 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 break;
2547 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002549 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551
2552 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 reg = FDI_TX_CTL(pipe);
2554 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 temp &= ~FDI_LINK_TRAIN_NONE;
2556 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_RX_CTL(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 temp &= ~FDI_LINK_TRAIN_NONE;
2562 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp);
2564
2565 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 udelay(150);
2567
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002569 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2572
2573 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 DRM_DEBUG_KMS("FDI train 2 done.\n");
2576 break;
2577 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002579 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581
2582 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002583
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584}
2585
Akshay Joshi0206e352011-08-16 15:34:10 -04002586static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2588 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2589 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2590 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2591};
2592
2593/* The FDI link training functions for SNB/Cougarpoint. */
2594static void gen6_fdi_link_train(struct drm_crtc *crtc)
2595{
2596 struct drm_device *dev = crtc->dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2599 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002600 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601
Adam Jacksone1a44742010-06-25 15:32:14 -04002602 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2603 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 reg = FDI_RX_IMR(pipe);
2605 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002606 temp &= ~FDI_RX_SYMBOL_LOCK;
2607 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 I915_WRITE(reg, temp);
2609
2610 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002611 udelay(150);
2612
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 reg = FDI_TX_CTL(pipe);
2615 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002616 temp &= ~(7 << 19);
2617 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002618 temp &= ~FDI_LINK_TRAIN_NONE;
2619 temp |= FDI_LINK_TRAIN_PATTERN_1;
2620 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2621 /* SNB-B */
2622 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624
Daniel Vetterd74cf322012-10-26 10:58:13 +02002625 I915_WRITE(FDI_RX_MISC(pipe),
2626 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2627
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 if (HAS_PCH_CPT(dev)) {
2631 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2632 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2633 } else {
2634 temp &= ~FDI_LINK_TRAIN_NONE;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1;
2636 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2638
2639 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 udelay(150);
2641
Akshay Joshi0206e352011-08-16 15:34:10 -04002642 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_TX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2646 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp);
2648
2649 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 udelay(500);
2651
Sean Paulfa37d392012-03-02 12:53:39 -05002652 for (retry = 0; retry < 5; retry++) {
2653 reg = FDI_RX_IIR(pipe);
2654 temp = I915_READ(reg);
2655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656 if (temp & FDI_RX_BIT_LOCK) {
2657 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2658 DRM_DEBUG_KMS("FDI train 1 done.\n");
2659 break;
2660 }
2661 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 }
Sean Paulfa37d392012-03-02 12:53:39 -05002663 if (retry < 5)
2664 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 }
2666 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668
2669 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 reg = FDI_TX_CTL(pipe);
2671 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672 temp &= ~FDI_LINK_TRAIN_NONE;
2673 temp |= FDI_LINK_TRAIN_PATTERN_2;
2674 if (IS_GEN6(dev)) {
2675 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2676 /* SNB-B */
2677 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2678 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680
Chris Wilson5eddb702010-09-11 13:48:45 +01002681 reg = FDI_RX_CTL(pipe);
2682 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 if (HAS_PCH_CPT(dev)) {
2684 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2685 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2686 } else {
2687 temp &= ~FDI_LINK_TRAIN_NONE;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2;
2689 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 I915_WRITE(reg, temp);
2691
2692 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002693 udelay(150);
2694
Akshay Joshi0206e352011-08-16 15:34:10 -04002695 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 reg = FDI_TX_CTL(pipe);
2697 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2699 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002700 I915_WRITE(reg, temp);
2701
2702 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703 udelay(500);
2704
Sean Paulfa37d392012-03-02 12:53:39 -05002705 for (retry = 0; retry < 5; retry++) {
2706 reg = FDI_RX_IIR(pipe);
2707 temp = I915_READ(reg);
2708 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2709 if (temp & FDI_RX_SYMBOL_LOCK) {
2710 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2711 DRM_DEBUG_KMS("FDI train 2 done.\n");
2712 break;
2713 }
2714 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 }
Sean Paulfa37d392012-03-02 12:53:39 -05002716 if (retry < 5)
2717 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 }
2719 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002721
2722 DRM_DEBUG_KMS("FDI train done.\n");
2723}
2724
Jesse Barnes357555c2011-04-28 15:09:55 -07002725/* Manual link training for Ivy Bridge A0 parts */
2726static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2727{
2728 struct drm_device *dev = crtc->dev;
2729 struct drm_i915_private *dev_priv = dev->dev_private;
2730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2731 int pipe = intel_crtc->pipe;
2732 u32 reg, temp, i;
2733
2734 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2735 for train result */
2736 reg = FDI_RX_IMR(pipe);
2737 temp = I915_READ(reg);
2738 temp &= ~FDI_RX_SYMBOL_LOCK;
2739 temp &= ~FDI_RX_BIT_LOCK;
2740 I915_WRITE(reg, temp);
2741
2742 POSTING_READ(reg);
2743 udelay(150);
2744
Daniel Vetter01a415f2012-10-27 15:58:40 +02002745 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2746 I915_READ(FDI_RX_IIR(pipe)));
2747
Jesse Barnes357555c2011-04-28 15:09:55 -07002748 /* enable CPU FDI TX and PCH FDI RX */
2749 reg = FDI_TX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~(7 << 19);
2752 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2753 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2754 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2755 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2756 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002757 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002758 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2759
Daniel Vetterd74cf322012-10-26 10:58:13 +02002760 I915_WRITE(FDI_RX_MISC(pipe),
2761 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2762
Jesse Barnes357555c2011-04-28 15:09:55 -07002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
2765 temp &= ~FDI_LINK_TRAIN_AUTO;
2766 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2767 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002768 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002769 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2770
2771 POSTING_READ(reg);
2772 udelay(150);
2773
Akshay Joshi0206e352011-08-16 15:34:10 -04002774 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002775 reg = FDI_TX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2778 temp |= snb_b_fdi_train_param[i];
2779 I915_WRITE(reg, temp);
2780
2781 POSTING_READ(reg);
2782 udelay(500);
2783
2784 reg = FDI_RX_IIR(pipe);
2785 temp = I915_READ(reg);
2786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2787
2788 if (temp & FDI_RX_BIT_LOCK ||
2789 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002791 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002792 break;
2793 }
2794 }
2795 if (i == 4)
2796 DRM_ERROR("FDI train 1 fail!\n");
2797
2798 /* Train 2 */
2799 reg = FDI_TX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2802 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2803 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2804 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2805 I915_WRITE(reg, temp);
2806
2807 reg = FDI_RX_CTL(pipe);
2808 temp = I915_READ(reg);
2809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2810 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2811 I915_WRITE(reg, temp);
2812
2813 POSTING_READ(reg);
2814 udelay(150);
2815
Akshay Joshi0206e352011-08-16 15:34:10 -04002816 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002817 reg = FDI_TX_CTL(pipe);
2818 temp = I915_READ(reg);
2819 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2820 temp |= snb_b_fdi_train_param[i];
2821 I915_WRITE(reg, temp);
2822
2823 POSTING_READ(reg);
2824 udelay(500);
2825
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2829
2830 if (temp & FDI_RX_SYMBOL_LOCK) {
2831 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002832 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002833 break;
2834 }
2835 }
2836 if (i == 4)
2837 DRM_ERROR("FDI train 2 fail!\n");
2838
2839 DRM_DEBUG_KMS("FDI train done.\n");
2840}
2841
Daniel Vetter88cefb62012-08-12 19:27:14 +02002842static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002843{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002844 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002846 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002848
Jesse Barnesc64e3112010-09-10 11:27:03 -07002849
Jesse Barnes0e23b992010-09-10 11:10:00 -07002850 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 reg = FDI_RX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002854 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002855 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2857
2858 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859 udelay(200);
2860
2861 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002862 temp = I915_READ(reg);
2863 I915_WRITE(reg, temp | FDI_PCDCLK);
2864
2865 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002866 udelay(200);
2867
Paulo Zanoni20749732012-11-23 15:30:38 -02002868 /* Enable CPU FDI TX PLL, always on for Ironlake */
2869 reg = FDI_TX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2872 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002873
Paulo Zanoni20749732012-11-23 15:30:38 -02002874 POSTING_READ(reg);
2875 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002876 }
2877}
2878
Daniel Vetter88cefb62012-08-12 19:27:14 +02002879static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2880{
2881 struct drm_device *dev = intel_crtc->base.dev;
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 int pipe = intel_crtc->pipe;
2884 u32 reg, temp;
2885
2886 /* Switch from PCDclk to Rawclk */
2887 reg = FDI_RX_CTL(pipe);
2888 temp = I915_READ(reg);
2889 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2890
2891 /* Disable CPU FDI TX PLL */
2892 reg = FDI_TX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2895
2896 POSTING_READ(reg);
2897 udelay(100);
2898
2899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2902
2903 /* Wait for the clocks to turn off. */
2904 POSTING_READ(reg);
2905 udelay(100);
2906}
2907
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002908static void ironlake_fdi_disable(struct drm_crtc *crtc)
2909{
2910 struct drm_device *dev = crtc->dev;
2911 struct drm_i915_private *dev_priv = dev->dev_private;
2912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2913 int pipe = intel_crtc->pipe;
2914 u32 reg, temp;
2915
2916 /* disable CPU FDI tx and PCH FDI rx */
2917 reg = FDI_TX_CTL(pipe);
2918 temp = I915_READ(reg);
2919 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2920 POSTING_READ(reg);
2921
2922 reg = FDI_RX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002925 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002926 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2927
2928 POSTING_READ(reg);
2929 udelay(100);
2930
2931 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002932 if (HAS_PCH_IBX(dev)) {
2933 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002934 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002935
2936 /* still set train pattern 1 */
2937 reg = FDI_TX_CTL(pipe);
2938 temp = I915_READ(reg);
2939 temp &= ~FDI_LINK_TRAIN_NONE;
2940 temp |= FDI_LINK_TRAIN_PATTERN_1;
2941 I915_WRITE(reg, temp);
2942
2943 reg = FDI_RX_CTL(pipe);
2944 temp = I915_READ(reg);
2945 if (HAS_PCH_CPT(dev)) {
2946 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2947 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2948 } else {
2949 temp &= ~FDI_LINK_TRAIN_NONE;
2950 temp |= FDI_LINK_TRAIN_PATTERN_1;
2951 }
2952 /* BPC in FDI rx is consistent with that in PIPECONF */
2953 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002954 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002955 I915_WRITE(reg, temp);
2956
2957 POSTING_READ(reg);
2958 udelay(100);
2959}
2960
Chris Wilson5bb61642012-09-27 21:25:58 +01002961static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2962{
2963 struct drm_device *dev = crtc->dev;
2964 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002966 unsigned long flags;
2967 bool pending;
2968
Ville Syrjälä10d83732013-01-29 18:13:34 +02002969 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2970 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002971 return false;
2972
2973 spin_lock_irqsave(&dev->event_lock, flags);
2974 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2975 spin_unlock_irqrestore(&dev->event_lock, flags);
2976
2977 return pending;
2978}
2979
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002980static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2981{
Chris Wilson0f911282012-04-17 10:05:38 +01002982 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002983 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002984
2985 if (crtc->fb == NULL)
2986 return;
2987
Daniel Vetter2c10d572012-12-20 21:24:07 +01002988 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2989
Chris Wilson5bb61642012-09-27 21:25:58 +01002990 wait_event(dev_priv->pending_flip_queue,
2991 !intel_crtc_has_pending_flip(crtc));
2992
Chris Wilson0f911282012-04-17 10:05:38 +01002993 mutex_lock(&dev->struct_mutex);
2994 intel_finish_fb(crtc->fb);
2995 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002996}
2997
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002998static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2999{
3000 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3001}
3002
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003003/* Program iCLKIP clock to the desired frequency */
3004static void lpt_program_iclkip(struct drm_crtc *crtc)
3005{
3006 struct drm_device *dev = crtc->dev;
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3009 u32 temp;
3010
Daniel Vetter09153002012-12-12 14:06:44 +01003011 mutex_lock(&dev_priv->dpio_lock);
3012
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003013 /* It is necessary to ungate the pixclk gate prior to programming
3014 * the divisors, and gate it back when it is done.
3015 */
3016 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3017
3018 /* Disable SSCCTL */
3019 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003020 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3021 SBI_SSCCTL_DISABLE,
3022 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003023
3024 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3025 if (crtc->mode.clock == 20000) {
3026 auxdiv = 1;
3027 divsel = 0x41;
3028 phaseinc = 0x20;
3029 } else {
3030 /* The iCLK virtual clock root frequency is in MHz,
3031 * but the crtc->mode.clock in in KHz. To get the divisors,
3032 * it is necessary to divide one by another, so we
3033 * convert the virtual clock precision to KHz here for higher
3034 * precision.
3035 */
3036 u32 iclk_virtual_root_freq = 172800 * 1000;
3037 u32 iclk_pi_range = 64;
3038 u32 desired_divisor, msb_divisor_value, pi_value;
3039
3040 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3041 msb_divisor_value = desired_divisor / iclk_pi_range;
3042 pi_value = desired_divisor % iclk_pi_range;
3043
3044 auxdiv = 0;
3045 divsel = msb_divisor_value - 2;
3046 phaseinc = pi_value;
3047 }
3048
3049 /* This should not happen with any sane values */
3050 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3051 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3052 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3053 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3054
3055 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3056 crtc->mode.clock,
3057 auxdiv,
3058 divsel,
3059 phasedir,
3060 phaseinc);
3061
3062 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003063 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003064 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3065 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3066 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3067 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3068 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3069 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003070 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003071
3072 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003073 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003074 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3075 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003076 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077
3078 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003079 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003080 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003081 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003082
3083 /* Wait for initialization time */
3084 udelay(24);
3085
3086 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003087
3088 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003089}
3090
Jesse Barnesf67a5592011-01-05 10:31:48 -08003091/*
3092 * Enable PCH resources required for PCH ports:
3093 * - PCH PLLs
3094 * - FDI training & RX/TX
3095 * - update transcoder timings
3096 * - DP transcoding bits
3097 * - transcoder
3098 */
3099static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003100{
3101 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003102 struct drm_i915_private *dev_priv = dev->dev_private;
3103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3104 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003105 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003106
Chris Wilsone7e164d2012-05-11 09:21:25 +01003107 assert_transcoder_disabled(dev_priv, pipe);
3108
Daniel Vettercd986ab2012-10-26 10:58:12 +02003109 /* Write the TU size bits before fdi link training, so that error
3110 * detection works. */
3111 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3112 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3113
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003115 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003116
Daniel Vetter572deb32012-10-27 18:46:14 +02003117 /* XXX: pch pll's can be enabled any time before we enable the PCH
3118 * transcoder, and we actually should do this to not upset any PCH
3119 * transcoder that already use the clock when we share it.
3120 *
3121 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3122 * unconditionally resets the pll - we need that to have the right LVDS
3123 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003124 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003125
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003126 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003128
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003129 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003130 switch (pipe) {
3131 default:
3132 case 0:
3133 temp |= TRANSA_DPLL_ENABLE;
3134 sel = TRANSA_DPLLB_SEL;
3135 break;
3136 case 1:
3137 temp |= TRANSB_DPLL_ENABLE;
3138 sel = TRANSB_DPLLB_SEL;
3139 break;
3140 case 2:
3141 temp |= TRANSC_DPLL_ENABLE;
3142 sel = TRANSC_DPLLB_SEL;
3143 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003144 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3146 temp |= sel;
3147 else
3148 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003149 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003150 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003151
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003152 /* set transcoder timing, panel must allow it */
3153 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3155 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3156 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3157
3158 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3159 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3160 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003161 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003163 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003164
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003165 /* For PCH DP, enable TRANS_DP_CTL */
3166 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003167 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3168 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003169 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 reg = TRANS_DP_CTL(pipe);
3171 temp = I915_READ(reg);
3172 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003173 TRANS_DP_SYNC_MASK |
3174 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 temp |= (TRANS_DP_OUTPUT_ENABLE |
3176 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003177 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003178
3179 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003180 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003181 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003183
3184 switch (intel_trans_dp_port_sel(crtc)) {
3185 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003187 break;
3188 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190 break;
3191 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003193 break;
3194 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003195 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003196 }
3197
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 }
3200
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003201 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003202}
3203
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003204static void lpt_pch_enable(struct drm_crtc *crtc)
3205{
3206 struct drm_device *dev = crtc->dev;
3207 struct drm_i915_private *dev_priv = dev->dev_private;
3208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003209 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003210
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003211 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003212
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003213 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003214
Paulo Zanoni0540e482012-10-31 18:12:40 -02003215 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003216 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3217 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3218 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003219
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003220 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3221 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3222 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3223 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003224
Paulo Zanoni937bb612012-10-31 18:12:47 -02003225 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003226}
3227
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003228static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3229{
3230 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3231
3232 if (pll == NULL)
3233 return;
3234
3235 if (pll->refcount == 0) {
3236 WARN(1, "bad PCH PLL refcount\n");
3237 return;
3238 }
3239
3240 --pll->refcount;
3241 intel_crtc->pch_pll = NULL;
3242}
3243
3244static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3245{
3246 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3247 struct intel_pch_pll *pll;
3248 int i;
3249
3250 pll = intel_crtc->pch_pll;
3251 if (pll) {
3252 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3253 intel_crtc->base.base.id, pll->pll_reg);
3254 goto prepare;
3255 }
3256
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003257 if (HAS_PCH_IBX(dev_priv->dev)) {
3258 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3259 i = intel_crtc->pipe;
3260 pll = &dev_priv->pch_plls[i];
3261
3262 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3263 intel_crtc->base.base.id, pll->pll_reg);
3264
3265 goto found;
3266 }
3267
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003268 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3269 pll = &dev_priv->pch_plls[i];
3270
3271 /* Only want to check enabled timings first */
3272 if (pll->refcount == 0)
3273 continue;
3274
3275 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3276 fp == I915_READ(pll->fp0_reg)) {
3277 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3278 intel_crtc->base.base.id,
3279 pll->pll_reg, pll->refcount, pll->active);
3280
3281 goto found;
3282 }
3283 }
3284
3285 /* Ok no matching timings, maybe there's a free one? */
3286 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3287 pll = &dev_priv->pch_plls[i];
3288 if (pll->refcount == 0) {
3289 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3290 intel_crtc->base.base.id, pll->pll_reg);
3291 goto found;
3292 }
3293 }
3294
3295 return NULL;
3296
3297found:
3298 intel_crtc->pch_pll = pll;
3299 pll->refcount++;
3300 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3301prepare: /* separate function? */
3302 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003303
Chris Wilsone04c7352012-05-02 20:43:56 +01003304 /* Wait for the clocks to stabilize before rewriting the regs */
3305 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306 POSTING_READ(pll->pll_reg);
3307 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003308
3309 I915_WRITE(pll->fp0_reg, fp);
3310 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003311 pll->on = false;
3312 return pll;
3313}
3314
Jesse Barnesd4270e52011-10-11 10:43:02 -07003315void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3316{
3317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003318 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003319 u32 temp;
3320
3321 temp = I915_READ(dslreg);
3322 udelay(500);
3323 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003324 if (wait_for(I915_READ(dslreg) != temp, 5))
3325 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3326 }
3327}
3328
Jesse Barnesf67a5592011-01-05 10:31:48 -08003329static void ironlake_crtc_enable(struct drm_crtc *crtc)
3330{
3331 struct drm_device *dev = crtc->dev;
3332 struct drm_i915_private *dev_priv = dev->dev_private;
3333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003334 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003335 int pipe = intel_crtc->pipe;
3336 int plane = intel_crtc->plane;
3337 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003338
Daniel Vetter08a48462012-07-02 11:43:47 +02003339 WARN_ON(!crtc->enabled);
3340
Jesse Barnesf67a5592011-01-05 10:31:48 -08003341 if (intel_crtc->active)
3342 return;
3343
3344 intel_crtc->active = true;
3345 intel_update_watermarks(dev);
3346
3347 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3348 temp = I915_READ(PCH_LVDS);
3349 if ((temp & LVDS_PORT_EN) == 0)
3350 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3351 }
3352
Jesse Barnesf67a5592011-01-05 10:31:48 -08003353
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003354 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003355 /* Note: FDI PLL enabling _must_ be done before we enable the
3356 * cpu pipes, hence this is separate from all the other fdi/pch
3357 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003358 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003359 } else {
3360 assert_fdi_tx_disabled(dev_priv, pipe);
3361 assert_fdi_rx_disabled(dev_priv, pipe);
3362 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003363
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003364 for_each_encoder_on_crtc(dev, crtc, encoder)
3365 if (encoder->pre_enable)
3366 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003367
3368 /* Enable panel fitting for LVDS */
3369 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003370 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3371 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003372 /* Force use of hard-coded filter coefficients
3373 * as some pre-programmed values are broken,
3374 * e.g. x201.
3375 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003376 if (IS_IVYBRIDGE(dev))
3377 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3378 PF_PIPE_SEL_IVB(pipe));
3379 else
3380 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003381 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3382 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003383 }
3384
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003385 /*
3386 * On ILK+ LUT must be loaded before the pipe is running but with
3387 * clocks enabled
3388 */
3389 intel_crtc_load_lut(crtc);
3390
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003391 intel_enable_pipe(dev_priv, pipe,
3392 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003393 intel_enable_plane(dev_priv, plane, pipe);
3394
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003395 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003396 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003397
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003398 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003399 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003400 mutex_unlock(&dev->struct_mutex);
3401
Chris Wilson6b383a72010-09-13 13:54:26 +01003402 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003403
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003404 for_each_encoder_on_crtc(dev, crtc, encoder)
3405 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003406
3407 if (HAS_PCH_CPT(dev))
3408 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003409
3410 /*
3411 * There seems to be a race in PCH platform hw (at least on some
3412 * outputs) where an enabled pipe still completes any pageflip right
3413 * away (as if the pipe is off) instead of waiting for vblank. As soon
3414 * as the first vblank happend, everything works as expected. Hence just
3415 * wait for one vblank before returning to avoid strange things
3416 * happening.
3417 */
3418 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419}
3420
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003421static void haswell_crtc_enable(struct drm_crtc *crtc)
3422{
3423 struct drm_device *dev = crtc->dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3426 struct intel_encoder *encoder;
3427 int pipe = intel_crtc->pipe;
3428 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003429
3430 WARN_ON(!crtc->enabled);
3431
3432 if (intel_crtc->active)
3433 return;
3434
3435 intel_crtc->active = true;
3436 intel_update_watermarks(dev);
3437
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003438 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003439 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003440
3441 for_each_encoder_on_crtc(dev, crtc, encoder)
3442 if (encoder->pre_enable)
3443 encoder->pre_enable(encoder);
3444
Paulo Zanoni1f544382012-10-24 11:32:00 -02003445 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003446
Paulo Zanoni1f544382012-10-24 11:32:00 -02003447 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003448 if (dev_priv->pch_pf_size &&
3449 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450 /* Force use of hard-coded filter coefficients
3451 * as some pre-programmed values are broken,
3452 * e.g. x201.
3453 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003454 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3455 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003456 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3457 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3458 }
3459
3460 /*
3461 * On ILK+ LUT must be loaded before the pipe is running but with
3462 * clocks enabled
3463 */
3464 intel_crtc_load_lut(crtc);
3465
Paulo Zanoni1f544382012-10-24 11:32:00 -02003466 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003467 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003468
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003469 intel_enable_pipe(dev_priv, pipe,
3470 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003471 intel_enable_plane(dev_priv, plane, pipe);
3472
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003473 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003474 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003475
3476 mutex_lock(&dev->struct_mutex);
3477 intel_update_fbc(dev);
3478 mutex_unlock(&dev->struct_mutex);
3479
3480 intel_crtc_update_cursor(crtc, true);
3481
3482 for_each_encoder_on_crtc(dev, crtc, encoder)
3483 encoder->enable(encoder);
3484
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485 /*
3486 * There seems to be a race in PCH platform hw (at least on some
3487 * outputs) where an enabled pipe still completes any pageflip right
3488 * away (as if the pipe is off) instead of waiting for vblank. As soon
3489 * as the first vblank happend, everything works as expected. Hence just
3490 * wait for one vblank before returning to avoid strange things
3491 * happening.
3492 */
3493 intel_wait_for_vblank(dev, intel_crtc->pipe);
3494}
3495
Jesse Barnes6be4a602010-09-10 10:26:01 -07003496static void ironlake_crtc_disable(struct drm_crtc *crtc)
3497{
3498 struct drm_device *dev = crtc->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003501 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502 int pipe = intel_crtc->pipe;
3503 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003505
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003506
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003507 if (!intel_crtc->active)
3508 return;
3509
Daniel Vetterea9d7582012-07-10 10:42:52 +02003510 for_each_encoder_on_crtc(dev, crtc, encoder)
3511 encoder->disable(encoder);
3512
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003513 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003515 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003516
Jesse Barnesb24e7172011-01-04 15:09:30 -08003517 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003518
Chris Wilson973d04f2011-07-08 12:22:37 +01003519 if (dev_priv->cfb_plane == plane)
3520 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003521
Jesse Barnesb24e7172011-01-04 15:09:30 -08003522 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003523
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003525 I915_WRITE(PF_CTL(pipe), 0);
3526 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003528 for_each_encoder_on_crtc(dev, crtc, encoder)
3529 if (encoder->post_disable)
3530 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003531
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003534 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535
3536 if (HAS_PCH_CPT(dev)) {
3537 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 reg = TRANS_DP_CTL(pipe);
3539 temp = I915_READ(reg);
3540 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003541 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003543
3544 /* disable DPLL_SEL */
3545 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003546 switch (pipe) {
3547 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003548 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003549 break;
3550 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003551 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003552 break;
3553 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003554 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003555 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003556 break;
3557 default:
3558 BUG(); /* wtf */
3559 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003560 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003561 }
3562
3563 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003564 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003565
Daniel Vetter88cefb62012-08-12 19:27:14 +02003566 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003567
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003568 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003569 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003570
3571 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003572 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003574}
3575
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003576static void haswell_crtc_disable(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3581 struct intel_encoder *encoder;
3582 int pipe = intel_crtc->pipe;
3583 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003584 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003585 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003586
3587 if (!intel_crtc->active)
3588 return;
3589
Paulo Zanoni83616632012-10-23 18:29:54 -02003590 is_pch_port = haswell_crtc_driving_pch(crtc);
3591
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003592 for_each_encoder_on_crtc(dev, crtc, encoder)
3593 encoder->disable(encoder);
3594
3595 intel_crtc_wait_for_pending_flips(crtc);
3596 drm_vblank_off(dev, pipe);
3597 intel_crtc_update_cursor(crtc, false);
3598
3599 intel_disable_plane(dev_priv, plane, pipe);
3600
3601 if (dev_priv->cfb_plane == plane)
3602 intel_disable_fbc(dev);
3603
3604 intel_disable_pipe(dev_priv, pipe);
3605
Paulo Zanoniad80a812012-10-24 16:06:19 -02003606 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003607
3608 /* Disable PF */
3609 I915_WRITE(PF_CTL(pipe), 0);
3610 I915_WRITE(PF_WIN_SZ(pipe), 0);
3611
Paulo Zanoni1f544382012-10-24 11:32:00 -02003612 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003613
3614 for_each_encoder_on_crtc(dev, crtc, encoder)
3615 if (encoder->post_disable)
3616 encoder->post_disable(encoder);
3617
Paulo Zanoni83616632012-10-23 18:29:54 -02003618 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003619 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003620 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003621 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003622
3623 intel_crtc->active = false;
3624 intel_update_watermarks(dev);
3625
3626 mutex_lock(&dev->struct_mutex);
3627 intel_update_fbc(dev);
3628 mutex_unlock(&dev->struct_mutex);
3629}
3630
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003631static void ironlake_crtc_off(struct drm_crtc *crtc)
3632{
3633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3634 intel_put_pch_pll(intel_crtc);
3635}
3636
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003637static void haswell_crtc_off(struct drm_crtc *crtc)
3638{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3640
3641 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3642 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003643 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003644
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003645 intel_ddi_put_crtc_pll(crtc);
3646}
3647
Daniel Vetter02e792f2009-09-15 22:57:34 +02003648static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3649{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003650 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003651 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003652 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003653
Chris Wilson23f09ce2010-08-12 13:53:37 +01003654 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003655 dev_priv->mm.interruptible = false;
3656 (void) intel_overlay_switch_off(intel_crtc->overlay);
3657 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003658 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003659 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003660
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003661 /* Let userspace switch the overlay on again. In most cases userspace
3662 * has to recompute where to put it anyway.
3663 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003664}
3665
Egbert Eich61bc95c2013-03-04 09:24:38 -05003666/**
3667 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3668 * cursor plane briefly if not already running after enabling the display
3669 * plane.
3670 * This workaround avoids occasional blank screens when self refresh is
3671 * enabled.
3672 */
3673static void
3674g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3675{
3676 u32 cntl = I915_READ(CURCNTR(pipe));
3677
3678 if ((cntl & CURSOR_MODE) == 0) {
3679 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3680
3681 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3682 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3683 intel_wait_for_vblank(dev_priv->dev, pipe);
3684 I915_WRITE(CURCNTR(pipe), cntl);
3685 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3686 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3687 }
3688}
3689
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003690static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003691{
3692 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 struct drm_i915_private *dev_priv = dev->dev_private;
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003695 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003696 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003697 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003698
Daniel Vetter08a48462012-07-02 11:43:47 +02003699 WARN_ON(!crtc->enabled);
3700
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003701 if (intel_crtc->active)
3702 return;
3703
3704 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003705 intel_update_watermarks(dev);
3706
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003707 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003708
3709 for_each_encoder_on_crtc(dev, crtc, encoder)
3710 if (encoder->pre_enable)
3711 encoder->pre_enable(encoder);
3712
Jesse Barnes040484a2011-01-03 12:14:26 -08003713 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003714 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003715 if (IS_G4X(dev))
3716 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003717
3718 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003719 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003720
3721 /* Give the overlay scaler a chance to enable if it's on this pipe */
3722 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003723 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003724
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003725 for_each_encoder_on_crtc(dev, crtc, encoder)
3726 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727}
3728
3729static void i9xx_crtc_disable(struct drm_crtc *crtc)
3730{
3731 struct drm_device *dev = crtc->dev;
3732 struct drm_i915_private *dev_priv = dev->dev_private;
3733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003734 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003735 int pipe = intel_crtc->pipe;
3736 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003737 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003738
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003740 if (!intel_crtc->active)
3741 return;
3742
Daniel Vetterea9d7582012-07-10 10:42:52 +02003743 for_each_encoder_on_crtc(dev, crtc, encoder)
3744 encoder->disable(encoder);
3745
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003746 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003747 intel_crtc_wait_for_pending_flips(crtc);
3748 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003750 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751
Chris Wilson973d04f2011-07-08 12:22:37 +01003752 if (dev_priv->cfb_plane == plane)
3753 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003754
Jesse Barnesb24e7172011-01-04 15:09:30 -08003755 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003756 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003757
3758 /* Disable pannel fitter if it is on this pipe. */
3759 pctl = I915_READ(PFIT_CONTROL);
3760 if ((pctl & PFIT_ENABLE) &&
3761 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3762 I915_WRITE(PFIT_CONTROL, 0);
3763
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003764 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003765
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003766 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003767 intel_update_fbc(dev);
3768 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003769}
3770
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003771static void i9xx_crtc_off(struct drm_crtc *crtc)
3772{
3773}
3774
Daniel Vetter976f8a22012-07-08 22:34:21 +02003775static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3776 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003777{
3778 struct drm_device *dev = crtc->dev;
3779 struct drm_i915_master_private *master_priv;
3780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3781 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003782
3783 if (!dev->primary->master)
3784 return;
3785
3786 master_priv = dev->primary->master->driver_priv;
3787 if (!master_priv->sarea_priv)
3788 return;
3789
Jesse Barnes79e53942008-11-07 14:24:08 -08003790 switch (pipe) {
3791 case 0:
3792 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3793 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3794 break;
3795 case 1:
3796 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3797 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3798 break;
3799 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003800 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003801 break;
3802 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003803}
3804
Daniel Vetter976f8a22012-07-08 22:34:21 +02003805/**
3806 * Sets the power management mode of the pipe and plane.
3807 */
3808void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003809{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003810 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003812 struct intel_encoder *intel_encoder;
3813 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003814
Daniel Vetter976f8a22012-07-08 22:34:21 +02003815 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3816 enable |= intel_encoder->connectors_active;
3817
3818 if (enable)
3819 dev_priv->display.crtc_enable(crtc);
3820 else
3821 dev_priv->display.crtc_disable(crtc);
3822
3823 intel_crtc_update_sarea(crtc, enable);
3824}
3825
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826static void intel_crtc_disable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_connector *connector;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003832
3833 /* crtc should still be enabled when we disable it. */
3834 WARN_ON(!crtc->enabled);
3835
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003836 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003837 dev_priv->display.crtc_disable(crtc);
3838 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003839 dev_priv->display.off(crtc);
3840
Chris Wilson931872f2012-01-16 23:01:13 +00003841 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3842 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003843
3844 if (crtc->fb) {
3845 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003846 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003847 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003848 crtc->fb = NULL;
3849 }
3850
3851 /* Update computed state. */
3852 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3853 if (!connector->encoder || !connector->encoder->crtc)
3854 continue;
3855
3856 if (connector->encoder->crtc != crtc)
3857 continue;
3858
3859 connector->dpms = DRM_MODE_DPMS_OFF;
3860 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003861 }
3862}
3863
Daniel Vettera261b242012-07-26 19:21:47 +02003864void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003865{
Daniel Vettera261b242012-07-26 19:21:47 +02003866 struct drm_crtc *crtc;
3867
3868 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3869 if (crtc->enabled)
3870 intel_crtc_disable(crtc);
3871 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003872}
3873
Chris Wilsonea5b2132010-08-04 13:50:23 +01003874void intel_encoder_destroy(struct drm_encoder *encoder)
3875{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003876 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003877
Chris Wilsonea5b2132010-08-04 13:50:23 +01003878 drm_encoder_cleanup(encoder);
3879 kfree(intel_encoder);
3880}
3881
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003882/* Simple dpms helper for encodres with just one connector, no cloning and only
3883 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3884 * state of the entire output pipe. */
3885void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3886{
3887 if (mode == DRM_MODE_DPMS_ON) {
3888 encoder->connectors_active = true;
3889
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003890 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003891 } else {
3892 encoder->connectors_active = false;
3893
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003894 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003895 }
3896}
3897
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003898/* Cross check the actual hw state with our own modeset state tracking (and it's
3899 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003900static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003901{
3902 if (connector->get_hw_state(connector)) {
3903 struct intel_encoder *encoder = connector->encoder;
3904 struct drm_crtc *crtc;
3905 bool encoder_enabled;
3906 enum pipe pipe;
3907
3908 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3909 connector->base.base.id,
3910 drm_get_connector_name(&connector->base));
3911
3912 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3913 "wrong connector dpms state\n");
3914 WARN(connector->base.encoder != &encoder->base,
3915 "active connector not linked to encoder\n");
3916 WARN(!encoder->connectors_active,
3917 "encoder->connectors_active not set\n");
3918
3919 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3920 WARN(!encoder_enabled, "encoder not enabled\n");
3921 if (WARN_ON(!encoder->base.crtc))
3922 return;
3923
3924 crtc = encoder->base.crtc;
3925
3926 WARN(!crtc->enabled, "crtc not enabled\n");
3927 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3928 WARN(pipe != to_intel_crtc(crtc)->pipe,
3929 "encoder active on the wrong pipe\n");
3930 }
3931}
3932
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003933/* Even simpler default implementation, if there's really no special case to
3934 * consider. */
3935void intel_connector_dpms(struct drm_connector *connector, int mode)
3936{
3937 struct intel_encoder *encoder = intel_attached_encoder(connector);
3938
3939 /* All the simple cases only support two dpms states. */
3940 if (mode != DRM_MODE_DPMS_ON)
3941 mode = DRM_MODE_DPMS_OFF;
3942
3943 if (mode == connector->dpms)
3944 return;
3945
3946 connector->dpms = mode;
3947
3948 /* Only need to change hw state when actually enabled */
3949 if (encoder->base.crtc)
3950 intel_encoder_dpms(encoder, mode);
3951 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003952 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003953
Daniel Vetterb9805142012-08-31 17:37:33 +02003954 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003955}
3956
Daniel Vetterf0947c32012-07-02 13:10:34 +02003957/* Simple connector->get_hw_state implementation for encoders that support only
3958 * one connector and no cloning and hence the encoder state determines the state
3959 * of the connector. */
3960bool intel_connector_get_hw_state(struct intel_connector *connector)
3961{
Daniel Vetter24929352012-07-02 20:28:59 +02003962 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003963 struct intel_encoder *encoder = connector->encoder;
3964
3965 return encoder->get_hw_state(encoder, &pipe);
3966}
3967
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003968static bool intel_crtc_compute_config(struct drm_crtc *crtc,
3969 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08003970{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003971 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003972 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01003973
Eric Anholtbad720f2009-10-22 16:11:14 -07003974 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003975 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003976 if (pipe_config->requested_mode.clock * 3
3977 > IRONLAKE_FDI_FREQ * 4)
Jesse Barnes2377b742010-07-07 14:06:43 -07003978 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003979 }
Chris Wilson89749352010-09-12 18:25:19 +01003980
Daniel Vetterf9bef082012-04-15 19:53:19 +02003981 /* All interlaced capable intel hw wants timings in frames. Note though
3982 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3983 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01003984 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02003985 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003986
Chris Wilson44f46b422012-06-21 13:19:59 +03003987 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3988 * with a hsync front porch of 0.
3989 */
3990 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3991 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3992 return false;
3993
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01003994 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10) {
3995 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
3996 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8) {
3997 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
3998 * for lvds. */
3999 pipe_config->pipe_bpp = 8*3;
4000 }
4001
Jesse Barnes79e53942008-11-07 14:24:08 -08004002 return true;
4003}
4004
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004005static int valleyview_get_display_clock_speed(struct drm_device *dev)
4006{
4007 return 400000; /* FIXME */
4008}
4009
Jesse Barnese70236a2009-09-21 10:42:27 -07004010static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004011{
Jesse Barnese70236a2009-09-21 10:42:27 -07004012 return 400000;
4013}
Jesse Barnes79e53942008-11-07 14:24:08 -08004014
Jesse Barnese70236a2009-09-21 10:42:27 -07004015static int i915_get_display_clock_speed(struct drm_device *dev)
4016{
4017 return 333000;
4018}
Jesse Barnes79e53942008-11-07 14:24:08 -08004019
Jesse Barnese70236a2009-09-21 10:42:27 -07004020static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4021{
4022 return 200000;
4023}
Jesse Barnes79e53942008-11-07 14:24:08 -08004024
Jesse Barnese70236a2009-09-21 10:42:27 -07004025static int i915gm_get_display_clock_speed(struct drm_device *dev)
4026{
4027 u16 gcfgc = 0;
4028
4029 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4030
4031 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004032 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004033 else {
4034 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4035 case GC_DISPLAY_CLOCK_333_MHZ:
4036 return 333000;
4037 default:
4038 case GC_DISPLAY_CLOCK_190_200_MHZ:
4039 return 190000;
4040 }
4041 }
4042}
Jesse Barnes79e53942008-11-07 14:24:08 -08004043
Jesse Barnese70236a2009-09-21 10:42:27 -07004044static int i865_get_display_clock_speed(struct drm_device *dev)
4045{
4046 return 266000;
4047}
4048
4049static int i855_get_display_clock_speed(struct drm_device *dev)
4050{
4051 u16 hpllcc = 0;
4052 /* Assume that the hardware is in the high speed state. This
4053 * should be the default.
4054 */
4055 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4056 case GC_CLOCK_133_200:
4057 case GC_CLOCK_100_200:
4058 return 200000;
4059 case GC_CLOCK_166_250:
4060 return 250000;
4061 case GC_CLOCK_100_133:
4062 return 133000;
4063 }
4064
4065 /* Shouldn't happen */
4066 return 0;
4067}
4068
4069static int i830_get_display_clock_speed(struct drm_device *dev)
4070{
4071 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004072}
4073
Zhenyu Wang2c072452009-06-05 15:38:42 +08004074static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004075intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004076{
4077 while (*num > 0xffffff || *den > 0xffffff) {
4078 *num >>= 1;
4079 *den >>= 1;
4080 }
4081}
4082
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004083void
4084intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4085 int pixel_clock, int link_clock,
4086 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004087{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004088 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004089 m_n->gmch_m = bits_per_pixel * pixel_clock;
4090 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004091 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004092 m_n->link_m = pixel_clock;
4093 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004094 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004095}
4096
Chris Wilsona7615032011-01-12 17:04:08 +00004097static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4098{
Keith Packard72bbe582011-09-26 16:09:45 -07004099 if (i915_panel_use_ssc >= 0)
4100 return i915_panel_use_ssc != 0;
4101 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004102 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004103}
4104
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004105static int vlv_get_refclk(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct drm_i915_private *dev_priv = dev->dev_private;
4109 int refclk = 27000; /* for DP & HDMI */
4110
4111 return 100000; /* only one validated so far */
4112
4113 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4114 refclk = 96000;
4115 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4116 if (intel_panel_use_ssc(dev_priv))
4117 refclk = 100000;
4118 else
4119 refclk = 96000;
4120 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4121 refclk = 100000;
4122 }
4123
4124 return refclk;
4125}
4126
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004127static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 int refclk;
4132
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004133 if (IS_VALLEYVIEW(dev)) {
4134 refclk = vlv_get_refclk(crtc);
4135 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004136 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4137 refclk = dev_priv->lvds_ssc_freq * 1000;
4138 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4139 refclk / 1000);
4140 } else if (!IS_GEN2(dev)) {
4141 refclk = 96000;
4142 } else {
4143 refclk = 48000;
4144 }
4145
4146 return refclk;
4147}
4148
4149static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4150 intel_clock_t *clock)
4151{
4152 /* SDVO TV has fixed PLL values depend on its clock range,
4153 this mirrors vbios setting. */
4154 if (adjusted_mode->clock >= 100000
4155 && adjusted_mode->clock < 140500) {
4156 clock->p1 = 2;
4157 clock->p2 = 10;
4158 clock->n = 3;
4159 clock->m1 = 16;
4160 clock->m2 = 8;
4161 } else if (adjusted_mode->clock >= 140500
4162 && adjusted_mode->clock <= 200000) {
4163 clock->p1 = 1;
4164 clock->p2 = 10;
4165 clock->n = 6;
4166 clock->m1 = 12;
4167 clock->m2 = 8;
4168 }
4169}
4170
Jesse Barnesa7516a02011-12-15 12:30:37 -08004171static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4172 intel_clock_t *clock,
4173 intel_clock_t *reduced_clock)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4178 int pipe = intel_crtc->pipe;
4179 u32 fp, fp2 = 0;
4180
4181 if (IS_PINEVIEW(dev)) {
4182 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4183 if (reduced_clock)
4184 fp2 = (1 << reduced_clock->n) << 16 |
4185 reduced_clock->m1 << 8 | reduced_clock->m2;
4186 } else {
4187 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4188 if (reduced_clock)
4189 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4190 reduced_clock->m2;
4191 }
4192
4193 I915_WRITE(FP0(pipe), fp);
4194
4195 intel_crtc->lowfreq_avail = false;
4196 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4197 reduced_clock && i915_powersave) {
4198 I915_WRITE(FP1(pipe), fp2);
4199 intel_crtc->lowfreq_avail = true;
4200 } else {
4201 I915_WRITE(FP1(pipe), fp);
4202 }
4203}
4204
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004205static void intel_dp_set_m_n(struct intel_crtc *crtc)
4206{
4207 if (crtc->config.has_pch_encoder)
4208 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4209 else
4210 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4211}
4212
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004213static void vlv_update_pll(struct drm_crtc *crtc,
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004214 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304215 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004216{
4217 struct drm_device *dev = crtc->dev;
4218 struct drm_i915_private *dev_priv = dev->dev_private;
4219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4220 int pipe = intel_crtc->pipe;
4221 u32 dpll, mdiv, pdiv;
4222 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304223 bool is_sdvo;
4224 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004225
Daniel Vetter09153002012-12-12 14:06:44 +01004226 mutex_lock(&dev_priv->dpio_lock);
4227
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304228 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4229 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4230
4231 dpll = DPLL_VGA_MODE_DIS;
4232 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4233 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4234 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4235
4236 I915_WRITE(DPLL(pipe), dpll);
4237 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004238
4239 bestn = clock->n;
4240 bestm1 = clock->m1;
4241 bestm2 = clock->m2;
4242 bestp1 = clock->p1;
4243 bestp2 = clock->p2;
4244
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304245 /*
4246 * In Valleyview PLL and program lane counter registers are exposed
4247 * through DPIO interface
4248 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004249 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4250 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4251 mdiv |= ((bestn << DPIO_N_SHIFT));
4252 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4253 mdiv |= (1 << DPIO_K_SHIFT);
4254 mdiv |= DPIO_ENABLE_CALIBRATION;
4255 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4256
4257 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4258
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304259 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004260 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304261 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4262 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004263 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4264
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304265 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004266
4267 dpll |= DPLL_VCO_ENABLE;
4268 I915_WRITE(DPLL(pipe), dpll);
4269 POSTING_READ(DPLL(pipe));
4270 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4271 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4272
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304273 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004274
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004275 if (intel_crtc->config.has_dp_encoder)
4276 intel_dp_set_m_n(intel_crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304277
4278 I915_WRITE(DPLL(pipe), dpll);
4279
4280 /* Wait for the clocks to stabilize. */
4281 POSTING_READ(DPLL(pipe));
4282 udelay(150);
4283
4284 temp = 0;
4285 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004286 temp = 0;
4287 if (intel_crtc->config.pixel_multiplier > 1) {
4288 temp = (intel_crtc->config.pixel_multiplier - 1)
4289 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4290 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004291 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304292 I915_WRITE(DPLL_MD(pipe), temp);
4293 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004294
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304295 /* Now program lane control registers */
4296 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4297 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4298 {
4299 temp = 0x1000C4;
4300 if(pipe == 1)
4301 temp |= (1 << 21);
4302 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4303 }
4304 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4305 {
4306 temp = 0x1000C4;
4307 if(pipe == 1)
4308 temp |= (1 << 21);
4309 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4310 }
Daniel Vetter09153002012-12-12 14:06:44 +01004311
4312 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004313}
4314
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004315static void i9xx_update_pll(struct drm_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004316 intel_clock_t *clock, intel_clock_t *reduced_clock,
4317 int num_connectors)
4318{
4319 struct drm_device *dev = crtc->dev;
4320 struct drm_i915_private *dev_priv = dev->dev_private;
4321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004322 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004323 int pipe = intel_crtc->pipe;
4324 u32 dpll;
4325 bool is_sdvo;
4326
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304327 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4328
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004329 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4330 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4331
4332 dpll = DPLL_VGA_MODE_DIS;
4333
4334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4335 dpll |= DPLLB_MODE_LVDS;
4336 else
4337 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004338
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004339 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004340 if ((intel_crtc->config.pixel_multiplier > 1) &&
4341 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4342 dpll |= (intel_crtc->config.pixel_multiplier - 1)
4343 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004344 }
4345 dpll |= DPLL_DVO_HIGH_SPEED;
4346 }
4347 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4348 dpll |= DPLL_DVO_HIGH_SPEED;
4349
4350 /* compute bitmask from p1 value */
4351 if (IS_PINEVIEW(dev))
4352 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4353 else {
4354 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4355 if (IS_G4X(dev) && reduced_clock)
4356 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4357 }
4358 switch (clock->p2) {
4359 case 5:
4360 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4361 break;
4362 case 7:
4363 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4364 break;
4365 case 10:
4366 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4367 break;
4368 case 14:
4369 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4370 break;
4371 }
4372 if (INTEL_INFO(dev)->gen >= 4)
4373 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4374
4375 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4376 dpll |= PLL_REF_INPUT_TVCLKINBC;
4377 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4378 /* XXX: just matching BIOS for now */
4379 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4380 dpll |= 3;
4381 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4382 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4383 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4384 else
4385 dpll |= PLL_REF_INPUT_DREFCLK;
4386
4387 dpll |= DPLL_VCO_ENABLE;
4388 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4389 POSTING_READ(DPLL(pipe));
4390 udelay(150);
4391
Daniel Vetterdafd2262012-11-26 17:22:07 +01004392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 if (encoder->pre_pll_enable)
4394 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004395
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004396 if (intel_crtc->config.has_dp_encoder)
4397 intel_dp_set_m_n(intel_crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004398
4399 I915_WRITE(DPLL(pipe), dpll);
4400
4401 /* Wait for the clocks to stabilize. */
4402 POSTING_READ(DPLL(pipe));
4403 udelay(150);
4404
4405 if (INTEL_INFO(dev)->gen >= 4) {
4406 u32 temp = 0;
4407 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004408 temp = 0;
4409 if (intel_crtc->config.pixel_multiplier > 1) {
4410 temp = (intel_crtc->config.pixel_multiplier - 1)
4411 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4412 }
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004413 }
4414 I915_WRITE(DPLL_MD(pipe), temp);
4415 } else {
4416 /* The pixel multiplier can only be updated once the
4417 * DPLL is enabled and the clocks are stable.
4418 *
4419 * So write it again.
4420 */
4421 I915_WRITE(DPLL(pipe), dpll);
4422 }
4423}
4424
4425static void i8xx_update_pll(struct drm_crtc *crtc,
4426 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304427 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004428 int num_connectors)
4429{
4430 struct drm_device *dev = crtc->dev;
4431 struct drm_i915_private *dev_priv = dev->dev_private;
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004433 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004434 int pipe = intel_crtc->pipe;
4435 u32 dpll;
4436
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304437 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4438
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004439 dpll = DPLL_VGA_MODE_DIS;
4440
4441 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4442 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4443 } else {
4444 if (clock->p1 == 2)
4445 dpll |= PLL_P1_DIVIDE_BY_TWO;
4446 else
4447 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4448 if (clock->p2 == 4)
4449 dpll |= PLL_P2_DIVIDE_BY_4;
4450 }
4451
Daniel Vetter83f377a2013-02-22 00:53:05 +01004452 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004453 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4454 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4455 else
4456 dpll |= PLL_REF_INPUT_DREFCLK;
4457
4458 dpll |= DPLL_VCO_ENABLE;
4459 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4460 POSTING_READ(DPLL(pipe));
4461 udelay(150);
4462
Daniel Vetterdafd2262012-11-26 17:22:07 +01004463 for_each_encoder_on_crtc(dev, crtc, encoder)
4464 if (encoder->pre_pll_enable)
4465 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004466
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004467 I915_WRITE(DPLL(pipe), dpll);
4468
4469 /* Wait for the clocks to stabilize. */
4470 POSTING_READ(DPLL(pipe));
4471 udelay(150);
4472
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004473 /* The pixel multiplier can only be updated once the
4474 * DPLL is enabled and the clocks are stable.
4475 *
4476 * So write it again.
4477 */
4478 I915_WRITE(DPLL(pipe), dpll);
4479}
4480
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004481static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4482 struct drm_display_mode *mode,
4483 struct drm_display_mode *adjusted_mode)
4484{
4485 struct drm_device *dev = intel_crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004488 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004489 uint32_t vsyncshift;
4490
4491 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4492 /* the chip adds 2 halflines automatically */
4493 adjusted_mode->crtc_vtotal -= 1;
4494 adjusted_mode->crtc_vblank_end -= 1;
4495 vsyncshift = adjusted_mode->crtc_hsync_start
4496 - adjusted_mode->crtc_htotal / 2;
4497 } else {
4498 vsyncshift = 0;
4499 }
4500
4501 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004502 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004503
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004504 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004505 (adjusted_mode->crtc_hdisplay - 1) |
4506 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004507 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004508 (adjusted_mode->crtc_hblank_start - 1) |
4509 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004510 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004511 (adjusted_mode->crtc_hsync_start - 1) |
4512 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4513
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004514 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004515 (adjusted_mode->crtc_vdisplay - 1) |
4516 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004517 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004518 (adjusted_mode->crtc_vblank_start - 1) |
4519 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004520 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004521 (adjusted_mode->crtc_vsync_start - 1) |
4522 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4523
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004524 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4525 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4526 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4527 * bits. */
4528 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4529 (pipe == PIPE_B || pipe == PIPE_C))
4530 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4531
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004532 /* pipesrc controls the size that is scaled from, which should
4533 * always be the user's requested size.
4534 */
4535 I915_WRITE(PIPESRC(pipe),
4536 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4537}
4538
Eric Anholtf564048e2011-03-30 13:01:02 -07004539static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004540 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004541 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004542{
4543 struct drm_device *dev = crtc->dev;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004546 struct drm_display_mode *adjusted_mode =
4547 &intel_crtc->config.adjusted_mode;
4548 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004550 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004551 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004552 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004553 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004555 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004556 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004557 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004558 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004559
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004560 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004562 case INTEL_OUTPUT_LVDS:
4563 is_lvds = true;
4564 break;
4565 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004566 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004567 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004568 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004569 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004570 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 case INTEL_OUTPUT_TVOUT:
4572 is_tv = true;
4573 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004574 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004575
Eric Anholtc751ce42010-03-25 11:48:48 -07004576 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004577 }
4578
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004579 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004580
Ma Lingd4906092009-03-18 20:13:27 +08004581 /*
4582 * Returns a set of divisors for the desired target clock with the given
4583 * refclk, or FALSE. The returned values represent the clock equation:
4584 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4585 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004586 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004587 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4588 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 if (!ok) {
4590 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004591 return -EINVAL;
4592 }
4593
4594 /* Ensure that the cursor is valid for the new mode before changing... */
4595 intel_crtc_update_cursor(crtc, true);
4596
4597 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004598 /*
4599 * Ensure we match the reduced clock's P to the target clock.
4600 * If the clocks don't match, we can't switch the display clock
4601 * by using the FP0/FP1. In such case we will disable the LVDS
4602 * downclock feature.
4603 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004604 has_reduced_clock = limit->find_pll(limit, crtc,
4605 dev_priv->lvds_downclock,
4606 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004607 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004608 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004609 }
4610
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004611 if (is_sdvo && is_tv)
4612 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004613
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004614 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304615 i8xx_update_pll(crtc, adjusted_mode, &clock,
4616 has_reduced_clock ? &reduced_clock : NULL,
4617 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004618 else if (IS_VALLEYVIEW(dev))
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004619 vlv_update_pll(crtc, &clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304620 has_reduced_clock ? &reduced_clock : NULL,
4621 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004622 else
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004623 i9xx_update_pll(crtc, &clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004624 has_reduced_clock ? &reduced_clock : NULL,
4625 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004626
4627 /* setup pipeconf */
4628 pipeconf = I915_READ(PIPECONF(pipe));
4629
4630 /* Set up the display plane register */
4631 dspcntr = DISPPLANE_GAMMA_ENABLE;
4632
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004633 if (!IS_VALLEYVIEW(dev)) {
4634 if (pipe == 0)
4635 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4636 else
4637 dspcntr |= DISPPLANE_SEL_PIPE_B;
4638 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004639
4640 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4641 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4642 * core speed.
4643 *
4644 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4645 * pipe == 0 check?
4646 */
4647 if (mode->clock >
4648 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4649 pipeconf |= PIPECONF_DOUBLE_WIDE;
4650 else
4651 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4652 }
4653
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004654 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004655 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Daniel Vetter8b470472013-03-28 10:41:59 +01004656 if (intel_crtc->config.has_dp_encoder) {
Daniel Vetter965e0c42013-03-27 00:44:57 +01004657 if (intel_crtc->config.dither) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004658 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004659 PIPECONF_DITHER_EN |
4660 PIPECONF_DITHER_TYPE_SP;
4661 }
4662 }
4663
Gajanan Bhat19c03922012-09-27 19:13:07 +05304664 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Daniel Vetter965e0c42013-03-27 00:44:57 +01004665 if (intel_crtc->config.dither) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004666 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304667 PIPECONF_ENABLE |
4668 I965_PIPECONF_ACTIVE;
4669 }
4670 }
4671
Eric Anholtf564048e2011-03-30 13:01:02 -07004672 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4673 drm_mode_debug_printmodeline(mode);
4674
Jesse Barnesa7516a02011-12-15 12:30:37 -08004675 if (HAS_PIPE_CXSR(dev)) {
4676 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004677 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4678 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004679 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004680 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4681 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4682 }
4683 }
4684
Keith Packard617cf882012-02-08 13:53:38 -08004685 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004686 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004688 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689 else
Keith Packard617cf882012-02-08 13:53:38 -08004690 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004691
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004693
4694 /* pipesrc and dspsize control the size that is scaled from,
4695 * which should always be the user's requested size.
4696 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004697 I915_WRITE(DSPSIZE(plane),
4698 ((mode->vdisplay - 1) << 16) |
4699 (mode->hdisplay - 1));
4700 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004701
Eric Anholtf564048e2011-03-30 13:01:02 -07004702 I915_WRITE(PIPECONF(pipe), pipeconf);
4703 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004704 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004705
4706 intel_wait_for_vblank(dev, pipe);
4707
Eric Anholtf564048e2011-03-30 13:01:02 -07004708 I915_WRITE(DSPCNTR(plane), dspcntr);
4709 POSTING_READ(DSPCNTR(plane));
4710
Daniel Vetter94352cf2012-07-05 22:51:56 +02004711 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004712
4713 intel_update_watermarks(dev);
4714
Eric Anholtf564048e2011-03-30 13:01:02 -07004715 return ret;
4716}
4717
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004718static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4719 struct intel_crtc_config *pipe_config)
4720{
4721 struct drm_device *dev = crtc->base.dev;
4722 struct drm_i915_private *dev_priv = dev->dev_private;
4723 uint32_t tmp;
4724
4725 tmp = I915_READ(PIPECONF(crtc->pipe));
4726 if (!(tmp & PIPECONF_ENABLE))
4727 return false;
4728
4729 return true;
4730}
4731
Paulo Zanonidde86e22012-12-01 12:04:25 -02004732static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004733{
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004736 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004737 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004738 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004739 bool has_cpu_edp = false;
4740 bool has_pch_edp = false;
4741 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004742 bool has_ck505 = false;
4743 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004744
4745 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004746 list_for_each_entry(encoder, &mode_config->encoder_list,
4747 base.head) {
4748 switch (encoder->type) {
4749 case INTEL_OUTPUT_LVDS:
4750 has_panel = true;
4751 has_lvds = true;
4752 break;
4753 case INTEL_OUTPUT_EDP:
4754 has_panel = true;
4755 if (intel_encoder_is_pch_edp(&encoder->base))
4756 has_pch_edp = true;
4757 else
4758 has_cpu_edp = true;
4759 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004760 }
4761 }
4762
Keith Packard99eb6a02011-09-26 14:29:12 -07004763 if (HAS_PCH_IBX(dev)) {
4764 has_ck505 = dev_priv->display_clock_mode;
4765 can_ssc = has_ck505;
4766 } else {
4767 has_ck505 = false;
4768 can_ssc = true;
4769 }
4770
4771 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4772 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4773 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004774
4775 /* Ironlake: try to setup display ref clock before DPLL
4776 * enabling. This is only under driver's control after
4777 * PCH B stepping, previous chipset stepping should be
4778 * ignoring this setting.
4779 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004780 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004781
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004782 /* As we must carefully and slowly disable/enable each source in turn,
4783 * compute the final state we want first and check if we need to
4784 * make any changes at all.
4785 */
4786 final = val;
4787 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004788 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004789 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07004790 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004791 final |= DREF_NONSPREAD_SOURCE_ENABLE;
4792
4793 final &= ~DREF_SSC_SOURCE_MASK;
4794 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4795 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004796
Keith Packard199e5d72011-09-22 12:01:57 -07004797 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004798 final |= DREF_SSC_SOURCE_ENABLE;
4799
4800 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4801 final |= DREF_SSC1_ENABLE;
4802
4803 if (has_cpu_edp) {
4804 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4805 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4806 else
4807 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4808 } else
4809 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4810 } else {
4811 final |= DREF_SSC_SOURCE_DISABLE;
4812 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4813 }
4814
4815 if (final == val)
4816 return;
4817
4818 /* Always enable nonspread source */
4819 val &= ~DREF_NONSPREAD_SOURCE_MASK;
4820
4821 if (has_ck505)
4822 val |= DREF_NONSPREAD_CK505_ENABLE;
4823 else
4824 val |= DREF_NONSPREAD_SOURCE_ENABLE;
4825
4826 if (has_panel) {
4827 val &= ~DREF_SSC_SOURCE_MASK;
4828 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004829
Keith Packard199e5d72011-09-22 12:01:57 -07004830 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004831 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004832 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004833 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004834 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004835 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004836
4837 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004838 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004839 POSTING_READ(PCH_DREF_CONTROL);
4840 udelay(200);
4841
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004842 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004843
4844 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004845 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004846 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004847 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004848 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004849 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004850 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004851 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004852 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004853 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004854
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004855 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004856 POSTING_READ(PCH_DREF_CONTROL);
4857 udelay(200);
4858 } else {
4859 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4860
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004861 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07004862
4863 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004864 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004865
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004866 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004867 POSTING_READ(PCH_DREF_CONTROL);
4868 udelay(200);
4869
4870 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004871 val &= ~DREF_SSC_SOURCE_MASK;
4872 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004873
4874 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004875 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004876
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004877 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004878 POSTING_READ(PCH_DREF_CONTROL);
4879 udelay(200);
4880 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004881
4882 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004883}
4884
Paulo Zanonidde86e22012-12-01 12:04:25 -02004885/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4886static void lpt_init_pch_refclk(struct drm_device *dev)
4887{
4888 struct drm_i915_private *dev_priv = dev->dev_private;
4889 struct drm_mode_config *mode_config = &dev->mode_config;
4890 struct intel_encoder *encoder;
4891 bool has_vga = false;
4892 bool is_sdv = false;
4893 u32 tmp;
4894
4895 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4896 switch (encoder->type) {
4897 case INTEL_OUTPUT_ANALOG:
4898 has_vga = true;
4899 break;
4900 }
4901 }
4902
4903 if (!has_vga)
4904 return;
4905
Daniel Vetterc00db242013-01-22 15:33:27 +01004906 mutex_lock(&dev_priv->dpio_lock);
4907
Paulo Zanonidde86e22012-12-01 12:04:25 -02004908 /* XXX: Rip out SDV support once Haswell ships for real. */
4909 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4910 is_sdv = true;
4911
4912 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4913 tmp &= ~SBI_SSCCTL_DISABLE;
4914 tmp |= SBI_SSCCTL_PATHALT;
4915 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4916
4917 udelay(24);
4918
4919 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4920 tmp &= ~SBI_SSCCTL_PATHALT;
4921 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4922
4923 if (!is_sdv) {
4924 tmp = I915_READ(SOUTH_CHICKEN2);
4925 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4926 I915_WRITE(SOUTH_CHICKEN2, tmp);
4927
4928 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4929 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4930 DRM_ERROR("FDI mPHY reset assert timeout\n");
4931
4932 tmp = I915_READ(SOUTH_CHICKEN2);
4933 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4934 I915_WRITE(SOUTH_CHICKEN2, tmp);
4935
4936 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4937 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4938 100))
4939 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4940 }
4941
4942 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4943 tmp &= ~(0xFF << 24);
4944 tmp |= (0x12 << 24);
4945 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4946
4947 if (!is_sdv) {
4948 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
4949 tmp &= ~(0x3 << 6);
4950 tmp |= (1 << 6) | (1 << 0);
4951 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
4952 }
4953
4954 if (is_sdv) {
4955 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
4956 tmp |= 0x7FFF;
4957 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
4958 }
4959
4960 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
4961 tmp |= (1 << 11);
4962 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
4963
4964 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
4965 tmp |= (1 << 11);
4966 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
4967
4968 if (is_sdv) {
4969 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
4970 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4971 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
4972
4973 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
4974 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4975 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
4976
4977 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
4978 tmp |= (0x3F << 8);
4979 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
4980
4981 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
4982 tmp |= (0x3F << 8);
4983 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
4984 }
4985
4986 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
4987 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4988 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
4989
4990 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
4991 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4992 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
4993
4994 if (!is_sdv) {
4995 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
4996 tmp &= ~(7 << 13);
4997 tmp |= (5 << 13);
4998 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
4999
5000 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5001 tmp &= ~(7 << 13);
5002 tmp |= (5 << 13);
5003 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5004 }
5005
5006 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5007 tmp &= ~0xFF;
5008 tmp |= 0x1C;
5009 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5010
5011 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5012 tmp &= ~0xFF;
5013 tmp |= 0x1C;
5014 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5015
5016 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5017 tmp &= ~(0xFF << 16);
5018 tmp |= (0x1C << 16);
5019 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5020
5021 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5022 tmp &= ~(0xFF << 16);
5023 tmp |= (0x1C << 16);
5024 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5025
5026 if (!is_sdv) {
5027 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5028 tmp |= (1 << 27);
5029 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5030
5031 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5032 tmp |= (1 << 27);
5033 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5034
5035 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5036 tmp &= ~(0xF << 28);
5037 tmp |= (4 << 28);
5038 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5039
5040 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5041 tmp &= ~(0xF << 28);
5042 tmp |= (4 << 28);
5043 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5044 }
5045
5046 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5047 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5048 tmp |= SBI_DBUFF0_ENABLE;
5049 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005050
5051 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005052}
5053
5054/*
5055 * Initialize reference clocks when the driver loads
5056 */
5057void intel_init_pch_refclk(struct drm_device *dev)
5058{
5059 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5060 ironlake_init_pch_refclk(dev);
5061 else if (HAS_PCH_LPT(dev))
5062 lpt_init_pch_refclk(dev);
5063}
5064
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005065static int ironlake_get_refclk(struct drm_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->dev;
5068 struct drm_i915_private *dev_priv = dev->dev_private;
5069 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005070 struct intel_encoder *edp_encoder = NULL;
5071 int num_connectors = 0;
5072 bool is_lvds = false;
5073
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005074 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005075 switch (encoder->type) {
5076 case INTEL_OUTPUT_LVDS:
5077 is_lvds = true;
5078 break;
5079 case INTEL_OUTPUT_EDP:
5080 edp_encoder = encoder;
5081 break;
5082 }
5083 num_connectors++;
5084 }
5085
5086 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5087 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5088 dev_priv->lvds_ssc_freq);
5089 return dev_priv->lvds_ssc_freq * 1000;
5090 }
5091
5092 return 120000;
5093}
5094
Paulo Zanonic8203562012-09-12 10:06:29 -03005095static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5096 struct drm_display_mode *adjusted_mode,
5097 bool dither)
5098{
5099 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5101 int pipe = intel_crtc->pipe;
5102 uint32_t val;
5103
5104 val = I915_READ(PIPECONF(pipe));
5105
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005106 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005107 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005108 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005109 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005110 break;
5111 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005112 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005113 break;
5114 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005115 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005116 break;
5117 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005118 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005119 break;
5120 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005121 /* Case prevented by intel_choose_pipe_bpp_dither. */
5122 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005123 }
5124
5125 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5126 if (dither)
5127 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5128
5129 val &= ~PIPECONF_INTERLACE_MASK;
5130 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5131 val |= PIPECONF_INTERLACED_ILK;
5132 else
5133 val |= PIPECONF_PROGRESSIVE;
5134
Daniel Vetter50f3b012013-03-27 00:44:56 +01005135 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005136 val |= PIPECONF_COLOR_RANGE_SELECT;
5137 else
5138 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5139
Paulo Zanonic8203562012-09-12 10:06:29 -03005140 I915_WRITE(PIPECONF(pipe), val);
5141 POSTING_READ(PIPECONF(pipe));
5142}
5143
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005144/*
5145 * Set up the pipe CSC unit.
5146 *
5147 * Currently only full range RGB to limited range RGB conversion
5148 * is supported, but eventually this should handle various
5149 * RGB<->YCbCr scenarios as well.
5150 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005151static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005152{
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5156 int pipe = intel_crtc->pipe;
5157 uint16_t coeff = 0x7800; /* 1.0 */
5158
5159 /*
5160 * TODO: Check what kind of values actually come out of the pipe
5161 * with these coeff/postoff values and adjust to get the best
5162 * accuracy. Perhaps we even need to take the bpc value into
5163 * consideration.
5164 */
5165
Daniel Vetter50f3b012013-03-27 00:44:56 +01005166 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005167 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5168
5169 /*
5170 * GY/GU and RY/RU should be the other way around according
5171 * to BSpec, but reality doesn't agree. Just set them up in
5172 * a way that results in the correct picture.
5173 */
5174 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5175 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5176
5177 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5178 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5179
5180 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5181 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5182
5183 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5184 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5185 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5186
5187 if (INTEL_INFO(dev)->gen > 6) {
5188 uint16_t postoff = 0;
5189
Daniel Vetter50f3b012013-03-27 00:44:56 +01005190 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005191 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5192
5193 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5194 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5195 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5196
5197 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5198 } else {
5199 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5200
Daniel Vetter50f3b012013-03-27 00:44:56 +01005201 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005202 mode |= CSC_BLACK_SCREEN_OFFSET;
5203
5204 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5205 }
5206}
5207
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005208static void haswell_set_pipeconf(struct drm_crtc *crtc,
5209 struct drm_display_mode *adjusted_mode,
5210 bool dither)
5211{
5212 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005214 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005215 uint32_t val;
5216
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005217 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005218
5219 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5220 if (dither)
5221 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5222
5223 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5224 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5225 val |= PIPECONF_INTERLACED_ILK;
5226 else
5227 val |= PIPECONF_PROGRESSIVE;
5228
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005229 I915_WRITE(PIPECONF(cpu_transcoder), val);
5230 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005231}
5232
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005233static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5234 struct drm_display_mode *adjusted_mode,
5235 intel_clock_t *clock,
5236 bool *has_reduced_clock,
5237 intel_clock_t *reduced_clock)
5238{
5239 struct drm_device *dev = crtc->dev;
5240 struct drm_i915_private *dev_priv = dev->dev_private;
5241 struct intel_encoder *intel_encoder;
5242 int refclk;
5243 const intel_limit_t *limit;
5244 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5245
5246 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5247 switch (intel_encoder->type) {
5248 case INTEL_OUTPUT_LVDS:
5249 is_lvds = true;
5250 break;
5251 case INTEL_OUTPUT_SDVO:
5252 case INTEL_OUTPUT_HDMI:
5253 is_sdvo = true;
5254 if (intel_encoder->needs_tv_clock)
5255 is_tv = true;
5256 break;
5257 case INTEL_OUTPUT_TVOUT:
5258 is_tv = true;
5259 break;
5260 }
5261 }
5262
5263 refclk = ironlake_get_refclk(crtc);
5264
5265 /*
5266 * Returns a set of divisors for the desired target clock with the given
5267 * refclk, or FALSE. The returned values represent the clock equation:
5268 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5269 */
5270 limit = intel_limit(crtc, refclk);
5271 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5272 clock);
5273 if (!ret)
5274 return false;
5275
5276 if (is_lvds && dev_priv->lvds_downclock_avail) {
5277 /*
5278 * Ensure we match the reduced clock's P to the target clock.
5279 * If the clocks don't match, we can't switch the display clock
5280 * by using the FP0/FP1. In such case we will disable the LVDS
5281 * downclock feature.
5282 */
5283 *has_reduced_clock = limit->find_pll(limit, crtc,
5284 dev_priv->lvds_downclock,
5285 refclk,
5286 clock,
5287 reduced_clock);
5288 }
5289
5290 if (is_sdvo && is_tv)
5291 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5292
5293 return true;
5294}
5295
Daniel Vetter01a415f2012-10-27 15:58:40 +02005296static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5297{
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 uint32_t temp;
5300
5301 temp = I915_READ(SOUTH_CHICKEN1);
5302 if (temp & FDI_BC_BIFURCATION_SELECT)
5303 return;
5304
5305 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5306 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5307
5308 temp |= FDI_BC_BIFURCATION_SELECT;
5309 DRM_DEBUG_KMS("enabling fdi C rx\n");
5310 I915_WRITE(SOUTH_CHICKEN1, temp);
5311 POSTING_READ(SOUTH_CHICKEN1);
5312}
5313
5314static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5315{
5316 struct drm_device *dev = intel_crtc->base.dev;
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318 struct intel_crtc *pipe_B_crtc =
5319 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5320
5321 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5322 intel_crtc->pipe, intel_crtc->fdi_lanes);
5323 if (intel_crtc->fdi_lanes > 4) {
5324 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5325 intel_crtc->pipe, intel_crtc->fdi_lanes);
5326 /* Clamp lanes to avoid programming the hw with bogus values. */
5327 intel_crtc->fdi_lanes = 4;
5328
5329 return false;
5330 }
5331
Ben Widawsky7eb552a2013-03-13 14:05:41 -07005332 if (INTEL_INFO(dev)->num_pipes == 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005333 return true;
5334
5335 switch (intel_crtc->pipe) {
5336 case PIPE_A:
5337 return true;
5338 case PIPE_B:
5339 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5340 intel_crtc->fdi_lanes > 2) {
5341 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5342 intel_crtc->pipe, intel_crtc->fdi_lanes);
5343 /* Clamp lanes to avoid programming the hw with bogus values. */
5344 intel_crtc->fdi_lanes = 2;
5345
5346 return false;
5347 }
5348
5349 if (intel_crtc->fdi_lanes > 2)
5350 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5351 else
5352 cpt_enable_fdi_bc_bifurcation(dev);
5353
5354 return true;
5355 case PIPE_C:
5356 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5357 if (intel_crtc->fdi_lanes > 2) {
5358 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5359 intel_crtc->pipe, intel_crtc->fdi_lanes);
5360 /* Clamp lanes to avoid programming the hw with bogus values. */
5361 intel_crtc->fdi_lanes = 2;
5362
5363 return false;
5364 }
5365 } else {
5366 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5367 return false;
5368 }
5369
5370 cpt_enable_fdi_bc_bifurcation(dev);
5371
5372 return true;
5373 default:
5374 BUG();
5375 }
5376}
5377
Paulo Zanonid4b19312012-11-29 11:29:32 -02005378int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5379{
5380 /*
5381 * Account for spread spectrum to avoid
5382 * oversubscribing the link. Max center spread
5383 * is 2.5%; use 5% for safety's sake.
5384 */
5385 u32 bps = target_clock * bpp * 21 / 20;
5386 return bps / (link_bw * 8) + 1;
5387}
5388
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005389void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5390 struct intel_link_m_n *m_n)
5391{
5392 struct drm_device *dev = crtc->base.dev;
5393 struct drm_i915_private *dev_priv = dev->dev_private;
5394 int pipe = crtc->pipe;
5395
5396 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5397 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5398 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5399 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5400}
5401
5402void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5403 struct intel_link_m_n *m_n)
5404{
5405 struct drm_device *dev = crtc->base.dev;
5406 struct drm_i915_private *dev_priv = dev->dev_private;
5407 int pipe = crtc->pipe;
5408 enum transcoder transcoder = crtc->cpu_transcoder;
5409
5410 if (INTEL_INFO(dev)->gen >= 5) {
5411 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5412 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5413 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5414 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5415 } else {
5416 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5417 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5418 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5419 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5420 }
5421}
5422
5423static void ironlake_fdi_set_m_n(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005424{
5425 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08005426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005427 struct drm_display_mode *adjusted_mode =
5428 &intel_crtc->config.adjusted_mode;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005429 struct intel_link_m_n m_n = {0};
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005430 int target_clock, lane, link_bw;
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005431
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005432 /* FDI is a binary signal running at ~2.7GHz, encoding
5433 * each output octet as 10 bits. The actual frequency
5434 * is stored as a divider into a 100MHz clock, and the
5435 * mode pixel clock is stored in units of 1KHz.
5436 * Hence the bw of each lane in terms of the mode signal
5437 * is:
5438 */
5439 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005440
Daniel Vetterdf92b1e2013-03-28 10:41:58 +01005441 if (intel_crtc->config.pixel_target_clock)
5442 target_clock = intel_crtc->config.pixel_target_clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005443 else
5444 target_clock = adjusted_mode->clock;
5445
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005446 lane = ironlake_get_lanes_required(target_clock, link_bw,
5447 intel_crtc->config.pipe_bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005448
5449 intel_crtc->fdi_lanes = lane;
5450
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005451 if (intel_crtc->config.pixel_multiplier > 1)
5452 link_bw *= intel_crtc->config.pixel_multiplier;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005453 intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane, target_clock,
5454 link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005455
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005456 intel_cpu_transcoder_set_m_n(intel_crtc, &m_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005457}
5458
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005459static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005460 intel_clock_t *clock, u32 fp)
5461{
5462 struct drm_crtc *crtc = &intel_crtc->base;
5463 struct drm_device *dev = crtc->dev;
5464 struct drm_i915_private *dev_priv = dev->dev_private;
5465 struct intel_encoder *intel_encoder;
5466 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005467 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005468 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005469
5470 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5471 switch (intel_encoder->type) {
5472 case INTEL_OUTPUT_LVDS:
5473 is_lvds = true;
5474 break;
5475 case INTEL_OUTPUT_SDVO:
5476 case INTEL_OUTPUT_HDMI:
5477 is_sdvo = true;
5478 if (intel_encoder->needs_tv_clock)
5479 is_tv = true;
5480 break;
5481 case INTEL_OUTPUT_TVOUT:
5482 is_tv = true;
5483 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005484 }
5485
5486 num_connectors++;
5487 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005488
Chris Wilsonc1858122010-12-03 21:35:48 +00005489 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005490 factor = 21;
5491 if (is_lvds) {
5492 if ((intel_panel_use_ssc(dev_priv) &&
5493 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005494 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005495 factor = 25;
5496 } else if (is_sdvo && is_tv)
5497 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005498
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005499 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005500 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005501
Chris Wilson5eddb702010-09-11 13:48:45 +01005502 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005503
Eric Anholta07d6782011-03-30 13:01:08 -07005504 if (is_lvds)
5505 dpll |= DPLLB_MODE_LVDS;
5506 else
5507 dpll |= DPLLB_MODE_DAC_SERIAL;
5508 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005509 if (intel_crtc->config.pixel_multiplier > 1) {
5510 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5511 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 }
Eric Anholta07d6782011-03-30 13:01:08 -07005513 dpll |= DPLL_DVO_HIGH_SPEED;
5514 }
Daniel Vetter8b470472013-03-28 10:41:59 +01005515 if (intel_crtc->config.has_dp_encoder &&
5516 intel_crtc->config.has_pch_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005517 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005518
Eric Anholta07d6782011-03-30 13:01:08 -07005519 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005520 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005521 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005522 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005523
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005524 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005525 case 5:
5526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5527 break;
5528 case 7:
5529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5530 break;
5531 case 10:
5532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5533 break;
5534 case 14:
5535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5536 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005537 }
5538
5539 if (is_sdvo && is_tv)
5540 dpll |= PLL_REF_INPUT_TVCLKINBC;
5541 else if (is_tv)
5542 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005543 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005544 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005545 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005546 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547 else
5548 dpll |= PLL_REF_INPUT_DREFCLK;
5549
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005550 return dpll;
5551}
5552
Jesse Barnes79e53942008-11-07 14:24:08 -08005553static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005554 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005555 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005556{
5557 struct drm_device *dev = crtc->dev;
5558 struct drm_i915_private *dev_priv = dev->dev_private;
5559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005560 struct drm_display_mode *adjusted_mode =
5561 &intel_crtc->config.adjusted_mode;
5562 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005563 int pipe = intel_crtc->pipe;
5564 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005565 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005566 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005567 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005568 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005569 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005570 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005571 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005572 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005573
5574 for_each_encoder_on_crtc(dev, crtc, encoder) {
5575 switch (encoder->type) {
5576 case INTEL_OUTPUT_LVDS:
5577 is_lvds = true;
5578 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005579 }
5580
5581 num_connectors++;
5582 }
5583
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005584 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5585 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5586
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005587 intel_crtc->cpu_transcoder = pipe;
5588
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005589 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5590 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005591 if (!ok) {
5592 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5593 return -EINVAL;
5594 }
5595
5596 /* Ensure that the cursor is valid for the new mode before changing... */
5597 intel_crtc_update_cursor(crtc, true);
5598
Jesse Barnes79e53942008-11-07 14:24:08 -08005599 /* determine panel color depth */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01005600 dither = intel_crtc->config.dither;
Paulo Zanonic8203562012-09-12 10:06:29 -03005601 if (is_lvds && dev_priv->lvds_dither)
5602 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005603
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5605 if (has_reduced_clock)
5606 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5607 reduced_clock.m2;
5608
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005609 dpll = ironlake_compute_dpll(intel_crtc, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005610
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005611 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005612 drm_mode_debug_printmodeline(mode);
5613
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005614 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005615 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005616 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005617
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005618 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5619 if (pll == NULL) {
5620 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5621 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005622 return -EINVAL;
5623 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005624 } else
5625 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005626
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005627 if (intel_crtc->config.has_dp_encoder)
5628 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005629
Daniel Vetterdafd2262012-11-26 17:22:07 +01005630 for_each_encoder_on_crtc(dev, crtc, encoder)
5631 if (encoder->pre_pll_enable)
5632 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005633
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005634 if (intel_crtc->pch_pll) {
5635 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005636
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005637 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005638 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005639 udelay(150);
5640
Eric Anholt8febb292011-03-30 13:01:07 -07005641 /* The pixel multiplier can only be updated once the
5642 * DPLL is enabled and the clocks are stable.
5643 *
5644 * So write it again.
5645 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005646 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005647 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005648
Chris Wilson5eddb702010-09-11 13:48:45 +01005649 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005650 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005651 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005652 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005653 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005654 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005655 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005656 }
5657 }
5658
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005659 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005660
Daniel Vetter01a415f2012-10-27 15:58:40 +02005661 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5662 * ironlake_check_fdi_lanes. */
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005663 intel_crtc->fdi_lanes = 0;
5664 if (intel_crtc->config.has_pch_encoder)
5665 ironlake_fdi_set_m_n(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01005666
Daniel Vetter01a415f2012-10-27 15:58:40 +02005667 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005668
Paulo Zanonic8203562012-09-12 10:06:29 -03005669 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005670
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005671 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005673 /* Set up the display plane register */
5674 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005675 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005676
Daniel Vetter94352cf2012-07-05 22:51:56 +02005677 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005678
5679 intel_update_watermarks(dev);
5680
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005681 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5682
Daniel Vetter01a415f2012-10-27 15:58:40 +02005683 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005684}
5685
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005686static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5687 struct intel_crtc_config *pipe_config)
5688{
5689 struct drm_device *dev = crtc->base.dev;
5690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 uint32_t tmp;
5692
5693 tmp = I915_READ(PIPECONF(crtc->pipe));
5694 if (!(tmp & PIPECONF_ENABLE))
5695 return false;
5696
5697 return true;
5698}
5699
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005700static void haswell_modeset_global_resources(struct drm_device *dev)
5701{
5702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 bool enable = false;
5704 struct intel_crtc *crtc;
5705 struct intel_encoder *encoder;
5706
5707 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5708 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5709 enable = true;
5710 /* XXX: Should check for edp transcoder here, but thanks to init
5711 * sequence that's not yet available. Just in case desktop eDP
5712 * on PORT D is possible on haswell, too. */
5713 }
5714
5715 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5716 base.head) {
5717 if (encoder->type != INTEL_OUTPUT_EDP &&
5718 encoder->connectors_active)
5719 enable = true;
5720 }
5721
5722 /* Even the eDP panel fitter is outside the always-on well. */
5723 if (dev_priv->pch_pf_size)
5724 enable = true;
5725
5726 intel_set_power_well(dev, enable);
5727}
5728
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005729static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005730 int x, int y,
5731 struct drm_framebuffer *fb)
5732{
5733 struct drm_device *dev = crtc->dev;
5734 struct drm_i915_private *dev_priv = dev->dev_private;
5735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005736 struct drm_display_mode *adjusted_mode =
5737 &intel_crtc->config.adjusted_mode;
5738 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005739 int pipe = intel_crtc->pipe;
5740 int plane = intel_crtc->plane;
5741 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005742 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005743 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005744 int ret;
5745 bool dither;
5746
5747 for_each_encoder_on_crtc(dev, crtc, encoder) {
5748 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005749 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005750 if (!intel_encoder_is_pch_edp(&encoder->base))
5751 is_cpu_edp = true;
5752 break;
5753 }
5754
5755 num_connectors++;
5756 }
5757
Daniel Vetterbba21812013-03-22 10:53:40 +01005758 if (is_cpu_edp)
5759 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5760 else
5761 intel_crtc->cpu_transcoder = pipe;
5762
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005763 /* We are not sure yet this won't happen. */
5764 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5765 INTEL_PCH_TYPE(dev));
5766
5767 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5768 num_connectors, pipe_name(pipe));
5769
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005770 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005771 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5772
5773 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5774
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005775 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5776 return -EINVAL;
5777
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005778 /* Ensure that the cursor is valid for the new mode before changing... */
5779 intel_crtc_update_cursor(crtc, true);
5780
5781 /* determine panel color depth */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01005782 dither = intel_crtc->config.dither;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005783
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005784 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5785 drm_mode_debug_printmodeline(mode);
5786
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005787 if (intel_crtc->config.has_dp_encoder)
5788 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005789
5790 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005791
5792 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5793
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005794 if (intel_crtc->config.has_pch_encoder)
5795 ironlake_fdi_set_m_n(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005796
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005797 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005798
Daniel Vetter50f3b012013-03-27 00:44:56 +01005799 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005800
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005801 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005802 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005803 POSTING_READ(DSPCNTR(plane));
5804
5805 ret = intel_pipe_set_base(crtc, x, y, fb);
5806
5807 intel_update_watermarks(dev);
5808
5809 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5810
Jesse Barnes79e53942008-11-07 14:24:08 -08005811 return ret;
5812}
5813
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005814static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5815 struct intel_crtc_config *pipe_config)
5816{
5817 struct drm_device *dev = crtc->base.dev;
5818 struct drm_i915_private *dev_priv = dev->dev_private;
5819 uint32_t tmp;
5820
5821 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
5822 if (!(tmp & PIPECONF_ENABLE))
5823 return false;
5824
5825 return true;
5826}
5827
Eric Anholtf564048e2011-03-30 13:01:02 -07005828static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005829 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005830 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005831{
5832 struct drm_device *dev = crtc->dev;
5833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005834 struct drm_encoder_helper_funcs *encoder_funcs;
5835 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005837 struct drm_display_mode *adjusted_mode =
5838 &intel_crtc->config.adjusted_mode;
5839 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005840 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005841 int ret;
5842
Eric Anholt0b701d22011-03-30 13:01:03 -07005843 drm_vblank_pre_modeset(dev, pipe);
5844
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005845 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5846
Jesse Barnes79e53942008-11-07 14:24:08 -08005847 drm_vblank_post_modeset(dev, pipe);
5848
Daniel Vetter9256aa12012-10-31 19:26:13 +01005849 if (ret != 0)
5850 return ret;
5851
5852 for_each_encoder_on_crtc(dev, crtc, encoder) {
5853 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5854 encoder->base.base.id,
5855 drm_get_encoder_name(&encoder->base),
5856 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005857 if (encoder->mode_set) {
5858 encoder->mode_set(encoder);
5859 } else {
5860 encoder_funcs = encoder->base.helper_private;
5861 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5862 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01005863 }
5864
5865 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005866}
5867
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005868static bool intel_eld_uptodate(struct drm_connector *connector,
5869 int reg_eldv, uint32_t bits_eldv,
5870 int reg_elda, uint32_t bits_elda,
5871 int reg_edid)
5872{
5873 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5874 uint8_t *eld = connector->eld;
5875 uint32_t i;
5876
5877 i = I915_READ(reg_eldv);
5878 i &= bits_eldv;
5879
5880 if (!eld[0])
5881 return !i;
5882
5883 if (!i)
5884 return false;
5885
5886 i = I915_READ(reg_elda);
5887 i &= ~bits_elda;
5888 I915_WRITE(reg_elda, i);
5889
5890 for (i = 0; i < eld[2]; i++)
5891 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5892 return false;
5893
5894 return true;
5895}
5896
Wu Fengguange0dac652011-09-05 14:25:34 +08005897static void g4x_write_eld(struct drm_connector *connector,
5898 struct drm_crtc *crtc)
5899{
5900 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5901 uint8_t *eld = connector->eld;
5902 uint32_t eldv;
5903 uint32_t len;
5904 uint32_t i;
5905
5906 i = I915_READ(G4X_AUD_VID_DID);
5907
5908 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5909 eldv = G4X_ELDV_DEVCL_DEVBLC;
5910 else
5911 eldv = G4X_ELDV_DEVCTG;
5912
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005913 if (intel_eld_uptodate(connector,
5914 G4X_AUD_CNTL_ST, eldv,
5915 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5916 G4X_HDMIW_HDMIEDID))
5917 return;
5918
Wu Fengguange0dac652011-09-05 14:25:34 +08005919 i = I915_READ(G4X_AUD_CNTL_ST);
5920 i &= ~(eldv | G4X_ELD_ADDR);
5921 len = (i >> 9) & 0x1f; /* ELD buffer size */
5922 I915_WRITE(G4X_AUD_CNTL_ST, i);
5923
5924 if (!eld[0])
5925 return;
5926
5927 len = min_t(uint8_t, eld[2], len);
5928 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5929 for (i = 0; i < len; i++)
5930 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5931
5932 i = I915_READ(G4X_AUD_CNTL_ST);
5933 i |= eldv;
5934 I915_WRITE(G4X_AUD_CNTL_ST, i);
5935}
5936
Wang Xingchao83358c852012-08-16 22:43:37 +08005937static void haswell_write_eld(struct drm_connector *connector,
5938 struct drm_crtc *crtc)
5939{
5940 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5941 uint8_t *eld = connector->eld;
5942 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005944 uint32_t eldv;
5945 uint32_t i;
5946 int len;
5947 int pipe = to_intel_crtc(crtc)->pipe;
5948 int tmp;
5949
5950 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5951 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5952 int aud_config = HSW_AUD_CFG(pipe);
5953 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5954
5955
5956 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5957
5958 /* Audio output enable */
5959 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5960 tmp = I915_READ(aud_cntrl_st2);
5961 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5962 I915_WRITE(aud_cntrl_st2, tmp);
5963
5964 /* Wait for 1 vertical blank */
5965 intel_wait_for_vblank(dev, pipe);
5966
5967 /* Set ELD valid state */
5968 tmp = I915_READ(aud_cntrl_st2);
5969 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5970 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5971 I915_WRITE(aud_cntrl_st2, tmp);
5972 tmp = I915_READ(aud_cntrl_st2);
5973 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5974
5975 /* Enable HDMI mode */
5976 tmp = I915_READ(aud_config);
5977 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5978 /* clear N_programing_enable and N_value_index */
5979 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5980 I915_WRITE(aud_config, tmp);
5981
5982 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5983
5984 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005985 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08005986
5987 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5988 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5989 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5990 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5991 } else
5992 I915_WRITE(aud_config, 0);
5993
5994 if (intel_eld_uptodate(connector,
5995 aud_cntrl_st2, eldv,
5996 aud_cntl_st, IBX_ELD_ADDRESS,
5997 hdmiw_hdmiedid))
5998 return;
5999
6000 i = I915_READ(aud_cntrl_st2);
6001 i &= ~eldv;
6002 I915_WRITE(aud_cntrl_st2, i);
6003
6004 if (!eld[0])
6005 return;
6006
6007 i = I915_READ(aud_cntl_st);
6008 i &= ~IBX_ELD_ADDRESS;
6009 I915_WRITE(aud_cntl_st, i);
6010 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6011 DRM_DEBUG_DRIVER("port num:%d\n", i);
6012
6013 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6014 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6015 for (i = 0; i < len; i++)
6016 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6017
6018 i = I915_READ(aud_cntrl_st2);
6019 i |= eldv;
6020 I915_WRITE(aud_cntrl_st2, i);
6021
6022}
6023
Wu Fengguange0dac652011-09-05 14:25:34 +08006024static void ironlake_write_eld(struct drm_connector *connector,
6025 struct drm_crtc *crtc)
6026{
6027 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6028 uint8_t *eld = connector->eld;
6029 uint32_t eldv;
6030 uint32_t i;
6031 int len;
6032 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006033 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006034 int aud_cntl_st;
6035 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006036 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006037
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006038 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006039 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6040 aud_config = IBX_AUD_CFG(pipe);
6041 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006042 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006043 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006044 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6045 aud_config = CPT_AUD_CFG(pipe);
6046 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006047 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006048 }
6049
Wang Xingchao9b138a82012-08-09 16:52:18 +08006050 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006051
6052 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006053 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006054 if (!i) {
6055 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6056 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006057 eldv = IBX_ELD_VALIDB;
6058 eldv |= IBX_ELD_VALIDB << 4;
6059 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006060 } else {
6061 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006062 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006063 }
6064
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006065 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6066 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6067 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006068 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6069 } else
6070 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006071
6072 if (intel_eld_uptodate(connector,
6073 aud_cntrl_st2, eldv,
6074 aud_cntl_st, IBX_ELD_ADDRESS,
6075 hdmiw_hdmiedid))
6076 return;
6077
Wu Fengguange0dac652011-09-05 14:25:34 +08006078 i = I915_READ(aud_cntrl_st2);
6079 i &= ~eldv;
6080 I915_WRITE(aud_cntrl_st2, i);
6081
6082 if (!eld[0])
6083 return;
6084
Wu Fengguange0dac652011-09-05 14:25:34 +08006085 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006086 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006087 I915_WRITE(aud_cntl_st, i);
6088
6089 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6090 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6091 for (i = 0; i < len; i++)
6092 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6093
6094 i = I915_READ(aud_cntrl_st2);
6095 i |= eldv;
6096 I915_WRITE(aud_cntrl_st2, i);
6097}
6098
6099void intel_write_eld(struct drm_encoder *encoder,
6100 struct drm_display_mode *mode)
6101{
6102 struct drm_crtc *crtc = encoder->crtc;
6103 struct drm_connector *connector;
6104 struct drm_device *dev = encoder->dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106
6107 connector = drm_select_eld(encoder, mode);
6108 if (!connector)
6109 return;
6110
6111 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6112 connector->base.id,
6113 drm_get_connector_name(connector),
6114 connector->encoder->base.id,
6115 drm_get_encoder_name(connector->encoder));
6116
6117 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6118
6119 if (dev_priv->display.write_eld)
6120 dev_priv->display.write_eld(connector, crtc);
6121}
6122
Jesse Barnes79e53942008-11-07 14:24:08 -08006123/** Loads the palette/gamma unit for the CRTC with the prepared values */
6124void intel_crtc_load_lut(struct drm_crtc *crtc)
6125{
6126 struct drm_device *dev = crtc->dev;
6127 struct drm_i915_private *dev_priv = dev->dev_private;
6128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006129 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006130 int i;
6131
6132 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006133 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006134 return;
6135
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006136 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006137 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006138 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006139
Jesse Barnes79e53942008-11-07 14:24:08 -08006140 for (i = 0; i < 256; i++) {
6141 I915_WRITE(palreg + 4 * i,
6142 (intel_crtc->lut_r[i] << 16) |
6143 (intel_crtc->lut_g[i] << 8) |
6144 intel_crtc->lut_b[i]);
6145 }
6146}
6147
Chris Wilson560b85b2010-08-07 11:01:38 +01006148static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6149{
6150 struct drm_device *dev = crtc->dev;
6151 struct drm_i915_private *dev_priv = dev->dev_private;
6152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6153 bool visible = base != 0;
6154 u32 cntl;
6155
6156 if (intel_crtc->cursor_visible == visible)
6157 return;
6158
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006159 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006160 if (visible) {
6161 /* On these chipsets we can only modify the base whilst
6162 * the cursor is disabled.
6163 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006164 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006165
6166 cntl &= ~(CURSOR_FORMAT_MASK);
6167 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6168 cntl |= CURSOR_ENABLE |
6169 CURSOR_GAMMA_ENABLE |
6170 CURSOR_FORMAT_ARGB;
6171 } else
6172 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006173 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006174
6175 intel_crtc->cursor_visible = visible;
6176}
6177
6178static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6183 int pipe = intel_crtc->pipe;
6184 bool visible = base != 0;
6185
6186 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006187 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006188 if (base) {
6189 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6190 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6191 cntl |= pipe << 28; /* Connect to correct pipe */
6192 } else {
6193 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6194 cntl |= CURSOR_MODE_DISABLE;
6195 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006196 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006197
6198 intel_crtc->cursor_visible = visible;
6199 }
6200 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006201 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006202}
6203
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006204static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6205{
6206 struct drm_device *dev = crtc->dev;
6207 struct drm_i915_private *dev_priv = dev->dev_private;
6208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6209 int pipe = intel_crtc->pipe;
6210 bool visible = base != 0;
6211
6212 if (intel_crtc->cursor_visible != visible) {
6213 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6214 if (base) {
6215 cntl &= ~CURSOR_MODE;
6216 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6217 } else {
6218 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6219 cntl |= CURSOR_MODE_DISABLE;
6220 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006221 if (IS_HASWELL(dev))
6222 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006223 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6224
6225 intel_crtc->cursor_visible = visible;
6226 }
6227 /* and commit changes on next vblank */
6228 I915_WRITE(CURBASE_IVB(pipe), base);
6229}
6230
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006231/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006232static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6233 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006234{
6235 struct drm_device *dev = crtc->dev;
6236 struct drm_i915_private *dev_priv = dev->dev_private;
6237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6238 int pipe = intel_crtc->pipe;
6239 int x = intel_crtc->cursor_x;
6240 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006241 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006242 bool visible;
6243
6244 pos = 0;
6245
Chris Wilson6b383a72010-09-13 13:54:26 +01006246 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006247 base = intel_crtc->cursor_addr;
6248 if (x > (int) crtc->fb->width)
6249 base = 0;
6250
6251 if (y > (int) crtc->fb->height)
6252 base = 0;
6253 } else
6254 base = 0;
6255
6256 if (x < 0) {
6257 if (x + intel_crtc->cursor_width < 0)
6258 base = 0;
6259
6260 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6261 x = -x;
6262 }
6263 pos |= x << CURSOR_X_SHIFT;
6264
6265 if (y < 0) {
6266 if (y + intel_crtc->cursor_height < 0)
6267 base = 0;
6268
6269 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6270 y = -y;
6271 }
6272 pos |= y << CURSOR_Y_SHIFT;
6273
6274 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006275 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006276 return;
6277
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006278 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006279 I915_WRITE(CURPOS_IVB(pipe), pos);
6280 ivb_update_cursor(crtc, base);
6281 } else {
6282 I915_WRITE(CURPOS(pipe), pos);
6283 if (IS_845G(dev) || IS_I865G(dev))
6284 i845_update_cursor(crtc, base);
6285 else
6286 i9xx_update_cursor(crtc, base);
6287 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006288}
6289
Jesse Barnes79e53942008-11-07 14:24:08 -08006290static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006291 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006292 uint32_t handle,
6293 uint32_t width, uint32_t height)
6294{
6295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
6297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006298 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006299 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006300 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006301
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 /* if we want to turn off the cursor ignore width and height */
6303 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006304 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006305 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006306 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006307 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006308 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006309 }
6310
6311 /* Currently we only support 64x64 cursors */
6312 if (width != 64 || height != 64) {
6313 DRM_ERROR("we currently only support 64x64 cursors\n");
6314 return -EINVAL;
6315 }
6316
Chris Wilson05394f32010-11-08 19:18:58 +00006317 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006318 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006319 return -ENOENT;
6320
Chris Wilson05394f32010-11-08 19:18:58 +00006321 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006322 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006323 ret = -ENOMEM;
6324 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006325 }
6326
Dave Airlie71acb5e2008-12-30 20:31:46 +10006327 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006328 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006329 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006330 unsigned alignment;
6331
Chris Wilsond9e86c02010-11-10 16:40:20 +00006332 if (obj->tiling_mode) {
6333 DRM_ERROR("cursor cannot be tiled\n");
6334 ret = -EINVAL;
6335 goto fail_locked;
6336 }
6337
Chris Wilson693db182013-03-05 14:52:39 +00006338 /* Note that the w/a also requires 2 PTE of padding following
6339 * the bo. We currently fill all unused PTE with the shadow
6340 * page and so we should always have valid PTE following the
6341 * cursor preventing the VT-d warning.
6342 */
6343 alignment = 0;
6344 if (need_vtd_wa(dev))
6345 alignment = 64*1024;
6346
6347 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006348 if (ret) {
6349 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006350 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006351 }
6352
Chris Wilsond9e86c02010-11-10 16:40:20 +00006353 ret = i915_gem_object_put_fence(obj);
6354 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006355 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006356 goto fail_unpin;
6357 }
6358
Chris Wilson05394f32010-11-08 19:18:58 +00006359 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006360 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006361 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006362 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006363 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6364 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006365 if (ret) {
6366 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006367 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006368 }
Chris Wilson05394f32010-11-08 19:18:58 +00006369 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006370 }
6371
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006372 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006373 I915_WRITE(CURSIZE, (height << 12) | width);
6374
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006375 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006376 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006377 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006378 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006379 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6380 } else
6381 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006382 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006383 }
Jesse Barnes80824002009-09-10 15:28:06 -07006384
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006385 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006386
6387 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006388 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006389 intel_crtc->cursor_width = width;
6390 intel_crtc->cursor_height = height;
6391
Chris Wilson6b383a72010-09-13 13:54:26 +01006392 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006393
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006395fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006396 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006397fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006398 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006399fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006400 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006401 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006402}
6403
6404static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6405{
Jesse Barnes79e53942008-11-07 14:24:08 -08006406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006407
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006408 intel_crtc->cursor_x = x;
6409 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006410
Chris Wilson6b383a72010-09-13 13:54:26 +01006411 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006412
6413 return 0;
6414}
6415
6416/** Sets the color ramps on behalf of RandR */
6417void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6418 u16 blue, int regno)
6419{
6420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6421
6422 intel_crtc->lut_r[regno] = red >> 8;
6423 intel_crtc->lut_g[regno] = green >> 8;
6424 intel_crtc->lut_b[regno] = blue >> 8;
6425}
6426
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006427void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6428 u16 *blue, int regno)
6429{
6430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6431
6432 *red = intel_crtc->lut_r[regno] << 8;
6433 *green = intel_crtc->lut_g[regno] << 8;
6434 *blue = intel_crtc->lut_b[regno] << 8;
6435}
6436
Jesse Barnes79e53942008-11-07 14:24:08 -08006437static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006438 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006439{
James Simmons72034252010-08-03 01:33:19 +01006440 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006442
James Simmons72034252010-08-03 01:33:19 +01006443 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 intel_crtc->lut_r[i] = red[i] >> 8;
6445 intel_crtc->lut_g[i] = green[i] >> 8;
6446 intel_crtc->lut_b[i] = blue[i] >> 8;
6447 }
6448
6449 intel_crtc_load_lut(crtc);
6450}
6451
Jesse Barnes79e53942008-11-07 14:24:08 -08006452/* VESA 640x480x72Hz mode to set on the pipe */
6453static struct drm_display_mode load_detect_mode = {
6454 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6455 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6456};
6457
Chris Wilsond2dff872011-04-19 08:36:26 +01006458static struct drm_framebuffer *
6459intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006460 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006461 struct drm_i915_gem_object *obj)
6462{
6463 struct intel_framebuffer *intel_fb;
6464 int ret;
6465
6466 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6467 if (!intel_fb) {
6468 drm_gem_object_unreference_unlocked(&obj->base);
6469 return ERR_PTR(-ENOMEM);
6470 }
6471
6472 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6473 if (ret) {
6474 drm_gem_object_unreference_unlocked(&obj->base);
6475 kfree(intel_fb);
6476 return ERR_PTR(ret);
6477 }
6478
6479 return &intel_fb->base;
6480}
6481
6482static u32
6483intel_framebuffer_pitch_for_width(int width, int bpp)
6484{
6485 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6486 return ALIGN(pitch, 64);
6487}
6488
6489static u32
6490intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6491{
6492 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6493 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6494}
6495
6496static struct drm_framebuffer *
6497intel_framebuffer_create_for_mode(struct drm_device *dev,
6498 struct drm_display_mode *mode,
6499 int depth, int bpp)
6500{
6501 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006502 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006503
6504 obj = i915_gem_alloc_object(dev,
6505 intel_framebuffer_size_for_mode(mode, bpp));
6506 if (obj == NULL)
6507 return ERR_PTR(-ENOMEM);
6508
6509 mode_cmd.width = mode->hdisplay;
6510 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006511 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6512 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006513 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006514
6515 return intel_framebuffer_create(dev, &mode_cmd, obj);
6516}
6517
6518static struct drm_framebuffer *
6519mode_fits_in_fbdev(struct drm_device *dev,
6520 struct drm_display_mode *mode)
6521{
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523 struct drm_i915_gem_object *obj;
6524 struct drm_framebuffer *fb;
6525
6526 if (dev_priv->fbdev == NULL)
6527 return NULL;
6528
6529 obj = dev_priv->fbdev->ifb.obj;
6530 if (obj == NULL)
6531 return NULL;
6532
6533 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006534 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6535 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006536 return NULL;
6537
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006538 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006539 return NULL;
6540
6541 return fb;
6542}
6543
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006544bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006545 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006546 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006547{
6548 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006549 struct intel_encoder *intel_encoder =
6550 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006551 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006552 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 struct drm_crtc *crtc = NULL;
6554 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006555 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 int i = -1;
6557
Chris Wilsond2dff872011-04-19 08:36:26 +01006558 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6559 connector->base.id, drm_get_connector_name(connector),
6560 encoder->base.id, drm_get_encoder_name(encoder));
6561
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 /*
6563 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006564 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 * - if the connector already has an assigned crtc, use it (but make
6566 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006567 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006568 * - try to find the first unused crtc that can drive this connector,
6569 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006570 */
6571
6572 /* See if we already have a CRTC for this connector */
6573 if (encoder->crtc) {
6574 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006575
Daniel Vetter7b240562012-12-12 00:35:33 +01006576 mutex_lock(&crtc->mutex);
6577
Daniel Vetter24218aa2012-08-12 19:27:11 +02006578 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006579 old->load_detect_temp = false;
6580
6581 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006582 if (connector->dpms != DRM_MODE_DPMS_ON)
6583 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006584
Chris Wilson71731882011-04-19 23:10:58 +01006585 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 }
6587
6588 /* Find an unused one (if possible) */
6589 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6590 i++;
6591 if (!(encoder->possible_crtcs & (1 << i)))
6592 continue;
6593 if (!possible_crtc->enabled) {
6594 crtc = possible_crtc;
6595 break;
6596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006597 }
6598
6599 /*
6600 * If we didn't find an unused CRTC, don't use any.
6601 */
6602 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006603 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6604 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 }
6606
Daniel Vetter7b240562012-12-12 00:35:33 +01006607 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006608 intel_encoder->new_crtc = to_intel_crtc(crtc);
6609 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006610
6611 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006612 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006613 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006614 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006615
Chris Wilson64927112011-04-20 07:25:26 +01006616 if (!mode)
6617 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618
Chris Wilsond2dff872011-04-19 08:36:26 +01006619 /* We need a framebuffer large enough to accommodate all accesses
6620 * that the plane may generate whilst we perform load detection.
6621 * We can not rely on the fbcon either being present (we get called
6622 * during its initialisation to detect all boot displays, or it may
6623 * not even exist) or that it is large enough to satisfy the
6624 * requested mode.
6625 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006626 fb = mode_fits_in_fbdev(dev, mode);
6627 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006628 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006629 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6630 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006631 } else
6632 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006633 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006634 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006635 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006637 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006638
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006639 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006640 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006641 if (old->release_fb)
6642 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006643 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006644 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006645 }
Chris Wilson71731882011-04-19 23:10:58 +01006646
Jesse Barnes79e53942008-11-07 14:24:08 -08006647 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006648 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006649 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006650}
6651
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006652void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006653 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006654{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006655 struct intel_encoder *intel_encoder =
6656 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006657 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006658 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659
Chris Wilsond2dff872011-04-19 08:36:26 +01006660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6661 connector->base.id, drm_get_connector_name(connector),
6662 encoder->base.id, drm_get_encoder_name(encoder));
6663
Chris Wilson8261b192011-04-19 23:18:09 +01006664 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006665 to_intel_connector(connector)->new_encoder = NULL;
6666 intel_encoder->new_crtc = NULL;
6667 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006668
Daniel Vetter36206362012-12-10 20:42:17 +01006669 if (old->release_fb) {
6670 drm_framebuffer_unregister_private(old->release_fb);
6671 drm_framebuffer_unreference(old->release_fb);
6672 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006673
Daniel Vetter67c96402013-01-23 16:25:09 +00006674 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006675 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 }
6677
Eric Anholtc751ce42010-03-25 11:48:48 -07006678 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006679 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6680 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006681
6682 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006683}
6684
6685/* Returns the clock of the currently programmed mode of the given pipe. */
6686static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6687{
6688 struct drm_i915_private *dev_priv = dev->dev_private;
6689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6690 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006691 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006692 u32 fp;
6693 intel_clock_t clock;
6694
6695 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006696 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006697 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006698 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006699
6700 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006701 if (IS_PINEVIEW(dev)) {
6702 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6703 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006704 } else {
6705 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6706 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6707 }
6708
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006709 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006710 if (IS_PINEVIEW(dev))
6711 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6712 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006713 else
6714 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 DPLL_FPA01_P1_POST_DIV_SHIFT);
6716
6717 switch (dpll & DPLL_MODE_MASK) {
6718 case DPLLB_MODE_DAC_SERIAL:
6719 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6720 5 : 10;
6721 break;
6722 case DPLLB_MODE_LVDS:
6723 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6724 7 : 14;
6725 break;
6726 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006727 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006728 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6729 return 0;
6730 }
6731
6732 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006733 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006734 } else {
6735 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6736
6737 if (is_lvds) {
6738 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6739 DPLL_FPA01_P1_POST_DIV_SHIFT);
6740 clock.p2 = 14;
6741
6742 if ((dpll & PLL_REF_INPUT_MASK) ==
6743 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6744 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006745 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006746 } else
Shaohua Li21778322009-02-23 15:19:16 +08006747 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 } else {
6749 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6750 clock.p1 = 2;
6751 else {
6752 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6753 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6754 }
6755 if (dpll & PLL_P2_DIVIDE_BY_4)
6756 clock.p2 = 4;
6757 else
6758 clock.p2 = 2;
6759
Shaohua Li21778322009-02-23 15:19:16 +08006760 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 }
6762 }
6763
6764 /* XXX: It would be nice to validate the clocks, but we can't reuse
6765 * i830PllIsValid() because it relies on the xf86_config connector
6766 * configuration being accurate, which it isn't necessarily.
6767 */
6768
6769 return clock.dot;
6770}
6771
6772/** Returns the currently programmed mode of the given pipe. */
6773struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6774 struct drm_crtc *crtc)
6775{
Jesse Barnes548f2452011-02-17 10:40:53 -08006776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006778 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006780 int htot = I915_READ(HTOTAL(cpu_transcoder));
6781 int hsync = I915_READ(HSYNC(cpu_transcoder));
6782 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6783 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006784
6785 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6786 if (!mode)
6787 return NULL;
6788
6789 mode->clock = intel_crtc_clock_get(dev, crtc);
6790 mode->hdisplay = (htot & 0xffff) + 1;
6791 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6792 mode->hsync_start = (hsync & 0xffff) + 1;
6793 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6794 mode->vdisplay = (vtot & 0xffff) + 1;
6795 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6796 mode->vsync_start = (vsync & 0xffff) + 1;
6797 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6798
6799 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006800
6801 return mode;
6802}
6803
Daniel Vetter3dec0092010-08-20 21:40:52 +02006804static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006805{
6806 struct drm_device *dev = crtc->dev;
6807 drm_i915_private_t *dev_priv = dev->dev_private;
6808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6809 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006810 int dpll_reg = DPLL(pipe);
6811 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006812
Eric Anholtbad720f2009-10-22 16:11:14 -07006813 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006814 return;
6815
6816 if (!dev_priv->lvds_downclock_avail)
6817 return;
6818
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006819 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006820 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006821 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006822
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006823 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006824
6825 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6826 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006827 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006828
Jesse Barnes652c3932009-08-17 13:31:43 -07006829 dpll = I915_READ(dpll_reg);
6830 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006831 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006832 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006833}
6834
6835static void intel_decrease_pllclock(struct drm_crtc *crtc)
6836{
6837 struct drm_device *dev = crtc->dev;
6838 drm_i915_private_t *dev_priv = dev->dev_private;
6839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006840
Eric Anholtbad720f2009-10-22 16:11:14 -07006841 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006842 return;
6843
6844 if (!dev_priv->lvds_downclock_avail)
6845 return;
6846
6847 /*
6848 * Since this is called by a timer, we should never get here in
6849 * the manual case.
6850 */
6851 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006852 int pipe = intel_crtc->pipe;
6853 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006854 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006855
Zhao Yakui44d98a62009-10-09 11:39:40 +08006856 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006857
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006858 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006859
Chris Wilson074b5e12012-05-02 12:07:06 +01006860 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006861 dpll |= DISPLAY_RATE_SELECT_FPA1;
6862 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006863 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006864 dpll = I915_READ(dpll_reg);
6865 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006866 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006867 }
6868
6869}
6870
Chris Wilsonf047e392012-07-21 12:31:41 +01006871void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006872{
Chris Wilsonf047e392012-07-21 12:31:41 +01006873 i915_update_gfx_val(dev->dev_private);
6874}
6875
6876void intel_mark_idle(struct drm_device *dev)
6877{
Chris Wilson725a5b52013-01-08 11:02:57 +00006878 struct drm_crtc *crtc;
6879
6880 if (!i915_powersave)
6881 return;
6882
6883 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6884 if (!crtc->fb)
6885 continue;
6886
6887 intel_decrease_pllclock(crtc);
6888 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006889}
6890
6891void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6892{
6893 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006894 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006895
6896 if (!i915_powersave)
6897 return;
6898
Jesse Barnes652c3932009-08-17 13:31:43 -07006899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006900 if (!crtc->fb)
6901 continue;
6902
Chris Wilsonf047e392012-07-21 12:31:41 +01006903 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6904 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006905 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006906}
6907
Jesse Barnes79e53942008-11-07 14:24:08 -08006908static void intel_crtc_destroy(struct drm_crtc *crtc)
6909{
6910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006911 struct drm_device *dev = crtc->dev;
6912 struct intel_unpin_work *work;
6913 unsigned long flags;
6914
6915 spin_lock_irqsave(&dev->event_lock, flags);
6916 work = intel_crtc->unpin_work;
6917 intel_crtc->unpin_work = NULL;
6918 spin_unlock_irqrestore(&dev->event_lock, flags);
6919
6920 if (work) {
6921 cancel_work_sync(&work->work);
6922 kfree(work);
6923 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006924
6925 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006926
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 kfree(intel_crtc);
6928}
6929
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006930static void intel_unpin_work_fn(struct work_struct *__work)
6931{
6932 struct intel_unpin_work *work =
6933 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006934 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006935
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006936 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006937 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006938 drm_gem_object_unreference(&work->pending_flip_obj->base);
6939 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006940
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006941 intel_update_fbc(dev);
6942 mutex_unlock(&dev->struct_mutex);
6943
6944 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6945 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6946
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006947 kfree(work);
6948}
6949
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006950static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006951 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006952{
6953 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6955 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006956 unsigned long flags;
6957
6958 /* Ignore early vblank irqs */
6959 if (intel_crtc == NULL)
6960 return;
6961
6962 spin_lock_irqsave(&dev->event_lock, flags);
6963 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006964
6965 /* Ensure we don't miss a work->pending update ... */
6966 smp_rmb();
6967
6968 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006969 spin_unlock_irqrestore(&dev->event_lock, flags);
6970 return;
6971 }
6972
Chris Wilsone7d841c2012-12-03 11:36:30 +00006973 /* and that the unpin work is consistent wrt ->pending. */
6974 smp_rmb();
6975
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006976 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006977
Rob Clark45a066e2012-10-08 14:50:40 -05006978 if (work->event)
6979 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006980
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006981 drm_vblank_put(dev, intel_crtc->pipe);
6982
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006983 spin_unlock_irqrestore(&dev->event_lock, flags);
6984
Daniel Vetter2c10d572012-12-20 21:24:07 +01006985 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006986
6987 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006988
6989 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006990}
6991
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006992void intel_finish_page_flip(struct drm_device *dev, int pipe)
6993{
6994 drm_i915_private_t *dev_priv = dev->dev_private;
6995 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6996
Mario Kleiner49b14a52010-12-09 07:00:07 +01006997 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006998}
6999
7000void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7001{
7002 drm_i915_private_t *dev_priv = dev->dev_private;
7003 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7004
Mario Kleiner49b14a52010-12-09 07:00:07 +01007005 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007006}
7007
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007008void intel_prepare_page_flip(struct drm_device *dev, int plane)
7009{
7010 drm_i915_private_t *dev_priv = dev->dev_private;
7011 struct intel_crtc *intel_crtc =
7012 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7013 unsigned long flags;
7014
Chris Wilsone7d841c2012-12-03 11:36:30 +00007015 /* NB: An MMIO update of the plane base pointer will also
7016 * generate a page-flip completion irq, i.e. every modeset
7017 * is also accompanied by a spurious intel_prepare_page_flip().
7018 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007019 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007020 if (intel_crtc->unpin_work)
7021 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007022 spin_unlock_irqrestore(&dev->event_lock, flags);
7023}
7024
Chris Wilsone7d841c2012-12-03 11:36:30 +00007025inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7026{
7027 /* Ensure that the work item is consistent when activating it ... */
7028 smp_wmb();
7029 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7030 /* and that it is marked active as soon as the irq could fire. */
7031 smp_wmb();
7032}
7033
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007034static int intel_gen2_queue_flip(struct drm_device *dev,
7035 struct drm_crtc *crtc,
7036 struct drm_framebuffer *fb,
7037 struct drm_i915_gem_object *obj)
7038{
7039 struct drm_i915_private *dev_priv = dev->dev_private;
7040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007041 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007042 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007043 int ret;
7044
Daniel Vetter6d90c952012-04-26 23:28:05 +02007045 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007046 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007047 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007048
Daniel Vetter6d90c952012-04-26 23:28:05 +02007049 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007050 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007051 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007052
7053 /* Can't queue multiple flips, so wait for the previous
7054 * one to finish before executing the next.
7055 */
7056 if (intel_crtc->plane)
7057 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7058 else
7059 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007060 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7061 intel_ring_emit(ring, MI_NOOP);
7062 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7064 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007065 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007066 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007067
7068 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007069 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007070 return 0;
7071
7072err_unpin:
7073 intel_unpin_fb_obj(obj);
7074err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007075 return ret;
7076}
7077
7078static int intel_gen3_queue_flip(struct drm_device *dev,
7079 struct drm_crtc *crtc,
7080 struct drm_framebuffer *fb,
7081 struct drm_i915_gem_object *obj)
7082{
7083 struct drm_i915_private *dev_priv = dev->dev_private;
7084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007085 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007086 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007087 int ret;
7088
Daniel Vetter6d90c952012-04-26 23:28:05 +02007089 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007090 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007091 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007092
Daniel Vetter6d90c952012-04-26 23:28:05 +02007093 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007094 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007095 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007096
7097 if (intel_crtc->plane)
7098 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7099 else
7100 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007101 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7102 intel_ring_emit(ring, MI_NOOP);
7103 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7105 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007106 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007107 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007108
Chris Wilsone7d841c2012-12-03 11:36:30 +00007109 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007110 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007111 return 0;
7112
7113err_unpin:
7114 intel_unpin_fb_obj(obj);
7115err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007116 return ret;
7117}
7118
7119static int intel_gen4_queue_flip(struct drm_device *dev,
7120 struct drm_crtc *crtc,
7121 struct drm_framebuffer *fb,
7122 struct drm_i915_gem_object *obj)
7123{
7124 struct drm_i915_private *dev_priv = dev->dev_private;
7125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7126 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007127 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007128 int ret;
7129
Daniel Vetter6d90c952012-04-26 23:28:05 +02007130 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007131 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007132 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007133
Daniel Vetter6d90c952012-04-26 23:28:05 +02007134 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007135 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007136 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007137
7138 /* i965+ uses the linear or tiled offsets from the
7139 * Display Registers (which do not change across a page-flip)
7140 * so we need only reprogram the base address.
7141 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007142 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7143 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7144 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007145 intel_ring_emit(ring,
7146 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7147 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007148
7149 /* XXX Enabling the panel-fitter across page-flip is so far
7150 * untested on non-native modes, so ignore it for now.
7151 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7152 */
7153 pf = 0;
7154 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007155 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007156
7157 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007158 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007159 return 0;
7160
7161err_unpin:
7162 intel_unpin_fb_obj(obj);
7163err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164 return ret;
7165}
7166
7167static int intel_gen6_queue_flip(struct drm_device *dev,
7168 struct drm_crtc *crtc,
7169 struct drm_framebuffer *fb,
7170 struct drm_i915_gem_object *obj)
7171{
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007174 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007175 uint32_t pf, pipesrc;
7176 int ret;
7177
Daniel Vetter6d90c952012-04-26 23:28:05 +02007178 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007179 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007180 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007181
Daniel Vetter6d90c952012-04-26 23:28:05 +02007182 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007183 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007184 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007185
Daniel Vetter6d90c952012-04-26 23:28:05 +02007186 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7187 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7188 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007189 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007190
Chris Wilson99d9acd2012-04-17 20:37:00 +01007191 /* Contrary to the suggestions in the documentation,
7192 * "Enable Panel Fitter" does not seem to be required when page
7193 * flipping with a non-native mode, and worse causes a normal
7194 * modeset to fail.
7195 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7196 */
7197 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007198 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007199 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007200
7201 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007202 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007203 return 0;
7204
7205err_unpin:
7206 intel_unpin_fb_obj(obj);
7207err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007208 return ret;
7209}
7210
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007211/*
7212 * On gen7 we currently use the blit ring because (in early silicon at least)
7213 * the render ring doesn't give us interrpts for page flip completion, which
7214 * means clients will hang after the first flip is queued. Fortunately the
7215 * blit ring generates interrupts properly, so use it instead.
7216 */
7217static int intel_gen7_queue_flip(struct drm_device *dev,
7218 struct drm_crtc *crtc,
7219 struct drm_framebuffer *fb,
7220 struct drm_i915_gem_object *obj)
7221{
7222 struct drm_i915_private *dev_priv = dev->dev_private;
7223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7224 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007225 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007226 int ret;
7227
7228 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7229 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007230 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007231
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007232 switch(intel_crtc->plane) {
7233 case PLANE_A:
7234 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7235 break;
7236 case PLANE_B:
7237 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7238 break;
7239 case PLANE_C:
7240 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7241 break;
7242 default:
7243 WARN_ONCE(1, "unknown plane in flip command\n");
7244 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007245 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007246 }
7247
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007248 ret = intel_ring_begin(ring, 4);
7249 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007250 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007251
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007252 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007253 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007254 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007255 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007256
7257 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007258 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007259 return 0;
7260
7261err_unpin:
7262 intel_unpin_fb_obj(obj);
7263err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007264 return ret;
7265}
7266
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267static int intel_default_queue_flip(struct drm_device *dev,
7268 struct drm_crtc *crtc,
7269 struct drm_framebuffer *fb,
7270 struct drm_i915_gem_object *obj)
7271{
7272 return -ENODEV;
7273}
7274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007275static int intel_crtc_page_flip(struct drm_crtc *crtc,
7276 struct drm_framebuffer *fb,
7277 struct drm_pending_vblank_event *event)
7278{
7279 struct drm_device *dev = crtc->dev;
7280 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007281 struct drm_framebuffer *old_fb = crtc->fb;
7282 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7284 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007285 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007286 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007287
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007288 /* Can't change pixel format via MI display flips. */
7289 if (fb->pixel_format != crtc->fb->pixel_format)
7290 return -EINVAL;
7291
7292 /*
7293 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7294 * Note that pitch changes could also affect these register.
7295 */
7296 if (INTEL_INFO(dev)->gen > 3 &&
7297 (fb->offsets[0] != crtc->fb->offsets[0] ||
7298 fb->pitches[0] != crtc->fb->pitches[0]))
7299 return -EINVAL;
7300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007301 work = kzalloc(sizeof *work, GFP_KERNEL);
7302 if (work == NULL)
7303 return -ENOMEM;
7304
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007305 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007306 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007307 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007308 INIT_WORK(&work->work, intel_unpin_work_fn);
7309
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007310 ret = drm_vblank_get(dev, intel_crtc->pipe);
7311 if (ret)
7312 goto free_work;
7313
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007314 /* We borrow the event spin lock for protecting unpin_work */
7315 spin_lock_irqsave(&dev->event_lock, flags);
7316 if (intel_crtc->unpin_work) {
7317 spin_unlock_irqrestore(&dev->event_lock, flags);
7318 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007319 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007320
7321 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007322 return -EBUSY;
7323 }
7324 intel_crtc->unpin_work = work;
7325 spin_unlock_irqrestore(&dev->event_lock, flags);
7326
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007327 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7328 flush_workqueue(dev_priv->wq);
7329
Chris Wilson79158102012-05-23 11:13:58 +01007330 ret = i915_mutex_lock_interruptible(dev);
7331 if (ret)
7332 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007333
Jesse Barnes75dfca82010-02-10 15:09:44 -08007334 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007335 drm_gem_object_reference(&work->old_fb_obj->base);
7336 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007337
7338 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007339
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007340 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007341
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007342 work->enable_stall_check = true;
7343
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007344 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007345 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007346
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007347 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7348 if (ret)
7349 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007350
Chris Wilson7782de32011-07-08 12:22:41 +01007351 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007352 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007353 mutex_unlock(&dev->struct_mutex);
7354
Jesse Barnese5510fa2010-07-01 16:48:37 -07007355 trace_i915_flip_request(intel_crtc->plane, obj);
7356
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007357 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007358
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007360 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007361 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007362 drm_gem_object_unreference(&work->old_fb_obj->base);
7363 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007364 mutex_unlock(&dev->struct_mutex);
7365
Chris Wilson79158102012-05-23 11:13:58 +01007366cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007367 spin_lock_irqsave(&dev->event_lock, flags);
7368 intel_crtc->unpin_work = NULL;
7369 spin_unlock_irqrestore(&dev->event_lock, flags);
7370
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007371 drm_vblank_put(dev, intel_crtc->pipe);
7372free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007373 kfree(work);
7374
7375 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007376}
7377
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007378static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007379 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7380 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007381};
7382
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007383bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7384{
7385 struct intel_encoder *other_encoder;
7386 struct drm_crtc *crtc = &encoder->new_crtc->base;
7387
7388 if (WARN_ON(!crtc))
7389 return false;
7390
7391 list_for_each_entry(other_encoder,
7392 &crtc->dev->mode_config.encoder_list,
7393 base.head) {
7394
7395 if (&other_encoder->new_crtc->base != crtc ||
7396 encoder == other_encoder)
7397 continue;
7398 else
7399 return true;
7400 }
7401
7402 return false;
7403}
7404
Daniel Vetter50f56112012-07-02 09:35:43 +02007405static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7406 struct drm_crtc *crtc)
7407{
7408 struct drm_device *dev;
7409 struct drm_crtc *tmp;
7410 int crtc_mask = 1;
7411
7412 WARN(!crtc, "checking null crtc?\n");
7413
7414 dev = crtc->dev;
7415
7416 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7417 if (tmp == crtc)
7418 break;
7419 crtc_mask <<= 1;
7420 }
7421
7422 if (encoder->possible_crtcs & crtc_mask)
7423 return true;
7424 return false;
7425}
7426
Daniel Vetter9a935852012-07-05 22:34:27 +02007427/**
7428 * intel_modeset_update_staged_output_state
7429 *
7430 * Updates the staged output configuration state, e.g. after we've read out the
7431 * current hw state.
7432 */
7433static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7434{
7435 struct intel_encoder *encoder;
7436 struct intel_connector *connector;
7437
7438 list_for_each_entry(connector, &dev->mode_config.connector_list,
7439 base.head) {
7440 connector->new_encoder =
7441 to_intel_encoder(connector->base.encoder);
7442 }
7443
7444 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7445 base.head) {
7446 encoder->new_crtc =
7447 to_intel_crtc(encoder->base.crtc);
7448 }
7449}
7450
7451/**
7452 * intel_modeset_commit_output_state
7453 *
7454 * This function copies the stage display pipe configuration to the real one.
7455 */
7456static void intel_modeset_commit_output_state(struct drm_device *dev)
7457{
7458 struct intel_encoder *encoder;
7459 struct intel_connector *connector;
7460
7461 list_for_each_entry(connector, &dev->mode_config.connector_list,
7462 base.head) {
7463 connector->base.encoder = &connector->new_encoder->base;
7464 }
7465
7466 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7467 base.head) {
7468 encoder->base.crtc = &encoder->new_crtc->base;
7469 }
7470}
7471
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007472static int
7473pipe_config_set_bpp(struct drm_crtc *crtc,
7474 struct drm_framebuffer *fb,
7475 struct intel_crtc_config *pipe_config)
7476{
7477 struct drm_device *dev = crtc->dev;
7478 struct drm_connector *connector;
7479 int bpp;
7480
Daniel Vetterd42264b2013-03-28 16:38:08 +01007481 switch (fb->pixel_format) {
7482 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007483 bpp = 8*3; /* since we go through a colormap */
7484 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007485 case DRM_FORMAT_XRGB1555:
7486 case DRM_FORMAT_ARGB1555:
7487 /* checked in intel_framebuffer_init already */
7488 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7489 return -EINVAL;
7490 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007491 bpp = 6*3; /* min is 18bpp */
7492 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007493 case DRM_FORMAT_XBGR8888:
7494 case DRM_FORMAT_ABGR8888:
7495 /* checked in intel_framebuffer_init already */
7496 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7497 return -EINVAL;
7498 case DRM_FORMAT_XRGB8888:
7499 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007500 bpp = 8*3;
7501 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007502 case DRM_FORMAT_XRGB2101010:
7503 case DRM_FORMAT_ARGB2101010:
7504 case DRM_FORMAT_XBGR2101010:
7505 case DRM_FORMAT_ABGR2101010:
7506 /* checked in intel_framebuffer_init already */
7507 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007508 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007509 bpp = 10*3;
7510 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007511 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007512 default:
7513 DRM_DEBUG_KMS("unsupported depth\n");
7514 return -EINVAL;
7515 }
7516
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007517 pipe_config->pipe_bpp = bpp;
7518
7519 /* Clamp display bpp to EDID value */
7520 list_for_each_entry(connector, &dev->mode_config.connector_list,
7521 head) {
7522 if (connector->encoder && connector->encoder->crtc != crtc)
7523 continue;
7524
7525 /* Don't use an invalid EDID bpc value */
7526 if (connector->display_info.bpc &&
7527 connector->display_info.bpc * 3 < bpp) {
7528 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7529 bpp, connector->display_info.bpc*3);
7530 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7531 }
7532 }
7533
7534 return bpp;
7535}
7536
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007537static struct intel_crtc_config *
7538intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007539 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007540 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007541{
7542 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007543 struct drm_encoder_helper_funcs *encoder_funcs;
7544 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007545 struct intel_crtc_config *pipe_config;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007546 int plane_bpp;
Daniel Vetter7758a112012-07-08 19:40:39 +02007547
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007548 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7549 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007550 return ERR_PTR(-ENOMEM);
7551
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007552 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7553 drm_mode_copy(&pipe_config->requested_mode, mode);
7554
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007555 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7556 if (plane_bpp < 0)
7557 goto fail;
7558
Daniel Vetter7758a112012-07-08 19:40:39 +02007559 /* Pass our mode to the connectors and the CRTC to give them a chance to
7560 * adjust it according to limitations or connector properties, and also
7561 * a chance to reject the mode entirely.
7562 */
7563 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7564 base.head) {
7565
7566 if (&encoder->new_crtc->base != crtc)
7567 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007568
7569 if (encoder->compute_config) {
7570 if (!(encoder->compute_config(encoder, pipe_config))) {
7571 DRM_DEBUG_KMS("Encoder config failure\n");
7572 goto fail;
7573 }
7574
7575 continue;
7576 }
7577
Daniel Vetter7758a112012-07-08 19:40:39 +02007578 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007579 if (!(encoder_funcs->mode_fixup(&encoder->base,
7580 &pipe_config->requested_mode,
7581 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007582 DRM_DEBUG_KMS("Encoder fixup failed\n");
7583 goto fail;
7584 }
7585 }
7586
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007587 if (!(intel_crtc_compute_config(crtc, pipe_config))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007588 DRM_DEBUG_KMS("CRTC fixup failed\n");
7589 goto fail;
7590 }
7591 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7592
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007593 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7594 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7595 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7596
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007597 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007598fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007599 kfree(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +02007600 return ERR_PTR(-EINVAL);
7601}
7602
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007603/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7604 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7605static void
7606intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7607 unsigned *prepare_pipes, unsigned *disable_pipes)
7608{
7609 struct intel_crtc *intel_crtc;
7610 struct drm_device *dev = crtc->dev;
7611 struct intel_encoder *encoder;
7612 struct intel_connector *connector;
7613 struct drm_crtc *tmp_crtc;
7614
7615 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7616
7617 /* Check which crtcs have changed outputs connected to them, these need
7618 * to be part of the prepare_pipes mask. We don't (yet) support global
7619 * modeset across multiple crtcs, so modeset_pipes will only have one
7620 * bit set at most. */
7621 list_for_each_entry(connector, &dev->mode_config.connector_list,
7622 base.head) {
7623 if (connector->base.encoder == &connector->new_encoder->base)
7624 continue;
7625
7626 if (connector->base.encoder) {
7627 tmp_crtc = connector->base.encoder->crtc;
7628
7629 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7630 }
7631
7632 if (connector->new_encoder)
7633 *prepare_pipes |=
7634 1 << connector->new_encoder->new_crtc->pipe;
7635 }
7636
7637 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7638 base.head) {
7639 if (encoder->base.crtc == &encoder->new_crtc->base)
7640 continue;
7641
7642 if (encoder->base.crtc) {
7643 tmp_crtc = encoder->base.crtc;
7644
7645 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7646 }
7647
7648 if (encoder->new_crtc)
7649 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7650 }
7651
7652 /* Check for any pipes that will be fully disabled ... */
7653 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7654 base.head) {
7655 bool used = false;
7656
7657 /* Don't try to disable disabled crtcs. */
7658 if (!intel_crtc->base.enabled)
7659 continue;
7660
7661 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7662 base.head) {
7663 if (encoder->new_crtc == intel_crtc)
7664 used = true;
7665 }
7666
7667 if (!used)
7668 *disable_pipes |= 1 << intel_crtc->pipe;
7669 }
7670
7671
7672 /* set_mode is also used to update properties on life display pipes. */
7673 intel_crtc = to_intel_crtc(crtc);
7674 if (crtc->enabled)
7675 *prepare_pipes |= 1 << intel_crtc->pipe;
7676
7677 /* We only support modeset on one single crtc, hence we need to do that
7678 * only for the passed in crtc iff we change anything else than just
7679 * disable crtcs.
7680 *
7681 * This is actually not true, to be fully compatible with the old crtc
7682 * helper we automatically disable _any_ output (i.e. doesn't need to be
7683 * connected to the crtc we're modesetting on) if it's disconnected.
7684 * Which is a rather nutty api (since changed the output configuration
7685 * without userspace's explicit request can lead to confusion), but
7686 * alas. Hence we currently need to modeset on all pipes we prepare. */
7687 if (*prepare_pipes)
7688 *modeset_pipes = *prepare_pipes;
7689
7690 /* ... and mask these out. */
7691 *modeset_pipes &= ~(*disable_pipes);
7692 *prepare_pipes &= ~(*disable_pipes);
7693}
7694
Daniel Vetterea9d7582012-07-10 10:42:52 +02007695static bool intel_crtc_in_use(struct drm_crtc *crtc)
7696{
7697 struct drm_encoder *encoder;
7698 struct drm_device *dev = crtc->dev;
7699
7700 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7701 if (encoder->crtc == crtc)
7702 return true;
7703
7704 return false;
7705}
7706
7707static void
7708intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7709{
7710 struct intel_encoder *intel_encoder;
7711 struct intel_crtc *intel_crtc;
7712 struct drm_connector *connector;
7713
7714 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7715 base.head) {
7716 if (!intel_encoder->base.crtc)
7717 continue;
7718
7719 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7720
7721 if (prepare_pipes & (1 << intel_crtc->pipe))
7722 intel_encoder->connectors_active = false;
7723 }
7724
7725 intel_modeset_commit_output_state(dev);
7726
7727 /* Update computed state. */
7728 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7729 base.head) {
7730 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7731 }
7732
7733 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7734 if (!connector->encoder || !connector->encoder->crtc)
7735 continue;
7736
7737 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7738
7739 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007740 struct drm_property *dpms_property =
7741 dev->mode_config.dpms_property;
7742
Daniel Vetterea9d7582012-07-10 10:42:52 +02007743 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007744 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007745 dpms_property,
7746 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007747
7748 intel_encoder = to_intel_encoder(connector->encoder);
7749 intel_encoder->connectors_active = true;
7750 }
7751 }
7752
7753}
7754
Daniel Vetter25c5b262012-07-08 22:08:04 +02007755#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7756 list_for_each_entry((intel_crtc), \
7757 &(dev)->mode_config.crtc_list, \
7758 base.head) \
7759 if (mask & (1 <<(intel_crtc)->pipe)) \
7760
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007761static bool
7762intel_pipe_config_compare(struct intel_crtc_config *current_config,
7763 struct intel_crtc_config *pipe_config)
7764{
7765 return true;
7766}
7767
Daniel Vetterb9805142012-08-31 17:37:33 +02007768void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007769intel_modeset_check_state(struct drm_device *dev)
7770{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007771 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007772 struct intel_crtc *crtc;
7773 struct intel_encoder *encoder;
7774 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007775 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007776
7777 list_for_each_entry(connector, &dev->mode_config.connector_list,
7778 base.head) {
7779 /* This also checks the encoder/connector hw state with the
7780 * ->get_hw_state callbacks. */
7781 intel_connector_check_state(connector);
7782
7783 WARN(&connector->new_encoder->base != connector->base.encoder,
7784 "connector's staged encoder doesn't match current encoder\n");
7785 }
7786
7787 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7788 base.head) {
7789 bool enabled = false;
7790 bool active = false;
7791 enum pipe pipe, tracked_pipe;
7792
7793 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7794 encoder->base.base.id,
7795 drm_get_encoder_name(&encoder->base));
7796
7797 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7798 "encoder's stage crtc doesn't match current crtc\n");
7799 WARN(encoder->connectors_active && !encoder->base.crtc,
7800 "encoder's active_connectors set, but no crtc\n");
7801
7802 list_for_each_entry(connector, &dev->mode_config.connector_list,
7803 base.head) {
7804 if (connector->base.encoder != &encoder->base)
7805 continue;
7806 enabled = true;
7807 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7808 active = true;
7809 }
7810 WARN(!!encoder->base.crtc != enabled,
7811 "encoder's enabled state mismatch "
7812 "(expected %i, found %i)\n",
7813 !!encoder->base.crtc, enabled);
7814 WARN(active && !encoder->base.crtc,
7815 "active encoder with no crtc\n");
7816
7817 WARN(encoder->connectors_active != active,
7818 "encoder's computed active state doesn't match tracked active state "
7819 "(expected %i, found %i)\n", active, encoder->connectors_active);
7820
7821 active = encoder->get_hw_state(encoder, &pipe);
7822 WARN(active != encoder->connectors_active,
7823 "encoder's hw state doesn't match sw tracking "
7824 "(expected %i, found %i)\n",
7825 encoder->connectors_active, active);
7826
7827 if (!encoder->base.crtc)
7828 continue;
7829
7830 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7831 WARN(active && pipe != tracked_pipe,
7832 "active encoder's pipe doesn't match"
7833 "(expected %i, found %i)\n",
7834 tracked_pipe, pipe);
7835
7836 }
7837
7838 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7839 base.head) {
7840 bool enabled = false;
7841 bool active = false;
7842
7843 DRM_DEBUG_KMS("[CRTC:%d]\n",
7844 crtc->base.base.id);
7845
7846 WARN(crtc->active && !crtc->base.enabled,
7847 "active crtc, but not enabled in sw tracking\n");
7848
7849 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7850 base.head) {
7851 if (encoder->base.crtc != &crtc->base)
7852 continue;
7853 enabled = true;
7854 if (encoder->connectors_active)
7855 active = true;
7856 }
7857 WARN(active != crtc->active,
7858 "crtc's computed active state doesn't match tracked active state "
7859 "(expected %i, found %i)\n", active, crtc->active);
7860 WARN(enabled != crtc->base.enabled,
7861 "crtc's computed enabled state doesn't match tracked enabled state "
7862 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7863
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007864 active = dev_priv->display.get_pipe_config(crtc,
7865 &pipe_config);
7866 WARN(crtc->active != active,
7867 "crtc active state doesn't match with hw state "
7868 "(expected %i, found %i)\n", crtc->active, active);
7869
7870 WARN(active &&
7871 !intel_pipe_config_compare(&crtc->config, &pipe_config),
7872 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007873 }
7874}
7875
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007876int intel_set_mode(struct drm_crtc *crtc,
7877 struct drm_display_mode *mode,
7878 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007879{
7880 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007881 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007882 struct drm_display_mode *saved_mode, *saved_hwmode;
7883 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007884 struct intel_crtc *intel_crtc;
7885 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007886 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007887
Tim Gardner3ac18232012-12-07 07:54:26 -07007888 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007889 if (!saved_mode)
7890 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007891 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007892
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007893 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007894 &prepare_pipes, &disable_pipes);
7895
Tim Gardner3ac18232012-12-07 07:54:26 -07007896 *saved_hwmode = crtc->hwmode;
7897 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007898
Daniel Vetter25c5b262012-07-08 22:08:04 +02007899 /* Hack: Because we don't (yet) support global modeset on multiple
7900 * crtcs, we don't keep track of the new mode for more than one crtc.
7901 * Hence simply check whether any bit is set in modeset_pipes in all the
7902 * pieces of code that are not yet converted to deal with mutliple crtcs
7903 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007904 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007905 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007906 if (IS_ERR(pipe_config)) {
7907 ret = PTR_ERR(pipe_config);
7908 pipe_config = NULL;
7909
Tim Gardner3ac18232012-12-07 07:54:26 -07007910 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007911 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007912 }
7913
Daniel Vetter460da9162013-03-27 00:44:51 +01007914 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7915 modeset_pipes, prepare_pipes, disable_pipes);
7916
7917 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7918 intel_crtc_disable(&intel_crtc->base);
7919
Daniel Vetterea9d7582012-07-10 10:42:52 +02007920 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7921 if (intel_crtc->base.enabled)
7922 dev_priv->display.crtc_disable(&intel_crtc->base);
7923 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007924
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007925 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7926 * to set it here already despite that we pass it down the callchain.
7927 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007928 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02007929 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007930 /* mode_set/enable/disable functions rely on a correct pipe
7931 * config. */
7932 to_intel_crtc(crtc)->config = *pipe_config;
7933 }
Daniel Vetter7758a112012-07-08 19:40:39 +02007934
Daniel Vetterea9d7582012-07-10 10:42:52 +02007935 /* Only after disabling all output pipelines that will be changed can we
7936 * update the the output configuration. */
7937 intel_modeset_update_state(dev, prepare_pipes);
7938
Daniel Vetter47fab732012-10-26 10:58:18 +02007939 if (dev_priv->display.modeset_global_resources)
7940 dev_priv->display.modeset_global_resources(dev);
7941
Daniel Vettera6778b32012-07-02 09:56:42 +02007942 /* Set up the DPLL and any encoders state that needs to adjust or depend
7943 * on the DPLL.
7944 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007945 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007946 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007947 x, y, fb);
7948 if (ret)
7949 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007950 }
7951
7952 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007953 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7954 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007955
Daniel Vetter25c5b262012-07-08 22:08:04 +02007956 if (modeset_pipes) {
7957 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007958 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007959
Daniel Vetter25c5b262012-07-08 22:08:04 +02007960 /* Calculate and store various constants which
7961 * are later needed by vblank and swap-completion
7962 * timestamping. They are derived from true hwmode.
7963 */
7964 drm_calc_timestamping_constants(crtc);
7965 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007966
7967 /* FIXME: add subpixel order */
7968done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007969 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007970 crtc->hwmode = *saved_hwmode;
7971 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007972 } else {
7973 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007974 }
7975
Tim Gardner3ac18232012-12-07 07:54:26 -07007976out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007977 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07007978 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007979 return ret;
7980}
7981
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007982void intel_crtc_restore_mode(struct drm_crtc *crtc)
7983{
7984 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7985}
7986
Daniel Vetter25c5b262012-07-08 22:08:04 +02007987#undef for_each_intel_crtc_masked
7988
Daniel Vetterd9e55602012-07-04 22:16:09 +02007989static void intel_set_config_free(struct intel_set_config *config)
7990{
7991 if (!config)
7992 return;
7993
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007994 kfree(config->save_connector_encoders);
7995 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007996 kfree(config);
7997}
7998
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007999static int intel_set_config_save_state(struct drm_device *dev,
8000 struct intel_set_config *config)
8001{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008002 struct drm_encoder *encoder;
8003 struct drm_connector *connector;
8004 int count;
8005
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008006 config->save_encoder_crtcs =
8007 kcalloc(dev->mode_config.num_encoder,
8008 sizeof(struct drm_crtc *), GFP_KERNEL);
8009 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008010 return -ENOMEM;
8011
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008012 config->save_connector_encoders =
8013 kcalloc(dev->mode_config.num_connector,
8014 sizeof(struct drm_encoder *), GFP_KERNEL);
8015 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008016 return -ENOMEM;
8017
8018 /* Copy data. Note that driver private data is not affected.
8019 * Should anything bad happen only the expected state is
8020 * restored, not the drivers personal bookkeeping.
8021 */
8022 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008023 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008024 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008025 }
8026
8027 count = 0;
8028 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008029 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008030 }
8031
8032 return 0;
8033}
8034
8035static void intel_set_config_restore_state(struct drm_device *dev,
8036 struct intel_set_config *config)
8037{
Daniel Vetter9a935852012-07-05 22:34:27 +02008038 struct intel_encoder *encoder;
8039 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008040 int count;
8041
8042 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008043 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8044 encoder->new_crtc =
8045 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008046 }
8047
8048 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008049 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8050 connector->new_encoder =
8051 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008052 }
8053}
8054
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008055static void
8056intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8057 struct intel_set_config *config)
8058{
8059
8060 /* We should be able to check here if the fb has the same properties
8061 * and then just flip_or_move it */
8062 if (set->crtc->fb != set->fb) {
8063 /* If we have no fb then treat it as a full mode set */
8064 if (set->crtc->fb == NULL) {
8065 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8066 config->mode_changed = true;
8067 } else if (set->fb == NULL) {
8068 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008069 } else if (set->fb->pixel_format !=
8070 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008071 config->mode_changed = true;
8072 } else
8073 config->fb_changed = true;
8074 }
8075
Daniel Vetter835c5872012-07-10 18:11:08 +02008076 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008077 config->fb_changed = true;
8078
8079 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8080 DRM_DEBUG_KMS("modes are different, full mode set\n");
8081 drm_mode_debug_printmodeline(&set->crtc->mode);
8082 drm_mode_debug_printmodeline(set->mode);
8083 config->mode_changed = true;
8084 }
8085}
8086
Daniel Vetter2e431052012-07-04 22:42:15 +02008087static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008088intel_modeset_stage_output_state(struct drm_device *dev,
8089 struct drm_mode_set *set,
8090 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008091{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008092 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008093 struct intel_connector *connector;
8094 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008095 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008096
Damien Lespiau9abdda72013-02-13 13:29:23 +00008097 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008098 * of connectors. For paranoia, double-check this. */
8099 WARN_ON(!set->fb && (set->num_connectors != 0));
8100 WARN_ON(set->fb && (set->num_connectors == 0));
8101
Daniel Vetter50f56112012-07-02 09:35:43 +02008102 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008103 list_for_each_entry(connector, &dev->mode_config.connector_list,
8104 base.head) {
8105 /* Otherwise traverse passed in connector list and get encoders
8106 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008107 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008108 if (set->connectors[ro] == &connector->base) {
8109 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008110 break;
8111 }
8112 }
8113
Daniel Vetter9a935852012-07-05 22:34:27 +02008114 /* If we disable the crtc, disable all its connectors. Also, if
8115 * the connector is on the changing crtc but not on the new
8116 * connector list, disable it. */
8117 if ((!set->fb || ro == set->num_connectors) &&
8118 connector->base.encoder &&
8119 connector->base.encoder->crtc == set->crtc) {
8120 connector->new_encoder = NULL;
8121
8122 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8123 connector->base.base.id,
8124 drm_get_connector_name(&connector->base));
8125 }
8126
8127
8128 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008129 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008130 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008131 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008132 }
8133 /* connector->new_encoder is now updated for all connectors. */
8134
8135 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008136 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008137 list_for_each_entry(connector, &dev->mode_config.connector_list,
8138 base.head) {
8139 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008140 continue;
8141
Daniel Vetter9a935852012-07-05 22:34:27 +02008142 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008143
8144 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008145 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008146 new_crtc = set->crtc;
8147 }
8148
8149 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008150 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8151 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008152 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008153 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008154 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8155
8156 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8157 connector->base.base.id,
8158 drm_get_connector_name(&connector->base),
8159 new_crtc->base.id);
8160 }
8161
8162 /* Check for any encoders that needs to be disabled. */
8163 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8164 base.head) {
8165 list_for_each_entry(connector,
8166 &dev->mode_config.connector_list,
8167 base.head) {
8168 if (connector->new_encoder == encoder) {
8169 WARN_ON(!connector->new_encoder->new_crtc);
8170
8171 goto next_encoder;
8172 }
8173 }
8174 encoder->new_crtc = NULL;
8175next_encoder:
8176 /* Only now check for crtc changes so we don't miss encoders
8177 * that will be disabled. */
8178 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008179 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008180 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008181 }
8182 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008183 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008184
Daniel Vetter2e431052012-07-04 22:42:15 +02008185 return 0;
8186}
8187
8188static int intel_crtc_set_config(struct drm_mode_set *set)
8189{
8190 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008191 struct drm_mode_set save_set;
8192 struct intel_set_config *config;
8193 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008194
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008195 BUG_ON(!set);
8196 BUG_ON(!set->crtc);
8197 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008198
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008199 /* Enforce sane interface api - has been abused by the fb helper. */
8200 BUG_ON(!set->mode && set->fb);
8201 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008202
Daniel Vetter2e431052012-07-04 22:42:15 +02008203 if (set->fb) {
8204 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8205 set->crtc->base.id, set->fb->base.id,
8206 (int)set->num_connectors, set->x, set->y);
8207 } else {
8208 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008209 }
8210
8211 dev = set->crtc->dev;
8212
8213 ret = -ENOMEM;
8214 config = kzalloc(sizeof(*config), GFP_KERNEL);
8215 if (!config)
8216 goto out_config;
8217
8218 ret = intel_set_config_save_state(dev, config);
8219 if (ret)
8220 goto out_config;
8221
8222 save_set.crtc = set->crtc;
8223 save_set.mode = &set->crtc->mode;
8224 save_set.x = set->crtc->x;
8225 save_set.y = set->crtc->y;
8226 save_set.fb = set->crtc->fb;
8227
8228 /* Compute whether we need a full modeset, only an fb base update or no
8229 * change at all. In the future we might also check whether only the
8230 * mode changed, e.g. for LVDS where we only change the panel fitter in
8231 * such cases. */
8232 intel_set_config_compute_mode_changes(set, config);
8233
Daniel Vetter9a935852012-07-05 22:34:27 +02008234 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008235 if (ret)
8236 goto fail;
8237
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008238 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008239 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008240 DRM_DEBUG_KMS("attempting to set mode from"
8241 " userspace\n");
8242 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008243 }
8244
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008245 ret = intel_set_mode(set->crtc, set->mode,
8246 set->x, set->y, set->fb);
8247 if (ret) {
8248 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8249 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008250 goto fail;
8251 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008252 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008253 intel_crtc_wait_for_pending_flips(set->crtc);
8254
Daniel Vetter4f660f42012-07-02 09:47:37 +02008255 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008256 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008257 }
8258
Daniel Vetterd9e55602012-07-04 22:16:09 +02008259 intel_set_config_free(config);
8260
Daniel Vetter50f56112012-07-02 09:35:43 +02008261 return 0;
8262
8263fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008264 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008265
8266 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008267 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008268 intel_set_mode(save_set.crtc, save_set.mode,
8269 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008270 DRM_ERROR("failed to restore config after modeset failure\n");
8271
Daniel Vetterd9e55602012-07-04 22:16:09 +02008272out_config:
8273 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008274 return ret;
8275}
8276
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008277static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008278 .cursor_set = intel_crtc_cursor_set,
8279 .cursor_move = intel_crtc_cursor_move,
8280 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008281 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008282 .destroy = intel_crtc_destroy,
8283 .page_flip = intel_crtc_page_flip,
8284};
8285
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008286static void intel_cpu_pll_init(struct drm_device *dev)
8287{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008288 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008289 intel_ddi_pll_init(dev);
8290}
8291
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008292static void intel_pch_pll_init(struct drm_device *dev)
8293{
8294 drm_i915_private_t *dev_priv = dev->dev_private;
8295 int i;
8296
8297 if (dev_priv->num_pch_pll == 0) {
8298 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8299 return;
8300 }
8301
8302 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8303 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8304 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8305 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8306 }
8307}
8308
Hannes Ederb358d0a2008-12-18 21:18:47 +01008309static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008310{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008311 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008312 struct intel_crtc *intel_crtc;
8313 int i;
8314
8315 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8316 if (intel_crtc == NULL)
8317 return;
8318
8319 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8320
8321 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008322 for (i = 0; i < 256; i++) {
8323 intel_crtc->lut_r[i] = i;
8324 intel_crtc->lut_g[i] = i;
8325 intel_crtc->lut_b[i] = i;
8326 }
8327
Jesse Barnes80824002009-09-10 15:28:06 -07008328 /* Swap pipes & planes for FBC on pre-965 */
8329 intel_crtc->pipe = pipe;
8330 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008331 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008332 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008333 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008334 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008335 }
8336
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008337 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8338 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8339 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8340 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8341
Jesse Barnes79e53942008-11-07 14:24:08 -08008342 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008343}
8344
Carl Worth08d7b3d2009-04-29 14:43:54 -07008345int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008346 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008347{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008348 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008349 struct drm_mode_object *drmmode_obj;
8350 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008351
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008352 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8353 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008354
Daniel Vetterc05422d2009-08-11 16:05:30 +02008355 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8356 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008357
Daniel Vetterc05422d2009-08-11 16:05:30 +02008358 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008359 DRM_ERROR("no such CRTC id\n");
8360 return -EINVAL;
8361 }
8362
Daniel Vetterc05422d2009-08-11 16:05:30 +02008363 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8364 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008365
Daniel Vetterc05422d2009-08-11 16:05:30 +02008366 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008367}
8368
Daniel Vetter66a92782012-07-12 20:08:18 +02008369static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008370{
Daniel Vetter66a92782012-07-12 20:08:18 +02008371 struct drm_device *dev = encoder->base.dev;
8372 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008373 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008374 int entry = 0;
8375
Daniel Vetter66a92782012-07-12 20:08:18 +02008376 list_for_each_entry(source_encoder,
8377 &dev->mode_config.encoder_list, base.head) {
8378
8379 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008380 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008381
8382 /* Intel hw has only one MUX where enocoders could be cloned. */
8383 if (encoder->cloneable && source_encoder->cloneable)
8384 index_mask |= (1 << entry);
8385
Jesse Barnes79e53942008-11-07 14:24:08 -08008386 entry++;
8387 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008388
Jesse Barnes79e53942008-11-07 14:24:08 -08008389 return index_mask;
8390}
8391
Chris Wilson4d302442010-12-14 19:21:29 +00008392static bool has_edp_a(struct drm_device *dev)
8393{
8394 struct drm_i915_private *dev_priv = dev->dev_private;
8395
8396 if (!IS_MOBILE(dev))
8397 return false;
8398
8399 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8400 return false;
8401
8402 if (IS_GEN5(dev) &&
8403 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8404 return false;
8405
8406 return true;
8407}
8408
Jesse Barnes79e53942008-11-07 14:24:08 -08008409static void intel_setup_outputs(struct drm_device *dev)
8410{
Eric Anholt725e30a2009-01-22 13:01:02 -08008411 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008412 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008413 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008414 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008415
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008416 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008417 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8418 /* disable the panel fitter on everything but LVDS */
8419 I915_WRITE(PFIT_CONTROL, 0);
8420 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008421
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008422 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008423 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008424
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008425 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008426 int found;
8427
8428 /* Haswell uses DDI functions to detect digital outputs */
8429 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8430 /* DDI A only supports eDP */
8431 if (found)
8432 intel_ddi_init(dev, PORT_A);
8433
8434 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8435 * register */
8436 found = I915_READ(SFUSE_STRAP);
8437
8438 if (found & SFUSE_STRAP_DDIB_DETECTED)
8439 intel_ddi_init(dev, PORT_B);
8440 if (found & SFUSE_STRAP_DDIC_DETECTED)
8441 intel_ddi_init(dev, PORT_C);
8442 if (found & SFUSE_STRAP_DDID_DETECTED)
8443 intel_ddi_init(dev, PORT_D);
8444 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008445 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008446 dpd_is_edp = intel_dpd_is_edp(dev);
8447
8448 if (has_edp_a(dev))
8449 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008450
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008451 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008452 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008453 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008454 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008455 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008456 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008457 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008458 }
8459
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008460 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008461 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008462
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008463 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008464 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008465
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008466 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008467 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008468
Daniel Vetter270b3042012-10-27 15:52:05 +02008469 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008470 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008471 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308472 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008473 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8474 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308475
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008476 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008477 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8478 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008479 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8480 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008481 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008482 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008483 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008484
Paulo Zanonie2debe92013-02-18 19:00:27 -03008485 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008486 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008487 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008488 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8489 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008490 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008491 }
Ma Ling27185ae2009-08-24 13:50:23 +08008492
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008493 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8494 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008495 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008496 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008497 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008498
8499 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008500
Paulo Zanonie2debe92013-02-18 19:00:27 -03008501 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008502 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008503 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008504 }
Ma Ling27185ae2009-08-24 13:50:23 +08008505
Paulo Zanonie2debe92013-02-18 19:00:27 -03008506 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008507
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008508 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8509 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008510 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008511 }
8512 if (SUPPORTS_INTEGRATED_DP(dev)) {
8513 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008514 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008515 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008516 }
Ma Ling27185ae2009-08-24 13:50:23 +08008517
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008518 if (SUPPORTS_INTEGRATED_DP(dev) &&
8519 (I915_READ(DP_D) & DP_DETECTED)) {
8520 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008521 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008522 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008523 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008524 intel_dvo_init(dev);
8525
Zhenyu Wang103a1962009-11-27 11:44:36 +08008526 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 intel_tv_init(dev);
8528
Chris Wilson4ef69c72010-09-09 15:14:28 +01008529 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8530 encoder->base.possible_crtcs = encoder->crtc_mask;
8531 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008532 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008534
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008536
8537 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008538}
8539
8540static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8541{
8542 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008543
8544 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008545 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008546
8547 kfree(intel_fb);
8548}
8549
8550static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008551 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008552 unsigned int *handle)
8553{
8554 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008555 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008556
Chris Wilson05394f32010-11-08 19:18:58 +00008557 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008558}
8559
8560static const struct drm_framebuffer_funcs intel_fb_funcs = {
8561 .destroy = intel_user_framebuffer_destroy,
8562 .create_handle = intel_user_framebuffer_create_handle,
8563};
8564
Dave Airlie38651672010-03-30 05:34:13 +00008565int intel_framebuffer_init(struct drm_device *dev,
8566 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008567 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008568 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008569{
Jesse Barnes79e53942008-11-07 14:24:08 -08008570 int ret;
8571
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008572 if (obj->tiling_mode == I915_TILING_Y) {
8573 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008574 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008575 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008576
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008577 if (mode_cmd->pitches[0] & 63) {
8578 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8579 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008580 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008581 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008582
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008583 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008584 if (mode_cmd->pitches[0] > 32768) {
8585 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8586 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008587 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008588 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008589
8590 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008591 mode_cmd->pitches[0] != obj->stride) {
8592 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8593 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008594 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008595 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008596
Ville Syrjälä57779d02012-10-31 17:50:14 +02008597 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008598 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008599 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008600 case DRM_FORMAT_RGB565:
8601 case DRM_FORMAT_XRGB8888:
8602 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008603 break;
8604 case DRM_FORMAT_XRGB1555:
8605 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008606 if (INTEL_INFO(dev)->gen > 3) {
8607 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008608 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008609 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008610 break;
8611 case DRM_FORMAT_XBGR8888:
8612 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008613 case DRM_FORMAT_XRGB2101010:
8614 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008615 case DRM_FORMAT_XBGR2101010:
8616 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008617 if (INTEL_INFO(dev)->gen < 4) {
8618 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008619 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008620 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008621 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008622 case DRM_FORMAT_YUYV:
8623 case DRM_FORMAT_UYVY:
8624 case DRM_FORMAT_YVYU:
8625 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008626 if (INTEL_INFO(dev)->gen < 5) {
8627 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008628 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008629 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008630 break;
8631 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008632 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008633 return -EINVAL;
8634 }
8635
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008636 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8637 if (mode_cmd->offsets[0] != 0)
8638 return -EINVAL;
8639
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008640 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8641 intel_fb->obj = obj;
8642
Jesse Barnes79e53942008-11-07 14:24:08 -08008643 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8644 if (ret) {
8645 DRM_ERROR("framebuffer init failed %d\n", ret);
8646 return ret;
8647 }
8648
Jesse Barnes79e53942008-11-07 14:24:08 -08008649 return 0;
8650}
8651
Jesse Barnes79e53942008-11-07 14:24:08 -08008652static struct drm_framebuffer *
8653intel_user_framebuffer_create(struct drm_device *dev,
8654 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008655 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008656{
Chris Wilson05394f32010-11-08 19:18:58 +00008657 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008658
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008659 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8660 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008661 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008662 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008663
Chris Wilsond2dff872011-04-19 08:36:26 +01008664 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008665}
8666
Jesse Barnes79e53942008-11-07 14:24:08 -08008667static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008668 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008669 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008670};
8671
Jesse Barnese70236a2009-09-21 10:42:27 -07008672/* Set up chip specific display functions */
8673static void intel_init_display(struct drm_device *dev)
8674{
8675 struct drm_i915_private *dev_priv = dev->dev_private;
8676
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008677 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008678 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008679 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008680 dev_priv->display.crtc_enable = haswell_crtc_enable;
8681 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008682 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008683 dev_priv->display.update_plane = ironlake_update_plane;
8684 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008685 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008686 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008687 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8688 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008689 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008690 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008691 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008692 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008693 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008694 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8695 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008696 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008697 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008698 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008699
Jesse Barnese70236a2009-09-21 10:42:27 -07008700 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008701 if (IS_VALLEYVIEW(dev))
8702 dev_priv->display.get_display_clock_speed =
8703 valleyview_get_display_clock_speed;
8704 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008705 dev_priv->display.get_display_clock_speed =
8706 i945_get_display_clock_speed;
8707 else if (IS_I915G(dev))
8708 dev_priv->display.get_display_clock_speed =
8709 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008710 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008711 dev_priv->display.get_display_clock_speed =
8712 i9xx_misc_get_display_clock_speed;
8713 else if (IS_I915GM(dev))
8714 dev_priv->display.get_display_clock_speed =
8715 i915gm_get_display_clock_speed;
8716 else if (IS_I865G(dev))
8717 dev_priv->display.get_display_clock_speed =
8718 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008719 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008720 dev_priv->display.get_display_clock_speed =
8721 i855_get_display_clock_speed;
8722 else /* 852, 830 */
8723 dev_priv->display.get_display_clock_speed =
8724 i830_get_display_clock_speed;
8725
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008726 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008727 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008728 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008729 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008730 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008731 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008732 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008733 } else if (IS_IVYBRIDGE(dev)) {
8734 /* FIXME: detect B0+ stepping and use auto training */
8735 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008736 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008737 dev_priv->display.modeset_global_resources =
8738 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008739 } else if (IS_HASWELL(dev)) {
8740 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008741 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008742 dev_priv->display.modeset_global_resources =
8743 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008744 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008745 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008746 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008747 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008748
8749 /* Default just returns -ENODEV to indicate unsupported */
8750 dev_priv->display.queue_flip = intel_default_queue_flip;
8751
8752 switch (INTEL_INFO(dev)->gen) {
8753 case 2:
8754 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8755 break;
8756
8757 case 3:
8758 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8759 break;
8760
8761 case 4:
8762 case 5:
8763 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8764 break;
8765
8766 case 6:
8767 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8768 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008769 case 7:
8770 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8771 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008772 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008773}
8774
Jesse Barnesb690e962010-07-19 13:53:12 -07008775/*
8776 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8777 * resume, or other times. This quirk makes sure that's the case for
8778 * affected systems.
8779 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008780static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008781{
8782 struct drm_i915_private *dev_priv = dev->dev_private;
8783
8784 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008785 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008786}
8787
Keith Packard435793d2011-07-12 14:56:22 -07008788/*
8789 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8790 */
8791static void quirk_ssc_force_disable(struct drm_device *dev)
8792{
8793 struct drm_i915_private *dev_priv = dev->dev_private;
8794 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008795 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008796}
8797
Carsten Emde4dca20e2012-03-15 15:56:26 +01008798/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008799 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8800 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008801 */
8802static void quirk_invert_brightness(struct drm_device *dev)
8803{
8804 struct drm_i915_private *dev_priv = dev->dev_private;
8805 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008806 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008807}
8808
8809struct intel_quirk {
8810 int device;
8811 int subsystem_vendor;
8812 int subsystem_device;
8813 void (*hook)(struct drm_device *dev);
8814};
8815
Egbert Eich5f85f1762012-10-14 15:46:38 +02008816/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8817struct intel_dmi_quirk {
8818 void (*hook)(struct drm_device *dev);
8819 const struct dmi_system_id (*dmi_id_list)[];
8820};
8821
8822static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8823{
8824 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8825 return 1;
8826}
8827
8828static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8829 {
8830 .dmi_id_list = &(const struct dmi_system_id[]) {
8831 {
8832 .callback = intel_dmi_reverse_brightness,
8833 .ident = "NCR Corporation",
8834 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8835 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8836 },
8837 },
8838 { } /* terminating entry */
8839 },
8840 .hook = quirk_invert_brightness,
8841 },
8842};
8843
Ben Widawskyc43b5632012-04-16 14:07:40 -07008844static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008845 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008846 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008847
Jesse Barnesb690e962010-07-19 13:53:12 -07008848 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8849 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8850
Jesse Barnesb690e962010-07-19 13:53:12 -07008851 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8852 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8853
Daniel Vetterccd0d362012-10-10 23:13:59 +02008854 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008855 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008856 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008857
8858 /* Lenovo U160 cannot use SSC on LVDS */
8859 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008860
8861 /* Sony Vaio Y cannot use SSC on LVDS */
8862 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008863
8864 /* Acer Aspire 5734Z must invert backlight brightness */
8865 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008866
8867 /* Acer/eMachines G725 */
8868 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008869
8870 /* Acer/eMachines e725 */
8871 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008872
8873 /* Acer/Packard Bell NCL20 */
8874 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008875
8876 /* Acer Aspire 4736Z */
8877 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008878};
8879
8880static void intel_init_quirks(struct drm_device *dev)
8881{
8882 struct pci_dev *d = dev->pdev;
8883 int i;
8884
8885 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8886 struct intel_quirk *q = &intel_quirks[i];
8887
8888 if (d->device == q->device &&
8889 (d->subsystem_vendor == q->subsystem_vendor ||
8890 q->subsystem_vendor == PCI_ANY_ID) &&
8891 (d->subsystem_device == q->subsystem_device ||
8892 q->subsystem_device == PCI_ANY_ID))
8893 q->hook(dev);
8894 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008895 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8896 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8897 intel_dmi_quirks[i].hook(dev);
8898 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008899}
8900
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008901/* Disable the VGA plane that we never use */
8902static void i915_disable_vga(struct drm_device *dev)
8903{
8904 struct drm_i915_private *dev_priv = dev->dev_private;
8905 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008906 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008907
8908 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008909 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008910 sr1 = inb(VGA_SR_DATA);
8911 outb(sr1 | 1<<5, VGA_SR_DATA);
8912 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8913 udelay(300);
8914
8915 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8916 POSTING_READ(vga_reg);
8917}
8918
Daniel Vetterf8175862012-04-10 15:50:11 +02008919void intel_modeset_init_hw(struct drm_device *dev)
8920{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008921 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008922
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008923 intel_prepare_ddi(dev);
8924
Daniel Vetterf8175862012-04-10 15:50:11 +02008925 intel_init_clock_gating(dev);
8926
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008927 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008928 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008929 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008930}
8931
Jesse Barnes79e53942008-11-07 14:24:08 -08008932void intel_modeset_init(struct drm_device *dev)
8933{
Jesse Barnes652c3932009-08-17 13:31:43 -07008934 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07008935 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008936
8937 drm_mode_config_init(dev);
8938
8939 dev->mode_config.min_width = 0;
8940 dev->mode_config.min_height = 0;
8941
Dave Airlie019d96c2011-09-29 16:20:42 +01008942 dev->mode_config.preferred_depth = 24;
8943 dev->mode_config.prefer_shadow = 1;
8944
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008945 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008946
Jesse Barnesb690e962010-07-19 13:53:12 -07008947 intel_init_quirks(dev);
8948
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008949 intel_init_pm(dev);
8950
Jesse Barnese70236a2009-09-21 10:42:27 -07008951 intel_init_display(dev);
8952
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008953 if (IS_GEN2(dev)) {
8954 dev->mode_config.max_width = 2048;
8955 dev->mode_config.max_height = 2048;
8956 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008957 dev->mode_config.max_width = 4096;
8958 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008959 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008960 dev->mode_config.max_width = 8192;
8961 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008962 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008963 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008964
Zhao Yakui28c97732009-10-09 11:39:41 +08008965 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07008966 INTEL_INFO(dev)->num_pipes,
8967 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008968
Ben Widawsky7eb552a2013-03-13 14:05:41 -07008969 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008970 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07008971 for (j = 0; j < dev_priv->num_plane; j++) {
8972 ret = intel_plane_init(dev, i, j);
8973 if (ret)
8974 DRM_DEBUG_KMS("pipe %d plane %d init failed: %d\n",
8975 i, j, ret);
8976 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008977 }
8978
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008979 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008980 intel_pch_pll_init(dev);
8981
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008982 /* Just disable it once at startup */
8983 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008984 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008985
8986 /* Just in case the BIOS is doing something questionable. */
8987 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008988}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008989
Daniel Vetter24929352012-07-02 20:28:59 +02008990static void
8991intel_connector_break_all_links(struct intel_connector *connector)
8992{
8993 connector->base.dpms = DRM_MODE_DPMS_OFF;
8994 connector->base.encoder = NULL;
8995 connector->encoder->connectors_active = false;
8996 connector->encoder->base.crtc = NULL;
8997}
8998
Daniel Vetter7fad7982012-07-04 17:51:47 +02008999static void intel_enable_pipe_a(struct drm_device *dev)
9000{
9001 struct intel_connector *connector;
9002 struct drm_connector *crt = NULL;
9003 struct intel_load_detect_pipe load_detect_temp;
9004
9005 /* We can't just switch on the pipe A, we need to set things up with a
9006 * proper mode and output configuration. As a gross hack, enable pipe A
9007 * by enabling the load detect pipe once. */
9008 list_for_each_entry(connector,
9009 &dev->mode_config.connector_list,
9010 base.head) {
9011 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9012 crt = &connector->base;
9013 break;
9014 }
9015 }
9016
9017 if (!crt)
9018 return;
9019
9020 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9021 intel_release_load_detect_pipe(crt, &load_detect_temp);
9022
9023
9024}
9025
Daniel Vetterfa555832012-10-10 23:14:00 +02009026static bool
9027intel_check_plane_mapping(struct intel_crtc *crtc)
9028{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009029 struct drm_device *dev = crtc->base.dev;
9030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009031 u32 reg, val;
9032
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009033 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009034 return true;
9035
9036 reg = DSPCNTR(!crtc->plane);
9037 val = I915_READ(reg);
9038
9039 if ((val & DISPLAY_PLANE_ENABLE) &&
9040 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9041 return false;
9042
9043 return true;
9044}
9045
Daniel Vetter24929352012-07-02 20:28:59 +02009046static void intel_sanitize_crtc(struct intel_crtc *crtc)
9047{
9048 struct drm_device *dev = crtc->base.dev;
9049 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009050 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009051
Daniel Vetter24929352012-07-02 20:28:59 +02009052 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009053 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009054 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9055
9056 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009057 * disable the crtc (and hence change the state) if it is wrong. Note
9058 * that gen4+ has a fixed plane -> pipe mapping. */
9059 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009060 struct intel_connector *connector;
9061 bool plane;
9062
Daniel Vetter24929352012-07-02 20:28:59 +02009063 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9064 crtc->base.base.id);
9065
9066 /* Pipe has the wrong plane attached and the plane is active.
9067 * Temporarily change the plane mapping and disable everything
9068 * ... */
9069 plane = crtc->plane;
9070 crtc->plane = !plane;
9071 dev_priv->display.crtc_disable(&crtc->base);
9072 crtc->plane = plane;
9073
9074 /* ... and break all links. */
9075 list_for_each_entry(connector, &dev->mode_config.connector_list,
9076 base.head) {
9077 if (connector->encoder->base.crtc != &crtc->base)
9078 continue;
9079
9080 intel_connector_break_all_links(connector);
9081 }
9082
9083 WARN_ON(crtc->active);
9084 crtc->base.enabled = false;
9085 }
Daniel Vetter24929352012-07-02 20:28:59 +02009086
Daniel Vetter7fad7982012-07-04 17:51:47 +02009087 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9088 crtc->pipe == PIPE_A && !crtc->active) {
9089 /* BIOS forgot to enable pipe A, this mostly happens after
9090 * resume. Force-enable the pipe to fix this, the update_dpms
9091 * call below we restore the pipe to the right state, but leave
9092 * the required bits on. */
9093 intel_enable_pipe_a(dev);
9094 }
9095
Daniel Vetter24929352012-07-02 20:28:59 +02009096 /* Adjust the state of the output pipe according to whether we
9097 * have active connectors/encoders. */
9098 intel_crtc_update_dpms(&crtc->base);
9099
9100 if (crtc->active != crtc->base.enabled) {
9101 struct intel_encoder *encoder;
9102
9103 /* This can happen either due to bugs in the get_hw_state
9104 * functions or because the pipe is force-enabled due to the
9105 * pipe A quirk. */
9106 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9107 crtc->base.base.id,
9108 crtc->base.enabled ? "enabled" : "disabled",
9109 crtc->active ? "enabled" : "disabled");
9110
9111 crtc->base.enabled = crtc->active;
9112
9113 /* Because we only establish the connector -> encoder ->
9114 * crtc links if something is active, this means the
9115 * crtc is now deactivated. Break the links. connector
9116 * -> encoder links are only establish when things are
9117 * actually up, hence no need to break them. */
9118 WARN_ON(crtc->active);
9119
9120 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9121 WARN_ON(encoder->connectors_active);
9122 encoder->base.crtc = NULL;
9123 }
9124 }
9125}
9126
9127static void intel_sanitize_encoder(struct intel_encoder *encoder)
9128{
9129 struct intel_connector *connector;
9130 struct drm_device *dev = encoder->base.dev;
9131
9132 /* We need to check both for a crtc link (meaning that the
9133 * encoder is active and trying to read from a pipe) and the
9134 * pipe itself being active. */
9135 bool has_active_crtc = encoder->base.crtc &&
9136 to_intel_crtc(encoder->base.crtc)->active;
9137
9138 if (encoder->connectors_active && !has_active_crtc) {
9139 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9140 encoder->base.base.id,
9141 drm_get_encoder_name(&encoder->base));
9142
9143 /* Connector is active, but has no active pipe. This is
9144 * fallout from our resume register restoring. Disable
9145 * the encoder manually again. */
9146 if (encoder->base.crtc) {
9147 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9148 encoder->base.base.id,
9149 drm_get_encoder_name(&encoder->base));
9150 encoder->disable(encoder);
9151 }
9152
9153 /* Inconsistent output/port/pipe state happens presumably due to
9154 * a bug in one of the get_hw_state functions. Or someplace else
9155 * in our code, like the register restore mess on resume. Clamp
9156 * things to off as a safer default. */
9157 list_for_each_entry(connector,
9158 &dev->mode_config.connector_list,
9159 base.head) {
9160 if (connector->encoder != encoder)
9161 continue;
9162
9163 intel_connector_break_all_links(connector);
9164 }
9165 }
9166 /* Enabled encoders without active connectors will be fixed in
9167 * the crtc fixup. */
9168}
9169
Daniel Vetter44cec742013-01-25 17:53:21 +01009170void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009171{
9172 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009173 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009174
9175 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9176 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009177 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009178 }
9179}
9180
Daniel Vetter24929352012-07-02 20:28:59 +02009181/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9182 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009183void intel_modeset_setup_hw_state(struct drm_device *dev,
9184 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009185{
9186 struct drm_i915_private *dev_priv = dev->dev_private;
9187 enum pipe pipe;
9188 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009189 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009190 struct intel_crtc *crtc;
9191 struct intel_encoder *encoder;
9192 struct intel_connector *connector;
9193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009194 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009195 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9196
9197 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9198 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9199 case TRANS_DDI_EDP_INPUT_A_ON:
9200 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9201 pipe = PIPE_A;
9202 break;
9203 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9204 pipe = PIPE_B;
9205 break;
9206 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9207 pipe = PIPE_C;
9208 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009209 default:
9210 /* A bogus value has been programmed, disable
9211 * the transcoder */
9212 WARN(1, "Bogus eDP source %08x\n", tmp);
9213 intel_ddi_disable_transcoder_func(dev_priv,
9214 TRANSCODER_EDP);
9215 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009216 }
9217
9218 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9219 crtc->cpu_transcoder = TRANSCODER_EDP;
9220
9221 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9222 pipe_name(pipe));
9223 }
9224 }
9225
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009226setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009227 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9228 base.head) {
9229 crtc->active = dev_priv->display.get_pipe_config(crtc,
9230 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009231
9232 crtc->base.enabled = crtc->active;
9233
9234 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9235 crtc->base.base.id,
9236 crtc->active ? "enabled" : "disabled");
9237 }
9238
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009239 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009240 intel_ddi_setup_hw_pll_state(dev);
9241
Daniel Vetter24929352012-07-02 20:28:59 +02009242 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9243 base.head) {
9244 pipe = 0;
9245
9246 if (encoder->get_hw_state(encoder, &pipe)) {
9247 encoder->base.crtc =
9248 dev_priv->pipe_to_crtc_mapping[pipe];
9249 } else {
9250 encoder->base.crtc = NULL;
9251 }
9252
9253 encoder->connectors_active = false;
9254 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9255 encoder->base.base.id,
9256 drm_get_encoder_name(&encoder->base),
9257 encoder->base.crtc ? "enabled" : "disabled",
9258 pipe);
9259 }
9260
9261 list_for_each_entry(connector, &dev->mode_config.connector_list,
9262 base.head) {
9263 if (connector->get_hw_state(connector)) {
9264 connector->base.dpms = DRM_MODE_DPMS_ON;
9265 connector->encoder->connectors_active = true;
9266 connector->base.encoder = &connector->encoder->base;
9267 } else {
9268 connector->base.dpms = DRM_MODE_DPMS_OFF;
9269 connector->base.encoder = NULL;
9270 }
9271 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9272 connector->base.base.id,
9273 drm_get_connector_name(&connector->base),
9274 connector->base.encoder ? "enabled" : "disabled");
9275 }
9276
9277 /* HW state is read out, now we need to sanitize this mess. */
9278 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9279 base.head) {
9280 intel_sanitize_encoder(encoder);
9281 }
9282
9283 for_each_pipe(pipe) {
9284 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9285 intel_sanitize_crtc(crtc);
9286 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009287
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009288 if (force_restore) {
9289 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009290 struct drm_crtc *crtc =
9291 dev_priv->pipe_to_crtc_mapping[pipe];
9292 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009293 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009294 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9295 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009296
9297 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009298 } else {
9299 intel_modeset_update_staged_output_state(dev);
9300 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009301
9302 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009303
9304 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009305}
9306
9307void intel_modeset_gem_init(struct drm_device *dev)
9308{
Chris Wilson1833b132012-05-09 11:56:28 +01009309 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009310
9311 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009312
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009313 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009314}
9315
9316void intel_modeset_cleanup(struct drm_device *dev)
9317{
Jesse Barnes652c3932009-08-17 13:31:43 -07009318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 struct drm_crtc *crtc;
9320 struct intel_crtc *intel_crtc;
9321
Keith Packardf87ea762010-10-03 19:36:26 -07009322 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009323 mutex_lock(&dev->struct_mutex);
9324
Jesse Barnes723bfd72010-10-07 16:01:13 -07009325 intel_unregister_dsm_handler();
9326
9327
Jesse Barnes652c3932009-08-17 13:31:43 -07009328 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9329 /* Skip inactive CRTCs */
9330 if (!crtc->fb)
9331 continue;
9332
9333 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009334 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009335 }
9336
Chris Wilson973d04f2011-07-08 12:22:37 +01009337 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009338
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009339 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009340
Daniel Vetter930ebb42012-06-29 23:32:16 +02009341 ironlake_teardown_rc6(dev);
9342
Jesse Barnes57f350b2012-03-28 13:39:25 -07009343 if (IS_VALLEYVIEW(dev))
9344 vlv_init_dpio(dev);
9345
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009346 mutex_unlock(&dev->struct_mutex);
9347
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009348 /* Disable the irq before mode object teardown, for the irq might
9349 * enqueue unpin/hotplug work. */
9350 drm_irq_uninstall(dev);
9351 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009352 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009353
Chris Wilson1630fe72011-07-08 12:22:42 +01009354 /* flush any delayed tasks or pending work */
9355 flush_scheduled_work();
9356
Jesse Barnes79e53942008-11-07 14:24:08 -08009357 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009358
9359 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009360}
9361
Dave Airlie28d52042009-09-21 14:33:58 +10009362/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009363 * Return which encoder is currently attached for connector.
9364 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009365struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009366{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009367 return &intel_attached_encoder(connector)->base;
9368}
Jesse Barnes79e53942008-11-07 14:24:08 -08009369
Chris Wilsondf0e9242010-09-09 16:20:55 +01009370void intel_connector_attach_encoder(struct intel_connector *connector,
9371 struct intel_encoder *encoder)
9372{
9373 connector->encoder = encoder;
9374 drm_mode_connector_attach_encoder(&connector->base,
9375 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009376}
Dave Airlie28d52042009-09-21 14:33:58 +10009377
9378/*
9379 * set vga decode state - true == enable VGA decode
9380 */
9381int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9382{
9383 struct drm_i915_private *dev_priv = dev->dev_private;
9384 u16 gmch_ctrl;
9385
9386 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9387 if (state)
9388 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9389 else
9390 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9391 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9392 return 0;
9393}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009394
9395#ifdef CONFIG_DEBUG_FS
9396#include <linux/seq_file.h>
9397
9398struct intel_display_error_state {
9399 struct intel_cursor_error_state {
9400 u32 control;
9401 u32 position;
9402 u32 base;
9403 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009404 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009405
9406 struct intel_pipe_error_state {
9407 u32 conf;
9408 u32 source;
9409
9410 u32 htotal;
9411 u32 hblank;
9412 u32 hsync;
9413 u32 vtotal;
9414 u32 vblank;
9415 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009416 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009417
9418 struct intel_plane_error_state {
9419 u32 control;
9420 u32 stride;
9421 u32 size;
9422 u32 pos;
9423 u32 addr;
9424 u32 surface;
9425 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009426 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009427};
9428
9429struct intel_display_error_state *
9430intel_display_capture_error_state(struct drm_device *dev)
9431{
Akshay Joshi0206e352011-08-16 15:34:10 -04009432 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009433 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009434 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009435 int i;
9436
9437 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9438 if (error == NULL)
9439 return NULL;
9440
Damien Lespiau52331302012-08-15 19:23:25 +01009441 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009442 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9443
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009444 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9445 error->cursor[i].control = I915_READ(CURCNTR(i));
9446 error->cursor[i].position = I915_READ(CURPOS(i));
9447 error->cursor[i].base = I915_READ(CURBASE(i));
9448 } else {
9449 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9450 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9451 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9452 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009453
9454 error->plane[i].control = I915_READ(DSPCNTR(i));
9455 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009456 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009457 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009458 error->plane[i].pos = I915_READ(DSPPOS(i));
9459 }
Paulo Zanonica291362013-03-06 20:03:14 -03009460 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9461 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009462 if (INTEL_INFO(dev)->gen >= 4) {
9463 error->plane[i].surface = I915_READ(DSPSURF(i));
9464 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9465 }
9466
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009467 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009468 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009469 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9470 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9471 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9472 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9473 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9474 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009475 }
9476
9477 return error;
9478}
9479
9480void
9481intel_display_print_error_state(struct seq_file *m,
9482 struct drm_device *dev,
9483 struct intel_display_error_state *error)
9484{
9485 int i;
9486
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009487 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009488 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009489 seq_printf(m, "Pipe [%d]:\n", i);
9490 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9491 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9492 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9493 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9494 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9495 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9496 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9497 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9498
9499 seq_printf(m, "Plane [%d]:\n", i);
9500 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9501 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009502 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009503 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009504 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9505 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009506 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009507 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009508 if (INTEL_INFO(dev)->gen >= 4) {
9509 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9510 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9511 }
9512
9513 seq_printf(m, "Cursor [%d]:\n", i);
9514 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9515 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9516 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9517 }
9518}
9519#endif