blob: 5ebe46a05a05b476a542dac29cd2d8e9e1de4a39 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson78501ea2010-10-27 12:18:21 +0100592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100597 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100598 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600
Chris Wilson50f018d2013-06-10 11:20:19 +0100601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200603out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
606 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100640
Daniel Vettera9cc7262014-02-14 14:01:13 +0100641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646 if (ret)
647 goto err_unref;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800652 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800654 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658 return 0;
659
660err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return ret;
666}
667
Arun Siluvery86d7f232014-08-26 14:44:50 +0100668static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
669 u32 addr, u32 value)
670{
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
673
Damien Lespiau04ad2dc2014-08-30 16:51:01 +0100674 if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS))
Arun Siluvery888b5992014-08-26 14:44:51 +0100675 return;
676
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
678 intel_ring_emit(ring, addr);
679 intel_ring_emit(ring, value);
Arun Siluvery888b5992014-08-26 14:44:51 +0100680
681 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
Damien Lespiaub07ba1d2014-08-30 16:51:02 +0100682 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = value & 0xFFFF;
Arun Siluvery888b5992014-08-26 14:44:51 +0100683 /* value is updated with the status of remaining bits of this
684 * register when it is read from debugfs file
685 */
686 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
687 dev_priv->num_wa_regs++;
688
689 return;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690}
691
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300692static int bdw_init_workarounds(struct intel_engine_cs *ring)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100693{
694 int ret;
Arun Siluvery888b5992014-08-26 14:44:51 +0100695 struct drm_device *dev = ring->dev;
696 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100697
698 /*
699 * workarounds applied in this fn are part of register state context,
700 * they need to be re-initialized followed by gpu reset, suspend/resume,
701 * module reload.
702 */
Arun Siluvery888b5992014-08-26 14:44:51 +0100703 dev_priv->num_wa_regs = 0;
704 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705
706 /*
707 * update the number of dwords required based on the
708 * actual number of workarounds applied
709 */
Mika Kuoppalad37cf5f2014-09-19 20:05:26 +0300710 ret = intel_ring_begin(ring, 18);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100711 if (ret)
712 return ret;
713
714 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700715 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
717 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
718 | STALL_DOP_GATING_DISABLE));
719
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700720 /* WaDisableDopClockGating:bdw */
Arun Siluvery86d7f232014-08-26 14:44:50 +0100721 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
722 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
723
Arun Siluvery86d7f232014-08-26 14:44:50 +0100724 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
Mika Kuoppalad37cf5f2014-09-19 20:05:26 +0300725 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100726
727 /* Use Force Non-Coherent whenever executing a 3D context. This is a
728 * workaround for for a possible hang in the unlikely event a TLB
729 * invalidation occurs during a PSD flush.
730 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400731 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Arun Siluvery86d7f232014-08-26 14:44:50 +0100732 intel_ring_emit_wa(ring, HDC_CHICKEN0,
Rodrigo Vivida096542014-09-19 20:16:27 -0400733 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT |
734 (IS_BDW_GT3(dev) ?
735 HDC_FENCE_DEST_SLM_DISABLE : 0)
736 ));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100737
738 /* Wa4x4STCOptimizationDisable:bdw */
739 intel_ring_emit_wa(ring, CACHE_MODE_1,
740 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
741
742 /*
743 * BSpec recommends 8x4 when MSAA is used,
744 * however in practice 16x4 seems fastest.
745 *
746 * Note that PS/WM thread counts depend on the WIZ hashing
747 * disable bit, which we don't touch here, but it's good
748 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
749 */
750 intel_ring_emit_wa(ring, GEN7_GT_MODE,
751 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
752
753 intel_ring_advance(ring);
754
Arun Siluvery888b5992014-08-26 14:44:51 +0100755 DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
756 dev_priv->num_wa_regs);
757
Arun Siluvery86d7f232014-08-26 14:44:50 +0100758 return 0;
759}
760
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300761static int chv_init_workarounds(struct intel_engine_cs *ring)
762{
763 int ret;
764 struct drm_device *dev = ring->dev;
765 struct drm_i915_private *dev_priv = dev->dev_private;
766
767 /*
768 * workarounds applied in this fn are part of register state context,
769 * they need to be re-initialized followed by gpu reset, suspend/resume,
770 * module reload.
771 */
772 dev_priv->num_wa_regs = 0;
773 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
774
775 ret = intel_ring_begin(ring, 12);
776 if (ret)
777 return ret;
778
779 /* WaDisablePartialInstShootdown:chv */
780 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
781 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
782
783 /* WaDisableThreadStallDopClockGating:chv */
784 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
785 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
786
787 /* WaDisableDopClockGating:chv (pre-production hw) */
788 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
789 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
790
791 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
792 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
793 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
794
795 intel_ring_advance(ring);
796
797 return 0;
798}
799
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100800static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800801{
Chris Wilson78501ea2010-10-27 12:18:21 +0100802 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000803 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100804 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200805 if (ret)
806 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800807
Akash Goel61a563a2014-03-25 18:01:50 +0530808 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
809 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200810 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000811
812 /* We need to disable the AsyncFlip performance optimisations in order
813 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
814 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100815 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300816 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000817 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000818 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000819 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
820
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000821 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530822 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000823 if (INTEL_INFO(dev)->gen == 6)
824 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000825 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000826
Akash Goel01fa0302014-03-24 23:00:04 +0530827 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000828 if (IS_GEN7(dev))
829 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530830 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000831 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100832
Jesse Barnes8d315282011-10-16 10:23:31 +0200833 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100834 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000835 if (ret)
836 return ret;
837 }
838
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200839 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700840 /* From the Sandybridge PRM, volume 1 part 3, page 24:
841 * "If this bit is set, STCunit will have LRA as replacement
842 * policy. [...] This bit must be reset. LRA replacement
843 * policy is not supported."
844 */
845 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200846 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800847 }
848
Daniel Vetter6b26c862012-04-24 14:04:12 +0200849 if (INTEL_INFO(dev)->gen >= 6)
850 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000851
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700852 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700853 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700854
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800855 return ret;
856}
857
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100858static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000859{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100860 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700861 struct drm_i915_private *dev_priv = dev->dev_private;
862
863 if (dev_priv->semaphore_obj) {
864 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
865 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
866 dev_priv->semaphore_obj = NULL;
867 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100868
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100869 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000870}
871
Ben Widawsky3e789982014-06-30 09:53:37 -0700872static int gen8_rcs_signal(struct intel_engine_cs *signaller,
873 unsigned int num_dwords)
874{
875#define MBOX_UPDATE_DWORDS 8
876 struct drm_device *dev = signaller->dev;
877 struct drm_i915_private *dev_priv = dev->dev_private;
878 struct intel_engine_cs *waiter;
879 int i, ret, num_rings;
880
881 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
882 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
883#undef MBOX_UPDATE_DWORDS
884
885 ret = intel_ring_begin(signaller, num_dwords);
886 if (ret)
887 return ret;
888
889 for_each_ring(waiter, dev_priv, i) {
890 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
891 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
892 continue;
893
894 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
895 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
896 PIPE_CONTROL_QW_WRITE |
897 PIPE_CONTROL_FLUSH_ENABLE);
898 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
899 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
900 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
901 intel_ring_emit(signaller, 0);
902 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
903 MI_SEMAPHORE_TARGET(waiter->id));
904 intel_ring_emit(signaller, 0);
905 }
906
907 return 0;
908}
909
910static int gen8_xcs_signal(struct intel_engine_cs *signaller,
911 unsigned int num_dwords)
912{
913#define MBOX_UPDATE_DWORDS 6
914 struct drm_device *dev = signaller->dev;
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 struct intel_engine_cs *waiter;
917 int i, ret, num_rings;
918
919 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
920 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
921#undef MBOX_UPDATE_DWORDS
922
923 ret = intel_ring_begin(signaller, num_dwords);
924 if (ret)
925 return ret;
926
927 for_each_ring(waiter, dev_priv, i) {
928 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
929 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
930 continue;
931
932 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
933 MI_FLUSH_DW_OP_STOREDW);
934 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
935 MI_FLUSH_DW_USE_GTT);
936 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
937 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
938 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
939 MI_SEMAPHORE_TARGET(waiter->id));
940 intel_ring_emit(signaller, 0);
941 }
942
943 return 0;
944}
945
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100946static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700947 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000948{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700949 struct drm_device *dev = signaller->dev;
950 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100951 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700952 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700953
Ben Widawskya1444b72014-06-30 09:53:35 -0700954#define MBOX_UPDATE_DWORDS 3
955 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
956 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
957#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700958
959 ret = intel_ring_begin(signaller, num_dwords);
960 if (ret)
961 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700962
Ben Widawsky78325f22014-04-29 14:52:29 -0700963 for_each_ring(useless, dev_priv, i) {
964 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
965 if (mbox_reg != GEN6_NOSYNC) {
966 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
967 intel_ring_emit(signaller, mbox_reg);
968 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700969 }
970 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700971
Ben Widawskya1444b72014-06-30 09:53:35 -0700972 /* If num_dwords was rounded, make sure the tail pointer is correct */
973 if (num_rings % 2 == 0)
974 intel_ring_emit(signaller, MI_NOOP);
975
Ben Widawsky024a43e2014-04-29 14:52:30 -0700976 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000977}
978
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700979/**
980 * gen6_add_request - Update the semaphore mailbox registers
981 *
982 * @ring - ring that is adding a request
983 * @seqno - return seqno stuck into the ring
984 *
985 * Update the mailbox registers in the *other* rings with the current seqno.
986 * This acts like a signal in the canonical semaphore.
987 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000988static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100989gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000990{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700991 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000992
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700993 if (ring->semaphore.signal)
994 ret = ring->semaphore.signal(ring, 4);
995 else
996 ret = intel_ring_begin(ring, 4);
997
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000998 if (ret)
999 return ret;
1000
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001001 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1002 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001003 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001004 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001005 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001006
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001007 return 0;
1008}
1009
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001010static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1011 u32 seqno)
1012{
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 return dev_priv->last_seqno < seqno;
1015}
1016
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001017/**
1018 * intel_ring_sync - sync the waiter to the signaller on seqno
1019 *
1020 * @waiter - ring that is waiting
1021 * @signaller - ring which has, or will signal
1022 * @seqno - seqno which the waiter will block on
1023 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001024
1025static int
1026gen8_ring_sync(struct intel_engine_cs *waiter,
1027 struct intel_engine_cs *signaller,
1028 u32 seqno)
1029{
1030 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1031 int ret;
1032
1033 ret = intel_ring_begin(waiter, 4);
1034 if (ret)
1035 return ret;
1036
1037 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1038 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001039 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001040 MI_SEMAPHORE_SAD_GTE_SDD);
1041 intel_ring_emit(waiter, seqno);
1042 intel_ring_emit(waiter,
1043 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1044 intel_ring_emit(waiter,
1045 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1046 intel_ring_advance(waiter);
1047 return 0;
1048}
1049
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001050static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001051gen6_ring_sync(struct intel_engine_cs *waiter,
1052 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001053 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001054{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001055 u32 dw1 = MI_SEMAPHORE_MBOX |
1056 MI_SEMAPHORE_COMPARE |
1057 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001058 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1059 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001060
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001061 /* Throughout all of the GEM code, seqno passed implies our current
1062 * seqno is >= the last seqno executed. However for hardware the
1063 * comparison is strictly greater than.
1064 */
1065 seqno -= 1;
1066
Ben Widawskyebc348b2014-04-29 14:52:28 -07001067 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001068
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001069 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001070 if (ret)
1071 return ret;
1072
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001073 /* If seqno wrap happened, omit the wait with no-ops */
1074 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001075 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001076 intel_ring_emit(waiter, seqno);
1077 intel_ring_emit(waiter, 0);
1078 intel_ring_emit(waiter, MI_NOOP);
1079 } else {
1080 intel_ring_emit(waiter, MI_NOOP);
1081 intel_ring_emit(waiter, MI_NOOP);
1082 intel_ring_emit(waiter, MI_NOOP);
1083 intel_ring_emit(waiter, MI_NOOP);
1084 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001085 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001086
1087 return 0;
1088}
1089
Chris Wilsonc6df5412010-12-15 09:56:50 +00001090#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1091do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001092 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1093 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001094 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1095 intel_ring_emit(ring__, 0); \
1096 intel_ring_emit(ring__, 0); \
1097} while (0)
1098
1099static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001100pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001101{
Chris Wilson18393f62014-04-09 09:19:40 +01001102 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001103 int ret;
1104
1105 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1106 * incoherent with writes to memory, i.e. completely fubar,
1107 * so we need to use PIPE_NOTIFY instead.
1108 *
1109 * However, we also need to workaround the qword write
1110 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1111 * memory before requesting an interrupt.
1112 */
1113 ret = intel_ring_begin(ring, 32);
1114 if (ret)
1115 return ret;
1116
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001117 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001118 PIPE_CONTROL_WRITE_FLUSH |
1119 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001120 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001121 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001122 intel_ring_emit(ring, 0);
1123 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001124 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001125 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001126 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001127 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001128 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001129 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001130 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001131 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001132 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001133 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001134
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001135 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001136 PIPE_CONTROL_WRITE_FLUSH |
1137 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001138 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001139 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001140 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001141 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001142 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001143
Chris Wilsonc6df5412010-12-15 09:56:50 +00001144 return 0;
1145}
1146
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001147static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001148gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001149{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001150 /* Workaround to force correct ordering between irq and seqno writes on
1151 * ivb (and maybe also on snb) by reading from a CS register (like
1152 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001153 if (!lazy_coherency) {
1154 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1155 POSTING_READ(RING_ACTHD(ring->mmio_base));
1156 }
1157
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001158 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1159}
1160
1161static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001162ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001163{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001164 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1165}
1166
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001167static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001168ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001169{
1170 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1171}
1172
Chris Wilsonc6df5412010-12-15 09:56:50 +00001173static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001174pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001175{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001176 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001177}
1178
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001179static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001180pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001181{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001182 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001183}
1184
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001185static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001186gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001187{
1188 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001189 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001190 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001191
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001192 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001193 return false;
1194
Chris Wilson7338aef2012-04-24 21:48:47 +01001195 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001196 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001197 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001198 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001199
1200 return true;
1201}
1202
1203static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001204gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001205{
1206 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001207 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001208 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001209
Chris Wilson7338aef2012-04-24 21:48:47 +01001210 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001211 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001212 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001213 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001214}
1215
1216static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001217i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218{
Chris Wilson78501ea2010-10-27 12:18:21 +01001219 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001220 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001221 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001222
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001223 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001224 return false;
1225
Chris Wilson7338aef2012-04-24 21:48:47 +01001226 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001227 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001228 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1229 I915_WRITE(IMR, dev_priv->irq_mask);
1230 POSTING_READ(IMR);
1231 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001232 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001233
1234 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001235}
1236
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001237static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001238i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001239{
Chris Wilson78501ea2010-10-27 12:18:21 +01001240 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001242 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001243
Chris Wilson7338aef2012-04-24 21:48:47 +01001244 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001245 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001246 dev_priv->irq_mask |= ring->irq_enable_mask;
1247 I915_WRITE(IMR, dev_priv->irq_mask);
1248 POSTING_READ(IMR);
1249 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001250 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001251}
1252
Chris Wilsonc2798b12012-04-22 21:13:57 +01001253static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001254i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001255{
1256 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001258 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001259
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001260 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001261 return false;
1262
Chris Wilson7338aef2012-04-24 21:48:47 +01001263 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001264 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001265 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1266 I915_WRITE16(IMR, dev_priv->irq_mask);
1267 POSTING_READ16(IMR);
1268 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001269 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001270
1271 return true;
1272}
1273
1274static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001275i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001276{
1277 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001278 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001279 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001280
Chris Wilson7338aef2012-04-24 21:48:47 +01001281 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001282 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001283 dev_priv->irq_mask |= ring->irq_enable_mask;
1284 I915_WRITE16(IMR, dev_priv->irq_mask);
1285 POSTING_READ16(IMR);
1286 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001287 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001288}
1289
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001290void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001291{
Eric Anholt45930102011-05-06 17:12:35 -07001292 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001293 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001294 u32 mmio = 0;
1295
1296 /* The ring status page addresses are no longer next to the rest of
1297 * the ring registers as of gen7.
1298 */
1299 if (IS_GEN7(dev)) {
1300 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001301 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001302 mmio = RENDER_HWS_PGA_GEN7;
1303 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001304 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001305 mmio = BLT_HWS_PGA_GEN7;
1306 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001307 /*
1308 * VCS2 actually doesn't exist on Gen7. Only shut up
1309 * gcc switch check warning
1310 */
1311 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001312 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001313 mmio = BSD_HWS_PGA_GEN7;
1314 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001315 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001316 mmio = VEBOX_HWS_PGA_GEN7;
1317 break;
Eric Anholt45930102011-05-06 17:12:35 -07001318 }
1319 } else if (IS_GEN6(ring->dev)) {
1320 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1321 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001322 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001323 mmio = RING_HWS_PGA(ring->mmio_base);
1324 }
1325
Chris Wilson78501ea2010-10-27 12:18:21 +01001326 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1327 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001328
Damien Lespiaudc616b82014-03-13 01:40:28 +00001329 /*
1330 * Flush the TLB for this page
1331 *
1332 * FIXME: These two bits have disappeared on gen8, so a question
1333 * arises: do we still need this and if so how should we go about
1334 * invalidating the TLB?
1335 */
1336 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001337 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301338
1339 /* ring should be idle before issuing a sync flush*/
1340 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1341
Chris Wilson884020b2013-08-06 19:01:14 +01001342 I915_WRITE(reg,
1343 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1344 INSTPM_SYNC_FLUSH));
1345 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1346 1000))
1347 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1348 ring->name);
1349 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001350}
1351
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001352static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001353bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001354 u32 invalidate_domains,
1355 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001356{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001357 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001359 ret = intel_ring_begin(ring, 2);
1360 if (ret)
1361 return ret;
1362
1363 intel_ring_emit(ring, MI_FLUSH);
1364 intel_ring_emit(ring, MI_NOOP);
1365 intel_ring_advance(ring);
1366 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001367}
1368
Chris Wilson3cce4692010-10-27 16:11:02 +01001369static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001370i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001371{
Chris Wilson3cce4692010-10-27 16:11:02 +01001372 int ret;
1373
1374 ret = intel_ring_begin(ring, 4);
1375 if (ret)
1376 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001377
Chris Wilson3cce4692010-10-27 16:11:02 +01001378 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1379 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001380 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001381 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001382 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001383
Chris Wilson3cce4692010-10-27 16:11:02 +01001384 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001385}
1386
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001387static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001388gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001389{
1390 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001391 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001392 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001393
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001394 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1395 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001396
Chris Wilson7338aef2012-04-24 21:48:47 +01001397 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001398 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001399 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001400 I915_WRITE_IMR(ring,
1401 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001402 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001403 else
1404 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001405 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001406 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001407 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001408
1409 return true;
1410}
1411
1412static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001413gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001414{
1415 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001416 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001417 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001418
Chris Wilson7338aef2012-04-24 21:48:47 +01001419 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001420 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001421 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001422 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001423 else
1424 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001425 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001426 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001427 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001428}
1429
Ben Widawskya19d2932013-05-28 19:22:30 -07001430static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001431hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001432{
1433 struct drm_device *dev = ring->dev;
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 unsigned long flags;
1436
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001437 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001438 return false;
1439
Daniel Vetter59cdb632013-07-04 23:35:28 +02001440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001441 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001442 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001443 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001444 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001445 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001446
1447 return true;
1448}
1449
1450static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001451hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001452{
1453 struct drm_device *dev = ring->dev;
1454 struct drm_i915_private *dev_priv = dev->dev_private;
1455 unsigned long flags;
1456
Daniel Vetter59cdb632013-07-04 23:35:28 +02001457 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001458 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001459 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001460 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001461 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001462 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001463}
1464
Ben Widawskyabd58f02013-11-02 21:07:09 -07001465static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001466gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001467{
1468 struct drm_device *dev = ring->dev;
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470 unsigned long flags;
1471
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001472 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001473 return false;
1474
1475 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1476 if (ring->irq_refcount++ == 0) {
1477 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1478 I915_WRITE_IMR(ring,
1479 ~(ring->irq_enable_mask |
1480 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1481 } else {
1482 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1483 }
1484 POSTING_READ(RING_IMR(ring->mmio_base));
1485 }
1486 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1487
1488 return true;
1489}
1490
1491static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001493{
1494 struct drm_device *dev = ring->dev;
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 unsigned long flags;
1497
1498 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1499 if (--ring->irq_refcount == 0) {
1500 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1501 I915_WRITE_IMR(ring,
1502 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1503 } else {
1504 I915_WRITE_IMR(ring, ~0);
1505 }
1506 POSTING_READ(RING_IMR(ring->mmio_base));
1507 }
1508 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1509}
1510
Zou Nan haid1b851f2010-05-21 09:08:57 +08001511static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001512i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001513 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001514 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001515{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001516 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001517
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001518 ret = intel_ring_begin(ring, 2);
1519 if (ret)
1520 return ret;
1521
Chris Wilson78501ea2010-10-27 12:18:21 +01001522 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001523 MI_BATCH_BUFFER_START |
1524 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001525 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001526 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001527 intel_ring_advance(ring);
1528
Zou Nan haid1b851f2010-05-21 09:08:57 +08001529 return 0;
1530}
1531
Daniel Vetterb45305f2012-12-17 16:21:27 +01001532/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1533#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001534#define I830_TLB_ENTRIES (2)
1535#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001536static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001537i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001538 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001539 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001540{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001541 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001542 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001543
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001544 ret = intel_ring_begin(ring, 6);
1545 if (ret)
1546 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001547
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001548 /* Evict the invalid PTE TLBs */
1549 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1550 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1551 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1552 intel_ring_emit(ring, cs_offset);
1553 intel_ring_emit(ring, 0xdeadbeef);
1554 intel_ring_emit(ring, MI_NOOP);
1555 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001556
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001557 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001558 if (len > I830_BATCH_LIMIT)
1559 return -ENOSPC;
1560
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001561 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001562 if (ret)
1563 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001564
1565 /* Blit the batch (which has now all relocs applied) to the
1566 * stable batch scratch bo area (so that the CS never
1567 * stumbles over its tlb invalidation bug) ...
1568 */
1569 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1570 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1571 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001572 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001573 intel_ring_emit(ring, 4096);
1574 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001575
Daniel Vetterb45305f2012-12-17 16:21:27 +01001576 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001577 intel_ring_emit(ring, MI_NOOP);
1578 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001579
1580 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001581 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001582 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001583
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001584 ret = intel_ring_begin(ring, 4);
1585 if (ret)
1586 return ret;
1587
1588 intel_ring_emit(ring, MI_BATCH_BUFFER);
1589 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1590 intel_ring_emit(ring, offset + len - 8);
1591 intel_ring_emit(ring, MI_NOOP);
1592 intel_ring_advance(ring);
1593
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001594 return 0;
1595}
1596
1597static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001599 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001600 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001601{
1602 int ret;
1603
1604 ret = intel_ring_begin(ring, 2);
1605 if (ret)
1606 return ret;
1607
Chris Wilson65f56872012-04-17 16:38:12 +01001608 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001609 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001610 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001611
Eric Anholt62fdfea2010-05-21 13:26:39 -07001612 return 0;
1613}
1614
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001616{
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001618
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001619 obj = ring->status_page.obj;
1620 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001621 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001622
Chris Wilson9da3da62012-06-01 15:20:22 +01001623 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001624 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001625 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001626 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001627}
1628
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001629static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001630{
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001632
Chris Wilsone3efda42014-04-09 09:19:41 +01001633 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001634 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001635 int ret;
1636
1637 obj = i915_gem_alloc_object(ring->dev, 4096);
1638 if (obj == NULL) {
1639 DRM_ERROR("Failed to allocate status page\n");
1640 return -ENOMEM;
1641 }
1642
1643 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1644 if (ret)
1645 goto err_unref;
1646
Chris Wilson1f767e02014-07-03 17:33:03 -04001647 flags = 0;
1648 if (!HAS_LLC(ring->dev))
1649 /* On g33, we cannot place HWS above 256MiB, so
1650 * restrict its pinning to the low mappable arena.
1651 * Though this restriction is not documented for
1652 * gen4, gen5, or byt, they also behave similarly
1653 * and hang if the HWS is placed at the top of the
1654 * GTT. To generalise, it appears that all !llc
1655 * platforms have issues with us placing the HWS
1656 * above the mappable region (even though we never
1657 * actualy map it).
1658 */
1659 flags |= PIN_MAPPABLE;
1660 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001661 if (ret) {
1662err_unref:
1663 drm_gem_object_unreference(&obj->base);
1664 return ret;
1665 }
1666
1667 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001668 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001669
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001670 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001671 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001672 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001673
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001674 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1675 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001676
1677 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001678}
1679
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001680static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001681{
1682 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001683
1684 if (!dev_priv->status_page_dmah) {
1685 dev_priv->status_page_dmah =
1686 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1687 if (!dev_priv->status_page_dmah)
1688 return -ENOMEM;
1689 }
1690
Chris Wilson6b8294a2012-11-16 11:43:20 +00001691 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1692 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1693
1694 return 0;
1695}
1696
Oscar Mateo84c23772014-07-24 17:04:15 +01001697void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001698{
Oscar Mateo2919d292014-07-03 16:28:02 +01001699 if (!ringbuf->obj)
1700 return;
1701
1702 iounmap(ringbuf->virtual_start);
1703 i915_gem_object_ggtt_unpin(ringbuf->obj);
1704 drm_gem_object_unreference(&ringbuf->obj->base);
1705 ringbuf->obj = NULL;
1706}
1707
Oscar Mateo84c23772014-07-24 17:04:15 +01001708int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1709 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001710{
Chris Wilsone3efda42014-04-09 09:19:41 +01001711 struct drm_i915_private *dev_priv = to_i915(dev);
1712 struct drm_i915_gem_object *obj;
1713 int ret;
1714
Oscar Mateo2919d292014-07-03 16:28:02 +01001715 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001716 return 0;
1717
1718 obj = NULL;
1719 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001720 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001721 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001722 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001723 if (obj == NULL)
1724 return -ENOMEM;
1725
Akash Goel24f3a8c2014-06-17 10:59:42 +05301726 /* mark ring buffers as read-only from GPU side by default */
1727 obj->gt_ro = 1;
1728
Chris Wilsone3efda42014-04-09 09:19:41 +01001729 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1730 if (ret)
1731 goto err_unref;
1732
1733 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1734 if (ret)
1735 goto err_unpin;
1736
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001737 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001738 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001739 ringbuf->size);
1740 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001741 ret = -EINVAL;
1742 goto err_unpin;
1743 }
1744
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001745 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001746 return 0;
1747
1748err_unpin:
1749 i915_gem_object_ggtt_unpin(obj);
1750err_unref:
1751 drm_gem_object_unreference(&obj->base);
1752 return ret;
1753}
1754
Ben Widawskyc43b5632012-04-16 14:07:40 -07001755static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001756 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001757{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001758 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001759 int ret;
1760
Oscar Mateo8ee14972014-05-22 14:13:34 +01001761 if (ringbuf == NULL) {
1762 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1763 if (!ringbuf)
1764 return -ENOMEM;
1765 ring->buffer = ringbuf;
1766 }
1767
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001768 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001769 INIT_LIST_HEAD(&ring->active_list);
1770 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001771 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001772 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001773 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001774 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001775
Chris Wilsonb259f672011-03-29 13:19:09 +01001776 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001777
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001778 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001779 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001780 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001781 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001782 } else {
1783 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001784 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001785 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001786 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001787 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001788
Oscar Mateo2919d292014-07-03 16:28:02 +01001789 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001790 if (ret) {
1791 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001792 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001793 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001794
Chris Wilson55249ba2010-12-22 14:04:47 +00001795 /* Workaround an erratum on the i830 which causes a hang if
1796 * the TAIL pointer points to within the last 2 cachelines
1797 * of the buffer.
1798 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001799 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001800 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001801 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001802
Brad Volkin44e895a2014-05-10 14:10:43 -07001803 ret = i915_cmd_parser_init_ring(ring);
1804 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001805 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001806
Oscar Mateo8ee14972014-05-22 14:13:34 +01001807 ret = ring->init(ring);
1808 if (ret)
1809 goto error;
1810
1811 return 0;
1812
1813error:
1814 kfree(ringbuf);
1815 ring->buffer = NULL;
1816 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001817}
1818
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001819void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820{
Chris Wilsone3efda42014-04-09 09:19:41 +01001821 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001822 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001823
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001824 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825 return;
1826
Chris Wilsone3efda42014-04-09 09:19:41 +01001827 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001828 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001829
Oscar Mateo2919d292014-07-03 16:28:02 +01001830 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001831 ring->preallocated_lazy_request = NULL;
1832 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001833
Zou Nan hai8d192152010-11-02 16:31:01 +08001834 if (ring->cleanup)
1835 ring->cleanup(ring);
1836
Chris Wilson78501ea2010-10-27 12:18:21 +01001837 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001838
1839 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001840
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001841 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001842 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001843}
1844
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001845static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001846{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001847 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001848 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001849 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001850 int ret;
1851
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001852 if (ringbuf->last_retired_head != -1) {
1853 ringbuf->head = ringbuf->last_retired_head;
1854 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001855
Oscar Mateo82e104c2014-07-24 17:04:26 +01001856 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001857 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001858 return 0;
1859 }
1860
1861 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001862 if (__intel_ring_space(request->tail, ringbuf->tail,
1863 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001864 seqno = request->seqno;
1865 break;
1866 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001867 }
1868
1869 if (seqno == 0)
1870 return -ENOSPC;
1871
Chris Wilson1f709992014-01-27 22:43:07 +00001872 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001873 if (ret)
1874 return ret;
1875
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001876 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001877 ringbuf->head = ringbuf->last_retired_head;
1878 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001879
Oscar Mateo82e104c2014-07-24 17:04:26 +01001880 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001881 return 0;
1882}
1883
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001884static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001885{
Chris Wilson78501ea2010-10-27 12:18:21 +01001886 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001887 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001888 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001889 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001890 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001891
Chris Wilsona71d8d92012-02-15 11:25:36 +00001892 ret = intel_ring_wait_request(ring, n);
1893 if (ret != -ENOSPC)
1894 return ret;
1895
Chris Wilson09246732013-08-10 22:16:32 +01001896 /* force the tail write in case we have been skipping them */
1897 __intel_ring_advance(ring);
1898
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001899 /* With GEM the hangcheck timer should kick us out of the loop,
1900 * leaving it early runs the risk of corrupting GEM state (due
1901 * to running on almost untested codepaths). But on resume
1902 * timers don't work yet, so prevent a complete hang in that
1903 * case by choosing an insanely large timeout. */
1904 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001905
Chris Wilsondcfe0502014-05-05 09:07:32 +01001906 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001907 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001908 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001909 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001910 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001911 ret = 0;
1912 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001913 }
1914
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001915 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1916 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1918 if (master_priv->sarea_priv)
1919 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1920 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001921
Chris Wilsone60a0b12010-10-13 10:09:14 +01001922 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001923
Chris Wilsondcfe0502014-05-05 09:07:32 +01001924 if (dev_priv->mm.interruptible && signal_pending(current)) {
1925 ret = -ERESTARTSYS;
1926 break;
1927 }
1928
Daniel Vetter33196de2012-11-14 17:14:05 +01001929 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1930 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001931 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001932 break;
1933
1934 if (time_after(jiffies, end)) {
1935 ret = -EBUSY;
1936 break;
1937 }
1938 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001939 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001940 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001941}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001942
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001943static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001944{
1945 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001946 struct intel_ringbuffer *ringbuf = ring->buffer;
1947 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001948
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001949 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001950 int ret = ring_wait_for_space(ring, rem);
1951 if (ret)
1952 return ret;
1953 }
1954
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001955 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001956 rem /= 4;
1957 while (rem--)
1958 iowrite32(MI_NOOP, virt++);
1959
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001960 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001961 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001962
1963 return 0;
1964}
1965
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001966int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001967{
1968 u32 seqno;
1969 int ret;
1970
1971 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001972 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001973 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001974 if (ret)
1975 return ret;
1976 }
1977
1978 /* Wait upon the last request to be completed */
1979 if (list_empty(&ring->request_list))
1980 return 0;
1981
1982 seqno = list_entry(ring->request_list.prev,
1983 struct drm_i915_gem_request,
1984 list)->seqno;
1985
1986 return i915_wait_seqno(ring, seqno);
1987}
1988
Chris Wilson9d7730912012-11-27 16:22:52 +00001989static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001990intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001991{
Chris Wilson18235212013-09-04 10:45:51 +01001992 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001993 return 0;
1994
Chris Wilson3c0e2342013-09-04 10:45:52 +01001995 if (ring->preallocated_lazy_request == NULL) {
1996 struct drm_i915_gem_request *request;
1997
1998 request = kmalloc(sizeof(*request), GFP_KERNEL);
1999 if (request == NULL)
2000 return -ENOMEM;
2001
2002 ring->preallocated_lazy_request = request;
2003 }
2004
Chris Wilson18235212013-09-04 10:45:51 +01002005 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002006}
2007
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002008static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002009 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002010{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002011 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002012 int ret;
2013
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002014 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002015 ret = intel_wrap_ring_buffer(ring);
2016 if (unlikely(ret))
2017 return ret;
2018 }
2019
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002020 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002021 ret = ring_wait_for_space(ring, bytes);
2022 if (unlikely(ret))
2023 return ret;
2024 }
2025
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002026 return 0;
2027}
2028
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002029int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002030 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002031{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002032 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002033 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002034
Daniel Vetter33196de2012-11-14 17:14:05 +01002035 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2036 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002037 if (ret)
2038 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002039
Chris Wilson304d6952014-01-02 14:32:35 +00002040 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2041 if (ret)
2042 return ret;
2043
Chris Wilson9d7730912012-11-27 16:22:52 +00002044 /* Preallocate the olr before touching the ring */
2045 ret = intel_ring_alloc_seqno(ring);
2046 if (ret)
2047 return ret;
2048
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002049 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002050 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002051}
2052
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002053/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002054int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002055{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002056 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002057 int ret;
2058
2059 if (num_dwords == 0)
2060 return 0;
2061
Chris Wilson18393f62014-04-09 09:19:40 +01002062 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002063 ret = intel_ring_begin(ring, num_dwords);
2064 if (ret)
2065 return ret;
2066
2067 while (num_dwords--)
2068 intel_ring_emit(ring, MI_NOOP);
2069
2070 intel_ring_advance(ring);
2071
2072 return 0;
2073}
2074
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002075void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002076{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002077 struct drm_device *dev = ring->dev;
2078 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002079
Chris Wilson18235212013-09-04 10:45:51 +01002080 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002081
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002082 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002083 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2084 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002085 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002086 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002087 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002088
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002089 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002090 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002091}
2092
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002093static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002094 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002095{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002096 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002097
2098 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002099
Chris Wilson12f55812012-07-05 17:14:01 +01002100 /* Disable notification that the ring is IDLE. The GT
2101 * will then assume that it is busy and bring it out of rc6.
2102 */
2103 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2104 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2105
2106 /* Clear the context id. Here be magic! */
2107 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2108
2109 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002110 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002111 GEN6_BSD_SLEEP_INDICATOR) == 0,
2112 50))
2113 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002114
Chris Wilson12f55812012-07-05 17:14:01 +01002115 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002116 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002117 POSTING_READ(RING_TAIL(ring->mmio_base));
2118
2119 /* Let the ring send IDLE messages to the GT again,
2120 * and so let it sleep to conserve power when idle.
2121 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002122 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002123 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002124}
2125
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002126static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002127 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002128{
Chris Wilson71a77e02011-02-02 12:13:49 +00002129 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002130 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002131
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002132 ret = intel_ring_begin(ring, 4);
2133 if (ret)
2134 return ret;
2135
Chris Wilson71a77e02011-02-02 12:13:49 +00002136 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002137 if (INTEL_INFO(ring->dev)->gen >= 8)
2138 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002139 /*
2140 * Bspec vol 1c.5 - video engine command streamer:
2141 * "If ENABLED, all TLBs will be invalidated once the flush
2142 * operation is complete. This bit is only valid when the
2143 * Post-Sync Operation field is a value of 1h or 3h."
2144 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002145 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002146 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2147 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002148 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002149 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002150 if (INTEL_INFO(ring->dev)->gen >= 8) {
2151 intel_ring_emit(ring, 0); /* upper addr */
2152 intel_ring_emit(ring, 0); /* value */
2153 } else {
2154 intel_ring_emit(ring, 0);
2155 intel_ring_emit(ring, MI_NOOP);
2156 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002157 intel_ring_advance(ring);
2158 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002159}
2160
2161static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002162gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002163 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002164 unsigned flags)
2165{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002166 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002167 int ret;
2168
2169 ret = intel_ring_begin(ring, 4);
2170 if (ret)
2171 return ret;
2172
2173 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002174 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002175 intel_ring_emit(ring, lower_32_bits(offset));
2176 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002177 intel_ring_emit(ring, MI_NOOP);
2178 intel_ring_advance(ring);
2179
2180 return 0;
2181}
2182
2183static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002184hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002185 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002186 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002187{
Akshay Joshi0206e352011-08-16 15:34:10 -04002188 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002189
Akshay Joshi0206e352011-08-16 15:34:10 -04002190 ret = intel_ring_begin(ring, 2);
2191 if (ret)
2192 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002193
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002194 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002195 MI_BATCH_BUFFER_START |
2196 (flags & I915_DISPATCH_SECURE ?
2197 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002198 /* bit0-7 is the length on GEN6+ */
2199 intel_ring_emit(ring, offset);
2200 intel_ring_advance(ring);
2201
2202 return 0;
2203}
2204
2205static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002206gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002207 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002208 unsigned flags)
2209{
2210 int ret;
2211
2212 ret = intel_ring_begin(ring, 2);
2213 if (ret)
2214 return ret;
2215
2216 intel_ring_emit(ring,
2217 MI_BATCH_BUFFER_START |
2218 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002219 /* bit0-7 is the length on GEN6+ */
2220 intel_ring_emit(ring, offset);
2221 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002222
Akshay Joshi0206e352011-08-16 15:34:10 -04002223 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002224}
2225
Chris Wilson549f7362010-10-19 11:19:32 +01002226/* Blitter support (SandyBridge+) */
2227
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002228static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002229 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002230{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002231 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002233 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002234 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002235
Daniel Vetter6a233c72011-12-14 13:57:07 +01002236 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002237 if (ret)
2238 return ret;
2239
Chris Wilson71a77e02011-02-02 12:13:49 +00002240 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002241 if (INTEL_INFO(ring->dev)->gen >= 8)
2242 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002243 /*
2244 * Bspec vol 1c.3 - blitter engine command streamer:
2245 * "If ENABLED, all TLBs will be invalidated once the flush
2246 * operation is complete. This bit is only valid when the
2247 * Post-Sync Operation field is a value of 1h or 3h."
2248 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002249 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002250 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002251 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002252 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002253 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002254 if (INTEL_INFO(ring->dev)->gen >= 8) {
2255 intel_ring_emit(ring, 0); /* upper addr */
2256 intel_ring_emit(ring, 0); /* value */
2257 } else {
2258 intel_ring_emit(ring, 0);
2259 intel_ring_emit(ring, MI_NOOP);
2260 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002261 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002262
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002263 if (!invalidate && flush) {
2264 if (IS_GEN7(dev))
2265 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2266 else if (IS_BROADWELL(dev))
2267 dev_priv->fbc.need_sw_cache_clean = true;
2268 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002269
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002270 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002271}
2272
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002273int intel_init_render_ring_buffer(struct drm_device *dev)
2274{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002275 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002276 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002277 struct drm_i915_gem_object *obj;
2278 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002279
Daniel Vetter59465b52012-04-11 22:12:48 +02002280 ring->name = "render ring";
2281 ring->id = RCS;
2282 ring->mmio_base = RENDER_RING_BASE;
2283
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002284 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002285 if (i915_semaphore_is_enabled(dev)) {
2286 obj = i915_gem_alloc_object(dev, 4096);
2287 if (obj == NULL) {
2288 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2289 i915.semaphores = 0;
2290 } else {
2291 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2292 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2293 if (ret != 0) {
2294 drm_gem_object_unreference(&obj->base);
2295 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2296 i915.semaphores = 0;
2297 } else
2298 dev_priv->semaphore_obj = obj;
2299 }
2300 }
Ville Syrjälä00e1e622014-08-27 17:33:12 +03002301 if (IS_CHERRYVIEW(dev))
2302 ring->init_context = chv_init_workarounds;
2303 else
2304 ring->init_context = bdw_init_workarounds;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002305 ring->add_request = gen6_add_request;
2306 ring->flush = gen8_render_ring_flush;
2307 ring->irq_get = gen8_ring_get_irq;
2308 ring->irq_put = gen8_ring_put_irq;
2309 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2310 ring->get_seqno = gen6_ring_get_seqno;
2311 ring->set_seqno = ring_set_seqno;
2312 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002313 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002314 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002315 ring->semaphore.signal = gen8_rcs_signal;
2316 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002317 }
2318 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002319 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002320 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002321 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002322 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002323 ring->irq_get = gen6_ring_get_irq;
2324 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002325 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002326 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002327 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002328 if (i915_semaphore_is_enabled(dev)) {
2329 ring->semaphore.sync_to = gen6_ring_sync;
2330 ring->semaphore.signal = gen6_signal;
2331 /*
2332 * The current semaphore is only applied on pre-gen8
2333 * platform. And there is no VCS2 ring on the pre-gen8
2334 * platform. So the semaphore between RCS and VCS2 is
2335 * initialized as INVALID. Gen8 will initialize the
2336 * sema between VCS2 and RCS later.
2337 */
2338 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2339 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2340 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2341 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2342 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2343 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2344 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2345 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2346 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2347 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2348 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002349 } else if (IS_GEN5(dev)) {
2350 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002351 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002352 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002353 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002354 ring->irq_get = gen5_ring_get_irq;
2355 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002356 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2357 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002358 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002359 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002360 if (INTEL_INFO(dev)->gen < 4)
2361 ring->flush = gen2_render_ring_flush;
2362 else
2363 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002364 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002365 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002366 if (IS_GEN2(dev)) {
2367 ring->irq_get = i8xx_ring_get_irq;
2368 ring->irq_put = i8xx_ring_put_irq;
2369 } else {
2370 ring->irq_get = i9xx_ring_get_irq;
2371 ring->irq_put = i9xx_ring_put_irq;
2372 }
Daniel Vettere3670312012-04-11 22:12:53 +02002373 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002374 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002375 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002376
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002377 if (IS_HASWELL(dev))
2378 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002379 else if (IS_GEN8(dev))
2380 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002381 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002382 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2383 else if (INTEL_INFO(dev)->gen >= 4)
2384 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2385 else if (IS_I830(dev) || IS_845G(dev))
2386 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2387 else
2388 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002389 ring->init = init_render_ring;
2390 ring->cleanup = render_ring_cleanup;
2391
Daniel Vetterb45305f2012-12-17 16:21:27 +01002392 /* Workaround batchbuffer to combat CS tlb bug. */
2393 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002394 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002395 if (obj == NULL) {
2396 DRM_ERROR("Failed to allocate batch bo\n");
2397 return -ENOMEM;
2398 }
2399
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002400 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002401 if (ret != 0) {
2402 drm_gem_object_unreference(&obj->base);
2403 DRM_ERROR("Failed to ping batch bo\n");
2404 return ret;
2405 }
2406
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002407 ring->scratch.obj = obj;
2408 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002409 }
2410
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002411 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002412}
2413
Chris Wilsone8616b62011-01-20 09:57:11 +00002414int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2415{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002416 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002417 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002418 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002419 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002420
Oscar Mateo8ee14972014-05-22 14:13:34 +01002421 if (ringbuf == NULL) {
2422 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2423 if (!ringbuf)
2424 return -ENOMEM;
2425 ring->buffer = ringbuf;
2426 }
2427
Daniel Vetter59465b52012-04-11 22:12:48 +02002428 ring->name = "render ring";
2429 ring->id = RCS;
2430 ring->mmio_base = RENDER_RING_BASE;
2431
Chris Wilsone8616b62011-01-20 09:57:11 +00002432 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002433 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002434 ret = -ENODEV;
2435 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002436 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002437
2438 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2439 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2440 * the special gen5 functions. */
2441 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002442 if (INTEL_INFO(dev)->gen < 4)
2443 ring->flush = gen2_render_ring_flush;
2444 else
2445 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002446 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002447 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002448 if (IS_GEN2(dev)) {
2449 ring->irq_get = i8xx_ring_get_irq;
2450 ring->irq_put = i8xx_ring_put_irq;
2451 } else {
2452 ring->irq_get = i9xx_ring_get_irq;
2453 ring->irq_put = i9xx_ring_put_irq;
2454 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002455 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002456 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002457 if (INTEL_INFO(dev)->gen >= 4)
2458 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2459 else if (IS_I830(dev) || IS_845G(dev))
2460 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2461 else
2462 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002463 ring->init = init_render_ring;
2464 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002465
2466 ring->dev = dev;
2467 INIT_LIST_HEAD(&ring->active_list);
2468 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002469
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002470 ringbuf->size = size;
2471 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002472 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002473 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002474
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002475 ringbuf->virtual_start = ioremap_wc(start, size);
2476 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002477 DRM_ERROR("can not ioremap virtual address for"
2478 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002479 ret = -ENOMEM;
2480 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002481 }
2482
Chris Wilson6b8294a2012-11-16 11:43:20 +00002483 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002484 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002485 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002486 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002487 }
2488
Chris Wilsone8616b62011-01-20 09:57:11 +00002489 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002490
2491err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002492 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002493err_ringbuf:
2494 kfree(ringbuf);
2495 ring->buffer = NULL;
2496 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002497}
2498
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002499int intel_init_bsd_ring_buffer(struct drm_device *dev)
2500{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002501 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002502 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002503
Daniel Vetter58fa3832012-04-11 22:12:49 +02002504 ring->name = "bsd ring";
2505 ring->id = VCS;
2506
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002507 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002508 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002509 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002510 /* gen6 bsd needs a special wa for tail updates */
2511 if (IS_GEN6(dev))
2512 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002513 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002514 ring->add_request = gen6_add_request;
2515 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002516 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002517 if (INTEL_INFO(dev)->gen >= 8) {
2518 ring->irq_enable_mask =
2519 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2520 ring->irq_get = gen8_ring_get_irq;
2521 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002522 ring->dispatch_execbuffer =
2523 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002524 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002525 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002526 ring->semaphore.signal = gen8_xcs_signal;
2527 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002528 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002529 } else {
2530 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2531 ring->irq_get = gen6_ring_get_irq;
2532 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002533 ring->dispatch_execbuffer =
2534 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002535 if (i915_semaphore_is_enabled(dev)) {
2536 ring->semaphore.sync_to = gen6_ring_sync;
2537 ring->semaphore.signal = gen6_signal;
2538 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2539 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2540 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2541 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2542 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2543 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2544 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2545 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2546 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2547 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2548 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002550 } else {
2551 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002552 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002553 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002554 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002555 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002556 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002557 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002558 ring->irq_get = gen5_ring_get_irq;
2559 ring->irq_put = gen5_ring_put_irq;
2560 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002561 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002562 ring->irq_get = i9xx_ring_get_irq;
2563 ring->irq_put = i9xx_ring_put_irq;
2564 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002565 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002566 }
2567 ring->init = init_ring_common;
2568
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002569 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002570}
Chris Wilson549f7362010-10-19 11:19:32 +01002571
Zhao Yakui845f74a2014-04-17 10:37:37 +08002572/**
2573 * Initialize the second BSD ring for Broadwell GT3.
2574 * It is noted that this only exists on Broadwell GT3.
2575 */
2576int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2577{
2578 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002579 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002580
2581 if ((INTEL_INFO(dev)->gen != 8)) {
2582 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2583 return -EINVAL;
2584 }
2585
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002586 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002587 ring->id = VCS2;
2588
2589 ring->write_tail = ring_write_tail;
2590 ring->mmio_base = GEN8_BSD2_RING_BASE;
2591 ring->flush = gen6_bsd_ring_flush;
2592 ring->add_request = gen6_add_request;
2593 ring->get_seqno = gen6_ring_get_seqno;
2594 ring->set_seqno = ring_set_seqno;
2595 ring->irq_enable_mask =
2596 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2597 ring->irq_get = gen8_ring_get_irq;
2598 ring->irq_put = gen8_ring_put_irq;
2599 ring->dispatch_execbuffer =
2600 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002601 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002602 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002603 ring->semaphore.signal = gen8_xcs_signal;
2604 GEN8_RING_SEMAPHORE_INIT;
2605 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002606 ring->init = init_ring_common;
2607
2608 return intel_init_ring_buffer(dev, ring);
2609}
2610
Chris Wilson549f7362010-10-19 11:19:32 +01002611int intel_init_blt_ring_buffer(struct drm_device *dev)
2612{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002613 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002614 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002615
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002616 ring->name = "blitter ring";
2617 ring->id = BCS;
2618
2619 ring->mmio_base = BLT_RING_BASE;
2620 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002621 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002622 ring->add_request = gen6_add_request;
2623 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002624 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002625 if (INTEL_INFO(dev)->gen >= 8) {
2626 ring->irq_enable_mask =
2627 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2628 ring->irq_get = gen8_ring_get_irq;
2629 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002630 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002631 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002632 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002633 ring->semaphore.signal = gen8_xcs_signal;
2634 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002635 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002636 } else {
2637 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2638 ring->irq_get = gen6_ring_get_irq;
2639 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002640 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 if (i915_semaphore_is_enabled(dev)) {
2642 ring->semaphore.signal = gen6_signal;
2643 ring->semaphore.sync_to = gen6_ring_sync;
2644 /*
2645 * The current semaphore is only applied on pre-gen8
2646 * platform. And there is no VCS2 ring on the pre-gen8
2647 * platform. So the semaphore between BCS and VCS2 is
2648 * initialized as INVALID. Gen8 will initialize the
2649 * sema between BCS and VCS2 later.
2650 */
2651 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2652 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2653 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2654 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2655 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2656 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2657 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2658 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2659 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2660 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2661 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002663 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002664
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002665 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002666}
Chris Wilsona7b97612012-07-20 12:41:08 +01002667
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002668int intel_init_vebox_ring_buffer(struct drm_device *dev)
2669{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002670 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002671 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002672
2673 ring->name = "video enhancement ring";
2674 ring->id = VECS;
2675
2676 ring->mmio_base = VEBOX_RING_BASE;
2677 ring->write_tail = ring_write_tail;
2678 ring->flush = gen6_ring_flush;
2679 ring->add_request = gen6_add_request;
2680 ring->get_seqno = gen6_ring_get_seqno;
2681 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002682
2683 if (INTEL_INFO(dev)->gen >= 8) {
2684 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002685 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002686 ring->irq_get = gen8_ring_get_irq;
2687 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002688 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002689 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002690 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002691 ring->semaphore.signal = gen8_xcs_signal;
2692 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002693 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002694 } else {
2695 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2696 ring->irq_get = hsw_vebox_get_irq;
2697 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002698 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002699 if (i915_semaphore_is_enabled(dev)) {
2700 ring->semaphore.sync_to = gen6_ring_sync;
2701 ring->semaphore.signal = gen6_signal;
2702 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2703 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2704 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2705 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2706 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2707 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2708 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2709 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2710 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2711 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2712 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002714 ring->init = init_ring_common;
2715
2716 return intel_init_ring_buffer(dev, ring);
2717}
2718
Chris Wilsona7b97612012-07-20 12:41:08 +01002719int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002721{
2722 int ret;
2723
2724 if (!ring->gpu_caches_dirty)
2725 return 0;
2726
2727 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2728 if (ret)
2729 return ret;
2730
2731 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2732
2733 ring->gpu_caches_dirty = false;
2734 return 0;
2735}
2736
2737int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002738intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002739{
2740 uint32_t flush_domains;
2741 int ret;
2742
2743 flush_domains = 0;
2744 if (ring->gpu_caches_dirty)
2745 flush_domains = I915_GEM_GPU_DOMAINS;
2746
2747 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2748 if (ret)
2749 return ret;
2750
2751 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2752
2753 ring->gpu_caches_dirty = false;
2754 return 0;
2755}
Chris Wilsone3efda42014-04-09 09:19:41 +01002756
2757void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002758intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002759{
2760 int ret;
2761
2762 if (!intel_ring_initialized(ring))
2763 return;
2764
2765 ret = intel_ring_idle(ring);
2766 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2767 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2768 ring->name, ret);
2769
2770 stop_ring(ring);
2771}