blob: c478a40e32c69657d83e17ad3679abd27ac590c8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
71 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090072 board_ahci_mcp77,
73 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090074 board_ahci_mv,
75 board_ahci_sb600,
76 board_ahci_sb700, /* for SB700 and SB800 */
77 board_ahci_vt8251,
78
79 /* aliases */
80 board_ahci_mcp_linux = board_ahci_mcp65,
81 board_ahci_mcp67 = board_ahci_mcp65,
82 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090083 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
Jeff Garzik2dcb4072007-10-19 06:42:56 -040086static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090087static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110089static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
90static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090091static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
92 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090094static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
95static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Tejun Heofad16e72010-09-21 09:25:48 +020098static struct scsi_host_template ahci_sht = {
99 AHCI_SHT("ahci"),
100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_vt8251_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_p5wdh_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900110};
111
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100112static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900113 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530114 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900115 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100116 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400117 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 .port_ops = &ahci_ops,
119 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530120 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900121 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
122 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100123 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400124 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900125 .port_ops = &ahci_ops,
126 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400127 [board_ahci_nomsi] = {
128 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
129 .flags = AHCI_FLAG_COMMON,
130 .pio_mask = ATA_PIO4,
131 .udma_mask = ATA_UDMA6,
132 .port_ops = &ahci_ops,
133 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500134 [board_ahci_noncq] = {
135 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
136 .flags = AHCI_FLAG_COMMON,
137 .pio_mask = ATA_PIO4,
138 .udma_mask = ATA_UDMA6,
139 .port_ops = &ahci_ops,
140 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530141 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900142 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530148 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200149 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
150 .flags = AHCI_FLAG_COMMON,
151 .pio_mask = ATA_PIO4,
152 .udma_mask = ATA_UDMA6,
153 .port_ops = &ahci_ops,
154 },
Tejun Heo441577e2010-03-29 10:32:39 +0900155 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900157 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
158 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100159 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900160 .pio_mask = ATA_PIO4,
161 .udma_mask = ATA_UDMA6,
162 .port_ops = &ahci_ops,
163 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530164 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900165 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
166 .flags = AHCI_FLAG_COMMON,
167 .pio_mask = ATA_PIO4,
168 .udma_mask = ATA_UDMA6,
169 .port_ops = &ahci_ops,
170 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530171 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900172 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900173 .flags = AHCI_FLAG_COMMON,
174 .pio_mask = ATA_PIO4,
175 .udma_mask = ATA_UDMA6,
176 .port_ops = &ahci_ops,
177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900179 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
180 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300181 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900188 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
189 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900190 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100191 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400192 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800193 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800194 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530195 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800196 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100198 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800199 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800200 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800201 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530202 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800262 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700264 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
266 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
267 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
268 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
269 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700270 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800271 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
272 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
273 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
274 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
275 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
276 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
277 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
278 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700279 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
280 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
281 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
282 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
283 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
284 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
285 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
286 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800287 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
288 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
289 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
294 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
295 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
296 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
297 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
298 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
299 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
300 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
301 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
302 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800303 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
304 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800305 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
306 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
307 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
308 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
309 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
310 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
311 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
312 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700313 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800314 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
315 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
316 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
317 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700318 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
319 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
320 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
321 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
322 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
323 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
324 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
325 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500326 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
327 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
328 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston690000b2014-10-13 15:16:38 -0700329 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700330 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
331 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
332 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400333
Tejun Heoe34bb372007-02-26 20:24:03 +0900334 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
335 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
336 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100337 /* JMicron 362B and 362C have an AHCI function with IDE class code */
338 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
339 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400340
341 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800342 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800343 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
344 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
345 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
346 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
347 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
348 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400349
Shane Huange2dd90b2009-07-29 11:34:49 +0800350 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800351 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800352 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800353 /* AMD is using RAID class only for ahci controllers */
354 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
355 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
356
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400357 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400358 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900359 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400360
361 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900362 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
363 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
364 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
365 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
366 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
367 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
368 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
369 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900370 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
371 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
372 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
373 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
374 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
375 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
376 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
377 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
378 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
379 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
380 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
381 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
382 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
383 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
384 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
385 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
386 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
387 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
388 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
389 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
390 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
391 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
392 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
393 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
394 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
395 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
396 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
397 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
398 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
399 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
400 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
401 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
402 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
403 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
404 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
405 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
406 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
407 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
408 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
409 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
410 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
411 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
412 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
413 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
414 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
415 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
416 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
417 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
418 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
419 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
420 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
421 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
422 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
423 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
424 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
425 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
426 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
427 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
428 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
429 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
430 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
431 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
432 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
433 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
434 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
435 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
436 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
437 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
438 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
439 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
440 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
441 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
442 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
443 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
444 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
445 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400446
Jeff Garzik95916ed2006-07-29 04:10:14 -0400447 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900448 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
449 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
450 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400451
Alessandro Rubini318893e2012-01-06 13:33:39 +0100452 /* ST Microelectronics */
453 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
454
Jeff Garzikcd70c262007-07-08 02:29:42 -0400455 /* Marvell */
456 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100457 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600458 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500459 .class = PCI_CLASS_STORAGE_SATA_AHCI,
460 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200461 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600462 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100463 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100464 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
465 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
466 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600467 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500468 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900469 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400470 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
471 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900472 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600473 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100474 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200475 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
476 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600477 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100478 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100479 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
480 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400481 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
482 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400483
Mark Nelsonc77a0362008-10-23 14:08:16 +1100484 /* Promise */
485 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200486 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100487
Keng-Yu Linc9703762011-11-09 01:47:36 -0500488 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100489 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
490 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
491 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
492 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500493
Levente Kurusa67809f82014-02-18 10:22:17 -0500494 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400495 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
496 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500497 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400498 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500499 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500500
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800501 /* Enmotus */
502 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
503
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500504 /* Generic, PCI class code for AHCI */
505 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500506 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 { } /* terminate list */
509};
510
511
512static struct pci_driver ahci_pci_driver = {
513 .name = DRV_NAME,
514 .id_table = ahci_pci_tbl,
515 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900516 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900517#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900518 .suspend = ahci_pci_device_suspend,
519 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900520#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521};
522
Alan Cox5b66c822008-09-03 14:48:34 +0100523#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
524static int marvell_enable;
525#else
526static int marvell_enable = 1;
527#endif
528module_param(marvell_enable, int, 0644);
529MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
530
531
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300532static void ahci_pci_save_initial_config(struct pci_dev *pdev,
533 struct ahci_host_priv *hpriv)
534{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300535 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
536 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100537 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300538 }
539
540 /*
541 * Temporary Marvell 6145 hack: PATA port presence
542 * is asserted through the standard AHCI port
543 * presence register, as bit 4 (counting from 0)
544 */
545 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
546 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100547 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300548 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100549 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300550 dev_info(&pdev->dev,
551 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
552 }
553
Antoine Ténart725c7b52014-07-30 20:13:56 +0200554 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300555}
556
Anton Vorontsov33030402010-03-03 20:17:39 +0300557static int ahci_pci_reset_controller(struct ata_host *host)
558{
559 struct pci_dev *pdev = to_pci_dev(host->dev);
560
561 ahci_reset_controller(host);
562
Tejun Heod91542c2006-07-26 15:59:26 +0900563 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300564 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900565 u16 tmp16;
566
567 /* configure PCS */
568 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900569 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
570 tmp16 |= hpriv->port_map;
571 pci_write_config_word(pdev, 0x92, tmp16);
572 }
Tejun Heod91542c2006-07-26 15:59:26 +0900573 }
574
575 return 0;
576}
577
Anton Vorontsov781d6552010-03-03 20:17:42 +0300578static void ahci_pci_init_controller(struct ata_host *host)
579{
580 struct ahci_host_priv *hpriv = host->private_data;
581 struct pci_dev *pdev = to_pci_dev(host->dev);
582 void __iomem *port_mmio;
583 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100584 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900585
Tejun Heo417a1a62007-09-23 13:19:55 +0900586 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100587 if (pdev->device == 0x6121)
588 mv = 2;
589 else
590 mv = 4;
591 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400592
593 writel(0, port_mmio + PORT_IRQ_MASK);
594
595 /* clear port IRQ */
596 tmp = readl(port_mmio + PORT_IRQ_STAT);
597 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
598 if (tmp)
599 writel(tmp, port_mmio + PORT_IRQ_STAT);
600 }
601
Anton Vorontsov781d6552010-03-03 20:17:42 +0300602 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900603}
604
Tejun Heocc0680a2007-08-06 18:36:23 +0900605static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900606 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900607{
Tejun Heocc0680a2007-08-06 18:36:23 +0900608 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100609 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900611 int rc;
612
613 DPRINTK("ENTER\n");
614
Tejun Heo4447d352007-04-17 23:44:08 +0900615 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900616
Tejun Heocc0680a2007-08-06 18:36:23 +0900617 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900618 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900619
Hans de Goede039ece32014-02-22 16:53:30 +0100620 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900621
622 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
623
624 /* vt8251 doesn't clear BSY on signature FIS reception,
625 * request follow-up softreset.
626 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900627 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900628}
629
Tejun Heoedc93052007-10-25 14:59:16 +0900630static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
631 unsigned long deadline)
632{
633 struct ata_port *ap = link->ap;
634 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100635 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900636 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
637 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900638 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900639 int rc;
640
641 ahci_stop_engine(ap);
642
643 /* clear D2H reception area to properly wait for D2H FIS */
644 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400645 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900646 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
647
648 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900649 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900650
Hans de Goede039ece32014-02-22 16:53:30 +0100651 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900652
Tejun Heoedc93052007-10-25 14:59:16 +0900653 /* The pseudo configuration device on SIMG4726 attached to
654 * ASUS P5W-DH Deluxe doesn't send signature FIS after
655 * hardreset if no device is attached to the first downstream
656 * port && the pseudo device locks up on SRST w/ PMP==0. To
657 * work around this, wait for !BSY only briefly. If BSY isn't
658 * cleared, perform CLO and proceed to IDENTIFY (achieved by
659 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
660 *
661 * Wait for two seconds. Devices attached to downstream port
662 * which can't process the following IDENTIFY after this will
663 * have to be reset again. For most cases, this should
664 * suffice while making probing snappish enough.
665 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900666 if (online) {
667 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
668 ahci_check_ready);
669 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800670 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900671 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900672 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900673}
674
Tejun Heo438ac6d2007-03-02 17:31:26 +0900675#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900676static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
677{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900678 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900679 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300680 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900681 u32 ctl;
682
Tejun Heo9b10ae82009-05-30 20:50:12 +0900683 if (mesg.event & PM_EVENT_SUSPEND &&
684 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700685 dev_err(&pdev->dev,
686 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900687 return -EIO;
688 }
689
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100690 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900691 /* AHCI spec rev1.1 section 8.3.3:
692 * Software must disable interrupts prior to requesting a
693 * transition of the HBA to D3 state.
694 */
695 ctl = readl(mmio + HOST_CTL);
696 ctl &= ~HOST_IRQ_EN;
697 writel(ctl, mmio + HOST_CTL);
698 readl(mmio + HOST_CTL); /* flush */
699 }
700
701 return ata_pci_device_suspend(pdev, mesg);
702}
703
704static int ahci_pci_device_resume(struct pci_dev *pdev)
705{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900706 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900707 int rc;
708
Tejun Heo553c4aa2006-12-26 19:39:50 +0900709 rc = ata_pci_device_do_resume(pdev);
710 if (rc)
711 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900712
James Lairdcb856962013-11-19 11:06:38 +1100713 /* Apple BIOS helpfully mangles the registers on resume */
714 if (is_mcp89_apple(pdev))
715 ahci_mcp89_apple_enable(pdev);
716
Tejun Heoc1332872006-07-26 15:59:26 +0900717 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300718 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900719 if (rc)
720 return rc;
721
Anton Vorontsov781d6552010-03-03 20:17:42 +0300722 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900723 }
724
Jeff Garzikcca39742006-08-24 03:19:22 -0400725 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900726
727 return 0;
728}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900729#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900730
Tejun Heo4447d352007-04-17 23:44:08 +0900731static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Alessandro Rubini318893e2012-01-06 13:33:39 +0100735 /*
736 * If the device fixup already set the dma_mask to some non-standard
737 * value, don't extend it here. This happens on STA2X11, for example.
738 */
739 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
740 return 0;
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200743 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
744 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200746 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700748 dev_err(&pdev->dev,
749 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 return rc;
751 }
752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200754 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700756 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 return rc;
758 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200759 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700761 dev_err(&pdev->dev,
762 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 return rc;
764 }
765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 return 0;
767}
768
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300769static void ahci_pci_print_info(struct ata_host *host)
770{
771 struct pci_dev *pdev = to_pci_dev(host->dev);
772 u16 cc;
773 const char *scc_s;
774
775 pci_read_config_word(pdev, 0x0a, &cc);
776 if (cc == PCI_CLASS_STORAGE_IDE)
777 scc_s = "IDE";
778 else if (cc == PCI_CLASS_STORAGE_SATA)
779 scc_s = "SATA";
780 else if (cc == PCI_CLASS_STORAGE_RAID)
781 scc_s = "RAID";
782 else
783 scc_s = "unknown";
784
785 ahci_print_info(host, scc_s);
786}
787
Tejun Heoedc93052007-10-25 14:59:16 +0900788/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
789 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
790 * support PMP and the 4726 either directly exports the device
791 * attached to the first downstream port or acts as a hardware storage
792 * controller and emulate a single ATA device (can be RAID 0/1 or some
793 * other configuration).
794 *
795 * When there's no device attached to the first downstream port of the
796 * 4726, "Config Disk" appears, which is a pseudo ATA device to
797 * configure the 4726. However, ATA emulation of the device is very
798 * lame. It doesn't send signature D2H Reg FIS after the initial
799 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
800 *
801 * The following function works around the problem by always using
802 * hardreset on the port and not depending on receiving signature FIS
803 * afterward. If signature FIS isn't received soon, ATA class is
804 * assumed without follow-up softreset.
805 */
806static void ahci_p5wdh_workaround(struct ata_host *host)
807{
Mathias Krause1bd06862014-08-31 10:57:09 +0200808 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900809 {
810 .ident = "P5W DH Deluxe",
811 .matches = {
812 DMI_MATCH(DMI_SYS_VENDOR,
813 "ASUSTEK COMPUTER INC"),
814 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
815 },
816 },
817 { }
818 };
819 struct pci_dev *pdev = to_pci_dev(host->dev);
820
821 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
822 dmi_check_system(sysids)) {
823 struct ata_port *ap = host->ports[1];
824
Joe Perchesa44fec12011-04-15 15:51:58 -0700825 dev_info(&pdev->dev,
826 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900827
828 ap->ops = &ahci_p5wdh_ops;
829 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
830 }
831}
832
James Lairdcb856962013-11-19 11:06:38 +1100833/*
834 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
835 * booting in BIOS compatibility mode. We restore the registers but not ID.
836 */
837static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
838{
839 u32 val;
840
841 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
842
843 pci_read_config_dword(pdev, 0xf8, &val);
844 val |= 1 << 0x1b;
845 /* the following changes the device ID, but appears not to affect function */
846 /* val = (val & ~0xf0000000) | 0x80000000; */
847 pci_write_config_dword(pdev, 0xf8, val);
848
849 pci_read_config_dword(pdev, 0x54c, &val);
850 val |= 1 << 0xc;
851 pci_write_config_dword(pdev, 0x54c, val);
852
853 pci_read_config_dword(pdev, 0x4a4, &val);
854 val &= 0xff;
855 val |= 0x01060100;
856 pci_write_config_dword(pdev, 0x4a4, val);
857
858 pci_read_config_dword(pdev, 0x54c, &val);
859 val &= ~(1 << 0xc);
860 pci_write_config_dword(pdev, 0x54c, val);
861
862 pci_read_config_dword(pdev, 0xf8, &val);
863 val &= ~(1 << 0x1b);
864 pci_write_config_dword(pdev, 0xf8, val);
865}
866
867static bool is_mcp89_apple(struct pci_dev *pdev)
868{
869 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
870 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
871 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
872 pdev->subsystem_device == 0xcb89;
873}
874
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900875/* only some SB600 ahci controllers can do 64bit DMA */
876static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800877{
878 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900879 /*
880 * The oldest version known to be broken is 0901 and
881 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900882 * Enable 64bit DMA on 1501 and anything newer.
883 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900884 * Please read bko#9412 for more info.
885 */
Shane Huang58a09b32009-05-27 15:04:43 +0800886 {
887 .ident = "ASUS M2A-VM",
888 .matches = {
889 DMI_MATCH(DMI_BOARD_VENDOR,
890 "ASUSTeK Computer INC."),
891 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
892 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900893 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800894 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100895 /*
896 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
897 * support 64bit DMA.
898 *
899 * BIOS versions earlier than 1.5 had the Manufacturer DMI
900 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
901 * This spelling mistake was fixed in BIOS version 1.5, so
902 * 1.5 and later have the Manufacturer as
903 * "MICRO-STAR INTERNATIONAL CO.,LTD".
904 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
905 *
906 * BIOS versions earlier than 1.9 had a Board Product Name
907 * DMI field of "MS-7376". This was changed to be
908 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
909 * match on DMI_BOARD_NAME of "MS-7376".
910 */
911 {
912 .ident = "MSI K9A2 Platinum",
913 .matches = {
914 DMI_MATCH(DMI_BOARD_VENDOR,
915 "MICRO-STAR INTER"),
916 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
917 },
918 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000919 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000920 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
921 * 64bit DMA.
922 *
923 * This board also had the typo mentioned above in the
924 * Manufacturer DMI field (fixed in BIOS version 1.5), so
925 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
926 */
927 {
928 .ident = "MSI K9AGM2",
929 .matches = {
930 DMI_MATCH(DMI_BOARD_VENDOR,
931 "MICRO-STAR INTER"),
932 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
933 },
934 },
935 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000936 * All BIOS versions for the Asus M3A support 64bit DMA.
937 * (all release versions from 0301 to 1206 were tested)
938 */
939 {
940 .ident = "ASUS M3A",
941 .matches = {
942 DMI_MATCH(DMI_BOARD_VENDOR,
943 "ASUSTeK Computer INC."),
944 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
945 },
946 },
Shane Huang58a09b32009-05-27 15:04:43 +0800947 { }
948 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900949 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900950 int year, month, date;
951 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800952
Tejun Heo03d783b2009-08-16 21:04:02 +0900953 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800954 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900955 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800956 return false;
957
Mark Nelsone65cc192009-11-03 20:06:48 +1100958 if (!match->driver_data)
959 goto enable_64bit;
960
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900961 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
962 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800963
Mark Nelsone65cc192009-11-03 20:06:48 +1100964 if (strcmp(buf, match->driver_data) >= 0)
965 goto enable_64bit;
966 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700967 dev_warn(&pdev->dev,
968 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
969 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900970 return false;
971 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100972
973enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700974 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100975 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800976}
977
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100978static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
979{
980 static const struct dmi_system_id broken_systems[] = {
981 {
982 .ident = "HP Compaq nx6310",
983 .matches = {
984 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
985 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
986 },
987 /* PCI slot number of the controller */
988 .driver_data = (void *)0x1FUL,
989 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100990 {
991 .ident = "HP Compaq 6720s",
992 .matches = {
993 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
994 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
995 },
996 /* PCI slot number of the controller */
997 .driver_data = (void *)0x1FUL,
998 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100999
1000 { } /* terminate list */
1001 };
1002 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1003
1004 if (dmi) {
1005 unsigned long slot = (unsigned long)dmi->driver_data;
1006 /* apply the quirk only to on-board controllers */
1007 return slot == PCI_SLOT(pdev->devfn);
1008 }
1009
1010 return false;
1011}
1012
Tejun Heo9b10ae82009-05-30 20:50:12 +09001013static bool ahci_broken_suspend(struct pci_dev *pdev)
1014{
1015 static const struct dmi_system_id sysids[] = {
1016 /*
1017 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1018 * to the harddisk doesn't become online after
1019 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001020 *
1021 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1022 *
1023 * Use dates instead of versions to match as HP is
1024 * apparently recycling both product and version
1025 * strings.
1026 *
1027 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001028 */
1029 {
1030 .ident = "dv4",
1031 .matches = {
1032 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1033 DMI_MATCH(DMI_PRODUCT_NAME,
1034 "HP Pavilion dv4 Notebook PC"),
1035 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001036 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001037 },
1038 {
1039 .ident = "dv5",
1040 .matches = {
1041 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1042 DMI_MATCH(DMI_PRODUCT_NAME,
1043 "HP Pavilion dv5 Notebook PC"),
1044 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001045 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001046 },
1047 {
1048 .ident = "dv6",
1049 .matches = {
1050 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1051 DMI_MATCH(DMI_PRODUCT_NAME,
1052 "HP Pavilion dv6 Notebook PC"),
1053 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001054 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001055 },
1056 {
1057 .ident = "HDX18",
1058 .matches = {
1059 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1060 DMI_MATCH(DMI_PRODUCT_NAME,
1061 "HP HDX18 Notebook PC"),
1062 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001063 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001064 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001065 /*
1066 * Acer eMachines G725 has the same problem. BIOS
1067 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001068 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001069 * that we don't have much idea about. For now,
1070 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001071 *
1072 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001073 */
1074 {
1075 .ident = "G725",
1076 .matches = {
1077 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1078 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1079 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001080 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001081 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001082 { } /* terminate list */
1083 };
1084 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001085 int year, month, date;
1086 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001087
1088 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1089 return false;
1090
Tejun Heo9deb3432010-03-16 09:50:26 +09001091 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1092 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001093
Tejun Heo9deb3432010-03-16 09:50:26 +09001094 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001095}
1096
Tejun Heo55946392009-08-04 14:30:08 +09001097static bool ahci_broken_online(struct pci_dev *pdev)
1098{
1099#define ENCODE_BUSDEVFN(bus, slot, func) \
1100 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1101 static const struct dmi_system_id sysids[] = {
1102 /*
1103 * There are several gigabyte boards which use
1104 * SIMG5723s configured as hardware RAID. Certain
1105 * 5723 firmware revisions shipped there keep the link
1106 * online but fail to answer properly to SRST or
1107 * IDENTIFY when no device is attached downstream
1108 * causing libata to retry quite a few times leading
1109 * to excessive detection delay.
1110 *
1111 * As these firmwares respond to the second reset try
1112 * with invalid device signature, considering unknown
1113 * sig as offline works around the problem acceptably.
1114 */
1115 {
1116 .ident = "EP45-DQ6",
1117 .matches = {
1118 DMI_MATCH(DMI_BOARD_VENDOR,
1119 "Gigabyte Technology Co., Ltd."),
1120 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1121 },
1122 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1123 },
1124 {
1125 .ident = "EP45-DS5",
1126 .matches = {
1127 DMI_MATCH(DMI_BOARD_VENDOR,
1128 "Gigabyte Technology Co., Ltd."),
1129 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1130 },
1131 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1132 },
1133 { } /* terminate list */
1134 };
1135#undef ENCODE_BUSDEVFN
1136 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1137 unsigned int val;
1138
1139 if (!dmi)
1140 return false;
1141
1142 val = (unsigned long)dmi->driver_data;
1143
1144 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1145}
1146
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001147static bool ahci_broken_devslp(struct pci_dev *pdev)
1148{
1149 /* device with broken DEVSLP but still showing SDS capability */
1150 static const struct pci_device_id ids[] = {
1151 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1152 {}
1153 };
1154
1155 return pci_match_id(ids, pdev);
1156}
1157
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001158#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001159static void ahci_gtf_filter_workaround(struct ata_host *host)
1160{
1161 static const struct dmi_system_id sysids[] = {
1162 /*
1163 * Aspire 3810T issues a bunch of SATA enable commands
1164 * via _GTF including an invalid one and one which is
1165 * rejected by the device. Among the successful ones
1166 * is FPDMA non-zero offset enable which when enabled
1167 * only on the drive side leads to NCQ command
1168 * failures. Filter it out.
1169 */
1170 {
1171 .ident = "Aspire 3810T",
1172 .matches = {
1173 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1174 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1175 },
1176 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1177 },
1178 { }
1179 };
1180 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1181 unsigned int filter;
1182 int i;
1183
1184 if (!dmi)
1185 return;
1186
1187 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001188 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1189 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001190
1191 for (i = 0; i < host->n_ports; i++) {
1192 struct ata_port *ap = host->ports[i];
1193 struct ata_link *link;
1194 struct ata_device *dev;
1195
1196 ata_for_each_link(link, ap, EDGE)
1197 ata_for_each_dev(dev, link, ALL)
1198 dev->gtf_filter |= filter;
1199 }
1200}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001201#else
1202static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1203{}
1204#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001205
Robert Richteree2aad42015-06-05 19:49:25 +02001206/*
1207 * ahci_init_msix() only implements single MSI-X support, not multiple
1208 * MSI-X per-port interrupts. This is needed for host controllers that only
1209 * have MSI-X support implemented, but no MSI or intx.
1210 */
1211static int ahci_init_msix(struct pci_dev *pdev, unsigned int n_ports,
1212 struct ahci_host_priv *hpriv)
1213{
Robert Richteree2aad42015-06-05 19:49:25 +02001214 int rc, nvec;
1215 struct msix_entry entry = {};
1216
1217 /* Do not init MSI-X if MSI is disabled for the device */
1218 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1219 return -ENODEV;
1220
1221 nvec = pci_msix_vec_count(pdev);
1222 if (nvec < 0)
1223 return nvec;
1224
1225 if (!nvec) {
1226 rc = -ENODEV;
1227 goto fail;
1228 }
1229
1230 /*
1231 * There can be more than one vector (e.g. for error detection or
1232 * hdd hotplug). Only the first vector (entry.entry = 0) is used.
1233 */
1234 rc = pci_enable_msix_exact(pdev, &entry, 1);
1235 if (rc < 0)
1236 goto fail;
1237
Robert Richter34c56932015-06-17 15:30:02 +02001238 hpriv->irq = entry.vector;
Robert Richteree2aad42015-06-05 19:49:25 +02001239
1240 return 1;
1241fail:
1242 dev_err(&pdev->dev,
1243 "failed to enable MSI-X with error %d, # of vectors: %d\n",
1244 rc, nvec);
1245
1246 return rc;
1247}
1248
Robert Richtera1c82312015-05-31 13:55:17 +02001249static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1250 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001251{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001252 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001253
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001254 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001255 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001256
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001257 nvec = pci_msi_vec_count(pdev);
1258 if (nvec < 0)
Robert Richtera1c82312015-05-31 13:55:17 +02001259 return nvec;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001260
1261 /*
1262 * If number of MSIs is less than number of ports then Sharing Last
1263 * Message mode could be enforced. In this case assume that advantage
1264 * of multipe MSIs is negated and use single MSI mode instead.
1265 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001266 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001267 goto single_msi;
1268
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001269 rc = pci_enable_msi_exact(pdev, nvec);
1270 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001271 goto single_msi;
Robert Richtera1c82312015-05-31 13:55:17 +02001272 if (rc < 0)
1273 return rc;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001274
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001275 /* fallback to single MSI mode if the controller enforced MRSM mode */
1276 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1277 pci_disable_msi(pdev);
1278 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1279 goto single_msi;
1280 }
1281
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001282 if (nvec > 1)
1283 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1284
Robert Richter21bfd1a2015-05-31 13:55:18 +02001285 goto out;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001286
1287single_msi:
Robert Richter21bfd1a2015-05-31 13:55:18 +02001288 nvec = 1;
1289
Robert Richtera1c82312015-05-31 13:55:17 +02001290 rc = pci_enable_msi(pdev);
1291 if (rc < 0)
1292 return rc;
Robert Richter21bfd1a2015-05-31 13:55:18 +02001293out:
1294 hpriv->irq = pdev->irq;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001295
Robert Richter21bfd1a2015-05-31 13:55:18 +02001296 return nvec;
Robert Richtera1c82312015-05-31 13:55:17 +02001297}
1298
1299static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
1300 struct ahci_host_priv *hpriv)
1301{
1302 int nvec;
1303
1304 nvec = ahci_init_msi(pdev, n_ports, hpriv);
1305 if (nvec >= 0)
1306 return nvec;
1307
Robert Richteree2aad42015-06-05 19:49:25 +02001308 /*
1309 * Currently, MSI-X support only implements single IRQ mode and
1310 * exists for controllers which can't do other types of IRQ. Only
1311 * set it up if MSI fails.
1312 */
1313 nvec = ahci_init_msix(pdev, n_ports, hpriv);
1314 if (nvec >= 0)
1315 return nvec;
1316
Robert Richtera1c82312015-05-31 13:55:17 +02001317 /* lagacy intx interrupts */
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001318 pci_intx(pdev, 1);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001319 hpriv->irq = pdev->irq;
Robert Richtera1c82312015-05-31 13:55:17 +02001320
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001321 return 0;
1322}
1323
Tejun Heo24dc5f32007-01-20 16:00:28 +09001324static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
Tejun Heoe297d992008-06-10 00:13:04 +09001326 unsigned int board_id = ent->driver_data;
1327 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001328 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001329 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001331 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001332 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001333 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 VPRINTK("ENTER\n");
1336
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001337 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001338
Joe Perches06296a12011-04-15 15:52:00 -07001339 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Alan Cox5b66c822008-09-03 14:48:34 +01001341 /* The AHCI driver can only drive the SATA ports, the PATA driver
1342 can drive them all so if both drivers are selected make sure
1343 AHCI stays out of the way */
1344 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1345 return -ENODEV;
1346
James Lairdcb856962013-11-19 11:06:38 +11001347 /* Apple BIOS on MCP89 prevents us using AHCI */
1348 if (is_mcp89_apple(pdev))
1349 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001350
Mark Nelson7a022672009-11-22 12:07:41 +11001351 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1352 * At the moment, we can only use the AHCI mode. Let the users know
1353 * that for SAS drives they're out of luck.
1354 */
1355 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001356 dev_info(&pdev->dev,
1357 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001358
Robert Richterb7ae1282015-06-05 19:49:26 +02001359 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001360 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1361 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001362 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1363 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001364 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1365 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001366
Chuansheng Liue6b7e412014-09-01 08:38:03 +08001367 /*
1368 * The JMicron chip 361/363 contains one SATA controller and one
1369 * PATA controller,for powering on these both controllers, we must
1370 * follow the sequence one by one, otherwise one of them can not be
1371 * powered on successfully, so here we disable the async suspend
1372 * method for these chips.
1373 */
1374 if (pdev->vendor == PCI_VENDOR_ID_JMICRON &&
1375 (pdev->device == PCI_DEVICE_ID_JMICRON_JMB363 ||
1376 pdev->device == PCI_DEVICE_ID_JMICRON_JMB361))
1377 device_disable_async_suspend(&pdev->dev);
1378
Tejun Heo4447d352007-04-17 23:44:08 +09001379 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001380 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 if (rc)
1382 return rc;
1383
Tejun Heoc4f77922007-12-06 15:09:43 +09001384 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1385 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1386 u8 map;
1387
1388 /* ICH6s share the same PCI ID for both piix and ahci
1389 * modes. Enabling ahci mode while MAP indicates
1390 * combined mode is a bad idea. Yield to ata_piix.
1391 */
1392 pci_read_config_byte(pdev, ICH_MAP, &map);
1393 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001394 dev_info(&pdev->dev,
1395 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001396 return -ENODEV;
1397 }
1398 }
1399
Paul Bolle6fec8872013-12-16 11:34:21 +01001400 /* AHCI controllers often implement SFF compatible interface.
1401 * Grab all PCI BARs just in case.
1402 */
1403 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1404 if (rc == -EBUSY)
1405 pcim_pin_device(pdev);
1406 if (rc)
1407 return rc;
1408
Tejun Heo24dc5f32007-01-20 16:00:28 +09001409 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1410 if (!hpriv)
1411 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001412 hpriv->flags |= (unsigned long)pi.private_data;
1413
Tejun Heoe297d992008-06-10 00:13:04 +09001414 /* MCP65 revision A1 and A2 can't do MSI */
1415 if (board_id == board_ahci_mcp65 &&
1416 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1417 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1418
Shane Huange427fe02008-12-30 10:53:41 +08001419 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1420 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1421 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1422
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001423 /* only some SB600s can do 64bit DMA */
1424 if (ahci_sb600_enable_64bit(pdev))
1425 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001426
Alessandro Rubini318893e2012-01-06 13:33:39 +01001427 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001428
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001429 /* must set flag prior to save config in order to take effect */
1430 if (ahci_broken_devslp(pdev))
1431 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1432
Tejun Heo4447d352007-04-17 23:44:08 +09001433 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001434 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
Tejun Heo4447d352007-04-17 23:44:08 +09001436 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001437 if (hpriv->cap & HOST_CAP_NCQ) {
1438 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001439 /*
1440 * Auto-activate optimization is supposed to be
1441 * supported on all AHCI controllers indicating NCQ
1442 * capability, but it seems to be broken on some
1443 * chipsets including NVIDIAs.
1444 */
1445 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001446 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001447
1448 /*
1449 * All AHCI controllers should be forward-compatible
1450 * with the new auxiliary field. This code should be
1451 * conditionalized if any buggy AHCI controllers are
1452 * encountered.
1453 */
1454 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001455 }
Tejun Heo4447d352007-04-17 23:44:08 +09001456
Tejun Heo7d50b602007-09-23 13:19:54 +09001457 if (hpriv->cap & HOST_CAP_PMP)
1458 pi.flags |= ATA_FLAG_PMP;
1459
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001460 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001461
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001462 if (ahci_broken_system_poweroff(pdev)) {
1463 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1464 dev_info(&pdev->dev,
1465 "quirky BIOS, skipping spindown on poweroff\n");
1466 }
1467
Tejun Heo9b10ae82009-05-30 20:50:12 +09001468 if (ahci_broken_suspend(pdev)) {
1469 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001470 dev_warn(&pdev->dev,
1471 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001472 }
1473
Tejun Heo55946392009-08-04 14:30:08 +09001474 if (ahci_broken_online(pdev)) {
1475 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1476 dev_info(&pdev->dev,
1477 "online status unreliable, applying workaround\n");
1478 }
1479
Tejun Heo837f5f82008-02-06 15:13:51 +09001480 /* CAP.NP sometimes indicate the index of the last enabled
1481 * port, at other times, that of the last possible port, so
1482 * determining the maximum port number requires looking at
1483 * both CAP.NP and port_map.
1484 */
1485 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1486
1487 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001488 if (!host)
1489 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001490 host->private_data = hpriv;
1491
Robert Richter21bfd1a2015-05-31 13:55:18 +02001492 ahci_init_interrupts(pdev, n_ports, hpriv);
1493
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001494 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001495 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001496 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001497 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001498
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001499 if (pi.flags & ATA_FLAG_EM)
1500 ahci_reset_em(host);
1501
Tejun Heo4447d352007-04-17 23:44:08 +09001502 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001503 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001504
Alessandro Rubini318893e2012-01-06 13:33:39 +01001505 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1506 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001507 0x100 + ap->port_no * 0x80, "port");
1508
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001509 /* set enclosure management message type */
1510 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001511 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001512
1513
Jeff Garzikdab632e2007-05-28 08:33:01 -04001514 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001515 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001516 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001517 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Tejun Heoedc93052007-10-25 14:59:16 +09001519 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1520 ahci_p5wdh_workaround(host);
1521
Tejun Heof80ae7e2009-09-16 04:18:03 +09001522 /* apply gtf filter quirk */
1523 ahci_gtf_filter_workaround(host);
1524
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001526 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001528 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Anton Vorontsov33030402010-03-03 20:17:39 +03001530 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001531 if (rc)
1532 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001533
Anton Vorontsov781d6552010-03-03 20:17:42 +03001534 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001535 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
Tejun Heo4447d352007-04-17 23:44:08 +09001537 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001538
Robert Richter21bfd1a2015-05-31 13:55:18 +02001539 return ahci_host_activate(host, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001540}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Axel Lin2fc75da2012-04-19 13:43:05 +08001542module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
1544MODULE_AUTHOR("Jeff Garzik");
1545MODULE_DESCRIPTION("AHCI SATA low-level driver");
1546MODULE_LICENSE("GPL");
1547MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001548MODULE_VERSION(DRV_VERSION);