blob: 14817de37405e2d1f2e7367382e44abb9f66b4f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100135struct intel_pch_pll {
136 int refcount; /* count of number of CRTCs sharing this PLL */
137 int active; /* count of number of active CRTCs (i.e. DPMS on) */
138 bool on; /* is the PLL actually active? Disabled during modeset */
139 int pll_reg;
140 int fp0_reg;
141 int fp1_reg;
142};
143#define I915_NUM_PLLS 2
144
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100145/* Used by dp and fdi links */
146struct intel_link_m_n {
147 uint32_t tu;
148 uint32_t gmch_m;
149 uint32_t gmch_n;
150 uint32_t link_m;
151 uint32_t link_n;
152};
153
154void intel_link_compute_m_n(int bpp, int nlanes,
155 int pixel_clock, int link_clock,
156 struct intel_link_m_n *m_n);
157
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300158struct intel_ddi_plls {
159 int spll_refcount;
160 int wrpll1_refcount;
161 int wrpll2_refcount;
162};
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164/* Interface history:
165 *
166 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100167 * 1.2: Add Power Management
168 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100169 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000170 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000171 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
172 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 */
174#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000175#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define DRIVER_PATCHLEVEL 0
177
Eric Anholt673a3942008-07-30 12:06:12 -0700178#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100179#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100180#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Dave Airlie71acb5e2008-12-30 20:31:46 +1000182#define I915_GEM_PHYS_CURSOR_0 1
183#define I915_GEM_PHYS_CURSOR_1 2
184#define I915_GEM_PHYS_OVERLAY_REGS 3
185#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
186
187struct drm_i915_gem_phys_object {
188 int id;
189 struct page **page_list;
190 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000192};
193
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700194struct opregion_header;
195struct opregion_acpi;
196struct opregion_swsci;
197struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800198struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700199
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100200struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700201 struct opregion_header __iomem *header;
202 struct opregion_acpi __iomem *acpi;
203 struct opregion_swsci __iomem *swsci;
204 struct opregion_asle __iomem *asle;
205 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000206 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100207};
Chris Wilson44834a62010-08-19 16:09:23 +0100208#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100209
Chris Wilson6ef3d422010-08-04 20:26:07 +0100210struct intel_overlay;
211struct intel_overlay_error_state;
212
Dave Airlie7c1c2872008-11-28 14:22:24 +1000213struct drm_i915_master_private {
214 drm_local_map_t *sarea;
215 struct _drm_i915_sarea *sarea_priv;
216};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800217#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300218#define I915_MAX_NUM_FENCES 32
219/* 32 fences + sign bit for FENCE_REG_NONE */
220#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800221
222struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200223 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000224 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100225 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800226};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000227
yakui_zhao9b9d1722009-05-31 17:17:17 +0800228struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100229 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800230 u8 dvo_port;
231 u8 slave_addr;
232 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100233 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400234 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800235};
236
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000237struct intel_display_error_state;
238
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700239struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200240 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700241 u32 eir;
242 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700243 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700244 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000245 u32 derrmr;
246 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700247 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800248 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100249 u32 tail[I915_NUM_RINGS];
250 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000251 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100252 u32 ipeir[I915_NUM_RINGS];
253 u32 ipehr[I915_NUM_RINGS];
254 u32 instdone[I915_NUM_RINGS];
255 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100256 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000257 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100258 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100259 /* our own tracking of ring head and tail */
260 u32 cpu_ring_head[I915_NUM_RINGS];
261 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100262 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700263 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100264 u32 instpm[I915_NUM_RINGS];
265 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700266 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100267 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000268 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100269 u32 fault_reg[I915_NUM_RINGS];
270 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100271 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200272 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700273 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000274 struct drm_i915_error_ring {
275 struct drm_i915_error_object {
276 int page_count;
277 u32 gtt_offset;
278 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800279 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000280 struct drm_i915_error_request {
281 long jiffies;
282 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000283 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000284 } *requests;
285 int num_requests;
286 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000287 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000288 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000289 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100290 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000291 u32 gtt_offset;
292 u32 read_domains;
293 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200294 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000295 s32 pinned:2;
296 u32 tiling:2;
297 u32 dirty:1;
298 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100299 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700300 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000301 } *active_bo, *pinned_bo;
302 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100303 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000304 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700305};
306
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100307struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100308struct intel_crtc;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100309
Jesse Barnese70236a2009-09-21 10:42:27 -0700310struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400311 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700312 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
313 void (*disable_fbc)(struct drm_device *dev);
314 int (*get_display_clock_speed)(struct drm_device *dev);
315 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000316 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800317 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
318 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300319 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
320 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200321 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100322 /* Returns the active state of the crtc, and if the crtc is active,
323 * fills out the pipe-config with the hw state. */
324 bool (*get_pipe_config)(struct intel_crtc *,
325 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700326 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700327 int x, int y,
328 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200329 void (*crtc_enable)(struct drm_crtc *crtc);
330 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100331 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800332 void (*write_eld)(struct drm_connector *connector,
333 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700334 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700335 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700336 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
337 struct drm_framebuffer *fb,
338 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700339 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
340 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100341 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700342 /* clock updates for mode set */
343 /* cursor updates */
344 /* render clock increase/decrease */
345 /* display clock increase/decrease */
346 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700347};
348
Chris Wilson990bbda2012-07-02 11:51:02 -0300349struct drm_i915_gt_funcs {
350 void (*force_wake_get)(struct drm_i915_private *dev_priv);
351 void (*force_wake_put)(struct drm_i915_private *dev_priv);
352};
353
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100354#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
355 func(is_mobile) sep \
356 func(is_i85x) sep \
357 func(is_i915g) sep \
358 func(is_i945gm) sep \
359 func(is_g33) sep \
360 func(need_gfx_hws) sep \
361 func(is_g4x) sep \
362 func(is_pineview) sep \
363 func(is_broadwater) sep \
364 func(is_crestline) sep \
365 func(is_ivybridge) sep \
366 func(is_valleyview) sep \
367 func(is_haswell) sep \
368 func(has_force_wake) sep \
369 func(has_fbc) sep \
370 func(has_pipe_cxsr) sep \
371 func(has_hotplug) sep \
372 func(cursor_needs_physical) sep \
373 func(has_overlay) sep \
374 func(overlay_needs_physical) sep \
375 func(supports_tv) sep \
376 func(has_bsd_ring) sep \
377 func(has_blt_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100378 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100379 func(has_ddi) sep \
380 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200381
Damien Lespiaua587f772013-04-22 18:40:38 +0100382#define DEFINE_FLAG(name) u8 name:1
383#define SEP_SEMICOLON ;
384
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500385struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200386 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700387 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100388 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100389 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500390};
391
Damien Lespiaua587f772013-04-22 18:40:38 +0100392#undef DEFINE_FLAG
393#undef SEP_SEMICOLON
394
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800395enum i915_cache_level {
396 I915_CACHE_NONE = 0,
397 I915_CACHE_LLC,
398 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
399};
400
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700401typedef uint32_t gen6_gtt_pte_t;
402
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800403/* The Graphics Translation Table is the way in which GEN hardware translates a
404 * Graphics Virtual Address into a Physical Address. In addition to the normal
405 * collateral associated with any va->pa translations GEN hardware also has a
406 * portion of the GTT which can be mapped by the CPU and remain both coherent
407 * and correct (in cases like swizzling). That region is referred to as GMADR in
408 * the spec.
409 */
410struct i915_gtt {
411 unsigned long start; /* Start offset of used GTT */
412 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800413 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800414
415 unsigned long mappable_end; /* End offset that we can CPU map */
416 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
417 phys_addr_t mappable_base; /* PA of our GMADR */
418
419 /** "Graphics Stolen Memory" holds the global PTEs */
420 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800421
422 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800423 dma_addr_t scratch_page_dma;
424 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800425
426 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800427 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800428 size_t *stolen, phys_addr_t *mappable_base,
429 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800430 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800431 void (*gtt_clear_range)(struct drm_device *dev,
432 unsigned int first_entry,
433 unsigned int num_entries);
434 void (*gtt_insert_entries)(struct drm_device *dev,
435 struct sg_table *st,
436 unsigned int pg_start,
437 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700438 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
439 dma_addr_t addr,
440 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800441};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800442#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800443
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100444#define I915_PPGTT_PD_ENTRIES 512
445#define I915_PPGTT_PT_ENTRIES 1024
446struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700447 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100448 unsigned num_pd_entries;
449 struct page **pt_pages;
450 uint32_t pd_offset;
451 dma_addr_t *pt_dma_addr;
452 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800453
454 /* pte functions, mirroring the interface of the global gtt. */
455 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
456 unsigned int first_entry,
457 unsigned int num_entries);
458 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
459 struct sg_table *st,
460 unsigned int pg_start,
461 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700462 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
463 dma_addr_t addr,
464 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700465 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800466 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100467};
468
Ben Widawsky40521052012-06-04 14:42:43 -0700469
470/* This must match up with the value previously used for execbuf2.rsvd1. */
471#define DEFAULT_CONTEXT_ID 0
472struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300473 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700474 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700475 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700476 struct drm_i915_file_private *file_priv;
477 struct intel_ring_buffer *ring;
478 struct drm_i915_gem_object *obj;
479};
480
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800481enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100482 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800483 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
484 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
485 FBC_MODE_TOO_LARGE, /* mode too large for compression */
486 FBC_BAD_PLANE, /* fbc not supported on plane */
487 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700488 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700489 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800490};
491
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800492enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300493 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800494 PCH_IBX, /* Ibexpeak PCH */
495 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300496 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700497 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800498};
499
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200500enum intel_sbi_destination {
501 SBI_ICLK,
502 SBI_MPHY,
503};
504
Jesse Barnesb690e962010-07-19 13:53:12 -0700505#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700506#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100507#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700508
Dave Airlie8be48d92010-03-30 05:34:14 +0000509struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100510struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000511
Daniel Vetterc2b91522012-02-14 22:37:19 +0100512struct intel_gmbus {
513 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000514 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100515 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100516 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100517 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100518 struct drm_i915_private *dev_priv;
519};
520
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100521struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000522 u8 saveLBB;
523 u32 saveDSPACNTR;
524 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000525 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526 u32 savePIPEACONF;
527 u32 savePIPEBCONF;
528 u32 savePIPEASRC;
529 u32 savePIPEBSRC;
530 u32 saveFPA0;
531 u32 saveFPA1;
532 u32 saveDPLL_A;
533 u32 saveDPLL_A_MD;
534 u32 saveHTOTAL_A;
535 u32 saveHBLANK_A;
536 u32 saveHSYNC_A;
537 u32 saveVTOTAL_A;
538 u32 saveVBLANK_A;
539 u32 saveVSYNC_A;
540 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000541 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800542 u32 saveTRANS_HTOTAL_A;
543 u32 saveTRANS_HBLANK_A;
544 u32 saveTRANS_HSYNC_A;
545 u32 saveTRANS_VTOTAL_A;
546 u32 saveTRANS_VBLANK_A;
547 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000548 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000549 u32 saveDSPASTRIDE;
550 u32 saveDSPASIZE;
551 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700552 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000553 u32 saveDSPASURF;
554 u32 saveDSPATILEOFF;
555 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700556 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000557 u32 saveBLC_PWM_CTL;
558 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800559 u32 saveBLC_CPU_PWM_CTL;
560 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u32 saveFPB0;
562 u32 saveFPB1;
563 u32 saveDPLL_B;
564 u32 saveDPLL_B_MD;
565 u32 saveHTOTAL_B;
566 u32 saveHBLANK_B;
567 u32 saveHSYNC_B;
568 u32 saveVTOTAL_B;
569 u32 saveVBLANK_B;
570 u32 saveVSYNC_B;
571 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000572 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800573 u32 saveTRANS_HTOTAL_B;
574 u32 saveTRANS_HBLANK_B;
575 u32 saveTRANS_HSYNC_B;
576 u32 saveTRANS_VTOTAL_B;
577 u32 saveTRANS_VBLANK_B;
578 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000579 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000580 u32 saveDSPBSTRIDE;
581 u32 saveDSPBSIZE;
582 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700583 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584 u32 saveDSPBSURF;
585 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700586 u32 saveVGA0;
587 u32 saveVGA1;
588 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000589 u32 saveVGACNTRL;
590 u32 saveADPA;
591 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700592 u32 savePP_ON_DELAYS;
593 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000594 u32 saveDVOA;
595 u32 saveDVOB;
596 u32 saveDVOC;
597 u32 savePP_ON;
598 u32 savePP_OFF;
599 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700600 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000601 u32 savePFIT_CONTROL;
602 u32 save_palette_a[256];
603 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700604 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000605 u32 saveFBC_CFB_BASE;
606 u32 saveFBC_LL_BASE;
607 u32 saveFBC_CONTROL;
608 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000609 u32 saveIER;
610 u32 saveIIR;
611 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800612 u32 saveDEIER;
613 u32 saveDEIMR;
614 u32 saveGTIER;
615 u32 saveGTIMR;
616 u32 saveFDI_RXA_IMR;
617 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800618 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800619 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000620 u32 saveSWF0[16];
621 u32 saveSWF1[16];
622 u32 saveSWF2[3];
623 u8 saveMSR;
624 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800625 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000626 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000627 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000628 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000629 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200630 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000631 u32 saveCURACNTR;
632 u32 saveCURAPOS;
633 u32 saveCURABASE;
634 u32 saveCURBCNTR;
635 u32 saveCURBPOS;
636 u32 saveCURBBASE;
637 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700638 u32 saveDP_B;
639 u32 saveDP_C;
640 u32 saveDP_D;
641 u32 savePIPEA_GMCH_DATA_M;
642 u32 savePIPEB_GMCH_DATA_M;
643 u32 savePIPEA_GMCH_DATA_N;
644 u32 savePIPEB_GMCH_DATA_N;
645 u32 savePIPEA_DP_LINK_M;
646 u32 savePIPEB_DP_LINK_M;
647 u32 savePIPEA_DP_LINK_N;
648 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800649 u32 saveFDI_RXA_CTL;
650 u32 saveFDI_TXA_CTL;
651 u32 saveFDI_RXB_CTL;
652 u32 saveFDI_TXB_CTL;
653 u32 savePFA_CTL_1;
654 u32 savePFB_CTL_1;
655 u32 savePFA_WIN_SZ;
656 u32 savePFB_WIN_SZ;
657 u32 savePFA_WIN_POS;
658 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000659 u32 savePCH_DREF_CONTROL;
660 u32 saveDISP_ARB_CTL;
661 u32 savePIPEA_DATA_M1;
662 u32 savePIPEA_DATA_N1;
663 u32 savePIPEA_LINK_M1;
664 u32 savePIPEA_LINK_N1;
665 u32 savePIPEB_DATA_M1;
666 u32 savePIPEB_DATA_N1;
667 u32 savePIPEB_LINK_M1;
668 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000669 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400670 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100671};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100672
673struct intel_gen6_power_mgmt {
674 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700675 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100676 u32 pm_iir;
677 /* lock - irqsave spinlock that protectects the work_struct and
678 * pm_iir. */
679 spinlock_t lock;
680
681 /* The below variables an all the rps hw state are protected by
682 * dev->struct mutext. */
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700686 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700687 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700688
689 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700690
691 /*
692 * Protects RPS/RC6 register access and PCU communication.
693 * Must be taken after struct_mutex if nested.
694 */
695 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100696};
697
Daniel Vetter1a240d42012-11-29 22:18:51 +0100698/* defined intel_pm.c */
699extern spinlock_t mchdev_lock;
700
Daniel Vetterc85aa882012-11-02 19:55:03 +0100701struct intel_ilk_power_mgmt {
702 u8 cur_delay;
703 u8 min_delay;
704 u8 max_delay;
705 u8 fmax;
706 u8 fstart;
707
708 u64 last_count1;
709 unsigned long last_time1;
710 unsigned long chipset_power;
711 u64 last_count2;
712 struct timespec last_time2;
713 unsigned long gfx_power;
714 u8 corr;
715
716 int c_m;
717 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100718
719 struct drm_i915_gem_object *pwrctx;
720 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100721};
722
Daniel Vetter231f42a2012-11-02 19:55:05 +0100723struct i915_dri1_state {
724 unsigned allow_batchbuffer : 1;
725 u32 __iomem *gfx_hws_cpu_addr;
726
727 unsigned int cpp;
728 int back_offset;
729 int front_offset;
730 int current_page;
731 int page_flipping;
732
733 uint32_t counter;
734};
735
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100736struct intel_l3_parity {
737 u32 *remap_info;
738 struct work_struct error_work;
739};
740
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100741struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100742 /** Memory allocator for GTT stolen memory */
743 struct drm_mm stolen;
744 /** Memory allocator for GTT */
745 struct drm_mm gtt_space;
746 /** List of all objects in gtt_space. Used to restore gtt
747 * mappings on resume */
748 struct list_head bound_list;
749 /**
750 * List of objects which are not bound to the GTT (thus
751 * are idle and not used by the GPU) but still have
752 * (presumably uncached) pages still attached.
753 */
754 struct list_head unbound_list;
755
756 /** Usable portion of the GTT for GEM */
757 unsigned long stolen_base; /* limited to low memory (32-bit) */
758
759 int gtt_mtrr;
760
761 /** PPGTT used for aliasing the PPGTT with the GTT */
762 struct i915_hw_ppgtt *aliasing_ppgtt;
763
764 struct shrinker inactive_shrinker;
765 bool shrinker_no_lock_stealing;
766
767 /**
768 * List of objects currently involved in rendering.
769 *
770 * Includes buffers having the contents of their GPU caches
771 * flushed, not necessarily primitives. last_rendering_seqno
772 * represents when the rendering involved will be completed.
773 *
774 * A reference is held on the buffer while on this list.
775 */
776 struct list_head active_list;
777
778 /**
779 * LRU list of objects which are not in the ringbuffer and
780 * are ready to unbind, but are still in the GTT.
781 *
782 * last_rendering_seqno is 0 while an object is in this list.
783 *
784 * A reference is not held on the buffer while on this list,
785 * as merely being GTT-bound shouldn't prevent its being
786 * freed, and we'll pull it off the list in the free path.
787 */
788 struct list_head inactive_list;
789
790 /** LRU list of objects with fence regs on them. */
791 struct list_head fence_list;
792
793 /**
794 * We leave the user IRQ off as much as possible,
795 * but this means that requests will finish and never
796 * be retired once the system goes idle. Set a timer to
797 * fire periodically while the ring is running. When it
798 * fires, go retire requests.
799 */
800 struct delayed_work retire_work;
801
802 /**
803 * Are we in a non-interruptible section of code like
804 * modesetting?
805 */
806 bool interruptible;
807
808 /**
809 * Flag if the X Server, and thus DRM, is not currently in
810 * control of the device.
811 *
812 * This is set between LeaveVT and EnterVT. It needs to be
813 * replaced with a semaphore. It also needs to be
814 * transitioned away from for kernel modesetting.
815 */
816 int suspended;
817
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100818 /** Bit 6 swizzling required for X tiling */
819 uint32_t bit_6_swizzle_x;
820 /** Bit 6 swizzling required for Y tiling */
821 uint32_t bit_6_swizzle_y;
822
823 /* storage for physical objects */
824 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
825
826 /* accounting, useful for userland debugging */
827 size_t object_memory;
828 u32 object_count;
829};
830
Daniel Vetter99584db2012-11-14 17:14:04 +0100831struct i915_gpu_error {
832 /* For hangcheck timer */
833#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
834#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
835 struct timer_list hangcheck_timer;
836 int hangcheck_count;
837 uint32_t last_acthd[I915_NUM_RINGS];
838 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
839
840 /* For reset and error_state handling. */
841 spinlock_t lock;
842 /* Protected by the above dev->gpu_error.lock. */
843 struct drm_i915_error_state *first_error;
844 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100845
846 unsigned long last_reset;
847
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100848 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100849 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100850 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100851 * Upper bits are for the reset counter. This counter is used by the
852 * wait_seqno code to race-free noticed that a reset event happened and
853 * that it needs to restart the entire ioctl (since most likely the
854 * seqno it waited for won't ever signal anytime soon).
855 *
856 * This is important for lock-free wait paths, where no contended lock
857 * naturally enforces the correct ordering between the bail-out of the
858 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100859 *
860 * Lowest bit controls the reset state machine: Set means a reset is in
861 * progress. This state will (presuming we don't have any bugs) decay
862 * into either unset (successful reset) or the special WEDGED value (hw
863 * terminally sour). All waiters on the reset_queue will be woken when
864 * that happens.
865 */
866 atomic_t reset_counter;
867
868 /**
869 * Special values/flags for reset_counter
870 *
871 * Note that the code relies on
872 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
873 * being true.
874 */
875#define I915_RESET_IN_PROGRESS_FLAG 1
876#define I915_WEDGED 0xffffffff
877
878 /**
879 * Waitqueue to signal when the reset has completed. Used by clients
880 * that wait for dev_priv->mm.wedged to settle.
881 */
882 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100883
Daniel Vetter99584db2012-11-14 17:14:04 +0100884 /* For gpu hang simulation. */
885 unsigned int stop_rings;
886};
887
Zhang Ruib8efb172013-02-05 15:41:53 +0800888enum modeset_restore {
889 MODESET_ON_LID_OPEN,
890 MODESET_DONE,
891 MODESET_SUSPENDED,
892};
893
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300894struct intel_vbt_data {
895 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
896 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
897
898 /* Feature bits */
899 unsigned int int_tv_support:1;
900 unsigned int lvds_dither:1;
901 unsigned int lvds_vbt:1;
902 unsigned int int_crt_support:1;
903 unsigned int lvds_use_ssc:1;
904 unsigned int display_clock_mode:1;
905 unsigned int fdi_rx_polarity_inverted:1;
906 int lvds_ssc_freq;
907 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
908
909 /* eDP */
910 int edp_rate;
911 int edp_lanes;
912 int edp_preemphasis;
913 int edp_vswing;
914 bool edp_initialized;
915 bool edp_support;
916 int edp_bpp;
917 struct edp_power_seq edp_pps;
918
919 int crt_ddc_pin;
920
921 int child_dev_num;
922 struct child_device_config *child_dev;
923};
924
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100925typedef struct drm_i915_private {
926 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000927 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100928
929 const struct intel_device_info *info;
930
931 int relative_constants_mode;
932
933 void __iomem *regs;
934
935 struct drm_i915_gt_funcs gt;
936 /** gt_fifo_count and the subsequent register write are synchronized
937 * with dev->struct_mutex. */
938 unsigned gt_fifo_count;
939 /** forcewake_count is protected by gt_lock */
940 unsigned forcewake_count;
941 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800942 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100943
944 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
945
Daniel Vetter28c70f12012-12-01 13:53:45 +0100946
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100947 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
948 * controller on different i2c buses. */
949 struct mutex gmbus_mutex;
950
951 /**
952 * Base address of the gmbus and gpio block.
953 */
954 uint32_t gpio_mmio_base;
955
Daniel Vetter28c70f12012-12-01 13:53:45 +0100956 wait_queue_head_t gmbus_wait_queue;
957
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100958 struct pci_dev *bridge_dev;
959 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200960 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100961
962 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100963 struct resource mch_res;
964
965 atomic_t irq_received;
966
967 /* protects the irq masks */
968 spinlock_t irq_lock;
969
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100970 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
971 struct pm_qos_request pm_qos;
972
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100973 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100974 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100975
976 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100977 u32 irq_mask;
978 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100979
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100980 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100981 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +0200982 struct {
983 unsigned long hpd_last_jiffies;
984 int hpd_cnt;
985 enum {
986 HPD_ENABLED = 0,
987 HPD_DISABLED = 1,
988 HPD_MARK_DISABLED = 2
989 } hpd_mark;
990 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +0200991 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +0200992 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100993
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100994 int num_pch_pll;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700995 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100996
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100997 unsigned long cfb_size;
998 unsigned int cfb_fb;
999 enum plane cfb_plane;
1000 int cfb_y;
1001 struct intel_fbc_work *fbc_work;
1002
1003 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001004 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001005
1006 /* overlay */
1007 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001008 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001009
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001010 /* backlight */
1011 struct {
1012 int level;
1013 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001014 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001015 struct backlight_device *device;
1016 } backlight;
1017
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001018 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001019 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1020 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001021 bool no_aux_handshake;
1022
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001023 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1024 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1025 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1026
1027 unsigned int fsb_freq, mem_freq, is_ddr3;
1028
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001029 struct workqueue_struct *wq;
1030
1031 /* Display functions */
1032 struct drm_i915_display_funcs display;
1033
1034 /* PCH chipset type */
1035 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001036 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001037
1038 unsigned long quirks;
1039
Zhang Ruib8efb172013-02-05 15:41:53 +08001040 enum modeset_restore modeset_restore;
1041 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001042
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001043 struct i915_gtt gtt;
1044
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001045 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001046
Daniel Vetter87813422012-05-02 11:49:32 +02001047 /* Kernel Modesetting */
1048
yakui_zhao9b9d1722009-05-31 17:17:17 +08001049 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001050
Jesse Barnes27f82272011-09-02 12:54:37 -07001051 struct drm_crtc *plane_to_crtc_mapping[3];
1052 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001053 wait_queue_head_t pending_flip_queue;
1054
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001055 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001056 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001057
Jesse Barnes652c3932009-08-17 13:31:43 -07001058 /* Reclocking support */
1059 bool render_reclock_avail;
1060 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001061 /* indicates the reduced downclock for LVDS*/
1062 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001063 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001064
Zhenyu Wangc48044112009-12-17 14:48:43 +08001065 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001066
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001067 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001068
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001069 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001070 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001071
Daniel Vetter20e4d402012-08-08 23:35:39 +02001072 /* ilk-only ips/rps state. Everything in here is protected by the global
1073 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001074 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001075
1076 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001077
Jesse Barnes20bf3772010-04-21 11:39:22 -07001078 struct drm_mm_node *compressed_fb;
1079 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001080
Daniel Vetter99584db2012-11-14 17:14:04 +01001081 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001082
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001083 struct drm_i915_gem_object *vlv_pctx;
1084
Dave Airlie8be48d92010-03-30 05:34:14 +00001085 /* list of fbdev register on this device */
1086 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001087
Jesse Barnes073f34d2012-11-02 11:13:59 -07001088 /*
1089 * The console may be contended at resume, but we don't
1090 * want it to block on it.
1091 */
1092 struct work_struct console_resume_work;
1093
Chris Wilsone953fd72011-02-21 22:23:52 +00001094 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001095 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001096
Ben Widawsky254f9652012-06-04 14:42:42 -07001097 bool hw_contexts_disabled;
1098 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001099
Damien Lespiau3e683202012-12-11 18:48:29 +00001100 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001101
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001102 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001103
1104 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1105 * here! */
1106 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107} drm_i915_private_t;
1108
Chris Wilsonb4519512012-05-11 14:29:30 +01001109/* Iterate over initialised rings */
1110#define for_each_ring(ring__, dev_priv__, i__) \
1111 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1112 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1113
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001114enum hdmi_force_audio {
1115 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1116 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1117 HDMI_AUDIO_AUTO, /* trust EDID */
1118 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1119};
1120
Chris Wilsoned2f3452012-11-15 11:32:19 +00001121#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1122
Chris Wilson37e680a2012-06-07 15:38:42 +01001123struct drm_i915_gem_object_ops {
1124 /* Interface between the GEM object and its backing storage.
1125 * get_pages() is called once prior to the use of the associated set
1126 * of pages before to binding them into the GTT, and put_pages() is
1127 * called after we no longer need them. As we expect there to be
1128 * associated cost with migrating pages between the backing storage
1129 * and making them available for the GPU (e.g. clflush), we may hold
1130 * onto the pages after they are no longer referenced by the GPU
1131 * in case they may be used again shortly (for example migrating the
1132 * pages to a different memory domain within the GTT). put_pages()
1133 * will therefore most likely be called when the object itself is
1134 * being released or under memory pressure (where we attempt to
1135 * reap pages for the shrinker).
1136 */
1137 int (*get_pages)(struct drm_i915_gem_object *);
1138 void (*put_pages)(struct drm_i915_gem_object *);
1139};
1140
Eric Anholt673a3942008-07-30 12:06:12 -07001141struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001142 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001143
Chris Wilson37e680a2012-06-07 15:38:42 +01001144 const struct drm_i915_gem_object_ops *ops;
1145
Eric Anholt673a3942008-07-30 12:06:12 -07001146 /** Current space allocated to this object in the GTT, if any. */
1147 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001148 /** Stolen memory for this object, instead of being backed by shmem. */
1149 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001150 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001151
Chris Wilson65ce3022012-07-20 12:41:02 +01001152 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001153 struct list_head ring_list;
1154 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001155 /** This object's place in the batchbuffer or on the eviction list */
1156 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001157
1158 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001159 * This is set if the object is on the active lists (has pending
1160 * rendering and so a non-zero seqno), and is not set if it i s on
1161 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001162 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001163 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001164
1165 /**
1166 * This is set if the object has been written to since last bound
1167 * to the GTT
1168 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001169 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001170
1171 /**
1172 * Fence register bits (if any) for this object. Will be set
1173 * as needed when mapped into the GTT.
1174 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001175 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001176 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001177
1178 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001179 * Advice: are the backing pages purgeable?
1180 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001181 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001182
1183 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001184 * Current tiling mode for the object.
1185 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001186 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001187 /**
1188 * Whether the tiling parameters for the currently associated fence
1189 * register have changed. Note that for the purposes of tracking
1190 * tiling changes we also treat the unfenced register, the register
1191 * slot that the object occupies whilst it executes a fenced
1192 * command (such as BLT on gen2/3), as a "fence".
1193 */
1194 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001195
1196 /** How many users have pinned this object in GTT space. The following
1197 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1198 * (via user_pin_count), execbuffer (objects are not allowed multiple
1199 * times for the same batchbuffer), and the framebuffer code. When
1200 * switching/pageflipping, the framebuffer code has at most two buffers
1201 * pinned per crtc.
1202 *
1203 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1204 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001205 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001206#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001208 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001209 * Is the object at the current location in the gtt mappable and
1210 * fenceable? Used to avoid costly recalculations.
1211 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001212 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001213
1214 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001215 * Whether the current gtt mapping needs to be mappable (and isn't just
1216 * mappable by accident). Track pin and fault separate for a more
1217 * accurate mappable working set.
1218 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001219 unsigned int fault_mappable:1;
1220 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001221
Chris Wilsoncaea7472010-11-12 13:53:37 +00001222 /*
1223 * Is the GPU currently using a fence to access this buffer,
1224 */
1225 unsigned int pending_fenced_gpu_access:1;
1226 unsigned int fenced_gpu_access:1;
1227
Chris Wilson93dfb402011-03-29 16:59:50 -07001228 unsigned int cache_level:2;
1229
Daniel Vetter7bddb012012-02-09 17:15:47 +01001230 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001231 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001232 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001233
Chris Wilson9da3da62012-06-01 15:20:22 +01001234 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001235 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001236
Daniel Vetter1286ff72012-05-10 15:25:09 +02001237 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001238 void *dma_buf_vmapping;
1239 int vmapping_count;
1240
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001241 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001242 * Used for performing relocations during execbuffer insertion.
1243 */
1244 struct hlist_node exec_node;
1245 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001246 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001247
1248 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001249 * Current offset of the object in GTT space.
1250 *
1251 * This is the same as gtt_space->start
1252 */
1253 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001254
Chris Wilsoncaea7472010-11-12 13:53:37 +00001255 struct intel_ring_buffer *ring;
1256
Chris Wilson1c293ea2012-04-17 15:31:27 +01001257 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001258 uint32_t last_read_seqno;
1259 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001260 /** Breadcrumb of last fenced GPU access to the buffer. */
1261 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001262
Daniel Vetter778c3542010-05-13 11:49:44 +02001263 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Eric Anholt280b7132009-03-12 16:56:27 -07001266 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001267 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001268
Jesse Barnes79e53942008-11-07 14:24:08 -08001269 /** User space pin count and filp owning the pin */
1270 uint32_t user_pin_count;
1271 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001272
1273 /** for phy allocated objects */
1274 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001275};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001276#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001277
Daniel Vetter62b8b212010-04-09 19:05:08 +00001278#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001279
Eric Anholt673a3942008-07-30 12:06:12 -07001280/**
1281 * Request queue structure.
1282 *
1283 * The request queue allows us to note sequence numbers that have been emitted
1284 * and may be associated with active buffers to be retired.
1285 *
1286 * By keeping this list, we can avoid having to do questionable
1287 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1288 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1289 */
1290struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001291 /** On Which ring this request was generated */
1292 struct intel_ring_buffer *ring;
1293
Eric Anholt673a3942008-07-30 12:06:12 -07001294 /** GEM sequence number associated with this request. */
1295 uint32_t seqno;
1296
Chris Wilsona71d8d92012-02-15 11:25:36 +00001297 /** Postion in the ringbuffer of the end of the request */
1298 u32 tail;
1299
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001300 /** Context related to this request */
1301 struct i915_hw_context *ctx;
1302
Eric Anholt673a3942008-07-30 12:06:12 -07001303 /** Time at which this request was emitted, in jiffies. */
1304 unsigned long emitted_jiffies;
1305
Eric Anholtb9624422009-06-03 07:27:35 +00001306 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001307 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001308
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001309 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001310 /** file_priv list entry for this request */
1311 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001312};
1313
1314struct drm_i915_file_private {
1315 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001316 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001317 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001318 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001319 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001320};
1321
Zou Nan haicae58522010-11-09 17:17:32 +08001322#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1323
1324#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1325#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1326#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1327#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1328#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1329#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1330#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1331#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1332#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1333#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1334#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1335#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1336#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1337#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1338#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1339#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1340#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1341#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001342#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001343#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1344 (dev)->pci_device == 0x0152 || \
1345 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001346#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1347 (dev)->pci_device == 0x0106 || \
1348 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001349#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001350#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001351#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001352#define IS_ULT(dev) (IS_HASWELL(dev) && \
1353 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001354
Jesse Barnes85436692011-04-06 12:11:14 -07001355/*
1356 * The genX designation typically refers to the render engine, so render
1357 * capability related checks should use IS_GEN, while display and other checks
1358 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1359 * chips, etc.).
1360 */
Zou Nan haicae58522010-11-09 17:17:32 +08001361#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1362#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1363#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1364#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1365#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001366#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001367
1368#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1369#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001370#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001371#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1372
Ben Widawsky254f9652012-06-04 14:42:42 -07001373#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001374#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001375
Chris Wilson05394f32010-11-08 19:18:58 +00001376#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001377#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1378
Daniel Vetterb45305f2012-12-17 16:21:27 +01001379/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1380#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1381
Zou Nan haicae58522010-11-09 17:17:32 +08001382/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1383 * rows, which changed the alignment requirements and fence programming.
1384 */
1385#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1386 IS_I915GM(dev)))
1387#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1388#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1389#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1390#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1391#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1392#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1393/* dsparb controlled by hw only */
1394#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1395
1396#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1397#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1398#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001399
Jesse Barneseceae482011-04-06 12:15:08 -07001400#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001401
Damien Lespiaudd93be52013-04-22 18:40:39 +01001402#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001403#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001404#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001405
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001406#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1407#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1408#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1409#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1410#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1411#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1412
Zou Nan haicae58522010-11-09 17:17:32 +08001413#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001414#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001415#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1416#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001417#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001418#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001419
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001420#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1421
Ben Widawskyf27b9262012-07-24 20:47:32 -07001422#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001423
Ben Widawskyc8735b02012-09-07 19:43:39 -07001424#define GT_FREQUENCY_MULTIPLIER 50
1425
Chris Wilson05394f32010-11-08 19:18:58 +00001426#include "i915_trace.h"
1427
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001428/**
1429 * RC6 is a special power stage which allows the GPU to enter an very
1430 * low-voltage mode when idle, using down to 0V while at this stage. This
1431 * stage is entered automatically when the GPU is idle when RC6 support is
1432 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1433 *
1434 * There are different RC6 modes available in Intel GPU, which differentiate
1435 * among each other with the latency required to enter and leave RC6 and
1436 * voltage consumed by the GPU in different states.
1437 *
1438 * The combination of the following flags define which states GPU is allowed
1439 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1440 * RC6pp is deepest RC6. Their support by hardware varies according to the
1441 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1442 * which brings the most power savings; deeper states save more power, but
1443 * require higher latency to switch to and wake up.
1444 */
1445#define INTEL_RC6_ENABLE (1<<0)
1446#define INTEL_RC6p_ENABLE (1<<1)
1447#define INTEL_RC6pp_ENABLE (1<<2)
1448
Eric Anholtc153f452007-09-03 12:06:45 +10001449extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001450extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001451extern unsigned int i915_fbpercrtc __always_unused;
1452extern int i915_panel_ignore_lid __read_mostly;
1453extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001454extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001455extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001456extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001457extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001458extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001459extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001460extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001461extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001462extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001463extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001464extern int i915_disable_power_well __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001465
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001466extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1467extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001468extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1469extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001472void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001473extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001474extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001475extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001476extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001477extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001478extern void i915_driver_preclose(struct drm_device *dev,
1479 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001480extern void i915_driver_postclose(struct drm_device *dev,
1481 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001482extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001483#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001484extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1485 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001486#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001487extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001488 struct drm_clip_rect *box,
1489 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001490extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001491extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001492extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1493extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1494extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1495extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1496
Jesse Barnes073f34d2012-11-02 11:13:59 -07001497extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001500void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001501void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001503extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001504extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001505extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001506extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001507
Daniel Vetter742cbee2012-04-27 15:17:39 +02001508void i915_error_state_free(struct kref *error_ref);
1509
Keith Packard7c463582008-11-04 02:03:27 -08001510void
1511i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1512
1513void
1514i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1515
Chris Wilson3bd3c932010-08-19 08:19:30 +01001516#ifdef CONFIG_DEBUG_FS
1517extern void i915_destroy_error_state(struct drm_device *dev);
1518#else
1519#define i915_destroy_error_state(x)
1520#endif
1521
Keith Packard7c463582008-11-04 02:03:27 -08001522
Eric Anholt673a3942008-07-30 12:06:12 -07001523/* i915_gem.c */
1524int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1525 struct drm_file *file_priv);
1526int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *file_priv);
1528int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *file_priv);
1530int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1531 struct drm_file *file_priv);
1532int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1535 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001536int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1537 struct drm_file *file_priv);
1538int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1539 struct drm_file *file_priv);
1540int i915_gem_execbuffer(struct drm_device *dev, void *data,
1541 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001542int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1543 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001544int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1545 struct drm_file *file_priv);
1546int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1547 struct drm_file *file_priv);
1548int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1549 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001550int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1551 struct drm_file *file);
1552int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1553 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001554int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1555 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001556int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1557 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001558int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1559 struct drm_file *file_priv);
1560int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1561 struct drm_file *file_priv);
1562int i915_gem_set_tiling(struct drm_device *dev, void *data,
1563 struct drm_file *file_priv);
1564int i915_gem_get_tiling(struct drm_device *dev, void *data,
1565 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001566int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1567 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001568int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1569 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001570void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001571void *i915_gem_object_alloc(struct drm_device *dev);
1572void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001573int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001574void i915_gem_object_init(struct drm_i915_gem_object *obj,
1575 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001576struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1577 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001578void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001579
Chris Wilson20217462010-11-23 15:26:33 +00001580int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1581 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001582 bool map_and_fenceable,
1583 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001584void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001585int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001586int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001587void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001588void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001589
Chris Wilson37e680a2012-06-07 15:38:42 +01001590int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001591static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1592{
Imre Deak67d5a502013-02-18 19:28:02 +02001593 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001594
Imre Deak67d5a502013-02-18 19:28:02 +02001595 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001596 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001597
1598 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001599}
Chris Wilsona5570172012-09-04 21:02:54 +01001600static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1601{
1602 BUG_ON(obj->pages == NULL);
1603 obj->pages_pin_count++;
1604}
1605static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1606{
1607 BUG_ON(obj->pages_pin_count == 0);
1608 obj->pages_pin_count--;
1609}
1610
Chris Wilson54cf91d2010-11-25 18:00:26 +00001611int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001612int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1613 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001614void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001615 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001616
Dave Airlieff72145b2011-02-07 12:16:14 +10001617int i915_gem_dumb_create(struct drm_file *file_priv,
1618 struct drm_device *dev,
1619 struct drm_mode_create_dumb *args);
1620int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1621 uint32_t handle, uint64_t *offset);
1622int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001623 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001624/**
1625 * Returns true if seq1 is later than seq2.
1626 */
1627static inline bool
1628i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1629{
1630 return (int32_t)(seq1 - seq2) >= 0;
1631}
1632
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001633int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1634int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001635int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001636int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001637
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001638static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001639i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1640{
1641 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1642 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1643 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001644 return true;
1645 } else
1646 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001647}
1648
1649static inline void
1650i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1651{
1652 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1653 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1654 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1655 }
1656}
1657
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001658void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001659void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001660int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001661 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001662static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1663{
1664 return unlikely(atomic_read(&error->reset_counter)
1665 & I915_RESET_IN_PROGRESS_FLAG);
1666}
1667
1668static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1669{
1670 return atomic_read(&error->reset_counter) == I915_WEDGED;
1671}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001672
Chris Wilson069efc12010-09-30 16:53:18 +01001673void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001674void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001675int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1676 uint32_t read_domains,
1677 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001678int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001679int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001680int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001681void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001682void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001683void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001684int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001685int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001686int i915_add_request(struct intel_ring_buffer *ring,
1687 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001688 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001689int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1690 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001692int __must_check
1693i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1694 bool write);
1695int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001696i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1697int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001698i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1699 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001700 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001701int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001702 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001703 int id,
1704 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001705void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001706 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001707void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001708void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001709
Chris Wilson467cffb2011-03-07 10:42:03 +00001710uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001711i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1712uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001713i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1714 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001715
Chris Wilsone4ffd172011-04-04 09:44:39 +01001716int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1717 enum i915_cache_level cache_level);
1718
Daniel Vetter1286ff72012-05-10 15:25:09 +02001719struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1720 struct dma_buf *dma_buf);
1721
1722struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1723 struct drm_gem_object *gem_obj, int flags);
1724
Ben Widawsky254f9652012-06-04 14:42:42 -07001725/* i915_gem_context.c */
1726void i915_gem_context_init(struct drm_device *dev);
1727void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001728void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001729int i915_switch_context(struct intel_ring_buffer *ring,
1730 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03001731void i915_gem_context_free(struct kref *ctx_ref);
1732static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1733{
1734 kref_get(&ctx->ref);
1735}
1736
1737static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1738{
1739 kref_put(&ctx->ref, i915_gem_context_free);
1740}
1741
Ben Widawsky84624812012-06-04 14:42:54 -07001742int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1743 struct drm_file *file);
1744int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1745 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001746
Daniel Vetter76aaf222010-11-05 22:23:30 +01001747/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001748void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001749void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1750 struct drm_i915_gem_object *obj,
1751 enum i915_cache_level cache_level);
1752void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1753 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001754
Daniel Vetter76aaf222010-11-05 22:23:30 +01001755void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001756int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1757void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001758 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001759void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001760void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001761void i915_gem_init_global_gtt(struct drm_device *dev);
1762void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1763 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001764int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001765static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001766{
1767 if (INTEL_INFO(dev)->gen < 6)
1768 intel_gtt_chipset_flush();
1769}
1770
Daniel Vetter76aaf222010-11-05 22:23:30 +01001771
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001772/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001773int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001774 unsigned alignment,
1775 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001776 bool mappable,
1777 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001778int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001779
Chris Wilson9797fbf2012-04-24 15:47:39 +01001780/* i915_gem_stolen.c */
1781int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001782int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1783void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001784void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001785struct drm_i915_gem_object *
1786i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001787struct drm_i915_gem_object *
1788i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1789 u32 stolen_offset,
1790 u32 gtt_offset,
1791 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001792void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001793
Eric Anholt673a3942008-07-30 12:06:12 -07001794/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001795inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1796{
1797 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1798
1799 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1800 obj->tiling_mode != I915_TILING_NONE;
1801}
1802
Eric Anholt673a3942008-07-30 12:06:12 -07001803void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001804void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1805void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001806
1807/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001808void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001809 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001810#if WATCH_LISTS
1811int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001812#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001813#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001814#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001815void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1816 int handle);
1817void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001818 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Ben Gamari20172632009-02-17 20:08:50 -05001820/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001821int i915_debugfs_init(struct drm_minor *minor);
1822void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001823
Jesse Barnes317c35d2008-08-25 15:11:06 -07001824/* i915_suspend.c */
1825extern int i915_save_state(struct drm_device *dev);
1826extern int i915_restore_state(struct drm_device *dev);
1827
Daniel Vetterd8157a32013-01-25 17:53:20 +01001828/* i915_ums.c */
1829void i915_save_display_reg(struct drm_device *dev);
1830void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001831
Ben Widawsky0136db582012-04-10 21:17:01 -07001832/* i915_sysfs.c */
1833void i915_setup_sysfs(struct drm_device *dev_priv);
1834void i915_teardown_sysfs(struct drm_device *dev_priv);
1835
Chris Wilsonf899fc62010-07-20 15:44:45 -07001836/* intel_i2c.c */
1837extern int intel_setup_gmbus(struct drm_device *dev);
1838extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001839static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001840{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001841 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001842}
1843
1844extern struct i2c_adapter *intel_gmbus_get_adapter(
1845 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001846extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1847extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001848static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01001849{
1850 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1851}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001852extern void intel_i2c_reset(struct drm_device *dev);
1853
Chris Wilson3b617962010-08-24 09:02:58 +01001854/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001855extern int intel_opregion_setup(struct drm_device *dev);
1856#ifdef CONFIG_ACPI
1857extern void intel_opregion_init(struct drm_device *dev);
1858extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001859extern void intel_opregion_asle_intr(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001860#else
Chris Wilson44834a62010-08-19 16:09:23 +01001861static inline void intel_opregion_init(struct drm_device *dev) { return; }
1862static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001863static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001864#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001865
Jesse Barnes723bfd72010-10-07 16:01:13 -07001866/* intel_acpi.c */
1867#ifdef CONFIG_ACPI
1868extern void intel_register_dsm_handler(void);
1869extern void intel_unregister_dsm_handler(void);
1870#else
1871static inline void intel_register_dsm_handler(void) { return; }
1872static inline void intel_unregister_dsm_handler(void) { return; }
1873#endif /* CONFIG_ACPI */
1874
Jesse Barnes79e53942008-11-07 14:24:08 -08001875/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001876extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03001877extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001878extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001879extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001880extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001881extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001882extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1883 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001884extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001885extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001886extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001887extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001888extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001889extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001890extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1891extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1892extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001893extern void intel_detect_pch(struct drm_device *dev);
1894extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001895extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001896
Ben Widawsky2911a352012-04-05 14:47:36 -07001897extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001898int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1899 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001900
Chris Wilson6ef3d422010-08-04 20:26:07 +01001901/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001902#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001903extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1904extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001905
1906extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1907extern void intel_display_print_error_state(struct seq_file *m,
1908 struct drm_device *dev,
1909 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001910#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001911
Ben Widawskyb7287d82011-04-25 11:22:22 -07001912/* On SNB platform, before reading ring registers forcewake bit
1913 * must be set to prevent GT core from power down and stale values being
1914 * returned.
1915 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001916void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1917void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001918int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001919
Ben Widawsky42c05262012-09-26 10:34:00 -07001920int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1921int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jesse Barnesa0e4e192013-04-02 11:23:05 -07001922int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1923int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001924int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1925
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001926int vlv_gpu_freq(int ddr_freq, int val);
1927int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001928
Keith Packard5f753772010-11-22 09:24:22 +00001929#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001930 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001931
Keith Packard5f753772010-11-22 09:24:22 +00001932__i915_read(8, b)
1933__i915_read(16, w)
1934__i915_read(32, l)
1935__i915_read(64, q)
1936#undef __i915_read
1937
1938#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001939 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1940
Keith Packard5f753772010-11-22 09:24:22 +00001941__i915_write(8, b)
1942__i915_write(16, w)
1943__i915_write(32, l)
1944__i915_write(64, q)
1945#undef __i915_write
1946
1947#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1948#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1949
1950#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1951#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1952#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1953#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1954
1955#define I915_READ(reg) i915_read32(dev_priv, (reg))
1956#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001957#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1958#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001959
1960#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1961#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001962
1963#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1964#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1965
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001966/* "Broadcast RGB" property */
1967#define INTEL_BROADCAST_RGB_AUTO 0
1968#define INTEL_BROADCAST_RGB_FULL 1
1969#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001970
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02001971static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1972{
1973 if (HAS_PCH_SPLIT(dev))
1974 return CPU_VGACNTRL;
1975 else if (IS_VALLEYVIEW(dev))
1976 return VLV_VGACNTRL;
1977 else
1978 return VGACNTRL;
1979}
1980
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001981static inline void __user *to_user_ptr(u64 address)
1982{
1983 return (void __user *)(uintptr_t)address;
1984}
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986#endif