blob: 914ecf4acfa62aea3fe6a0b9c21b1f511de81f6e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
359 dev_priv->hangcheck_count = 0;
360 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
865 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
866 error_work);
867 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400868 char *error_event[] = { "ERROR=1", NULL };
869 char *reset_event[] = { "RESET=1", NULL };
870 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400871
Ben Gamarif316a422009-09-14 17:48:46 -0400872 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400873
Ben Gamariba1234d2009-09-14 17:48:47 -0400874 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100875 DRM_DEBUG_DRIVER("resetting chip\n");
876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200877 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100878 atomic_set(&dev_priv->mm.wedged, 0);
879 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400880 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100881 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400882 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400883}
884
Daniel Vetter85f9e502012-08-31 21:42:26 +0200885/* NB: please notice the memset */
886static void i915_get_extra_instdone(struct drm_device *dev,
887 uint32_t *instdone)
888{
889 struct drm_i915_private *dev_priv = dev->dev_private;
890 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
891
892 switch(INTEL_INFO(dev)->gen) {
893 case 2:
894 case 3:
895 instdone[0] = I915_READ(INSTDONE);
896 break;
897 case 4:
898 case 5:
899 case 6:
900 instdone[0] = I915_READ(INSTDONE_I965);
901 instdone[1] = I915_READ(INSTDONE1);
902 break;
903 default:
904 WARN_ONCE(1, "Unsupported platform\n");
905 case 7:
906 instdone[0] = I915_READ(GEN7_INSTDONE_1);
907 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
908 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
909 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
910 break;
911 }
912}
913
Chris Wilson3bd3c932010-08-19 08:19:30 +0100914#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000915static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000916i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000917 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000918{
919 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100920 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100921 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000922
Chris Wilson05394f32010-11-08 19:18:58 +0000923 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000924 return NULL;
925
Chris Wilson9da3da62012-06-01 15:20:22 +0100926 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000927
Chris Wilson9da3da62012-06-01 15:20:22 +0100928 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000929 if (dst == NULL)
930 return NULL;
931
Chris Wilson05394f32010-11-08 19:18:58 +0000932 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100933 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700934 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100935 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700936
Chris Wilsone56660d2010-08-07 11:01:26 +0100937 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000938 if (d == NULL)
939 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100940
Andrew Morton788885a2010-05-11 14:07:05 -0700941 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100942 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
943 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100944 void __iomem *s;
945
946 /* Simply ignore tiling or any overlapping fence.
947 * It's part of the error state, and this hopefully
948 * captures what the GPU read.
949 */
950
951 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
952 reloc_offset);
953 memcpy_fromio(d, s, PAGE_SIZE);
954 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000955 } else if (src->stolen) {
956 unsigned long offset;
957
958 offset = dev_priv->mm.stolen_base;
959 offset += src->stolen->start;
960 offset += i << PAGE_SHIFT;
961
Daniel Vetter1a240d42012-11-29 22:18:51 +0100962 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100963 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100964 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100965 void *s;
966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100968
Chris Wilson9da3da62012-06-01 15:20:22 +0100969 drm_clflush_pages(&page, 1);
970
971 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100972 memcpy(d, s, PAGE_SIZE);
973 kunmap_atomic(s);
974
Chris Wilson9da3da62012-06-01 15:20:22 +0100975 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100976 }
Andrew Morton788885a2010-05-11 14:07:05 -0700977 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100978
Chris Wilson9da3da62012-06-01 15:20:22 +0100979 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100980
981 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000982 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100983 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000985
986 return dst;
987
988unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100989 while (i--)
990 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000991 kfree(dst);
992 return NULL;
993}
994
995static void
996i915_error_object_free(struct drm_i915_error_object *obj)
997{
998 int page;
999
1000 if (obj == NULL)
1001 return;
1002
1003 for (page = 0; page < obj->page_count; page++)
1004 kfree(obj->pages[page]);
1005
1006 kfree(obj);
1007}
1008
Daniel Vetter742cbee2012-04-27 15:17:39 +02001009void
1010i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001011{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001012 struct drm_i915_error_state *error = container_of(error_ref,
1013 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001014 int i;
1015
Chris Wilson52d39a22012-02-15 11:25:37 +00001016 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1017 i915_error_object_free(error->ring[i].batchbuffer);
1018 i915_error_object_free(error->ring[i].ringbuffer);
1019 kfree(error->ring[i].requests);
1020 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001021
Chris Wilson9df30792010-02-18 10:24:56 +00001022 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001023 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001024 kfree(error);
1025}
Chris Wilson1b502472012-04-24 15:47:30 +01001026static void capture_bo(struct drm_i915_error_buffer *err,
1027 struct drm_i915_gem_object *obj)
1028{
1029 err->size = obj->base.size;
1030 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001031 err->rseqno = obj->last_read_seqno;
1032 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001033 err->gtt_offset = obj->gtt_offset;
1034 err->read_domains = obj->base.read_domains;
1035 err->write_domain = obj->base.write_domain;
1036 err->fence_reg = obj->fence_reg;
1037 err->pinned = 0;
1038 if (obj->pin_count > 0)
1039 err->pinned = 1;
1040 if (obj->user_pin_count > 0)
1041 err->pinned = -1;
1042 err->tiling = obj->tiling_mode;
1043 err->dirty = obj->dirty;
1044 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1045 err->ring = obj->ring ? obj->ring->id : -1;
1046 err->cache_level = obj->cache_level;
1047}
Chris Wilson9df30792010-02-18 10:24:56 +00001048
Chris Wilson1b502472012-04-24 15:47:30 +01001049static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1050 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001051{
1052 struct drm_i915_gem_object *obj;
1053 int i = 0;
1054
1055 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001056 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001057 if (++i == count)
1058 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001059 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001060
Chris Wilson1b502472012-04-24 15:47:30 +01001061 return i;
1062}
1063
1064static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1065 int count, struct list_head *head)
1066{
1067 struct drm_i915_gem_object *obj;
1068 int i = 0;
1069
1070 list_for_each_entry(obj, head, gtt_list) {
1071 if (obj->pin_count == 0)
1072 continue;
1073
1074 capture_bo(err++, obj);
1075 if (++i == count)
1076 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001077 }
1078
1079 return i;
1080}
1081
Chris Wilson748ebc62010-10-24 10:28:47 +01001082static void i915_gem_record_fences(struct drm_device *dev,
1083 struct drm_i915_error_state *error)
1084{
1085 struct drm_i915_private *dev_priv = dev->dev_private;
1086 int i;
1087
1088 /* Fences */
1089 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001090 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001091 case 6:
1092 for (i = 0; i < 16; i++)
1093 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1094 break;
1095 case 5:
1096 case 4:
1097 for (i = 0; i < 16; i++)
1098 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1099 break;
1100 case 3:
1101 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1102 for (i = 0; i < 8; i++)
1103 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1104 case 2:
1105 for (i = 0; i < 8; i++)
1106 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1107 break;
1108
1109 }
1110}
1111
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001112static struct drm_i915_error_object *
1113i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1114 struct intel_ring_buffer *ring)
1115{
1116 struct drm_i915_gem_object *obj;
1117 u32 seqno;
1118
1119 if (!ring->get_seqno)
1120 return NULL;
1121
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001122 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001123 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1124 if (obj->ring != ring)
1125 continue;
1126
Chris Wilson0201f1e2012-07-20 12:41:01 +01001127 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001128 continue;
1129
1130 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1131 continue;
1132
1133 /* We need to copy these to an anonymous buffer as the simplest
1134 * method to avoid being overwritten by userspace.
1135 */
1136 return i915_error_object_create(dev_priv, obj);
1137 }
1138
1139 return NULL;
1140}
1141
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001142static void i915_record_ring_state(struct drm_device *dev,
1143 struct drm_i915_error_state *error,
1144 struct intel_ring_buffer *ring)
1145{
1146 struct drm_i915_private *dev_priv = dev->dev_private;
1147
Daniel Vetter33f3f512011-12-14 13:57:39 +01001148 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001149 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001150 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001151 error->semaphore_mboxes[ring->id][0]
1152 = I915_READ(RING_SYNC_0(ring->mmio_base));
1153 error->semaphore_mboxes[ring->id][1]
1154 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001155 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1156 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001157 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001158
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001159 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001160 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001161 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1162 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1163 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001164 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001165 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001166 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001167 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001168 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001169 error->ipeir[ring->id] = I915_READ(IPEIR);
1170 error->ipehr[ring->id] = I915_READ(IPEHR);
1171 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001172 }
1173
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001174 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001175 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001176 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001177 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001178 error->head[ring->id] = I915_READ_HEAD(ring);
1179 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001180
1181 error->cpu_ring_head[ring->id] = ring->head;
1182 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001183}
1184
Chris Wilson52d39a22012-02-15 11:25:37 +00001185static void i915_gem_record_rings(struct drm_device *dev,
1186 struct drm_i915_error_state *error)
1187{
1188 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001189 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001190 struct drm_i915_gem_request *request;
1191 int i, count;
1192
Chris Wilsonb4519512012-05-11 14:29:30 +01001193 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001194 i915_record_ring_state(dev, error, ring);
1195
1196 error->ring[i].batchbuffer =
1197 i915_error_first_batchbuffer(dev_priv, ring);
1198
1199 error->ring[i].ringbuffer =
1200 i915_error_object_create(dev_priv, ring->obj);
1201
1202 count = 0;
1203 list_for_each_entry(request, &ring->request_list, list)
1204 count++;
1205
1206 error->ring[i].num_requests = count;
1207 error->ring[i].requests =
1208 kmalloc(count*sizeof(struct drm_i915_error_request),
1209 GFP_ATOMIC);
1210 if (error->ring[i].requests == NULL) {
1211 error->ring[i].num_requests = 0;
1212 continue;
1213 }
1214
1215 count = 0;
1216 list_for_each_entry(request, &ring->request_list, list) {
1217 struct drm_i915_error_request *erq;
1218
1219 erq = &error->ring[i].requests[count++];
1220 erq->seqno = request->seqno;
1221 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001222 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001223 }
1224 }
1225}
1226
Jesse Barnes8a905232009-07-11 16:48:03 -04001227/**
1228 * i915_capture_error_state - capture an error record for later analysis
1229 * @dev: drm device
1230 *
1231 * Should be called when an error is detected (either a hang or an error
1232 * interrupt) to capture error state from the time of the error. Fills
1233 * out a structure which becomes available in debugfs for user level tools
1234 * to pick up.
1235 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001236static void i915_capture_error_state(struct drm_device *dev)
1237{
1238 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001239 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001240 struct drm_i915_error_state *error;
1241 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001243
1244 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001245 error = dev_priv->first_error;
1246 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1247 if (error)
1248 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001249
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001251 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001252 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001253 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1254 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001255 }
1256
Chris Wilsonb6f78332011-02-01 14:15:55 +00001257 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1258 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001259
Daniel Vetter742cbee2012-04-27 15:17:39 +02001260 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001261 error->eir = I915_READ(EIR);
1262 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001263 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001264
1265 if (HAS_PCH_SPLIT(dev))
1266 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1267 else if (IS_VALLEYVIEW(dev))
1268 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1269 else if (IS_GEN2(dev))
1270 error->ier = I915_READ16(IER);
1271 else
1272 error->ier = I915_READ(IER);
1273
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001274 for_each_pipe(pipe)
1275 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001276
Daniel Vetter33f3f512011-12-14 13:57:39 +01001277 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001278 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001279 error->done_reg = I915_READ(DONE_REG);
1280 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001281
Ben Widawsky71e172e2012-08-20 16:15:13 -07001282 if (INTEL_INFO(dev)->gen == 7)
1283 error->err_int = I915_READ(GEN7_ERR_INT);
1284
Ben Widawsky050ee912012-08-22 11:32:15 -07001285 i915_get_extra_instdone(dev, error->extra_instdone);
1286
Chris Wilson748ebc62010-10-24 10:28:47 +01001287 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001288 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001289
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001290 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001291 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001292 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001293
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001294 i = 0;
1295 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1296 i++;
1297 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001298 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001299 if (obj->pin_count)
1300 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001301 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001302
Chris Wilson8e934db2011-01-24 12:34:00 +00001303 error->active_bo = NULL;
1304 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001305 if (i) {
1306 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001307 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001308 if (error->active_bo)
1309 error->pinned_bo =
1310 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001311 }
1312
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001313 if (error->active_bo)
1314 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001315 capture_active_bo(error->active_bo,
1316 error->active_bo_count,
1317 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001318
1319 if (error->pinned_bo)
1320 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001321 capture_pinned_bo(error->pinned_bo,
1322 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001323 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001324
Jesse Barnes8a905232009-07-11 16:48:03 -04001325 do_gettimeofday(&error->time);
1326
Chris Wilson6ef3d422010-08-04 20:26:07 +01001327 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001328 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001329
Chris Wilson9df30792010-02-18 10:24:56 +00001330 spin_lock_irqsave(&dev_priv->error_lock, flags);
1331 if (dev_priv->first_error == NULL) {
1332 dev_priv->first_error = error;
1333 error = NULL;
1334 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001335 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001336
1337 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001338 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001339}
1340
1341void i915_destroy_error_state(struct drm_device *dev)
1342{
1343 struct drm_i915_private *dev_priv = dev->dev_private;
1344 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001345 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001346
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001347 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001348 error = dev_priv->first_error;
1349 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001350 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001351
1352 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001353 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001354}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001355#else
1356#define i915_capture_error_state(x)
1357#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001358
Chris Wilson35aed2e2010-05-27 13:18:12 +01001359static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001360{
1361 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001362 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001363 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001364 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001365
Chris Wilson35aed2e2010-05-27 13:18:12 +01001366 if (!eir)
1367 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001368
Joe Perchesa70491c2012-03-18 13:00:11 -07001369 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001370
Ben Widawskybd9854f2012-08-23 15:18:09 -07001371 i915_get_extra_instdone(dev, instdone);
1372
Jesse Barnes8a905232009-07-11 16:48:03 -04001373 if (IS_G4X(dev)) {
1374 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1375 u32 ipeir = I915_READ(IPEIR_I965);
1376
Joe Perchesa70491c2012-03-18 13:00:11 -07001377 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1378 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001379 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1380 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001381 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001382 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001383 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001384 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001385 }
1386 if (eir & GM45_ERROR_PAGE_TABLE) {
1387 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001388 pr_err("page table error\n");
1389 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001390 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001391 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001392 }
1393 }
1394
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001395 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001396 if (eir & I915_ERROR_PAGE_TABLE) {
1397 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001398 pr_err("page table error\n");
1399 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001400 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001401 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001402 }
1403 }
1404
1405 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001406 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001407 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001408 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001410 /* pipestat has already been acked */
1411 }
1412 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001413 pr_err("instruction error\n");
1414 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001415 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1416 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001417 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001418 u32 ipeir = I915_READ(IPEIR);
1419
Joe Perchesa70491c2012-03-18 13:00:11 -07001420 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1421 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001422 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001423 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001424 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001425 } else {
1426 u32 ipeir = I915_READ(IPEIR_I965);
1427
Joe Perchesa70491c2012-03-18 13:00:11 -07001428 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1429 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001430 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001431 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001432 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001433 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001434 }
1435 }
1436
1437 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001438 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001439 eir = I915_READ(EIR);
1440 if (eir) {
1441 /*
1442 * some errors might have become stuck,
1443 * mask them.
1444 */
1445 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1446 I915_WRITE(EMR, I915_READ(EMR) | eir);
1447 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1448 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001449}
1450
1451/**
1452 * i915_handle_error - handle an error interrupt
1453 * @dev: drm device
1454 *
1455 * Do some basic checking of regsiter state at error interrupt time and
1456 * dump it to the syslog. Also call i915_capture_error_state() to make
1457 * sure we get a record and make it available in debugfs. Fire a uevent
1458 * so userspace knows something bad happened (should trigger collection
1459 * of a ring dump etc.).
1460 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001461void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001462{
1463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001464 struct intel_ring_buffer *ring;
1465 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001466
1467 i915_capture_error_state(dev);
1468 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001469
Ben Gamariba1234d2009-09-14 17:48:47 -04001470 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001471 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001472 atomic_set(&dev_priv->mm.wedged, 1);
1473
Ben Gamari11ed50e2009-09-14 17:48:45 -04001474 /*
1475 * Wakeup waiting processes so they don't hang
1476 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001477 for_each_ring(ring, dev_priv, i)
1478 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001479 }
1480
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001481 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001482}
1483
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001484static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1485{
1486 drm_i915_private_t *dev_priv = dev->dev_private;
1487 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001489 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001490 struct intel_unpin_work *work;
1491 unsigned long flags;
1492 bool stall_detected;
1493
1494 /* Ignore early vblank irqs */
1495 if (intel_crtc == NULL)
1496 return;
1497
1498 spin_lock_irqsave(&dev->event_lock, flags);
1499 work = intel_crtc->unpin_work;
1500
1501 if (work == NULL || work->pending || !work->enable_stall_check) {
1502 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1503 spin_unlock_irqrestore(&dev->event_lock, flags);
1504 return;
1505 }
1506
1507 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001508 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001509 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001510 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001511 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1512 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001513 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001514 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001515 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001516 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001517 crtc->x * crtc->fb->bits_per_pixel/8);
1518 }
1519
1520 spin_unlock_irqrestore(&dev->event_lock, flags);
1521
1522 if (stall_detected) {
1523 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1524 intel_prepare_page_flip(dev, intel_crtc->plane);
1525 }
1526}
1527
Keith Packard42f52ef2008-10-18 19:39:29 -07001528/* Called from drm generic code, passed 'crtc' which
1529 * we use as a pipe index
1530 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001531static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001532{
1533 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001534 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001535
Chris Wilson5eddb702010-09-11 13:48:45 +01001536 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001537 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001538
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001539 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001540 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001541 i915_enable_pipestat(dev_priv, pipe,
1542 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001543 else
Keith Packard7c463582008-11-04 02:03:27 -08001544 i915_enable_pipestat(dev_priv, pipe,
1545 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001546
1547 /* maintain vblank delivery even in deep C-states */
1548 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001549 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001550 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001551
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001552 return 0;
1553}
1554
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001555static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001556{
1557 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1558 unsigned long irqflags;
1559
1560 if (!i915_pipe_enabled(dev, pipe))
1561 return -EINVAL;
1562
1563 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1564 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001565 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001566 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1567
1568 return 0;
1569}
1570
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001571static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001572{
1573 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1574 unsigned long irqflags;
1575
1576 if (!i915_pipe_enabled(dev, pipe))
1577 return -EINVAL;
1578
1579 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001580 ironlake_enable_display_irq(dev_priv,
1581 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1583
1584 return 0;
1585}
1586
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001587static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1588{
1589 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1590 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001591 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001592
1593 if (!i915_pipe_enabled(dev, pipe))
1594 return -EINVAL;
1595
1596 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001597 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001598 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001599 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001600 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001601 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001602 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001603 i915_enable_pipestat(dev_priv, pipe,
1604 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001605 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1606
1607 return 0;
1608}
1609
Keith Packard42f52ef2008-10-18 19:39:29 -07001610/* Called from drm generic code, passed 'crtc' which
1611 * we use as a pipe index
1612 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001613static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001614{
1615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001616 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001617
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001619 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001620 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001621
Jesse Barnesf796cf82011-04-07 13:58:17 -07001622 i915_disable_pipestat(dev_priv, pipe,
1623 PIPE_VBLANK_INTERRUPT_ENABLE |
1624 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1625 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1626}
1627
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001628static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001629{
1630 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1631 unsigned long irqflags;
1632
1633 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1634 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001635 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001636 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001637}
1638
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001639static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001640{
1641 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1642 unsigned long irqflags;
1643
1644 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001645 ironlake_disable_display_irq(dev_priv,
1646 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001647 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1648}
1649
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001650static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1651{
1652 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1653 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001654 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001655
1656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001657 i915_disable_pipestat(dev_priv, pipe,
1658 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001659 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001660 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001661 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001662 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001663 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001664 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001665 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1666}
1667
Chris Wilson893eead2010-10-27 14:44:35 +01001668static u32
1669ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001670{
Chris Wilson893eead2010-10-27 14:44:35 +01001671 return list_entry(ring->request_list.prev,
1672 struct drm_i915_gem_request, list)->seqno;
1673}
1674
1675static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1676{
1677 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001678 i915_seqno_passed(ring->get_seqno(ring, false),
1679 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001680 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001681 if (waitqueue_active(&ring->irq_queue)) {
1682 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1683 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001684 wake_up_all(&ring->irq_queue);
1685 *err = true;
1686 }
1687 return true;
1688 }
1689 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001690}
1691
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001692static bool kick_ring(struct intel_ring_buffer *ring)
1693{
1694 struct drm_device *dev = ring->dev;
1695 struct drm_i915_private *dev_priv = dev->dev_private;
1696 u32 tmp = I915_READ_CTL(ring);
1697 if (tmp & RING_WAIT) {
1698 DRM_ERROR("Kicking stuck wait on %s\n",
1699 ring->name);
1700 I915_WRITE_CTL(ring, tmp);
1701 return true;
1702 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001703 return false;
1704}
1705
Chris Wilsond1e61e72012-04-10 17:00:41 +01001706static bool i915_hangcheck_hung(struct drm_device *dev)
1707{
1708 drm_i915_private_t *dev_priv = dev->dev_private;
1709
1710 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001711 bool hung = true;
1712
Chris Wilsond1e61e72012-04-10 17:00:41 +01001713 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1714 i915_handle_error(dev, true);
1715
1716 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001717 struct intel_ring_buffer *ring;
1718 int i;
1719
Chris Wilsond1e61e72012-04-10 17:00:41 +01001720 /* Is the chip hanging on a WAIT_FOR_EVENT?
1721 * If so we can simply poke the RB_WAIT bit
1722 * and break the hang. This should work on
1723 * all but the second generation chipsets.
1724 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001725 for_each_ring(ring, dev_priv, i)
1726 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001727 }
1728
Chris Wilsonb4519512012-05-11 14:29:30 +01001729 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001730 }
1731
1732 return false;
1733}
1734
Ben Gamarif65d9422009-09-14 17:48:44 -04001735/**
1736 * This is called when the chip hasn't reported back with completed
1737 * batchbuffers in a long time. The first time this is called we simply record
1738 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1739 * again, we assume the chip is wedged and try to fix it.
1740 */
1741void i915_hangcheck_elapsed(unsigned long data)
1742{
1743 struct drm_device *dev = (struct drm_device *)data;
1744 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001745 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001746 struct intel_ring_buffer *ring;
1747 bool err = false, idle;
1748 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001749
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001750 if (!i915_enable_hangcheck)
1751 return;
1752
Chris Wilsonb4519512012-05-11 14:29:30 +01001753 memset(acthd, 0, sizeof(acthd));
1754 idle = true;
1755 for_each_ring(ring, dev_priv, i) {
1756 idle &= i915_hangcheck_ring_idle(ring, &err);
1757 acthd[i] = intel_ring_get_active_head(ring);
1758 }
1759
Chris Wilson893eead2010-10-27 14:44:35 +01001760 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001761 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001762 if (err) {
1763 if (i915_hangcheck_hung(dev))
1764 return;
1765
Chris Wilson893eead2010-10-27 14:44:35 +01001766 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001767 }
1768
1769 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001770 return;
1771 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001772
Ben Widawskybd9854f2012-08-23 15:18:09 -07001773 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001774 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001775 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001776 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001777 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001778 } else {
1779 dev_priv->hangcheck_count = 0;
1780
Chris Wilsonb4519512012-05-11 14:29:30 +01001781 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001782 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001783 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001784
Chris Wilson893eead2010-10-27 14:44:35 +01001785repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001786 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001787 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001788 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001789}
1790
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791/* drm_dma.h hooks
1792*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001793static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001794{
1795 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1796
Jesse Barnes46979952011-04-07 13:53:55 -07001797 atomic_set(&dev_priv->irq_received, 0);
1798
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001799 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001800
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001801 /* XXX hotplug from PCH */
1802
1803 I915_WRITE(DEIMR, 0xffffffff);
1804 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001805 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001806
1807 /* and GT */
1808 I915_WRITE(GTIMR, 0xffffffff);
1809 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001810 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001811
1812 /* south display irq */
1813 I915_WRITE(SDEIMR, 0xffffffff);
1814 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001815 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001816}
1817
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001818static void valleyview_irq_preinstall(struct drm_device *dev)
1819{
1820 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1821 int pipe;
1822
1823 atomic_set(&dev_priv->irq_received, 0);
1824
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001825 /* VLV magic */
1826 I915_WRITE(VLV_IMR, 0);
1827 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1828 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1829 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1830
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001831 /* and GT */
1832 I915_WRITE(GTIIR, I915_READ(GTIIR));
1833 I915_WRITE(GTIIR, I915_READ(GTIIR));
1834 I915_WRITE(GTIMR, 0xffffffff);
1835 I915_WRITE(GTIER, 0x0);
1836 POSTING_READ(GTIER);
1837
1838 I915_WRITE(DPINVGTT, 0xff);
1839
1840 I915_WRITE(PORT_HOTPLUG_EN, 0);
1841 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1842 for_each_pipe(pipe)
1843 I915_WRITE(PIPESTAT(pipe), 0xffff);
1844 I915_WRITE(VLV_IIR, 0xffffffff);
1845 I915_WRITE(VLV_IMR, 0xffffffff);
1846 I915_WRITE(VLV_IER, 0x0);
1847 POSTING_READ(VLV_IER);
1848}
1849
Keith Packard7fe0b972011-09-19 13:31:02 -07001850/*
1851 * Enable digital hotplug on the PCH, and configure the DP short pulse
1852 * duration to 2ms (which is the minimum in the Display Port spec)
1853 *
1854 * This register is the same on all known PCH chips.
1855 */
1856
1857static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1858{
1859 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1860 u32 hotplug;
1861
1862 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1863 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1864 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1865 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1866 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1867 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1868}
1869
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001870static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001871{
1872 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1873 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001874 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001875 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1876 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001877 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001878 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001879
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001880 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001881
1882 /* should always can generate irq */
1883 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001884 I915_WRITE(DEIMR, dev_priv->irq_mask);
1885 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001886 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001887
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001888 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001889
1890 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001891 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001892
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001893 if (IS_GEN6(dev))
1894 render_irqs =
1895 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001896 GEN6_BSD_USER_INTERRUPT |
1897 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001898 else
1899 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001900 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001901 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001902 GT_BSD_USER_INTERRUPT;
1903 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001904 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001905
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001906 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001907 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1908 SDE_PORTB_HOTPLUG_CPT |
1909 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001910 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001911 SDE_GMBUS_CPT |
1912 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001913 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001914 hotplug_mask = (SDE_CRT_HOTPLUG |
1915 SDE_PORTB_HOTPLUG |
1916 SDE_PORTC_HOTPLUG |
1917 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001918 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001919 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001920 }
1921
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001922 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001923
1924 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001925 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1926 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001927 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001928
Keith Packard7fe0b972011-09-19 13:31:02 -07001929 ironlake_enable_pch_hotplug(dev);
1930
Jesse Barnesf97108d2010-01-29 11:27:07 -08001931 if (IS_IRONLAKE_M(dev)) {
1932 /* Clear & enable PCU event interrupts */
1933 I915_WRITE(DEIIR, DE_PCU_EVENT);
1934 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1935 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1936 }
1937
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001938 return 0;
1939}
1940
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001941static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001942{
1943 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1944 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001945 u32 display_mask =
1946 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1947 DE_PLANEC_FLIP_DONE_IVB |
1948 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01001949 DE_PLANEA_FLIP_DONE_IVB |
1950 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001951 u32 render_irqs;
1952 u32 hotplug_mask;
1953
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001954 dev_priv->irq_mask = ~display_mask;
1955
1956 /* should always can generate irq */
1957 I915_WRITE(DEIIR, I915_READ(DEIIR));
1958 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001959 I915_WRITE(DEIER,
1960 display_mask |
1961 DE_PIPEC_VBLANK_IVB |
1962 DE_PIPEB_VBLANK_IVB |
1963 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001964 POSTING_READ(DEIER);
1965
Ben Widawsky15b9f802012-05-25 16:56:23 -07001966 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001967
1968 I915_WRITE(GTIIR, I915_READ(GTIIR));
1969 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1970
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001971 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001972 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001973 I915_WRITE(GTIER, render_irqs);
1974 POSTING_READ(GTIER);
1975
1976 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1977 SDE_PORTB_HOTPLUG_CPT |
1978 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001979 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001980 SDE_GMBUS_CPT |
1981 SDE_AUX_MASK_CPT);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001982 dev_priv->pch_irq_mask = ~hotplug_mask;
1983
1984 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1985 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1986 I915_WRITE(SDEIER, hotplug_mask);
1987 POSTING_READ(SDEIER);
1988
Keith Packard7fe0b972011-09-19 13:31:02 -07001989 ironlake_enable_pch_hotplug(dev);
1990
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001991 return 0;
1992}
1993
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001994static int valleyview_irq_postinstall(struct drm_device *dev)
1995{
1996 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001997 u32 enable_mask;
1998 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001999 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002000 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002001 u16 msid;
2002
2003 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002004 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2005 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2006 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002007 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2008
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002009 /*
2010 *Leave vblank interrupts masked initially. enable/disable will
2011 * toggle them based on usage.
2012 */
2013 dev_priv->irq_mask = (~enable_mask) |
2014 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2015 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002016
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002017 dev_priv->pipestat[0] = 0;
2018 dev_priv->pipestat[1] = 0;
2019
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002020 /* Hack for broken MSIs on VLV */
2021 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2022 pci_read_config_word(dev->pdev, 0x98, &msid);
2023 msid &= 0xff; /* mask out delivery bits */
2024 msid |= (1<<14);
2025 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2026
2027 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2028 I915_WRITE(VLV_IER, enable_mask);
2029 I915_WRITE(VLV_IIR, 0xffffffff);
2030 I915_WRITE(PIPESTAT(0), 0xffff);
2031 I915_WRITE(PIPESTAT(1), 0xffff);
2032 POSTING_READ(VLV_IER);
2033
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002034 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002035 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002036 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038 I915_WRITE(VLV_IIR, 0xffffffff);
2039 I915_WRITE(VLV_IIR, 0xffffffff);
2040
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002041 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002042 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002043
2044 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2045 GEN6_BLITTER_USER_INTERRUPT;
2046 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002047 POSTING_READ(GTIER);
2048
2049 /* ack & enable invalid PTE error interrupts */
2050#if 0 /* FIXME: add support to irq handler for checking these bits */
2051 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2052 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2053#endif
2054
2055 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002056 /* Note HDMI and DP share bits */
2057 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2058 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2059 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2060 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2061 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2062 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302063 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002064 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302065 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002066 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2067 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2068 hotplug_en |= CRT_HOTPLUG_INT_EN;
2069 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2070 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002071
2072 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2073
2074 return 0;
2075}
2076
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002077static void valleyview_irq_uninstall(struct drm_device *dev)
2078{
2079 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2080 int pipe;
2081
2082 if (!dev_priv)
2083 return;
2084
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002085 for_each_pipe(pipe)
2086 I915_WRITE(PIPESTAT(pipe), 0xffff);
2087
2088 I915_WRITE(HWSTAM, 0xffffffff);
2089 I915_WRITE(PORT_HOTPLUG_EN, 0);
2090 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2091 for_each_pipe(pipe)
2092 I915_WRITE(PIPESTAT(pipe), 0xffff);
2093 I915_WRITE(VLV_IIR, 0xffffffff);
2094 I915_WRITE(VLV_IMR, 0xffffffff);
2095 I915_WRITE(VLV_IER, 0x0);
2096 POSTING_READ(VLV_IER);
2097}
2098
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002099static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002100{
2101 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002102
2103 if (!dev_priv)
2104 return;
2105
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002106 I915_WRITE(HWSTAM, 0xffffffff);
2107
2108 I915_WRITE(DEIMR, 0xffffffff);
2109 I915_WRITE(DEIER, 0x0);
2110 I915_WRITE(DEIIR, I915_READ(DEIIR));
2111
2112 I915_WRITE(GTIMR, 0xffffffff);
2113 I915_WRITE(GTIER, 0x0);
2114 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002115
2116 I915_WRITE(SDEIMR, 0xffffffff);
2117 I915_WRITE(SDEIER, 0x0);
2118 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002119}
2120
Chris Wilsonc2798b12012-04-22 21:13:57 +01002121static void i8xx_irq_preinstall(struct drm_device * dev)
2122{
2123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2124 int pipe;
2125
2126 atomic_set(&dev_priv->irq_received, 0);
2127
2128 for_each_pipe(pipe)
2129 I915_WRITE(PIPESTAT(pipe), 0);
2130 I915_WRITE16(IMR, 0xffff);
2131 I915_WRITE16(IER, 0x0);
2132 POSTING_READ16(IER);
2133}
2134
2135static int i8xx_irq_postinstall(struct drm_device *dev)
2136{
2137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2138
Chris Wilsonc2798b12012-04-22 21:13:57 +01002139 dev_priv->pipestat[0] = 0;
2140 dev_priv->pipestat[1] = 0;
2141
2142 I915_WRITE16(EMR,
2143 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2144
2145 /* Unmask the interrupts that we always want on. */
2146 dev_priv->irq_mask =
2147 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2148 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2149 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2150 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2151 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2152 I915_WRITE16(IMR, dev_priv->irq_mask);
2153
2154 I915_WRITE16(IER,
2155 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2156 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2157 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2158 I915_USER_INTERRUPT);
2159 POSTING_READ16(IER);
2160
2161 return 0;
2162}
2163
Daniel Vetterff1f5252012-10-02 15:10:55 +02002164static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002165{
2166 struct drm_device *dev = (struct drm_device *) arg;
2167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002168 u16 iir, new_iir;
2169 u32 pipe_stats[2];
2170 unsigned long irqflags;
2171 int irq_received;
2172 int pipe;
2173 u16 flip_mask =
2174 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2175 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2176
2177 atomic_inc(&dev_priv->irq_received);
2178
2179 iir = I915_READ16(IIR);
2180 if (iir == 0)
2181 return IRQ_NONE;
2182
2183 while (iir & ~flip_mask) {
2184 /* Can't rely on pipestat interrupt bit in iir as it might
2185 * have been cleared after the pipestat interrupt was received.
2186 * It doesn't set the bit in iir again, but it still produces
2187 * interrupts (for non-MSI).
2188 */
2189 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2190 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2191 i915_handle_error(dev, false);
2192
2193 for_each_pipe(pipe) {
2194 int reg = PIPESTAT(pipe);
2195 pipe_stats[pipe] = I915_READ(reg);
2196
2197 /*
2198 * Clear the PIPE*STAT regs before the IIR
2199 */
2200 if (pipe_stats[pipe] & 0x8000ffff) {
2201 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2202 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2203 pipe_name(pipe));
2204 I915_WRITE(reg, pipe_stats[pipe]);
2205 irq_received = 1;
2206 }
2207 }
2208 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2209
2210 I915_WRITE16(IIR, iir & ~flip_mask);
2211 new_iir = I915_READ16(IIR); /* Flush posted writes */
2212
Daniel Vetterd05c6172012-04-26 23:28:09 +02002213 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002214
2215 if (iir & I915_USER_INTERRUPT)
2216 notify_ring(dev, &dev_priv->ring[RCS]);
2217
2218 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2219 drm_handle_vblank(dev, 0)) {
2220 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2221 intel_prepare_page_flip(dev, 0);
2222 intel_finish_page_flip(dev, 0);
2223 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2224 }
2225 }
2226
2227 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2228 drm_handle_vblank(dev, 1)) {
2229 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2230 intel_prepare_page_flip(dev, 1);
2231 intel_finish_page_flip(dev, 1);
2232 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2233 }
2234 }
2235
2236 iir = new_iir;
2237 }
2238
2239 return IRQ_HANDLED;
2240}
2241
2242static void i8xx_irq_uninstall(struct drm_device * dev)
2243{
2244 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2245 int pipe;
2246
Chris Wilsonc2798b12012-04-22 21:13:57 +01002247 for_each_pipe(pipe) {
2248 /* Clear enable bits; then clear status bits */
2249 I915_WRITE(PIPESTAT(pipe), 0);
2250 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2251 }
2252 I915_WRITE16(IMR, 0xffff);
2253 I915_WRITE16(IER, 0x0);
2254 I915_WRITE16(IIR, I915_READ16(IIR));
2255}
2256
Chris Wilsona266c7d2012-04-24 22:59:44 +01002257static void i915_irq_preinstall(struct drm_device * dev)
2258{
2259 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2260 int pipe;
2261
2262 atomic_set(&dev_priv->irq_received, 0);
2263
2264 if (I915_HAS_HOTPLUG(dev)) {
2265 I915_WRITE(PORT_HOTPLUG_EN, 0);
2266 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2267 }
2268
Chris Wilson00d98eb2012-04-24 22:59:48 +01002269 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002270 for_each_pipe(pipe)
2271 I915_WRITE(PIPESTAT(pipe), 0);
2272 I915_WRITE(IMR, 0xffffffff);
2273 I915_WRITE(IER, 0x0);
2274 POSTING_READ(IER);
2275}
2276
2277static int i915_irq_postinstall(struct drm_device *dev)
2278{
2279 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002280 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002281
Chris Wilsona266c7d2012-04-24 22:59:44 +01002282 dev_priv->pipestat[0] = 0;
2283 dev_priv->pipestat[1] = 0;
2284
Chris Wilson38bde182012-04-24 22:59:50 +01002285 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2286
2287 /* Unmask the interrupts that we always want on. */
2288 dev_priv->irq_mask =
2289 ~(I915_ASLE_INTERRUPT |
2290 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2291 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2292 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2293 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2294 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2295
2296 enable_mask =
2297 I915_ASLE_INTERRUPT |
2298 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2299 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2300 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2301 I915_USER_INTERRUPT;
2302
Chris Wilsona266c7d2012-04-24 22:59:44 +01002303 if (I915_HAS_HOTPLUG(dev)) {
2304 /* Enable in IER... */
2305 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2306 /* and unmask in IMR */
2307 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2308 }
2309
Chris Wilsona266c7d2012-04-24 22:59:44 +01002310 I915_WRITE(IMR, dev_priv->irq_mask);
2311 I915_WRITE(IER, enable_mask);
2312 POSTING_READ(IER);
2313
2314 if (I915_HAS_HOTPLUG(dev)) {
2315 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2316
Chris Wilsona266c7d2012-04-24 22:59:44 +01002317 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2318 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2319 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2320 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2321 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2322 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002323 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002324 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002325 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002326 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2327 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2328 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002329 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2330 }
2331
2332 /* Ignore TV since it's buggy */
2333
2334 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2335 }
2336
2337 intel_opregion_enable_asle(dev);
2338
2339 return 0;
2340}
2341
Daniel Vetterff1f5252012-10-02 15:10:55 +02002342static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002343{
2344 struct drm_device *dev = (struct drm_device *) arg;
2345 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002346 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002348 u32 flip_mask =
2349 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2350 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2351 u32 flip[2] = {
2352 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2353 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2354 };
2355 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002356
2357 atomic_inc(&dev_priv->irq_received);
2358
2359 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002360 do {
2361 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002362 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002363
2364 /* Can't rely on pipestat interrupt bit in iir as it might
2365 * have been cleared after the pipestat interrupt was received.
2366 * It doesn't set the bit in iir again, but it still produces
2367 * interrupts (for non-MSI).
2368 */
2369 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2370 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2371 i915_handle_error(dev, false);
2372
2373 for_each_pipe(pipe) {
2374 int reg = PIPESTAT(pipe);
2375 pipe_stats[pipe] = I915_READ(reg);
2376
Chris Wilson38bde182012-04-24 22:59:50 +01002377 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 if (pipe_stats[pipe] & 0x8000ffff) {
2379 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2380 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2381 pipe_name(pipe));
2382 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002383 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002384 }
2385 }
2386 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2387
2388 if (!irq_received)
2389 break;
2390
Chris Wilsona266c7d2012-04-24 22:59:44 +01002391 /* Consume port. Then clear IIR or we'll miss events */
2392 if ((I915_HAS_HOTPLUG(dev)) &&
2393 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2394 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2395
2396 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2397 hotplug_status);
2398 if (hotplug_status & dev_priv->hotplug_supported_mask)
2399 queue_work(dev_priv->wq,
2400 &dev_priv->hotplug_work);
2401
2402 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002403 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002404 }
2405
Chris Wilson38bde182012-04-24 22:59:50 +01002406 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002407 new_iir = I915_READ(IIR); /* Flush posted writes */
2408
Chris Wilsona266c7d2012-04-24 22:59:44 +01002409 if (iir & I915_USER_INTERRUPT)
2410 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411
Chris Wilsona266c7d2012-04-24 22:59:44 +01002412 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002413 int plane = pipe;
2414 if (IS_MOBILE(dev))
2415 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002416 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002417 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002418 if (iir & flip[plane]) {
2419 intel_prepare_page_flip(dev, plane);
2420 intel_finish_page_flip(dev, pipe);
2421 flip_mask &= ~flip[plane];
2422 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002423 }
2424
2425 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2426 blc_event = true;
2427 }
2428
Chris Wilsona266c7d2012-04-24 22:59:44 +01002429 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2430 intel_opregion_asle_intr(dev);
2431
2432 /* With MSI, interrupts are only generated when iir
2433 * transitions from zero to nonzero. If another bit got
2434 * set while we were handling the existing iir bits, then
2435 * we would never get another interrupt.
2436 *
2437 * This is fine on non-MSI as well, as if we hit this path
2438 * we avoid exiting the interrupt handler only to generate
2439 * another one.
2440 *
2441 * Note that for MSI this could cause a stray interrupt report
2442 * if an interrupt landed in the time between writing IIR and
2443 * the posting read. This should be rare enough to never
2444 * trigger the 99% of 100,000 interrupts test for disabling
2445 * stray interrupts.
2446 */
Chris Wilson38bde182012-04-24 22:59:50 +01002447 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002449 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002450
Daniel Vetterd05c6172012-04-26 23:28:09 +02002451 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002452
Chris Wilsona266c7d2012-04-24 22:59:44 +01002453 return ret;
2454}
2455
2456static void i915_irq_uninstall(struct drm_device * dev)
2457{
2458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2459 int pipe;
2460
Chris Wilsona266c7d2012-04-24 22:59:44 +01002461 if (I915_HAS_HOTPLUG(dev)) {
2462 I915_WRITE(PORT_HOTPLUG_EN, 0);
2463 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2464 }
2465
Chris Wilson00d98eb2012-04-24 22:59:48 +01002466 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002467 for_each_pipe(pipe) {
2468 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002470 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2471 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002472 I915_WRITE(IMR, 0xffffffff);
2473 I915_WRITE(IER, 0x0);
2474
Chris Wilsona266c7d2012-04-24 22:59:44 +01002475 I915_WRITE(IIR, I915_READ(IIR));
2476}
2477
2478static void i965_irq_preinstall(struct drm_device * dev)
2479{
2480 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2481 int pipe;
2482
2483 atomic_set(&dev_priv->irq_received, 0);
2484
Chris Wilsonadca4732012-05-11 18:01:31 +01002485 I915_WRITE(PORT_HOTPLUG_EN, 0);
2486 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002487
2488 I915_WRITE(HWSTAM, 0xeffe);
2489 for_each_pipe(pipe)
2490 I915_WRITE(PIPESTAT(pipe), 0);
2491 I915_WRITE(IMR, 0xffffffff);
2492 I915_WRITE(IER, 0x0);
2493 POSTING_READ(IER);
2494}
2495
2496static int i965_irq_postinstall(struct drm_device *dev)
2497{
2498 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002499 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002500 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002501 u32 error_mask;
2502
Chris Wilsona266c7d2012-04-24 22:59:44 +01002503 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002504 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002505 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002506 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2507 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2508 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2509 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2510 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2511
2512 enable_mask = ~dev_priv->irq_mask;
2513 enable_mask |= I915_USER_INTERRUPT;
2514
2515 if (IS_G4X(dev))
2516 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002517
2518 dev_priv->pipestat[0] = 0;
2519 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002520 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522 /*
2523 * Enable some error detection, note the instruction error mask
2524 * bit is reserved, so we leave it masked.
2525 */
2526 if (IS_G4X(dev)) {
2527 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2528 GM45_ERROR_MEM_PRIV |
2529 GM45_ERROR_CP_PRIV |
2530 I915_ERROR_MEMORY_REFRESH);
2531 } else {
2532 error_mask = ~(I915_ERROR_PAGE_TABLE |
2533 I915_ERROR_MEMORY_REFRESH);
2534 }
2535 I915_WRITE(EMR, error_mask);
2536
2537 I915_WRITE(IMR, dev_priv->irq_mask);
2538 I915_WRITE(IER, enable_mask);
2539 POSTING_READ(IER);
2540
Chris Wilsonadca4732012-05-11 18:01:31 +01002541 /* Note HDMI and DP share hotplug bits */
2542 hotplug_en = 0;
2543 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2544 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2545 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2546 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2547 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2548 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002549 if (IS_G4X(dev)) {
2550 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2551 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2552 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2553 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2554 } else {
2555 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2556 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2557 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2558 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2559 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002560 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2561 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002562
Chris Wilsonadca4732012-05-11 18:01:31 +01002563 /* Programming the CRT detection parameters tends
2564 to generate a spurious hotplug event about three
2565 seconds later. So just do it once.
2566 */
2567 if (IS_G4X(dev))
2568 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2569 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002570 }
2571
Chris Wilsonadca4732012-05-11 18:01:31 +01002572 /* Ignore TV since it's buggy */
2573
2574 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2575
Chris Wilsona266c7d2012-04-24 22:59:44 +01002576 intel_opregion_enable_asle(dev);
2577
2578 return 0;
2579}
2580
Daniel Vetterff1f5252012-10-02 15:10:55 +02002581static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002582{
2583 struct drm_device *dev = (struct drm_device *) arg;
2584 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002585 u32 iir, new_iir;
2586 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 unsigned long irqflags;
2588 int irq_received;
2589 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002590
2591 atomic_inc(&dev_priv->irq_received);
2592
2593 iir = I915_READ(IIR);
2594
Chris Wilsona266c7d2012-04-24 22:59:44 +01002595 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002596 bool blc_event = false;
2597
Chris Wilsona266c7d2012-04-24 22:59:44 +01002598 irq_received = iir != 0;
2599
2600 /* Can't rely on pipestat interrupt bit in iir as it might
2601 * have been cleared after the pipestat interrupt was received.
2602 * It doesn't set the bit in iir again, but it still produces
2603 * interrupts (for non-MSI).
2604 */
2605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2606 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2607 i915_handle_error(dev, false);
2608
2609 for_each_pipe(pipe) {
2610 int reg = PIPESTAT(pipe);
2611 pipe_stats[pipe] = I915_READ(reg);
2612
2613 /*
2614 * Clear the PIPE*STAT regs before the IIR
2615 */
2616 if (pipe_stats[pipe] & 0x8000ffff) {
2617 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2618 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2619 pipe_name(pipe));
2620 I915_WRITE(reg, pipe_stats[pipe]);
2621 irq_received = 1;
2622 }
2623 }
2624 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2625
2626 if (!irq_received)
2627 break;
2628
2629 ret = IRQ_HANDLED;
2630
2631 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002632 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2634
2635 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2636 hotplug_status);
2637 if (hotplug_status & dev_priv->hotplug_supported_mask)
2638 queue_work(dev_priv->wq,
2639 &dev_priv->hotplug_work);
2640
2641 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2642 I915_READ(PORT_HOTPLUG_STAT);
2643 }
2644
2645 I915_WRITE(IIR, iir);
2646 new_iir = I915_READ(IIR); /* Flush posted writes */
2647
Chris Wilsona266c7d2012-04-24 22:59:44 +01002648 if (iir & I915_USER_INTERRUPT)
2649 notify_ring(dev, &dev_priv->ring[RCS]);
2650 if (iir & I915_BSD_USER_INTERRUPT)
2651 notify_ring(dev, &dev_priv->ring[VCS]);
2652
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002653 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002655
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002656 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002657 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002658
2659 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002660 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002661 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002662 i915_pageflip_stall_check(dev, pipe);
2663 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002664 }
2665
2666 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2667 blc_event = true;
2668 }
2669
2670
2671 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2672 intel_opregion_asle_intr(dev);
2673
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002674 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2675 gmbus_irq_handler(dev);
2676
Chris Wilsona266c7d2012-04-24 22:59:44 +01002677 /* With MSI, interrupts are only generated when iir
2678 * transitions from zero to nonzero. If another bit got
2679 * set while we were handling the existing iir bits, then
2680 * we would never get another interrupt.
2681 *
2682 * This is fine on non-MSI as well, as if we hit this path
2683 * we avoid exiting the interrupt handler only to generate
2684 * another one.
2685 *
2686 * Note that for MSI this could cause a stray interrupt report
2687 * if an interrupt landed in the time between writing IIR and
2688 * the posting read. This should be rare enough to never
2689 * trigger the 99% of 100,000 interrupts test for disabling
2690 * stray interrupts.
2691 */
2692 iir = new_iir;
2693 }
2694
Daniel Vetterd05c6172012-04-26 23:28:09 +02002695 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002696
Chris Wilsona266c7d2012-04-24 22:59:44 +01002697 return ret;
2698}
2699
2700static void i965_irq_uninstall(struct drm_device * dev)
2701{
2702 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2703 int pipe;
2704
2705 if (!dev_priv)
2706 return;
2707
Chris Wilsonadca4732012-05-11 18:01:31 +01002708 I915_WRITE(PORT_HOTPLUG_EN, 0);
2709 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002710
2711 I915_WRITE(HWSTAM, 0xffffffff);
2712 for_each_pipe(pipe)
2713 I915_WRITE(PIPESTAT(pipe), 0);
2714 I915_WRITE(IMR, 0xffffffff);
2715 I915_WRITE(IER, 0x0);
2716
2717 for_each_pipe(pipe)
2718 I915_WRITE(PIPESTAT(pipe),
2719 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2720 I915_WRITE(IIR, I915_READ(IIR));
2721}
2722
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002723void intel_irq_init(struct drm_device *dev)
2724{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002725 struct drm_i915_private *dev_priv = dev->dev_private;
2726
2727 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2728 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002729 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002730 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002731
Daniel Vetter61bac782012-12-01 21:03:21 +01002732 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2733 (unsigned long) dev);
2734
Tomas Janousek97a19a22012-12-08 13:48:13 +01002735 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002736
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002737 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2738 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002739 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002740 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2741 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2742 }
2743
Keith Packardc3613de2011-08-12 17:05:54 -07002744 if (drm_core_check_feature(dev, DRIVER_MODESET))
2745 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2746 else
2747 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002748 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2749
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002750 if (IS_VALLEYVIEW(dev)) {
2751 dev->driver->irq_handler = valleyview_irq_handler;
2752 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2753 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2754 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2755 dev->driver->enable_vblank = valleyview_enable_vblank;
2756 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002757 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002758 /* Share pre & uninstall handlers with ILK/SNB */
2759 dev->driver->irq_handler = ivybridge_irq_handler;
2760 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2761 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2762 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2763 dev->driver->enable_vblank = ivybridge_enable_vblank;
2764 dev->driver->disable_vblank = ivybridge_disable_vblank;
2765 } else if (HAS_PCH_SPLIT(dev)) {
2766 dev->driver->irq_handler = ironlake_irq_handler;
2767 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2768 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2769 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2770 dev->driver->enable_vblank = ironlake_enable_vblank;
2771 dev->driver->disable_vblank = ironlake_disable_vblank;
2772 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002773 if (INTEL_INFO(dev)->gen == 2) {
2774 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2775 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2776 dev->driver->irq_handler = i8xx_irq_handler;
2777 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002778 } else if (INTEL_INFO(dev)->gen == 3) {
2779 dev->driver->irq_preinstall = i915_irq_preinstall;
2780 dev->driver->irq_postinstall = i915_irq_postinstall;
2781 dev->driver->irq_uninstall = i915_irq_uninstall;
2782 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002783 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002784 dev->driver->irq_preinstall = i965_irq_preinstall;
2785 dev->driver->irq_postinstall = i965_irq_postinstall;
2786 dev->driver->irq_uninstall = i965_irq_uninstall;
2787 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002788 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002789 dev->driver->enable_vblank = i915_enable_vblank;
2790 dev->driver->disable_vblank = i915_disable_vblank;
2791 }
2792}