blob: 9b46ef4c851e1114b16eede6e5f924aad6804dc9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020088static void ahci_remove_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090089static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
90 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040091static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
92 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110093static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
94static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090095static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
96 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020097#ifdef CONFIG_PM
98static int ahci_pci_device_runtime_suspend(struct device *dev);
99static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200100#ifdef CONFIG_PM_SLEEP
101static int ahci_pci_device_suspend(struct device *dev);
102static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900103#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200104#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Tejun Heofad16e72010-09-21 09:25:48 +0200106static struct scsi_host_template ahci_sht = {
107 AHCI_SHT("ahci"),
108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_vt8251_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900113};
114
Tejun Heo029cfd62008-03-25 12:22:49 +0900115static struct ata_port_operations ahci_p5wdh_ops = {
116 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900117 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900118};
119
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400120static struct ata_port_operations ahci_avn_ops = {
121 .inherits = &ahci_ops,
122 .hardreset = ahci_avn_hardreset,
123};
124
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100125static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900126 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530127 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900128 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100129 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400130 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .port_ops = &ahci_ops,
132 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530133 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900134 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
135 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100136 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400137 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900138 .port_ops = &ahci_ops,
139 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400140 [board_ahci_nomsi] = {
141 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
142 .flags = AHCI_FLAG_COMMON,
143 .pio_mask = ATA_PIO4,
144 .udma_mask = ATA_UDMA6,
145 .port_ops = &ahci_ops,
146 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500147 [board_ahci_noncq] = {
148 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
149 .flags = AHCI_FLAG_COMMON,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200162 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Tejun Heo441577e2010-03-29 10:32:39 +0900168 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400169 [board_ahci_avn] = {
170 .flags = AHCI_FLAG_COMMON,
171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_avn_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900176 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
177 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100178 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
185 .flags = AHCI_FLAG_COMMON,
186 .pio_mask = ATA_PIO4,
187 .udma_mask = ATA_UDMA6,
188 .port_ops = &ahci_ops,
189 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530190 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900191 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900192 .flags = AHCI_FLAG_COMMON,
193 .pio_mask = ATA_PIO4,
194 .udma_mask = ATA_UDMA6,
195 .port_ops = &ahci_ops,
196 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530197 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900198 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
199 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300200 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900201 .pio_mask = ATA_PIO4,
202 .udma_mask = ATA_UDMA6,
203 .port_ops = &ahci_ops,
204 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530205 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900206 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900207 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
208 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900209 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100210 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400211 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800212 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800213 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530214 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800215 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800216 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100217 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800218 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800219 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800220 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530221 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900222 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900223 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100224 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900225 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900226 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800227 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500230static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400231 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400232 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
233 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
234 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
235 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
236 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900237 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400238 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
239 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
240 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
241 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900242 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800243 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900244 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
245 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
246 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
247 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
248 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
249 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
250 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
251 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
252 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
253 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
254 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
255 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
256 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
257 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
258 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400259 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
260 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800261 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500262 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800263 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500264 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
265 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700266 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700267 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100268 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700269 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100270 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500271 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Alexandra Yates342decf2016-02-05 15:27:49 -0800272 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci }, /* DNV AHCI */
273 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci }, /* DNV AHCI */
274 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci }, /* DNV AHCI */
275 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci }, /* DNV AHCI */
276 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci }, /* DNV AHCI */
277 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci }, /* DNV AHCI */
278 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci }, /* DNV AHCI */
279 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci }, /* DNV AHCI */
280 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci }, /* DNV AHCI */
281 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci }, /* DNV AHCI */
282 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci }, /* DNV AHCI */
283 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci }, /* DNV AHCI */
284 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci }, /* DNV AHCI */
285 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci }, /* DNV AHCI */
286 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci }, /* DNV AHCI */
287 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci }, /* DNV AHCI */
288 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci }, /* DNV AHCI */
289 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800292 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100293 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800294 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100295 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800296 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
297 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700298 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
299 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
300 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800301 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800302 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700303 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100304 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700305 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
306 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
307 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100308 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700309 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800310 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100311 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800312 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100313 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800314 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100315 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800316 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100317 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point M RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700318 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
319 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
320 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
321 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
322 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
323 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
324 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
325 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800326 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
327 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
328 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
329 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
330 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
331 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
332 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
333 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400334 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
335 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
336 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
337 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
338 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
339 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
340 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
341 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800342 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
343 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800344 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
345 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
346 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
347 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
348 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
349 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
350 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
351 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700352 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800353 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
354 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
355 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
356 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700357 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100358 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700359 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100360 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700361 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100362 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700363 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100364 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series M RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500365 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
366 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
367 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600368 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100369 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700370 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600371 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100372 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700373 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500374 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800375 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500376 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800377 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500378 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500379 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800380 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
381 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500382 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500383 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800384 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
385 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerberg016572d2018-01-11 15:55:50 +0300386 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Hans de Goede72c00312017-12-06 16:41:09 +0100387 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci }, /* Bay Trail AHCI */
388 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci }, /* Bay Trail AHCI */
389 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci }, /* Cherry Trail AHCI */
390 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci }, /* Apollo Lake AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400391
Tejun Heoe34bb372007-02-26 20:24:03 +0900392 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
393 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
394 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100395 /* JMicron 362B and 362C have an AHCI function with IDE class code */
396 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
397 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500398 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400399
400 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800401 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800402 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
403 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
404 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
405 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
406 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
407 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400408
Shane Huange2dd90b2009-07-29 11:34:49 +0800409 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800410 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800411 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800412 /* AMD is using RAID class only for ahci controllers */
413 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
414 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
415
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400416 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400417 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900418 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
420 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900421 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
422 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
423 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
424 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
425 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
427 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900429 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
430 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
431 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
432 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
433 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
442 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
443 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
444 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
445 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
446 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
447 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
448 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
449 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
450 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
451 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
452 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
453 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
454 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
455 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
456 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
457 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
460 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
461 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
467 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
468 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
469 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
471 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
472 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
479 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
480 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
481 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
482 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
483 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
484 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
485 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
486 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
487 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
488 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
489 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
490 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
491 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
492 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
493 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
494 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
495 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
496 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
497 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
498 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
499 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
500 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
501 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
502 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
503 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
504 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400505
Jeff Garzik95916ed2006-07-29 04:10:14 -0400506 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900507 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
508 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
509 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400510
Alessandro Rubini318893e2012-01-06 13:33:39 +0100511 /* ST Microelectronics */
512 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
513
Jeff Garzikcd70c262007-07-08 02:29:42 -0400514 /* Marvell */
515 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100516 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600517 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500518 .class = PCI_CLASS_STORAGE_SATA_AHCI,
519 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200520 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600521 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100522 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100523 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
524 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
525 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600526 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500527 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900528 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400529 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
530 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900531 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600532 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100533 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200534 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
535 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200536 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
537 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600538 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100539 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100540 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
541 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400542 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
543 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400544
Mark Nelsonc77a0362008-10-23 14:08:16 +1100545 /* Promise */
546 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200547 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100548
Keng-Yu Linc9703762011-11-09 01:47:36 -0500549 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100550 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
551 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
552 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
553 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500554
Levente Kurusa67809f82014-02-18 10:22:17 -0500555 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400556 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
557 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500558 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400559 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500560 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500561
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800562 /* Enmotus */
563 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
564
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500565 /* Generic, PCI class code for AHCI */
566 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500567 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 { } /* terminate list */
570};
571
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200572static const struct dev_pm_ops ahci_pci_pm_ops = {
573 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200574 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
575 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200576};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
578static struct pci_driver ahci_pci_driver = {
579 .name = DRV_NAME,
580 .id_table = ahci_pci_tbl,
581 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200582 .remove = ahci_remove_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200583 .driver = {
584 .pm = &ahci_pci_pm_ops,
585 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586};
587
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400588#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100589static int marvell_enable;
590#else
591static int marvell_enable = 1;
592#endif
593module_param(marvell_enable, int, 0644);
594MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
595
596
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300597static void ahci_pci_save_initial_config(struct pci_dev *pdev,
598 struct ahci_host_priv *hpriv)
599{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300600 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
601 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100602 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300603 }
604
605 /*
606 * Temporary Marvell 6145 hack: PATA port presence
607 * is asserted through the standard AHCI port
608 * presence register, as bit 4 (counting from 0)
609 */
610 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
611 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100612 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300613 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100614 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300615 dev_info(&pdev->dev,
616 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
617 }
618
Antoine Ténart725c7b52014-07-30 20:13:56 +0200619 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300620}
621
Anton Vorontsov33030402010-03-03 20:17:39 +0300622static int ahci_pci_reset_controller(struct ata_host *host)
623{
624 struct pci_dev *pdev = to_pci_dev(host->dev);
625
626 ahci_reset_controller(host);
627
Tejun Heod91542c2006-07-26 15:59:26 +0900628 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300629 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900630 u16 tmp16;
631
632 /* configure PCS */
633 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900634 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
635 tmp16 |= hpriv->port_map;
636 pci_write_config_word(pdev, 0x92, tmp16);
637 }
Tejun Heod91542c2006-07-26 15:59:26 +0900638 }
639
640 return 0;
641}
642
Anton Vorontsov781d6552010-03-03 20:17:42 +0300643static void ahci_pci_init_controller(struct ata_host *host)
644{
645 struct ahci_host_priv *hpriv = host->private_data;
646 struct pci_dev *pdev = to_pci_dev(host->dev);
647 void __iomem *port_mmio;
648 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100649 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900650
Tejun Heo417a1a62007-09-23 13:19:55 +0900651 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100652 if (pdev->device == 0x6121)
653 mv = 2;
654 else
655 mv = 4;
656 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400657
658 writel(0, port_mmio + PORT_IRQ_MASK);
659
660 /* clear port IRQ */
661 tmp = readl(port_mmio + PORT_IRQ_STAT);
662 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
663 if (tmp)
664 writel(tmp, port_mmio + PORT_IRQ_STAT);
665 }
666
Anton Vorontsov781d6552010-03-03 20:17:42 +0300667 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900668}
669
Tejun Heocc0680a2007-08-06 18:36:23 +0900670static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900671 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900672{
Tejun Heocc0680a2007-08-06 18:36:23 +0900673 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100674 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900675 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900676 int rc;
677
678 DPRINTK("ENTER\n");
679
Tejun Heo4447d352007-04-17 23:44:08 +0900680 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900681
Tejun Heocc0680a2007-08-06 18:36:23 +0900682 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900683 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900684
Hans de Goede039ece32014-02-22 16:53:30 +0100685 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900686
687 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
688
689 /* vt8251 doesn't clear BSY on signature FIS reception,
690 * request follow-up softreset.
691 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900692 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900693}
694
Tejun Heoedc93052007-10-25 14:59:16 +0900695static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
696 unsigned long deadline)
697{
698 struct ata_port *ap = link->ap;
699 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100700 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900701 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
702 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900703 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900704 int rc;
705
706 ahci_stop_engine(ap);
707
708 /* clear D2H reception area to properly wait for D2H FIS */
709 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400710 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900711 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
712
713 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900714 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900715
Hans de Goede039ece32014-02-22 16:53:30 +0100716 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900717
Tejun Heoedc93052007-10-25 14:59:16 +0900718 /* The pseudo configuration device on SIMG4726 attached to
719 * ASUS P5W-DH Deluxe doesn't send signature FIS after
720 * hardreset if no device is attached to the first downstream
721 * port && the pseudo device locks up on SRST w/ PMP==0. To
722 * work around this, wait for !BSY only briefly. If BSY isn't
723 * cleared, perform CLO and proceed to IDENTIFY (achieved by
724 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
725 *
726 * Wait for two seconds. Devices attached to downstream port
727 * which can't process the following IDENTIFY after this will
728 * have to be reset again. For most cases, this should
729 * suffice while making probing snappish enough.
730 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900731 if (online) {
732 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
733 ahci_check_ready);
734 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800735 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900736 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900737 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900738}
739
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400740/*
741 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
742 *
743 * It has been observed with some SSDs that the timing of events in the
744 * link synchronization phase can leave the port in a state that can not
745 * be recovered by a SATA-hard-reset alone. The failing signature is
746 * SStatus.DET stuck at 1 ("Device presence detected but Phy
747 * communication not established"). It was found that unloading and
748 * reloading the driver when this problem occurs allows the drive
749 * connection to be recovered (DET advanced to 0x3). The critical
750 * component of reloading the driver is that the port state machines are
751 * reset by bouncing "port enable" in the AHCI PCS configuration
752 * register. So, reproduce that effect by bouncing a port whenever we
753 * see DET==1 after a reset.
754 */
755static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
756 unsigned long deadline)
757{
758 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
759 struct ata_port *ap = link->ap;
760 struct ahci_port_priv *pp = ap->private_data;
761 struct ahci_host_priv *hpriv = ap->host->private_data;
762 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
763 unsigned long tmo = deadline - jiffies;
764 struct ata_taskfile tf;
765 bool online;
766 int rc, i;
767
768 DPRINTK("ENTER\n");
769
770 ahci_stop_engine(ap);
771
772 for (i = 0; i < 2; i++) {
773 u16 val;
774 u32 sstatus;
775 int port = ap->port_no;
776 struct ata_host *host = ap->host;
777 struct pci_dev *pdev = to_pci_dev(host->dev);
778
779 /* clear D2H reception area to properly wait for D2H FIS */
780 ata_tf_init(link->device, &tf);
781 tf.command = ATA_BUSY;
782 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
783
784 rc = sata_link_hardreset(link, timing, deadline, &online,
785 ahci_check_ready);
786
787 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
788 (sstatus & 0xf) != 1)
789 break;
790
791 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
792 port);
793
794 pci_read_config_word(pdev, 0x92, &val);
795 val &= ~(1 << port);
796 pci_write_config_word(pdev, 0x92, val);
797 ata_msleep(ap, 1000);
798 val |= 1 << port;
799 pci_write_config_word(pdev, 0x92, val);
800 deadline += tmo;
801 }
802
803 hpriv->start_engine(ap);
804
805 if (online)
806 *class = ahci_dev_classify(ap);
807
808 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
809 return rc;
810}
811
812
Mika Westerberg02e53292016-02-18 10:54:17 +0200813#ifdef CONFIG_PM
814static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900815{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900816 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300817 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900818 u32 ctl;
819
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200820 /* AHCI spec rev1.1 section 8.3.3:
821 * Software must disable interrupts prior to requesting a
822 * transition of the HBA to D3 state.
823 */
824 ctl = readl(mmio + HOST_CTL);
825 ctl &= ~HOST_IRQ_EN;
826 writel(ctl, mmio + HOST_CTL);
827 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200828}
Tejun Heoc1332872006-07-26 15:59:26 +0900829
Mika Westerberg02e53292016-02-18 10:54:17 +0200830static int ahci_pci_device_runtime_suspend(struct device *dev)
831{
832 struct pci_dev *pdev = to_pci_dev(dev);
833 struct ata_host *host = pci_get_drvdata(pdev);
834
835 ahci_pci_disable_interrupts(host);
836 return 0;
837}
838
839static int ahci_pci_device_runtime_resume(struct device *dev)
840{
841 struct pci_dev *pdev = to_pci_dev(dev);
842 struct ata_host *host = pci_get_drvdata(pdev);
843 int rc;
844
845 rc = ahci_pci_reset_controller(host);
846 if (rc)
847 return rc;
848 ahci_pci_init_controller(host);
849 return 0;
850}
851
852#ifdef CONFIG_PM_SLEEP
853static int ahci_pci_device_suspend(struct device *dev)
854{
855 struct pci_dev *pdev = to_pci_dev(dev);
856 struct ata_host *host = pci_get_drvdata(pdev);
857 struct ahci_host_priv *hpriv = host->private_data;
858
859 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
860 dev_err(&pdev->dev,
861 "BIOS update required for suspend/resume\n");
862 return -EIO;
863 }
864
865 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200866 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900867}
868
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200869static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900870{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200871 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900872 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900873 int rc;
874
James Lairdcb856962013-11-19 11:06:38 +1100875 /* Apple BIOS helpfully mangles the registers on resume */
876 if (is_mcp89_apple(pdev))
877 ahci_mcp89_apple_enable(pdev);
878
Tejun Heoc1332872006-07-26 15:59:26 +0900879 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300880 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900881 if (rc)
882 return rc;
883
Anton Vorontsov781d6552010-03-03 20:17:42 +0300884 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900885 }
886
Jeff Garzikcca39742006-08-24 03:19:22 -0400887 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900888
889 return 0;
890}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900891#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900892
Mika Westerberg02e53292016-02-18 10:54:17 +0200893#endif /* CONFIG_PM */
894
Tejun Heo4447d352007-04-17 23:44:08 +0900895static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Alessandro Rubini318893e2012-01-06 13:33:39 +0100899 /*
900 * If the device fixup already set the dma_mask to some non-standard
901 * value, don't extend it here. This happens on STA2X11, for example.
902 */
903 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
904 return 0;
905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200907 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
908 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200910 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700912 dev_err(&pdev->dev,
913 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 return rc;
915 }
916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200918 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700920 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 return rc;
922 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200923 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700925 dev_err(&pdev->dev,
926 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 return rc;
928 }
929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 return 0;
931}
932
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300933static void ahci_pci_print_info(struct ata_host *host)
934{
935 struct pci_dev *pdev = to_pci_dev(host->dev);
936 u16 cc;
937 const char *scc_s;
938
939 pci_read_config_word(pdev, 0x0a, &cc);
940 if (cc == PCI_CLASS_STORAGE_IDE)
941 scc_s = "IDE";
942 else if (cc == PCI_CLASS_STORAGE_SATA)
943 scc_s = "SATA";
944 else if (cc == PCI_CLASS_STORAGE_RAID)
945 scc_s = "RAID";
946 else
947 scc_s = "unknown";
948
949 ahci_print_info(host, scc_s);
950}
951
Tejun Heoedc93052007-10-25 14:59:16 +0900952/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
953 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
954 * support PMP and the 4726 either directly exports the device
955 * attached to the first downstream port or acts as a hardware storage
956 * controller and emulate a single ATA device (can be RAID 0/1 or some
957 * other configuration).
958 *
959 * When there's no device attached to the first downstream port of the
960 * 4726, "Config Disk" appears, which is a pseudo ATA device to
961 * configure the 4726. However, ATA emulation of the device is very
962 * lame. It doesn't send signature D2H Reg FIS after the initial
963 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
964 *
965 * The following function works around the problem by always using
966 * hardreset on the port and not depending on receiving signature FIS
967 * afterward. If signature FIS isn't received soon, ATA class is
968 * assumed without follow-up softreset.
969 */
970static void ahci_p5wdh_workaround(struct ata_host *host)
971{
Mathias Krause1bd06862014-08-31 10:57:09 +0200972 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900973 {
974 .ident = "P5W DH Deluxe",
975 .matches = {
976 DMI_MATCH(DMI_SYS_VENDOR,
977 "ASUSTEK COMPUTER INC"),
978 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
979 },
980 },
981 { }
982 };
983 struct pci_dev *pdev = to_pci_dev(host->dev);
984
985 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
986 dmi_check_system(sysids)) {
987 struct ata_port *ap = host->ports[1];
988
Joe Perchesa44fec12011-04-15 15:51:58 -0700989 dev_info(&pdev->dev,
990 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900991
992 ap->ops = &ahci_p5wdh_ops;
993 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
994 }
995}
996
James Lairdcb856962013-11-19 11:06:38 +1100997/*
998 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
999 * booting in BIOS compatibility mode. We restore the registers but not ID.
1000 */
1001static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1002{
1003 u32 val;
1004
1005 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1006
1007 pci_read_config_dword(pdev, 0xf8, &val);
1008 val |= 1 << 0x1b;
1009 /* the following changes the device ID, but appears not to affect function */
1010 /* val = (val & ~0xf0000000) | 0x80000000; */
1011 pci_write_config_dword(pdev, 0xf8, val);
1012
1013 pci_read_config_dword(pdev, 0x54c, &val);
1014 val |= 1 << 0xc;
1015 pci_write_config_dword(pdev, 0x54c, val);
1016
1017 pci_read_config_dword(pdev, 0x4a4, &val);
1018 val &= 0xff;
1019 val |= 0x01060100;
1020 pci_write_config_dword(pdev, 0x4a4, val);
1021
1022 pci_read_config_dword(pdev, 0x54c, &val);
1023 val &= ~(1 << 0xc);
1024 pci_write_config_dword(pdev, 0x54c, val);
1025
1026 pci_read_config_dword(pdev, 0xf8, &val);
1027 val &= ~(1 << 0x1b);
1028 pci_write_config_dword(pdev, 0xf8, val);
1029}
1030
1031static bool is_mcp89_apple(struct pci_dev *pdev)
1032{
1033 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1034 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1035 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1036 pdev->subsystem_device == 0xcb89;
1037}
1038
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001039/* only some SB600 ahci controllers can do 64bit DMA */
1040static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001041{
1042 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001043 /*
1044 * The oldest version known to be broken is 0901 and
1045 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001046 * Enable 64bit DMA on 1501 and anything newer.
1047 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001048 * Please read bko#9412 for more info.
1049 */
Shane Huang58a09b32009-05-27 15:04:43 +08001050 {
1051 .ident = "ASUS M2A-VM",
1052 .matches = {
1053 DMI_MATCH(DMI_BOARD_VENDOR,
1054 "ASUSTeK Computer INC."),
1055 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1056 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001057 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001058 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001059 /*
1060 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1061 * support 64bit DMA.
1062 *
1063 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1064 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1065 * This spelling mistake was fixed in BIOS version 1.5, so
1066 * 1.5 and later have the Manufacturer as
1067 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1068 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1069 *
1070 * BIOS versions earlier than 1.9 had a Board Product Name
1071 * DMI field of "MS-7376". This was changed to be
1072 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1073 * match on DMI_BOARD_NAME of "MS-7376".
1074 */
1075 {
1076 .ident = "MSI K9A2 Platinum",
1077 .matches = {
1078 DMI_MATCH(DMI_BOARD_VENDOR,
1079 "MICRO-STAR INTER"),
1080 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1081 },
1082 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001083 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001084 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1085 * 64bit DMA.
1086 *
1087 * This board also had the typo mentioned above in the
1088 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1089 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1090 */
1091 {
1092 .ident = "MSI K9AGM2",
1093 .matches = {
1094 DMI_MATCH(DMI_BOARD_VENDOR,
1095 "MICRO-STAR INTER"),
1096 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1097 },
1098 },
1099 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001100 * All BIOS versions for the Asus M3A support 64bit DMA.
1101 * (all release versions from 0301 to 1206 were tested)
1102 */
1103 {
1104 .ident = "ASUS M3A",
1105 .matches = {
1106 DMI_MATCH(DMI_BOARD_VENDOR,
1107 "ASUSTeK Computer INC."),
1108 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1109 },
1110 },
Shane Huang58a09b32009-05-27 15:04:43 +08001111 { }
1112 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001113 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001114 int year, month, date;
1115 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001116
Tejun Heo03d783b2009-08-16 21:04:02 +09001117 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001118 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001119 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001120 return false;
1121
Mark Nelsone65cc192009-11-03 20:06:48 +11001122 if (!match->driver_data)
1123 goto enable_64bit;
1124
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001125 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1126 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001127
Mark Nelsone65cc192009-11-03 20:06:48 +11001128 if (strcmp(buf, match->driver_data) >= 0)
1129 goto enable_64bit;
1130 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001131 dev_warn(&pdev->dev,
1132 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1133 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001134 return false;
1135 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001136
1137enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001138 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001139 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001140}
1141
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001142static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1143{
1144 static const struct dmi_system_id broken_systems[] = {
1145 {
1146 .ident = "HP Compaq nx6310",
1147 .matches = {
1148 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1149 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1150 },
1151 /* PCI slot number of the controller */
1152 .driver_data = (void *)0x1FUL,
1153 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001154 {
1155 .ident = "HP Compaq 6720s",
1156 .matches = {
1157 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1158 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1159 },
1160 /* PCI slot number of the controller */
1161 .driver_data = (void *)0x1FUL,
1162 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001163
1164 { } /* terminate list */
1165 };
1166 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1167
1168 if (dmi) {
1169 unsigned long slot = (unsigned long)dmi->driver_data;
1170 /* apply the quirk only to on-board controllers */
1171 return slot == PCI_SLOT(pdev->devfn);
1172 }
1173
1174 return false;
1175}
1176
Tejun Heo9b10ae82009-05-30 20:50:12 +09001177static bool ahci_broken_suspend(struct pci_dev *pdev)
1178{
1179 static const struct dmi_system_id sysids[] = {
1180 /*
1181 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1182 * to the harddisk doesn't become online after
1183 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001184 *
1185 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1186 *
1187 * Use dates instead of versions to match as HP is
1188 * apparently recycling both product and version
1189 * strings.
1190 *
1191 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001192 */
1193 {
1194 .ident = "dv4",
1195 .matches = {
1196 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1197 DMI_MATCH(DMI_PRODUCT_NAME,
1198 "HP Pavilion dv4 Notebook PC"),
1199 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001200 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001201 },
1202 {
1203 .ident = "dv5",
1204 .matches = {
1205 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1206 DMI_MATCH(DMI_PRODUCT_NAME,
1207 "HP Pavilion dv5 Notebook PC"),
1208 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001209 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001210 },
1211 {
1212 .ident = "dv6",
1213 .matches = {
1214 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1215 DMI_MATCH(DMI_PRODUCT_NAME,
1216 "HP Pavilion dv6 Notebook PC"),
1217 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001218 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001219 },
1220 {
1221 .ident = "HDX18",
1222 .matches = {
1223 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1224 DMI_MATCH(DMI_PRODUCT_NAME,
1225 "HP HDX18 Notebook PC"),
1226 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001227 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001228 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001229 /*
1230 * Acer eMachines G725 has the same problem. BIOS
1231 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001232 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001233 * that we don't have much idea about. For now,
1234 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001235 *
1236 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001237 */
1238 {
1239 .ident = "G725",
1240 .matches = {
1241 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1242 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1243 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001244 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001245 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001246 { } /* terminate list */
1247 };
1248 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001249 int year, month, date;
1250 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001251
1252 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1253 return false;
1254
Tejun Heo9deb3432010-03-16 09:50:26 +09001255 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1256 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001257
Tejun Heo9deb3432010-03-16 09:50:26 +09001258 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001259}
1260
Tejun Heo55946392009-08-04 14:30:08 +09001261static bool ahci_broken_online(struct pci_dev *pdev)
1262{
1263#define ENCODE_BUSDEVFN(bus, slot, func) \
1264 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1265 static const struct dmi_system_id sysids[] = {
1266 /*
1267 * There are several gigabyte boards which use
1268 * SIMG5723s configured as hardware RAID. Certain
1269 * 5723 firmware revisions shipped there keep the link
1270 * online but fail to answer properly to SRST or
1271 * IDENTIFY when no device is attached downstream
1272 * causing libata to retry quite a few times leading
1273 * to excessive detection delay.
1274 *
1275 * As these firmwares respond to the second reset try
1276 * with invalid device signature, considering unknown
1277 * sig as offline works around the problem acceptably.
1278 */
1279 {
1280 .ident = "EP45-DQ6",
1281 .matches = {
1282 DMI_MATCH(DMI_BOARD_VENDOR,
1283 "Gigabyte Technology Co., Ltd."),
1284 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1285 },
1286 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1287 },
1288 {
1289 .ident = "EP45-DS5",
1290 .matches = {
1291 DMI_MATCH(DMI_BOARD_VENDOR,
1292 "Gigabyte Technology Co., Ltd."),
1293 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1294 },
1295 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1296 },
1297 { } /* terminate list */
1298 };
1299#undef ENCODE_BUSDEVFN
1300 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1301 unsigned int val;
1302
1303 if (!dmi)
1304 return false;
1305
1306 val = (unsigned long)dmi->driver_data;
1307
1308 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1309}
1310
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001311static bool ahci_broken_devslp(struct pci_dev *pdev)
1312{
1313 /* device with broken DEVSLP but still showing SDS capability */
1314 static const struct pci_device_id ids[] = {
1315 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1316 {}
1317 };
1318
1319 return pci_match_id(ids, pdev);
1320}
1321
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001322#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001323static void ahci_gtf_filter_workaround(struct ata_host *host)
1324{
1325 static const struct dmi_system_id sysids[] = {
1326 /*
1327 * Aspire 3810T issues a bunch of SATA enable commands
1328 * via _GTF including an invalid one and one which is
1329 * rejected by the device. Among the successful ones
1330 * is FPDMA non-zero offset enable which when enabled
1331 * only on the drive side leads to NCQ command
1332 * failures. Filter it out.
1333 */
1334 {
1335 .ident = "Aspire 3810T",
1336 .matches = {
1337 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1338 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1339 },
1340 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1341 },
1342 { }
1343 };
1344 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1345 unsigned int filter;
1346 int i;
1347
1348 if (!dmi)
1349 return;
1350
1351 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001352 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1353 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001354
1355 for (i = 0; i < host->n_ports; i++) {
1356 struct ata_port *ap = host->ports[i];
1357 struct ata_link *link;
1358 struct ata_device *dev;
1359
1360 ata_for_each_link(link, ap, EDGE)
1361 ata_for_each_dev(dev, link, ALL)
1362 dev->gtf_filter |= filter;
1363 }
1364}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001365#else
1366static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1367{}
1368#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001369
Sui Chenb59ec702017-05-09 07:47:22 -05001370/*
1371 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1372 * as DUMMY, or detected but eventually get a "link down" and never get up
1373 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1374 * port_map may hold a value of 0x00.
1375 *
1376 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1377 * and can significantly reduce the occurrence of the problem.
1378 *
1379 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1380 */
1381static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1382 struct pci_dev *pdev)
1383{
1384 static const struct dmi_system_id sysids[] = {
1385 {
1386 .ident = "Acer Switch Alpha 12",
1387 .matches = {
1388 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1389 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1390 },
1391 },
1392 { }
1393 };
1394
1395 if (dmi_check_system(sysids)) {
1396 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1397 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1398 hpriv->port_map = 0x7;
1399 hpriv->cap = 0xC734FF02;
1400 }
1401 }
1402}
1403
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001404#ifdef CONFIG_ARM64
1405/*
1406 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1407 * Workaround is to make sure all pending IRQs are served before leaving
1408 * handler.
1409 */
1410static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1411{
1412 struct ata_host *host = dev_instance;
1413 struct ahci_host_priv *hpriv;
1414 unsigned int rc = 0;
1415 void __iomem *mmio;
1416 u32 irq_stat, irq_masked;
1417 unsigned int handled = 1;
1418
1419 VPRINTK("ENTER\n");
1420 hpriv = host->private_data;
1421 mmio = hpriv->mmio;
1422 irq_stat = readl(mmio + HOST_IRQ_STAT);
1423 if (!irq_stat)
1424 return IRQ_NONE;
1425
1426 do {
1427 irq_masked = irq_stat & hpriv->port_map;
1428 spin_lock(&host->lock);
1429 rc = ahci_handle_port_intr(host, irq_masked);
1430 if (!rc)
1431 handled = 0;
1432 writel(irq_stat, mmio + HOST_IRQ_STAT);
1433 irq_stat = readl(mmio + HOST_IRQ_STAT);
1434 spin_unlock(&host->lock);
1435 } while (irq_stat);
1436 VPRINTK("EXIT\n");
1437
1438 return IRQ_RETVAL(handled);
1439}
1440#endif
1441
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001442static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001443{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001444 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001445}
1446
Robert Richtera1c82312015-05-31 13:55:17 +02001447static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1448 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001449{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001450 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001451
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001452 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001453 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001454
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001455 /*
1456 * If number of MSIs is less than number of ports then Sharing Last
1457 * Message mode could be enforced. In this case assume that advantage
1458 * of multipe MSIs is negated and use single MSI mode instead.
1459 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001460 if (n_ports > 1) {
1461 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1462 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1463 if (nvec > 0) {
1464 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1465 hpriv->get_irq_vector = ahci_get_irq_vector;
1466 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1467 return nvec;
1468 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001469
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001470 /*
1471 * Fallback to single MSI mode if the controller
1472 * enforced MRSM mode.
1473 */
1474 printk(KERN_INFO
1475 "ahci: MRSM is on, fallback to single MSI\n");
1476 pci_free_irq_vectors(pdev);
1477 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001478 }
Robert Richtera1c82312015-05-31 13:55:17 +02001479
Dan Williamsd684a902015-11-11 16:27:33 -08001480 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001481 * If the host is not capable of supporting per-port vectors, fall
1482 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001483 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001484 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1485 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001486 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001487 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001488}
1489
Tejun Heo24dc5f32007-01-20 16:00:28 +09001490static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491{
Tejun Heoe297d992008-06-10 00:13:04 +09001492 unsigned int board_id = ent->driver_data;
1493 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001494 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001495 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001497 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001498 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001499 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
1501 VPRINTK("ENTER\n");
1502
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001503 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001504
Joe Perches06296a12011-04-15 15:52:00 -07001505 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Alan Cox5b66c822008-09-03 14:48:34 +01001507 /* The AHCI driver can only drive the SATA ports, the PATA driver
1508 can drive them all so if both drivers are selected make sure
1509 AHCI stays out of the way */
1510 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1511 return -ENODEV;
1512
James Lairdcb856962013-11-19 11:06:38 +11001513 /* Apple BIOS on MCP89 prevents us using AHCI */
1514 if (is_mcp89_apple(pdev))
1515 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001516
Mark Nelson7a022672009-11-22 12:07:41 +11001517 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1518 * At the moment, we can only use the AHCI mode. Let the users know
1519 * that for SAS drives they're out of luck.
1520 */
1521 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001522 dev_info(&pdev->dev,
1523 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001524
Robert Richterb7ae1282015-06-05 19:49:26 +02001525 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001526 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1527 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001528 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1529 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001530 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1531 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001532
Tejun Heo4447d352007-04-17 23:44:08 +09001533 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001534 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 if (rc)
1536 return rc;
1537
Tejun Heoc4f77922007-12-06 15:09:43 +09001538 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1539 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1540 u8 map;
1541
1542 /* ICH6s share the same PCI ID for both piix and ahci
1543 * modes. Enabling ahci mode while MAP indicates
1544 * combined mode is a bad idea. Yield to ata_piix.
1545 */
1546 pci_read_config_byte(pdev, ICH_MAP, &map);
1547 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001548 dev_info(&pdev->dev,
1549 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001550 return -ENODEV;
1551 }
1552 }
1553
Paul Bolle6fec8872013-12-16 11:34:21 +01001554 /* AHCI controllers often implement SFF compatible interface.
1555 * Grab all PCI BARs just in case.
1556 */
1557 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1558 if (rc == -EBUSY)
1559 pcim_pin_device(pdev);
1560 if (rc)
1561 return rc;
1562
Tejun Heo24dc5f32007-01-20 16:00:28 +09001563 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1564 if (!hpriv)
1565 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001566 hpriv->flags |= (unsigned long)pi.private_data;
1567
Tejun Heoe297d992008-06-10 00:13:04 +09001568 /* MCP65 revision A1 and A2 can't do MSI */
1569 if (board_id == board_ahci_mcp65 &&
1570 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1571 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1572
Shane Huange427fe02008-12-30 10:53:41 +08001573 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1574 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1575 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1576
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001577 /* only some SB600s can do 64bit DMA */
1578 if (ahci_sb600_enable_64bit(pdev))
1579 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001580
Alessandro Rubini318893e2012-01-06 13:33:39 +01001581 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001582
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001583 /* must set flag prior to save config in order to take effect */
1584 if (ahci_broken_devslp(pdev))
1585 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1586
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001587#ifdef CONFIG_ARM64
1588 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1589 hpriv->irq_handler = ahci_thunderx_irq_handler;
1590#endif
1591
Tejun Heo4447d352007-04-17 23:44:08 +09001592 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001593 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Tejun Heo4447d352007-04-17 23:44:08 +09001595 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001596 if (hpriv->cap & HOST_CAP_NCQ) {
1597 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001598 /*
1599 * Auto-activate optimization is supposed to be
1600 * supported on all AHCI controllers indicating NCQ
1601 * capability, but it seems to be broken on some
1602 * chipsets including NVIDIAs.
1603 */
1604 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001605 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001606
1607 /*
1608 * All AHCI controllers should be forward-compatible
1609 * with the new auxiliary field. This code should be
1610 * conditionalized if any buggy AHCI controllers are
1611 * encountered.
1612 */
1613 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001614 }
Tejun Heo4447d352007-04-17 23:44:08 +09001615
Tejun Heo7d50b602007-09-23 13:19:54 +09001616 if (hpriv->cap & HOST_CAP_PMP)
1617 pi.flags |= ATA_FLAG_PMP;
1618
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001619 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001620
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001621 if (ahci_broken_system_poweroff(pdev)) {
1622 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1623 dev_info(&pdev->dev,
1624 "quirky BIOS, skipping spindown on poweroff\n");
1625 }
1626
Tejun Heo9b10ae82009-05-30 20:50:12 +09001627 if (ahci_broken_suspend(pdev)) {
1628 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001629 dev_warn(&pdev->dev,
1630 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001631 }
1632
Tejun Heo55946392009-08-04 14:30:08 +09001633 if (ahci_broken_online(pdev)) {
1634 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1635 dev_info(&pdev->dev,
1636 "online status unreliable, applying workaround\n");
1637 }
1638
Sui Chenb59ec702017-05-09 07:47:22 -05001639
1640 /* Acer SA5-271 workaround modifies private_data */
1641 acer_sa5_271_workaround(hpriv, pdev);
1642
Tejun Heo837f5f82008-02-06 15:13:51 +09001643 /* CAP.NP sometimes indicate the index of the last enabled
1644 * port, at other times, that of the last possible port, so
1645 * determining the maximum port number requires looking at
1646 * both CAP.NP and port_map.
1647 */
1648 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1649
1650 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001651 if (!host)
1652 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001653 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001654
1655 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1656 /* legacy intx interrupts */
1657 pci_intx(pdev, 1);
1658 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001659 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001660
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001661 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001662 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001663 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001664 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001665
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001666 if (pi.flags & ATA_FLAG_EM)
1667 ahci_reset_em(host);
1668
Tejun Heo4447d352007-04-17 23:44:08 +09001669 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001670 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001671
Alessandro Rubini318893e2012-01-06 13:33:39 +01001672 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1673 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001674 0x100 + ap->port_no * 0x80, "port");
1675
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001676 /* set enclosure management message type */
1677 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001678 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001679
1680
Jeff Garzikdab632e2007-05-28 08:33:01 -04001681 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001682 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001683 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Tejun Heoedc93052007-10-25 14:59:16 +09001686 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1687 ahci_p5wdh_workaround(host);
1688
Tejun Heof80ae7e2009-09-16 04:18:03 +09001689 /* apply gtf filter quirk */
1690 ahci_gtf_filter_workaround(host);
1691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001693 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001695 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
Anton Vorontsov33030402010-03-03 20:17:39 +03001697 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001698 if (rc)
1699 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001700
Anton Vorontsov781d6552010-03-03 20:17:42 +03001701 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001702 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Tejun Heo4447d352007-04-17 23:44:08 +09001704 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001705
Mika Westerberg02e53292016-02-18 10:54:17 +02001706 rc = ahci_host_activate(host, &ahci_sht);
1707 if (rc)
1708 return rc;
1709
1710 pm_runtime_put_noidle(&pdev->dev);
1711 return 0;
1712}
1713
1714static void ahci_remove_one(struct pci_dev *pdev)
1715{
1716 pm_runtime_get_noresume(&pdev->dev);
1717 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001718}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
Axel Lin2fc75da2012-04-19 13:43:05 +08001720module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722MODULE_AUTHOR("Jeff Garzik");
1723MODULE_DESCRIPTION("AHCI SATA low-level driver");
1724MODULE_LICENSE("GPL");
1725MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001726MODULE_VERSION(DRV_VERSION);