blob: 5408a292078b7ac3cb21af452ca7b51944ef46c8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020088static void ahci_remove_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090089static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
90 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040091static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
92 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110093static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
94static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090095static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
96 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020097#ifdef CONFIG_PM
98static int ahci_pci_device_runtime_suspend(struct device *dev);
99static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200100#ifdef CONFIG_PM_SLEEP
101static int ahci_pci_device_suspend(struct device *dev);
102static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900103#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200104#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Tejun Heofad16e72010-09-21 09:25:48 +0200106static struct scsi_host_template ahci_sht = {
107 AHCI_SHT("ahci"),
108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_vt8251_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900113};
114
Tejun Heo029cfd62008-03-25 12:22:49 +0900115static struct ata_port_operations ahci_p5wdh_ops = {
116 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900117 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900118};
119
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400120static struct ata_port_operations ahci_avn_ops = {
121 .inherits = &ahci_ops,
122 .hardreset = ahci_avn_hardreset,
123};
124
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100125static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900126 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530127 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900128 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100129 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400130 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .port_ops = &ahci_ops,
132 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530133 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900134 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
135 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100136 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400137 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900138 .port_ops = &ahci_ops,
139 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400140 [board_ahci_nomsi] = {
141 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
142 .flags = AHCI_FLAG_COMMON,
143 .pio_mask = ATA_PIO4,
144 .udma_mask = ATA_UDMA6,
145 .port_ops = &ahci_ops,
146 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500147 [board_ahci_noncq] = {
148 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
149 .flags = AHCI_FLAG_COMMON,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200162 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Tejun Heo441577e2010-03-29 10:32:39 +0900168 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400169 [board_ahci_avn] = {
170 .flags = AHCI_FLAG_COMMON,
171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_avn_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900176 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
177 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100178 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
185 .flags = AHCI_FLAG_COMMON,
186 .pio_mask = ATA_PIO4,
187 .udma_mask = ATA_UDMA6,
188 .port_ops = &ahci_ops,
189 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530190 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900191 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900192 .flags = AHCI_FLAG_COMMON,
193 .pio_mask = ATA_PIO4,
194 .udma_mask = ATA_UDMA6,
195 .port_ops = &ahci_ops,
196 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530197 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900198 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
199 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300200 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900201 .pio_mask = ATA_PIO4,
202 .udma_mask = ATA_UDMA6,
203 .port_ops = &ahci_ops,
204 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530205 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900206 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900207 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
208 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900209 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100210 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400211 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800212 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800213 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530214 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800215 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800216 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100217 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800218 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800219 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800220 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530221 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900222 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900223 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100224 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900225 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900226 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800227 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500230static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400231 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400232 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
233 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
234 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
235 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
236 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900237 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400238 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
239 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
240 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
241 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900242 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800243 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900244 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
245 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
246 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
247 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
248 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
249 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
250 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
251 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
252 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
253 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
254 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
255 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
256 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
257 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
258 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400259 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
260 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800261 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500262 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800263 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500264 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
265 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700266 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700267 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100268 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700269 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100270 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500271 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Alexandra Yates342decf2016-02-05 15:27:49 -0800272 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci }, /* DNV AHCI */
273 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci }, /* DNV AHCI */
274 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci }, /* DNV AHCI */
275 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci }, /* DNV AHCI */
276 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci }, /* DNV AHCI */
277 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci }, /* DNV AHCI */
278 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci }, /* DNV AHCI */
279 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci }, /* DNV AHCI */
280 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci }, /* DNV AHCI */
281 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci }, /* DNV AHCI */
282 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci }, /* DNV AHCI */
283 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci }, /* DNV AHCI */
284 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci }, /* DNV AHCI */
285 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci }, /* DNV AHCI */
286 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci }, /* DNV AHCI */
287 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci }, /* DNV AHCI */
288 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci }, /* DNV AHCI */
289 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800292 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100293 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800294 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100295 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800296 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
297 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700298 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
299 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
300 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800301 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800302 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700303 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100304 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700305 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
306 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
307 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100308 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700309 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800310 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100311 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800312 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100313 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800314 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100315 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800316 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100317 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point M RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700318 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
319 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
320 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
321 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
322 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
323 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
324 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
325 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800326 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
327 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
328 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
329 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
330 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
331 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
332 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
333 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400334 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
335 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
336 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
337 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
338 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
339 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
340 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
341 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800342 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
343 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800344 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
345 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
346 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
347 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
348 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
349 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
350 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
351 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700352 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800353 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
354 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
355 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
356 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700357 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100358 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700359 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100360 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700361 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100362 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700363 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100364 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series M RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500365 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
366 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
367 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600368 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100369 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700370 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600371 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goede3332b6f2017-12-06 16:41:08 +0100372 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700373 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500374 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800375 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500376 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800377 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500378 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500379 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800380 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
381 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500382 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500383 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800384 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
385 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerberg016572d2018-01-11 15:55:50 +0300386 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Hans de Goede72c00312017-12-06 16:41:09 +0100387 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci }, /* Bay Trail AHCI */
388 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci }, /* Bay Trail AHCI */
389 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci }, /* Cherry Trail AHCI */
390 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci }, /* Apollo Lake AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400391
Tejun Heoe34bb372007-02-26 20:24:03 +0900392 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
393 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
394 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100395 /* JMicron 362B and 362C have an AHCI function with IDE class code */
396 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
397 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500398 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400399
400 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800401 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800402 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
403 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
404 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
405 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
406 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
407 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400408
Shane Huange2dd90b2009-07-29 11:34:49 +0800409 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800410 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800411 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800412 /* AMD is using RAID class only for ahci controllers */
413 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
414 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
415
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400416 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400417 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900418 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
420 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900421 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
422 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
423 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
424 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
425 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
427 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900429 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
430 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
431 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
432 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
433 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
442 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
443 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
444 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
445 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
446 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
447 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
448 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
449 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
450 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
451 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
452 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
453 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
454 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
455 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
456 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
457 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
460 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
461 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
467 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
468 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
469 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
471 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
472 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
479 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
480 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
481 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
482 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
483 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
484 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
485 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
486 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
487 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
488 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
489 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
490 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
491 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
492 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
493 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
494 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
495 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
496 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
497 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
498 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
499 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
500 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
501 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
502 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
503 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
504 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400505
Jeff Garzik95916ed2006-07-29 04:10:14 -0400506 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900507 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
508 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
509 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400510
Alessandro Rubini318893e2012-01-06 13:33:39 +0100511 /* ST Microelectronics */
512 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
513
Jeff Garzikcd70c262007-07-08 02:29:42 -0400514 /* Marvell */
515 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100516 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600517 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500518 .class = PCI_CLASS_STORAGE_SATA_AHCI,
519 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200520 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600521 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100522 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100523 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
524 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
525 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600526 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500527 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900528 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400529 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
530 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900531 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600532 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100533 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200534 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
535 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200536 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
537 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600538 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100539 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100540 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
541 .driver_data = board_ahci_yes_fbs },
Hans de Goede3ba51432018-03-02 11:36:32 +0100542 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
543 .driver_data = board_ahci_yes_fbs },
544 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400545 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400546
Mark Nelsonc77a0362008-10-23 14:08:16 +1100547 /* Promise */
548 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200549 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100550
Keng-Yu Linc9703762011-11-09 01:47:36 -0500551 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100552 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
553 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
554 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
555 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500556
Levente Kurusa67809f82014-02-18 10:22:17 -0500557 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400558 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
559 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500560 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400561 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500562 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500563
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800564 /* Enmotus */
565 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
566
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500567 /* Generic, PCI class code for AHCI */
568 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500569 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 { } /* terminate list */
572};
573
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200574static const struct dev_pm_ops ahci_pci_pm_ops = {
575 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200576 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
577 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200578};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
580static struct pci_driver ahci_pci_driver = {
581 .name = DRV_NAME,
582 .id_table = ahci_pci_tbl,
583 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200584 .remove = ahci_remove_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200585 .driver = {
586 .pm = &ahci_pci_pm_ops,
587 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588};
589
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400590#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100591static int marvell_enable;
592#else
593static int marvell_enable = 1;
594#endif
595module_param(marvell_enable, int, 0644);
596MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
597
598
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300599static void ahci_pci_save_initial_config(struct pci_dev *pdev,
600 struct ahci_host_priv *hpriv)
601{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300602 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
603 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100604 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300605 }
606
607 /*
608 * Temporary Marvell 6145 hack: PATA port presence
609 * is asserted through the standard AHCI port
610 * presence register, as bit 4 (counting from 0)
611 */
612 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
613 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100614 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300615 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100616 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300617 dev_info(&pdev->dev,
618 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
619 }
620
Antoine Ténart725c7b52014-07-30 20:13:56 +0200621 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300622}
623
Anton Vorontsov33030402010-03-03 20:17:39 +0300624static int ahci_pci_reset_controller(struct ata_host *host)
625{
626 struct pci_dev *pdev = to_pci_dev(host->dev);
Ard Biesheuvel29872c32017-10-02 19:31:24 +0100627 int rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300628
Ard Biesheuvel29872c32017-10-02 19:31:24 +0100629 rc = ahci_reset_controller(host);
630 if (rc)
631 return rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300632
Tejun Heod91542c2006-07-26 15:59:26 +0900633 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300634 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900635 u16 tmp16;
636
637 /* configure PCS */
638 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900639 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
640 tmp16 |= hpriv->port_map;
641 pci_write_config_word(pdev, 0x92, tmp16);
642 }
Tejun Heod91542c2006-07-26 15:59:26 +0900643 }
644
645 return 0;
646}
647
Anton Vorontsov781d6552010-03-03 20:17:42 +0300648static void ahci_pci_init_controller(struct ata_host *host)
649{
650 struct ahci_host_priv *hpriv = host->private_data;
651 struct pci_dev *pdev = to_pci_dev(host->dev);
652 void __iomem *port_mmio;
653 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100654 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900655
Tejun Heo417a1a62007-09-23 13:19:55 +0900656 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100657 if (pdev->device == 0x6121)
658 mv = 2;
659 else
660 mv = 4;
661 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400662
663 writel(0, port_mmio + PORT_IRQ_MASK);
664
665 /* clear port IRQ */
666 tmp = readl(port_mmio + PORT_IRQ_STAT);
667 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
668 if (tmp)
669 writel(tmp, port_mmio + PORT_IRQ_STAT);
670 }
671
Anton Vorontsov781d6552010-03-03 20:17:42 +0300672 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900673}
674
Tejun Heocc0680a2007-08-06 18:36:23 +0900675static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900676 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900677{
Tejun Heocc0680a2007-08-06 18:36:23 +0900678 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100679 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900680 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900681 int rc;
682
683 DPRINTK("ENTER\n");
684
Tejun Heo4447d352007-04-17 23:44:08 +0900685 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900686
Tejun Heocc0680a2007-08-06 18:36:23 +0900687 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900688 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900689
Hans de Goede039ece32014-02-22 16:53:30 +0100690 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900691
692 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
693
694 /* vt8251 doesn't clear BSY on signature FIS reception,
695 * request follow-up softreset.
696 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900697 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900698}
699
Tejun Heoedc93052007-10-25 14:59:16 +0900700static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
701 unsigned long deadline)
702{
703 struct ata_port *ap = link->ap;
704 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100705 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900706 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
707 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900708 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900709 int rc;
710
711 ahci_stop_engine(ap);
712
713 /* clear D2H reception area to properly wait for D2H FIS */
714 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400715 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900716 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
717
718 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900719 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900720
Hans de Goede039ece32014-02-22 16:53:30 +0100721 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900722
Tejun Heoedc93052007-10-25 14:59:16 +0900723 /* The pseudo configuration device on SIMG4726 attached to
724 * ASUS P5W-DH Deluxe doesn't send signature FIS after
725 * hardreset if no device is attached to the first downstream
726 * port && the pseudo device locks up on SRST w/ PMP==0. To
727 * work around this, wait for !BSY only briefly. If BSY isn't
728 * cleared, perform CLO and proceed to IDENTIFY (achieved by
729 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
730 *
731 * Wait for two seconds. Devices attached to downstream port
732 * which can't process the following IDENTIFY after this will
733 * have to be reset again. For most cases, this should
734 * suffice while making probing snappish enough.
735 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900736 if (online) {
737 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
738 ahci_check_ready);
739 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800740 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900741 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900742 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900743}
744
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400745/*
746 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
747 *
748 * It has been observed with some SSDs that the timing of events in the
749 * link synchronization phase can leave the port in a state that can not
750 * be recovered by a SATA-hard-reset alone. The failing signature is
751 * SStatus.DET stuck at 1 ("Device presence detected but Phy
752 * communication not established"). It was found that unloading and
753 * reloading the driver when this problem occurs allows the drive
754 * connection to be recovered (DET advanced to 0x3). The critical
755 * component of reloading the driver is that the port state machines are
756 * reset by bouncing "port enable" in the AHCI PCS configuration
757 * register. So, reproduce that effect by bouncing a port whenever we
758 * see DET==1 after a reset.
759 */
760static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
761 unsigned long deadline)
762{
763 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
764 struct ata_port *ap = link->ap;
765 struct ahci_port_priv *pp = ap->private_data;
766 struct ahci_host_priv *hpriv = ap->host->private_data;
767 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
768 unsigned long tmo = deadline - jiffies;
769 struct ata_taskfile tf;
770 bool online;
771 int rc, i;
772
773 DPRINTK("ENTER\n");
774
775 ahci_stop_engine(ap);
776
777 for (i = 0; i < 2; i++) {
778 u16 val;
779 u32 sstatus;
780 int port = ap->port_no;
781 struct ata_host *host = ap->host;
782 struct pci_dev *pdev = to_pci_dev(host->dev);
783
784 /* clear D2H reception area to properly wait for D2H FIS */
785 ata_tf_init(link->device, &tf);
786 tf.command = ATA_BUSY;
787 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
788
789 rc = sata_link_hardreset(link, timing, deadline, &online,
790 ahci_check_ready);
791
792 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
793 (sstatus & 0xf) != 1)
794 break;
795
796 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
797 port);
798
799 pci_read_config_word(pdev, 0x92, &val);
800 val &= ~(1 << port);
801 pci_write_config_word(pdev, 0x92, val);
802 ata_msleep(ap, 1000);
803 val |= 1 << port;
804 pci_write_config_word(pdev, 0x92, val);
805 deadline += tmo;
806 }
807
808 hpriv->start_engine(ap);
809
810 if (online)
811 *class = ahci_dev_classify(ap);
812
813 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
814 return rc;
815}
816
817
Mika Westerberg02e53292016-02-18 10:54:17 +0200818#ifdef CONFIG_PM
819static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900820{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900821 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300822 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900823 u32 ctl;
824
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200825 /* AHCI spec rev1.1 section 8.3.3:
826 * Software must disable interrupts prior to requesting a
827 * transition of the HBA to D3 state.
828 */
829 ctl = readl(mmio + HOST_CTL);
830 ctl &= ~HOST_IRQ_EN;
831 writel(ctl, mmio + HOST_CTL);
832 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200833}
Tejun Heoc1332872006-07-26 15:59:26 +0900834
Mika Westerberg02e53292016-02-18 10:54:17 +0200835static int ahci_pci_device_runtime_suspend(struct device *dev)
836{
837 struct pci_dev *pdev = to_pci_dev(dev);
838 struct ata_host *host = pci_get_drvdata(pdev);
839
840 ahci_pci_disable_interrupts(host);
841 return 0;
842}
843
844static int ahci_pci_device_runtime_resume(struct device *dev)
845{
846 struct pci_dev *pdev = to_pci_dev(dev);
847 struct ata_host *host = pci_get_drvdata(pdev);
848 int rc;
849
850 rc = ahci_pci_reset_controller(host);
851 if (rc)
852 return rc;
853 ahci_pci_init_controller(host);
854 return 0;
855}
856
857#ifdef CONFIG_PM_SLEEP
858static int ahci_pci_device_suspend(struct device *dev)
859{
860 struct pci_dev *pdev = to_pci_dev(dev);
861 struct ata_host *host = pci_get_drvdata(pdev);
862 struct ahci_host_priv *hpriv = host->private_data;
863
864 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
865 dev_err(&pdev->dev,
866 "BIOS update required for suspend/resume\n");
867 return -EIO;
868 }
869
870 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200871 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900872}
873
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200874static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900875{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200876 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900877 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900878 int rc;
879
James Lairdcb856962013-11-19 11:06:38 +1100880 /* Apple BIOS helpfully mangles the registers on resume */
881 if (is_mcp89_apple(pdev))
882 ahci_mcp89_apple_enable(pdev);
883
Tejun Heoc1332872006-07-26 15:59:26 +0900884 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300885 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900886 if (rc)
887 return rc;
888
Anton Vorontsov781d6552010-03-03 20:17:42 +0300889 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900890 }
891
Jeff Garzikcca39742006-08-24 03:19:22 -0400892 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900893
894 return 0;
895}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900896#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900897
Mika Westerberg02e53292016-02-18 10:54:17 +0200898#endif /* CONFIG_PM */
899
Tejun Heo4447d352007-04-17 23:44:08 +0900900static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Alessandro Rubini318893e2012-01-06 13:33:39 +0100904 /*
905 * If the device fixup already set the dma_mask to some non-standard
906 * value, don't extend it here. This happens on STA2X11, for example.
907 */
908 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
909 return 0;
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200912 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
913 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200915 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700917 dev_err(&pdev->dev,
918 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 return rc;
920 }
921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200923 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700925 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return rc;
927 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200928 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700930 dev_err(&pdev->dev,
931 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 return rc;
933 }
934 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 return 0;
936}
937
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300938static void ahci_pci_print_info(struct ata_host *host)
939{
940 struct pci_dev *pdev = to_pci_dev(host->dev);
941 u16 cc;
942 const char *scc_s;
943
944 pci_read_config_word(pdev, 0x0a, &cc);
945 if (cc == PCI_CLASS_STORAGE_IDE)
946 scc_s = "IDE";
947 else if (cc == PCI_CLASS_STORAGE_SATA)
948 scc_s = "SATA";
949 else if (cc == PCI_CLASS_STORAGE_RAID)
950 scc_s = "RAID";
951 else
952 scc_s = "unknown";
953
954 ahci_print_info(host, scc_s);
955}
956
Tejun Heoedc93052007-10-25 14:59:16 +0900957/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
958 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
959 * support PMP and the 4726 either directly exports the device
960 * attached to the first downstream port or acts as a hardware storage
961 * controller and emulate a single ATA device (can be RAID 0/1 or some
962 * other configuration).
963 *
964 * When there's no device attached to the first downstream port of the
965 * 4726, "Config Disk" appears, which is a pseudo ATA device to
966 * configure the 4726. However, ATA emulation of the device is very
967 * lame. It doesn't send signature D2H Reg FIS after the initial
968 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
969 *
970 * The following function works around the problem by always using
971 * hardreset on the port and not depending on receiving signature FIS
972 * afterward. If signature FIS isn't received soon, ATA class is
973 * assumed without follow-up softreset.
974 */
975static void ahci_p5wdh_workaround(struct ata_host *host)
976{
Mathias Krause1bd06862014-08-31 10:57:09 +0200977 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900978 {
979 .ident = "P5W DH Deluxe",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR,
982 "ASUSTEK COMPUTER INC"),
983 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
984 },
985 },
986 { }
987 };
988 struct pci_dev *pdev = to_pci_dev(host->dev);
989
990 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
991 dmi_check_system(sysids)) {
992 struct ata_port *ap = host->ports[1];
993
Joe Perchesa44fec12011-04-15 15:51:58 -0700994 dev_info(&pdev->dev,
995 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900996
997 ap->ops = &ahci_p5wdh_ops;
998 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
999 }
1000}
1001
James Lairdcb856962013-11-19 11:06:38 +11001002/*
1003 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1004 * booting in BIOS compatibility mode. We restore the registers but not ID.
1005 */
1006static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1007{
1008 u32 val;
1009
1010 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1011
1012 pci_read_config_dword(pdev, 0xf8, &val);
1013 val |= 1 << 0x1b;
1014 /* the following changes the device ID, but appears not to affect function */
1015 /* val = (val & ~0xf0000000) | 0x80000000; */
1016 pci_write_config_dword(pdev, 0xf8, val);
1017
1018 pci_read_config_dword(pdev, 0x54c, &val);
1019 val |= 1 << 0xc;
1020 pci_write_config_dword(pdev, 0x54c, val);
1021
1022 pci_read_config_dword(pdev, 0x4a4, &val);
1023 val &= 0xff;
1024 val |= 0x01060100;
1025 pci_write_config_dword(pdev, 0x4a4, val);
1026
1027 pci_read_config_dword(pdev, 0x54c, &val);
1028 val &= ~(1 << 0xc);
1029 pci_write_config_dword(pdev, 0x54c, val);
1030
1031 pci_read_config_dword(pdev, 0xf8, &val);
1032 val &= ~(1 << 0x1b);
1033 pci_write_config_dword(pdev, 0xf8, val);
1034}
1035
1036static bool is_mcp89_apple(struct pci_dev *pdev)
1037{
1038 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1039 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1040 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1041 pdev->subsystem_device == 0xcb89;
1042}
1043
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001044/* only some SB600 ahci controllers can do 64bit DMA */
1045static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001046{
1047 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001048 /*
1049 * The oldest version known to be broken is 0901 and
1050 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001051 * Enable 64bit DMA on 1501 and anything newer.
1052 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001053 * Please read bko#9412 for more info.
1054 */
Shane Huang58a09b32009-05-27 15:04:43 +08001055 {
1056 .ident = "ASUS M2A-VM",
1057 .matches = {
1058 DMI_MATCH(DMI_BOARD_VENDOR,
1059 "ASUSTeK Computer INC."),
1060 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1061 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001062 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001063 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001064 /*
1065 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1066 * support 64bit DMA.
1067 *
1068 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1069 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1070 * This spelling mistake was fixed in BIOS version 1.5, so
1071 * 1.5 and later have the Manufacturer as
1072 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1073 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1074 *
1075 * BIOS versions earlier than 1.9 had a Board Product Name
1076 * DMI field of "MS-7376". This was changed to be
1077 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1078 * match on DMI_BOARD_NAME of "MS-7376".
1079 */
1080 {
1081 .ident = "MSI K9A2 Platinum",
1082 .matches = {
1083 DMI_MATCH(DMI_BOARD_VENDOR,
1084 "MICRO-STAR INTER"),
1085 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1086 },
1087 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001088 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001089 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1090 * 64bit DMA.
1091 *
1092 * This board also had the typo mentioned above in the
1093 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1094 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1095 */
1096 {
1097 .ident = "MSI K9AGM2",
1098 .matches = {
1099 DMI_MATCH(DMI_BOARD_VENDOR,
1100 "MICRO-STAR INTER"),
1101 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1102 },
1103 },
1104 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001105 * All BIOS versions for the Asus M3A support 64bit DMA.
1106 * (all release versions from 0301 to 1206 were tested)
1107 */
1108 {
1109 .ident = "ASUS M3A",
1110 .matches = {
1111 DMI_MATCH(DMI_BOARD_VENDOR,
1112 "ASUSTeK Computer INC."),
1113 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1114 },
1115 },
Shane Huang58a09b32009-05-27 15:04:43 +08001116 { }
1117 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001118 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001119 int year, month, date;
1120 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001121
Tejun Heo03d783b2009-08-16 21:04:02 +09001122 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001123 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001124 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001125 return false;
1126
Mark Nelsone65cc192009-11-03 20:06:48 +11001127 if (!match->driver_data)
1128 goto enable_64bit;
1129
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001130 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1131 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001132
Mark Nelsone65cc192009-11-03 20:06:48 +11001133 if (strcmp(buf, match->driver_data) >= 0)
1134 goto enable_64bit;
1135 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001136 dev_warn(&pdev->dev,
1137 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1138 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001139 return false;
1140 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001141
1142enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001143 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001144 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001145}
1146
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001147static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1148{
1149 static const struct dmi_system_id broken_systems[] = {
1150 {
1151 .ident = "HP Compaq nx6310",
1152 .matches = {
1153 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1154 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1155 },
1156 /* PCI slot number of the controller */
1157 .driver_data = (void *)0x1FUL,
1158 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001159 {
1160 .ident = "HP Compaq 6720s",
1161 .matches = {
1162 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1163 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1164 },
1165 /* PCI slot number of the controller */
1166 .driver_data = (void *)0x1FUL,
1167 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001168
1169 { } /* terminate list */
1170 };
1171 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1172
1173 if (dmi) {
1174 unsigned long slot = (unsigned long)dmi->driver_data;
1175 /* apply the quirk only to on-board controllers */
1176 return slot == PCI_SLOT(pdev->devfn);
1177 }
1178
1179 return false;
1180}
1181
Tejun Heo9b10ae82009-05-30 20:50:12 +09001182static bool ahci_broken_suspend(struct pci_dev *pdev)
1183{
1184 static const struct dmi_system_id sysids[] = {
1185 /*
1186 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1187 * to the harddisk doesn't become online after
1188 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001189 *
1190 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1191 *
1192 * Use dates instead of versions to match as HP is
1193 * apparently recycling both product and version
1194 * strings.
1195 *
1196 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001197 */
1198 {
1199 .ident = "dv4",
1200 .matches = {
1201 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1202 DMI_MATCH(DMI_PRODUCT_NAME,
1203 "HP Pavilion dv4 Notebook PC"),
1204 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001205 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001206 },
1207 {
1208 .ident = "dv5",
1209 .matches = {
1210 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1211 DMI_MATCH(DMI_PRODUCT_NAME,
1212 "HP Pavilion dv5 Notebook PC"),
1213 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001214 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001215 },
1216 {
1217 .ident = "dv6",
1218 .matches = {
1219 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1220 DMI_MATCH(DMI_PRODUCT_NAME,
1221 "HP Pavilion dv6 Notebook PC"),
1222 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001223 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001224 },
1225 {
1226 .ident = "HDX18",
1227 .matches = {
1228 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1229 DMI_MATCH(DMI_PRODUCT_NAME,
1230 "HP HDX18 Notebook PC"),
1231 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001232 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001233 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001234 /*
1235 * Acer eMachines G725 has the same problem. BIOS
1236 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001237 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001238 * that we don't have much idea about. For now,
1239 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001240 *
1241 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001242 */
1243 {
1244 .ident = "G725",
1245 .matches = {
1246 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1247 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1248 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001249 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001250 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001251 { } /* terminate list */
1252 };
1253 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001254 int year, month, date;
1255 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001256
1257 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1258 return false;
1259
Tejun Heo9deb3432010-03-16 09:50:26 +09001260 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1261 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001262
Tejun Heo9deb3432010-03-16 09:50:26 +09001263 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001264}
1265
Hans de Goedef510cc32018-07-01 12:15:46 +02001266static bool ahci_broken_lpm(struct pci_dev *pdev)
1267{
1268 static const struct dmi_system_id sysids[] = {
1269 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1270 {
1271 .matches = {
1272 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1273 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1274 },
1275 .driver_data = "20180406", /* 1.31 */
1276 },
1277 {
1278 .matches = {
1279 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1280 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1281 },
1282 .driver_data = "20180420", /* 1.28 */
1283 },
1284 {
1285 .matches = {
1286 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1287 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1288 },
1289 .driver_data = "20180315", /* 1.33 */
1290 },
1291 {
1292 .matches = {
1293 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1294 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1295 },
1296 /*
1297 * Note date based on release notes, 2.35 has been
1298 * reported to be good, but I've been unable to get
1299 * a hold of the reporter to get the DMI BIOS date.
1300 * TODO: fix this.
1301 */
1302 .driver_data = "20180310", /* 2.35 */
1303 },
1304 { } /* terminate list */
1305 };
1306 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1307 int year, month, date;
1308 char buf[9];
1309
1310 if (!dmi)
1311 return false;
1312
1313 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1314 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1315
1316 return strcmp(buf, dmi->driver_data) < 0;
1317}
1318
Tejun Heo55946392009-08-04 14:30:08 +09001319static bool ahci_broken_online(struct pci_dev *pdev)
1320{
1321#define ENCODE_BUSDEVFN(bus, slot, func) \
1322 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1323 static const struct dmi_system_id sysids[] = {
1324 /*
1325 * There are several gigabyte boards which use
1326 * SIMG5723s configured as hardware RAID. Certain
1327 * 5723 firmware revisions shipped there keep the link
1328 * online but fail to answer properly to SRST or
1329 * IDENTIFY when no device is attached downstream
1330 * causing libata to retry quite a few times leading
1331 * to excessive detection delay.
1332 *
1333 * As these firmwares respond to the second reset try
1334 * with invalid device signature, considering unknown
1335 * sig as offline works around the problem acceptably.
1336 */
1337 {
1338 .ident = "EP45-DQ6",
1339 .matches = {
1340 DMI_MATCH(DMI_BOARD_VENDOR,
1341 "Gigabyte Technology Co., Ltd."),
1342 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1343 },
1344 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1345 },
1346 {
1347 .ident = "EP45-DS5",
1348 .matches = {
1349 DMI_MATCH(DMI_BOARD_VENDOR,
1350 "Gigabyte Technology Co., Ltd."),
1351 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1352 },
1353 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1354 },
1355 { } /* terminate list */
1356 };
1357#undef ENCODE_BUSDEVFN
1358 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1359 unsigned int val;
1360
1361 if (!dmi)
1362 return false;
1363
1364 val = (unsigned long)dmi->driver_data;
1365
1366 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1367}
1368
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001369static bool ahci_broken_devslp(struct pci_dev *pdev)
1370{
1371 /* device with broken DEVSLP but still showing SDS capability */
1372 static const struct pci_device_id ids[] = {
1373 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1374 {}
1375 };
1376
1377 return pci_match_id(ids, pdev);
1378}
1379
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001380#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001381static void ahci_gtf_filter_workaround(struct ata_host *host)
1382{
1383 static const struct dmi_system_id sysids[] = {
1384 /*
1385 * Aspire 3810T issues a bunch of SATA enable commands
1386 * via _GTF including an invalid one and one which is
1387 * rejected by the device. Among the successful ones
1388 * is FPDMA non-zero offset enable which when enabled
1389 * only on the drive side leads to NCQ command
1390 * failures. Filter it out.
1391 */
1392 {
1393 .ident = "Aspire 3810T",
1394 .matches = {
1395 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1396 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1397 },
1398 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1399 },
1400 { }
1401 };
1402 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1403 unsigned int filter;
1404 int i;
1405
1406 if (!dmi)
1407 return;
1408
1409 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001410 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1411 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001412
1413 for (i = 0; i < host->n_ports; i++) {
1414 struct ata_port *ap = host->ports[i];
1415 struct ata_link *link;
1416 struct ata_device *dev;
1417
1418 ata_for_each_link(link, ap, EDGE)
1419 ata_for_each_dev(dev, link, ALL)
1420 dev->gtf_filter |= filter;
1421 }
1422}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001423#else
1424static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1425{}
1426#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001427
Sui Chenb59ec702017-05-09 07:47:22 -05001428/*
1429 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1430 * as DUMMY, or detected but eventually get a "link down" and never get up
1431 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1432 * port_map may hold a value of 0x00.
1433 *
1434 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1435 * and can significantly reduce the occurrence of the problem.
1436 *
1437 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1438 */
1439static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1440 struct pci_dev *pdev)
1441{
1442 static const struct dmi_system_id sysids[] = {
1443 {
1444 .ident = "Acer Switch Alpha 12",
1445 .matches = {
1446 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1447 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1448 },
1449 },
1450 { }
1451 };
1452
1453 if (dmi_check_system(sysids)) {
1454 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1455 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1456 hpriv->port_map = 0x7;
1457 hpriv->cap = 0xC734FF02;
1458 }
1459 }
1460}
1461
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001462#ifdef CONFIG_ARM64
1463/*
1464 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1465 * Workaround is to make sure all pending IRQs are served before leaving
1466 * handler.
1467 */
1468static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1469{
1470 struct ata_host *host = dev_instance;
1471 struct ahci_host_priv *hpriv;
1472 unsigned int rc = 0;
1473 void __iomem *mmio;
1474 u32 irq_stat, irq_masked;
1475 unsigned int handled = 1;
1476
1477 VPRINTK("ENTER\n");
1478 hpriv = host->private_data;
1479 mmio = hpriv->mmio;
1480 irq_stat = readl(mmio + HOST_IRQ_STAT);
1481 if (!irq_stat)
1482 return IRQ_NONE;
1483
1484 do {
1485 irq_masked = irq_stat & hpriv->port_map;
1486 spin_lock(&host->lock);
1487 rc = ahci_handle_port_intr(host, irq_masked);
1488 if (!rc)
1489 handled = 0;
1490 writel(irq_stat, mmio + HOST_IRQ_STAT);
1491 irq_stat = readl(mmio + HOST_IRQ_STAT);
1492 spin_unlock(&host->lock);
1493 } while (irq_stat);
1494 VPRINTK("EXIT\n");
1495
1496 return IRQ_RETVAL(handled);
1497}
1498#endif
1499
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001500static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001501{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001502 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001503}
1504
Robert Richtera1c82312015-05-31 13:55:17 +02001505static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1506 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001507{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001508 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001509
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001510 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001511 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001512
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001513 /*
1514 * If number of MSIs is less than number of ports then Sharing Last
1515 * Message mode could be enforced. In this case assume that advantage
1516 * of multipe MSIs is negated and use single MSI mode instead.
1517 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001518 if (n_ports > 1) {
1519 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1520 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1521 if (nvec > 0) {
1522 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1523 hpriv->get_irq_vector = ahci_get_irq_vector;
1524 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1525 return nvec;
1526 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001527
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001528 /*
1529 * Fallback to single MSI mode if the controller
1530 * enforced MRSM mode.
1531 */
1532 printk(KERN_INFO
1533 "ahci: MRSM is on, fallback to single MSI\n");
1534 pci_free_irq_vectors(pdev);
1535 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001536 }
Robert Richtera1c82312015-05-31 13:55:17 +02001537
Dan Williamsd684a902015-11-11 16:27:33 -08001538 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001539 * If the host is not capable of supporting per-port vectors, fall
1540 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001541 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001542 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1543 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001544 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001545 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001546}
1547
Tejun Heo24dc5f32007-01-20 16:00:28 +09001548static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549{
Tejun Heoe297d992008-06-10 00:13:04 +09001550 unsigned int board_id = ent->driver_data;
1551 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001552 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001553 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001555 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001556 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001557 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 VPRINTK("ENTER\n");
1560
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001561 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001562
Joe Perches06296a12011-04-15 15:52:00 -07001563 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Alan Cox5b66c822008-09-03 14:48:34 +01001565 /* The AHCI driver can only drive the SATA ports, the PATA driver
1566 can drive them all so if both drivers are selected make sure
1567 AHCI stays out of the way */
1568 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1569 return -ENODEV;
1570
James Lairdcb856962013-11-19 11:06:38 +11001571 /* Apple BIOS on MCP89 prevents us using AHCI */
1572 if (is_mcp89_apple(pdev))
1573 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001574
Mark Nelson7a022672009-11-22 12:07:41 +11001575 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1576 * At the moment, we can only use the AHCI mode. Let the users know
1577 * that for SAS drives they're out of luck.
1578 */
1579 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001580 dev_info(&pdev->dev,
1581 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001582
Robert Richterb7ae1282015-06-05 19:49:26 +02001583 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001584 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1585 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001586 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1587 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001588 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1589 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001590
Tejun Heo4447d352007-04-17 23:44:08 +09001591 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001592 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 if (rc)
1594 return rc;
1595
Tejun Heoc4f77922007-12-06 15:09:43 +09001596 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1597 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1598 u8 map;
1599
1600 /* ICH6s share the same PCI ID for both piix and ahci
1601 * modes. Enabling ahci mode while MAP indicates
1602 * combined mode is a bad idea. Yield to ata_piix.
1603 */
1604 pci_read_config_byte(pdev, ICH_MAP, &map);
1605 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001606 dev_info(&pdev->dev,
1607 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001608 return -ENODEV;
1609 }
1610 }
1611
Paul Bolle6fec8872013-12-16 11:34:21 +01001612 /* AHCI controllers often implement SFF compatible interface.
1613 * Grab all PCI BARs just in case.
1614 */
1615 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1616 if (rc == -EBUSY)
1617 pcim_pin_device(pdev);
1618 if (rc)
1619 return rc;
1620
Tejun Heo24dc5f32007-01-20 16:00:28 +09001621 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1622 if (!hpriv)
1623 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001624 hpriv->flags |= (unsigned long)pi.private_data;
1625
Tejun Heoe297d992008-06-10 00:13:04 +09001626 /* MCP65 revision A1 and A2 can't do MSI */
1627 if (board_id == board_ahci_mcp65 &&
1628 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1629 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1630
Shane Huange427fe02008-12-30 10:53:41 +08001631 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1632 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1633 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1634
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001635 /* only some SB600s can do 64bit DMA */
1636 if (ahci_sb600_enable_64bit(pdev))
1637 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001638
Alessandro Rubini318893e2012-01-06 13:33:39 +01001639 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001640
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001641 /* must set flag prior to save config in order to take effect */
1642 if (ahci_broken_devslp(pdev))
1643 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1644
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001645#ifdef CONFIG_ARM64
1646 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1647 hpriv->irq_handler = ahci_thunderx_irq_handler;
1648#endif
1649
Tejun Heo4447d352007-04-17 23:44:08 +09001650 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001651 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Tejun Heo4447d352007-04-17 23:44:08 +09001653 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001654 if (hpriv->cap & HOST_CAP_NCQ) {
1655 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001656 /*
1657 * Auto-activate optimization is supposed to be
1658 * supported on all AHCI controllers indicating NCQ
1659 * capability, but it seems to be broken on some
1660 * chipsets including NVIDIAs.
1661 */
1662 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001663 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001664
1665 /*
1666 * All AHCI controllers should be forward-compatible
1667 * with the new auxiliary field. This code should be
1668 * conditionalized if any buggy AHCI controllers are
1669 * encountered.
1670 */
1671 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001672 }
Tejun Heo4447d352007-04-17 23:44:08 +09001673
Tejun Heo7d50b602007-09-23 13:19:54 +09001674 if (hpriv->cap & HOST_CAP_PMP)
1675 pi.flags |= ATA_FLAG_PMP;
1676
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001677 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001678
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001679 if (ahci_broken_system_poweroff(pdev)) {
1680 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1681 dev_info(&pdev->dev,
1682 "quirky BIOS, skipping spindown on poweroff\n");
1683 }
1684
Hans de Goedef510cc32018-07-01 12:15:46 +02001685 if (ahci_broken_lpm(pdev)) {
1686 pi.flags |= ATA_FLAG_NO_LPM;
1687 dev_warn(&pdev->dev,
1688 "BIOS update required for Link Power Management support\n");
1689 }
1690
Tejun Heo9b10ae82009-05-30 20:50:12 +09001691 if (ahci_broken_suspend(pdev)) {
1692 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001693 dev_warn(&pdev->dev,
1694 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001695 }
1696
Tejun Heo55946392009-08-04 14:30:08 +09001697 if (ahci_broken_online(pdev)) {
1698 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1699 dev_info(&pdev->dev,
1700 "online status unreliable, applying workaround\n");
1701 }
1702
Sui Chenb59ec702017-05-09 07:47:22 -05001703
1704 /* Acer SA5-271 workaround modifies private_data */
1705 acer_sa5_271_workaround(hpriv, pdev);
1706
Tejun Heo837f5f82008-02-06 15:13:51 +09001707 /* CAP.NP sometimes indicate the index of the last enabled
1708 * port, at other times, that of the last possible port, so
1709 * determining the maximum port number requires looking at
1710 * both CAP.NP and port_map.
1711 */
1712 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1713
1714 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001715 if (!host)
1716 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001717 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001718
1719 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1720 /* legacy intx interrupts */
1721 pci_intx(pdev, 1);
1722 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001723 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001724
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001725 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001726 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001727 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001728 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001729
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001730 if (pi.flags & ATA_FLAG_EM)
1731 ahci_reset_em(host);
1732
Tejun Heo4447d352007-04-17 23:44:08 +09001733 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001734 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001735
Alessandro Rubini318893e2012-01-06 13:33:39 +01001736 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1737 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001738 0x100 + ap->port_no * 0x80, "port");
1739
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001740 /* set enclosure management message type */
1741 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001742 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001743
1744
Jeff Garzikdab632e2007-05-28 08:33:01 -04001745 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001746 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001747 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Tejun Heoedc93052007-10-25 14:59:16 +09001750 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1751 ahci_p5wdh_workaround(host);
1752
Tejun Heof80ae7e2009-09-16 04:18:03 +09001753 /* apply gtf filter quirk */
1754 ahci_gtf_filter_workaround(host);
1755
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001757 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001759 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Anton Vorontsov33030402010-03-03 20:17:39 +03001761 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001762 if (rc)
1763 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001764
Anton Vorontsov781d6552010-03-03 20:17:42 +03001765 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001766 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767
Tejun Heo4447d352007-04-17 23:44:08 +09001768 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001769
Mika Westerberg02e53292016-02-18 10:54:17 +02001770 rc = ahci_host_activate(host, &ahci_sht);
1771 if (rc)
1772 return rc;
1773
1774 pm_runtime_put_noidle(&pdev->dev);
1775 return 0;
1776}
1777
1778static void ahci_remove_one(struct pci_dev *pdev)
1779{
1780 pm_runtime_get_noresume(&pdev->dev);
1781 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001782}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Axel Lin2fc75da2012-04-19 13:43:05 +08001784module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
1786MODULE_AUTHOR("Jeff Garzik");
1787MODULE_DESCRIPTION("AHCI SATA low-level driver");
1788MODULE_LICENSE("GPL");
1789MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001790MODULE_VERSION(DRV_VERSION);