blob: 207d0a20f317429efc82f6af8905f8965d4d2909 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020067static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103071static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020072static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020073#ifdef CONFIG_SND_HDA_PATCH_LOADER
74static char *patch[SNDRV_CARDS];
75#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010076#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020077static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010078 CONFIG_SND_HDA_INPUT_BEEP_MODE};
79#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(enable, bool, NULL, 0444);
86MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
87module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020090MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020091 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020092module_param_array(bdl_pos_adj, int, NULL, 0644);
93MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010095MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010096module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010097MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010098module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020099MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
100 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100101module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100102MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200103#ifdef CONFIG_SND_HDA_PATCH_LOADER
104module_param_array(patch, charp, NULL, 0444);
105MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
106#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100107#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200108module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100109MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200110 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100111#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100112
Takashi Iwai83012a72012-08-24 18:38:08 +0200113#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200114static int param_set_xint(const char *val, const struct kernel_param *kp);
115static struct kernel_param_ops param_ops_xint = {
116 .set = param_set_xint,
117 .get = param_get_int,
118};
119#define param_check_xint param_check_int
120
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100121static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100123MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
124 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Takashi Iwaidee1b662007-08-13 16:10:30 +0200126/* reset the HD-audio controller in power save mode.
127 * this may give more power-saving, but will take longer time to
128 * wake up.
129 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030130static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200131module_param(power_save_controller, bool, 0644);
132MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200133#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100135static int align_buffer_size = -1;
136module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500137MODULE_PARM_DESC(align_buffer_size,
138 "Force buffer and period sizes to be multiple of 128 bytes.");
139
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200140#ifdef CONFIG_X86
141static bool hda_snoop = true;
142module_param_named(snoop, hda_snoop, bool, 0444);
143MODULE_PARM_DESC(snoop, "Enable/disable snooping");
144#define azx_snoop(chip) (chip)->snoop
145#else
146#define hda_snoop true
147#define azx_snoop(chip) true
148#endif
149
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_LICENSE("GPL");
152MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
153 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700154 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200155 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100156 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100157 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100158 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700159 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800160 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700161 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800162 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700163 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800164 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700165 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100166 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200167 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200168 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200169 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200170 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200171 "{ATI, RS780},"
172 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100173 "{ATI, RV630},"
174 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100175 "{ATI, RV670},"
176 "{ATI, RV635},"
177 "{ATI, RV620},"
178 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200179 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200180 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200181 "{SiS, SIS966},"
182 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183MODULE_DESCRIPTION("Intel HDA driver");
184
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200185#ifdef CONFIG_SND_VERBOSE_PRINTK
186#define SFX /* nop */
187#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200189#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200190
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200191#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
192#ifdef CONFIG_SND_HDA_CODEC_HDMI
193#define SUPPORT_VGA_SWITCHEROO
194#endif
195#endif
196
197
Takashi Iwaicb53c622007-08-10 17:21:45 +0200198/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * registers
200 */
201#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
203#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
204#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
205#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
206#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define ICH6_REG_VMIN 0x02
208#define ICH6_REG_VMAJ 0x03
209#define ICH6_REG_OUTPAY 0x04
210#define ICH6_REG_INPAY 0x06
211#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200212#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
214#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_WAKEEN 0x0c
216#define ICH6_REG_STATESTS 0x0e
217#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_INTCTL 0x20
220#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200221#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200222#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
223#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_CORBLBASE 0x40
225#define ICH6_REG_CORBUBASE 0x44
226#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_REG_CORBRP 0x4a
228#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
231#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_CORBSIZE 0x4e
235
236#define ICH6_REG_RIRBLBASE 0x50
237#define ICH6_REG_RIRBUBASE 0x54
238#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_RINTCNT 0x5a
241#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
243#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
244#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
247#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSIZE 0x5e
249
250#define ICH6_REG_IC 0x60
251#define ICH6_REG_IR 0x64
252#define ICH6_REG_IRS 0x68
253#define ICH6_IRS_VALID (1<<1)
254#define ICH6_IRS_BUSY (1<<0)
255
256#define ICH6_REG_DPLBASE 0x70
257#define ICH6_REG_DPUBASE 0x74
258#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
259
260/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
261enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
262
263/* stream register offsets from stream base */
264#define ICH6_REG_SD_CTL 0x00
265#define ICH6_REG_SD_STS 0x03
266#define ICH6_REG_SD_LPIB 0x04
267#define ICH6_REG_SD_CBL 0x08
268#define ICH6_REG_SD_LVI 0x0c
269#define ICH6_REG_SD_FIFOW 0x0e
270#define ICH6_REG_SD_FIFOSIZE 0x10
271#define ICH6_REG_SD_FORMAT 0x12
272#define ICH6_REG_SD_BDLPL 0x18
273#define ICH6_REG_SD_BDLPU 0x1c
274
275/* PCI space */
276#define ICH6_PCIREG_TCSEL 0x44
277
278/*
279 * other constants
280 */
281
282/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200283/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200284#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285#define ICH6_NUM_PLAYBACK 4
286
287/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289#define ULI_NUM_PLAYBACK 6
290
Felix Kuehling778b6e12006-05-17 11:22:21 +0200291/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200292#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200293#define ATIHDMI_NUM_PLAYBACK 1
294
Kailang Yangf2690022008-05-27 11:44:55 +0200295/* TERA has 4 playback and 3 capture */
296#define TERA_NUM_CAPTURE 3
297#define TERA_NUM_PLAYBACK 4
298
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200299/* this number is statically defined for simplicity */
300#define MAX_AZX_DEV 16
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100303#define BDL_SIZE 4096
304#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
305#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306/* max buffer size - no h/w limit, you can increase as you like */
307#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* RIRB int mask: overrun[2], response[0] */
310#define RIRB_INT_RESPONSE 0x01
311#define RIRB_INT_OVERRUN 0x04
312#define RIRB_INT_MASK 0x05
313
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200314/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800315#define AZX_MAX_CODECS 8
316#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800317#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/* SD_CTL bits */
320#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
321#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100322#define SD_CTL_STRIPE (3 << 16) /* stripe control */
323#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
324#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
326#define SD_CTL_STREAM_TAG_SHIFT 20
327
328/* SD_CTL and SD_STS */
329#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
330#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
331#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
333 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335/* SD_STS */
336#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
337
338/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
340#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
341#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/* below are so far hardcoded - should read registers in future */
344#define ICH6_MAX_CORB_ENTRIES 256
345#define ICH6_MAX_RIRB_ENTRIES 256
346
Takashi Iwaic74db862005-05-12 14:26:27 +0200347/* position fix mode */
348enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200349 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200350 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200351 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200352 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100353 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200354};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Frederick Lif5d40b32005-05-12 14:55:20 +0200356/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200357#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
358#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
359
Vinod Gda3fca22005-09-13 18:49:12 +0200360/* Defines for Nvidia HDA support */
361#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
362#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700363#define NVIDIA_HDA_ISTRM_COH 0x4d
364#define NVIDIA_HDA_OSTRM_COH 0x4c
365#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200366
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367/* Defines for Intel SCH HDA snoop control */
368#define INTEL_SCH_HDA_DEVC 0x78
369#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
370
Joseph Chan0e153472008-08-26 14:38:03 +0200371/* Define IN stream 0 FIFO size offset in VIA controller */
372#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
373/* Define VIA HD Audio Device ID*/
374#define VIA_HDAC_DEVICE_ID 0x3288
375
Yang, Libinc4da29c2008-11-13 11:07:07 +0100376/* HD Audio class code */
377#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100383 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Takashi Iwaid01ce992007-07-27 16:52:19 +0200386 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200387 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200388 unsigned int frags; /* number for period in the play buffer */
389 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200390 unsigned long start_wallclk; /* start + minimum wallclk */
391 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 struct snd_pcm_substream *substream; /* assigned substream,
399 * set in PCM open
400 */
401 unsigned int format_val; /* format value to be set in the
402 * controller and the codec
403 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 unsigned char stream_tag; /* assigned stream */
405 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200406 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Pavel Machek927fc862006-08-31 17:03:43 +0200408 unsigned int opened :1;
409 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200410 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200411 /*
412 * For VIA:
413 * A flag to ensure DMA position is 0
414 * when link position is not greater than FIFO size
415 */
416 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200418 unsigned int no_period_wakeup:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
421/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100422struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 u32 *buf; /* CORB/RIRB buffer
424 * Each CORB entry is 4byte, RIRB is 8byte
425 */
426 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
427 /* for RIRB */
428 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800429 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
430 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100433struct azx_pcm {
434 struct azx *chip;
435 struct snd_pcm *pcm;
436 struct hda_codec *codec;
437 struct hda_pcm_stream *hinfo[2];
438 struct list_head list;
439};
440
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441struct azx {
442 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200444 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200446 /* chip type specific */
447 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200448 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449 int playback_streams;
450 int playback_index_offset;
451 int capture_streams;
452 int capture_index_offset;
453 int num_streams;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* pci resources */
456 unsigned long addr;
457 void __iomem *remap_addr;
458 int irq;
459
460 /* locks */
461 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100462 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200464 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100468 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* HD codec */
471 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100472 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100474 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100477 struct azx_rb corb;
478 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100480 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 struct snd_dma_buffer rb;
482 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200483
Takashi Iwai4918cda2012-08-09 12:33:28 +0200484#ifdef CONFIG_SND_HDA_PATCH_LOADER
485 const struct firmware *fw;
486#endif
487
Takashi Iwaic74db862005-05-12 14:26:27 +0200488 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200489 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200490 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200491 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200492 unsigned int initialized :1;
493 unsigned int single_cmd :1;
494 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200495 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200496 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100497 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200498 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100499 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200500 unsigned int region_requested:1;
501
502 /* VGA-switcheroo setup */
503 unsigned int use_vga_switcheroo:1;
504 unsigned int init_failed:1; /* delayed init failed */
505 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200506
507 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800508 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200509
510 /* for pending irqs */
511 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100512
513 /* reboot notifier (for mysterious hangup problem at power-down) */
514 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200515
516 /* card list (for power_save trigger) */
517 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518};
519
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200520/* driver types */
521enum {
522 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800523 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100524 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200525 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200526 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800527 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200528 AZX_DRIVER_VIA,
529 AZX_DRIVER_SIS,
530 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200531 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200532 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200533 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200534 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100535 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200536 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200537};
538
Takashi Iwai9477c582011-05-25 09:11:37 +0200539/* driver quirks (capabilities) */
540/* bits 0-7 are used for indicating driver type */
541#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
542#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
543#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
544#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
545#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
546#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
547#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
548#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
549#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
550#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
551#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
552#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200553#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500554#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100555#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200556#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Seth Heasleyc20c5a82012-06-14 14:23:53 -0700557#define AZX_DCAPS_POSFIX_COMBO (1 << 24) /* Use COMBO as default */
Takashi Iwai9477c582011-05-25 09:11:37 +0200558
559/* quirks for ATI SB / AMD Hudson */
560#define AZX_DCAPS_PRESET_ATI_SB \
561 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
562 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
563
564/* quirks for ATI/AMD HDMI */
565#define AZX_DCAPS_PRESET_ATI_HDMI \
566 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
567
568/* quirks for Nvidia */
569#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
571 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200572
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200573#define AZX_DCAPS_PRESET_CTHDA \
574 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
575
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200576/*
577 * VGA-switcher support
578 */
579#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200580#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
581#else
582#define use_vga_switcheroo(chip) 0
583#endif
584
585#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200586#define DELAYED_INIT_MARK
587#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200588#else
589#define DELAYED_INIT_MARK __devinit
590#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200591#endif
592
593static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200594 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800595 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100596 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200597 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200598 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800599 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200600 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
601 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200602 [AZX_DRIVER_ULI] = "HDA ULI M5461",
603 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200604 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200605 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200606 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100607 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200608};
609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610/*
611 * macros for easy use
612 */
613#define azx_writel(chip,reg,value) \
614 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
615#define azx_readl(chip,reg) \
616 readl((chip)->remap_addr + ICH6_REG_##reg)
617#define azx_writew(chip,reg,value) \
618 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
619#define azx_readw(chip,reg) \
620 readw((chip)->remap_addr + ICH6_REG_##reg)
621#define azx_writeb(chip,reg,value) \
622 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
623#define azx_readb(chip,reg) \
624 readb((chip)->remap_addr + ICH6_REG_##reg)
625
626#define azx_sd_writel(dev,reg,value) \
627 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
628#define azx_sd_readl(dev,reg) \
629 readl((dev)->sd_addr + ICH6_REG_##reg)
630#define azx_sd_writew(dev,reg,value) \
631 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
632#define azx_sd_readw(dev,reg) \
633 readw((dev)->sd_addr + ICH6_REG_##reg)
634#define azx_sd_writeb(dev,reg,value) \
635 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
636#define azx_sd_readb(dev,reg) \
637 readb((dev)->sd_addr + ICH6_REG_##reg)
638
639/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100640#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200642#ifdef CONFIG_X86
643static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
644{
645 if (azx_snoop(chip))
646 return;
647 if (addr && size) {
648 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
649 if (on)
650 set_memory_wc((unsigned long)addr, pages);
651 else
652 set_memory_wb((unsigned long)addr, pages);
653 }
654}
655
656static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
657 bool on)
658{
659 __mark_pages_wc(chip, buf->area, buf->bytes, on);
660}
661static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
662 struct snd_pcm_runtime *runtime, bool on)
663{
664 if (azx_dev->wc_marked != on) {
665 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
666 azx_dev->wc_marked = on;
667 }
668}
669#else
670/* NOP for other archs */
671static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
672 bool on)
673{
674}
675static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
676 struct snd_pcm_runtime *runtime, bool on)
677{
678}
679#endif
680
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200681static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200682static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683/*
684 * Interface for HD codec
685 */
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687/*
688 * CORB / RIRB interface
689 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100690static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
692 int err;
693
694 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200695 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
696 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 PAGE_SIZE, &chip->rb);
698 if (err < 0) {
699 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
700 return err;
701 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200702 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return 0;
704}
705
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100706static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800708 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /* CORB set up */
710 chip->corb.addr = chip->rb.addr;
711 chip->corb.buf = (u32 *)chip->rb.area;
712 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200713 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200715 /* set the corb size to 256 entries (ULI requires explicitly) */
716 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* set the corb write pointer to 0 */
718 azx_writew(chip, CORBWP, 0);
719 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200720 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200722 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 /* RIRB set up */
725 chip->rirb.addr = chip->rb.addr + 2048;
726 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800727 chip->rirb.wp = chip->rirb.rp = 0;
728 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200730 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200732 /* set the rirb size to 256 entries (ULI requires explicitly) */
733 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200735 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200737 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200738 azx_writew(chip, RINTCNT, 0xc0);
739 else
740 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800743 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100746static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800748 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /* disable ringbuffer DMAs */
750 azx_writeb(chip, RIRBCTL, 0);
751 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800752 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
Wu Fengguangdeadff12009-08-01 18:45:16 +0800755static unsigned int azx_command_addr(u32 cmd)
756{
757 unsigned int addr = cmd >> 28;
758
759 if (addr >= AZX_MAX_CODECS) {
760 snd_BUG();
761 addr = 0;
762 }
763
764 return addr;
765}
766
767static unsigned int azx_response_addr(u32 res)
768{
769 unsigned int addr = res & 0xf;
770
771 if (addr >= AZX_MAX_CODECS) {
772 snd_BUG();
773 addr = 0;
774 }
775
776 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
779/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100780static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100782 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800783 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Wu Fengguangc32649f2009-08-01 18:48:12 +0800786 spin_lock_irq(&chip->reg_lock);
787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 /* add command to corb */
789 wp = azx_readb(chip, CORBWP);
790 wp++;
791 wp %= ICH6_MAX_CORB_ENTRIES;
792
Wu Fengguangdeadff12009-08-01 18:45:16 +0800793 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 chip->corb.buf[wp] = cpu_to_le32(val);
795 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 spin_unlock_irq(&chip->reg_lock);
798
799 return 0;
800}
801
802#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
803
804/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100805static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 u32 res, res_ex;
810
811 wp = azx_readb(chip, RIRBWP);
812 if (wp == chip->rirb.wp)
813 return;
814 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 while (chip->rirb.rp != wp) {
817 chip->rirb.rp++;
818 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
819
820 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
821 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
822 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800823 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
825 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800826 else if (chip->rirb.cmds[addr]) {
827 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100828 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800829 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800830 } else
831 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
832 "last cmd=%#08x\n",
833 res, res_ex,
834 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 }
836}
837
838/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839static unsigned int azx_rirb_get_response(struct hda_bus *bus,
840 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100842 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200843 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200844 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200845 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200847 again:
848 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200849
850 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200851 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200852 spin_lock_irq(&chip->reg_lock);
853 azx_update_rirb(chip);
854 spin_unlock_irq(&chip->reg_lock);
855 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800856 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100857 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100858 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200859
860 if (!do_poll)
861 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800862 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100863 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100864 if (time_after(jiffies, timeout))
865 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200866 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100867 msleep(2); /* temporary workaround */
868 else {
869 udelay(10);
870 cond_resched();
871 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100872 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200873
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200874 if (!chip->polling_mode && chip->poll_count < 2) {
875 snd_printdd(SFX "azx_get_response timeout, "
876 "polling the codec once: last cmd=0x%08x\n",
877 chip->last_cmd[addr]);
878 do_poll = 1;
879 chip->poll_count++;
880 goto again;
881 }
882
883
Takashi Iwai23c4a882009-10-30 13:21:49 +0100884 if (!chip->polling_mode) {
885 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
886 "switching to polling mode: last cmd=0x%08x\n",
887 chip->last_cmd[addr]);
888 chip->polling_mode = 1;
889 goto again;
890 }
891
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200892 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200893 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800894 "disabling MSI: last cmd=0x%08x\n",
895 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200896 free_irq(chip->irq, chip);
897 chip->irq = -1;
898 pci_disable_msi(chip->pci);
899 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100900 if (azx_acquire_irq(chip, 1) < 0) {
901 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200902 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100903 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200904 goto again;
905 }
906
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100907 if (chip->probing) {
908 /* If this critical timeout happens during the codec probing
909 * phase, this is likely an access to a non-existing codec
910 * slot. Better to return an error and reset the system.
911 */
912 return -1;
913 }
914
Takashi Iwai8dd78332009-06-02 01:16:07 +0200915 /* a fatal communication error; need either to reset or to fallback
916 * to the single_cmd mode
917 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100918 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200919 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200920 bus->response_reset = 1;
921 return -1; /* give a chance to retry */
922 }
923
924 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
925 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800926 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200927 chip->single_cmd = 1;
928 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100929 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200930 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100931 /* disable unsolicited responses */
932 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200933 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936/*
937 * Use the single immediate command instead of CORB/RIRB for simplicity
938 *
939 * Note: according to Intel, this is not preferred use. The command was
940 * intended for the BIOS only, and may get confused with unsolicited
941 * responses. So, we shouldn't use it for normal operation from the
942 * driver.
943 * I left the codes, however, for debugging/testing purposes.
944 */
945
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200946/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800947static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200948{
949 int timeout = 50;
950
951 while (timeout--) {
952 /* check IRV busy bit */
953 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
954 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800955 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200956 return 0;
957 }
958 udelay(1);
959 }
960 if (printk_ratelimit())
961 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
962 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800963 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200964 return -EIO;
965}
966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100968static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100970 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800971 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 int timeout = 50;
973
Takashi Iwai8dd78332009-06-02 01:16:07 +0200974 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 while (timeout--) {
976 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200977 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200979 azx_writew(chip, IRS, azx_readw(chip, IRS) |
980 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200982 azx_writew(chip, IRS, azx_readw(chip, IRS) |
983 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800984 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 }
986 udelay(1);
987 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100988 if (printk_ratelimit())
989 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
990 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 return -EIO;
992}
993
994/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800995static unsigned int azx_single_get_response(struct hda_bus *bus,
996 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100998 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800999 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
Takashi Iwai111d3af2006-02-16 18:17:58 +01001002/*
1003 * The below are the main callbacks from hda_codec.
1004 *
1005 * They are just the skeleton to call sub-callbacks according to the
1006 * current setting of chip->single_cmd.
1007 */
1008
1009/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001010static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001011{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001012 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001013
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001014 if (chip->disabled)
1015 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001016 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001017 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001018 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001019 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001020 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001021}
1022
1023/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001024static unsigned int azx_get_response(struct hda_bus *bus,
1025 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001026{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001027 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001028 if (chip->disabled)
1029 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001030 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001031 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001032 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001033 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001034}
1035
Takashi Iwai83012a72012-08-24 18:38:08 +02001036#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001037static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001038#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001041static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
1043 int count;
1044
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001045 if (!full_reset)
1046 goto __skip;
1047
Danny Tholene8a7f132007-09-11 21:41:56 +02001048 /* clear STATESTS */
1049 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 /* reset controller */
1052 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1053
1054 count = 50;
1055 while (azx_readb(chip, GCTL) && --count)
1056 msleep(1);
1057
1058 /* delay for >= 100us for codec PLL to settle per spec
1059 * Rev 0.9 section 5.5.1
1060 */
1061 msleep(1);
1062
1063 /* Bring controller out of reset */
1064 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1065
1066 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001067 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 msleep(1);
1069
Pavel Machek927fc862006-08-31 17:03:43 +02001070 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 msleep(1);
1072
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001073 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001075 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001076 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 return -EBUSY;
1078 }
1079
Matt41e2fce2005-07-04 17:49:55 +02001080 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001081 if (!chip->single_cmd)
1082 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1083 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001086 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001088 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 }
1090
1091 return 0;
1092}
1093
1094
1095/*
1096 * Lowlevel interface
1097 */
1098
1099/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001100static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101{
1102 /* enable controller CIE and GIE */
1103 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1104 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1105}
1106
1107/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001108static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109{
1110 int i;
1111
1112 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001113 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001114 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 azx_sd_writeb(azx_dev, SD_CTL,
1116 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1117 }
1118
1119 /* disable SIE for all streams */
1120 azx_writeb(chip, INTCTL, 0);
1121
1122 /* disable controller CIE and GIE */
1123 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1124 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1125}
1126
1127/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 int i;
1131
1132 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001133 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001134 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1136 }
1137
1138 /* clear STATESTS */
1139 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1140
1141 /* clear rirb status */
1142 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1143
1144 /* clear int status */
1145 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1146}
1147
1148/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001149static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
Joseph Chan0e153472008-08-26 14:38:03 +02001151 /*
1152 * Before stream start, initialize parameter
1153 */
1154 azx_dev->insufficient = 1;
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001157 azx_writel(chip, INTCTL,
1158 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 /* set DMA start and interrupt mask */
1160 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1161 SD_CTL_DMA_START | SD_INT_MASK);
1162}
1163
Takashi Iwai1dddab42009-03-18 15:15:37 +01001164/* stop DMA */
1165static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1168 ~(SD_CTL_DMA_START | SD_INT_MASK));
1169 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001170}
1171
1172/* stop a stream */
1173static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1174{
1175 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001177 azx_writel(chip, INTCTL,
1178 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
1181
1182/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001183 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001185static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187 if (chip->initialized)
1188 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
1190 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001191 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 /* initialize interrupts */
1194 azx_int_clear(chip);
1195 azx_int_enable(chip);
1196
1197 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001198 if (!chip->single_cmd)
1199 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001201 /* program the position buffer */
1202 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001203 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001204
Takashi Iwaicb53c622007-08-10 17:21:45 +02001205 chip->initialized = 1;
1206}
1207
1208/*
1209 * initialize the PCI registers
1210 */
1211/* update bits in a PCI register byte */
1212static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1213 unsigned char mask, unsigned char val)
1214{
1215 unsigned char data;
1216
1217 pci_read_config_byte(pci, reg, &data);
1218 data &= ~mask;
1219 data |= (val & mask);
1220 pci_write_config_byte(pci, reg, data);
1221}
1222
1223static void azx_init_pci(struct azx *chip)
1224{
1225 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1226 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1227 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001228 * codecs.
1229 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001230 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001231 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001232 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001233 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001234 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001235
Takashi Iwai9477c582011-05-25 09:11:37 +02001236 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1237 * we need to enable snoop.
1238 */
1239 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001240 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001241 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001242 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1243 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001244 }
1245
1246 /* For NVIDIA HDA, enable snoop */
1247 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001248 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001249 update_pci_byte(chip->pci,
1250 NVIDIA_HDA_TRANSREG_ADDR,
1251 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001252 update_pci_byte(chip->pci,
1253 NVIDIA_HDA_ISTRM_COH,
1254 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1255 update_pci_byte(chip->pci,
1256 NVIDIA_HDA_OSTRM_COH,
1257 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001258 }
1259
1260 /* Enable SCH/PCH snoop if needed */
1261 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001262 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001263 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001264 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1265 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1266 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1267 if (!azx_snoop(chip))
1268 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1269 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001270 pci_read_config_word(chip->pci,
1271 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001272 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001273 snd_printdd(SFX "SCH snoop: %s\n",
1274 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1275 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001276 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277}
1278
1279
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001280static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282/*
1283 * interrupt handler
1284 */
David Howells7d12e782006-10-05 14:55:46 +01001285static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001287 struct azx *chip = dev_id;
1288 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001290 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001291 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001293#ifdef CONFIG_PM_RUNTIME
1294 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1295 return IRQ_NONE;
1296#endif
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 spin_lock(&chip->reg_lock);
1299
Dan Carpenter60911062012-05-18 10:36:11 +03001300 if (chip->disabled) {
1301 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001302 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001303 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 status = azx_readl(chip, INTSTS);
1306 if (status == 0) {
1307 spin_unlock(&chip->reg_lock);
1308 return IRQ_NONE;
1309 }
1310
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001311 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 azx_dev = &chip->azx_dev[i];
1313 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001314 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001316 if (!azx_dev->substream || !azx_dev->running ||
1317 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001318 continue;
1319 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001320 ok = azx_position_ok(chip, azx_dev);
1321 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001322 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 spin_unlock(&chip->reg_lock);
1324 snd_pcm_period_elapsed(azx_dev->substream);
1325 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001326 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001327 /* bogus IRQ, process it later */
1328 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001329 queue_work(chip->bus->workq,
1330 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 }
1332 }
1333 }
1334
1335 /* clear rirb int */
1336 status = azx_readb(chip, RIRBSTS);
1337 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001338 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001339 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001340 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1344 }
1345
1346#if 0
1347 /* clear state status int */
1348 if (azx_readb(chip, STATESTS) & 0x04)
1349 azx_writeb(chip, STATESTS, 0x04);
1350#endif
1351 spin_unlock(&chip->reg_lock);
1352
1353 return IRQ_HANDLED;
1354}
1355
1356
1357/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001358 * set up a BDL entry
1359 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001360static int setup_bdle(struct azx *chip,
1361 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001362 struct azx_dev *azx_dev, u32 **bdlp,
1363 int ofs, int size, int with_ioc)
1364{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001365 u32 *bdl = *bdlp;
1366
1367 while (size > 0) {
1368 dma_addr_t addr;
1369 int chunk;
1370
1371 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1372 return -EINVAL;
1373
Takashi Iwai77a23f22008-08-21 13:00:13 +02001374 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001375 /* program the address field of the BDL entry */
1376 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001377 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001379 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001380 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1381 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1382 u32 remain = 0x1000 - (ofs & 0xfff);
1383 if (chunk > remain)
1384 chunk = remain;
1385 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001386 bdl[2] = cpu_to_le32(chunk);
1387 /* program the IOC to enable interrupt
1388 * only when the whole fragment is processed
1389 */
1390 size -= chunk;
1391 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1392 bdl += 4;
1393 azx_dev->frags++;
1394 ofs += chunk;
1395 }
1396 *bdlp = bdl;
1397 return ofs;
1398}
1399
1400/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 * set up BDL entries
1402 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001403static int azx_setup_periods(struct azx *chip,
1404 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001405 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001407 u32 *bdl;
1408 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001409 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
1411 /* reset BDL address */
1412 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1413 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1414
Takashi Iwai97b71c92009-03-18 15:09:13 +01001415 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001416 periods = azx_dev->bufsize / period_bytes;
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001419 bdl = (u32 *)azx_dev->bdl.area;
1420 ofs = 0;
1421 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001422 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001423 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001424 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001425 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001426 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001427 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001428 pos_adj = pos_align;
1429 else
1430 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1431 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001432 pos_adj = frames_to_bytes(runtime, pos_adj);
1433 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001434 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001435 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001436 pos_adj = 0;
1437 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001438 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001439 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 if (ofs < 0)
1441 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001442 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001443 } else
1444 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001445 for (i = 0; i < periods; i++) {
1446 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001447 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001448 period_bytes - pos_adj, 0);
1449 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001450 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001451 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001452 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001453 if (ofs < 0)
1454 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001456 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001457
1458 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001459 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462}
1463
Takashi Iwai1dddab42009-03-18 15:15:37 +01001464/* reset stream */
1465static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
1467 unsigned char val;
1468 int timeout;
1469
Takashi Iwai1dddab42009-03-18 15:15:37 +01001470 azx_stream_clear(chip, azx_dev);
1471
Takashi Iwaid01ce992007-07-27 16:52:19 +02001472 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1473 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 udelay(3);
1475 timeout = 300;
1476 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1477 --timeout)
1478 ;
1479 val &= ~SD_CTL_STREAM_RESET;
1480 azx_sd_writeb(azx_dev, SD_CTL, val);
1481 udelay(3);
1482
1483 timeout = 300;
1484 /* waiting for hardware to report that the stream is out of reset */
1485 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1486 --timeout)
1487 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001488
1489 /* reset first position - may not be synced with hw at this time */
1490 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001491}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Takashi Iwai1dddab42009-03-18 15:15:37 +01001493/*
1494 * set up the SD for streaming
1495 */
1496static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1497{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001498 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001499 /* make sure the run bit is zero for SD */
1500 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001502 val = azx_sd_readl(azx_dev, SD_CTL);
1503 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1504 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1505 if (!azx_snoop(chip))
1506 val |= SD_CTL_TRAFFIC_PRIO;
1507 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 /* program the length of samples in cyclic buffer */
1510 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1511
1512 /* program the stream format */
1513 /* this value needs to be the same as the one programmed */
1514 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1515
1516 /* program the stream LVI (last valid index) of the BDL */
1517 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1518
1519 /* program the BDL address */
1520 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001521 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001523 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001525 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001526 if (chip->position_fix[0] != POS_FIX_LPIB ||
1527 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001528 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1529 azx_writel(chip, DPLBASE,
1530 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1531 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001534 azx_sd_writel(azx_dev, SD_CTL,
1535 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
1537 return 0;
1538}
1539
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001540/*
1541 * Probe the given codec address
1542 */
1543static int probe_codec(struct azx *chip, int addr)
1544{
1545 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1546 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1547 unsigned int res;
1548
Wu Fengguanga678cde2009-08-01 18:46:46 +08001549 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001550 chip->probing = 1;
1551 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001552 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001553 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001554 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001555 if (res == -1)
1556 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001557 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001558 return 0;
1559}
1560
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001561static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1562 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Takashi Iwai8dd78332009-06-02 01:16:07 +02001565static void azx_bus_reset(struct hda_bus *bus)
1566{
1567 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001568
1569 bus->in_reset = 1;
1570 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001571 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001572#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001573 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001574 struct azx_pcm *p;
1575 list_for_each_entry(p, &chip->pcm_list, list)
1576 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001577 snd_hda_suspend(chip->bus);
1578 snd_hda_resume(chip->bus);
1579 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001580#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001581 bus->in_reset = 0;
1582}
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584/*
1585 * Codec initialization
1586 */
1587
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001588/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001589static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001590 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001591 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001592};
1593
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001594static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
1596 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001597 int c, codecs, err;
1598 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 memset(&bus_temp, 0, sizeof(bus_temp));
1601 bus_temp.private_data = chip;
1602 bus_temp.modelname = model;
1603 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001604 bus_temp.ops.command = azx_send_cmd;
1605 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001606 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001607 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001608#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001609 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001610 bus_temp.ops.pm_notify = azx_power_notify;
1611#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Takashi Iwaid01ce992007-07-27 16:52:19 +02001613 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1614 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 return err;
1616
Takashi Iwai9477c582011-05-25 09:11:37 +02001617 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1618 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001619 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001620 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001621
Takashi Iwai34c25352008-10-28 11:38:58 +01001622 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001623 max_slots = azx_max_codecs[chip->driver_type];
1624 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001625 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001626
1627 /* First try to probe all given codec slots */
1628 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001629 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001630 if (probe_codec(chip, c) < 0) {
1631 /* Some BIOSen give you wrong codec addresses
1632 * that don't exist
1633 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001634 snd_printk(KERN_WARNING SFX
1635 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001636 "disabling it...\n", c);
1637 chip->codec_mask &= ~(1 << c);
1638 /* More badly, accessing to a non-existing
1639 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001640 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001641 * Thus if an error occurs during probing,
1642 * better to reset the controller chip to
1643 * get back to the sanity state.
1644 */
1645 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001646 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001647 }
1648 }
1649 }
1650
Takashi Iwaid507cd62011-04-26 15:25:02 +02001651 /* AMD chipsets often cause the communication stalls upon certain
1652 * sequence like the pin-detection. It seems that forcing the synced
1653 * access works around the stall. Grrr...
1654 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001655 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1656 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001657 chip->bus->sync_write = 1;
1658 chip->bus->allow_bus_reset = 1;
1659 }
1660
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001661 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001662 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001663 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001664 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001665 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 if (err < 0)
1667 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001668 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001670 }
1671 }
1672 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1674 return -ENXIO;
1675 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001676 return 0;
1677}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001679/* configure each codec instance */
1680static int __devinit azx_codec_configure(struct azx *chip)
1681{
1682 struct hda_codec *codec;
1683 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1684 snd_hda_codec_configure(codec);
1685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 return 0;
1687}
1688
1689
1690/*
1691 * PCM support
1692 */
1693
1694/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001695static inline struct azx_dev *
1696azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001698 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001699 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001700 /* make a non-zero unique key for the substream */
1701 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1702 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001703
1704 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001705 dev = chip->playback_index_offset;
1706 nums = chip->playback_streams;
1707 } else {
1708 dev = chip->capture_index_offset;
1709 nums = chip->capture_streams;
1710 }
1711 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001712 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001713 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001714 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001715 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001717 if (res) {
1718 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001719 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001720 }
1721 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
1724/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001725static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726{
1727 azx_dev->opened = 0;
1728}
1729
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001730static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001731 .info = (SNDRV_PCM_INFO_MMAP |
1732 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1734 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001735 /* No full-resume yet implemented */
1736 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001737 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001738 SNDRV_PCM_INFO_SYNC_START |
1739 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1741 .rates = SNDRV_PCM_RATE_48000,
1742 .rate_min = 48000,
1743 .rate_max = 48000,
1744 .channels_min = 2,
1745 .channels_max = 2,
1746 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1747 .period_bytes_min = 128,
1748 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1749 .periods_min = 2,
1750 .periods_max = AZX_MAX_FRAG,
1751 .fifo_size = 0,
1752};
1753
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001754static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
1756 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1757 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001758 struct azx *chip = apcm->chip;
1759 struct azx_dev *azx_dev;
1760 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 unsigned long flags;
1762 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001763 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
Ingo Molnar62932df2006-01-16 16:34:20 +01001765 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001766 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001768 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 return -EBUSY;
1770 }
1771 runtime->hw = azx_pcm_hw;
1772 runtime->hw.channels_min = hinfo->channels_min;
1773 runtime->hw.channels_max = hinfo->channels_max;
1774 runtime->hw.formats = hinfo->formats;
1775 runtime->hw.rates = hinfo->rates;
1776 snd_pcm_limit_hw_rates(runtime);
1777 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001778 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001779 /* constrain buffer sizes to be multiple of 128
1780 bytes. This is more efficient in terms of memory
1781 access but isn't required by the HDA spec and
1782 prevents users from specifying exact period/buffer
1783 sizes. For example for 44.1kHz, a period size set
1784 to 20ms will be rounded to 19.59ms. */
1785 buff_step = 128;
1786 else
1787 /* Don't enforce steps on buffer sizes, still need to
1788 be multiple of 4 bytes (HDA spec). Tested on Intel
1789 HDA controllers, may not work on all devices where
1790 option needs to be disabled */
1791 buff_step = 4;
1792
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001793 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001794 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001795 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001796 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001797 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001798 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1799 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001801 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001802 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 return err;
1804 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001805 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001806 /* sanity check */
1807 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1808 snd_BUG_ON(!runtime->hw.channels_max) ||
1809 snd_BUG_ON(!runtime->hw.formats) ||
1810 snd_BUG_ON(!runtime->hw.rates)) {
1811 azx_release_device(azx_dev);
1812 hinfo->ops.close(hinfo, apcm->codec, substream);
1813 snd_hda_power_down(apcm->codec);
1814 mutex_unlock(&chip->open_mutex);
1815 return -EINVAL;
1816 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 spin_lock_irqsave(&chip->reg_lock, flags);
1818 azx_dev->substream = substream;
1819 azx_dev->running = 0;
1820 spin_unlock_irqrestore(&chip->reg_lock, flags);
1821
1822 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001823 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001824 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 return 0;
1826}
1827
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001828static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1831 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001832 struct azx *chip = apcm->chip;
1833 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 unsigned long flags;
1835
Ingo Molnar62932df2006-01-16 16:34:20 +01001836 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 spin_lock_irqsave(&chip->reg_lock, flags);
1838 azx_dev->substream = NULL;
1839 azx_dev->running = 0;
1840 spin_unlock_irqrestore(&chip->reg_lock, flags);
1841 azx_release_device(azx_dev);
1842 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001843 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001844 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 return 0;
1846}
1847
Takashi Iwaid01ce992007-07-27 16:52:19 +02001848static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1849 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001851 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1852 struct azx *chip = apcm->chip;
1853 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001854 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001855 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001856
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001857 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001858 azx_dev->bufsize = 0;
1859 azx_dev->period_bytes = 0;
1860 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001861 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001862 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001863 if (ret < 0)
1864 return ret;
1865 mark_runtime_wc(chip, azx_dev, runtime, true);
1866 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001869static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
1871 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001872 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001873 struct azx *chip = apcm->chip;
1874 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1876
1877 /* reset BDL address */
1878 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1879 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1880 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001881 azx_dev->bufsize = 0;
1882 azx_dev->period_bytes = 0;
1883 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Takashi Iwaieb541332010-08-06 13:48:11 +02001885 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001887 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 return snd_pcm_lib_free_pages(substream);
1889}
1890
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001891static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892{
1893 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001894 struct azx *chip = apcm->chip;
1895 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001897 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001898 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001899 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001900 struct hda_spdif_out *spdif =
1901 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1902 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001904 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001905 format_val = snd_hda_calc_stream_format(runtime->rate,
1906 runtime->channels,
1907 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001908 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001909 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001910 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001911 snd_printk(KERN_ERR SFX
1912 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 runtime->rate, runtime->channels, runtime->format);
1914 return -EINVAL;
1915 }
1916
Takashi Iwai97b71c92009-03-18 15:09:13 +01001917 bufsize = snd_pcm_lib_buffer_bytes(substream);
1918 period_bytes = snd_pcm_lib_period_bytes(substream);
1919
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001920 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001921 bufsize, format_val);
1922
1923 if (bufsize != azx_dev->bufsize ||
1924 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02001925 format_val != azx_dev->format_val ||
1926 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01001927 azx_dev->bufsize = bufsize;
1928 azx_dev->period_bytes = period_bytes;
1929 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02001930 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001931 err = azx_setup_periods(chip, substream, azx_dev);
1932 if (err < 0)
1933 return err;
1934 }
1935
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001936 /* wallclk has 24Mhz clock source */
1937 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1938 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 azx_setup_controller(chip, azx_dev);
1940 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1941 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1942 else
1943 azx_dev->fifo_size = 0;
1944
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001945 stream_tag = azx_dev->stream_tag;
1946 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001947 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001948 stream_tag > chip->capture_streams)
1949 stream_tag -= chip->capture_streams;
1950 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001951 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952}
1953
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001954static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955{
1956 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001957 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001958 struct azx_dev *azx_dev;
1959 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001960 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001961 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001964 case SNDRV_PCM_TRIGGER_START:
1965 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1967 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001968 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 break;
1970 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001971 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001973 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 break;
1975 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001976 return -EINVAL;
1977 }
1978
1979 snd_pcm_group_for_each_entry(s, substream) {
1980 if (s->pcm->card != substream->pcm->card)
1981 continue;
1982 azx_dev = get_azx_dev(s);
1983 sbits |= 1 << azx_dev->index;
1984 nsync++;
1985 snd_pcm_trigger_done(s, substream);
1986 }
1987
1988 spin_lock(&chip->reg_lock);
1989 if (nsync > 1) {
1990 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001991 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1992 azx_writel(chip, OLD_SSYNC,
1993 azx_readl(chip, OLD_SSYNC) | sbits);
1994 else
1995 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001996 }
1997 snd_pcm_group_for_each_entry(s, substream) {
1998 if (s->pcm->card != substream->pcm->card)
1999 continue;
2000 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002001 if (start) {
2002 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2003 if (!rstart)
2004 azx_dev->start_wallclk -=
2005 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002006 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002007 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002008 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002009 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002010 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 }
2012 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002013 if (start) {
2014 if (nsync == 1)
2015 return 0;
2016 /* wait until all FIFOs get ready */
2017 for (timeout = 5000; timeout; timeout--) {
2018 nwait = 0;
2019 snd_pcm_group_for_each_entry(s, substream) {
2020 if (s->pcm->card != substream->pcm->card)
2021 continue;
2022 azx_dev = get_azx_dev(s);
2023 if (!(azx_sd_readb(azx_dev, SD_STS) &
2024 SD_STS_FIFO_READY))
2025 nwait++;
2026 }
2027 if (!nwait)
2028 break;
2029 cpu_relax();
2030 }
2031 } else {
2032 /* wait until all RUN bits are cleared */
2033 for (timeout = 5000; timeout; timeout--) {
2034 nwait = 0;
2035 snd_pcm_group_for_each_entry(s, substream) {
2036 if (s->pcm->card != substream->pcm->card)
2037 continue;
2038 azx_dev = get_azx_dev(s);
2039 if (azx_sd_readb(azx_dev, SD_CTL) &
2040 SD_CTL_DMA_START)
2041 nwait++;
2042 }
2043 if (!nwait)
2044 break;
2045 cpu_relax();
2046 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002048 if (nsync > 1) {
2049 spin_lock(&chip->reg_lock);
2050 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002051 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2052 azx_writel(chip, OLD_SSYNC,
2053 azx_readl(chip, OLD_SSYNC) & ~sbits);
2054 else
2055 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002056 spin_unlock(&chip->reg_lock);
2057 }
2058 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059}
2060
Joseph Chan0e153472008-08-26 14:38:03 +02002061/* get the current DMA position with correction on VIA chips */
2062static unsigned int azx_via_get_position(struct azx *chip,
2063 struct azx_dev *azx_dev)
2064{
2065 unsigned int link_pos, mini_pos, bound_pos;
2066 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2067 unsigned int fifo_size;
2068
2069 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002070 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002071 /* Playback, no problem using link position */
2072 return link_pos;
2073 }
2074
2075 /* Capture */
2076 /* For new chipset,
2077 * use mod to get the DMA position just like old chipset
2078 */
2079 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2080 mod_dma_pos %= azx_dev->period_bytes;
2081
2082 /* azx_dev->fifo_size can't get FIFO size of in stream.
2083 * Get from base address + offset.
2084 */
2085 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2086
2087 if (azx_dev->insufficient) {
2088 /* Link position never gather than FIFO size */
2089 if (link_pos <= fifo_size)
2090 return 0;
2091
2092 azx_dev->insufficient = 0;
2093 }
2094
2095 if (link_pos <= fifo_size)
2096 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2097 else
2098 mini_pos = link_pos - fifo_size;
2099
2100 /* Find nearest previous boudary */
2101 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2102 mod_link_pos = link_pos % azx_dev->period_bytes;
2103 if (mod_link_pos >= fifo_size)
2104 bound_pos = link_pos - mod_link_pos;
2105 else if (mod_dma_pos >= mod_mini_pos)
2106 bound_pos = mini_pos - mod_mini_pos;
2107 else {
2108 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2109 if (bound_pos >= azx_dev->bufsize)
2110 bound_pos = 0;
2111 }
2112
2113 /* Calculate real DMA position we want */
2114 return bound_pos + mod_dma_pos;
2115}
2116
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002117static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002118 struct azx_dev *azx_dev,
2119 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002122 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
David Henningsson4cb36312010-09-30 10:12:50 +02002124 switch (chip->position_fix[stream]) {
2125 case POS_FIX_LPIB:
2126 /* read LPIB */
2127 pos = azx_sd_readl(azx_dev, SD_LPIB);
2128 break;
2129 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002130 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002131 break;
2132 default:
2133 /* use the position buffer */
2134 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002135 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002136 if (!pos || pos == (u32)-1) {
2137 printk(KERN_WARNING
2138 "hda-intel: Invalid position buffer, "
2139 "using LPIB read method instead.\n");
2140 chip->position_fix[stream] = POS_FIX_LPIB;
2141 pos = azx_sd_readl(azx_dev, SD_LPIB);
2142 } else
2143 chip->position_fix[stream] = POS_FIX_POSBUF;
2144 }
2145 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002146 }
David Henningsson4cb36312010-09-30 10:12:50 +02002147
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 if (pos >= azx_dev->bufsize)
2149 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002150 return pos;
2151}
2152
2153static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2154{
2155 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2156 struct azx *chip = apcm->chip;
2157 struct azx_dev *azx_dev = get_azx_dev(substream);
2158 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002159 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002160}
2161
2162/*
2163 * Check whether the current DMA position is acceptable for updating
2164 * periods. Returns non-zero if it's OK.
2165 *
2166 * Many HD-audio controllers appear pretty inaccurate about
2167 * the update-IRQ timing. The IRQ is issued before actually the
2168 * data is processed. So, we need to process it afterwords in a
2169 * workqueue.
2170 */
2171static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2172{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002173 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002174 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002175 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002176
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002177 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2178 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002179 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002180
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002181 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002182 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002183
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002184 if (WARN_ONCE(!azx_dev->period_bytes,
2185 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002186 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002187 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002188 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2189 /* NG - it's below the first next period boundary */
2190 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002191 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002192 return 1; /* OK, it's fine */
2193}
2194
2195/*
2196 * The work for pending PCM period updates.
2197 */
2198static void azx_irq_pending_work(struct work_struct *work)
2199{
2200 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002201 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002202
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002203 if (!chip->irq_pending_warned) {
2204 printk(KERN_WARNING
2205 "hda-intel: IRQ timing workaround is activated "
2206 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2207 chip->card->number);
2208 chip->irq_pending_warned = 1;
2209 }
2210
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002211 for (;;) {
2212 pending = 0;
2213 spin_lock_irq(&chip->reg_lock);
2214 for (i = 0; i < chip->num_streams; i++) {
2215 struct azx_dev *azx_dev = &chip->azx_dev[i];
2216 if (!azx_dev->irq_pending ||
2217 !azx_dev->substream ||
2218 !azx_dev->running)
2219 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002220 ok = azx_position_ok(chip, azx_dev);
2221 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002222 azx_dev->irq_pending = 0;
2223 spin_unlock(&chip->reg_lock);
2224 snd_pcm_period_elapsed(azx_dev->substream);
2225 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002226 } else if (ok < 0) {
2227 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002228 } else
2229 pending++;
2230 }
2231 spin_unlock_irq(&chip->reg_lock);
2232 if (!pending)
2233 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002234 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002235 }
2236}
2237
2238/* clear irq_pending flags and assure no on-going workq */
2239static void azx_clear_irq_pending(struct azx *chip)
2240{
2241 int i;
2242
2243 spin_lock_irq(&chip->reg_lock);
2244 for (i = 0; i < chip->num_streams; i++)
2245 chip->azx_dev[i].irq_pending = 0;
2246 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247}
2248
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002249#ifdef CONFIG_X86
2250static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2251 struct vm_area_struct *area)
2252{
2253 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2254 struct azx *chip = apcm->chip;
2255 if (!azx_snoop(chip))
2256 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2257 return snd_pcm_lib_default_mmap(substream, area);
2258}
2259#else
2260#define azx_pcm_mmap NULL
2261#endif
2262
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002263static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 .open = azx_pcm_open,
2265 .close = azx_pcm_close,
2266 .ioctl = snd_pcm_lib_ioctl,
2267 .hw_params = azx_pcm_hw_params,
2268 .hw_free = azx_pcm_hw_free,
2269 .prepare = azx_pcm_prepare,
2270 .trigger = azx_pcm_trigger,
2271 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002272 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002273 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274};
2275
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002276static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277{
Takashi Iwai176d5332008-07-30 15:01:44 +02002278 struct azx_pcm *apcm = pcm->private_data;
2279 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002280 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002281 kfree(apcm);
2282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283}
2284
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002285#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2286
Takashi Iwai176d5332008-07-30 15:01:44 +02002287static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002288azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2289 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002291 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002292 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002294 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002295 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002296 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002298 list_for_each_entry(apcm, &chip->pcm_list, list) {
2299 if (apcm->pcm->device == pcm_dev) {
2300 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2301 return -EBUSY;
2302 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002303 }
2304 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2305 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2306 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 &pcm);
2308 if (err < 0)
2309 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002310 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002311 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 if (apcm == NULL)
2313 return -ENOMEM;
2314 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002315 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 pcm->private_data = apcm;
2318 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002319 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2320 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002321 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002322 cpcm->pcm = pcm;
2323 for (s = 0; s < 2; s++) {
2324 apcm->hinfo[s] = &cpcm->stream[s];
2325 if (cpcm->stream[s].substreams)
2326 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2327 }
2328 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002329 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2330 if (size > MAX_PREALLOC_SIZE)
2331 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002332 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002334 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 return 0;
2336}
2337
2338/*
2339 * mixer creation - all stuff is implemented in hda module
2340 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002341static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342{
2343 return snd_hda_build_controls(chip->bus);
2344}
2345
2346
2347/*
2348 * initialize SD streams
2349 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002350static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351{
2352 int i;
2353
2354 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002355 * assign the starting bdl address to each stream (device)
2356 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002358 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002359 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002360 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2362 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2363 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2364 azx_dev->sd_int_sta_mask = 1 << i;
2365 /* stream tag: must be non-zero and unique */
2366 azx_dev->index = i;
2367 azx_dev->stream_tag = i + 1;
2368 }
2369
2370 return 0;
2371}
2372
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002373static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2374{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002375 if (request_irq(chip->pci->irq, azx_interrupt,
2376 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002377 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002378 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2379 "disabling device\n", chip->pci->irq);
2380 if (do_disconnect)
2381 snd_card_disconnect(chip->card);
2382 return -1;
2383 }
2384 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002385 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002386 return 0;
2387}
2388
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389
Takashi Iwaicb53c622007-08-10 17:21:45 +02002390static void azx_stop_chip(struct azx *chip)
2391{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002392 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002393 return;
2394
2395 /* disable interrupts */
2396 azx_int_disable(chip);
2397 azx_int_clear(chip);
2398
2399 /* disable CORB/RIRB */
2400 azx_free_cmd_io(chip);
2401
2402 /* disable position buffer */
2403 azx_writel(chip, DPLBASE, 0);
2404 azx_writel(chip, DPUBASE, 0);
2405
2406 chip->initialized = 0;
2407}
2408
Takashi Iwai83012a72012-08-24 18:38:08 +02002409#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002410/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002411static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002412{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002413 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002414
Takashi Iwai68467f52012-08-28 09:14:29 -07002415 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002416 pm_runtime_get_sync(&chip->pci->dev);
2417 else
2418 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002419}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002420
2421static DEFINE_MUTEX(card_list_lock);
2422static LIST_HEAD(card_list);
2423
2424static void azx_add_card_list(struct azx *chip)
2425{
2426 mutex_lock(&card_list_lock);
2427 list_add(&chip->list, &card_list);
2428 mutex_unlock(&card_list_lock);
2429}
2430
2431static void azx_del_card_list(struct azx *chip)
2432{
2433 mutex_lock(&card_list_lock);
2434 list_del_init(&chip->list);
2435 mutex_unlock(&card_list_lock);
2436}
2437
2438/* trigger power-save check at writing parameter */
2439static int param_set_xint(const char *val, const struct kernel_param *kp)
2440{
2441 struct azx *chip;
2442 struct hda_codec *c;
2443 int prev = power_save;
2444 int ret = param_set_int(val, kp);
2445
2446 if (ret || prev == power_save)
2447 return ret;
2448
2449 mutex_lock(&card_list_lock);
2450 list_for_each_entry(chip, &card_list, list) {
2451 if (!chip->bus || chip->disabled)
2452 continue;
2453 list_for_each_entry(c, &chip->bus->codec_list, list)
2454 snd_hda_power_sync(c);
2455 }
2456 mutex_unlock(&card_list_lock);
2457 return 0;
2458}
2459#else
2460#define azx_add_card_list(chip) /* NOP */
2461#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002462#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002463
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002464#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002465/*
2466 * power management
2467 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002468static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002470 struct pci_dev *pci = to_pci_dev(dev);
2471 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002472 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002473 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
Takashi Iwai421a1252005-11-17 16:11:09 +01002475 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002476 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002477 list_for_each_entry(p, &chip->pcm_list, list)
2478 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002479 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002480 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002481 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002482 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002483 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002484 chip->irq = -1;
2485 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002486 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002487 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002488 pci_disable_device(pci);
2489 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002490 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 return 0;
2492}
2493
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002494static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002496 struct pci_dev *pci = to_pci_dev(dev);
2497 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002498 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002500 pci_set_power_state(pci, PCI_D0);
2501 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002502 if (pci_enable_device(pci) < 0) {
2503 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2504 "disabling device\n");
2505 snd_card_disconnect(card);
2506 return -EIO;
2507 }
2508 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002509 if (chip->msi)
2510 if (pci_enable_msi(pci) < 0)
2511 chip->msi = 0;
2512 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002513 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002514 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002515
Takashi Iwai7f308302012-05-08 16:52:23 +02002516 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002517
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002519 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 return 0;
2521}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002522#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2523
2524#ifdef CONFIG_PM_RUNTIME
2525static int azx_runtime_suspend(struct device *dev)
2526{
2527 struct snd_card *card = dev_get_drvdata(dev);
2528 struct azx *chip = card->private_data;
2529
2530 if (!power_save_controller)
2531 return -EAGAIN;
2532
2533 azx_stop_chip(chip);
2534 azx_clear_irq_pending(chip);
2535 return 0;
2536}
2537
2538static int azx_runtime_resume(struct device *dev)
2539{
2540 struct snd_card *card = dev_get_drvdata(dev);
2541 struct azx *chip = card->private_data;
2542
2543 azx_init_pci(chip);
2544 azx_init_chip(chip, 1);
2545 return 0;
2546}
2547#endif /* CONFIG_PM_RUNTIME */
2548
2549#ifdef CONFIG_PM
2550static const struct dev_pm_ops azx_pm = {
2551 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2552 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2553};
2554
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002555#define AZX_PM_OPS &azx_pm
2556#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002557#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002558#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
2560
2561/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002562 * reboot notifier for hang-up problem at power-down
2563 */
2564static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2565{
2566 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002567 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002568 azx_stop_chip(chip);
2569 return NOTIFY_OK;
2570}
2571
2572static void azx_notifier_register(struct azx *chip)
2573{
2574 chip->reboot_notifier.notifier_call = azx_halt;
2575 register_reboot_notifier(&chip->reboot_notifier);
2576}
2577
2578static void azx_notifier_unregister(struct azx *chip)
2579{
2580 if (chip->reboot_notifier.notifier_call)
2581 unregister_reboot_notifier(&chip->reboot_notifier);
2582}
2583
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002584static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2585static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2586
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002587#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002588static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2589
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002590static void azx_vs_set_state(struct pci_dev *pci,
2591 enum vga_switcheroo_state state)
2592{
2593 struct snd_card *card = pci_get_drvdata(pci);
2594 struct azx *chip = card->private_data;
2595 bool disabled;
2596
2597 if (chip->init_failed)
2598 return;
2599
2600 disabled = (state == VGA_SWITCHEROO_OFF);
2601 if (chip->disabled == disabled)
2602 return;
2603
2604 if (!chip->bus) {
2605 chip->disabled = disabled;
2606 if (!disabled) {
2607 snd_printk(KERN_INFO SFX
2608 "%s: Start delayed initialization\n",
2609 pci_name(chip->pci));
2610 if (azx_first_init(chip) < 0 ||
2611 azx_probe_continue(chip) < 0) {
2612 snd_printk(KERN_ERR SFX
2613 "%s: initialization error\n",
2614 pci_name(chip->pci));
2615 chip->init_failed = true;
2616 }
2617 }
2618 } else {
2619 snd_printk(KERN_INFO SFX
2620 "%s %s via VGA-switcheroo\n",
2621 disabled ? "Disabling" : "Enabling",
2622 pci_name(chip->pci));
2623 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002624 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002625 chip->disabled = true;
2626 snd_hda_lock_devices(chip->bus);
2627 } else {
2628 snd_hda_unlock_devices(chip->bus);
2629 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002630 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002631 }
2632 }
2633}
2634
2635static bool azx_vs_can_switch(struct pci_dev *pci)
2636{
2637 struct snd_card *card = pci_get_drvdata(pci);
2638 struct azx *chip = card->private_data;
2639
2640 if (chip->init_failed)
2641 return false;
2642 if (chip->disabled || !chip->bus)
2643 return true;
2644 if (snd_hda_lock_devices(chip->bus))
2645 return false;
2646 snd_hda_unlock_devices(chip->bus);
2647 return true;
2648}
2649
2650static void __devinit init_vga_switcheroo(struct azx *chip)
2651{
2652 struct pci_dev *p = get_bound_vga(chip->pci);
2653 if (p) {
2654 snd_printk(KERN_INFO SFX
2655 "%s: Handle VGA-switcheroo audio client\n",
2656 pci_name(chip->pci));
2657 chip->use_vga_switcheroo = 1;
2658 pci_dev_put(p);
2659 }
2660}
2661
2662static const struct vga_switcheroo_client_ops azx_vs_ops = {
2663 .set_gpu_state = azx_vs_set_state,
2664 .can_switch = azx_vs_can_switch,
2665};
2666
2667static int __devinit register_vga_switcheroo(struct azx *chip)
2668{
2669 if (!chip->use_vga_switcheroo)
2670 return 0;
2671 /* FIXME: currently only handling DIS controller
2672 * is there any machine with two switchable HDMI audio controllers?
2673 */
2674 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2675 VGA_SWITCHEROO_DIS,
2676 chip->bus != NULL);
2677}
2678#else
2679#define init_vga_switcheroo(chip) /* NOP */
2680#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002681#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002682#endif /* SUPPORT_VGA_SWITCHER */
2683
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002684/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 * destructor
2686 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002687static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002689 int i;
2690
Takashi Iwai65fcd412012-08-14 17:13:32 +02002691 azx_del_card_list(chip);
2692
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002693 azx_notifier_unregister(chip);
2694
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002695 if (use_vga_switcheroo(chip)) {
2696 if (chip->disabled && chip->bus)
2697 snd_hda_unlock_devices(chip->bus);
2698 vga_switcheroo_unregister_client(chip->pci);
2699 }
2700
Takashi Iwaice43fba2005-05-30 20:33:44 +02002701 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002702 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002703 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002705 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706 }
2707
Jeff Garzikf000fd82008-04-22 13:50:34 +02002708 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002710 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002711 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002712 if (chip->remap_addr)
2713 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002715 if (chip->azx_dev) {
2716 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002717 if (chip->azx_dev[i].bdl.area) {
2718 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002719 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002720 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002721 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002722 if (chip->rb.area) {
2723 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002725 }
2726 if (chip->posbuf.area) {
2727 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002729 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002730 if (chip->region_requested)
2731 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002733 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002734#ifdef CONFIG_SND_HDA_PATCH_LOADER
2735 if (chip->fw)
2736 release_firmware(chip->fw);
2737#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 kfree(chip);
2739
2740 return 0;
2741}
2742
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002743static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744{
2745 return azx_free(device->device_data);
2746}
2747
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002748#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749/*
Takashi Iwai91219472012-04-26 12:13:25 +02002750 * Check of disabled HDMI controller by vga-switcheroo
2751 */
2752static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2753{
2754 struct pci_dev *p;
2755
2756 /* check only discrete GPU */
2757 switch (pci->vendor) {
2758 case PCI_VENDOR_ID_ATI:
2759 case PCI_VENDOR_ID_AMD:
2760 case PCI_VENDOR_ID_NVIDIA:
2761 if (pci->devfn == 1) {
2762 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2763 pci->bus->number, 0);
2764 if (p) {
2765 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2766 return p;
2767 pci_dev_put(p);
2768 }
2769 }
2770 break;
2771 }
2772 return NULL;
2773}
2774
2775static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2776{
2777 bool vga_inactive = false;
2778 struct pci_dev *p = get_bound_vga(pci);
2779
2780 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002781 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002782 vga_inactive = true;
2783 pci_dev_put(p);
2784 }
2785 return vga_inactive;
2786}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002787#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002788
2789/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002790 * white/black-listing for position_fix
2791 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002792static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002793 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2794 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002795 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002796 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002797 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002798 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Catalin Iacobc302d612012-09-09 21:41:11 +00002799 SND_PCI_QUIRK(0x1043, 0x1b43, "ASUS K53E", POS_FIX_POSBUF),
Daniel T Chene96d3122010-05-27 18:32:18 -04002800 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002801 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002802 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002803 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002804 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002805 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002806 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002807 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002808 {}
2809};
2810
2811static int __devinit check_position_fix(struct azx *chip, int fix)
2812{
2813 const struct snd_pci_quirk *q;
2814
Takashi Iwaic673ba12009-03-17 07:49:14 +01002815 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002816 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002817 case POS_FIX_LPIB:
2818 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002819 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002820 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002821 return fix;
2822 }
2823
Takashi Iwaic673ba12009-03-17 07:49:14 +01002824 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2825 if (q) {
2826 printk(KERN_INFO
2827 "hda_intel: position_fix set to %d "
2828 "for device %04x:%04x\n",
2829 q->value, q->subvendor, q->subdevice);
2830 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002831 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002832
2833 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002834 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2835 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002836 return POS_FIX_VIACOMBO;
2837 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002838 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2839 snd_printd(SFX "Using LPIB position fix\n");
2840 return POS_FIX_LPIB;
2841 }
Seth Heasleyc20c5a82012-06-14 14:23:53 -07002842 if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
2843 snd_printd(SFX "Using COMBO position fix\n");
2844 return POS_FIX_COMBO;
2845 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002846 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002847}
2848
2849/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002850 * black-lists for probe_mask
2851 */
2852static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2853 /* Thinkpad often breaks the controller communication when accessing
2854 * to the non-working (or non-existing) modem codec slot.
2855 */
2856 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2857 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2858 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002859 /* broken BIOS */
2860 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002861 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2862 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002863 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002864 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002865 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002866 /* WinFast VP200 H (Teradici) user reported broken communication */
2867 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002868 {}
2869};
2870
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002871#define AZX_FORCE_CODEC_MASK 0x100
2872
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002873static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002874{
2875 const struct snd_pci_quirk *q;
2876
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002877 chip->codec_probe_mask = probe_mask[dev];
2878 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002879 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2880 if (q) {
2881 printk(KERN_INFO
2882 "hda_intel: probe_mask set to 0x%x "
2883 "for device %04x:%04x\n",
2884 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002885 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002886 }
2887 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002888
2889 /* check forced option */
2890 if (chip->codec_probe_mask != -1 &&
2891 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2892 chip->codec_mask = chip->codec_probe_mask & 0xff;
2893 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2894 chip->codec_mask);
2895 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002896}
2897
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002898/*
Takashi Iwai716238552009-09-28 13:14:04 +02002899 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002900 */
Takashi Iwai716238552009-09-28 13:14:04 +02002901static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002902 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002903 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002904 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002905 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002906 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002907 {}
2908};
2909
2910static void __devinit check_msi(struct azx *chip)
2911{
2912 const struct snd_pci_quirk *q;
2913
Takashi Iwai716238552009-09-28 13:14:04 +02002914 if (enable_msi >= 0) {
2915 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002916 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002917 }
2918 chip->msi = 1; /* enable MSI as default */
2919 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002920 if (q) {
2921 printk(KERN_INFO
2922 "hda_intel: msi for device %04x:%04x set to %d\n",
2923 q->subvendor, q->subdevice, q->value);
2924 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002925 return;
2926 }
2927
2928 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002929 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2930 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002931 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002932 }
2933}
2934
Takashi Iwaia1585d72011-12-14 09:27:04 +01002935/* check the snoop mode availability */
2936static void __devinit azx_check_snoop_available(struct azx *chip)
2937{
2938 bool snoop = chip->snoop;
2939
2940 switch (chip->driver_type) {
2941 case AZX_DRIVER_VIA:
2942 /* force to non-snoop mode for a new VIA controller
2943 * when BIOS is set
2944 */
2945 if (snoop) {
2946 u8 val;
2947 pci_read_config_byte(chip->pci, 0x42, &val);
2948 if (!(val & 0x80) && chip->pci->revision == 0x30)
2949 snoop = false;
2950 }
2951 break;
2952 case AZX_DRIVER_ATIHDMI_NS:
2953 /* new ATI HDMI requires non-snoop */
2954 snoop = false;
2955 break;
2956 }
2957
2958 if (snoop != chip->snoop) {
2959 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2960 snoop ? "snoop" : "non-snoop");
2961 chip->snoop = snoop;
2962 }
2963}
Takashi Iwai669ba272007-08-17 09:17:36 +02002964
2965/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 * constructor
2967 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002968static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002969 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002970 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002972 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 .dev_free = azx_dev_free,
2974 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002975 struct azx *chip;
2976 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977
2978 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002979
Pavel Machek927fc862006-08-31 17:03:43 +02002980 err = pci_enable_device(pci);
2981 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982 return err;
2983
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002984 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002985 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2987 pci_disable_device(pci);
2988 return -ENOMEM;
2989 }
2990
2991 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002992 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 chip->card = card;
2994 chip->pci = pci;
2995 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002996 chip->driver_caps = driver_caps;
2997 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002998 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002999 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003000 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003001 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003002 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003003 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003004
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003005 chip->position_fix[0] = chip->position_fix[1] =
3006 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003007 /* combo mode uses LPIB for playback */
3008 if (chip->position_fix[0] == POS_FIX_COMBO) {
3009 chip->position_fix[0] = POS_FIX_LPIB;
3010 chip->position_fix[1] = POS_FIX_AUTO;
3011 }
3012
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003013 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003014
Takashi Iwai27346162006-01-12 18:28:44 +01003015 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003016 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003017 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003018
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003019 if (bdl_pos_adj[dev] < 0) {
3020 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003021 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003022 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003023 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003024 break;
3025 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003026 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003027 break;
3028 }
3029 }
3030
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003031 if (check_hdmi_disabled(pci)) {
3032 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3033 pci_name(pci));
3034 if (use_vga_switcheroo(chip)) {
3035 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3036 chip->disabled = true;
3037 goto ok;
3038 }
3039 kfree(chip);
3040 pci_disable_device(pci);
3041 return -ENXIO;
3042 }
3043
3044 err = azx_first_init(chip);
3045 if (err < 0) {
3046 azx_free(chip);
3047 return err;
3048 }
3049
3050 ok:
3051 err = register_vga_switcheroo(chip);
3052 if (err < 0) {
3053 snd_printk(KERN_ERR SFX
3054 "Error registering VGA-switcheroo client\n");
3055 azx_free(chip);
3056 return err;
3057 }
3058
3059 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3060 if (err < 0) {
3061 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3062 azx_free(chip);
3063 return err;
3064 }
3065
3066 *rchip = chip;
3067 return 0;
3068}
3069
3070static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3071{
3072 int dev = chip->dev_index;
3073 struct pci_dev *pci = chip->pci;
3074 struct snd_card *card = chip->card;
3075 int i, err;
3076 unsigned short gcap;
3077
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003078#if BITS_PER_LONG != 64
3079 /* Fix up base address on ULI M5461 */
3080 if (chip->driver_type == AZX_DRIVER_ULI) {
3081 u16 tmp3;
3082 pci_read_config_word(pci, 0x40, &tmp3);
3083 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3084 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3085 }
3086#endif
3087
Pavel Machek927fc862006-08-31 17:03:43 +02003088 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003089 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003091 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092
Pavel Machek927fc862006-08-31 17:03:43 +02003093 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003094 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 if (chip->remap_addr == NULL) {
3096 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003097 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 }
3099
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003100 if (chip->msi)
3101 if (pci_enable_msi(pci) < 0)
3102 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003103
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003104 if (azx_acquire_irq(chip, 0) < 0)
3105 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106
3107 pci_set_master(pci);
3108 synchronize_irq(chip->irq);
3109
Tobin Davisbcd72002008-01-15 11:23:55 +01003110 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003111 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003112
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003113 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003114 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003115 struct pci_dev *p_smbus;
3116 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3117 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3118 NULL);
3119 if (p_smbus) {
3120 if (p_smbus->revision < 0x30)
3121 gcap &= ~ICH6_GCAP_64OK;
3122 pci_dev_put(p_smbus);
3123 }
3124 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003125
Takashi Iwai9477c582011-05-25 09:11:37 +02003126 /* disable 64bit DMA address on some devices */
3127 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3128 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003129 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003130 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003131
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003132 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003133 if (align_buffer_size >= 0)
3134 chip->align_buffer_size = !!align_buffer_size;
3135 else {
3136 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3137 chip->align_buffer_size = 0;
3138 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3139 chip->align_buffer_size = 1;
3140 else
3141 chip->align_buffer_size = 1;
3142 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003143
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003144 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003145 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003146 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003147 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003148 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3149 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003150 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003151
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003152 /* read number of streams from GCAP register instead of using
3153 * hardcoded value
3154 */
3155 chip->capture_streams = (gcap >> 8) & 0x0f;
3156 chip->playback_streams = (gcap >> 12) & 0x0f;
3157 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003158 /* gcap didn't give any info, switching to old method */
3159
3160 switch (chip->driver_type) {
3161 case AZX_DRIVER_ULI:
3162 chip->playback_streams = ULI_NUM_PLAYBACK;
3163 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003164 break;
3165 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003166 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003167 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3168 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003169 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003170 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003171 default:
3172 chip->playback_streams = ICH6_NUM_PLAYBACK;
3173 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003174 break;
3175 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003176 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003177 chip->capture_index_offset = 0;
3178 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003179 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003180 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3181 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003182 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003183 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003184 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003185 }
3186
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003187 for (i = 0; i < chip->num_streams; i++) {
3188 /* allocate memory for the BDL for each stream */
3189 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3190 snd_dma_pci_data(chip->pci),
3191 BDL_SIZE, &chip->azx_dev[i].bdl);
3192 if (err < 0) {
3193 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003194 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003195 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003196 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003198 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003199 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3200 snd_dma_pci_data(chip->pci),
3201 chip->num_streams * 8, &chip->posbuf);
3202 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003203 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003204 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003206 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003208 err = azx_alloc_cmd_io(chip);
3209 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003210 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211
3212 /* initialize streams */
3213 azx_init_stream(chip);
3214
3215 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003216 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003217 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
3219 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003220 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003222 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 }
3224
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003225 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003226 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3227 sizeof(card->shortname));
3228 snprintf(card->longname, sizeof(card->longname),
3229 "%s at 0x%lx irq %i",
3230 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003231
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233}
3234
Takashi Iwaicb53c622007-08-10 17:21:45 +02003235static void power_down_all_codecs(struct azx *chip)
3236{
Takashi Iwai83012a72012-08-24 18:38:08 +02003237#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003238 /* The codecs were powered up in snd_hda_codec_new().
3239 * Now all initialization done, so turn them down if possible
3240 */
3241 struct hda_codec *codec;
3242 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3243 snd_hda_power_down(codec);
3244 }
3245#endif
3246}
3247
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003248#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003249/* callback from request_firmware_nowait() */
3250static void azx_firmware_cb(const struct firmware *fw, void *context)
3251{
3252 struct snd_card *card = context;
3253 struct azx *chip = card->private_data;
3254 struct pci_dev *pci = chip->pci;
3255
3256 if (!fw) {
3257 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3258 goto error;
3259 }
3260
3261 chip->fw = fw;
3262 if (!chip->disabled) {
3263 /* continue probing */
3264 if (azx_probe_continue(chip))
3265 goto error;
3266 }
3267 return; /* OK */
3268
3269 error:
3270 snd_card_free(card);
3271 pci_set_drvdata(pci, NULL);
3272}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003273#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003274
Takashi Iwaid01ce992007-07-27 16:52:19 +02003275static int __devinit azx_probe(struct pci_dev *pci,
3276 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003278 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003279 struct snd_card *card;
3280 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003281 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003282 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003284 if (dev >= SNDRV_CARDS)
3285 return -ENODEV;
3286 if (!enable[dev]) {
3287 dev++;
3288 return -ENOENT;
3289 }
3290
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003291 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3292 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003294 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 }
3296
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003297 snd_card_set_dev(card, &pci->dev);
3298
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003299 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003300 if (err < 0)
3301 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003302 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003303 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304
Takashi Iwai4918cda2012-08-09 12:33:28 +02003305#ifdef CONFIG_SND_HDA_PATCH_LOADER
3306 if (patch[dev] && *patch[dev]) {
3307 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3308 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003309 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3310 &pci->dev, GFP_KERNEL, card,
3311 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003312 if (err < 0)
3313 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003314 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003315 }
3316#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3317
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003318 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003319 err = azx_probe_continue(chip);
3320 if (err < 0)
3321 goto out_free;
3322 }
3323
3324 pci_set_drvdata(pci, card);
3325
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003326 if (pci_dev_run_wake(pci))
3327 pm_runtime_put_noidle(&pci->dev);
3328
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003329 dev++;
3330 return 0;
3331
3332out_free:
3333 snd_card_free(card);
3334 return err;
3335}
3336
3337static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3338{
3339 int dev = chip->dev_index;
3340 int err;
3341
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003342#ifdef CONFIG_SND_HDA_INPUT_BEEP
3343 chip->beep_mode = beep_mode[dev];
3344#endif
3345
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003347 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003348 if (err < 0)
3349 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003350#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003351 if (chip->fw) {
3352 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3353 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003354 if (err < 0)
3355 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003356 release_firmware(chip->fw); /* no longer needed */
3357 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003358 }
3359#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003360 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003361 err = azx_codec_configure(chip);
3362 if (err < 0)
3363 goto out_free;
3364 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365
3366 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003367 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003368 if (err < 0)
3369 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370
3371 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003372 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003373 if (err < 0)
3374 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003376 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003377 if (err < 0)
3378 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379
Takashi Iwaicb53c622007-08-10 17:21:45 +02003380 chip->running = 1;
3381 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003382 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003383 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384
Takashi Iwai91219472012-04-26 12:13:25 +02003385 return 0;
3386
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003387out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003388 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003389 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003390}
3391
3392static void __devexit azx_remove(struct pci_dev *pci)
3393{
Takashi Iwai91219472012-04-26 12:13:25 +02003394 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003395
3396 if (pci_dev_run_wake(pci))
3397 pm_runtime_get_noresume(&pci->dev);
3398
Takashi Iwai91219472012-04-26 12:13:25 +02003399 if (card)
3400 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401 pci_set_drvdata(pci, NULL);
3402}
3403
3404/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003405static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003406 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003407 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003408 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003409 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasleycea310e2010-09-10 16:29:56 -07003410 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003411 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003412 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3413 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003414 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003415 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003416 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003417 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003418 /* Lynx Point */
3419 { PCI_DEVICE(0x8086, 0x8c20),
3420 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003421 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
James Ralston144dad92012-08-09 09:38:59 -07003422 /* Lynx Point-LP */
3423 { PCI_DEVICE(0x8086, 0x9c20),
3424 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3425 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3426 /* Lynx Point-LP */
3427 { PCI_DEVICE(0x8086, 0x9c21),
3428 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3429 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003430 /* Haswell */
3431 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003432 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003433 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003434 { PCI_DEVICE(0x8086, 0x0d0c),
3435 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3436 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Takashi Iwai87218e92008-02-21 08:13:11 +01003437 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003438 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003439 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003440 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003441 { PCI_DEVICE(0x8086, 0x080a),
3442 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003443 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003444 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003445 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003446 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3447 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003448 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003449 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3450 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003451 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003452 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3453 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003454 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003455 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3456 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003457 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003458 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3459 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003460 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003461 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3462 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003463 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003464 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3465 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003466 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003467 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3468 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003469 /* Generic Intel */
3470 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3471 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3472 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003473 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003474 /* ATI SB 450/600/700/800/900 */
3475 { PCI_DEVICE(0x1002, 0x437b),
3476 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3477 { PCI_DEVICE(0x1002, 0x4383),
3478 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3479 /* AMD Hudson */
3480 { PCI_DEVICE(0x1022, 0x780d),
3481 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003482 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003483 { PCI_DEVICE(0x1002, 0x793b),
3484 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3485 { PCI_DEVICE(0x1002, 0x7919),
3486 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3487 { PCI_DEVICE(0x1002, 0x960f),
3488 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3489 { PCI_DEVICE(0x1002, 0x970f),
3490 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3491 { PCI_DEVICE(0x1002, 0xaa00),
3492 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3493 { PCI_DEVICE(0x1002, 0xaa08),
3494 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3495 { PCI_DEVICE(0x1002, 0xaa10),
3496 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3497 { PCI_DEVICE(0x1002, 0xaa18),
3498 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3499 { PCI_DEVICE(0x1002, 0xaa20),
3500 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3501 { PCI_DEVICE(0x1002, 0xaa28),
3502 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3503 { PCI_DEVICE(0x1002, 0xaa30),
3504 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3505 { PCI_DEVICE(0x1002, 0xaa38),
3506 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3507 { PCI_DEVICE(0x1002, 0xaa40),
3508 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3509 { PCI_DEVICE(0x1002, 0xaa48),
3510 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003511 { PCI_DEVICE(0x1002, 0x9902),
3512 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3513 { PCI_DEVICE(0x1002, 0xaaa0),
3514 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3515 { PCI_DEVICE(0x1002, 0xaaa8),
3516 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3517 { PCI_DEVICE(0x1002, 0xaab0),
3518 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003519 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003520 { PCI_DEVICE(0x1106, 0x3288),
3521 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003522 /* VIA GFX VT7122/VX900 */
3523 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3524 /* VIA GFX VT6122/VX11 */
3525 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003526 /* SIS966 */
3527 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3528 /* ULI M5461 */
3529 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3530 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003531 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3532 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3533 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003534 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003535 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003536 { PCI_DEVICE(0x6549, 0x1200),
3537 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003538 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003539 /* CTHDA chips */
3540 { PCI_DEVICE(0x1102, 0x0010),
3541 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3542 { PCI_DEVICE(0x1102, 0x0012),
3543 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003544#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3545 /* the following entry conflicts with snd-ctxfi driver,
3546 * as ctxfi driver mutates from HD-audio to native mode with
3547 * a special command sequence.
3548 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003549 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3550 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3551 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003552 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003553 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003554#else
3555 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003556 { PCI_DEVICE(0x1102, 0x0009),
3557 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003558 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003559#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003560 /* Vortex86MX */
3561 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003562 /* VMware HDAudio */
3563 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003564 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003565 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3566 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3567 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003568 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003569 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3570 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3571 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003572 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573 { 0, }
3574};
3575MODULE_DEVICE_TABLE(pci, azx_ids);
3576
3577/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003578static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003579 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580 .id_table = azx_ids,
3581 .probe = azx_probe,
3582 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003583 .driver = {
3584 .pm = AZX_PM_OPS,
3585 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586};
3587
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003588module_pci_driver(azx_driver);