blob: 3b695c12606adfb41d392e2ff569d5c0d030357c [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
753 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Paulo Zanonic67a4702013-08-19 13:18:09 -0300819 intel_aux_display_runtime_get(dev_priv);
820
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100823 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839 ret = -EBUSY;
840 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100841 }
842
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400874
Todd Previte74ebf292015-04-15 08:38:41 -0700875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
885 continue;
886 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700888 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100889 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EBUSY;
895 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 }
897
Jim Bridee058c942015-05-27 10:21:48 -0700898done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EIO;
905 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100912 ret = -ETIMEDOUT;
913 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100922 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300929 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100930
Jani Nikula884f19e2014-03-14 16:51:14 +0200931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
Ville Syrjälä773538e82014-09-04 14:54:56 +0300934 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300935
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100936 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937}
938
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300954
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200960 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 break;
980
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 rxsize = msg->size + 1;
985
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
988
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
1000 }
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001007
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikula9d1a1032014-03-14 16:51:15 +02001011static void
1012intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001015 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1017 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001018 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001019 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001020 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001021 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001023 /* On SKL we don't have Aux for port E so we rely on VBT to set
1024 * a proper alternate aux channel.
1025 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001026 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001027 switch (info->alternate_aux_channel) {
1028 case DP_AUX_B:
1029 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1030 break;
1031 case DP_AUX_C:
1032 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1033 break;
1034 case DP_AUX_D:
1035 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_A:
1038 default:
1039 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1040 }
1041 }
1042
Jani Nikula33ad6622014-03-14 16:51:16 +02001043 switch (port) {
1044 case PORT_A:
1045 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001046 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001048 case PORT_B:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001050 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001051 break;
1052 case PORT_C:
1053 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001054 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001055 break;
1056 case PORT_D:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001058 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001059 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001060 case PORT_E:
1061 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1062 name = "DPDDC-E";
1063 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001064 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001065 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001066 }
1067
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001068 /*
1069 * The AUX_CTL register is usually DP_CTL + 0x10.
1070 *
1071 * On Haswell and Broadwell though:
1072 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1073 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1074 *
1075 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1076 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001077 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001078 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001079
Jani Nikula0b998362014-03-14 16:51:17 +02001080 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001081 intel_dp->aux.dev = dev->dev;
1082 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001083
Jani Nikula0b998362014-03-14 16:51:17 +02001084 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1085 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001087 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001088 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001089 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001090 name, ret);
1091 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001092 }
David Flynn8316f332010-12-08 16:10:21 +00001093
Jani Nikula0b998362014-03-14 16:51:17 +02001094 ret = sysfs_create_link(&connector->base.kdev->kobj,
1095 &intel_dp->aux.ddc.dev.kobj,
1096 intel_dp->aux.ddc.dev.kobj.name);
1097 if (ret < 0) {
1098 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001099 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001100 }
1101}
1102
Imre Deak80f65de2014-02-11 17:12:49 +02001103static void
1104intel_dp_connector_unregister(struct intel_connector *intel_connector)
1105{
1106 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1107
Dave Airlie0e32b392014-05-02 14:02:48 +10001108 if (!intel_connector->mst_port)
1109 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1110 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001111 intel_connector_unregister(intel_connector);
1112}
1113
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001114static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001115skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001116{
1117 u32 ctrl1;
1118
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001119 memset(&pipe_config->dpll_hw_state, 0,
1120 sizeof(pipe_config->dpll_hw_state));
1121
Damien Lespiau5416d872014-11-14 17:24:33 +00001122 pipe_config->ddi_pll_sel = SKL_DPLL0;
1123 pipe_config->dpll_hw_state.cfgcr1 = 0;
1124 pipe_config->dpll_hw_state.cfgcr2 = 0;
1125
1126 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001127 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301128 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001130 SKL_DPLL0);
1131 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301132 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001134 SKL_DPLL0);
1135 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001137 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001138 SKL_DPLL0);
1139 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301140 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001141 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301142 SKL_DPLL0);
1143 break;
1144 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1145 results in CDCLK change. Need to handle the change of CDCLK by
1146 disabling pipes and re-enabling them */
1147 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001148 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301149 SKL_DPLL0);
1150 break;
1151 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001152 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 SKL_DPLL0);
1154 break;
1155
Damien Lespiau5416d872014-11-14 17:24:33 +00001156 }
1157 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1158}
1159
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001160void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001161hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001162{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001163 memset(&pipe_config->dpll_hw_state, 0,
1164 sizeof(pipe_config->dpll_hw_state));
1165
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001166 switch (pipe_config->port_clock / 2) {
1167 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001168 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1169 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001170 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001171 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1172 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001173 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001174 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1175 break;
1176 }
1177}
1178
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301179static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001180intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301181{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001182 if (intel_dp->num_sink_rates) {
1183 *sink_rates = intel_dp->sink_rates;
1184 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301185 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001186
1187 *sink_rates = default_rates;
1188
1189 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301190}
1191
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301192static bool intel_dp_source_supports_hbr2(struct drm_device *dev)
1193{
1194 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001195 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301196 return false;
1197
1198 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1199 (INTEL_INFO(dev)->gen >= 9))
1200 return true;
1201 else
1202 return false;
1203}
1204
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301205static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001206intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301207{
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301208 int size;
1209
Sonika Jindal64987fc2015-05-26 17:50:13 +05301210 if (IS_BROXTON(dev)) {
1211 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301212 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001213 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301214 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301215 size = ARRAY_SIZE(skl_rates);
1216 } else {
1217 *source_rates = default_rates;
1218 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301219 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001220
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301221 /* This depends on the fact that 5.4 is last value in the array */
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301222 if (!intel_dp_source_supports_hbr2(dev))
1223 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001224
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301225 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301226}
1227
Daniel Vetter0e503382014-07-04 11:26:04 -03001228static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001229intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001230 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001231{
1232 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001233 const struct dp_link_dpll *divisor = NULL;
1234 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001235
1236 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001237 divisor = gen4_dpll;
1238 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001239 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001240 divisor = pch_dpll;
1241 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001242 } else if (IS_CHERRYVIEW(dev)) {
1243 divisor = chv_dpll;
1244 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001246 divisor = vlv_dpll;
1247 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001248 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001249
1250 if (divisor && count) {
1251 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001252 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001253 pipe_config->dpll = divisor[i].dpll;
1254 pipe_config->clock_set = true;
1255 break;
1256 }
1257 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001258 }
1259}
1260
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001261static int intersect_rates(const int *source_rates, int source_len,
1262 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001263 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301264{
1265 int i = 0, j = 0, k = 0;
1266
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301267 while (i < source_len && j < sink_len) {
1268 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001269 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1270 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001271 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301272 ++k;
1273 ++i;
1274 ++j;
1275 } else if (source_rates[i] < sink_rates[j]) {
1276 ++i;
1277 } else {
1278 ++j;
1279 }
1280 }
1281 return k;
1282}
1283
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001284static int intel_dp_common_rates(struct intel_dp *intel_dp,
1285 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001286{
1287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1288 const int *source_rates, *sink_rates;
1289 int source_len, sink_len;
1290
1291 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1292 source_len = intel_dp_source_rates(dev, &source_rates);
1293
1294 return intersect_rates(source_rates, source_len,
1295 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297}
1298
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001299static void snprintf_int_array(char *str, size_t len,
1300 const int *array, int nelem)
1301{
1302 int i;
1303
1304 str[0] = '\0';
1305
1306 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001307 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001308 if (r >= len)
1309 return;
1310 str += r;
1311 len -= r;
1312 }
1313}
1314
1315static void intel_dp_print_rates(struct intel_dp *intel_dp)
1316{
1317 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1318 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001319 int source_len, sink_len, common_len;
1320 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001321 char str[128]; /* FIXME: too big for stack? */
1322
1323 if ((drm_debug & DRM_UT_KMS) == 0)
1324 return;
1325
1326 source_len = intel_dp_source_rates(dev, &source_rates);
1327 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1328 DRM_DEBUG_KMS("source rates: %s\n", str);
1329
1330 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1331 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1332 DRM_DEBUG_KMS("sink rates: %s\n", str);
1333
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001334 common_len = intel_dp_common_rates(intel_dp, common_rates);
1335 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1336 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001337}
1338
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001339static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340{
1341 int i = 0;
1342
1343 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1344 if (find == rates[i])
1345 break;
1346
1347 return i;
1348}
1349
Ville Syrjälä50fec212015-03-12 17:10:34 +02001350int
1351intel_dp_max_link_rate(struct intel_dp *intel_dp)
1352{
1353 int rates[DP_MAX_SUPPORTED_RATES] = {};
1354 int len;
1355
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001357 if (WARN_ON(len <= 0))
1358 return 162000;
1359
1360 return rates[rate_to_index(0, rates) - 1];
1361}
1362
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001363int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1364{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001365 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001366}
1367
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001368static void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1369 uint8_t *link_bw, uint8_t *rate_select)
1370{
1371 if (intel_dp->num_sink_rates) {
1372 *link_bw = 0;
1373 *rate_select =
1374 intel_dp_rate_select(intel_dp, port_clock);
1375 } else {
1376 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1377 *rate_select = 0;
1378 }
1379}
1380
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001381bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001382intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001383 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001384{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001385 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001386 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001387 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001388 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001389 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001390 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001391 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001392 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001393 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001394 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001395 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001396 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301397 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001398 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001399 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001400 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1401 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001402 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301403
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301405
1406 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001409 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001410
Imre Deakbc7d38a2013-05-16 14:40:36 +03001411 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001412 pipe_config->has_pch_encoder = true;
1413
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001414 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001415 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001416 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417
Jani Nikuladd06f902012-10-19 14:51:50 +03001418 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1419 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1420 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001421
1422 if (INTEL_INFO(dev)->gen >= 9) {
1423 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001424 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001425 if (ret)
1426 return ret;
1427 }
1428
Matt Roperb56676272015-11-04 09:05:27 -08001429 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001430 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1431 intel_connector->panel.fitting_mode);
1432 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001433 intel_pch_panel_fitting(intel_crtc, pipe_config,
1434 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001435 }
1436
Daniel Vettercb1793c2012-06-04 18:39:21 +02001437 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001438 return false;
1439
Daniel Vetter083f9562012-04-20 20:23:49 +02001440 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301441 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001442 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001443 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001444
Daniel Vetter36008362013-03-27 00:44:59 +01001445 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1446 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001447 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001448 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301449
1450 /* Get bpp from vbt only for panels that dont have bpp in edid */
1451 if (intel_connector->base.display_info.bpc == 0 &&
1452 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001453 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1454 dev_priv->vbt.edp_bpp);
1455 bpp = dev_priv->vbt.edp_bpp;
1456 }
1457
Jani Nikula344c5bb2014-09-09 11:25:13 +03001458 /*
1459 * Use the maximum clock and number of lanes the eDP panel
1460 * advertizes being capable of. The panels are generally
1461 * designed to support only a single clock and lane
1462 * configuration, and typically these values correspond to the
1463 * native resolution of the panel.
1464 */
1465 min_lane_count = max_lane_count;
1466 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001467 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001468
Daniel Vetter36008362013-03-27 00:44:59 +01001469 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001470 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1471 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001472
Dave Airliec6930992014-07-14 11:04:39 +10001473 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474 for (lane_count = min_lane_count;
1475 lane_count <= max_lane_count;
1476 lane_count <<= 1) {
1477
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001478 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001479 link_avail = intel_dp_max_data_rate(link_clock,
1480 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001481
Daniel Vetter36008362013-03-27 00:44:59 +01001482 if (mode_rate <= link_avail) {
1483 goto found;
1484 }
1485 }
1486 }
1487 }
1488
1489 return false;
1490
1491found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001492 if (intel_dp->color_range_auto) {
1493 /*
1494 * See:
1495 * CEA-861-E - 5.1 Default Encoding Parameters
1496 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1497 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001498 pipe_config->limited_color_range =
1499 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1500 } else {
1501 pipe_config->limited_color_range =
1502 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001503 }
1504
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001505 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301506
Daniel Vetter657445f2013-05-04 10:09:18 +02001507 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001508 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001509
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001510 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1511 &link_bw, &rate_select);
1512
1513 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1514 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001515 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001516 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1517 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001519 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001520 adjusted_mode->crtc_clock,
1521 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001522 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001523
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301524 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301525 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001526 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301527 intel_link_compute_m_n(bpp, lane_count,
1528 intel_connector->panel.downclock_mode->clock,
1529 pipe_config->port_clock,
1530 &pipe_config->dp_m2_n2);
1531 }
1532
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001533 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001534 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301535 else if (IS_BROXTON(dev))
1536 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001537 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001538 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001539 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001540 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001541
Daniel Vetter36008362013-03-27 00:44:59 +01001542 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543}
1544
Daniel Vetter7c62a162013-06-01 17:16:20 +02001545static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001546{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001547 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1548 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1549 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 u32 dpa_ctl;
1552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001553 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1554 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001555 dpa_ctl = I915_READ(DP_A);
1556 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001558 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001559 /* For a long time we've carried around a ILK-DevA w/a for the
1560 * 160MHz clock. If we're really unlucky, it's still required.
1561 */
1562 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001563 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001564 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001565 } else {
1566 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001567 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001568 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001569
Daniel Vetterea9b6002012-11-29 15:59:31 +01001570 I915_WRITE(DP_A, dpa_ctl);
1571
1572 POSTING_READ(DP_A);
1573 udelay(500);
1574}
1575
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001576void intel_dp_set_link_params(struct intel_dp *intel_dp,
1577 const struct intel_crtc_state *pipe_config)
1578{
1579 intel_dp->link_rate = pipe_config->port_clock;
1580 intel_dp->lane_count = pipe_config->lane_count;
1581}
1582
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001583static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001584{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001585 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001587 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001588 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001589 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001590 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001591
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001592 intel_dp_set_link_params(intel_dp, crtc->config);
1593
Keith Packard417e8222011-11-01 19:54:11 -07001594 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001595 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001596 *
1597 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001598 * SNB CPU
1599 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001600 * CPT PCH
1601 *
1602 * IBX PCH and CPU are the same for almost everything,
1603 * except that the CPU DP PLL is configured in this
1604 * register
1605 *
1606 * CPT PCH is quite different, having many bits moved
1607 * to the TRANS_DP_CTL register instead. That
1608 * configuration happens (oddly) in ironlake_pch_enable
1609 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001610
Keith Packard417e8222011-11-01 19:54:11 -07001611 /* Preserve the BIOS-computed detected bit. This is
1612 * supposed to be read-only.
1613 */
1614 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001615
Keith Packard417e8222011-11-01 19:54:11 -07001616 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001617 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001618 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001619
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001620 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001621 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001622
Keith Packard417e8222011-11-01 19:54:11 -07001623 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001624
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001625 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001626 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1627 intel_dp->DP |= DP_SYNC_HS_HIGH;
1628 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1629 intel_dp->DP |= DP_SYNC_VS_HIGH;
1630 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1631
Jani Nikula6aba5b62013-10-04 15:08:10 +03001632 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001633 intel_dp->DP |= DP_ENHANCED_FRAMING;
1634
Daniel Vetter7c62a162013-06-01 17:16:20 +02001635 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001636 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001637 u32 trans_dp;
1638
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001639 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001640
1641 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1642 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1643 trans_dp |= TRANS_DP_ENH_FRAMING;
1644 else
1645 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1646 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001647 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001648 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1649 crtc->config->limited_color_range)
1650 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001651
1652 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1653 intel_dp->DP |= DP_SYNC_HS_HIGH;
1654 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1655 intel_dp->DP |= DP_SYNC_VS_HIGH;
1656 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1657
Jani Nikula6aba5b62013-10-04 15:08:10 +03001658 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001659 intel_dp->DP |= DP_ENHANCED_FRAMING;
1660
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001661 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001662 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001663 else if (crtc->pipe == PIPE_B)
1664 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001665 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666}
1667
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001668#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1669#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001670
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001671#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1672#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001673
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001674#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1675#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001676
Daniel Vetter4be73782014-01-17 14:39:48 +01001677static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001678 u32 mask,
1679 u32 value)
1680{
Paulo Zanoni30add222012-10-26 19:05:45 -02001681 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001682 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001683 u32 pp_stat_reg, pp_ctrl_reg;
1684
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001685 lockdep_assert_held(&dev_priv->pps_mutex);
1686
Jani Nikulabf13e812013-09-06 07:40:05 +03001687 pp_stat_reg = _pp_stat_reg(intel_dp);
1688 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001689
1690 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001691 mask, value,
1692 I915_READ(pp_stat_reg),
1693 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001694
Jesse Barnes453c5422013-03-28 09:55:41 -07001695 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001696 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001697 I915_READ(pp_stat_reg),
1698 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001699 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001700
1701 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001702}
1703
Daniel Vetter4be73782014-01-17 14:39:48 +01001704static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001705{
1706 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001707 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001708}
1709
Daniel Vetter4be73782014-01-17 14:39:48 +01001710static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001711{
Keith Packardbd943152011-09-18 23:09:52 -07001712 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001713 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001714}
Keith Packardbd943152011-09-18 23:09:52 -07001715
Daniel Vetter4be73782014-01-17 14:39:48 +01001716static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001717{
1718 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001719
1720 /* When we disable the VDD override bit last we have to do the manual
1721 * wait. */
1722 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1723 intel_dp->panel_power_cycle_delay);
1724
Daniel Vetter4be73782014-01-17 14:39:48 +01001725 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001726}
Keith Packardbd943152011-09-18 23:09:52 -07001727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001729{
1730 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1731 intel_dp->backlight_on_delay);
1732}
1733
Daniel Vetter4be73782014-01-17 14:39:48 +01001734static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001735{
1736 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1737 intel_dp->backlight_off_delay);
1738}
Keith Packard99ea7122011-11-01 19:57:50 -07001739
Keith Packard832dd3c2011-11-01 19:34:06 -07001740/* Read the current pp_control value, unlocking the register if it
1741 * is locked
1742 */
1743
Jesse Barnes453c5422013-03-28 09:55:41 -07001744static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001745{
Jesse Barnes453c5422013-03-28 09:55:41 -07001746 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001749
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001750 lockdep_assert_held(&dev_priv->pps_mutex);
1751
Jani Nikulabf13e812013-09-06 07:40:05 +03001752 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301753 if (!IS_BROXTON(dev)) {
1754 control &= ~PANEL_UNLOCK_MASK;
1755 control |= PANEL_UNLOCK_REGS;
1756 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001757 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001758}
1759
Ville Syrjälä951468f2014-09-04 14:55:31 +03001760/*
1761 * Must be paired with edp_panel_vdd_off().
1762 * Must hold pps_mutex around the whole on/off sequence.
1763 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1764 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001765static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001766{
Paulo Zanoni30add222012-10-26 19:05:45 -02001767 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1769 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001770 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001771 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001772 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001773 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001774 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001775
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001776 lockdep_assert_held(&dev_priv->pps_mutex);
1777
Keith Packard97af61f572011-09-28 16:23:51 -07001778 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001779 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001780
Egbert Eich2c623c12014-11-25 12:54:57 +01001781 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001782 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001783
Daniel Vetter4be73782014-01-17 14:39:48 +01001784 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001785 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001786
Imre Deak4e6e1a52014-03-27 17:45:11 +02001787 power_domain = intel_display_port_power_domain(intel_encoder);
1788 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001789
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001790 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1791 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001792
Daniel Vetter4be73782014-01-17 14:39:48 +01001793 if (!edp_have_panel_power(intel_dp))
1794 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001795
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001797 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001798
Jani Nikulabf13e812013-09-06 07:40:05 +03001799 pp_stat_reg = _pp_stat_reg(intel_dp);
1800 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001801
1802 I915_WRITE(pp_ctrl_reg, pp);
1803 POSTING_READ(pp_ctrl_reg);
1804 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1805 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001806 /*
1807 * If the panel wasn't on, delay before accessing aux channel
1808 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001809 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001810 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1811 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001812 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001813 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001814
1815 return need_to_disable;
1816}
1817
Ville Syrjälä951468f2014-09-04 14:55:31 +03001818/*
1819 * Must be paired with intel_edp_panel_vdd_off() or
1820 * intel_edp_panel_off().
1821 * Nested calls to these functions are not allowed since
1822 * we drop the lock. Caller must use some higher level
1823 * locking to prevent nested calls from other threads.
1824 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001825void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001826{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001827 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001828
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001829 if (!is_edp(intel_dp))
1830 return;
1831
Ville Syrjälä773538e82014-09-04 14:54:56 +03001832 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001833 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001834 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001835
Rob Clarke2c719b2014-12-15 13:56:32 -05001836 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001837 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001838}
1839
Daniel Vetter4be73782014-01-17 14:39:48 +01001840static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001841{
Paulo Zanoni30add222012-10-26 19:05:45 -02001842 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001843 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001844 struct intel_digital_port *intel_dig_port =
1845 dp_to_dig_port(intel_dp);
1846 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1847 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001848 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001849 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001850
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001851 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001852
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001853 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001854
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001855 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001856 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001857
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001858 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1859 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001860
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001861 pp = ironlake_get_pp_control(intel_dp);
1862 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001863
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001864 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1865 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001866
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001867 I915_WRITE(pp_ctrl_reg, pp);
1868 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001869
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001870 /* Make sure sequencer is idle before allowing subsequent activity */
1871 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1872 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001873
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001874 if ((pp & POWER_TARGET_ON) == 0)
1875 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001876
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 power_domain = intel_display_port_power_domain(intel_encoder);
1878 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001879}
1880
Daniel Vetter4be73782014-01-17 14:39:48 +01001881static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001882{
1883 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1884 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001885
Ville Syrjälä773538e82014-09-04 14:54:56 +03001886 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001887 if (!intel_dp->want_panel_vdd)
1888 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001889 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001890}
1891
Imre Deakaba86892014-07-30 15:57:31 +03001892static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1893{
1894 unsigned long delay;
1895
1896 /*
1897 * Queue the timer to fire a long time from now (relative to the power
1898 * down delay) to keep the panel power up across a sequence of
1899 * operations.
1900 */
1901 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1902 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1903}
1904
Ville Syrjälä951468f2014-09-04 14:55:31 +03001905/*
1906 * Must be paired with edp_panel_vdd_on().
1907 * Must hold pps_mutex around the whole on/off sequence.
1908 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1909 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001910static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001911{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001912 struct drm_i915_private *dev_priv =
1913 intel_dp_to_dev(intel_dp)->dev_private;
1914
1915 lockdep_assert_held(&dev_priv->pps_mutex);
1916
Keith Packard97af61f572011-09-28 16:23:51 -07001917 if (!is_edp(intel_dp))
1918 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001919
Rob Clarke2c719b2014-12-15 13:56:32 -05001920 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001921 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001922
Keith Packardbd943152011-09-18 23:09:52 -07001923 intel_dp->want_panel_vdd = false;
1924
Imre Deakaba86892014-07-30 15:57:31 +03001925 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001926 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001927 else
1928 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001929}
1930
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001931static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001932{
Paulo Zanoni30add222012-10-26 19:05:45 -02001933 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001934 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001935 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001936 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001937
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001938 lockdep_assert_held(&dev_priv->pps_mutex);
1939
Keith Packard97af61f572011-09-28 16:23:51 -07001940 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001941 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1944 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001945
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001946 if (WARN(edp_have_panel_power(intel_dp),
1947 "eDP port %c panel power already on\n",
1948 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001949 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001950
Daniel Vetter4be73782014-01-17 14:39:48 +01001951 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001952
Jani Nikulabf13e812013-09-06 07:40:05 +03001953 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001954 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001955 if (IS_GEN5(dev)) {
1956 /* ILK workaround: disable reset around power sequence */
1957 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001958 I915_WRITE(pp_ctrl_reg, pp);
1959 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001960 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001961
Keith Packard1c0ae802011-09-19 13:59:29 -07001962 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001963 if (!IS_GEN5(dev))
1964 pp |= PANEL_POWER_RESET;
1965
Jesse Barnes453c5422013-03-28 09:55:41 -07001966 I915_WRITE(pp_ctrl_reg, pp);
1967 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001968
Daniel Vetter4be73782014-01-17 14:39:48 +01001969 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001970 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001971
Keith Packard05ce1a42011-09-29 16:33:01 -07001972 if (IS_GEN5(dev)) {
1973 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 I915_WRITE(pp_ctrl_reg, pp);
1975 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001976 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001977}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001978
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001979void intel_edp_panel_on(struct intel_dp *intel_dp)
1980{
1981 if (!is_edp(intel_dp))
1982 return;
1983
1984 pps_lock(intel_dp);
1985 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001986 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001987}
1988
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001989
1990static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001991{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001992 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1993 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001994 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001995 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001996 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001997 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001998 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001999
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002000 lockdep_assert_held(&dev_priv->pps_mutex);
2001
Keith Packard97af61f572011-09-28 16:23:51 -07002002 if (!is_edp(intel_dp))
2003 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002004
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002005 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2006 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002007
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002008 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2009 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002010
Jesse Barnes453c5422013-03-28 09:55:41 -07002011 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002012 /* We need to switch off panel power _and_ force vdd, for otherwise some
2013 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002014 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2015 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002016
Jani Nikulabf13e812013-09-06 07:40:05 +03002017 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002018
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002019 intel_dp->want_panel_vdd = false;
2020
Jesse Barnes453c5422013-03-28 09:55:41 -07002021 I915_WRITE(pp_ctrl_reg, pp);
2022 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002023
Paulo Zanonidce56b32013-12-19 14:29:40 -02002024 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002025 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002026
2027 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002028 power_domain = intel_display_port_power_domain(intel_encoder);
2029 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002030}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002031
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002032void intel_edp_panel_off(struct intel_dp *intel_dp)
2033{
2034 if (!is_edp(intel_dp))
2035 return;
2036
2037 pps_lock(intel_dp);
2038 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002039 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002040}
2041
Jani Nikula1250d102014-08-12 17:11:39 +03002042/* Enable backlight in the panel power control. */
2043static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002044{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002045 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2046 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002049 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002050
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002051 /*
2052 * If we enable the backlight right away following a panel power
2053 * on, we may see slight flicker as the panel syncs with the eDP
2054 * link. So delay a bit to make sure the image is solid before
2055 * allowing it to appear.
2056 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002057 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002058
Ville Syrjälä773538e82014-09-04 14:54:56 +03002059 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002060
Jesse Barnes453c5422013-03-28 09:55:41 -07002061 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002062 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002063
Jani Nikulabf13e812013-09-06 07:40:05 +03002064 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002065
2066 I915_WRITE(pp_ctrl_reg, pp);
2067 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002068
Ville Syrjälä773538e82014-09-04 14:54:56 +03002069 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002070}
2071
Jani Nikula1250d102014-08-12 17:11:39 +03002072/* Enable backlight PWM and backlight PP control. */
2073void intel_edp_backlight_on(struct intel_dp *intel_dp)
2074{
2075 if (!is_edp(intel_dp))
2076 return;
2077
2078 DRM_DEBUG_KMS("\n");
2079
2080 intel_panel_enable_backlight(intel_dp->attached_connector);
2081 _intel_edp_backlight_on(intel_dp);
2082}
2083
2084/* Disable backlight in the panel power control. */
2085static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002086{
Paulo Zanoni30add222012-10-26 19:05:45 -02002087 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002090 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002091
Keith Packardf01eca22011-09-28 16:48:10 -07002092 if (!is_edp(intel_dp))
2093 return;
2094
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002096
Jesse Barnes453c5422013-03-28 09:55:41 -07002097 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002098 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002099
Jani Nikulabf13e812013-09-06 07:40:05 +03002100 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002101
2102 I915_WRITE(pp_ctrl_reg, pp);
2103 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002104
Ville Syrjälä773538e82014-09-04 14:54:56 +03002105 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002106
Paulo Zanonidce56b32013-12-19 14:29:40 -02002107 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002108 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002109}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002110
Jani Nikula1250d102014-08-12 17:11:39 +03002111/* Disable backlight PP control and backlight PWM. */
2112void intel_edp_backlight_off(struct intel_dp *intel_dp)
2113{
2114 if (!is_edp(intel_dp))
2115 return;
2116
2117 DRM_DEBUG_KMS("\n");
2118
2119 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002120 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002121}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002122
Jani Nikula73580fb72014-08-12 17:11:41 +03002123/*
2124 * Hook for controlling the panel power control backlight through the bl_power
2125 * sysfs attribute. Take care to handle multiple calls.
2126 */
2127static void intel_edp_backlight_power(struct intel_connector *connector,
2128 bool enable)
2129{
2130 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002131 bool is_enabled;
2132
Ville Syrjälä773538e82014-09-04 14:54:56 +03002133 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002134 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002135 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002136
2137 if (is_enabled == enable)
2138 return;
2139
Jani Nikula23ba9372014-08-27 14:08:43 +03002140 DRM_DEBUG_KMS("panel power control backlight %s\n",
2141 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002142
2143 if (enable)
2144 _intel_edp_backlight_on(intel_dp);
2145 else
2146 _intel_edp_backlight_off(intel_dp);
2147}
2148
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002149static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002150{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002151 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2152 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2153 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 u32 dpa_ctl;
2156
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002157 assert_pipe_disabled(dev_priv,
2158 to_intel_crtc(crtc)->pipe);
2159
Jesse Barnesd240f202010-08-13 15:43:26 -07002160 DRM_DEBUG_KMS("\n");
2161 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002162 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2163 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2164
2165 /* We don't adjust intel_dp->DP while tearing down the link, to
2166 * facilitate link retraining (e.g. after hotplug). Hence clear all
2167 * enable bits here to ensure that we don't enable too much. */
2168 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2169 intel_dp->DP |= DP_PLL_ENABLE;
2170 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002171 POSTING_READ(DP_A);
2172 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002173}
2174
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002175static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002176{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2178 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2179 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 u32 dpa_ctl;
2182
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002183 assert_pipe_disabled(dev_priv,
2184 to_intel_crtc(crtc)->pipe);
2185
Jesse Barnesd240f202010-08-13 15:43:26 -07002186 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002187 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2188 "dp pll off, should be on\n");
2189 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2190
2191 /* We can't rely on the value tracked for the DP register in
2192 * intel_dp->DP because link_down must not change that (otherwise link
2193 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002194 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002195 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002196 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002197 udelay(200);
2198}
2199
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002200/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002201void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002202{
2203 int ret, i;
2204
2205 /* Should have a valid DPCD by this point */
2206 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2207 return;
2208
2209 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002210 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2211 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002212 } else {
2213 /*
2214 * When turning on, we need to retry for 1ms to give the sink
2215 * time to wake up.
2216 */
2217 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002218 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2219 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002220 if (ret == 1)
2221 break;
2222 msleep(1);
2223 }
2224 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002225
2226 if (ret != 1)
2227 DRM_DEBUG_KMS("failed to %s sink power state\n",
2228 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002229}
2230
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002231static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2232 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002233{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002234 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002235 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002236 struct drm_device *dev = encoder->base.dev;
2237 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002238 enum intel_display_power_domain power_domain;
2239 u32 tmp;
2240
2241 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002242 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002243 return false;
2244
2245 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002246
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002247 if (!(tmp & DP_PORT_EN))
2248 return false;
2249
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002250 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002251 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002252 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002253 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002254
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002255 for_each_pipe(dev_priv, p) {
2256 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2257 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2258 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002259 return true;
2260 }
2261 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002262
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002263 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2264 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002265 } else if (IS_CHERRYVIEW(dev)) {
2266 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2267 } else {
2268 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002269 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002270
2271 return true;
2272}
2273
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002274static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002275 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002276{
2277 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002278 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002279 struct drm_device *dev = encoder->base.dev;
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 enum port port = dp_to_dig_port(intel_dp)->port;
2282 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002283 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002284
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002285 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002286
2287 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002288
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002289 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002290 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2291
2292 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002293 flags |= DRM_MODE_FLAG_PHSYNC;
2294 else
2295 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002296
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002297 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002298 flags |= DRM_MODE_FLAG_PVSYNC;
2299 else
2300 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002301 } else {
2302 if (tmp & DP_SYNC_HS_HIGH)
2303 flags |= DRM_MODE_FLAG_PHSYNC;
2304 else
2305 flags |= DRM_MODE_FLAG_NHSYNC;
2306
2307 if (tmp & DP_SYNC_VS_HIGH)
2308 flags |= DRM_MODE_FLAG_PVSYNC;
2309 else
2310 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002311 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002312
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002313 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002314
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002315 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2316 tmp & DP_COLOR_RANGE_16_235)
2317 pipe_config->limited_color_range = true;
2318
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002319 pipe_config->has_dp_encoder = true;
2320
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002321 pipe_config->lane_count =
2322 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2323
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002324 intel_dp_get_m_n(crtc, pipe_config);
2325
Ville Syrjälä18442d02013-09-13 16:00:08 +03002326 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002327 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2328 pipe_config->port_clock = 162000;
2329 else
2330 pipe_config->port_clock = 270000;
2331 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002332
2333 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2334 &pipe_config->dp_m_n);
2335
2336 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2337 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002339 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002340
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002341 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2342 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2343 /*
2344 * This is a big fat ugly hack.
2345 *
2346 * Some machines in UEFI boot mode provide us a VBT that has 18
2347 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2348 * unknown we fail to light up. Yet the same BIOS boots up with
2349 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2350 * max, not what it tells us to use.
2351 *
2352 * Note: This will still be broken if the eDP panel is not lit
2353 * up by the BIOS, and thus we can't get the mode at module
2354 * load.
2355 */
2356 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2357 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2358 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2359 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002360}
2361
Daniel Vettere8cb4552012-07-01 13:05:48 +02002362static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002363{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002364 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002365 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002366 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2367
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002368 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002369 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002370
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002371 if (HAS_PSR(dev) && !HAS_DDI(dev))
2372 intel_psr_disable(intel_dp);
2373
Daniel Vetter6cb49832012-05-20 17:14:50 +02002374 /* Make sure the panel is off before trying to change the mode. But also
2375 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002376 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002377 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002378 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002379 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002380
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002381 /* disable the port before the pipe on g4x */
2382 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002383 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002384}
2385
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002386static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002387{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002388 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002389 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002390
Ville Syrjälä49277c32014-03-31 18:21:26 +03002391 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002392 if (port == PORT_A)
2393 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002394}
2395
2396static void vlv_post_disable_dp(struct intel_encoder *encoder)
2397{
2398 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2399
2400 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002401}
2402
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002403static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2404 bool reset)
2405{
2406 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2407 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2408 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2409 enum pipe pipe = crtc->pipe;
2410 uint32_t val;
2411
2412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2413 if (reset)
2414 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2415 else
2416 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2417 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2418
2419 if (crtc->config->lane_count > 2) {
2420 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2421 if (reset)
2422 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2423 else
2424 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2425 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2426 }
2427
2428 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2429 val |= CHV_PCS_REQ_SOFTRESET_EN;
2430 if (reset)
2431 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2432 else
2433 val |= DPIO_PCS_CLK_SOFT_RESET;
2434 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2435
2436 if (crtc->config->lane_count > 2) {
2437 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2438 val |= CHV_PCS_REQ_SOFTRESET_EN;
2439 if (reset)
2440 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2441 else
2442 val |= DPIO_PCS_CLK_SOFT_RESET;
2443 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2444 }
2445}
2446
Ville Syrjälä580d3812014-04-09 13:29:00 +03002447static void chv_post_disable_dp(struct intel_encoder *encoder)
2448{
2449 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002450 struct drm_device *dev = encoder->base.dev;
2451 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002452
2453 intel_dp_link_down(intel_dp);
2454
Ville Syrjäläa5805162015-05-26 20:42:30 +03002455 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002456
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002457 /* Assert data lane reset */
2458 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002459
Ville Syrjäläa5805162015-05-26 20:42:30 +03002460 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002461}
2462
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002463static void
2464_intel_dp_set_link_train(struct intel_dp *intel_dp,
2465 uint32_t *DP,
2466 uint8_t dp_train_pat)
2467{
2468 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2469 struct drm_device *dev = intel_dig_port->base.base.dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 enum port port = intel_dig_port->port;
2472
2473 if (HAS_DDI(dev)) {
2474 uint32_t temp = I915_READ(DP_TP_CTL(port));
2475
2476 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2477 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2478 else
2479 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2480
2481 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2482 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2483 case DP_TRAINING_PATTERN_DISABLE:
2484 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2485
2486 break;
2487 case DP_TRAINING_PATTERN_1:
2488 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2489 break;
2490 case DP_TRAINING_PATTERN_2:
2491 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2492 break;
2493 case DP_TRAINING_PATTERN_3:
2494 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2495 break;
2496 }
2497 I915_WRITE(DP_TP_CTL(port), temp);
2498
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002499 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2500 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002501 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2502
2503 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2504 case DP_TRAINING_PATTERN_DISABLE:
2505 *DP |= DP_LINK_TRAIN_OFF_CPT;
2506 break;
2507 case DP_TRAINING_PATTERN_1:
2508 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2509 break;
2510 case DP_TRAINING_PATTERN_2:
2511 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2512 break;
2513 case DP_TRAINING_PATTERN_3:
2514 DRM_ERROR("DP training pattern 3 not supported\n");
2515 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2516 break;
2517 }
2518
2519 } else {
2520 if (IS_CHERRYVIEW(dev))
2521 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2522 else
2523 *DP &= ~DP_LINK_TRAIN_MASK;
2524
2525 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2526 case DP_TRAINING_PATTERN_DISABLE:
2527 *DP |= DP_LINK_TRAIN_OFF;
2528 break;
2529 case DP_TRAINING_PATTERN_1:
2530 *DP |= DP_LINK_TRAIN_PAT_1;
2531 break;
2532 case DP_TRAINING_PATTERN_2:
2533 *DP |= DP_LINK_TRAIN_PAT_2;
2534 break;
2535 case DP_TRAINING_PATTERN_3:
2536 if (IS_CHERRYVIEW(dev)) {
2537 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2538 } else {
2539 DRM_ERROR("DP training pattern 3 not supported\n");
2540 *DP |= DP_LINK_TRAIN_PAT_2;
2541 }
2542 break;
2543 }
2544 }
2545}
2546
2547static void intel_dp_enable_port(struct intel_dp *intel_dp)
2548{
2549 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2550 struct drm_i915_private *dev_priv = dev->dev_private;
2551
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002552 /* enable with pattern 1 (as per spec) */
2553 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2554 DP_TRAINING_PATTERN_1);
2555
2556 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2557 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002558
2559 /*
2560 * Magic for VLV/CHV. We _must_ first set up the register
2561 * without actually enabling the port, and then do another
2562 * write to enable the port. Otherwise link training will
2563 * fail when the power sequencer is freshly used for this port.
2564 */
2565 intel_dp->DP |= DP_PORT_EN;
2566
2567 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2568 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002569}
2570
Daniel Vettere8cb4552012-07-01 13:05:48 +02002571static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002572{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002573 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2574 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002576 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002577 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002579 if (WARN_ON(dp_reg & DP_PORT_EN))
2580 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002581
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002582 pps_lock(intel_dp);
2583
2584 if (IS_VALLEYVIEW(dev))
2585 vlv_init_panel_power_sequencer(intel_dp);
2586
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002587 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002588
2589 edp_panel_vdd_on(intel_dp);
2590 edp_panel_on(intel_dp);
2591 edp_panel_vdd_off(intel_dp, true);
2592
2593 pps_unlock(intel_dp);
2594
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002595 if (IS_VALLEYVIEW(dev)) {
2596 unsigned int lane_mask = 0x0;
2597
2598 if (IS_CHERRYVIEW(dev))
2599 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2600
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002601 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2602 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002603 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002604
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002605 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2606 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002607 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002609 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002610 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2611 pipe_name(crtc->pipe));
2612 intel_audio_codec_enable(encoder);
2613 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002614}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002615
Jani Nikulaecff4f32013-09-06 07:38:29 +03002616static void g4x_enable_dp(struct intel_encoder *encoder)
2617{
Jani Nikula828f5c62013-09-05 16:44:45 +03002618 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2619
Jani Nikulaecff4f32013-09-06 07:38:29 +03002620 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002621 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002622}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002623
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002624static void vlv_enable_dp(struct intel_encoder *encoder)
2625{
Jani Nikula828f5c62013-09-05 16:44:45 +03002626 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2627
Daniel Vetter4be73782014-01-17 14:39:48 +01002628 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002629 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630}
2631
Jani Nikulaecff4f32013-09-06 07:38:29 +03002632static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002634 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002635 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002636
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002637 intel_dp_prepare(encoder);
2638
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002639 /* Only ilk+ has port A */
2640 if (dport->port == PORT_A) {
2641 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002642 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002643 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002644}
2645
Ville Syrjälä83b84592014-10-16 21:29:51 +03002646static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2647{
2648 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2649 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2650 enum pipe pipe = intel_dp->pps_pipe;
2651 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2652
2653 edp_panel_vdd_off_sync(intel_dp);
2654
2655 /*
2656 * VLV seems to get confused when multiple power seqeuencers
2657 * have the same port selected (even if only one has power/vdd
2658 * enabled). The failure manifests as vlv_wait_port_ready() failing
2659 * CHV on the other hand doesn't seem to mind having the same port
2660 * selected in multiple power seqeuencers, but let's clear the
2661 * port select always when logically disconnecting a power sequencer
2662 * from a port.
2663 */
2664 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2665 pipe_name(pipe), port_name(intel_dig_port->port));
2666 I915_WRITE(pp_on_reg, 0);
2667 POSTING_READ(pp_on_reg);
2668
2669 intel_dp->pps_pipe = INVALID_PIPE;
2670}
2671
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002672static void vlv_steal_power_sequencer(struct drm_device *dev,
2673 enum pipe pipe)
2674{
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 struct intel_encoder *encoder;
2677
2678 lockdep_assert_held(&dev_priv->pps_mutex);
2679
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002680 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2681 return;
2682
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002683 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2684 base.head) {
2685 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002686 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002687
2688 if (encoder->type != INTEL_OUTPUT_EDP)
2689 continue;
2690
2691 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002692 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002693
2694 if (intel_dp->pps_pipe != pipe)
2695 continue;
2696
2697 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002698 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002699
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002700 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002701 "stealing pipe %c power sequencer from active eDP port %c\n",
2702 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002703
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002704 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002705 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002706 }
2707}
2708
2709static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2710{
2711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2712 struct intel_encoder *encoder = &intel_dig_port->base;
2713 struct drm_device *dev = encoder->base.dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002716
2717 lockdep_assert_held(&dev_priv->pps_mutex);
2718
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002719 if (!is_edp(intel_dp))
2720 return;
2721
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002722 if (intel_dp->pps_pipe == crtc->pipe)
2723 return;
2724
2725 /*
2726 * If another power sequencer was being used on this
2727 * port previously make sure to turn off vdd there while
2728 * we still have control of it.
2729 */
2730 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002731 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002732
2733 /*
2734 * We may be stealing the power
2735 * sequencer from another port.
2736 */
2737 vlv_steal_power_sequencer(dev, crtc->pipe);
2738
2739 /* now it's all ours */
2740 intel_dp->pps_pipe = crtc->pipe;
2741
2742 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2743 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2744
2745 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002746 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2747 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002748}
2749
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002750static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2751{
2752 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2753 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002754 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002755 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002756 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002757 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002758 int pipe = intel_crtc->pipe;
2759 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760
Ville Syrjäläa5805162015-05-26 20:42:30 +03002761 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002763 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002764 val = 0;
2765 if (pipe)
2766 val |= (1<<21);
2767 else
2768 val &= ~(1<<21);
2769 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002770 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2771 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2772 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002773
Ville Syrjäläa5805162015-05-26 20:42:30 +03002774 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002775
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002776 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002777}
2778
Jani Nikulaecff4f32013-09-06 07:38:29 +03002779static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002780{
2781 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2782 struct drm_device *dev = encoder->base.dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002784 struct intel_crtc *intel_crtc =
2785 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002786 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002787 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002788
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002789 intel_dp_prepare(encoder);
2790
Jesse Barnes89b667f2013-04-18 14:51:36 -07002791 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002792 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002793 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002794 DPIO_PCS_TX_LANE2_RESET |
2795 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002796 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002797 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2798 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2799 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2800 DPIO_PCS_CLK_SOFT_RESET);
2801
2802 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002803 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2804 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2805 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002806 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002807}
2808
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002809static void chv_pre_enable_dp(struct intel_encoder *encoder)
2810{
2811 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2812 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2813 struct drm_device *dev = encoder->base.dev;
2814 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002815 struct intel_crtc *intel_crtc =
2816 to_intel_crtc(encoder->base.crtc);
2817 enum dpio_channel ch = vlv_dport_to_channel(dport);
2818 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002819 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002820 u32 val;
2821
Ville Syrjäläa5805162015-05-26 20:42:30 +03002822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002823
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002824 /* allow hardware to manage TX FIFO reset source */
2825 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2826 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2827 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2828
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002829 if (intel_crtc->config->lane_count > 2) {
2830 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2831 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2832 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2833 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002834
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002835 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002836 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002837 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002838 if (intel_crtc->config->lane_count == 1)
2839 data = 0x0;
2840 else
2841 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002842 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2843 data << DPIO_UPAR_SHIFT);
2844 }
2845
2846 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002847 if (intel_crtc->config->port_clock > 270000)
2848 stagger = 0x18;
2849 else if (intel_crtc->config->port_clock > 135000)
2850 stagger = 0xd;
2851 else if (intel_crtc->config->port_clock > 67500)
2852 stagger = 0x7;
2853 else if (intel_crtc->config->port_clock > 33750)
2854 stagger = 0x4;
2855 else
2856 stagger = 0x2;
2857
2858 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2859 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2860 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2861
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002862 if (intel_crtc->config->lane_count > 2) {
2863 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2864 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2865 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2866 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002867
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2869 DPIO_LANESTAGGER_STRAP(stagger) |
2870 DPIO_LANESTAGGER_STRAP_OVRD |
2871 DPIO_TX1_STAGGER_MASK(0x1f) |
2872 DPIO_TX1_STAGGER_MULT(6) |
2873 DPIO_TX2_STAGGER_MULT(0));
2874
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002875 if (intel_crtc->config->lane_count > 2) {
2876 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2877 DPIO_LANESTAGGER_STRAP(stagger) |
2878 DPIO_LANESTAGGER_STRAP_OVRD |
2879 DPIO_TX1_STAGGER_MASK(0x1f) |
2880 DPIO_TX1_STAGGER_MULT(7) |
2881 DPIO_TX2_STAGGER_MULT(5));
2882 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002883
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002884 /* Deassert data lane reset */
2885 chv_data_lane_soft_reset(encoder, false);
2886
Ville Syrjäläa5805162015-05-26 20:42:30 +03002887 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002888
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002889 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002890
2891 /* Second common lane will stay alive on its own now */
2892 if (dport->release_cl2_override) {
2893 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2894 dport->release_cl2_override = false;
2895 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002896}
2897
Ville Syrjälä9197c882014-04-09 13:29:05 +03002898static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2899{
2900 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2901 struct drm_device *dev = encoder->base.dev;
2902 struct drm_i915_private *dev_priv = dev->dev_private;
2903 struct intel_crtc *intel_crtc =
2904 to_intel_crtc(encoder->base.crtc);
2905 enum dpio_channel ch = vlv_dport_to_channel(dport);
2906 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002907 unsigned int lane_mask =
2908 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002909 u32 val;
2910
Ville Syrjälä625695f2014-06-28 02:04:02 +03002911 intel_dp_prepare(encoder);
2912
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002913 /*
2914 * Must trick the second common lane into life.
2915 * Otherwise we can't even access the PLL.
2916 */
2917 if (ch == DPIO_CH0 && pipe == PIPE_B)
2918 dport->release_cl2_override =
2919 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2920
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002921 chv_phy_powergate_lanes(encoder, true, lane_mask);
2922
Ville Syrjäläa5805162015-05-26 20:42:30 +03002923 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002924
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002925 /* Assert data lane reset */
2926 chv_data_lane_soft_reset(encoder, true);
2927
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002928 /* program left/right clock distribution */
2929 if (pipe != PIPE_B) {
2930 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2931 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2932 if (ch == DPIO_CH0)
2933 val |= CHV_BUFLEFTENA1_FORCE;
2934 if (ch == DPIO_CH1)
2935 val |= CHV_BUFRIGHTENA1_FORCE;
2936 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2937 } else {
2938 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2939 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2940 if (ch == DPIO_CH0)
2941 val |= CHV_BUFLEFTENA2_FORCE;
2942 if (ch == DPIO_CH1)
2943 val |= CHV_BUFRIGHTENA2_FORCE;
2944 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2945 }
2946
Ville Syrjälä9197c882014-04-09 13:29:05 +03002947 /* program clock channel usage */
2948 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2949 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2950 if (pipe != PIPE_B)
2951 val &= ~CHV_PCS_USEDCLKCHANNEL;
2952 else
2953 val |= CHV_PCS_USEDCLKCHANNEL;
2954 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2955
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002956 if (intel_crtc->config->lane_count > 2) {
2957 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2958 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2959 if (pipe != PIPE_B)
2960 val &= ~CHV_PCS_USEDCLKCHANNEL;
2961 else
2962 val |= CHV_PCS_USEDCLKCHANNEL;
2963 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2964 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03002965
2966 /*
2967 * This a a bit weird since generally CL
2968 * matches the pipe, but here we need to
2969 * pick the CL based on the port.
2970 */
2971 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2972 if (pipe != PIPE_B)
2973 val &= ~CHV_CMN_USEDCLKCHANNEL;
2974 else
2975 val |= CHV_CMN_USEDCLKCHANNEL;
2976 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2977
Ville Syrjäläa5805162015-05-26 20:42:30 +03002978 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002979}
2980
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002981static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2982{
2983 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2984 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2985 u32 val;
2986
2987 mutex_lock(&dev_priv->sb_lock);
2988
2989 /* disable left/right clock distribution */
2990 if (pipe != PIPE_B) {
2991 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2992 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2993 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2994 } else {
2995 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2996 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2997 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2998 }
2999
3000 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003001
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003002 /*
3003 * Leave the power down bit cleared for at least one
3004 * lane so that chv_powergate_phy_ch() will power
3005 * on something when the channel is otherwise unused.
3006 * When the port is off and the override is removed
3007 * the lanes power down anyway, so otherwise it doesn't
3008 * really matter what the state of power down bits is
3009 * after this.
3010 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003011 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003012}
3013
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003014/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003015 * Native read with retry for link status and receiver capability reads for
3016 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003017 *
3018 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3019 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003020 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003021static ssize_t
3022intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3023 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003024{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003025 ssize_t ret;
3026 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003027
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003028 /*
3029 * Sometime we just get the same incorrect byte repeated
3030 * over the entire buffer. Doing just one throw away read
3031 * initially seems to "solve" it.
3032 */
3033 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3034
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003035 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003036 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3037 if (ret == size)
3038 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003039 msleep(1);
3040 }
3041
Jani Nikula9d1a1032014-03-14 16:51:15 +02003042 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003043}
3044
3045/*
3046 * Fetch AUX CH registers 0x202 - 0x207 which contain
3047 * link status information
3048 */
3049static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003050intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003051{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003052 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3053 DP_LANE0_1_STATUS,
3054 link_status,
3055 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003056}
3057
Paulo Zanoni11002442014-06-13 18:45:41 -03003058/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003059static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003060intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003061{
Paulo Zanoni30add222012-10-26 19:05:45 -02003062 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303063 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003064 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003065
Vandana Kannan93147262014-11-18 15:45:29 +05303066 if (IS_BROXTON(dev))
3067 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3068 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303069 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303070 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003071 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303072 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003074 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003076 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003078 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303079 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003080}
3081
3082static uint8_t
3083intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3084{
Paulo Zanoni30add222012-10-26 19:05:45 -02003085 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003086 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003087
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003088 if (INTEL_INFO(dev)->gen >= 9) {
3089 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3091 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3093 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3095 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303096 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3097 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003098 default:
3099 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3100 }
3101 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003102 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3104 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3105 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3106 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3107 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3108 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3109 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003110 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003112 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003113 } else if (IS_VALLEYVIEW(dev)) {
3114 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3116 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3118 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3120 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003122 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303123 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003124 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003125 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003126 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3128 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003132 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003134 }
3135 } else {
3136 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3138 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3140 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3142 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003144 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003146 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003147 }
3148}
3149
Daniel Vetter5829975c2015-04-16 11:36:52 +02003150static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003151{
3152 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003155 struct intel_crtc *intel_crtc =
3156 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003157 unsigned long demph_reg_value, preemph_reg_value,
3158 uniqtranscale_reg_value;
3159 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003160 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003161 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003162
3163 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003165 preemph_reg_value = 0x0004000;
3166 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003168 demph_reg_value = 0x2B405555;
3169 uniqtranscale_reg_value = 0x552AB83A;
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003172 demph_reg_value = 0x2B404040;
3173 uniqtranscale_reg_value = 0x5548B83A;
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003176 demph_reg_value = 0x2B245555;
3177 uniqtranscale_reg_value = 0x5560B83A;
3178 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003180 demph_reg_value = 0x2B405555;
3181 uniqtranscale_reg_value = 0x5598DA3A;
3182 break;
3183 default:
3184 return 0;
3185 }
3186 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003188 preemph_reg_value = 0x0002000;
3189 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003191 demph_reg_value = 0x2B404040;
3192 uniqtranscale_reg_value = 0x5552B83A;
3193 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003195 demph_reg_value = 0x2B404848;
3196 uniqtranscale_reg_value = 0x5580B83A;
3197 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003199 demph_reg_value = 0x2B404040;
3200 uniqtranscale_reg_value = 0x55ADDA3A;
3201 break;
3202 default:
3203 return 0;
3204 }
3205 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003207 preemph_reg_value = 0x0000000;
3208 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003210 demph_reg_value = 0x2B305555;
3211 uniqtranscale_reg_value = 0x5570B83A;
3212 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003214 demph_reg_value = 0x2B2B4040;
3215 uniqtranscale_reg_value = 0x55ADDA3A;
3216 break;
3217 default:
3218 return 0;
3219 }
3220 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003222 preemph_reg_value = 0x0006000;
3223 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003225 demph_reg_value = 0x1B405555;
3226 uniqtranscale_reg_value = 0x55ADDA3A;
3227 break;
3228 default:
3229 return 0;
3230 }
3231 break;
3232 default:
3233 return 0;
3234 }
3235
Ville Syrjäläa5805162015-05-26 20:42:30 +03003236 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003237 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3238 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3239 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003240 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003241 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3242 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3243 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3244 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003245 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003246
3247 return 0;
3248}
3249
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003250static bool chv_need_uniq_trans_scale(uint8_t train_set)
3251{
3252 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3253 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3254}
3255
Daniel Vetter5829975c2015-04-16 11:36:52 +02003256static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003257{
3258 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3261 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003262 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003263 uint8_t train_set = intel_dp->train_set[0];
3264 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003265 enum pipe pipe = intel_crtc->pipe;
3266 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003267
3268 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303269 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003272 deemph_reg_value = 128;
3273 margin_reg_value = 52;
3274 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003276 deemph_reg_value = 128;
3277 margin_reg_value = 77;
3278 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280 deemph_reg_value = 128;
3281 margin_reg_value = 102;
3282 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003284 deemph_reg_value = 128;
3285 margin_reg_value = 154;
3286 /* FIXME extra to set for 1200 */
3287 break;
3288 default:
3289 return 0;
3290 }
3291 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003293 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003295 deemph_reg_value = 85;
3296 margin_reg_value = 78;
3297 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003299 deemph_reg_value = 85;
3300 margin_reg_value = 116;
3301 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003303 deemph_reg_value = 85;
3304 margin_reg_value = 154;
3305 break;
3306 default:
3307 return 0;
3308 }
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003313 deemph_reg_value = 64;
3314 margin_reg_value = 104;
3315 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003317 deemph_reg_value = 64;
3318 margin_reg_value = 154;
3319 break;
3320 default:
3321 return 0;
3322 }
3323 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003327 deemph_reg_value = 43;
3328 margin_reg_value = 154;
3329 break;
3330 default:
3331 return 0;
3332 }
3333 break;
3334 default:
3335 return 0;
3336 }
3337
Ville Syrjäläa5805162015-05-26 20:42:30 +03003338 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003339
3340 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003341 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3342 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003343 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3344 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003345 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3346
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003347 if (intel_crtc->config->lane_count > 2) {
3348 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3349 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3350 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3351 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3352 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3353 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003354
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003355 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3356 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3357 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3358 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3359
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003360 if (intel_crtc->config->lane_count > 2) {
3361 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3362 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3363 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3364 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3365 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003366
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003367 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003368 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003369 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3370 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3371 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3372 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3373 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374
3375 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003376 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003377 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003378
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003379 val &= ~DPIO_SWING_MARGIN000_MASK;
3380 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003381
3382 /*
3383 * Supposedly this value shouldn't matter when unique transition
3384 * scale is disabled, but in fact it does matter. Let's just
3385 * always program the same value and hope it's OK.
3386 */
3387 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3388 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3389
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003390 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3391 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003392
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003393 /*
3394 * The document said it needs to set bit 27 for ch0 and bit 26
3395 * for ch1. Might be a typo in the doc.
3396 * For now, for this unique transition scale selection, set bit
3397 * 27 for ch0 and ch1.
3398 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003399 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003400 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003401 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003402 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003403 else
3404 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3405 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 }
3407
3408 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003409 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3410 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3411 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3412
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003413 if (intel_crtc->config->lane_count > 2) {
3414 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3415 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3416 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3417 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418
Ville Syrjäläa5805162015-05-26 20:42:30 +03003419 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003420
3421 return 0;
3422}
3423
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003424static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003425intel_get_adjust_train(struct intel_dp *intel_dp,
3426 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003427{
3428 uint8_t v = 0;
3429 uint8_t p = 0;
3430 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003431 uint8_t voltage_max;
3432 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003434 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003435 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3436 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437
3438 if (this_v > v)
3439 v = this_v;
3440 if (this_p > p)
3441 p = this_p;
3442 }
3443
Keith Packard1a2eb462011-11-16 16:26:07 -08003444 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003445 if (v >= voltage_max)
3446 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003447
Keith Packard1a2eb462011-11-16 16:26:07 -08003448 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3449 if (p >= preemph_max)
3450 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451
3452 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003453 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454}
3455
3456static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003457gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003458{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003459 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003461 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 default:
3464 signal_levels |= DP_VOLTAGE_0_4;
3465 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467 signal_levels |= DP_VOLTAGE_0_6;
3468 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003470 signal_levels |= DP_VOLTAGE_0_8;
3471 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003473 signal_levels |= DP_VOLTAGE_1_2;
3474 break;
3475 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003476 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003478 default:
3479 signal_levels |= DP_PRE_EMPHASIS_0;
3480 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303481 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003482 signal_levels |= DP_PRE_EMPHASIS_3_5;
3483 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485 signal_levels |= DP_PRE_EMPHASIS_6;
3486 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 signal_levels |= DP_PRE_EMPHASIS_9_5;
3489 break;
3490 }
3491 return signal_levels;
3492}
3493
Zhenyu Wange3421a12010-04-08 09:43:27 +08003494/* Gen6's DP voltage swing and pre-emphasis control */
3495static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003496gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003497{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003498 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3499 DP_TRAIN_PRE_EMPHASIS_MASK);
3500 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003503 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003505 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003508 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3510 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003511 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003514 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003515 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003516 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3517 "0x%x\n", signal_levels);
3518 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003519 }
3520}
3521
Keith Packard1a2eb462011-11-16 16:26:07 -08003522/* Gen7's DP voltage swing and pre-emphasis control */
3523static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003524gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003525{
3526 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3527 DP_TRAIN_PRE_EMPHASIS_MASK);
3528 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003530 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303531 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003532 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303533 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003534 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3535
Sonika Jindalbd600182014-08-08 16:23:41 +05303536 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003537 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003539 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3540
Sonika Jindalbd600182014-08-08 16:23:41 +05303541 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003542 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303543 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003544 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3545
3546 default:
3547 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3548 "0x%x\n", signal_levels);
3549 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3550 }
3551}
3552
Paulo Zanonif0a34242012-12-06 16:51:50 -02003553/* Properly updates "DP" with the correct signal levels. */
3554static void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003555intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003556{
3557 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003558 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003559 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003560 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003561 uint8_t train_set = intel_dp->train_set[0];
3562
David Weinehallf8896f52015-06-25 11:11:03 +03003563 if (HAS_DDI(dev)) {
3564 signal_levels = ddi_signal_levels(intel_dp);
3565
3566 if (IS_BROXTON(dev))
3567 signal_levels = 0;
3568 else
3569 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003570 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003571 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003572 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003573 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003574 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003575 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003576 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003577 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003578 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003579 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3580 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003581 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003582 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3583 }
3584
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303585 if (mask)
3586 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3587
3588 DRM_DEBUG_KMS("Using vswing level %d\n",
3589 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3590 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3591 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3592 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003593
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003594 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003595}
3596
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003597static void
3598intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3599 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003600{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003601 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003602 struct drm_i915_private *dev_priv =
3603 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003605 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003606
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003607 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003608 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003609}
3610
3611static bool
3612intel_dp_set_link_train(struct intel_dp *intel_dp,
3613 uint8_t dp_train_pat)
3614{
3615 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3616 int ret, len;
3617
3618 intel_dp_program_link_training_pattern(intel_dp, dp_train_pat);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003620 buf[0] = dp_train_pat;
3621 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003622 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003623 /* don't write DP_TRAINING_LANEx_SET on disable */
3624 len = 1;
3625 } else {
3626 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003627 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3628 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003629 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003630
Jani Nikula9d1a1032014-03-14 16:51:15 +02003631 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3632 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003633
3634 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003635}
3636
Jani Nikula70aff662013-09-27 15:10:44 +03003637static bool
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003638intel_dp_reset_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003639 uint8_t dp_train_pat)
3640{
Mika Kahola4e96c972015-04-29 09:17:39 +03003641 if (!intel_dp->train_set_valid)
3642 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003643 intel_dp_set_signal_levels(intel_dp);
3644 return intel_dp_set_link_train(intel_dp, dp_train_pat);
Jani Nikula70aff662013-09-27 15:10:44 +03003645}
3646
3647static bool
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003648intel_dp_update_link_train(struct intel_dp *intel_dp,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003649 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003650{
3651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003652 struct drm_i915_private *dev_priv =
3653 to_i915(intel_dig_port->base.base.dev);
Jani Nikula70aff662013-09-27 15:10:44 +03003654 int ret;
3655
3656 intel_get_adjust_train(intel_dp, link_status);
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003657 intel_dp_set_signal_levels(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003658
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003659 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Jani Nikula70aff662013-09-27 15:10:44 +03003660 POSTING_READ(intel_dp->output_reg);
3661
Jani Nikula9d1a1032014-03-14 16:51:15 +02003662 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003663 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003664
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003665 return ret == intel_dp->lane_count;
Jani Nikula70aff662013-09-27 15:10:44 +03003666}
3667
Imre Deak3ab9c632013-05-03 12:57:41 +03003668static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3669{
3670 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3671 struct drm_device *dev = intel_dig_port->base.base.dev;
3672 struct drm_i915_private *dev_priv = dev->dev_private;
3673 enum port port = intel_dig_port->port;
3674 uint32_t val;
3675
3676 if (!HAS_DDI(dev))
3677 return;
3678
3679 val = I915_READ(DP_TP_CTL(port));
3680 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3681 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3682 I915_WRITE(DP_TP_CTL(port), val);
3683
3684 /*
3685 * On PORT_A we can have only eDP in SST mode. There the only reason
3686 * we need to set idle transmission mode is to work around a HW issue
3687 * where we enable the pipe while not in idle link-training mode.
3688 * In this case there is requirement to wait for a minimum number of
3689 * idle patterns to be sent.
3690 */
3691 if (port == PORT_A)
3692 return;
3693
3694 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3695 1))
3696 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3697}
3698
Jesse Barnes33a34e42010-09-08 12:42:02 -07003699/* Enable corresponding port and start training pattern 1 */
Ander Conselvan de Oliveira2493f212015-10-05 10:01:13 +03003700static void
3701intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003703 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003704 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705 int i;
3706 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003707 int voltage_tries, loop_tries;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003708 uint8_t link_config[2];
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003709 uint8_t link_bw, rate_select;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003710
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003711 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003712 intel_ddi_prepare_link_retrain(encoder);
3713
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003714 intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003715 &link_bw, &rate_select);
3716
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003717 /* Write the link configuration data */
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003718 link_config[0] = link_bw;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003719 link_config[1] = intel_dp->lane_count;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003720 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3721 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003722 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003723 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303724 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003725 &rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003726
3727 link_config[0] = 0;
3728 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003729 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003730
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003731 intel_dp->DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003732
Jani Nikula70aff662013-09-27 15:10:44 +03003733 /* clock recovery */
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003734 if (!intel_dp_reset_link_train(intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003735 DP_TRAINING_PATTERN_1 |
3736 DP_LINK_SCRAMBLING_DISABLE)) {
3737 DRM_ERROR("failed to enable link training\n");
3738 return;
3739 }
3740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003741 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003742 voltage_tries = 0;
3743 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003744 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003745 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003746
Daniel Vettera7c96552012-10-18 10:15:30 +02003747 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003748 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3749 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003751 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003752
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003753 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003754 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003755 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003757
Mika Kahola4e96c972015-04-29 09:17:39 +03003758 /*
3759 * if we used previously trained voltage and pre-emphasis values
3760 * and we don't get clock recovery, reset link training values
3761 */
3762 if (intel_dp->train_set_valid) {
3763 DRM_DEBUG_KMS("clock recovery not ok, reset");
3764 /* clear the flag as we are not reusing train set */
3765 intel_dp->train_set_valid = false;
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003766 if (!intel_dp_reset_link_train(intel_dp,
Mika Kahola4e96c972015-04-29 09:17:39 +03003767 DP_TRAINING_PATTERN_1 |
3768 DP_LINK_SCRAMBLING_DISABLE)) {
3769 DRM_ERROR("failed to enable link training\n");
3770 return;
3771 }
3772 continue;
3773 }
3774
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003775 /* Check to see if we've tried the max voltage */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003776 for (i = 0; i < intel_dp->lane_count; i++)
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003777 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3778 break;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003779 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003780 ++loop_tries;
3781 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003782 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003783 break;
3784 }
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003785 intel_dp_reset_link_train(intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003786 DP_TRAINING_PATTERN_1 |
3787 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003788 voltage_tries = 0;
3789 continue;
3790 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003791
3792 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003793 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003794 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003795 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003796 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003797 break;
3798 }
3799 } else
3800 voltage_tries = 0;
3801 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003802
Jani Nikula70aff662013-09-27 15:10:44 +03003803 /* Update training set as requested by target */
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003804 if (!intel_dp_update_link_train(intel_dp, link_status)) {
Jani Nikula70aff662013-09-27 15:10:44 +03003805 DRM_ERROR("failed to update link training\n");
3806 break;
3807 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003808 }
Jesse Barnes33a34e42010-09-08 12:42:02 -07003809}
3810
Ander Conselvan de Oliveira2493f212015-10-05 10:01:13 +03003811static void
3812intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003813{
Jani Nikulabc5133d2015-09-03 11:16:07 +03003814 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3815 struct drm_device *dev = dig_port->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003816 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003817 int tries, cr_tries;
Todd Previte06ea66b2014-01-20 10:19:39 -07003818 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3819
Jani Nikulabc5133d2015-09-03 11:16:07 +03003820 /*
3821 * Training Pattern 3 for HBR2 or 1.2 devices that support it.
3822 *
3823 * Intel platforms that support HBR2 also support TPS3. TPS3 support is
3824 * also mandatory for downstream devices that support HBR2.
3825 *
3826 * Due to WaDisableHBR2 SKL < B0 is the only exception where TPS3 is
3827 * supported but still not enabled.
3828 */
Jani Nikula1da7d712015-09-03 11:16:08 +03003829 if (intel_dp_source_supports_hbr2(dev) &&
3830 drm_dp_tps3_supported(intel_dp->dpcd))
Todd Previte06ea66b2014-01-20 10:19:39 -07003831 training_pattern = DP_TRAINING_PATTERN_3;
Jani Nikula1da7d712015-09-03 11:16:08 +03003832 else if (intel_dp->link_rate == 540000)
3833 DRM_ERROR("5.4 Gbps link rate without HBR2/TPS3 support\n");
Jesse Barnes33a34e42010-09-08 12:42:02 -07003834
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003835 /* channel equalization */
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003836 if (!intel_dp_set_link_train(intel_dp,
Todd Previte06ea66b2014-01-20 10:19:39 -07003837 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003838 DP_LINK_SCRAMBLING_DISABLE)) {
3839 DRM_ERROR("failed to start channel equalization\n");
3840 return;
3841 }
3842
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003843 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003844 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003845 channel_eq = false;
3846 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003847 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003848
Jesse Barnes37f80972011-01-05 14:45:24 -08003849 if (cr_tries > 5) {
3850 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003851 break;
3852 }
3853
Daniel Vettera7c96552012-10-18 10:15:30 +02003854 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003855 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3856 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003857 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003858 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003859
Jesse Barnes37f80972011-01-05 14:45:24 -08003860 /* Make sure clock is still ok */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003861 if (!drm_dp_clock_recovery_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003862 intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003863 intel_dp->train_set_valid = false;
Ander Conselvan de Oliveira2493f212015-10-05 10:01:13 +03003864 intel_dp_link_training_clock_recovery(intel_dp);
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003865 intel_dp_set_link_train(intel_dp,
Todd Previte06ea66b2014-01-20 10:19:39 -07003866 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003867 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003868 cr_tries++;
3869 continue;
3870 }
3871
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003872 if (drm_dp_channel_eq_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003873 intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003874 channel_eq = true;
3875 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003876 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003877
Jesse Barnes37f80972011-01-05 14:45:24 -08003878 /* Try 5 times, then try clock recovery if that fails */
3879 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003880 intel_dp->train_set_valid = false;
Ander Conselvan de Oliveira2493f212015-10-05 10:01:13 +03003881 intel_dp_link_training_clock_recovery(intel_dp);
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003882 intel_dp_set_link_train(intel_dp,
Todd Previte06ea66b2014-01-20 10:19:39 -07003883 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003884 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003885 tries = 0;
3886 cr_tries++;
3887 continue;
3888 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003889
Jani Nikula70aff662013-09-27 15:10:44 +03003890 /* Update training set as requested by target */
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003891 if (!intel_dp_update_link_train(intel_dp, link_status)) {
Jani Nikula70aff662013-09-27 15:10:44 +03003892 DRM_ERROR("failed to update link training\n");
3893 break;
3894 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003895 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003896 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003897
Imre Deak3ab9c632013-05-03 12:57:41 +03003898 intel_dp_set_idle_link_train(intel_dp);
3899
Mika Kahola4e96c972015-04-29 09:17:39 +03003900 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003901 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003902 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003903 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003904}
3905
3906void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3907{
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003908 intel_dp_set_link_train(intel_dp,
Imre Deak3ab9c632013-05-03 12:57:41 +03003909 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003910}
3911
Ander Conselvan de Oliveira2493f212015-10-05 10:01:13 +03003912void
3913intel_dp_start_link_train(struct intel_dp *intel_dp)
3914{
3915 intel_dp_link_training_clock_recovery(intel_dp);
3916 intel_dp_link_training_channel_equalization(intel_dp);
3917}
3918
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003919static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003920intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003921{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003922 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003923 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003924 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003925 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003926 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003927 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003928
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003929 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003930 return;
3931
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003932 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003933 return;
3934
Zhao Yakui28c97732009-10-09 11:39:41 +08003935 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003936
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003937 if ((IS_GEN7(dev) && port == PORT_A) ||
3938 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003939 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003940 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003941 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003942 if (IS_CHERRYVIEW(dev))
3943 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3944 else
3945 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003946 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003947 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003948 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003949 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003950
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003951 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3952 I915_WRITE(intel_dp->output_reg, DP);
3953 POSTING_READ(intel_dp->output_reg);
3954
3955 /*
3956 * HW workaround for IBX, we need to move the port
3957 * to transcoder A after disabling it to allow the
3958 * matching HDMI port to be enabled on transcoder A.
3959 */
3960 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3961 /* always enable with pattern 1 (as per spec) */
3962 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3963 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3964 I915_WRITE(intel_dp->output_reg, DP);
3965 POSTING_READ(intel_dp->output_reg);
3966
3967 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003968 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003969 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003970 }
3971
Keith Packardf01eca22011-09-28 16:48:10 -07003972 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003973}
3974
Keith Packard26d61aa2011-07-25 20:01:09 -07003975static bool
3976intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003977{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003978 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3979 struct drm_device *dev = dig_port->base.base.dev;
3980 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303981 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003982
Jani Nikula9d1a1032014-03-14 16:51:15 +02003983 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3984 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003985 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003986
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003987 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003988
Adam Jacksonedb39242012-09-18 10:58:49 -04003989 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3990 return false; /* DPCD not present */
3991
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003992 /* Check if the panel supports PSR */
3993 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003994 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003995 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3996 intel_dp->psr_dpcd,
3997 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003998 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3999 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03004000 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03004001 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304002
4003 if (INTEL_INFO(dev)->gen >= 9 &&
4004 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
4005 uint8_t frame_sync_cap;
4006
4007 dev_priv->psr.sink_support = true;
4008 intel_dp_dpcd_read_wake(&intel_dp->aux,
4009 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
4010 &frame_sync_cap, 1);
4011 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
4012 /* PSR2 needs frame sync as well */
4013 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
4014 DRM_DEBUG_KMS("PSR2 %s on sink",
4015 dev_priv->psr.psr2_support ? "supported" : "not supported");
4016 }
Jani Nikula50003932013-09-20 16:42:17 +03004017 }
4018
Jani Nikulabc5133d2015-09-03 11:16:07 +03004019 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03004020 yesno(intel_dp_source_supports_hbr2(dev)),
4021 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07004022
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304023 /* Intermediate frequency support */
4024 if (is_edp(intel_dp) &&
4025 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
4026 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
4027 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004028 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004029 int i;
4030
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304031 intel_dp_dpcd_read_wake(&intel_dp->aux,
4032 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004033 sink_rates,
4034 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004035
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004036 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
4037 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004038
4039 if (val == 0)
4040 break;
4041
Sonika Jindalaf77b972015-05-07 13:59:28 +05304042 /* Value read is in kHz while drm clock is saved in deca-kHz */
4043 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004044 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004045 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304046 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02004047
4048 intel_dp_print_rates(intel_dp);
4049
Adam Jacksonedb39242012-09-18 10:58:49 -04004050 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4051 DP_DWN_STRM_PORT_PRESENT))
4052 return true; /* native DP sink */
4053
4054 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
4055 return true; /* no per-port downstream info */
4056
Jani Nikula9d1a1032014-03-14 16:51:15 +02004057 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
4058 intel_dp->downstream_ports,
4059 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04004060 return false; /* downstream port status fetch failed */
4061
4062 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07004063}
4064
Adam Jackson0d198322012-05-14 16:05:47 -04004065static void
4066intel_dp_probe_oui(struct intel_dp *intel_dp)
4067{
4068 u8 buf[3];
4069
4070 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4071 return;
4072
Jani Nikula9d1a1032014-03-14 16:51:15 +02004073 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004074 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4075 buf[0], buf[1], buf[2]);
4076
Jani Nikula9d1a1032014-03-14 16:51:15 +02004077 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004078 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4079 buf[0], buf[1], buf[2]);
4080}
4081
Dave Airlie0e32b392014-05-02 14:02:48 +10004082static bool
4083intel_dp_probe_mst(struct intel_dp *intel_dp)
4084{
4085 u8 buf[1];
4086
4087 if (!intel_dp->can_mst)
4088 return false;
4089
4090 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4091 return false;
4092
Dave Airlie0e32b392014-05-02 14:02:48 +10004093 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4094 if (buf[0] & DP_MST_CAP) {
4095 DRM_DEBUG_KMS("Sink is MST capable\n");
4096 intel_dp->is_mst = true;
4097 } else {
4098 DRM_DEBUG_KMS("Sink is not MST capable\n");
4099 intel_dp->is_mst = false;
4100 }
4101 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004102
4103 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4104 return intel_dp->is_mst;
4105}
4106
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004107static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004108{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004109 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4110 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004111 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004112 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004113
4114 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004115 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004116 ret = -EIO;
4117 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004118 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004119
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004120 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004121 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004122 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004123 ret = -EIO;
4124 goto out;
4125 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004126
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004127 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004128 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004129 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004130 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004131}
4132
4133static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4134{
4135 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4136 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4137 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004138 int ret;
4139
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004140 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004141 ret = intel_dp_sink_crc_stop(intel_dp);
4142 if (ret)
4143 return ret;
4144 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004145
4146 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4147 return -EIO;
4148
4149 if (!(buf & DP_TEST_CRC_SUPPORTED))
4150 return -ENOTTY;
4151
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004152 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4153
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004154 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4155 return -EIO;
4156
4157 hsw_disable_ips(intel_crtc);
4158
4159 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4160 buf | DP_TEST_SINK_START) < 0) {
4161 hsw_enable_ips(intel_crtc);
4162 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004163 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004164
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004165 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004166 return 0;
4167}
4168
4169int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4170{
4171 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4172 struct drm_device *dev = dig_port->base.base.dev;
4173 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4174 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004175 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004176 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004177 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004178
4179 ret = intel_dp_sink_crc_start(intel_dp);
4180 if (ret)
4181 return ret;
4182
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004183 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004184 intel_wait_for_vblank(dev, intel_crtc->pipe);
4185
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004186 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004187 DP_TEST_SINK_MISC, &buf) < 0) {
4188 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004189 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004190 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004191 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004192
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004193 /*
4194 * Count might be reset during the loop. In this case
4195 * last known count needs to be reset as well.
4196 */
4197 if (count == 0)
4198 intel_dp->sink_crc.last_count = 0;
4199
4200 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4201 ret = -EIO;
4202 goto stop;
4203 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004204
4205 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4206 !memcmp(intel_dp->sink_crc.last_crc, crc,
4207 6 * sizeof(u8)));
4208
4209 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004210
4211 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4212 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004213
4214 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004215 if (old_equal_new) {
4216 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4217 } else {
4218 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4219 ret = -ETIMEDOUT;
4220 goto stop;
4221 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004222 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004223
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004224stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004225 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004226 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004227}
4228
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004229static bool
4230intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4231{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004232 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4233 DP_DEVICE_SERVICE_IRQ_VECTOR,
4234 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004235}
4236
Dave Airlie0e32b392014-05-02 14:02:48 +10004237static bool
4238intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4239{
4240 int ret;
4241
4242 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4243 DP_SINK_COUNT_ESI,
4244 sink_irq_vector, 14);
4245 if (ret != 14)
4246 return false;
4247
4248 return true;
4249}
4250
Todd Previtec5d5ab72015-04-15 08:38:38 -07004251static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004252{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004253 uint8_t test_result = DP_TEST_ACK;
4254 return test_result;
4255}
4256
4257static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4258{
4259 uint8_t test_result = DP_TEST_NAK;
4260 return test_result;
4261}
4262
4263static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4264{
4265 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004266 struct intel_connector *intel_connector = intel_dp->attached_connector;
4267 struct drm_connector *connector = &intel_connector->base;
4268
4269 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004270 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004271 intel_dp->aux.i2c_defer_count > 6) {
4272 /* Check EDID read for NACKs, DEFERs and corruption
4273 * (DP CTS 1.2 Core r1.1)
4274 * 4.2.2.4 : Failed EDID read, I2C_NAK
4275 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4276 * 4.2.2.6 : EDID corruption detected
4277 * Use failsafe mode for all cases
4278 */
4279 if (intel_dp->aux.i2c_nack_count > 0 ||
4280 intel_dp->aux.i2c_defer_count > 0)
4281 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4282 intel_dp->aux.i2c_nack_count,
4283 intel_dp->aux.i2c_defer_count);
4284 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4285 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304286 struct edid *block = intel_connector->detect_edid;
4287
4288 /* We have to write the checksum
4289 * of the last block read
4290 */
4291 block += intel_connector->detect_edid->extensions;
4292
Todd Previte559be302015-05-04 07:48:20 -07004293 if (!drm_dp_dpcd_write(&intel_dp->aux,
4294 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304295 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004296 1))
Todd Previte559be302015-05-04 07:48:20 -07004297 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4298
4299 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4300 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4301 }
4302
4303 /* Set test active flag here so userspace doesn't interrupt things */
4304 intel_dp->compliance_test_active = 1;
4305
Todd Previtec5d5ab72015-04-15 08:38:38 -07004306 return test_result;
4307}
4308
4309static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4310{
4311 uint8_t test_result = DP_TEST_NAK;
4312 return test_result;
4313}
4314
4315static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4316{
4317 uint8_t response = DP_TEST_NAK;
4318 uint8_t rxdata = 0;
4319 int status = 0;
4320
Todd Previte559be302015-05-04 07:48:20 -07004321 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004322 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004323 intel_dp->compliance_test_data = 0;
4324
Todd Previtec5d5ab72015-04-15 08:38:38 -07004325 intel_dp->aux.i2c_nack_count = 0;
4326 intel_dp->aux.i2c_defer_count = 0;
4327
4328 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4329 if (status <= 0) {
4330 DRM_DEBUG_KMS("Could not read test request from sink\n");
4331 goto update_status;
4332 }
4333
4334 switch (rxdata) {
4335 case DP_TEST_LINK_TRAINING:
4336 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4337 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4338 response = intel_dp_autotest_link_training(intel_dp);
4339 break;
4340 case DP_TEST_LINK_VIDEO_PATTERN:
4341 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4342 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4343 response = intel_dp_autotest_video_pattern(intel_dp);
4344 break;
4345 case DP_TEST_LINK_EDID_READ:
4346 DRM_DEBUG_KMS("EDID test requested\n");
4347 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4348 response = intel_dp_autotest_edid(intel_dp);
4349 break;
4350 case DP_TEST_LINK_PHY_TEST_PATTERN:
4351 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4352 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4353 response = intel_dp_autotest_phy_pattern(intel_dp);
4354 break;
4355 default:
4356 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4357 break;
4358 }
4359
4360update_status:
4361 status = drm_dp_dpcd_write(&intel_dp->aux,
4362 DP_TEST_RESPONSE,
4363 &response, 1);
4364 if (status <= 0)
4365 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004366}
4367
Dave Airlie0e32b392014-05-02 14:02:48 +10004368static int
4369intel_dp_check_mst_status(struct intel_dp *intel_dp)
4370{
4371 bool bret;
4372
4373 if (intel_dp->is_mst) {
4374 u8 esi[16] = { 0 };
4375 int ret = 0;
4376 int retry;
4377 bool handled;
4378 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4379go_again:
4380 if (bret == true) {
4381
4382 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004383 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004384 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004385 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4386 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004387 intel_dp_stop_link_train(intel_dp);
4388 }
4389
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004390 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004391 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4392
4393 if (handled) {
4394 for (retry = 0; retry < 3; retry++) {
4395 int wret;
4396 wret = drm_dp_dpcd_write(&intel_dp->aux,
4397 DP_SINK_COUNT_ESI+1,
4398 &esi[1], 3);
4399 if (wret == 3) {
4400 break;
4401 }
4402 }
4403
4404 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4405 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004406 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004407 goto go_again;
4408 }
4409 } else
4410 ret = 0;
4411
4412 return ret;
4413 } else {
4414 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4415 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4416 intel_dp->is_mst = false;
4417 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4418 /* send a hotplug event */
4419 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4420 }
4421 }
4422 return -EINVAL;
4423}
4424
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004425/*
4426 * According to DP spec
4427 * 5.1.2:
4428 * 1. Read DPCD
4429 * 2. Configure link according to Receiver Capabilities
4430 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4431 * 4. Check link status on receipt of hot-plug interrupt
4432 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004433static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004434intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004435{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004436 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004437 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004438 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004439 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004440
Dave Airlie5b215bc2014-08-05 10:40:20 +10004441 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4442
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004443 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444 return;
4445
Imre Deak1a125d82014-08-18 14:42:46 +03004446 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4447 return;
4448
Keith Packard92fd8fd2011-07-25 19:50:10 -07004449 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004450 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004451 return;
4452 }
4453
Keith Packard92fd8fd2011-07-25 19:50:10 -07004454 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004455 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004456 return;
4457 }
4458
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004459 /* Try to read the source of the interrupt */
4460 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4461 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4462 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004463 drm_dp_dpcd_writeb(&intel_dp->aux,
4464 DP_DEVICE_SERVICE_IRQ_VECTOR,
4465 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004466
4467 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004468 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004469 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4470 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4471 }
4472
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004473 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004474 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004475 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004476 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004477 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004478 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004479}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004480
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004481/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004482static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004483intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004484{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004485 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004486 uint8_t type;
4487
4488 if (!intel_dp_get_dpcd(intel_dp))
4489 return connector_status_disconnected;
4490
4491 /* if there's no downstream port, we're done */
4492 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004493 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004494
4495 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004496 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4497 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004498 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004499
4500 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4501 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004502 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004503
Adam Jackson23235172012-09-20 16:42:45 -04004504 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4505 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004506 }
4507
4508 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004509 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004510 return connector_status_connected;
4511
4512 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004513 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4514 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4515 if (type == DP_DS_PORT_TYPE_VGA ||
4516 type == DP_DS_PORT_TYPE_NON_EDID)
4517 return connector_status_unknown;
4518 } else {
4519 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4520 DP_DWN_STRM_PORT_TYPE_MASK;
4521 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4522 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4523 return connector_status_unknown;
4524 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004525
4526 /* Anything else is out of spec, warn and ignore */
4527 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004528 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004529}
4530
4531static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004532edp_detect(struct intel_dp *intel_dp)
4533{
4534 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4535 enum drm_connector_status status;
4536
4537 status = intel_panel_detect(dev);
4538 if (status == connector_status_unknown)
4539 status = connector_status_connected;
4540
4541 return status;
4542}
4543
Jani Nikulab93433c2015-08-20 10:47:36 +03004544static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4545 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004546{
Jani Nikulab93433c2015-08-20 10:47:36 +03004547 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004548
Jani Nikula0df53b72015-08-20 10:47:40 +03004549 switch (port->port) {
4550 case PORT_A:
4551 return true;
4552 case PORT_B:
4553 bit = SDE_PORTB_HOTPLUG;
4554 break;
4555 case PORT_C:
4556 bit = SDE_PORTC_HOTPLUG;
4557 break;
4558 case PORT_D:
4559 bit = SDE_PORTD_HOTPLUG;
4560 break;
4561 default:
4562 MISSING_CASE(port->port);
4563 return false;
4564 }
4565
4566 return I915_READ(SDEISR) & bit;
4567}
4568
4569static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4570 struct intel_digital_port *port)
4571{
4572 u32 bit;
4573
4574 switch (port->port) {
4575 case PORT_A:
4576 return true;
4577 case PORT_B:
4578 bit = SDE_PORTB_HOTPLUG_CPT;
4579 break;
4580 case PORT_C:
4581 bit = SDE_PORTC_HOTPLUG_CPT;
4582 break;
4583 case PORT_D:
4584 bit = SDE_PORTD_HOTPLUG_CPT;
4585 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004586 case PORT_E:
4587 bit = SDE_PORTE_HOTPLUG_SPT;
4588 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004589 default:
4590 MISSING_CASE(port->port);
4591 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004592 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004593
Jani Nikulab93433c2015-08-20 10:47:36 +03004594 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004595}
4596
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004597static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004598 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004599{
Jani Nikula9642c812015-08-20 10:47:41 +03004600 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004601
Jani Nikula9642c812015-08-20 10:47:41 +03004602 switch (port->port) {
4603 case PORT_B:
4604 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4605 break;
4606 case PORT_C:
4607 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4608 break;
4609 case PORT_D:
4610 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4611 break;
4612 default:
4613 MISSING_CASE(port->port);
4614 return false;
4615 }
4616
4617 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4618}
4619
4620static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4621 struct intel_digital_port *port)
4622{
4623 u32 bit;
4624
4625 switch (port->port) {
4626 case PORT_B:
4627 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4628 break;
4629 case PORT_C:
4630 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4631 break;
4632 case PORT_D:
4633 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4634 break;
4635 default:
4636 MISSING_CASE(port->port);
4637 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004638 }
4639
Jani Nikula1d245982015-08-20 10:47:37 +03004640 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004641}
4642
Jani Nikulae464bfd2015-08-20 10:47:42 +03004643static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304644 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004645{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304646 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4647 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004648 u32 bit;
4649
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304650 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4651 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004652 case PORT_A:
4653 bit = BXT_DE_PORT_HP_DDIA;
4654 break;
4655 case PORT_B:
4656 bit = BXT_DE_PORT_HP_DDIB;
4657 break;
4658 case PORT_C:
4659 bit = BXT_DE_PORT_HP_DDIC;
4660 break;
4661 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304662 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004663 return false;
4664 }
4665
4666 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4667}
4668
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004669/*
4670 * intel_digital_port_connected - is the specified port connected?
4671 * @dev_priv: i915 private structure
4672 * @port: the port to test
4673 *
4674 * Return %true if @port is connected, %false otherwise.
4675 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304676bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004677 struct intel_digital_port *port)
4678{
Jani Nikula0df53b72015-08-20 10:47:40 +03004679 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004680 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004681 if (HAS_PCH_SPLIT(dev_priv))
4682 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004683 else if (IS_BROXTON(dev_priv))
4684 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004685 else if (IS_VALLEYVIEW(dev_priv))
4686 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004687 else
4688 return g4x_digital_port_connected(dev_priv, port);
4689}
4690
Dave Airlie2a592be2014-09-01 16:58:12 +10004691static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004692ironlake_dp_detect(struct intel_dp *intel_dp)
4693{
4694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4697
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004698 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004699 return connector_status_disconnected;
4700
4701 return intel_dp_detect_dpcd(intel_dp);
4702}
4703
4704static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004705g4x_dp_detect(struct intel_dp *intel_dp)
4706{
4707 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4708 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004709
4710 /* Can't disconnect eDP, but you can close the lid... */
4711 if (is_edp(intel_dp)) {
4712 enum drm_connector_status status;
4713
4714 status = intel_panel_detect(dev);
4715 if (status == connector_status_unknown)
4716 status = connector_status_connected;
4717 return status;
4718 }
4719
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004720 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004721 return connector_status_disconnected;
4722
Keith Packard26d61aa2011-07-25 20:01:09 -07004723 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004724}
4725
Keith Packard8c241fe2011-09-28 16:38:44 -07004726static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004728{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004730
Jani Nikula9cd300e2012-10-19 14:51:52 +03004731 /* use cached edid if we have one */
4732 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004733 /* invalid edid */
4734 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004735 return NULL;
4736
Jani Nikula55e9ede2013-10-01 10:38:54 +03004737 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738 } else
4739 return drm_get_edid(&intel_connector->base,
4740 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004741}
4742
Chris Wilsonbeb60602014-09-02 20:04:00 +01004743static void
4744intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004745{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746 struct intel_connector *intel_connector = intel_dp->attached_connector;
4747 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004748
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 edid = intel_dp_get_edid(intel_dp);
4750 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004751
Chris Wilsonbeb60602014-09-02 20:04:00 +01004752 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4753 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4754 else
4755 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4756}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004757
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758static void
4759intel_dp_unset_edid(struct intel_dp *intel_dp)
4760{
4761 struct intel_connector *intel_connector = intel_dp->attached_connector;
4762
4763 kfree(intel_connector->detect_edid);
4764 intel_connector->detect_edid = NULL;
4765
4766 intel_dp->has_audio = false;
4767}
4768
4769static enum intel_display_power_domain
4770intel_dp_power_get(struct intel_dp *dp)
4771{
4772 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4773 enum intel_display_power_domain power_domain;
4774
4775 power_domain = intel_display_port_power_domain(encoder);
4776 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4777
4778 return power_domain;
4779}
4780
4781static void
4782intel_dp_power_put(struct intel_dp *dp,
4783 enum intel_display_power_domain power_domain)
4784{
4785 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4786 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004787}
4788
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004789static enum drm_connector_status
4790intel_dp_detect(struct drm_connector *connector, bool force)
4791{
4792 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004793 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4794 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004795 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004796 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004797 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004798 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004799 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004800
Chris Wilson164c8592013-07-20 20:27:08 +01004801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004802 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004803 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004804
Dave Airlie0e32b392014-05-02 14:02:48 +10004805 if (intel_dp->is_mst) {
4806 /* MST devices are disconnected from a monitor POV */
4807 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4808 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004809 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004810 }
4811
Chris Wilsonbeb60602014-09-02 20:04:00 +01004812 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004813
Chris Wilsond410b562014-09-02 20:03:59 +01004814 /* Can't disconnect eDP, but you can close the lid... */
4815 if (is_edp(intel_dp))
4816 status = edp_detect(intel_dp);
4817 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004818 status = ironlake_dp_detect(intel_dp);
4819 else
4820 status = g4x_dp_detect(intel_dp);
4821 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004822 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004823
Adam Jackson0d198322012-05-14 16:05:47 -04004824 intel_dp_probe_oui(intel_dp);
4825
Dave Airlie0e32b392014-05-02 14:02:48 +10004826 ret = intel_dp_probe_mst(intel_dp);
4827 if (ret) {
4828 /* if we are in MST mode then this connector
4829 won't appear connected or have anything with EDID on it */
4830 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4831 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4832 status = connector_status_disconnected;
4833 goto out;
4834 }
4835
Chris Wilsonbeb60602014-09-02 20:04:00 +01004836 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004837
Paulo Zanonid63885d2012-10-26 19:05:49 -02004838 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4839 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004840 status = connector_status_connected;
4841
Todd Previte09b1eb12015-04-20 15:27:34 -07004842 /* Try to read the source of the interrupt */
4843 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4844 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4845 /* Clear interrupt source */
4846 drm_dp_dpcd_writeb(&intel_dp->aux,
4847 DP_DEVICE_SERVICE_IRQ_VECTOR,
4848 sink_irq_vector);
4849
4850 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4851 intel_dp_handle_test_request(intel_dp);
4852 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4853 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4854 }
4855
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004856out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004857 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004858 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004859}
4860
Chris Wilsonbeb60602014-09-02 20:04:00 +01004861static void
4862intel_dp_force(struct drm_connector *connector)
4863{
4864 struct intel_dp *intel_dp = intel_attached_dp(connector);
4865 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4866 enum intel_display_power_domain power_domain;
4867
4868 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4869 connector->base.id, connector->name);
4870 intel_dp_unset_edid(intel_dp);
4871
4872 if (connector->status != connector_status_connected)
4873 return;
4874
4875 power_domain = intel_dp_power_get(intel_dp);
4876
4877 intel_dp_set_edid(intel_dp);
4878
4879 intel_dp_power_put(intel_dp, power_domain);
4880
4881 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4882 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4883}
4884
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004885static int intel_dp_get_modes(struct drm_connector *connector)
4886{
Jani Nikuladd06f902012-10-19 14:51:50 +03004887 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004888 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004889
Chris Wilsonbeb60602014-09-02 20:04:00 +01004890 edid = intel_connector->detect_edid;
4891 if (edid) {
4892 int ret = intel_connector_update_modes(connector, edid);
4893 if (ret)
4894 return ret;
4895 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004896
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004897 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004898 if (is_edp(intel_attached_dp(connector)) &&
4899 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004900 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004901
4902 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004903 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004904 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004905 drm_mode_probed_add(connector, mode);
4906 return 1;
4907 }
4908 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004909
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004910 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004911}
4912
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004913static bool
4914intel_dp_detect_audio(struct drm_connector *connector)
4915{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004916 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004917 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004918
Chris Wilsonbeb60602014-09-02 20:04:00 +01004919 edid = to_intel_connector(connector)->detect_edid;
4920 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004921 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004922
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004923 return has_audio;
4924}
4925
Chris Wilsonf6849602010-09-19 09:29:33 +01004926static int
4927intel_dp_set_property(struct drm_connector *connector,
4928 struct drm_property *property,
4929 uint64_t val)
4930{
Chris Wilsone953fd72011-02-21 22:23:52 +00004931 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004932 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004933 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4934 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004935 int ret;
4936
Rob Clark662595d2012-10-11 20:36:04 -05004937 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004938 if (ret)
4939 return ret;
4940
Chris Wilson3f43c482011-05-12 22:17:24 +01004941 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004942 int i = val;
4943 bool has_audio;
4944
4945 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004946 return 0;
4947
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004948 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004949
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004950 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004951 has_audio = intel_dp_detect_audio(connector);
4952 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004953 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004954
4955 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004956 return 0;
4957
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004958 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004959 goto done;
4960 }
4961
Chris Wilsone953fd72011-02-21 22:23:52 +00004962 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004963 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004964 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004965
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004966 switch (val) {
4967 case INTEL_BROADCAST_RGB_AUTO:
4968 intel_dp->color_range_auto = true;
4969 break;
4970 case INTEL_BROADCAST_RGB_FULL:
4971 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004972 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004973 break;
4974 case INTEL_BROADCAST_RGB_LIMITED:
4975 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004976 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004977 break;
4978 default:
4979 return -EINVAL;
4980 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004981
4982 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004983 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004984 return 0;
4985
Chris Wilsone953fd72011-02-21 22:23:52 +00004986 goto done;
4987 }
4988
Yuly Novikov53b41832012-10-26 12:04:00 +03004989 if (is_edp(intel_dp) &&
4990 property == connector->dev->mode_config.scaling_mode_property) {
4991 if (val == DRM_MODE_SCALE_NONE) {
4992 DRM_DEBUG_KMS("no scaling not supported\n");
4993 return -EINVAL;
4994 }
4995
4996 if (intel_connector->panel.fitting_mode == val) {
4997 /* the eDP scaling property is not changed */
4998 return 0;
4999 }
5000 intel_connector->panel.fitting_mode = val;
5001
5002 goto done;
5003 }
5004
Chris Wilsonf6849602010-09-19 09:29:33 +01005005 return -EINVAL;
5006
5007done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00005008 if (intel_encoder->base.crtc)
5009 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01005010
5011 return 0;
5012}
5013
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005014static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005015intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005016{
Jani Nikula1d508702012-10-19 14:51:49 +03005017 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005018
Chris Wilson10e972d2014-09-04 21:43:45 +01005019 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005020
Jani Nikula9cd300e2012-10-19 14:51:52 +03005021 if (!IS_ERR_OR_NULL(intel_connector->edid))
5022 kfree(intel_connector->edid);
5023
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005024 /* Can't call is_edp() since the encoder may have been destroyed
5025 * already. */
5026 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005027 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005028
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005029 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005030 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005031}
5032
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005033void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005034{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005035 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5036 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005037
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005038 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10005039 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07005040 if (is_edp(intel_dp)) {
5041 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005042 /*
5043 * vdd might still be enabled do to the delayed vdd off.
5044 * Make sure vdd is actually turned off here.
5045 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005046 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005047 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005048 pps_unlock(intel_dp);
5049
Clint Taylor01527b32014-07-07 13:01:46 -07005050 if (intel_dp->edp_notifier.notifier_call) {
5051 unregister_reboot_notifier(&intel_dp->edp_notifier);
5052 intel_dp->edp_notifier.notifier_call = NULL;
5053 }
Keith Packardbd943152011-09-18 23:09:52 -07005054 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02005055 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005056 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005057}
5058
Imre Deak07f9cd02014-08-18 14:42:45 +03005059static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5060{
5061 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5062
5063 if (!is_edp(intel_dp))
5064 return;
5065
Ville Syrjälä951468f2014-09-04 14:55:31 +03005066 /*
5067 * vdd might still be enabled do to the delayed vdd off.
5068 * Make sure vdd is actually turned off here.
5069 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005070 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005071 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005072 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005073 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005074}
5075
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005076static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5077{
5078 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5079 struct drm_device *dev = intel_dig_port->base.base.dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
5081 enum intel_display_power_domain power_domain;
5082
5083 lockdep_assert_held(&dev_priv->pps_mutex);
5084
5085 if (!edp_have_panel_vdd(intel_dp))
5086 return;
5087
5088 /*
5089 * The VDD bit needs a power domain reference, so if the bit is
5090 * already enabled when we boot or resume, grab this reference and
5091 * schedule a vdd off, so we don't hold on to the reference
5092 * indefinitely.
5093 */
5094 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5095 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
5096 intel_display_power_get(dev_priv, power_domain);
5097
5098 edp_panel_vdd_schedule_off(intel_dp);
5099}
5100
Imre Deak6d93c0c2014-07-31 14:03:36 +03005101static void intel_dp_encoder_reset(struct drm_encoder *encoder)
5102{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005103 struct intel_dp *intel_dp;
5104
5105 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
5106 return;
5107
5108 intel_dp = enc_to_intel_dp(encoder);
5109
5110 pps_lock(intel_dp);
5111
5112 /*
5113 * Read out the current power sequencer assignment,
5114 * in case the BIOS did something with it.
5115 */
5116 if (IS_VALLEYVIEW(encoder->dev))
5117 vlv_initial_power_sequencer_setup(intel_dp);
5118
5119 intel_edp_panel_vdd_sanitize(intel_dp);
5120
5121 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005122}
5123
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005124static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005125 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005126 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01005127 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005128 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01005129 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08005130 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005131 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005132 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02005133 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005134};
5135
5136static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5137 .get_modes = intel_dp_get_modes,
5138 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01005139 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005140};
5141
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005142static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005143 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005144 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005145};
5146
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005147enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005148intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5149{
5150 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005151 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005152 struct drm_device *dev = intel_dig_port->base.base.dev;
5153 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005154 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005155 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005156
Dave Airlie0e32b392014-05-02 14:02:48 +10005157 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
5158 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005159
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005160 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5161 /*
5162 * vdd off can generate a long pulse on eDP which
5163 * would require vdd on to handle it, and thus we
5164 * would end up in an endless cycle of
5165 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5166 */
5167 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5168 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005169 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005170 }
5171
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005172 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5173 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005174 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005175
Imre Deak1c767b32014-08-18 14:42:42 +03005176 power_domain = intel_display_port_power_domain(intel_encoder);
5177 intel_display_power_get(dev_priv, power_domain);
5178
Dave Airlie0e32b392014-05-02 14:02:48 +10005179 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005180 /* indicate that we need to restart link training */
5181 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005182
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005183 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5184 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005185
5186 if (!intel_dp_get_dpcd(intel_dp)) {
5187 goto mst_fail;
5188 }
5189
5190 intel_dp_probe_oui(intel_dp);
5191
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005192 if (!intel_dp_probe_mst(intel_dp)) {
5193 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5194 intel_dp_check_link_status(intel_dp);
5195 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005196 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005197 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005198 } else {
5199 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005200 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005201 goto mst_fail;
5202 }
5203
5204 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005205 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005206 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005207 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005208 }
5209 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005210
5211 ret = IRQ_HANDLED;
5212
Imre Deak1c767b32014-08-18 14:42:42 +03005213 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005214mst_fail:
5215 /* if we were in MST mode, and device is not there get out of MST mode */
5216 if (intel_dp->is_mst) {
5217 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5218 intel_dp->is_mst = false;
5219 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5220 }
Imre Deak1c767b32014-08-18 14:42:42 +03005221put_power:
5222 intel_display_power_put(dev_priv, power_domain);
5223
5224 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005225}
5226
Zhenyu Wange3421a12010-04-08 09:43:27 +08005227/* Return which DP Port should be selected for Transcoder DP control */
5228int
Akshay Joshi0206e352011-08-16 15:34:10 -04005229intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005230{
5231 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005232 struct intel_encoder *intel_encoder;
5233 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005234
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005235 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5236 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005237
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005238 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5239 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005240 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005241 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005242
Zhenyu Wange3421a12010-04-08 09:43:27 +08005243 return -1;
5244}
5245
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005246/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005247bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005248{
5249 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005250 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005251 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005252 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005253 [PORT_B] = DVO_PORT_DPB,
5254 [PORT_C] = DVO_PORT_DPC,
5255 [PORT_D] = DVO_PORT_DPD,
5256 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005257 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005258
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005259 /*
5260 * eDP not supported on g4x. so bail out early just
5261 * for a bit extra safety in case the VBT is bonkers.
5262 */
5263 if (INTEL_INFO(dev)->gen < 5)
5264 return false;
5265
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005266 if (port == PORT_A)
5267 return true;
5268
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005269 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005270 return false;
5271
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005272 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5273 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005274
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005275 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005276 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5277 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005278 return true;
5279 }
5280 return false;
5281}
5282
Dave Airlie0e32b392014-05-02 14:02:48 +10005283void
Chris Wilsonf6849602010-09-19 09:29:33 +01005284intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5285{
Yuly Novikov53b41832012-10-26 12:04:00 +03005286 struct intel_connector *intel_connector = to_intel_connector(connector);
5287
Chris Wilson3f43c482011-05-12 22:17:24 +01005288 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005289 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005290 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005291
5292 if (is_edp(intel_dp)) {
5293 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005294 drm_object_attach_property(
5295 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005296 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005297 DRM_MODE_SCALE_ASPECT);
5298 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005299 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005300}
5301
Imre Deakdada1a92014-01-29 13:25:41 +02005302static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5303{
5304 intel_dp->last_power_cycle = jiffies;
5305 intel_dp->last_power_on = jiffies;
5306 intel_dp->last_backlight_off = jiffies;
5307}
5308
Daniel Vetter67a54562012-10-20 20:57:45 +02005309static void
5310intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005311 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005312{
5313 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005314 struct edp_power_seq cur, vbt, spec,
5315 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305316 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5317 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005318
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005319 lockdep_assert_held(&dev_priv->pps_mutex);
5320
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005321 /* already initialized? */
5322 if (final->t11_t12 != 0)
5323 return;
5324
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305325 if (IS_BROXTON(dev)) {
5326 /*
5327 * TODO: BXT has 2 sets of PPS registers.
5328 * Correct Register for Broxton need to be identified
5329 * using VBT. hardcoding for now
5330 */
5331 pp_ctrl_reg = BXT_PP_CONTROL(0);
5332 pp_on_reg = BXT_PP_ON_DELAYS(0);
5333 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5334 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005335 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005336 pp_on_reg = PCH_PP_ON_DELAYS;
5337 pp_off_reg = PCH_PP_OFF_DELAYS;
5338 pp_div_reg = PCH_PP_DIVISOR;
5339 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005340 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5341
5342 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5343 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5344 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5345 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005346 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005347
5348 /* Workaround: Need to write PP_CONTROL with the unlock key as
5349 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305350 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005351
Jesse Barnes453c5422013-03-28 09:55:41 -07005352 pp_on = I915_READ(pp_on_reg);
5353 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305354 if (!IS_BROXTON(dev)) {
5355 I915_WRITE(pp_ctrl_reg, pp_ctl);
5356 pp_div = I915_READ(pp_div_reg);
5357 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005358
5359 /* Pull timing values out of registers */
5360 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5361 PANEL_POWER_UP_DELAY_SHIFT;
5362
5363 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5364 PANEL_LIGHT_ON_DELAY_SHIFT;
5365
5366 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5367 PANEL_LIGHT_OFF_DELAY_SHIFT;
5368
5369 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5370 PANEL_POWER_DOWN_DELAY_SHIFT;
5371
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305372 if (IS_BROXTON(dev)) {
5373 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5374 BXT_POWER_CYCLE_DELAY_SHIFT;
5375 if (tmp > 0)
5376 cur.t11_t12 = (tmp - 1) * 1000;
5377 else
5378 cur.t11_t12 = 0;
5379 } else {
5380 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005381 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305382 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005383
5384 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5385 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5386
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005387 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005388
5389 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5390 * our hw here, which are all in 100usec. */
5391 spec.t1_t3 = 210 * 10;
5392 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5393 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5394 spec.t10 = 500 * 10;
5395 /* This one is special and actually in units of 100ms, but zero
5396 * based in the hw (so we need to add 100 ms). But the sw vbt
5397 * table multiplies it with 1000 to make it in units of 100usec,
5398 * too. */
5399 spec.t11_t12 = (510 + 100) * 10;
5400
5401 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5402 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5403
5404 /* Use the max of the register settings and vbt. If both are
5405 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005406#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005407 spec.field : \
5408 max(cur.field, vbt.field))
5409 assign_final(t1_t3);
5410 assign_final(t8);
5411 assign_final(t9);
5412 assign_final(t10);
5413 assign_final(t11_t12);
5414#undef assign_final
5415
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005416#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005417 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5418 intel_dp->backlight_on_delay = get_delay(t8);
5419 intel_dp->backlight_off_delay = get_delay(t9);
5420 intel_dp->panel_power_down_delay = get_delay(t10);
5421 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5422#undef get_delay
5423
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005424 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5425 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5426 intel_dp->panel_power_cycle_delay);
5427
5428 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5429 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005430}
5431
5432static void
5433intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005434 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005435{
5436 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005437 u32 pp_on, pp_off, pp_div, port_sel = 0;
5438 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305439 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005440 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005441 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005442
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005443 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005444
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305445 if (IS_BROXTON(dev)) {
5446 /*
5447 * TODO: BXT has 2 sets of PPS registers.
5448 * Correct Register for Broxton need to be identified
5449 * using VBT. hardcoding for now
5450 */
5451 pp_ctrl_reg = BXT_PP_CONTROL(0);
5452 pp_on_reg = BXT_PP_ON_DELAYS(0);
5453 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5454
5455 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005456 pp_on_reg = PCH_PP_ON_DELAYS;
5457 pp_off_reg = PCH_PP_OFF_DELAYS;
5458 pp_div_reg = PCH_PP_DIVISOR;
5459 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005460 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5461
5462 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5463 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5464 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005465 }
5466
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005467 /*
5468 * And finally store the new values in the power sequencer. The
5469 * backlight delays are set to 1 because we do manual waits on them. For
5470 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5471 * we'll end up waiting for the backlight off delay twice: once when we
5472 * do the manual sleep, and once when we disable the panel and wait for
5473 * the PP_STATUS bit to become zero.
5474 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005475 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005476 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5477 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005478 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005479 /* Compute the divisor for the pp clock, simply match the Bspec
5480 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305481 if (IS_BROXTON(dev)) {
5482 pp_div = I915_READ(pp_ctrl_reg);
5483 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5484 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5485 << BXT_POWER_CYCLE_DELAY_SHIFT);
5486 } else {
5487 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5488 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5489 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5490 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005491
5492 /* Haswell doesn't have any port selection bits for the panel
5493 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005494 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005495 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005496 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005497 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005498 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005499 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005500 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005501 }
5502
Jesse Barnes453c5422013-03-28 09:55:41 -07005503 pp_on |= port_sel;
5504
5505 I915_WRITE(pp_on_reg, pp_on);
5506 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305507 if (IS_BROXTON(dev))
5508 I915_WRITE(pp_ctrl_reg, pp_div);
5509 else
5510 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005511
Daniel Vetter67a54562012-10-20 20:57:45 +02005512 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005513 I915_READ(pp_on_reg),
5514 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305515 IS_BROXTON(dev) ?
5516 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005517 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005518}
5519
Vandana Kannanb33a2812015-02-13 15:33:03 +05305520/**
5521 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5522 * @dev: DRM device
5523 * @refresh_rate: RR to be programmed
5524 *
5525 * This function gets called when refresh rate (RR) has to be changed from
5526 * one frequency to another. Switches can be between high and low RR
5527 * supported by the panel or to any other RR based on media playback (in
5528 * this case, RR value needs to be passed from user space).
5529 *
5530 * The caller of this function needs to take a lock on dev_priv->drrs.
5531 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305532static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305533{
5534 struct drm_i915_private *dev_priv = dev->dev_private;
5535 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305536 struct intel_digital_port *dig_port = NULL;
5537 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005538 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305539 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305540 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305541
5542 if (refresh_rate <= 0) {
5543 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5544 return;
5545 }
5546
Vandana Kannan96178ee2015-01-10 02:25:56 +05305547 if (intel_dp == NULL) {
5548 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305549 return;
5550 }
5551
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005552 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005553 * FIXME: This needs proper synchronization with psr state for some
5554 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005555 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305556
Vandana Kannan96178ee2015-01-10 02:25:56 +05305557 dig_port = dp_to_dig_port(intel_dp);
5558 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005559 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305560
5561 if (!intel_crtc) {
5562 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5563 return;
5564 }
5565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005566 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305567
Vandana Kannan96178ee2015-01-10 02:25:56 +05305568 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305569 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5570 return;
5571 }
5572
Vandana Kannan96178ee2015-01-10 02:25:56 +05305573 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5574 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305575 index = DRRS_LOW_RR;
5576
Vandana Kannan96178ee2015-01-10 02:25:56 +05305577 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305578 DRM_DEBUG_KMS(
5579 "DRRS requested for previously set RR...ignoring\n");
5580 return;
5581 }
5582
5583 if (!intel_crtc->active) {
5584 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5585 return;
5586 }
5587
Durgadoss R44395bf2015-02-13 15:33:02 +05305588 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305589 switch (index) {
5590 case DRRS_HIGH_RR:
5591 intel_dp_set_m_n(intel_crtc, M1_N1);
5592 break;
5593 case DRRS_LOW_RR:
5594 intel_dp_set_m_n(intel_crtc, M2_N2);
5595 break;
5596 case DRRS_MAX_RR:
5597 default:
5598 DRM_ERROR("Unsupported refreshrate type\n");
5599 }
5600 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005601 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5602 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305603
Ville Syrjälä649636e2015-09-22 19:50:01 +03005604 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305605 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305606 if (IS_VALLEYVIEW(dev))
5607 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5608 else
5609 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305610 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305611 if (IS_VALLEYVIEW(dev))
5612 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5613 else
5614 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305615 }
5616 I915_WRITE(reg, val);
5617 }
5618
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305619 dev_priv->drrs.refresh_rate_type = index;
5620
5621 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5622}
5623
Vandana Kannanb33a2812015-02-13 15:33:03 +05305624/**
5625 * intel_edp_drrs_enable - init drrs struct if supported
5626 * @intel_dp: DP struct
5627 *
5628 * Initializes frontbuffer_bits and drrs.dp
5629 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305630void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5631{
5632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5635 struct drm_crtc *crtc = dig_port->base.base.crtc;
5636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5637
5638 if (!intel_crtc->config->has_drrs) {
5639 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5640 return;
5641 }
5642
5643 mutex_lock(&dev_priv->drrs.mutex);
5644 if (WARN_ON(dev_priv->drrs.dp)) {
5645 DRM_ERROR("DRRS already enabled\n");
5646 goto unlock;
5647 }
5648
5649 dev_priv->drrs.busy_frontbuffer_bits = 0;
5650
5651 dev_priv->drrs.dp = intel_dp;
5652
5653unlock:
5654 mutex_unlock(&dev_priv->drrs.mutex);
5655}
5656
Vandana Kannanb33a2812015-02-13 15:33:03 +05305657/**
5658 * intel_edp_drrs_disable - Disable DRRS
5659 * @intel_dp: DP struct
5660 *
5661 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305662void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5663{
5664 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5665 struct drm_i915_private *dev_priv = dev->dev_private;
5666 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5667 struct drm_crtc *crtc = dig_port->base.base.crtc;
5668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5669
5670 if (!intel_crtc->config->has_drrs)
5671 return;
5672
5673 mutex_lock(&dev_priv->drrs.mutex);
5674 if (!dev_priv->drrs.dp) {
5675 mutex_unlock(&dev_priv->drrs.mutex);
5676 return;
5677 }
5678
5679 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5680 intel_dp_set_drrs_state(dev_priv->dev,
5681 intel_dp->attached_connector->panel.
5682 fixed_mode->vrefresh);
5683
5684 dev_priv->drrs.dp = NULL;
5685 mutex_unlock(&dev_priv->drrs.mutex);
5686
5687 cancel_delayed_work_sync(&dev_priv->drrs.work);
5688}
5689
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305690static void intel_edp_drrs_downclock_work(struct work_struct *work)
5691{
5692 struct drm_i915_private *dev_priv =
5693 container_of(work, typeof(*dev_priv), drrs.work.work);
5694 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305695
Vandana Kannan96178ee2015-01-10 02:25:56 +05305696 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305697
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305698 intel_dp = dev_priv->drrs.dp;
5699
5700 if (!intel_dp)
5701 goto unlock;
5702
5703 /*
5704 * The delayed work can race with an invalidate hence we need to
5705 * recheck.
5706 */
5707
5708 if (dev_priv->drrs.busy_frontbuffer_bits)
5709 goto unlock;
5710
5711 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5712 intel_dp_set_drrs_state(dev_priv->dev,
5713 intel_dp->attached_connector->panel.
5714 downclock_mode->vrefresh);
5715
5716unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305717 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305718}
5719
Vandana Kannanb33a2812015-02-13 15:33:03 +05305720/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305721 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305722 * @dev: DRM device
5723 * @frontbuffer_bits: frontbuffer plane tracking bits
5724 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305725 * This function gets called everytime rendering on the given planes start.
5726 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305727 *
5728 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5729 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305730void intel_edp_drrs_invalidate(struct drm_device *dev,
5731 unsigned frontbuffer_bits)
5732{
5733 struct drm_i915_private *dev_priv = dev->dev_private;
5734 struct drm_crtc *crtc;
5735 enum pipe pipe;
5736
Daniel Vetter9da7d692015-04-09 16:44:15 +02005737 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305738 return;
5739
Daniel Vetter88f933a2015-04-09 16:44:16 +02005740 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305741
Vandana Kannana93fad02015-01-10 02:25:59 +05305742 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005743 if (!dev_priv->drrs.dp) {
5744 mutex_unlock(&dev_priv->drrs.mutex);
5745 return;
5746 }
5747
Vandana Kannana93fad02015-01-10 02:25:59 +05305748 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5749 pipe = to_intel_crtc(crtc)->pipe;
5750
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005751 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5752 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5753
Ramalingam C0ddfd202015-06-15 20:50:05 +05305754 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005755 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305756 intel_dp_set_drrs_state(dev_priv->dev,
5757 dev_priv->drrs.dp->attached_connector->panel.
5758 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305759
Vandana Kannana93fad02015-01-10 02:25:59 +05305760 mutex_unlock(&dev_priv->drrs.mutex);
5761}
5762
Vandana Kannanb33a2812015-02-13 15:33:03 +05305763/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305764 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305765 * @dev: DRM device
5766 * @frontbuffer_bits: frontbuffer plane tracking bits
5767 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305768 * This function gets called every time rendering on the given planes has
5769 * completed or flip on a crtc is completed. So DRRS should be upclocked
5770 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5771 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305772 *
5773 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5774 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305775void intel_edp_drrs_flush(struct drm_device *dev,
5776 unsigned frontbuffer_bits)
5777{
5778 struct drm_i915_private *dev_priv = dev->dev_private;
5779 struct drm_crtc *crtc;
5780 enum pipe pipe;
5781
Daniel Vetter9da7d692015-04-09 16:44:15 +02005782 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305783 return;
5784
Daniel Vetter88f933a2015-04-09 16:44:16 +02005785 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305786
Vandana Kannana93fad02015-01-10 02:25:59 +05305787 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005788 if (!dev_priv->drrs.dp) {
5789 mutex_unlock(&dev_priv->drrs.mutex);
5790 return;
5791 }
5792
Vandana Kannana93fad02015-01-10 02:25:59 +05305793 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5794 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005795
5796 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305797 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5798
Ramalingam C0ddfd202015-06-15 20:50:05 +05305799 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005800 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305801 intel_dp_set_drrs_state(dev_priv->dev,
5802 dev_priv->drrs.dp->attached_connector->panel.
5803 fixed_mode->vrefresh);
5804
5805 /*
5806 * flush also means no more activity hence schedule downclock, if all
5807 * other fbs are quiescent too
5808 */
5809 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305810 schedule_delayed_work(&dev_priv->drrs.work,
5811 msecs_to_jiffies(1000));
5812 mutex_unlock(&dev_priv->drrs.mutex);
5813}
5814
Vandana Kannanb33a2812015-02-13 15:33:03 +05305815/**
5816 * DOC: Display Refresh Rate Switching (DRRS)
5817 *
5818 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5819 * which enables swtching between low and high refresh rates,
5820 * dynamically, based on the usage scenario. This feature is applicable
5821 * for internal panels.
5822 *
5823 * Indication that the panel supports DRRS is given by the panel EDID, which
5824 * would list multiple refresh rates for one resolution.
5825 *
5826 * DRRS is of 2 types - static and seamless.
5827 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5828 * (may appear as a blink on screen) and is used in dock-undock scenario.
5829 * Seamless DRRS involves changing RR without any visual effect to the user
5830 * and can be used during normal system usage. This is done by programming
5831 * certain registers.
5832 *
5833 * Support for static/seamless DRRS may be indicated in the VBT based on
5834 * inputs from the panel spec.
5835 *
5836 * DRRS saves power by switching to low RR based on usage scenarios.
5837 *
5838 * eDP DRRS:-
5839 * The implementation is based on frontbuffer tracking implementation.
5840 * When there is a disturbance on the screen triggered by user activity or a
5841 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5842 * When there is no movement on screen, after a timeout of 1 second, a switch
5843 * to low RR is made.
5844 * For integration with frontbuffer tracking code,
5845 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5846 *
5847 * DRRS can be further extended to support other internal panels and also
5848 * the scenario of video playback wherein RR is set based on the rate
5849 * requested by userspace.
5850 */
5851
5852/**
5853 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5854 * @intel_connector: eDP connector
5855 * @fixed_mode: preferred mode of panel
5856 *
5857 * This function is called only once at driver load to initialize basic
5858 * DRRS stuff.
5859 *
5860 * Returns:
5861 * Downclock mode if panel supports it, else return NULL.
5862 * DRRS support is determined by the presence of downclock mode (apart
5863 * from VBT setting).
5864 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305865static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305866intel_dp_drrs_init(struct intel_connector *intel_connector,
5867 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305868{
5869 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305870 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305871 struct drm_i915_private *dev_priv = dev->dev_private;
5872 struct drm_display_mode *downclock_mode = NULL;
5873
Daniel Vetter9da7d692015-04-09 16:44:15 +02005874 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5875 mutex_init(&dev_priv->drrs.mutex);
5876
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305877 if (INTEL_INFO(dev)->gen <= 6) {
5878 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5879 return NULL;
5880 }
5881
5882 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005883 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305884 return NULL;
5885 }
5886
5887 downclock_mode = intel_find_panel_downclock
5888 (dev, fixed_mode, connector);
5889
5890 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305891 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305892 return NULL;
5893 }
5894
Vandana Kannan96178ee2015-01-10 02:25:56 +05305895 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305896
Vandana Kannan96178ee2015-01-10 02:25:56 +05305897 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005898 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305899 return downclock_mode;
5900}
5901
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005902static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005903 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005904{
5905 struct drm_connector *connector = &intel_connector->base;
5906 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005907 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5908 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005909 struct drm_i915_private *dev_priv = dev->dev_private;
5910 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305911 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005912 bool has_dpcd;
5913 struct drm_display_mode *scan;
5914 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005915 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005916
5917 if (!is_edp(intel_dp))
5918 return true;
5919
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005920 pps_lock(intel_dp);
5921 intel_edp_panel_vdd_sanitize(intel_dp);
5922 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005923
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005924 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005925 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005926
5927 if (has_dpcd) {
5928 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5929 dev_priv->no_aux_handshake =
5930 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5931 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5932 } else {
5933 /* if this fails, presume the device is a ghost */
5934 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005935 return false;
5936 }
5937
5938 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005939 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005940 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005941 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005942
Daniel Vetter060c8772014-03-21 23:22:35 +01005943 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005944 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005945 if (edid) {
5946 if (drm_add_edid_modes(connector, edid)) {
5947 drm_mode_connector_update_edid_property(connector,
5948 edid);
5949 drm_edid_to_eld(connector, edid);
5950 } else {
5951 kfree(edid);
5952 edid = ERR_PTR(-EINVAL);
5953 }
5954 } else {
5955 edid = ERR_PTR(-ENOENT);
5956 }
5957 intel_connector->edid = edid;
5958
5959 /* prefer fixed mode from EDID if available */
5960 list_for_each_entry(scan, &connector->probed_modes, head) {
5961 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5962 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305963 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305964 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005965 break;
5966 }
5967 }
5968
5969 /* fallback to VBT if available for eDP */
5970 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5971 fixed_mode = drm_mode_duplicate(dev,
5972 dev_priv->vbt.lfp_lvds_vbt_mode);
5973 if (fixed_mode)
5974 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5975 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005976 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005977
Clint Taylor01527b32014-07-07 13:01:46 -07005978 if (IS_VALLEYVIEW(dev)) {
5979 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5980 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005981
5982 /*
5983 * Figure out the current pipe for the initial backlight setup.
5984 * If the current pipe isn't valid, try the PPS pipe, and if that
5985 * fails just assume pipe A.
5986 */
5987 if (IS_CHERRYVIEW(dev))
5988 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5989 else
5990 pipe = PORT_TO_PIPE(intel_dp->DP);
5991
5992 if (pipe != PIPE_A && pipe != PIPE_B)
5993 pipe = intel_dp->pps_pipe;
5994
5995 if (pipe != PIPE_A && pipe != PIPE_B)
5996 pipe = PIPE_A;
5997
5998 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5999 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006000 }
6001
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306002 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006003 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006004 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006005
6006 return true;
6007}
6008
Paulo Zanoni16c25532013-06-12 17:27:25 -03006009bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006010intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6011 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006012{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006013 struct drm_connector *connector = &intel_connector->base;
6014 struct intel_dp *intel_dp = &intel_dig_port->dp;
6015 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6016 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006017 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02006018 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02006019 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006020
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006021 intel_dp->pps_pipe = INVALID_PIPE;
6022
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006023 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006024 if (INTEL_INFO(dev)->gen >= 9)
6025 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6026 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006027 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
6028 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
6029 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6030 else if (HAS_PCH_SPLIT(dev))
6031 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6032 else
6033 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
6034
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006035 if (INTEL_INFO(dev)->gen >= 9)
6036 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6037 else
6038 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006039
Daniel Vetter07679352012-09-06 22:15:42 +02006040 /* Preserve the current hw state. */
6041 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006042 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006043
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006044 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306045 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006046 else
6047 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006048
Imre Deakf7d24902013-05-08 13:14:05 +03006049 /*
6050 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6051 * for DP the encoder type can be set by the caller to
6052 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6053 */
6054 if (type == DRM_MODE_CONNECTOR_eDP)
6055 intel_encoder->type = INTEL_OUTPUT_EDP;
6056
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006057 /* eDP only on port B and/or C on vlv/chv */
6058 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
6059 port != PORT_B && port != PORT_C))
6060 return false;
6061
Imre Deake7281ea2013-05-08 13:14:08 +03006062 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6063 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6064 port_name(port));
6065
Adam Jacksonb3295302010-07-16 14:46:28 -04006066 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006067 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6068
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006069 connector->interlace_allowed = true;
6070 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006071
Daniel Vetter66a92782012-07-12 20:08:18 +02006072 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006073 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006074
Chris Wilsondf0e9242010-09-09 16:20:55 +01006075 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01006076 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006077
Paulo Zanoniaffa9352012-11-23 15:30:39 -02006078 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006079 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6080 else
6081 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02006082 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006083
Jani Nikula0b998362014-03-14 16:51:17 +02006084 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006085 switch (port) {
6086 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05006087 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006088 break;
6089 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05006090 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03006091 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05306092 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006093 break;
6094 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05006095 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006096 break;
6097 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05006098 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006099 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08006100 case PORT_E:
6101 intel_encoder->hpd_pin = HPD_PORT_E;
6102 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006103 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00006104 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006105 }
6106
Imre Deakdada1a92014-01-29 13:25:41 +02006107 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03006108 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006109 intel_dp_init_panel_power_timestamps(intel_dp);
6110 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006111 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006112 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006113 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006114 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02006115 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02006116
Jani Nikula9d1a1032014-03-14 16:51:15 +02006117 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10006118
Dave Airlie0e32b392014-05-02 14:02:48 +10006119 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03006120 if (HAS_DP_MST(dev) &&
6121 (port == PORT_B || port == PORT_C || port == PORT_D))
6122 intel_dp_mst_encoder_init(intel_dig_port,
6123 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006124
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006125 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10006126 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006127 if (is_edp(intel_dp)) {
6128 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03006129 /*
6130 * vdd might still be enabled do to the delayed vdd off.
6131 * Make sure vdd is actually turned off here.
6132 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03006133 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01006134 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006135 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006136 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01006137 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006138 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03006139 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006140 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006141
Chris Wilsonf6849602010-09-19 09:29:33 +01006142 intel_dp_add_properties(intel_dp, connector);
6143
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006144 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6145 * 0xd. Failure to do so will result in spurious interrupts being
6146 * generated on the port when a cable is not attached.
6147 */
6148 if (IS_G4X(dev) && !IS_GM45(dev)) {
6149 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6150 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6151 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006152
Jani Nikulaaa7471d2015-04-01 11:15:21 +03006153 i915_debugfs_connector_add(connector);
6154
Paulo Zanoni16c25532013-06-12 17:27:25 -03006155 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006156}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006157
6158void
6159intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
6160{
Dave Airlie13cf5502014-06-18 11:29:35 +10006161 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006162 struct intel_digital_port *intel_dig_port;
6163 struct intel_encoder *intel_encoder;
6164 struct drm_encoder *encoder;
6165 struct intel_connector *intel_connector;
6166
Daniel Vetterb14c5672013-09-19 12:18:32 +02006167 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006168 if (!intel_dig_port)
6169 return;
6170
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006171 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306172 if (!intel_connector)
6173 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006174
6175 intel_encoder = &intel_dig_port->base;
6176 encoder = &intel_encoder->base;
6177
6178 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6179 DRM_MODE_ENCODER_TMDS);
6180
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006181 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006182 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006183 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006184 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006185 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006186 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006187 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006188 intel_encoder->pre_enable = chv_pre_enable_dp;
6189 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006190 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006191 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006192 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006193 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006194 intel_encoder->pre_enable = vlv_pre_enable_dp;
6195 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006196 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006197 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006198 intel_encoder->pre_enable = g4x_pre_enable_dp;
6199 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006200 if (INTEL_INFO(dev)->gen >= 5)
6201 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006202 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006203
Paulo Zanoni174edf12012-10-26 19:05:50 -02006204 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006205 intel_dig_port->dp.output_reg = output_reg;
6206
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006207 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006208 if (IS_CHERRYVIEW(dev)) {
6209 if (port == PORT_D)
6210 intel_encoder->crtc_mask = 1 << 2;
6211 else
6212 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6213 } else {
6214 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6215 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006216 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006217
Dave Airlie13cf5502014-06-18 11:29:35 +10006218 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006219 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006220
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306221 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6222 goto err_init_connector;
6223
6224 return;
6225
6226err_init_connector:
6227 drm_encoder_cleanup(encoder);
6228 kfree(intel_connector);
6229err_connector_alloc:
6230 kfree(intel_dig_port);
6231
6232 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006233}
Dave Airlie0e32b392014-05-02 14:02:48 +10006234
6235void intel_dp_mst_suspend(struct drm_device *dev)
6236{
6237 struct drm_i915_private *dev_priv = dev->dev_private;
6238 int i;
6239
6240 /* disable MST */
6241 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006242 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006243 if (!intel_dig_port)
6244 continue;
6245
6246 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6247 if (!intel_dig_port->dp.can_mst)
6248 continue;
6249 if (intel_dig_port->dp.is_mst)
6250 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6251 }
6252 }
6253}
6254
6255void intel_dp_mst_resume(struct drm_device *dev)
6256{
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 int i;
6259
6260 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006261 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006262 if (!intel_dig_port)
6263 continue;
6264 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6265 int ret;
6266
6267 if (!intel_dig_port->dp.can_mst)
6268 continue;
6269
6270 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6271 if (ret != 0) {
6272 intel_dp_check_mst_status(&intel_dig_port->dp);
6273 }
6274 }
6275 }
6276}