blob: 8ec0f30f084709902fd65553840c636d07480ecf [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
412 .vco = { .min = 4800000, .max = 6480000 },
413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
557static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
562 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800565}
566
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200567static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
568{
569 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
570}
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800573{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200576 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
577 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800580}
581
Imre Deak589eca62015-06-22 23:35:50 +0300582static void vlv_clock(int refclk, intel_clock_t *clock)
583{
584 clock->m = clock->m1 * clock->m2;
585 clock->p = clock->p1 * clock->p2;
586 if (WARN_ON(clock->n == 0 || clock->p == 0))
587 return;
588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
590}
591
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300592static void chv_clock(int refclk, intel_clock_t *clock)
593{
594 clock->m = clock->m1 * clock->m2;
595 clock->p = clock->p1 * clock->p2;
596 if (WARN_ON(clock->n == 0 || clock->p == 0))
597 return;
598 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
599 clock->n << 22);
600 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200622 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->m1 <= clock->m2)
624 INTELPllInvalid("m1 <= m2\n");
625
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200626 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300627 if (clock->p < limit->p.min || limit->p.max < clock->p)
628 INTELPllInvalid("p out of range\n");
629 if (clock->m < limit->m.min || limit->m.max < clock->m)
630 INTELPllInvalid("m out of range\n");
631 }
632
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
636 * connector, etc., rather than just a single range.
637 */
638 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400639 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800640
641 return true;
642}
643
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644static int
645i9xx_select_p2_div(const intel_limit_t *limit,
646 const struct intel_crtc_state *crtc_state,
647 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300649 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200651 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100653 * For LVDS just rely on its current settings for dual-channel.
654 * We haven't figured out how to reliably set up different
655 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100657 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 } else {
662 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667}
668
669static bool
670i9xx_find_best_dpll(const intel_limit_t *limit,
671 struct intel_crtc_state *crtc_state,
672 int target, int refclk, intel_clock_t *match_clock,
673 intel_clock_t *best_clock)
674{
675 struct drm_device *dev = crtc_state->base.crtc->dev;
676 intel_clock_t clock;
677 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800678
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
682
Zhao Yakui42158662009-11-20 11:24:18 +0800683 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
684 clock.m1++) {
685 for (clock.m2 = limit->m2.min;
686 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200687 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800688 break;
689 for (clock.n = limit->n.min;
690 clock.n <= limit->n.max; clock.n++) {
691 for (clock.p1 = limit->p1.min;
692 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int this_err;
694
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000696 if (!intel_PLL_is_valid(dev, limit,
697 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800699 if (match_clock &&
700 clock.p != match_clock->p)
701 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800702
703 this_err = abs(clock.dot - target);
704 if (this_err < err) {
705 *best_clock = clock;
706 err = this_err;
707 }
708 }
709 }
710 }
711 }
712
713 return (err != target);
714}
715
Ma Lingd4906092009-03-18 20:13:27 +0800716static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200717pnv_find_best_dpll(const intel_limit_t *limit,
718 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200719 int target, int refclk, intel_clock_t *match_clock,
720 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300722 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200723 intel_clock_t clock;
724 int err = target;
725
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200726 memset(best_clock, 0, sizeof(*best_clock));
727
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
738 int this_err;
739
740 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
743 continue;
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ma Lingd4906092009-03-18 20:13:27 +0800761static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200762g4x_find_best_dpll(const intel_limit_t *limit,
763 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200764 int target, int refclk, intel_clock_t *match_clock,
765 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800766{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300767 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800768 intel_clock_t clock;
769 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400771 /* approximately equals target * 0.00585 */
772 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800773
774 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Ma Lingd4906092009-03-18 20:13:27 +0800778 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200779 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800780 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200781 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800782 for (clock.m1 = limit->m1.max;
783 clock.m1 >= limit->m1.min; clock.m1--) {
784 for (clock.m2 = limit->m2.max;
785 clock.m2 >= limit->m2.min; clock.m2--) {
786 for (clock.p1 = limit->p1.max;
787 clock.p1 >= limit->p1.min; clock.p1--) {
788 int this_err;
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800793 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000794
795 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800796 if (this_err < err_most) {
797 *best_clock = clock;
798 err_most = this_err;
799 max_n = clock.n;
800 found = true;
801 }
802 }
803 }
804 }
805 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800806 return found;
807}
Ma Lingd4906092009-03-18 20:13:27 +0800808
Imre Deakd5dd62b2015-03-17 11:40:03 +0200809/*
810 * Check if the calculated PLL configuration is more optimal compared to the
811 * best configuration and error found so far. Return the calculated error.
812 */
813static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
814 const intel_clock_t *calculated_clock,
815 const intel_clock_t *best_clock,
816 unsigned int best_error_ppm,
817 unsigned int *error_ppm)
818{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200819 /*
820 * For CHV ignore the error and consider only the P value.
821 * Prefer a bigger P value based on HW requirements.
822 */
823 if (IS_CHERRYVIEW(dev)) {
824 *error_ppm = 0;
825
826 return calculated_clock->p > best_clock->p;
827 }
828
Imre Deak24be4e42015-03-17 11:40:04 +0200829 if (WARN_ON_ONCE(!target_freq))
830 return false;
831
Imre Deakd5dd62b2015-03-17 11:40:03 +0200832 *error_ppm = div_u64(1000000ULL *
833 abs(target_freq - calculated_clock->dot),
834 target_freq);
835 /*
836 * Prefer a better P value over a better (smaller) error if the error
837 * is small. Ensure this preference for future configurations too by
838 * setting the error to 0.
839 */
840 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
841 *error_ppm = 0;
842
843 return true;
844 }
845
846 return *error_ppm + 10 < best_error_ppm;
847}
848
Zhenyu Wang2c072452009-06-05 15:38:42 +0800849static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850vlv_find_best_dpll(const intel_limit_t *limit,
851 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200852 int target, int refclk, intel_clock_t *match_clock,
853 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700854{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200855 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300856 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300857 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300858 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300859 /* min update 19.2 MHz */
860 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300861 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300863 target *= 5; /* fast clock */
864
865 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700866
867 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300868 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300869 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300870 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300871 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200875 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300876
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
878 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300879
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 vlv_clock(refclk, &clock);
881
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300882 if (!intel_PLL_is_valid(dev, limit,
883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300903static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200904chv_find_best_dpll(const intel_limit_t *limit,
905 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906 int target, int refclk, intel_clock_t *match_clock,
907 intel_clock_t *best_clock)
908{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200909 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300910 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912 intel_clock_t clock;
913 uint64_t m2;
914 int found = false;
915
916 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200917 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918
919 /*
920 * Based on hardware doc, the n always set to 1, and m1 always
921 * set to 2. If requires to support 200Mhz refclk, we need to
922 * revisit this because n may not 1 anymore.
923 */
924 clock.n = 1, clock.m1 = 2;
925 target *= 5; /* fast clock */
926
927 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
928 for (clock.p2 = limit->p2.p2_fast;
929 clock.p2 >= limit->p2.p2_slow;
930 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932
933 clock.p = clock.p1 * clock.p2;
934
935 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
936 clock.n) << 22, refclk * clock.m1);
937
938 if (m2 > INT_MAX/clock.m1)
939 continue;
940
941 clock.m2 = m2;
942
943 chv_clock(refclk, &clock);
944
945 if (!intel_PLL_is_valid(dev, limit, &clock))
946 continue;
947
Imre Deak9ca3ba02015-03-17 11:40:05 +0200948 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
949 best_error_ppm, &error_ppm))
950 continue;
951
952 *best_clock = clock;
953 best_error_ppm = error_ppm;
954 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300955 }
956 }
957
958 return found;
959}
960
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200961bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
962 intel_clock_t *best_clock)
963{
964 int refclk = i9xx_get_refclk(crtc_state, 0);
965
966 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
967 target_clock, refclk, NULL, best_clock);
968}
969
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300970bool intel_crtc_active(struct drm_crtc *crtc)
971{
972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
973
974 /* Be paranoid as we can arrive here with only partial
975 * state retrieved from the hardware during setup.
976 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100977 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 * as Haswell has gained clock readout/fastboot support.
979 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000980 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300981 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700982 *
983 * FIXME: The intel_crtc->active here should be switched to
984 * crtc->state->active once we have proper CRTC states wired up
985 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700987 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200988 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989}
990
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200991enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
992 enum pipe pipe)
993{
994 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200997 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200998}
999
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001000static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1001{
1002 struct drm_i915_private *dev_priv = dev->dev_private;
1003 u32 reg = PIPEDSL(pipe);
1004 u32 line1, line2;
1005 u32 line_mask;
1006
1007 if (IS_GEN2(dev))
1008 line_mask = DSL_LINEMASK_GEN2;
1009 else
1010 line_mask = DSL_LINEMASK_GEN3;
1011
1012 line1 = I915_READ(reg) & line_mask;
1013 mdelay(5);
1014 line2 = I915_READ(reg) & line_mask;
1015
1016 return line1 == line2;
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 *
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1026 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1029 *
1030 * Otherwise:
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001035static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001039 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001040 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001041
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001043 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044
Keith Packardab7ad7f2010-10-03 00:33:06 -07001045 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001046 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1047 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001052 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001054}
1055
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001056/*
1057 * ibx_digital_port_connected - is the specified port connected?
1058 * @dev_priv: i915 private structure
1059 * @port: the port to test
1060 *
1061 * Returns true if @port is connected, false otherwise.
1062 */
1063bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1064 struct intel_digital_port *port)
1065{
1066 u32 bit;
1067
Damien Lespiauc36346e2012-12-13 16:09:03 +00001068 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001069 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001070 case PORT_B:
1071 bit = SDE_PORTB_HOTPLUG;
1072 break;
1073 case PORT_C:
1074 bit = SDE_PORTC_HOTPLUG;
1075 break;
1076 case PORT_D:
1077 bit = SDE_PORTD_HOTPLUG;
1078 break;
1079 default:
1080 return true;
1081 }
1082 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001083 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 case PORT_B:
1085 bit = SDE_PORTB_HOTPLUG_CPT;
1086 break;
1087 case PORT_C:
1088 bit = SDE_PORTC_HOTPLUG_CPT;
1089 break;
1090 case PORT_D:
1091 bit = SDE_PORTD_HOTPLUG_CPT;
1092 break;
1093 default:
1094 return true;
1095 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001096 }
1097
1098 return I915_READ(SDEISR) & bit;
1099}
1100
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101static const char *state_string(bool enabled)
1102{
1103 return enabled ? "on" : "off";
1104}
1105
1106/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001107void assert_pll(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
1114 reg = DPLL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001118 "PLL state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121
Jani Nikula23538ef2013-08-27 15:12:22 +03001122/* XXX: the dsi pll is shared between MIPI DSI ports */
1123static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1124{
1125 u32 val;
1126 bool cur_state;
1127
Ville Syrjäläa5805162015-05-26 20:42:30 +03001128 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001129 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001130 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001131
1132 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001134 "DSI PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
1137#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1138#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1139
Daniel Vetter55607e82013-06-16 21:42:39 +02001140struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001141intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001142{
Daniel Vettere2b78262013-06-07 23:10:03 +02001143 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001145 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001146 return NULL;
1147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001148 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001152void assert_shared_dpll(struct drm_i915_private *dev_priv,
1153 struct intel_shared_dpll *pll,
1154 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001155{
Jesse Barnes040484a2011-01-03 12:14:26 -08001156 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001157 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001158
Chris Wilson92b27b02012-05-20 18:10:50 +01001159 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001160 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001161 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001162
Daniel Vetter53589012013-06-05 13:34:16 +02001163 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001165 "%s assertion failure (expected %s, current %s)\n",
1166 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
Jesse Barnes040484a2011-01-03 12:14:26 -08001168
1169static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
1171{
1172 int reg;
1173 u32 val;
1174 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001175 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1176 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001177
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001178 if (HAS_DDI(dev_priv->dev)) {
1179 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001180 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001182 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001183 } else {
1184 reg = FDI_TX_CTL(pipe);
1185 val = I915_READ(reg);
1186 cur_state = !!(val & FDI_TX_ENABLE);
1187 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001188 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001189 "FDI TX state assertion failure (expected %s, current %s)\n",
1190 state_string(state), state_string(cur_state));
1191}
1192#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1193#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1194
1195static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
1198 int reg;
1199 u32 val;
1200 bool cur_state;
1201
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001202 reg = FDI_RX_CTL(pipe);
1203 val = I915_READ(reg);
1204 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 "FDI RX state assertion failure (expected %s, current %s)\n",
1207 state_string(state), state_string(cur_state));
1208}
1209#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1210#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1211
1212static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1213 enum pipe pipe)
1214{
1215 int reg;
1216 u32 val;
1217
1218 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001219 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 return;
1221
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001222 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001223 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 return;
1225
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 reg = FDI_TX_CTL(pipe);
1227 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001229}
1230
Daniel Vetter55607e82013-06-16 21:42:39 +02001231void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001233{
1234 int reg;
1235 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001236 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001237
1238 reg = FDI_RX_CTL(pipe);
1239 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001240 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001242 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1243 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetterb680c372014-09-19 18:27:27 +02001246void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001248{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001249 struct drm_device *dev = dev_priv->dev;
1250 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 u32 val;
1252 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001253 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254
Jani Nikulabedd4db2014-08-22 15:04:13 +03001255 if (WARN_ON(HAS_DDI(dev)))
1256 return;
1257
1258 if (HAS_PCH_SPLIT(dev)) {
1259 u32 port_sel;
1260
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001262 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1263
1264 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1265 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1266 panel_pipe = PIPE_B;
1267 /* XXX: else fix for eDP */
1268 } else if (IS_VALLEYVIEW(dev)) {
1269 /* presumably write lock depends on pipe, not port select */
1270 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1271 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 } else {
1273 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001274 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1275 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 }
1277
1278 val = I915_READ(pp_reg);
1279 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001280 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 locked = false;
1282
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286}
1287
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001288static void assert_cursor(struct drm_i915_private *dev_priv,
1289 enum pipe pipe, bool state)
1290{
1291 struct drm_device *dev = dev_priv->dev;
1292 bool cur_state;
1293
Paulo Zanonid9d82082014-02-27 16:30:56 -03001294 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001295 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001296 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001297 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001300 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1301 pipe_name(pipe), state_string(state), state_string(cur_state));
1302}
1303#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1304#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1305
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001306void assert_pipe(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308{
1309 int reg;
1310 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001312 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1313 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001315 /* if we need the pipe quirk it must be always on */
1316 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1317 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001318 state = true;
1319
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001320 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001321 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001322 cur_state = false;
1323 } else {
1324 reg = PIPECONF(cpu_transcoder);
1325 val = I915_READ(reg);
1326 cur_state = !!(val & PIPECONF_ENABLE);
1327 }
1328
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332}
1333
Chris Wilson931872f2012-01-16 23:01:13 +00001334static void assert_plane(struct drm_i915_private *dev_priv,
1335 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336{
1337 int reg;
1338 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001339 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340
1341 reg = DSPCNTR(plane);
1342 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001343 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001345 "plane %c assertion failure (expected %s, current %s)\n",
1346 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1350#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1351
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1353 enum pipe pipe)
1354{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001355 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 int reg, i;
1357 u32 val;
1358 int cur_pipe;
1359
Ville Syrjälä653e1022013-06-04 13:49:05 +03001360 /* Primary planes are fixed to pipes on gen4+ */
1361 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001362 reg = DSPCNTR(pipe);
1363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001365 "plane %c assertion failure, should be disabled but not\n",
1366 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001367 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001368 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001369
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001371 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 reg = DSPCNTR(i);
1373 val = I915_READ(reg);
1374 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1375 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1378 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379 }
1380}
1381
Jesse Barnes19332d72013-03-28 09:55:38 -07001382static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1383 enum pipe pipe)
1384{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001386 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001387 u32 val;
1388
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001389 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001390 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001391 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001393 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1394 sprite, pipe_name(pipe));
1395 }
1396 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001397 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001398 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001399 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001403 }
1404 } else if (INTEL_INFO(dev)->gen >= 7) {
1405 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001406 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001408 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 plane_name(pipe), pipe_name(pipe));
1410 } else if (INTEL_INFO(dev)->gen >= 5) {
1411 reg = DVSCNTR(pipe);
1412 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1415 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001416 }
1417}
1418
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001419static void assert_vblank_disabled(struct drm_crtc *crtc)
1420{
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001422 drm_crtc_vblank_put(crtc);
1423}
1424
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001425static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001426{
1427 u32 val;
1428 bool enabled;
1429
Rob Clarke2c719b2014-12-15 13:56:32 -05001430 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001431
Jesse Barnes92f25842011-01-04 15:09:34 -08001432 val = I915_READ(PCH_DREF_CONTROL);
1433 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1434 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001436}
1437
Daniel Vetterab9412b2013-05-03 11:49:46 +02001438static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1439 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001440{
1441 int reg;
1442 u32 val;
1443 bool enabled;
1444
Daniel Vetterab9412b2013-05-03 11:49:46 +02001445 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001446 val = I915_READ(reg);
1447 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1450 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Keith Packard4e634382011-08-06 10:39:45 -07001453static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001455{
1456 if ((val & DP_PORT_EN) == 0)
1457 return false;
1458
1459 if (HAS_PCH_CPT(dev_priv->dev)) {
1460 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1461 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1462 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1463 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001464 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1465 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1466 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001467 } else {
1468 if ((val & DP_PIPE_MASK) != (pipe << 30))
1469 return false;
1470 }
1471 return true;
1472}
1473
Keith Packard1519b992011-08-06 10:35:34 -07001474static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1475 enum pipe pipe, u32 val)
1476{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001477 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001478 return false;
1479
1480 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001481 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001482 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001483 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1484 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1485 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001486 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001487 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001488 return false;
1489 }
1490 return true;
1491}
1492
1493static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1494 enum pipe pipe, u32 val)
1495{
1496 if ((val & LVDS_PORT_EN) == 0)
1497 return false;
1498
1499 if (HAS_PCH_CPT(dev_priv->dev)) {
1500 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1501 return false;
1502 } else {
1503 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & ADPA_DAC_ENABLE) == 0)
1513 return false;
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
Jesse Barnes291906f2011-02-02 12:28:03 -08001524static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001525 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001526{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001527 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001529 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001530 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001531
Rob Clarke2c719b2014-12-15 13:56:32 -05001532 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001533 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001534 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001535}
1536
1537static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1538 enum pipe pipe, int reg)
1539{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001540 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001541 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001542 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001543 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001544
Rob Clarke2c719b2014-12-15 13:56:32 -05001545 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001546 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001548}
1549
1550static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1551 enum pipe pipe)
1552{
1553 int reg;
1554 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001555
Keith Packardf0575e92011-07-25 22:12:43 -07001556 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1557 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1558 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
1560 reg = PCH_ADPA;
1561 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001562 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001563 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001564 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001565
1566 reg = PCH_LVDS;
1567 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001569 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001570 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Paulo Zanonie2debe92013-02-18 19:00:27 -03001572 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1573 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1574 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575}
1576
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001577static void intel_init_dpio(struct drm_device *dev)
1578{
1579 struct drm_i915_private *dev_priv = dev->dev_private;
1580
1581 if (!IS_VALLEYVIEW(dev))
1582 return;
1583
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001584 /*
1585 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1586 * CHV x1 PHY (DP/HDMI D)
1587 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1588 */
1589 if (IS_CHERRYVIEW(dev)) {
1590 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1591 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1592 } else {
1593 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1594 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Daniel Vetter50b44a42013-06-05 13:34:33 +02001777 I915_WRITE(DPLL(pipe), 0);
1778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
1783 u32 val = 0;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001792 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001793 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001794 I915_WRITE(DPLL(pipe), val);
1795 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001796
1797}
1798
1799static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1800{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001801 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001802 u32 val;
1803
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001804 /* Make sure the pipe isn't still relying on us */
1805 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001807 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001808 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001809 if (pipe != PIPE_A)
1810 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1811 I915_WRITE(DPLL(pipe), val);
1812 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813
Ville Syrjäläa5805162015-05-26 20:42:30 +03001814 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
1816 /* Disable 10bit clock to display controller */
1817 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1818 val &= ~DPIO_DCLKP_EN;
1819 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1820
Ville Syrjälä61407f62014-05-27 16:32:55 +03001821 /* disable left/right clock distribution */
1822 if (pipe != PIPE_B) {
1823 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1824 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1825 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1826 } else {
1827 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1828 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1829 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1830 }
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001929 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001930 if (pll == NULL)
1931 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001933 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001934 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Daniel Vetter46edb022013-06-05 13:34:12 +02001936 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1937 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001938 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Chris Wilson48da64a2012-05-13 20:16:12 +01001940 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 return;
1943 }
1944
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001946 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001947 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001949
Daniel Vetter46edb022013-06-05 13:34:12 +02001950 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001951 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001953
1954 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001955}
1956
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001957static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1958 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001959{
Daniel Vetter23670b322012-11-01 09:15:30 +01001960 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001961 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001963 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
2030 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002032 I915_WRITE(_TRANSA_CHICKEN2, val);
2033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
2052 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002053
2054 /* FDI relies on the transcoder */
2055 assert_fdi_tx_disabled(dev_priv, pipe);
2056 assert_fdi_rx_disabled(dev_priv, pipe);
2057
Jesse Barnes291906f2011-02-02 12:28:03 -08002058 /* Ports must be off as well */
2059 assert_pch_ports_disabled(dev_priv, pipe);
2060
Daniel Vetterab9412b2013-05-03 11:49:46 +02002061 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002062 val = I915_READ(reg);
2063 val &= ~TRANS_ENABLE;
2064 I915_WRITE(reg, val);
2065 /* wait for PCH transcoder off, transcoder state */
2066 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002067 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002068
2069 if (!HAS_PCH_IBX(dev)) {
2070 /* Workaround: Clear the timing override chicken bit again. */
2071 reg = TRANS_CHICKEN2(pipe);
2072 val = I915_READ(reg);
2073 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2074 I915_WRITE(reg, val);
2075 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002076}
2077
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002078static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002079{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 u32 val;
2081
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002087 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002088
2089 /* Workaround: clear timing override bit. */
2090 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002092 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002093}
2094
2095/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002096 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002102static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103{
Paulo Zanoni03722642014-01-17 13:51:09 -02002104 struct drm_device *dev = crtc->base.dev;
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002107 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2108 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 int reg;
2111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002130 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
2156/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002157 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 * Disable the pipe of @crtc, making sure that various hardware
2161 * specific requirements are met, if applicable, e.g. plane
2162 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 *
2164 * Will wait until the pipe has shut down before returning.
2165 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 int reg;
2172 u32 val;
2173
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002174 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2175
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 /*
2177 * Make sure planes won't keep trying to pump pixels to us,
2178 * or we might hang the display.
2179 */
2180 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002181 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002182 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002184 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002186 if ((val & PIPECONF_ENABLE) == 0)
2187 return;
2188
Ville Syrjälä67adc642014-08-15 01:21:57 +03002189 /*
2190 * Double wide has implications for planes
2191 * so best keep it disabled when not needed.
2192 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002193 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 val &= ~PIPECONF_DOUBLE_WIDE;
2195
2196 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002197 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2198 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_ENABLE;
2200
2201 I915_WRITE(reg, val);
2202 if ((val & PIPECONF_ENABLE) == 0)
2203 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002204}
2205
Chris Wilson693db182013-03-05 14:52:39 +00002206static bool need_vtd_wa(struct drm_device *dev)
2207{
2208#ifdef CONFIG_INTEL_IOMMU
2209 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2210 return true;
2211#endif
2212 return false;
2213}
2214
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002215unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002216intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2217 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002218{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 unsigned int tile_height;
2220 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002222 switch (fb_format_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 tile_height = 1;
2225 break;
2226 case I915_FORMAT_MOD_X_TILED:
2227 tile_height = IS_GEN2(dev) ? 16 : 8;
2228 break;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 tile_height = 32;
2231 break;
2232 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002233 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2234 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002235 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 64;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 2:
2240 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002241 tile_height = 32;
2242 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002243 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 16;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 WARN_ONCE(1,
2248 "128-bit pixels are not supported for display!");
2249 tile_height = 16;
2250 break;
2251 }
2252 break;
2253 default:
2254 MISSING_CASE(fb_format_modifier);
2255 tile_height = 1;
2256 break;
2257 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002258
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 return tile_height;
2260}
2261
2262unsigned int
2263intel_fb_align_height(struct drm_device *dev, unsigned int height,
2264 uint32_t pixel_format, uint64_t fb_format_modifier)
2265{
2266 return ALIGN(height, intel_tile_height(dev, pixel_format,
2267 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002268}
2269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270static int
2271intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2272 const struct drm_plane_state *plane_state)
2273{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002274 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002275 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277 *view = i915_ggtt_view_normal;
2278
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279 if (!plane_state)
2280 return 0;
2281
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002282 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002283 return 0;
2284
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002285 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
2287 info->height = fb->height;
2288 info->pixel_format = fb->pixel_format;
2289 info->pitch = fb->pitches[0];
2290 info->fb_modifier = fb->modifier[0];
2291
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002292 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2293 fb->modifier[0]);
2294 tile_pitch = PAGE_SIZE / tile_height;
2295 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2296 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2297 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299 return 0;
2300}
2301
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002302static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2303{
2304 if (INTEL_INFO(dev_priv)->gen >= 9)
2305 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002306 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2307 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002308 return 128 * 1024;
2309 else if (INTEL_INFO(dev_priv)->gen >= 4)
2310 return 4 * 1024;
2311 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002312 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313}
2314
Chris Wilson127bd2a2010-07-23 23:32:05 +01002315int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002316intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2317 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002318 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002319 struct intel_engine_cs *pipelined,
2320 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002321{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002322 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002323 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 u32 alignment;
2327 int ret;
2328
Matt Roperebcdd392014-07-09 16:22:11 -07002329 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2330
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002331 switch (fb->modifier[0]) {
2332 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002335 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002336 if (INTEL_INFO(dev)->gen >= 9)
2337 alignment = 256 * 1024;
2338 else {
2339 /* pin() will align the object as required by fence */
2340 alignment = 0;
2341 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002344 case I915_FORMAT_MOD_Yf_TILED:
2345 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2346 "Y tiling bo slipped through, driver bug!\n"))
2347 return -EINVAL;
2348 alignment = 1 * 1024 * 1024;
2349 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 MISSING_CASE(fb->modifier[0]);
2352 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 }
2354
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002355 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2356 if (ret)
2357 return ret;
2358
Chris Wilson693db182013-03-05 14:52:39 +00002359 /* Note that the w/a also requires 64 PTE of padding following the
2360 * bo. We currently fill all unused PTE with the shadow page and so
2361 * we should always have valid PTE following the scanout preventing
2362 * the VT-d warning.
2363 */
2364 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2365 alignment = 256 * 1024;
2366
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002367 /*
2368 * Global gtt pte registers are special registers which actually forward
2369 * writes to a chunk of system memory. Which means that there is no risk
2370 * that the register values disappear as soon as we call
2371 * intel_runtime_pm_put(), so it is correct to wrap only the
2372 * pin/unpin/fence and not more.
2373 */
2374 intel_runtime_pm_get(dev_priv);
2375
Chris Wilsonce453d82011-02-21 14:43:56 +00002376 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002377 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002378 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002379 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002380 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381
2382 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2383 * fence, whereas 965+ only requires a fence if using
2384 * framebuffer compression. For simplicity, we always install
2385 * a fence as the cost is not that onerous.
2386 */
Chris Wilson06d98132012-04-17 15:31:24 +01002387 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002388 if (ret)
2389 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002390
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002391 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002392
Chris Wilsonce453d82011-02-21 14:43:56 +00002393 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002394 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002396
2397err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002398 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002399err_interruptible:
2400 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002401 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002402 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002403}
2404
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002405static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2406 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002407{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002408 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 struct i915_ggtt_view view;
2410 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002411
Matt Roperebcdd392014-07-09 16:22:11 -07002412 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2413
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2415 WARN_ONCE(ret, "Couldn't get view from plane state!");
2416
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002418 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419}
2420
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2422 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002423unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2424 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002425 unsigned int tiling_mode,
2426 unsigned int cpp,
2427 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002428{
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 if (tiling_mode != I915_TILING_NONE) {
2430 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431
Chris Wilsonbc752862013-02-21 20:04:31 +00002432 tile_rows = *y / 8;
2433 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 tiles = *x / (512/cpp);
2436 *x %= 512/cpp;
2437
2438 return tile_rows * pitch * 8 + tiles * 4096;
2439 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002440 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int offset;
2442
2443 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444 *y = (offset & alignment) / pitch;
2445 *x = ((offset & alignment) - *y * pitch) / cpp;
2446 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002448}
2449
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002450static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002451{
2452 switch (format) {
2453 case DISPPLANE_8BPP:
2454 return DRM_FORMAT_C8;
2455 case DISPPLANE_BGRX555:
2456 return DRM_FORMAT_XRGB1555;
2457 case DISPPLANE_BGRX565:
2458 return DRM_FORMAT_RGB565;
2459 default:
2460 case DISPPLANE_BGRX888:
2461 return DRM_FORMAT_XRGB8888;
2462 case DISPPLANE_RGBX888:
2463 return DRM_FORMAT_XBGR8888;
2464 case DISPPLANE_BGRX101010:
2465 return DRM_FORMAT_XRGB2101010;
2466 case DISPPLANE_RGBX101010:
2467 return DRM_FORMAT_XBGR2101010;
2468 }
2469}
2470
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002471static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2472{
2473 switch (format) {
2474 case PLANE_CTL_FORMAT_RGB_565:
2475 return DRM_FORMAT_RGB565;
2476 default:
2477 case PLANE_CTL_FORMAT_XRGB_8888:
2478 if (rgb_order) {
2479 if (alpha)
2480 return DRM_FORMAT_ABGR8888;
2481 else
2482 return DRM_FORMAT_XBGR8888;
2483 } else {
2484 if (alpha)
2485 return DRM_FORMAT_ARGB8888;
2486 else
2487 return DRM_FORMAT_XRGB8888;
2488 }
2489 case PLANE_CTL_FORMAT_XRGB_2101010:
2490 if (rgb_order)
2491 return DRM_FORMAT_XBGR2101010;
2492 else
2493 return DRM_FORMAT_XRGB2101010;
2494 }
2495}
2496
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002497static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002498intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2499 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002500{
2501 struct drm_device *dev = crtc->base.dev;
2502 struct drm_i915_gem_object *obj = NULL;
2503 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002504 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002505 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2506 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2507 PAGE_SIZE);
2508
2509 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510
Chris Wilsonff2652e2014-03-10 08:07:02 +00002511 if (plane_config->size == 0)
2512 return false;
2513
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002514 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2515 base_aligned,
2516 base_aligned,
2517 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520
Damien Lespiau49af4492015-01-20 12:51:44 +00002521 obj->tiling_mode = plane_config->tiling;
2522 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002523 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002525 mode_cmd.pixel_format = fb->pixel_format;
2526 mode_cmd.width = fb->width;
2527 mode_cmd.height = fb->height;
2528 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002529 mode_cmd.modifier[0] = fb->modifier[0];
2530 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002531
2532 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 DRM_DEBUG_KMS("intel fb init failed\n");
2536 goto out_unref_obj;
2537 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539
Daniel Vetterf6936e22015-03-26 12:17:05 +01002540 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
2543out_unref_obj:
2544 drm_gem_object_unreference(&obj->base);
2545 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 return false;
2547}
2548
Matt Roperafd65eb2015-02-03 13:10:04 -08002549/* Update plane->state->fb to match plane->fb after driver-internal updates */
2550static void
2551update_state_fb(struct drm_plane *plane)
2552{
2553 if (plane->fb == plane->state->fb)
2554 return;
2555
2556 if (plane->state->fb)
2557 drm_framebuffer_unreference(plane->state->fb);
2558 plane->state->fb = plane->fb;
2559 if (plane->state->fb)
2560 drm_framebuffer_reference(plane->state->fb);
2561}
2562
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002563static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002564intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2565 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566{
2567 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 struct drm_crtc *c;
2570 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002571 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002572 struct drm_plane *primary = intel_crtc->base.primary;
2573 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Damien Lespiau2d140302015-02-05 17:22:18 +00002575 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return;
2577
Daniel Vetterf6936e22015-03-26 12:17:05 +01002578 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 fb = &plane_config->fb->base;
2580 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002581 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582
Damien Lespiau2d140302015-02-05 17:22:18 +00002583 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584
2585 /*
2586 * Failed to alloc the obj, check to see if we should share
2587 * an fb with another CRTC instead
2588 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002589 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 i = to_intel_crtc(c);
2591
2592 if (c == &intel_crtc->base)
2593 continue;
2594
Matt Roper2ff8fde2014-07-08 07:50:07 -07002595 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 continue;
2597
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 fb = c->primary->fb;
2599 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002603 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 drm_framebuffer_reference(fb);
2605 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 }
2607 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608
2609 return;
2610
2611valid_fb:
2612 obj = intel_fb_obj(fb);
2613 if (obj->tiling_mode != I915_TILING_NONE)
2614 dev_priv->preserve_bios_swizzle = true;
2615
2616 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002617 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002619 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002620 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621}
2622
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002623static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2624 struct drm_framebuffer *fb,
2625 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002630 struct drm_plane *primary = crtc->primary;
2631 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002632 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002633 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002634 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002635 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002636 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302637 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002638
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002639 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002640 I915_WRITE(reg, 0);
2641 if (INTEL_INFO(dev)->gen >= 4)
2642 I915_WRITE(DSPSURF(plane), 0);
2643 else
2644 I915_WRITE(DSPADDR(plane), 0);
2645 POSTING_READ(reg);
2646 return;
2647 }
2648
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002649 obj = intel_fb_obj(fb);
2650 if (WARN_ON(obj == NULL))
2651 return;
2652
2653 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2654
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002655 dspcntr = DISPPLANE_GAMMA_ENABLE;
2656
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002657 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002658
2659 if (INTEL_INFO(dev)->gen < 4) {
2660 if (intel_crtc->pipe == PIPE_B)
2661 dspcntr |= DISPPLANE_SEL_PIPE_B;
2662
2663 /* pipesrc and dspsize control the size that is scaled from,
2664 * which should always be the user's requested size.
2665 */
2666 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002667 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2668 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002669 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002670 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2671 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002672 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2673 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002674 I915_WRITE(PRIMPOS(plane), 0);
2675 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 }
2677
Ville Syrjälä57779d02012-10-31 17:50:14 +02002678 switch (fb->pixel_format) {
2679 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002680 dspcntr |= DISPPLANE_8BPP;
2681 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002684 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002685 case DRM_FORMAT_RGB565:
2686 dspcntr |= DISPPLANE_BGRX565;
2687 break;
2688 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002689 dspcntr |= DISPPLANE_BGRX888;
2690 break;
2691 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002692 dspcntr |= DISPPLANE_RGBX888;
2693 break;
2694 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 dspcntr |= DISPPLANE_BGRX101010;
2696 break;
2697 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002699 break;
2700 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002701 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002702 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002704 if (INTEL_INFO(dev)->gen >= 4 &&
2705 obj->tiling_mode != I915_TILING_NONE)
2706 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002707
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002708 if (IS_G4X(dev))
2709 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2710
Ville Syrjäläb98971272014-08-27 16:51:22 +03002711 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002712
Daniel Vetterc2c75132012-07-05 12:17:30 +02002713 if (INTEL_INFO(dev)->gen >= 4) {
2714 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002715 intel_gen4_compute_page_offset(dev_priv,
2716 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002717 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002718 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002719 linear_offset -= intel_crtc->dspaddr_offset;
2720 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002721 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002722 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002723
Matt Roper8e7d6882015-01-21 16:35:41 -08002724 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302725 dspcntr |= DISPPLANE_ROTATE_180;
2726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002727 x += (intel_crtc->config->pipe_src_w - 1);
2728 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302729
2730 /* Finding the last pixel of the last line of the display
2731 data and adding to linear_offset*/
2732 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002733 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2734 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302735 }
2736
2737 I915_WRITE(reg, dspcntr);
2738
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002739 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002740 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002741 I915_WRITE(DSPSURF(plane),
2742 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002743 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002746 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002748}
2749
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002750static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2751 struct drm_framebuffer *fb,
2752 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753{
2754 struct drm_device *dev = crtc->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002757 struct drm_plane *primary = crtc->primary;
2758 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002759 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002761 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002762 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002763 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002765
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002766 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002767 I915_WRITE(reg, 0);
2768 I915_WRITE(DSPSURF(plane), 0);
2769 POSTING_READ(reg);
2770 return;
2771 }
2772
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002773 obj = intel_fb_obj(fb);
2774 if (WARN_ON(obj == NULL))
2775 return;
2776
2777 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2778
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 dspcntr = DISPPLANE_GAMMA_ENABLE;
2780
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002781 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002782
2783 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2784 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2785
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 switch (fb->pixel_format) {
2787 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 dspcntr |= DISPPLANE_8BPP;
2789 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002790 case DRM_FORMAT_RGB565:
2791 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002794 dspcntr |= DISPPLANE_BGRX888;
2795 break;
2796 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 dspcntr |= DISPPLANE_RGBX888;
2798 break;
2799 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 dspcntr |= DISPPLANE_BGRX101010;
2801 break;
2802 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 break;
2805 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002806 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807 }
2808
2809 if (obj->tiling_mode != I915_TILING_NONE)
2810 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002812 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002813 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814
Ville Syrjäläb98971272014-08-27 16:51:22 +03002815 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002816 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002817 intel_gen4_compute_page_offset(dev_priv,
2818 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002819 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002820 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002821 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002822 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302823 dspcntr |= DISPPLANE_ROTATE_180;
2824
2825 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002826 x += (intel_crtc->config->pipe_src_w - 1);
2827 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302828
2829 /* Finding the last pixel of the last line of the display
2830 data and adding to linear_offset*/
2831 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002832 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2833 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 }
2835 }
2836
2837 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002839 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002840 I915_WRITE(DSPSURF(plane),
2841 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002842 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002843 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2844 } else {
2845 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2846 I915_WRITE(DSPLINOFF(plane), linear_offset);
2847 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849}
2850
Damien Lespiaub3218032015-02-27 11:15:18 +00002851u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2852 uint32_t pixel_format)
2853{
2854 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2855
2856 /*
2857 * The stride is either expressed as a multiple of 64 bytes
2858 * chunks for linear buffers or in number of tiles for tiled
2859 * buffers.
2860 */
2861 switch (fb_modifier) {
2862 case DRM_FORMAT_MOD_NONE:
2863 return 64;
2864 case I915_FORMAT_MOD_X_TILED:
2865 if (INTEL_INFO(dev)->gen == 2)
2866 return 128;
2867 return 512;
2868 case I915_FORMAT_MOD_Y_TILED:
2869 /* No need to check for old gens and Y tiling since this is
2870 * about the display engine and those will be blocked before
2871 * we get here.
2872 */
2873 return 128;
2874 case I915_FORMAT_MOD_Yf_TILED:
2875 if (bits_per_pixel == 8)
2876 return 64;
2877 else
2878 return 128;
2879 default:
2880 MISSING_CASE(fb_modifier);
2881 return 64;
2882 }
2883}
2884
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002885unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2886 struct drm_i915_gem_object *obj)
2887{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002888 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002889
2890 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002891 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002892
2893 return i915_gem_obj_ggtt_offset_view(obj, view);
2894}
2895
Chandra Kondurua1b22782015-04-07 15:28:45 -07002896/*
2897 * This function detaches (aka. unbinds) unused scalers in hardware
2898 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002899static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002900{
2901 struct drm_device *dev;
2902 struct drm_i915_private *dev_priv;
2903 struct intel_crtc_scaler_state *scaler_state;
2904 int i;
2905
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906 dev = intel_crtc->base.dev;
2907 dev_priv = dev->dev_private;
2908 scaler_state = &intel_crtc->config->scaler_state;
2909
2910 /* loop through and disable scalers that aren't in use */
2911 for (i = 0; i < intel_crtc->num_scalers; i++) {
2912 if (!scaler_state->scalers[i].in_use) {
2913 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2914 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2915 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2916 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2917 intel_crtc->base.base.id, intel_crtc->pipe, i);
2918 }
2919 }
2920}
2921
Chandra Konduru6156a452015-04-27 13:48:39 -07002922u32 skl_plane_ctl_format(uint32_t pixel_format)
2923{
Chandra Konduru6156a452015-04-27 13:48:39 -07002924 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002925 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002926 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002928 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002930 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002931 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 /*
2934 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2935 * to be already pre-multiplied. We need to add a knob (or a different
2936 * DRM_FORMAT) for user-space to configure that.
2937 */
2938 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002957 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002959
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961}
2962
2963u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2964{
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 switch (fb_modifier) {
2966 case DRM_FORMAT_MOD_NONE:
2967 break;
2968 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
2975 MISSING_CASE(fb_modifier);
2976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_rotation(unsigned int rotation)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (rotation) {
2984 case BIT(DRM_ROTATE_0):
2985 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302986 /*
2987 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2988 * while i915 HW rotation is clockwise, thats why this swapping.
2989 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302991 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302995 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 default:
2997 MISSING_CASE(rotation);
2998 }
2999
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001}
3002
Damien Lespiau70d21f02013-07-03 21:06:04 +01003003static void skylake_update_primary_plane(struct drm_crtc *crtc,
3004 struct drm_framebuffer *fb,
3005 int x, int y)
3006{
3007 struct drm_device *dev = crtc->dev;
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003010 struct drm_plane *plane = crtc->primary;
3011 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003012 struct drm_i915_gem_object *obj;
3013 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303014 u32 plane_ctl, stride_div, stride;
3015 u32 tile_height, plane_offset, plane_size;
3016 unsigned int rotation;
3017 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003018 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 struct intel_crtc_state *crtc_state = intel_crtc->config;
3020 struct intel_plane_state *plane_state;
3021 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3022 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3023 int scaler_id = -1;
3024
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003026
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003027 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003028 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3029 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3030 POSTING_READ(PLANE_CTL(pipe, 0));
3031 return;
3032 }
3033
3034 plane_ctl = PLANE_CTL_ENABLE |
3035 PLANE_CTL_PIPE_GAMMA_ENABLE |
3036 PLANE_CTL_PIPE_CSC_ENABLE;
3037
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3039 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003040 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303042 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Damien Lespiaub3218032015-02-27 11:15:18 +00003045 obj = intel_fb_obj(fb);
3046 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3047 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303048 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3049
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 /*
3051 * FIXME: intel_plane_state->src, dst aren't set when transitional
3052 * update_plane helpers are called from legacy paths.
3053 * Once full atomic crtc is available, below check can be avoided.
3054 */
3055 if (drm_rect_width(&plane_state->src)) {
3056 scaler_id = plane_state->scaler_id;
3057 src_x = plane_state->src.x1 >> 16;
3058 src_y = plane_state->src.y1 >> 16;
3059 src_w = drm_rect_width(&plane_state->src) >> 16;
3060 src_h = drm_rect_height(&plane_state->src) >> 16;
3061 dst_x = plane_state->dst.x1;
3062 dst_y = plane_state->dst.y1;
3063 dst_w = drm_rect_width(&plane_state->dst);
3064 dst_h = drm_rect_height(&plane_state->dst);
3065
3066 WARN_ON(x != src_x || y != src_y);
3067 } else {
3068 src_w = intel_crtc->config->pipe_src_w;
3069 src_h = intel_crtc->config->pipe_src_h;
3070 }
3071
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 if (intel_rotation_90_or_270(rotation)) {
3073 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003074 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 fb->modifier[0]);
3076 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303078 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 } else {
3081 stride = fb->pitches[0] / stride_div;
3082 x_offset = x;
3083 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003084 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085 }
3086 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003087
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3090 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3091 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003092
3093 if (scaler_id >= 0) {
3094 uint32_t ps_ctrl = 0;
3095
3096 WARN_ON(!dst_w || !dst_h);
3097 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3098 crtc_state->scaler_state.scalers[scaler_id].mode;
3099 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3100 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3101 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3102 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3103 I915_WRITE(PLANE_POS(pipe, 0), 0);
3104 } else {
3105 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3106 }
3107
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003108 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
3110 POSTING_READ(PLANE_SURF(pipe, 0));
3111}
3112
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113/* Assume fb object is pinned & idle & fenced and just update base pointers */
3114static int
3115intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3116 int x, int y, enum mode_set_atomic state)
3117{
3118 struct drm_device *dev = crtc->dev;
3119 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003120
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003121 if (dev_priv->display.disable_fbc)
3122 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003123
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003124 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3125
3126 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003127}
3128
Ville Syrjälä75147472014-11-24 18:28:11 +02003129static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003130{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003131 struct drm_crtc *crtc;
3132
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003133 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3135 enum plane plane = intel_crtc->plane;
3136
3137 intel_prepare_page_flip(dev, plane);
3138 intel_finish_page_flip_plane(dev, plane);
3139 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003140}
3141
3142static void intel_update_primary_planes(struct drm_device *dev)
3143{
3144 struct drm_i915_private *dev_priv = dev->dev_private;
3145 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003147 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3149
Rob Clark51fd3712013-11-19 12:10:12 -05003150 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003151 /*
3152 * FIXME: Once we have proper support for primary planes (and
3153 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003154 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003155 */
Matt Roperf4510a22014-04-01 15:22:40 -07003156 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003157 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003158 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003159 crtc->x,
3160 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003161 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162 }
3163}
3164
Ville Syrjälä75147472014-11-24 18:28:11 +02003165void intel_prepare_reset(struct drm_device *dev)
3166{
3167 /* no reset support for gen2 */
3168 if (IS_GEN2(dev))
3169 return;
3170
3171 /* reset doesn't touch the display */
3172 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3173 return;
3174
3175 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003176 /*
3177 * Disabling the crtcs gracefully seems nicer. Also the
3178 * g33 docs say we should at least disable all the planes.
3179 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003180 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003181}
3182
3183void intel_finish_reset(struct drm_device *dev)
3184{
3185 struct drm_i915_private *dev_priv = to_i915(dev);
3186
3187 /*
3188 * Flips in the rings will be nuked by the reset,
3189 * so complete all pending flips so that user space
3190 * will get its events and not get stuck.
3191 */
3192 intel_complete_page_flips(dev);
3193
3194 /* no reset support for gen2 */
3195 if (IS_GEN2(dev))
3196 return;
3197
3198 /* reset doesn't touch the display */
3199 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3200 /*
3201 * Flips in the rings have been nuked by the reset,
3202 * so update the base address of all primary
3203 * planes to the the last fb to make sure we're
3204 * showing the correct fb after a reset.
3205 */
3206 intel_update_primary_planes(dev);
3207 return;
3208 }
3209
3210 /*
3211 * The display has been reset as well,
3212 * so need a full re-initialization.
3213 */
3214 intel_runtime_pm_disable_interrupts(dev_priv);
3215 intel_runtime_pm_enable_interrupts(dev_priv);
3216
3217 intel_modeset_init_hw(dev);
3218
3219 spin_lock_irq(&dev_priv->irq_lock);
3220 if (dev_priv->display.hpd_irq_setup)
3221 dev_priv->display.hpd_irq_setup(dev);
3222 spin_unlock_irq(&dev_priv->irq_lock);
3223
3224 intel_modeset_setup_hw_state(dev, true);
3225
3226 intel_hpd_init(dev_priv);
3227
3228 drm_modeset_unlock_all(dev);
3229}
3230
Chris Wilson2e2f3512015-04-27 13:41:14 +01003231static void
Chris Wilson14667a42012-04-03 17:58:35 +01003232intel_finish_fb(struct drm_framebuffer *old_fb)
3233{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003234 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003235 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003236 bool was_interruptible = dev_priv->mm.interruptible;
3237 int ret;
3238
Chris Wilson14667a42012-04-03 17:58:35 +01003239 /* Big Hammer, we also need to ensure that any pending
3240 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3241 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003242 * framebuffer. Note that we rely on userspace rendering
3243 * into the buffer attached to the pipe they are waiting
3244 * on. If not, userspace generates a GPU hang with IPEHR
3245 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003246 *
3247 * This should only fail upon a hung GPU, in which case we
3248 * can safely continue.
3249 */
3250 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003251 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003252 dev_priv->mm.interruptible = was_interruptible;
3253
Chris Wilson2e2f3512015-04-27 13:41:14 +01003254 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003255}
3256
Chris Wilson7d5e3792014-03-04 13:15:08 +00003257static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3258{
3259 struct drm_device *dev = crtc->dev;
3260 struct drm_i915_private *dev_priv = dev->dev_private;
3261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003262 bool pending;
3263
3264 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3265 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3266 return false;
3267
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003268 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003269 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003270 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003271
3272 return pending;
3273}
3274
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003275static void intel_update_pipe_size(struct intel_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->base.dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 const struct drm_display_mode *adjusted_mode;
3280
3281 if (!i915.fastboot)
3282 return;
3283
3284 /*
3285 * Update pipe size and adjust fitter if needed: the reason for this is
3286 * that in compute_mode_changes we check the native mode (not the pfit
3287 * mode) to see if we can flip rather than do a full mode set. In the
3288 * fastboot case, we'll flip, but if we don't update the pipesrc and
3289 * pfit state, we'll end up with a big fb scanned out into the wrong
3290 * sized surface.
3291 *
3292 * To fix this properly, we need to hoist the checks up into
3293 * compute_mode_changes (or above), check the actual pfit state and
3294 * whether the platform allows pfit disable with pipe active, and only
3295 * then update the pipesrc and pfit state, even on the flip path.
3296 */
3297
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003298 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299
3300 I915_WRITE(PIPESRC(crtc->pipe),
3301 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3302 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003303 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003304 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3305 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306 I915_WRITE(PF_CTL(crtc->pipe), 0);
3307 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3308 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3309 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003310 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3311 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312}
3313
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003314static void intel_fdi_normal_train(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3319 int pipe = intel_crtc->pipe;
3320 u32 reg, temp;
3321
3322 /* enable normal train */
3323 reg = FDI_TX_CTL(pipe);
3324 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003325 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003326 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3327 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003328 } else {
3329 temp &= ~FDI_LINK_TRAIN_NONE;
3330 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003331 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332 I915_WRITE(reg, temp);
3333
3334 reg = FDI_RX_CTL(pipe);
3335 temp = I915_READ(reg);
3336 if (HAS_PCH_CPT(dev)) {
3337 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3338 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3339 } else {
3340 temp &= ~FDI_LINK_TRAIN_NONE;
3341 temp |= FDI_LINK_TRAIN_NONE;
3342 }
3343 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3344
3345 /* wait one idle pattern time */
3346 POSTING_READ(reg);
3347 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003348
3349 /* IVB wants error correction enabled */
3350 if (IS_IVYBRIDGE(dev))
3351 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3352 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003353}
3354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355/* The FDI link training functions for ILK/Ibexpeak. */
3356static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3357{
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3361 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003363
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003364 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003365 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003366
Adam Jacksone1a44742010-06-25 15:32:14 -04003367 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3368 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 reg = FDI_RX_IMR(pipe);
3370 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003371 temp &= ~FDI_RX_SYMBOL_LOCK;
3372 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 I915_WRITE(reg, temp);
3374 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003375 udelay(150);
3376
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003380 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003381 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 temp &= ~FDI_LINK_TRAIN_NONE;
3383 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 reg = FDI_RX_CTL(pipe);
3387 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003388 temp &= ~FDI_LINK_TRAIN_NONE;
3389 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3391
3392 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 udelay(150);
3394
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003395 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003396 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3397 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3398 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003401 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3404
3405 if ((temp & FDI_RX_BIT_LOCK)) {
3406 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 break;
3409 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
3414 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 reg = FDI_TX_CTL(pipe);
3416 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003431 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3434
3435 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437 DRM_DEBUG_KMS("FDI train 2 done.\n");
3438 break;
3439 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003441 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
3444 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003445
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446}
3447
Akshay Joshi0206e352011-08-16 15:34:10 -04003448static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3450 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3451 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3452 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3453};
3454
3455/* The FDI link training functions for SNB/Cougarpoint. */
3456static void gen6_fdi_link_train(struct drm_crtc *crtc)
3457{
3458 struct drm_device *dev = crtc->dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3461 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003462 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
Adam Jacksone1a44742010-06-25 15:32:14 -04003464 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3465 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IMR(pipe);
3467 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003468 temp &= ~FDI_RX_SYMBOL_LOCK;
3469 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
3471
3472 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003473 udelay(150);
3474
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003478 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003479 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3483 /* SNB-B */
3484 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486
Daniel Vetterd74cf322012-10-26 10:58:13 +02003487 I915_WRITE(FDI_RX_MISC(pipe),
3488 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3489
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 if (HAS_PCH_CPT(dev)) {
3493 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3494 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3495 } else {
3496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_1;
3498 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3500
3501 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 udelay(150);
3503
Akshay Joshi0206e352011-08-16 15:34:10 -04003504 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3508 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 udelay(500);
3513
Sean Paulfa37d392012-03-02 12:53:39 -05003514 for (retry = 0; retry < 5; retry++) {
3515 reg = FDI_RX_IIR(pipe);
3516 temp = I915_READ(reg);
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518 if (temp & FDI_RX_BIT_LOCK) {
3519 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3520 DRM_DEBUG_KMS("FDI train 1 done.\n");
3521 break;
3522 }
3523 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 }
Sean Paulfa37d392012-03-02 12:53:39 -05003525 if (retry < 5)
3526 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003527 }
3528 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
3531 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 reg = FDI_TX_CTL(pipe);
3533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_2;
3536 if (IS_GEN6(dev)) {
3537 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3538 /* SNB-B */
3539 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3540 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_RX_CTL(pipe);
3544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 if (HAS_PCH_CPT(dev)) {
3546 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3547 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3548 } else {
3549 temp &= ~FDI_LINK_TRAIN_NONE;
3550 temp |= FDI_LINK_TRAIN_PATTERN_2;
3551 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 I915_WRITE(reg, temp);
3553
3554 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555 udelay(150);
3556
Akshay Joshi0206e352011-08-16 15:34:10 -04003557 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 reg = FDI_TX_CTL(pipe);
3559 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3561 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 I915_WRITE(reg, temp);
3563
3564 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 udelay(500);
3566
Sean Paulfa37d392012-03-02 12:53:39 -05003567 for (retry = 0; retry < 5; retry++) {
3568 reg = FDI_RX_IIR(pipe);
3569 temp = I915_READ(reg);
3570 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3571 if (temp & FDI_RX_SYMBOL_LOCK) {
3572 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3573 DRM_DEBUG_KMS("FDI train 2 done.\n");
3574 break;
3575 }
3576 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
Sean Paulfa37d392012-03-02 12:53:39 -05003578 if (retry < 5)
3579 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580 }
3581 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583
3584 DRM_DEBUG_KMS("FDI train done.\n");
3585}
3586
Jesse Barnes357555c2011-04-28 15:09:55 -07003587/* Manual link training for Ivy Bridge A0 parts */
3588static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3589{
3590 struct drm_device *dev = crtc->dev;
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3593 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003594 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003595
3596 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3597 for train result */
3598 reg = FDI_RX_IMR(pipe);
3599 temp = I915_READ(reg);
3600 temp &= ~FDI_RX_SYMBOL_LOCK;
3601 temp &= ~FDI_RX_BIT_LOCK;
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
3605 udelay(150);
3606
Daniel Vetter01a415f2012-10-27 15:58:40 +02003607 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3608 I915_READ(FDI_RX_IIR(pipe)));
3609
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 /* Try each vswing and preemphasis setting twice before moving on */
3611 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3612 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003613 reg = FDI_TX_CTL(pipe);
3614 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003615 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3616 temp &= ~FDI_TX_ENABLE;
3617 I915_WRITE(reg, temp);
3618
3619 reg = FDI_RX_CTL(pipe);
3620 temp = I915_READ(reg);
3621 temp &= ~FDI_LINK_TRAIN_AUTO;
3622 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3623 temp &= ~FDI_RX_ENABLE;
3624 I915_WRITE(reg, temp);
3625
3626 /* enable CPU FDI TX and PCH FDI RX */
3627 reg = FDI_TX_CTL(pipe);
3628 temp = I915_READ(reg);
3629 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003630 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp |= snb_b_fdi_train_param[j/2];
3634 temp |= FDI_COMPOSITE_SYNC;
3635 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3636
3637 I915_WRITE(FDI_RX_MISC(pipe),
3638 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3639
3640 reg = FDI_RX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3643 temp |= FDI_COMPOSITE_SYNC;
3644 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3645
3646 POSTING_READ(reg);
3647 udelay(1); /* should be 0.5us */
3648
3649 for (i = 0; i < 4; i++) {
3650 reg = FDI_RX_IIR(pipe);
3651 temp = I915_READ(reg);
3652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3653
3654 if (temp & FDI_RX_BIT_LOCK ||
3655 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3656 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3657 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3658 i);
3659 break;
3660 }
3661 udelay(1); /* should be 0.5us */
3662 }
3663 if (i == 4) {
3664 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3665 continue;
3666 }
3667
3668 /* Train 2 */
3669 reg = FDI_TX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3672 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3673 I915_WRITE(reg, temp);
3674
3675 reg = FDI_RX_CTL(pipe);
3676 temp = I915_READ(reg);
3677 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3678 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003679 I915_WRITE(reg, temp);
3680
3681 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003683
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 for (i = 0; i < 4; i++) {
3685 reg = FDI_RX_IIR(pipe);
3686 temp = I915_READ(reg);
3687 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003688
Jesse Barnes139ccd32013-08-19 11:04:55 -07003689 if (temp & FDI_RX_SYMBOL_LOCK ||
3690 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3691 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3692 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3693 i);
3694 goto train_done;
3695 }
3696 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 if (i == 4)
3699 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003700 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 DRM_DEBUG_KMS("FDI train done.\n");
3704}
3705
Daniel Vetter88cefb62012-08-12 19:27:14 +02003706static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003707{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003708 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003710 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712
Jesse Barnesc64e3112010-09-10 11:27:03 -07003713
Jesse Barnes0e23b992010-09-10 11:10:00 -07003714 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003717 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003718 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003719 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3721
3722 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723 udelay(200);
3724
3725 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 temp = I915_READ(reg);
3727 I915_WRITE(reg, temp | FDI_PCDCLK);
3728
3729 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730 udelay(200);
3731
Paulo Zanoni20749732012-11-23 15:30:38 -02003732 /* Enable CPU FDI TX PLL, always on for Ironlake */
3733 reg = FDI_TX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3736 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003737
Paulo Zanoni20749732012-11-23 15:30:38 -02003738 POSTING_READ(reg);
3739 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740 }
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3744{
3745 struct drm_device *dev = intel_crtc->base.dev;
3746 struct drm_i915_private *dev_priv = dev->dev_private;
3747 int pipe = intel_crtc->pipe;
3748 u32 reg, temp;
3749
3750 /* Switch from PCDclk to Rawclk */
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3754
3755 /* Disable CPU FDI TX PLL */
3756 reg = FDI_TX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
3761 udelay(100);
3762
3763 reg = FDI_RX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3766
3767 /* Wait for the clocks to turn off. */
3768 POSTING_READ(reg);
3769 udelay(100);
3770}
3771
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003772static void ironlake_fdi_disable(struct drm_crtc *crtc)
3773{
3774 struct drm_device *dev = crtc->dev;
3775 struct drm_i915_private *dev_priv = dev->dev_private;
3776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3777 int pipe = intel_crtc->pipe;
3778 u32 reg, temp;
3779
3780 /* disable CPU FDI tx and PCH FDI rx */
3781 reg = FDI_TX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3784 POSTING_READ(reg);
3785
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003789 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3791
3792 POSTING_READ(reg);
3793 udelay(100);
3794
3795 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003796 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003797 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003798
3799 /* still set train pattern 1 */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 temp &= ~FDI_LINK_TRAIN_NONE;
3803 temp |= FDI_LINK_TRAIN_PATTERN_1;
3804 I915_WRITE(reg, temp);
3805
3806 reg = FDI_RX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 if (HAS_PCH_CPT(dev)) {
3809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3810 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3811 } else {
3812 temp &= ~FDI_LINK_TRAIN_NONE;
3813 temp |= FDI_LINK_TRAIN_PATTERN_1;
3814 }
3815 /* BPC in FDI rx is consistent with that in PIPECONF */
3816 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003817 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818 I915_WRITE(reg, temp);
3819
3820 POSTING_READ(reg);
3821 udelay(100);
3822}
3823
Chris Wilson5dce5b932014-01-20 10:17:36 +00003824bool intel_has_pending_fb_unpin(struct drm_device *dev)
3825{
3826 struct intel_crtc *crtc;
3827
3828 /* Note that we don't need to be called with mode_config.lock here
3829 * as our list of CRTC objects is static for the lifetime of the
3830 * device and so cannot disappear as we iterate. Similarly, we can
3831 * happily treat the predicates as racy, atomic checks as userspace
3832 * cannot claim and pin a new fb without at least acquring the
3833 * struct_mutex and so serialising with us.
3834 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003835 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003836 if (atomic_read(&crtc->unpin_work_count) == 0)
3837 continue;
3838
3839 if (crtc->unpin_work)
3840 intel_wait_for_vblank(dev, crtc->pipe);
3841
3842 return true;
3843 }
3844
3845 return false;
3846}
3847
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003848static void page_flip_completed(struct intel_crtc *intel_crtc)
3849{
3850 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3851 struct intel_unpin_work *work = intel_crtc->unpin_work;
3852
3853 /* ensure that the unpin work is consistent wrt ->pending. */
3854 smp_rmb();
3855 intel_crtc->unpin_work = NULL;
3856
3857 if (work->event)
3858 drm_send_vblank_event(intel_crtc->base.dev,
3859 intel_crtc->pipe,
3860 work->event);
3861
3862 drm_crtc_vblank_put(&intel_crtc->base);
3863
3864 wake_up_all(&dev_priv->pending_flip_queue);
3865 queue_work(dev_priv->wq, &work->work);
3866
3867 trace_i915_flip_complete(intel_crtc->plane,
3868 work->pending_flip_obj);
3869}
3870
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003871void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003872{
Chris Wilson0f911282012-04-17 10:05:38 +01003873 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003875
Daniel Vetter2c10d572012-12-20 21:24:07 +01003876 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003877 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3878 !intel_crtc_has_pending_flip(crtc),
3879 60*HZ) == 0)) {
3880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003881
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003882 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003883 if (intel_crtc->unpin_work) {
3884 WARN_ONCE(1, "Removing stuck page flip\n");
3885 page_flip_completed(intel_crtc);
3886 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003887 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003888 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003889
Chris Wilson975d5682014-08-20 13:13:34 +01003890 if (crtc->primary->fb) {
3891 mutex_lock(&dev->struct_mutex);
3892 intel_finish_fb(crtc->primary->fb);
3893 mutex_unlock(&dev->struct_mutex);
3894 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003895}
3896
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897/* Program iCLKIP clock to the desired frequency */
3898static void lpt_program_iclkip(struct drm_crtc *crtc)
3899{
3900 struct drm_device *dev = crtc->dev;
3901 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003902 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003903 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3904 u32 temp;
3905
Ville Syrjäläa5805162015-05-26 20:42:30 +03003906 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003907
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003908 /* It is necessary to ungate the pixclk gate prior to programming
3909 * the divisors, and gate it back when it is done.
3910 */
3911 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3912
3913 /* Disable SSCCTL */
3914 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003915 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3916 SBI_SSCCTL_DISABLE,
3917 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003918
3919 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003920 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 auxdiv = 1;
3922 divsel = 0x41;
3923 phaseinc = 0x20;
3924 } else {
3925 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003926 * but the adjusted_mode->crtc_clock in in KHz. To get the
3927 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003928 * convert the virtual clock precision to KHz here for higher
3929 * precision.
3930 */
3931 u32 iclk_virtual_root_freq = 172800 * 1000;
3932 u32 iclk_pi_range = 64;
3933 u32 desired_divisor, msb_divisor_value, pi_value;
3934
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003935 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936 msb_divisor_value = desired_divisor / iclk_pi_range;
3937 pi_value = desired_divisor % iclk_pi_range;
3938
3939 auxdiv = 0;
3940 divsel = msb_divisor_value - 2;
3941 phaseinc = pi_value;
3942 }
3943
3944 /* This should not happen with any sane values */
3945 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3946 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3947 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3948 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3949
3950 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 auxdiv,
3953 divsel,
3954 phasedir,
3955 phaseinc);
3956
3957 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003958 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3960 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3961 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3962 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3963 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3964 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966
3967 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003968 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3970 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003971 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972
3973 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003974 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977
3978 /* Wait for initialization time */
3979 udelay(24);
3980
3981 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003982
Ville Syrjäläa5805162015-05-26 20:42:30 +03003983 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984}
3985
Daniel Vetter275f01b22013-05-03 11:49:47 +02003986static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3987 enum pipe pch_transcoder)
3988{
3989 struct drm_device *dev = crtc->base.dev;
3990 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003991 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003992
3993 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3994 I915_READ(HTOTAL(cpu_transcoder)));
3995 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3996 I915_READ(HBLANK(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3998 I915_READ(HSYNC(cpu_transcoder)));
3999
4000 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4001 I915_READ(VTOTAL(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4003 I915_READ(VBLANK(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4005 I915_READ(VSYNC(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4007 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4008}
4009
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004010static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004011{
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 uint32_t temp;
4014
4015 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004016 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004017 return;
4018
4019 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4020 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4021
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004022 temp &= ~FDI_BC_BIFURCATION_SELECT;
4023 if (enable)
4024 temp |= FDI_BC_BIFURCATION_SELECT;
4025
4026 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004027 I915_WRITE(SOUTH_CHICKEN1, temp);
4028 POSTING_READ(SOUTH_CHICKEN1);
4029}
4030
4031static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4032{
4033 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004034
4035 switch (intel_crtc->pipe) {
4036 case PIPE_A:
4037 break;
4038 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004039 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004041 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043
4044 break;
4045 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047
4048 break;
4049 default:
4050 BUG();
4051 }
4052}
4053
Jesse Barnesf67a5592011-01-05 10:31:48 -08004054/*
4055 * Enable PCH resources required for PCH ports:
4056 * - PCH PLLs
4057 * - FDI training & RX/TX
4058 * - update transcoder timings
4059 * - DP transcoding bits
4060 * - transcoder
4061 */
4062static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004063{
4064 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004065 struct drm_i915_private *dev_priv = dev->dev_private;
4066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4067 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004068 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004069
Daniel Vetterab9412b2013-05-03 11:49:46 +02004070 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004071
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072 if (IS_IVYBRIDGE(dev))
4073 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4074
Daniel Vettercd986ab2012-10-26 10:58:12 +02004075 /* Write the TU size bits before fdi link training, so that error
4076 * detection works. */
4077 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4078 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4079
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004080 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004081 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004082
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004083 /* We need to program the right clock selection before writing the pixel
4084 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004085 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004087
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004088 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004089 temp |= TRANS_DPLL_ENABLE(pipe);
4090 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004091 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004092 temp |= sel;
4093 else
4094 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004095 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004096 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004097
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004098 /* XXX: pch pll's can be enabled any time before we enable the PCH
4099 * transcoder, and we actually should do this to not upset any PCH
4100 * transcoder that already use the clock when we share it.
4101 *
4102 * Note that enable_shared_dpll tries to do the right thing, but
4103 * get_shared_dpll unconditionally resets the pll - we need that to have
4104 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004105 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004106
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004107 /* set transcoder timing, panel must allow it */
4108 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004109 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004111 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004112
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004114 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004115 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004116 reg = TRANS_DP_CTL(pipe);
4117 temp = I915_READ(reg);
4118 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004119 TRANS_DP_SYNC_MASK |
4120 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004121 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004122 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123
4124 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004125 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
4129 switch (intel_trans_dp_port_sel(crtc)) {
4130 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004131 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132 break;
4133 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 break;
4136 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 break;
4139 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004140 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141 }
4142
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 }
4145
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004146 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004147}
4148
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004149static void lpt_pch_enable(struct drm_crtc *crtc)
4150{
4151 struct drm_device *dev = crtc->dev;
4152 struct drm_i915_private *dev_priv = dev->dev_private;
4153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004154 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004155
Daniel Vetterab9412b2013-05-03 11:49:46 +02004156 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004157
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004158 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004159
Paulo Zanoni0540e482012-10-31 18:12:40 -02004160 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004161 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004162
Paulo Zanoni937bb612012-10-31 18:12:47 -02004163 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004164}
4165
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004166struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4167 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004168{
Daniel Vettere2b78262013-06-07 23:10:03 +02004169 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004170 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004171 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004172 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004173
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004174 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4175
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004176 if (HAS_PCH_IBX(dev_priv->dev)) {
4177 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004178 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004179 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004180
Daniel Vetter46edb022013-06-05 13:34:12 +02004181 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4182 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004183
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004184 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004185
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004186 goto found;
4187 }
4188
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304189 if (IS_BROXTON(dev_priv->dev)) {
4190 /* PLL is attached to port in bxt */
4191 struct intel_encoder *encoder;
4192 struct intel_digital_port *intel_dig_port;
4193
4194 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4195 if (WARN_ON(!encoder))
4196 return NULL;
4197
4198 intel_dig_port = enc_to_dig_port(&encoder->base);
4199 /* 1:1 mapping between ports and PLLs */
4200 i = (enum intel_dpll_id)intel_dig_port->port;
4201 pll = &dev_priv->shared_dplls[i];
4202 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4203 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004204 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304205
4206 goto found;
4207 }
4208
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004209 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4210 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211
4212 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004213 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004214 continue;
4215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004216 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004217 &shared_dpll[i].hw_state,
4218 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004219 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004220 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004221 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004222 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004223 goto found;
4224 }
4225 }
4226
4227 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004228 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4229 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004230 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004231 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4232 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004233 goto found;
4234 }
4235 }
4236
4237 return NULL;
4238
4239found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004240 if (shared_dpll[i].crtc_mask == 0)
4241 shared_dpll[i].hw_state =
4242 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004243
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004244 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004245 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4246 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004247
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004250 return pll;
4251}
4252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 struct drm_i915_private *dev_priv = to_i915(state->dev);
4256 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 struct intel_shared_dpll *pll;
4258 enum intel_dpll_id i;
4259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 if (!to_intel_atomic_state(state)->dpll_set)
4261 return;
4262
4263 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004264 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4265 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004267 }
4268}
4269
Daniel Vettera1520312013-05-03 11:49:50 +02004270static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004271{
4272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004273 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004274 u32 temp;
4275
4276 temp = I915_READ(dslreg);
4277 udelay(500);
4278 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004279 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004280 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004281 }
4282}
4283
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004284static int
4285skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4286 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4287 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004288{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004289 struct intel_crtc_scaler_state *scaler_state =
4290 &crtc_state->scaler_state;
4291 struct intel_crtc *intel_crtc =
4292 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004293 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004294
4295 need_scaling = intel_rotation_90_or_270(rotation) ?
4296 (src_h != dst_w || src_w != dst_h):
4297 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004298
4299 /*
4300 * if plane is being disabled or scaler is no more required or force detach
4301 * - free scaler binded to this plane/crtc
4302 * - in order to do this, update crtc->scaler_usage
4303 *
4304 * Here scaler state in crtc_state is set free so that
4305 * scaler can be assigned to other user. Actual register
4306 * update to free the scaler is done in plane/panel-fit programming.
4307 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4308 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004309 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004310 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004311 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312 scaler_state->scalers[*scaler_id].in_use = 0;
4313
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4315 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4316 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317 scaler_state->scaler_users);
4318 *scaler_id = -1;
4319 }
4320 return 0;
4321 }
4322
4323 /* range checks */
4324 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4325 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4326
4327 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4328 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332 return -EINVAL;
4333 }
4334
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335 /* mark this plane as a scaler user in crtc_state */
4336 scaler_state->scaler_users |= (1 << scaler_user);
4337 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4338 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4339 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4340 scaler_state->scaler_users);
4341
4342 return 0;
4343}
4344
4345/**
4346 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4347 *
4348 * @state: crtc's scaler state
4349 * @force_detach: whether to forcibly disable scaler
4350 *
4351 * Return
4352 * 0 - scaler_usage updated successfully
4353 * error - requested scaling cannot be supported or other error condition
4354 */
4355int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4356{
4357 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4358 struct drm_display_mode *adjusted_mode =
4359 &state->base.adjusted_mode;
4360
4361 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4362 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4363
4364 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4365 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4366 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004367 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004368}
4369
4370/**
4371 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4372 *
4373 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 * @plane_state: atomic plane state to update
4375 *
4376 * Return
4377 * 0 - scaler_usage updated successfully
4378 * error - requested scaling cannot be supported or other error condition
4379 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004380static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4381 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382{
4383
4384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004385 struct intel_plane *intel_plane =
4386 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 struct drm_framebuffer *fb = plane_state->base.fb;
4388 int ret;
4389
4390 bool force_detach = !fb || !plane_state->visible;
4391
4392 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4393 intel_plane->base.base.id, intel_crtc->pipe,
4394 drm_plane_index(&intel_plane->base));
4395
4396 ret = skl_update_scaler(crtc_state, force_detach,
4397 drm_plane_index(&intel_plane->base),
4398 &plane_state->scaler_id,
4399 plane_state->base.rotation,
4400 drm_rect_width(&plane_state->src) >> 16,
4401 drm_rect_height(&plane_state->src) >> 16,
4402 drm_rect_width(&plane_state->dst),
4403 drm_rect_height(&plane_state->dst));
4404
4405 if (ret || plane_state->scaler_id < 0)
4406 return ret;
4407
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004409 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004411 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004412 return -EINVAL;
4413 }
4414
4415 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416 switch (fb->pixel_format) {
4417 case DRM_FORMAT_RGB565:
4418 case DRM_FORMAT_XBGR8888:
4419 case DRM_FORMAT_XRGB8888:
4420 case DRM_FORMAT_ABGR8888:
4421 case DRM_FORMAT_ARGB8888:
4422 case DRM_FORMAT_XRGB2101010:
4423 case DRM_FORMAT_XBGR2101010:
4424 case DRM_FORMAT_YUYV:
4425 case DRM_FORMAT_YVYU:
4426 case DRM_FORMAT_UYVY:
4427 case DRM_FORMAT_VYUY:
4428 break;
4429 default:
4430 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4431 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4432 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433 }
4434
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 return 0;
4436}
4437
4438static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004439{
4440 struct drm_device *dev = crtc->base.dev;
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004443 struct intel_crtc_scaler_state *scaler_state =
4444 &crtc->config->scaler_state;
4445
4446 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4447
4448 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004449 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004450 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4451 skl_detach_scalers(crtc);
4452 if (!enable)
4453 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004455 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 int id;
4457
4458 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4459 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4460 return;
4461 }
4462
4463 id = scaler_state->scaler_id;
4464 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4465 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4466 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4467 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4468
4469 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470 }
4471}
4472
Jesse Barnesb074cec2013-04-25 12:55:02 -07004473static void ironlake_pfit_enable(struct intel_crtc *crtc)
4474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 int pipe = crtc->pipe;
4478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004479 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004480 /* Force use of hard-coded filter coefficients
4481 * as some pre-programmed values are broken,
4482 * e.g. x201.
4483 */
4484 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4485 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4486 PF_PIPE_SEL_IVB(pipe));
4487 else
4488 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004489 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4490 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004491 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004492}
4493
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004494void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004495{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004499 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004500 return;
4501
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004502 /* We can only enable IPS after we enable a plane and wait for a vblank */
4503 intel_wait_for_vblank(dev, crtc->pipe);
4504
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004506 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004507 mutex_lock(&dev_priv->rps.hw_lock);
4508 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4509 mutex_unlock(&dev_priv->rps.hw_lock);
4510 /* Quoting Art Runyan: "its not safe to expect any particular
4511 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004512 * mailbox." Moreover, the mailbox may return a bogus state,
4513 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004514 */
4515 } else {
4516 I915_WRITE(IPS_CTL, IPS_ENABLE);
4517 /* The bit only becomes 1 in the next vblank, so this wait here
4518 * is essentially intel_wait_for_vblank. If we don't have this
4519 * and don't wait for vblanks until the end of crtc_enable, then
4520 * the HW state readout code will complain that the expected
4521 * IPS_CTL value is not the one we read. */
4522 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4523 DRM_ERROR("Timed out waiting for IPS enable\n");
4524 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004525}
4526
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004527void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004528{
4529 struct drm_device *dev = crtc->base.dev;
4530 struct drm_i915_private *dev_priv = dev->dev_private;
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533 return;
4534
4535 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004536 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004537 mutex_lock(&dev_priv->rps.hw_lock);
4538 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4539 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004540 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4541 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4542 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004543 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004544 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004545 POSTING_READ(IPS_CTL);
4546 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547
4548 /* We need to wait for a vblank before we can disable the plane. */
4549 intel_wait_for_vblank(dev, crtc->pipe);
4550}
4551
4552/** Loads the palette/gamma unit for the CRTC with the prepared values */
4553static void intel_crtc_load_lut(struct drm_crtc *crtc)
4554{
4555 struct drm_device *dev = crtc->dev;
4556 struct drm_i915_private *dev_priv = dev->dev_private;
4557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4558 enum pipe pipe = intel_crtc->pipe;
4559 int palreg = PALETTE(pipe);
4560 int i;
4561 bool reenable_ips = false;
4562
4563 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004564 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565 return;
4566
Imre Deak50360402015-01-16 00:55:16 -08004567 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004568 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569 assert_dsi_pll_enabled(dev_priv);
4570 else
4571 assert_pll_enabled(dev_priv, pipe);
4572 }
4573
4574 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304575 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004576 palreg = LGC_PALETTE(pipe);
4577
4578 /* Workaround : Do not read or write the pipe palette/gamma data while
4579 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4580 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4583 GAMMA_MODE_MODE_SPLIT)) {
4584 hsw_disable_ips(intel_crtc);
4585 reenable_ips = true;
4586 }
4587
4588 for (i = 0; i < 256; i++) {
4589 I915_WRITE(palreg + 4 * i,
4590 (intel_crtc->lut_r[i] << 16) |
4591 (intel_crtc->lut_g[i] << 8) |
4592 intel_crtc->lut_b[i]);
4593 }
4594
4595 if (reenable_ips)
4596 hsw_enable_ips(intel_crtc);
4597}
4598
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004599static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004600{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004601 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004602 struct drm_device *dev = intel_crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604
4605 mutex_lock(&dev->struct_mutex);
4606 dev_priv->mm.interruptible = false;
4607 (void) intel_overlay_switch_off(intel_crtc->overlay);
4608 dev_priv->mm.interruptible = true;
4609 mutex_unlock(&dev->struct_mutex);
4610 }
4611
4612 /* Let userspace switch the overlay on again. In most cases userspace
4613 * has to recompute where to put it anyway.
4614 */
4615}
4616
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004617/**
4618 * intel_post_enable_primary - Perform operations after enabling primary plane
4619 * @crtc: the CRTC whose primary plane was just enabled
4620 *
4621 * Performs potentially sleeping operations that must be done after the primary
4622 * plane is enabled, such as updating FBC and IPS. Note that this may be
4623 * called due to an explicit primary plane update, or due to an implicit
4624 * re-enable that is caused when a sprite plane is updated to no longer
4625 * completely hide the primary plane.
4626 */
4627static void
4628intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004629{
4630 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004631 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4633 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004634
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004635 /*
4636 * BDW signals flip done immediately if the plane
4637 * is disabled, even if the plane enable is already
4638 * armed to occur at the next vblank :(
4639 */
4640 if (IS_BROADWELL(dev))
4641 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004642
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004643 /*
4644 * FIXME IPS should be fine as long as one plane is
4645 * enabled, but in practice it seems to have problems
4646 * when going from primary only to sprite only and vice
4647 * versa.
4648 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004649 hsw_enable_ips(intel_crtc);
4650
Daniel Vetterf99d7062014-06-19 16:01:59 +02004651 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004652 * Gen2 reports pipe underruns whenever all planes are disabled.
4653 * So don't enable underrun reporting before at least some planes
4654 * are enabled.
4655 * FIXME: Need to fix the logic to work when we turn off all planes
4656 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004657 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004658 if (IS_GEN2(dev))
4659 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4660
4661 /* Underruns don't raise interrupts, so check manually. */
4662 if (HAS_GMCH_DISPLAY(dev))
4663 i9xx_check_fifo_underruns(dev_priv);
4664}
4665
4666/**
4667 * intel_pre_disable_primary - Perform operations before disabling primary plane
4668 * @crtc: the CRTC whose primary plane is to be disabled
4669 *
4670 * Performs potentially sleeping operations that must be done before the
4671 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4672 * be called due to an explicit primary plane update, or due to an implicit
4673 * disable that is caused when a sprite plane completely hides the primary
4674 * plane.
4675 */
4676static void
4677intel_pre_disable_primary(struct drm_crtc *crtc)
4678{
4679 struct drm_device *dev = crtc->dev;
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4682 int pipe = intel_crtc->pipe;
4683
4684 /*
4685 * Gen2 reports pipe underruns whenever all planes are disabled.
4686 * So diasble underrun reporting before all the planes get disabled.
4687 * FIXME: Need to fix the logic to work when we turn off all planes
4688 * but leave the pipe running.
4689 */
4690 if (IS_GEN2(dev))
4691 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4692
4693 /*
4694 * Vblank time updates from the shadow to live plane control register
4695 * are blocked if the memory self-refresh mode is active at that
4696 * moment. So to make sure the plane gets truly disabled, disable
4697 * first the self-refresh mode. The self-refresh enable bit in turn
4698 * will be checked/applied by the HW only at the next frame start
4699 * event which is after the vblank start event, so we need to have a
4700 * wait-for-vblank between disabling the plane and the pipe.
4701 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004702 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004703 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004704 dev_priv->wm.vlv.cxsr = false;
4705 intel_wait_for_vblank(dev, pipe);
4706 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004708 /*
4709 * FIXME IPS should be fine as long as one plane is
4710 * enabled, but in practice it seems to have problems
4711 * when going from primary only to sprite only and vice
4712 * versa.
4713 */
4714 hsw_disable_ips(intel_crtc);
4715}
4716
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004717static void intel_post_plane_update(struct intel_crtc *crtc)
4718{
4719 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4720 struct drm_device *dev = crtc->base.dev;
4721 struct drm_plane *plane;
4722
4723 if (atomic->wait_vblank)
4724 intel_wait_for_vblank(dev, crtc->pipe);
4725
4726 intel_frontbuffer_flip(dev, atomic->fb_bits);
4727
Ville Syrjälä852eb002015-06-24 22:00:07 +03004728 if (atomic->disable_cxsr)
4729 crtc->wm.cxsr_allowed = true;
4730
Ville Syrjäläf015c552015-06-24 22:00:02 +03004731 if (crtc->atomic.update_wm_post)
4732 intel_update_watermarks(&crtc->base);
4733
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004734 if (atomic->update_fbc) {
4735 mutex_lock(&dev->struct_mutex);
4736 intel_fbc_update(dev);
4737 mutex_unlock(&dev->struct_mutex);
4738 }
4739
4740 if (atomic->post_enable_primary)
4741 intel_post_enable_primary(&crtc->base);
4742
4743 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4744 intel_update_sprite_watermarks(plane, &crtc->base,
4745 0, 0, 0, false, false);
4746
4747 memset(atomic, 0, sizeof(*atomic));
4748}
4749
4750static void intel_pre_plane_update(struct intel_crtc *crtc)
4751{
4752 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004753 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004754 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4755 struct drm_plane *p;
4756
4757 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004758 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4759 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004760
4761 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004762 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4763 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004764 mutex_unlock(&dev->struct_mutex);
4765 }
4766
4767 if (atomic->wait_for_flips)
4768 intel_crtc_wait_for_pending_flips(&crtc->base);
4769
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004770 if (atomic->disable_fbc &&
4771 dev_priv->fbc.crtc == crtc) {
4772 mutex_lock(&dev->struct_mutex);
4773 if (dev_priv->fbc.crtc == crtc)
4774 intel_fbc_disable(dev);
4775 mutex_unlock(&dev->struct_mutex);
4776 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004778 if (crtc->atomic.disable_ips)
4779 hsw_disable_ips(crtc);
4780
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004781 if (atomic->pre_disable_primary)
4782 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004783
4784 if (atomic->disable_cxsr) {
4785 crtc->wm.cxsr_allowed = false;
4786 intel_set_memory_cxsr(dev_priv, false);
4787 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788}
4789
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004790static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004791{
4792 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004794 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004796
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004797 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004798
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004799 drm_for_each_plane_mask(p, dev, plane_mask)
4800 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004801
Daniel Vetterf99d7062014-06-19 16:01:59 +02004802 /*
4803 * FIXME: Once we grow proper nuclear flip support out of this we need
4804 * to compute the mask of flip planes precisely. For the time being
4805 * consider this a flip to a NULL plane.
4806 */
4807 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808}
4809
Jesse Barnesf67a5592011-01-05 10:31:48 -08004810static void ironlake_crtc_enable(struct drm_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004815 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004816 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004817
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004818 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004819 return;
4820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004821 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004822 intel_prepare_shared_dpll(intel_crtc);
4823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004824 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304825 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004826
4827 intel_set_pipe_timings(intel_crtc);
4828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004829 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004830 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004832 }
4833
4834 ironlake_set_pipeconf(crtc);
4835
Jesse Barnesf67a5592011-01-05 10:31:48 -08004836 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004837
Daniel Vettera72e4c92014-09-30 10:56:47 +02004838 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4839 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004840
Daniel Vetterf6736a12013-06-05 13:34:30 +02004841 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004842 if (encoder->pre_enable)
4843 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004845 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004846 /* Note: FDI PLL enabling _must_ be done before we enable the
4847 * cpu pipes, hence this is separate from all the other fdi/pch
4848 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004849 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004850 } else {
4851 assert_fdi_tx_disabled(dev_priv, pipe);
4852 assert_fdi_rx_disabled(dev_priv, pipe);
4853 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004854
Jesse Barnesb074cec2013-04-25 12:55:02 -07004855 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004857 /*
4858 * On ILK+ LUT must be loaded before the pipe is running but with
4859 * clocks enabled
4860 */
4861 intel_crtc_load_lut(crtc);
4862
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004863 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004864 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004866 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004868
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004869 assert_vblank_disabled(crtc);
4870 drm_crtc_vblank_on(crtc);
4871
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004872 for_each_encoder_on_crtc(dev, crtc, encoder)
4873 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004874
4875 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004876 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004877}
4878
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004879/* IPS only exists on ULT machines and is tied to pipe A. */
4880static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4881{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004882 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004883}
4884
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004885static void haswell_crtc_enable(struct drm_crtc *crtc)
4886{
4887 struct drm_device *dev = crtc->dev;
4888 struct drm_i915_private *dev_priv = dev->dev_private;
4889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4890 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004891 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4892 struct intel_crtc_state *pipe_config =
4893 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004894
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004895 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896 return;
4897
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004898 if (intel_crtc_to_shared_dpll(intel_crtc))
4899 intel_enable_shared_dpll(intel_crtc);
4900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304902 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004903
4904 intel_set_pipe_timings(intel_crtc);
4905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004906 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4907 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4908 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004909 }
4910
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004911 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004912 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004914 }
4915
4916 haswell_set_pipeconf(crtc);
4917
4918 intel_set_pipe_csc(crtc);
4919
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004920 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004921
Daniel Vettera72e4c92014-09-30 10:56:47 +02004922 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004923 for_each_encoder_on_crtc(dev, crtc, encoder)
4924 if (encoder->pre_enable)
4925 encoder->pre_enable(encoder);
4926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004927 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004928 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4929 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004930 dev_priv->display.fdi_link_train(crtc);
4931 }
4932
Paulo Zanoni1f544382012-10-24 11:32:00 -02004933 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004934
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004935 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004936 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004937 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004938 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004939 else
4940 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004941
4942 /*
4943 * On ILK+ LUT must be loaded before the pipe is running but with
4944 * clocks enabled
4945 */
4946 intel_crtc_load_lut(crtc);
4947
Paulo Zanoni1f544382012-10-24 11:32:00 -02004948 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004949 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004951 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004952 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004954 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004955 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004957 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004958 intel_ddi_set_vc_payload_alloc(crtc, true);
4959
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004960 assert_vblank_disabled(crtc);
4961 drm_crtc_vblank_on(crtc);
4962
Jani Nikula8807e552013-08-30 19:40:32 +03004963 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004964 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004965 intel_opregion_notify_encoder(encoder, true);
4966 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Paulo Zanonie4916942013-09-20 16:21:19 -03004968 /* If we change the relative order between pipe/planes enabling, we need
4969 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004970 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4971 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4972 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4973 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4974 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975}
4976
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004977static void ironlake_pfit_disable(struct intel_crtc *crtc)
4978{
4979 struct drm_device *dev = crtc->base.dev;
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981 int pipe = crtc->pipe;
4982
4983 /* To avoid upsetting the power well on haswell only disable the pfit if
4984 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004986 I915_WRITE(PF_CTL(pipe), 0);
4987 I915_WRITE(PF_WIN_POS(pipe), 0);
4988 I915_WRITE(PF_WIN_SZ(pipe), 0);
4989 }
4990}
4991
Jesse Barnes6be4a602010-09-10 10:26:01 -07004992static void ironlake_crtc_disable(struct drm_crtc *crtc)
4993{
4994 struct drm_device *dev = crtc->dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004997 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004998 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004999 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005000
Daniel Vetterea9d7582012-07-10 10:42:52 +02005001 for_each_encoder_on_crtc(dev, crtc, encoder)
5002 encoder->disable(encoder);
5003
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005004 drm_crtc_vblank_off(crtc);
5005 assert_vblank_disabled(crtc);
5006
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005007 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005008 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005009
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005010 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005012 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005014 if (intel_crtc->config->has_pch_encoder)
5015 ironlake_fdi_disable(crtc);
5016
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005017 for_each_encoder_on_crtc(dev, crtc, encoder)
5018 if (encoder->post_disable)
5019 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005021 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005022 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023
Daniel Vetterd925c592013-06-05 13:34:04 +02005024 if (HAS_PCH_CPT(dev)) {
5025 /* disable TRANS_DP_CTL */
5026 reg = TRANS_DP_CTL(pipe);
5027 temp = I915_READ(reg);
5028 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5029 TRANS_DP_PORT_SEL_MASK);
5030 temp |= TRANS_DP_PORT_SEL_NONE;
5031 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005032
Daniel Vetterd925c592013-06-05 13:34:04 +02005033 /* disable DPLL_SEL */
5034 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005035 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005036 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005037 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005038
Daniel Vetterd925c592013-06-05 13:34:04 +02005039 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005041}
5042
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043static void haswell_crtc_disable(struct drm_crtc *crtc)
5044{
5045 struct drm_device *dev = crtc->dev;
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5048 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005049 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005050
Jani Nikula8807e552013-08-30 19:40:32 +03005051 for_each_encoder_on_crtc(dev, crtc, encoder) {
5052 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005053 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005054 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005055
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005056 drm_crtc_vblank_off(crtc);
5057 assert_vblank_disabled(crtc);
5058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005060 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5061 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005062 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005064 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005065 intel_ddi_set_vc_payload_alloc(crtc, false);
5066
Paulo Zanoniad80a812012-10-24 16:06:19 -02005067 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005069 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005070 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005071 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005072 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005073 else
5074 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075
Paulo Zanoni1f544382012-10-24 11:32:00 -02005076 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005078 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005079 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005080 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005081 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Imre Deak97b040a2014-06-25 22:01:50 +03005083 for_each_encoder_on_crtc(dev, crtc, encoder)
5084 if (encoder->post_disable)
5085 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086}
5087
Jesse Barnes2dd24552013-04-25 12:55:01 -07005088static void i9xx_pfit_enable(struct intel_crtc *crtc)
5089{
5090 struct drm_device *dev = crtc->base.dev;
5091 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005092 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005093
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005094 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005095 return;
5096
Daniel Vetterc0b03412013-05-28 12:05:54 +02005097 /*
5098 * The panel fitter should only be adjusted whilst the pipe is disabled,
5099 * according to register description and PRM.
5100 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005101 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5102 assert_pipe_disabled(dev_priv, crtc->pipe);
5103
Jesse Barnesb074cec2013-04-25 12:55:02 -07005104 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5105 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005106
5107 /* Border color in case we don't scale up to the full screen. Black by
5108 * default, change to something else for debugging. */
5109 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110}
5111
Dave Airlied05410f2014-06-05 13:22:59 +10005112static enum intel_display_power_domain port_to_power_domain(enum port port)
5113{
5114 switch (port) {
5115 case PORT_A:
5116 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5117 case PORT_B:
5118 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5119 case PORT_C:
5120 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5121 case PORT_D:
5122 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5123 default:
5124 WARN_ON_ONCE(1);
5125 return POWER_DOMAIN_PORT_OTHER;
5126 }
5127}
5128
Imre Deak77d22dc2014-03-05 16:20:52 +02005129#define for_each_power_domain(domain, mask) \
5130 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5131 if ((1 << (domain)) & (mask))
5132
Imre Deak319be8a2014-03-04 19:22:57 +02005133enum intel_display_power_domain
5134intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005135{
Imre Deak319be8a2014-03-04 19:22:57 +02005136 struct drm_device *dev = intel_encoder->base.dev;
5137 struct intel_digital_port *intel_dig_port;
5138
5139 switch (intel_encoder->type) {
5140 case INTEL_OUTPUT_UNKNOWN:
5141 /* Only DDI platforms should ever use this output type */
5142 WARN_ON_ONCE(!HAS_DDI(dev));
5143 case INTEL_OUTPUT_DISPLAYPORT:
5144 case INTEL_OUTPUT_HDMI:
5145 case INTEL_OUTPUT_EDP:
5146 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005147 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005148 case INTEL_OUTPUT_DP_MST:
5149 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5150 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005151 case INTEL_OUTPUT_ANALOG:
5152 return POWER_DOMAIN_PORT_CRT;
5153 case INTEL_OUTPUT_DSI:
5154 return POWER_DOMAIN_PORT_DSI;
5155 default:
5156 return POWER_DOMAIN_PORT_OTHER;
5157 }
5158}
5159
5160static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5161{
5162 struct drm_device *dev = crtc->dev;
5163 struct intel_encoder *intel_encoder;
5164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5165 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005166 unsigned long mask;
5167 enum transcoder transcoder;
5168
5169 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5170
5171 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5172 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005173 if (intel_crtc->config->pch_pfit.enabled ||
5174 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005175 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5176
Imre Deak319be8a2014-03-04 19:22:57 +02005177 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5178 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5179
Imre Deak77d22dc2014-03-05 16:20:52 +02005180 return mask;
5181}
5182
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005183static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005184{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005185 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005186 struct drm_i915_private *dev_priv = dev->dev_private;
5187 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5188 struct intel_crtc *crtc;
5189
5190 /*
5191 * First get all needed power domains, then put all unneeded, to avoid
5192 * any unnecessary toggling of the power wells.
5193 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005194 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005195 enum intel_display_power_domain domain;
5196
Matt Roper83d65732015-02-25 13:12:16 -08005197 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005198 continue;
5199
Imre Deak319be8a2014-03-04 19:22:57 +02005200 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005201
5202 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5203 intel_display_power_get(dev_priv, domain);
5204 }
5205
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005206 if (dev_priv->display.modeset_commit_cdclk) {
5207 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5208
5209 if (cdclk != dev_priv->cdclk_freq &&
5210 !WARN_ON(!state->allow_modeset))
5211 dev_priv->display.modeset_commit_cdclk(state);
5212 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005213
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005214 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005215 enum intel_display_power_domain domain;
5216
5217 for_each_power_domain(domain, crtc->enabled_power_domains)
5218 intel_display_power_put(dev_priv, domain);
5219
5220 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5221 }
5222
5223 intel_display_set_init_power(dev_priv, false);
5224}
5225
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005226static void intel_update_max_cdclk(struct drm_device *dev)
5227{
5228 struct drm_i915_private *dev_priv = dev->dev_private;
5229
5230 if (IS_SKYLAKE(dev)) {
5231 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5232
5233 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5234 dev_priv->max_cdclk_freq = 675000;
5235 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5236 dev_priv->max_cdclk_freq = 540000;
5237 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5238 dev_priv->max_cdclk_freq = 450000;
5239 else
5240 dev_priv->max_cdclk_freq = 337500;
5241 } else if (IS_BROADWELL(dev)) {
5242 /*
5243 * FIXME with extra cooling we can allow
5244 * 540 MHz for ULX and 675 Mhz for ULT.
5245 * How can we know if extra cooling is
5246 * available? PCI ID, VTB, something else?
5247 */
5248 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5249 dev_priv->max_cdclk_freq = 450000;
5250 else if (IS_BDW_ULX(dev))
5251 dev_priv->max_cdclk_freq = 450000;
5252 else if (IS_BDW_ULT(dev))
5253 dev_priv->max_cdclk_freq = 540000;
5254 else
5255 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005256 } else if (IS_CHERRYVIEW(dev)) {
5257 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005258 } else if (IS_VALLEYVIEW(dev)) {
5259 dev_priv->max_cdclk_freq = 400000;
5260 } else {
5261 /* otherwise assume cdclk is fixed */
5262 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5263 }
5264
5265 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5266 dev_priv->max_cdclk_freq);
5267}
5268
5269static void intel_update_cdclk(struct drm_device *dev)
5270{
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272
5273 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5274 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5275 dev_priv->cdclk_freq);
5276
5277 /*
5278 * Program the gmbus_freq based on the cdclk frequency.
5279 * BSpec erroneously claims we should aim for 4MHz, but
5280 * in fact 1MHz is the correct frequency.
5281 */
5282 if (IS_VALLEYVIEW(dev)) {
5283 /*
5284 * Program the gmbus_freq based on the cdclk frequency.
5285 * BSpec erroneously claims we should aim for 4MHz, but
5286 * in fact 1MHz is the correct frequency.
5287 */
5288 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5289 }
5290
5291 if (dev_priv->max_cdclk_freq == 0)
5292 intel_update_max_cdclk(dev);
5293}
5294
Damien Lespiau70d0c572015-06-04 18:21:29 +01005295static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305296{
5297 struct drm_i915_private *dev_priv = dev->dev_private;
5298 uint32_t divider;
5299 uint32_t ratio;
5300 uint32_t current_freq;
5301 int ret;
5302
5303 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5304 switch (frequency) {
5305 case 144000:
5306 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5307 ratio = BXT_DE_PLL_RATIO(60);
5308 break;
5309 case 288000:
5310 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5311 ratio = BXT_DE_PLL_RATIO(60);
5312 break;
5313 case 384000:
5314 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5315 ratio = BXT_DE_PLL_RATIO(60);
5316 break;
5317 case 576000:
5318 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5319 ratio = BXT_DE_PLL_RATIO(60);
5320 break;
5321 case 624000:
5322 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5323 ratio = BXT_DE_PLL_RATIO(65);
5324 break;
5325 case 19200:
5326 /*
5327 * Bypass frequency with DE PLL disabled. Init ratio, divider
5328 * to suppress GCC warning.
5329 */
5330 ratio = 0;
5331 divider = 0;
5332 break;
5333 default:
5334 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5335
5336 return;
5337 }
5338
5339 mutex_lock(&dev_priv->rps.hw_lock);
5340 /* Inform power controller of upcoming frequency change */
5341 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5342 0x80000000);
5343 mutex_unlock(&dev_priv->rps.hw_lock);
5344
5345 if (ret) {
5346 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5347 ret, frequency);
5348 return;
5349 }
5350
5351 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5352 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5353 current_freq = current_freq * 500 + 1000;
5354
5355 /*
5356 * DE PLL has to be disabled when
5357 * - setting to 19.2MHz (bypass, PLL isn't used)
5358 * - before setting to 624MHz (PLL needs toggling)
5359 * - before setting to any frequency from 624MHz (PLL needs toggling)
5360 */
5361 if (frequency == 19200 || frequency == 624000 ||
5362 current_freq == 624000) {
5363 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5364 /* Timeout 200us */
5365 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5366 1))
5367 DRM_ERROR("timout waiting for DE PLL unlock\n");
5368 }
5369
5370 if (frequency != 19200) {
5371 uint32_t val;
5372
5373 val = I915_READ(BXT_DE_PLL_CTL);
5374 val &= ~BXT_DE_PLL_RATIO_MASK;
5375 val |= ratio;
5376 I915_WRITE(BXT_DE_PLL_CTL, val);
5377
5378 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5379 /* Timeout 200us */
5380 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5381 DRM_ERROR("timeout waiting for DE PLL lock\n");
5382
5383 val = I915_READ(CDCLK_CTL);
5384 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5385 val |= divider;
5386 /*
5387 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5388 * enable otherwise.
5389 */
5390 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5391 if (frequency >= 500000)
5392 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5393
5394 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5395 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5396 val |= (frequency - 1000) / 500;
5397 I915_WRITE(CDCLK_CTL, val);
5398 }
5399
5400 mutex_lock(&dev_priv->rps.hw_lock);
5401 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5402 DIV_ROUND_UP(frequency, 25000));
5403 mutex_unlock(&dev_priv->rps.hw_lock);
5404
5405 if (ret) {
5406 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5407 ret, frequency);
5408 return;
5409 }
5410
Damien Lespiaua47871b2015-06-04 18:21:34 +01005411 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305412}
5413
5414void broxton_init_cdclk(struct drm_device *dev)
5415{
5416 struct drm_i915_private *dev_priv = dev->dev_private;
5417 uint32_t val;
5418
5419 /*
5420 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5421 * or else the reset will hang because there is no PCH to respond.
5422 * Move the handshake programming to initialization sequence.
5423 * Previously was left up to BIOS.
5424 */
5425 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5426 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5427 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5428
5429 /* Enable PG1 for cdclk */
5430 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5431
5432 /* check if cd clock is enabled */
5433 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5434 DRM_DEBUG_KMS("Display already initialized\n");
5435 return;
5436 }
5437
5438 /*
5439 * FIXME:
5440 * - The initial CDCLK needs to be read from VBT.
5441 * Need to make this change after VBT has changes for BXT.
5442 * - check if setting the max (or any) cdclk freq is really necessary
5443 * here, it belongs to modeset time
5444 */
5445 broxton_set_cdclk(dev, 624000);
5446
5447 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005448 POSTING_READ(DBUF_CTL);
5449
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450 udelay(10);
5451
5452 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5453 DRM_ERROR("DBuf power enable timeout!\n");
5454}
5455
5456void broxton_uninit_cdclk(struct drm_device *dev)
5457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459
5460 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005461 POSTING_READ(DBUF_CTL);
5462
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305463 udelay(10);
5464
5465 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5466 DRM_ERROR("DBuf power disable timeout!\n");
5467
5468 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5469 broxton_set_cdclk(dev, 19200);
5470
5471 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5472}
5473
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005474static const struct skl_cdclk_entry {
5475 unsigned int freq;
5476 unsigned int vco;
5477} skl_cdclk_frequencies[] = {
5478 { .freq = 308570, .vco = 8640 },
5479 { .freq = 337500, .vco = 8100 },
5480 { .freq = 432000, .vco = 8640 },
5481 { .freq = 450000, .vco = 8100 },
5482 { .freq = 540000, .vco = 8100 },
5483 { .freq = 617140, .vco = 8640 },
5484 { .freq = 675000, .vco = 8100 },
5485};
5486
5487static unsigned int skl_cdclk_decimal(unsigned int freq)
5488{
5489 return (freq - 1000) / 500;
5490}
5491
5492static unsigned int skl_cdclk_get_vco(unsigned int freq)
5493{
5494 unsigned int i;
5495
5496 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5497 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5498
5499 if (e->freq == freq)
5500 return e->vco;
5501 }
5502
5503 return 8100;
5504}
5505
5506static void
5507skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5508{
5509 unsigned int min_freq;
5510 u32 val;
5511
5512 /* select the minimum CDCLK before enabling DPLL 0 */
5513 val = I915_READ(CDCLK_CTL);
5514 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5515 val |= CDCLK_FREQ_337_308;
5516
5517 if (required_vco == 8640)
5518 min_freq = 308570;
5519 else
5520 min_freq = 337500;
5521
5522 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5523
5524 I915_WRITE(CDCLK_CTL, val);
5525 POSTING_READ(CDCLK_CTL);
5526
5527 /*
5528 * We always enable DPLL0 with the lowest link rate possible, but still
5529 * taking into account the VCO required to operate the eDP panel at the
5530 * desired frequency. The usual DP link rates operate with a VCO of
5531 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5532 * The modeset code is responsible for the selection of the exact link
5533 * rate later on, with the constraint of choosing a frequency that
5534 * works with required_vco.
5535 */
5536 val = I915_READ(DPLL_CTRL1);
5537
5538 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5539 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5540 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5541 if (required_vco == 8640)
5542 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5543 SKL_DPLL0);
5544 else
5545 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5546 SKL_DPLL0);
5547
5548 I915_WRITE(DPLL_CTRL1, val);
5549 POSTING_READ(DPLL_CTRL1);
5550
5551 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5552
5553 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5554 DRM_ERROR("DPLL0 not locked\n");
5555}
5556
5557static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5558{
5559 int ret;
5560 u32 val;
5561
5562 /* inform PCU we want to change CDCLK */
5563 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5564 mutex_lock(&dev_priv->rps.hw_lock);
5565 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5566 mutex_unlock(&dev_priv->rps.hw_lock);
5567
5568 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5569}
5570
5571static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5572{
5573 unsigned int i;
5574
5575 for (i = 0; i < 15; i++) {
5576 if (skl_cdclk_pcu_ready(dev_priv))
5577 return true;
5578 udelay(10);
5579 }
5580
5581 return false;
5582}
5583
5584static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5585{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005586 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005587 u32 freq_select, pcu_ack;
5588
5589 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5590
5591 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5592 DRM_ERROR("failed to inform PCU about cdclk change\n");
5593 return;
5594 }
5595
5596 /* set CDCLK_CTL */
5597 switch(freq) {
5598 case 450000:
5599 case 432000:
5600 freq_select = CDCLK_FREQ_450_432;
5601 pcu_ack = 1;
5602 break;
5603 case 540000:
5604 freq_select = CDCLK_FREQ_540;
5605 pcu_ack = 2;
5606 break;
5607 case 308570:
5608 case 337500:
5609 default:
5610 freq_select = CDCLK_FREQ_337_308;
5611 pcu_ack = 0;
5612 break;
5613 case 617140:
5614 case 675000:
5615 freq_select = CDCLK_FREQ_675_617;
5616 pcu_ack = 3;
5617 break;
5618 }
5619
5620 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5621 POSTING_READ(CDCLK_CTL);
5622
5623 /* inform PCU of the change */
5624 mutex_lock(&dev_priv->rps.hw_lock);
5625 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5626 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005627
5628 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005629}
5630
5631void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5632{
5633 /* disable DBUF power */
5634 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5635 POSTING_READ(DBUF_CTL);
5636
5637 udelay(10);
5638
5639 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5640 DRM_ERROR("DBuf power disable timeout\n");
5641
5642 /* disable DPLL0 */
5643 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5644 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5645 DRM_ERROR("Couldn't disable DPLL0\n");
5646
5647 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5648}
5649
5650void skl_init_cdclk(struct drm_i915_private *dev_priv)
5651{
5652 u32 val;
5653 unsigned int required_vco;
5654
5655 /* enable PCH reset handshake */
5656 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5657 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5658
5659 /* enable PG1 and Misc I/O */
5660 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5661
5662 /* DPLL0 already enabed !? */
5663 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5664 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5665 return;
5666 }
5667
5668 /* enable DPLL0 */
5669 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5670 skl_dpll0_enable(dev_priv, required_vco);
5671
5672 /* set CDCLK to the frequency the BIOS chose */
5673 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5674
5675 /* enable DBUF power */
5676 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5677 POSTING_READ(DBUF_CTL);
5678
5679 udelay(10);
5680
5681 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5682 DRM_ERROR("DBuf power enable timeout\n");
5683}
5684
Ville Syrjälädfcab172014-06-13 13:37:47 +03005685/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005686static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005687{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005688 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005689
Jesse Barnes586f49d2013-11-04 16:06:59 -08005690 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005691 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005692 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5693 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005694 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005695
Ville Syrjälädfcab172014-06-13 13:37:47 +03005696 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005697}
5698
5699/* Adjust CDclk dividers to allow high res or save power if possible */
5700static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5701{
5702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 u32 val, cmd;
5704
Vandana Kannan164dfd22014-11-24 13:37:41 +05305705 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5706 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005707
Ville Syrjälädfcab172014-06-13 13:37:47 +03005708 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005709 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005710 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005711 cmd = 1;
5712 else
5713 cmd = 0;
5714
5715 mutex_lock(&dev_priv->rps.hw_lock);
5716 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5717 val &= ~DSPFREQGUAR_MASK;
5718 val |= (cmd << DSPFREQGUAR_SHIFT);
5719 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5720 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5721 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5722 50)) {
5723 DRM_ERROR("timed out waiting for CDclk change\n");
5724 }
5725 mutex_unlock(&dev_priv->rps.hw_lock);
5726
Ville Syrjälä54433e92015-05-26 20:42:31 +03005727 mutex_lock(&dev_priv->sb_lock);
5728
Ville Syrjälädfcab172014-06-13 13:37:47 +03005729 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005730 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005731
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005732 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733
Jesse Barnes30a970c2013-11-04 13:48:12 -08005734 /* adjust cdclk divider */
5735 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005736 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005737 val |= divider;
5738 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005739
5740 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5741 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5742 50))
5743 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005744 }
5745
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746 /* adjust self-refresh exit latency value */
5747 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5748 val &= ~0x7f;
5749
5750 /*
5751 * For high bandwidth configs, we set a higher latency in the bunit
5752 * so that the core display fetch happens in time to avoid underruns.
5753 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005754 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755 val |= 4500 / 250; /* 4.5 usec */
5756 else
5757 val |= 3000 / 250; /* 3.0 usec */
5758 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005759
Ville Syrjäläa5805162015-05-26 20:42:30 +03005760 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761
Ville Syrjäläb6283052015-06-03 15:45:07 +03005762 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763}
5764
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005765static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5766{
5767 struct drm_i915_private *dev_priv = dev->dev_private;
5768 u32 val, cmd;
5769
Vandana Kannan164dfd22014-11-24 13:37:41 +05305770 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5771 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005772
5773 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005774 case 333333:
5775 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005776 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005777 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005778 break;
5779 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005780 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005781 return;
5782 }
5783
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005784 /*
5785 * Specs are full of misinformation, but testing on actual
5786 * hardware has shown that we just need to write the desired
5787 * CCK divider into the Punit register.
5788 */
5789 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5790
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005791 mutex_lock(&dev_priv->rps.hw_lock);
5792 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5793 val &= ~DSPFREQGUAR_MASK_CHV;
5794 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5795 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5796 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5797 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5798 50)) {
5799 DRM_ERROR("timed out waiting for CDclk change\n");
5800 }
5801 mutex_unlock(&dev_priv->rps.hw_lock);
5802
Ville Syrjäläb6283052015-06-03 15:45:07 +03005803 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005804}
5805
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5807 int max_pixclk)
5808{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005809 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005810 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005811
Jesse Barnes30a970c2013-11-04 13:48:12 -08005812 /*
5813 * Really only a few cases to deal with, as only 4 CDclks are supported:
5814 * 200MHz
5815 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005816 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005817 * 400MHz (VLV only)
5818 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5819 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005820 *
5821 * We seem to get an unstable or solid color picture at 200MHz.
5822 * Not sure what's wrong. For now use 200MHz only when all pipes
5823 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005825 if (!IS_CHERRYVIEW(dev_priv) &&
5826 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005827 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005828 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005829 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005830 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005831 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005832 else
5833 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834}
5835
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305836static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5837 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005838{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305839 /*
5840 * FIXME:
5841 * - remove the guardband, it's not needed on BXT
5842 * - set 19.2MHz bypass frequency if there are no active pipes
5843 */
5844 if (max_pixclk > 576000*9/10)
5845 return 624000;
5846 else if (max_pixclk > 384000*9/10)
5847 return 576000;
5848 else if (max_pixclk > 288000*9/10)
5849 return 384000;
5850 else if (max_pixclk > 144000*9/10)
5851 return 288000;
5852 else
5853 return 144000;
5854}
5855
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005856/* Compute the max pixel clock for new configuration. Uses atomic state if
5857 * that's non-NULL, look at current state otherwise. */
5858static int intel_mode_max_pixclk(struct drm_device *dev,
5859 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005860{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005861 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005862 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005863 int max_pixclk = 0;
5864
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005865 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005866 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005867 if (IS_ERR(crtc_state))
5868 return PTR_ERR(crtc_state);
5869
5870 if (!crtc_state->base.enable)
5871 continue;
5872
5873 max_pixclk = max(max_pixclk,
5874 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875 }
5876
5877 return max_pixclk;
5878}
5879
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005880static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005882 struct drm_device *dev = state->dev;
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005886 if (max_pixclk < 0)
5887 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005889 to_intel_atomic_state(state)->cdclk =
5890 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305891
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005892 return 0;
5893}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005895static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5896{
5897 struct drm_device *dev = state->dev;
5898 struct drm_i915_private *dev_priv = dev->dev_private;
5899 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005900
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005901 if (max_pixclk < 0)
5902 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005903
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005904 to_intel_atomic_state(state)->cdclk =
5905 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005906
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005907 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005908}
5909
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005910static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5911{
5912 unsigned int credits, default_credits;
5913
5914 if (IS_CHERRYVIEW(dev_priv))
5915 default_credits = PFI_CREDIT(12);
5916 else
5917 default_credits = PFI_CREDIT(8);
5918
Vandana Kannan164dfd22014-11-24 13:37:41 +05305919 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005920 /* CHV suggested value is 31 or 63 */
5921 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005922 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005923 else
5924 credits = PFI_CREDIT(15);
5925 } else {
5926 credits = default_credits;
5927 }
5928
5929 /*
5930 * WA - write default credits before re-programming
5931 * FIXME: should we also set the resend bit here?
5932 */
5933 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5934 default_credits);
5935
5936 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5937 credits | PFI_CREDIT_RESEND);
5938
5939 /*
5940 * FIXME is this guaranteed to clear
5941 * immediately or should we poll for it?
5942 */
5943 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5944}
5945
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005946static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005947{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005948 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005949 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005952 /*
5953 * FIXME: We can end up here with all power domains off, yet
5954 * with a CDCLK frequency other than the minimum. To account
5955 * for this take the PIPE-A power domain, which covers the HW
5956 * blocks needed for the following programming. This can be
5957 * removed once it's guaranteed that we get here either with
5958 * the minimum CDCLK set, or the required power domains
5959 * enabled.
5960 */
5961 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005962
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005963 if (IS_CHERRYVIEW(dev))
5964 cherryview_set_cdclk(dev, req_cdclk);
5965 else
5966 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005969
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005970 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971}
5972
Jesse Barnes89b667f2013-04-18 14:51:36 -07005973static void valleyview_crtc_enable(struct drm_crtc *crtc)
5974{
5975 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005976 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5978 struct intel_encoder *encoder;
5979 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005980 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005982 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005983 return;
5984
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005985 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305986
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005987 if (!is_dsi) {
5988 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005989 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005990 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005991 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005992 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005993
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005994 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305995 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005996
5997 intel_set_pipe_timings(intel_crtc);
5998
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005999 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6000 struct drm_i915_private *dev_priv = dev->dev_private;
6001
6002 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6003 I915_WRITE(CHV_CANVAS(pipe), 0);
6004 }
6005
Daniel Vetter5b18e572014-04-24 23:55:06 +02006006 i9xx_set_pipeconf(intel_crtc);
6007
Jesse Barnes89b667f2013-04-18 14:51:36 -07006008 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009
Daniel Vettera72e4c92014-09-30 10:56:47 +02006010 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006011
Jesse Barnes89b667f2013-04-18 14:51:36 -07006012 for_each_encoder_on_crtc(dev, crtc, encoder)
6013 if (encoder->pre_pll_enable)
6014 encoder->pre_pll_enable(encoder);
6015
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006016 if (!is_dsi) {
6017 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006018 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006019 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006020 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006021 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006022
6023 for_each_encoder_on_crtc(dev, crtc, encoder)
6024 if (encoder->pre_enable)
6025 encoder->pre_enable(encoder);
6026
Jesse Barnes2dd24552013-04-25 12:55:01 -07006027 i9xx_pfit_enable(intel_crtc);
6028
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006029 intel_crtc_load_lut(crtc);
6030
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006031 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006032
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006033 assert_vblank_disabled(crtc);
6034 drm_crtc_vblank_on(crtc);
6035
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006036 for_each_encoder_on_crtc(dev, crtc, encoder)
6037 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038}
6039
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006040static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6041{
6042 struct drm_device *dev = crtc->base.dev;
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006045 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6046 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006047}
6048
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006049static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006050{
6051 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006052 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006054 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006055 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006056
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006057 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006058 return;
6059
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006060 i9xx_set_pll_dividers(intel_crtc);
6061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006062 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306063 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006064
6065 intel_set_pipe_timings(intel_crtc);
6066
Daniel Vetter5b18e572014-04-24 23:55:06 +02006067 i9xx_set_pipeconf(intel_crtc);
6068
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006069 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006070
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006071 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006072 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006073
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006074 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006075 if (encoder->pre_enable)
6076 encoder->pre_enable(encoder);
6077
Daniel Vetterf6736a12013-06-05 13:34:30 +02006078 i9xx_enable_pll(intel_crtc);
6079
Jesse Barnes2dd24552013-04-25 12:55:01 -07006080 i9xx_pfit_enable(intel_crtc);
6081
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006082 intel_crtc_load_lut(crtc);
6083
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006084 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006085 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006086
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006087 assert_vblank_disabled(crtc);
6088 drm_crtc_vblank_on(crtc);
6089
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006090 for_each_encoder_on_crtc(dev, crtc, encoder)
6091 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006092}
6093
Daniel Vetter87476d62013-04-11 16:29:06 +02006094static void i9xx_pfit_disable(struct intel_crtc *crtc)
6095{
6096 struct drm_device *dev = crtc->base.dev;
6097 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006098
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006099 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006100 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006101
6102 assert_pipe_disabled(dev_priv, crtc->pipe);
6103
Daniel Vetter328d8e82013-05-08 10:36:31 +02006104 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6105 I915_READ(PFIT_CONTROL));
6106 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006107}
6108
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006109static void i9xx_crtc_disable(struct drm_crtc *crtc)
6110{
6111 struct drm_device *dev = crtc->dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006114 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006115 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006116
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006117 /*
6118 * On gen2 planes are double buffered but the pipe isn't, so we must
6119 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006120 * We also need to wait on all gmch platforms because of the
6121 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006122 */
Imre Deak564ed192014-06-13 14:54:21 +03006123 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006124
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006125 for_each_encoder_on_crtc(dev, crtc, encoder)
6126 encoder->disable(encoder);
6127
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006128 drm_crtc_vblank_off(crtc);
6129 assert_vblank_disabled(crtc);
6130
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006131 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006132
Daniel Vetter87476d62013-04-11 16:29:06 +02006133 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006134
Jesse Barnes89b667f2013-04-18 14:51:36 -07006135 for_each_encoder_on_crtc(dev, crtc, encoder)
6136 if (encoder->post_disable)
6137 encoder->post_disable(encoder);
6138
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006139 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006140 if (IS_CHERRYVIEW(dev))
6141 chv_disable_pll(dev_priv, pipe);
6142 else if (IS_VALLEYVIEW(dev))
6143 vlv_disable_pll(dev_priv, pipe);
6144 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006145 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006146 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006147
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006148 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006150}
6151
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006152static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006153{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006155 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006156 enum intel_display_power_domain domain;
6157 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006158
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006159 if (!intel_crtc->active)
6160 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006161
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006162 if (to_intel_plane_state(crtc->primary->state)->visible) {
6163 intel_crtc_wait_for_pending_flips(crtc);
6164 intel_pre_disable_primary(crtc);
6165 }
6166
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006167 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006168 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006169
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006170 domains = intel_crtc->enabled_power_domains;
6171 for_each_power_domain(domain, domains)
6172 intel_display_power_put(dev_priv, domain);
6173 intel_crtc->enabled_power_domains = 0;
6174}
6175
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006176/*
6177 * turn all crtc's off, but do not adjust state
6178 * This has to be paired with a call to intel_modeset_setup_hw_state.
6179 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006180void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006181{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006182 struct drm_crtc *crtc;
6183
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006184 for_each_crtc(dev, crtc)
6185 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006186}
6187
Chris Wilsoncdd59982010-09-08 16:30:16 +01006188/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006189int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006190{
6191 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006192 struct drm_mode_config *config = &dev->mode_config;
6193 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006195 struct intel_crtc_state *pipe_config;
6196 struct drm_atomic_state *state;
6197 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006198
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006199 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006200 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006201
6202 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006203 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006204
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006205 /* this function should be called with drm_modeset_lock_all for now */
6206 if (WARN_ON(!ctx))
6207 return -EIO;
6208 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006209
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006210 state = drm_atomic_state_alloc(dev);
6211 if (WARN_ON(!state))
6212 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006213
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006214 state->acquire_ctx = ctx;
6215 state->allow_modeset = true;
6216
6217 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6218 if (IS_ERR(pipe_config)) {
6219 ret = PTR_ERR(pipe_config);
6220 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006222 pipe_config->base.active = enable;
6223
6224 ret = intel_set_mode(state);
6225 if (!ret)
6226 return ret;
6227
6228err:
6229 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6230 drm_atomic_state_free(state);
6231 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306232}
6233
6234/**
6235 * Sets the power management mode of the pipe and plane.
6236 */
6237void intel_crtc_update_dpms(struct drm_crtc *crtc)
6238{
6239 struct drm_device *dev = crtc->dev;
6240 struct intel_encoder *intel_encoder;
6241 bool enable = false;
6242
6243 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6244 enable |= intel_encoder->connectors_active;
6245
6246 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006247}
6248
Chris Wilsonea5b2132010-08-04 13:50:23 +01006249void intel_encoder_destroy(struct drm_encoder *encoder)
6250{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006251 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006252
Chris Wilsonea5b2132010-08-04 13:50:23 +01006253 drm_encoder_cleanup(encoder);
6254 kfree(intel_encoder);
6255}
6256
Damien Lespiau92373292013-08-08 22:28:57 +01006257/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006258 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6259 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006260static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006261{
6262 if (mode == DRM_MODE_DPMS_ON) {
6263 encoder->connectors_active = true;
6264
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006265 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006266 } else {
6267 encoder->connectors_active = false;
6268
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006269 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006270 }
6271}
6272
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006273/* Cross check the actual hw state with our own modeset state tracking (and it's
6274 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006275static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006276{
6277 if (connector->get_hw_state(connector)) {
6278 struct intel_encoder *encoder = connector->encoder;
6279 struct drm_crtc *crtc;
6280 bool encoder_enabled;
6281 enum pipe pipe;
6282
6283 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6284 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006285 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006286
Dave Airlie0e32b392014-05-02 14:02:48 +10006287 /* there is no real hw state for MST connectors */
6288 if (connector->mst_port)
6289 return;
6290
Rob Clarke2c719b2014-12-15 13:56:32 -05006291 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006292 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006293 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006294 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006295
Dave Airlie36cd7442014-05-02 13:44:18 +10006296 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006297 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006298 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006299
Dave Airlie36cd7442014-05-02 13:44:18 +10006300 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006301 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6302 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006303 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006304
Dave Airlie36cd7442014-05-02 13:44:18 +10006305 crtc = encoder->base.crtc;
6306
Matt Roper83d65732015-02-25 13:12:16 -08006307 I915_STATE_WARN(!crtc->state->enable,
6308 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006309 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6310 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006311 "encoder active on the wrong pipe\n");
6312 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313 }
6314}
6315
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006316int intel_connector_init(struct intel_connector *connector)
6317{
6318 struct drm_connector_state *connector_state;
6319
6320 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6321 if (!connector_state)
6322 return -ENOMEM;
6323
6324 connector->base.state = connector_state;
6325 return 0;
6326}
6327
6328struct intel_connector *intel_connector_alloc(void)
6329{
6330 struct intel_connector *connector;
6331
6332 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6333 if (!connector)
6334 return NULL;
6335
6336 if (intel_connector_init(connector) < 0) {
6337 kfree(connector);
6338 return NULL;
6339 }
6340
6341 return connector;
6342}
6343
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006344/* Even simpler default implementation, if there's really no special case to
6345 * consider. */
6346void intel_connector_dpms(struct drm_connector *connector, int mode)
6347{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006348 /* All the simple cases only support two dpms states. */
6349 if (mode != DRM_MODE_DPMS_ON)
6350 mode = DRM_MODE_DPMS_OFF;
6351
6352 if (mode == connector->dpms)
6353 return;
6354
6355 connector->dpms = mode;
6356
6357 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006358 if (connector->encoder)
6359 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360
Daniel Vetterb9805142012-08-31 17:37:33 +02006361 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006362}
6363
Daniel Vetterf0947c32012-07-02 13:10:34 +02006364/* Simple connector->get_hw_state implementation for encoders that support only
6365 * one connector and no cloning and hence the encoder state determines the state
6366 * of the connector. */
6367bool intel_connector_get_hw_state(struct intel_connector *connector)
6368{
Daniel Vetter24929352012-07-02 20:28:59 +02006369 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006370 struct intel_encoder *encoder = connector->encoder;
6371
6372 return encoder->get_hw_state(encoder, &pipe);
6373}
6374
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006375static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006376{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006377 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6378 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006379
6380 return 0;
6381}
6382
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006383static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006384 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006385{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 struct drm_atomic_state *state = pipe_config->base.state;
6387 struct intel_crtc *other_crtc;
6388 struct intel_crtc_state *other_crtc_state;
6389
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006390 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6391 pipe_name(pipe), pipe_config->fdi_lanes);
6392 if (pipe_config->fdi_lanes > 4) {
6393 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6394 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006396 }
6397
Paulo Zanonibafb6552013-11-02 21:07:44 -07006398 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 if (pipe_config->fdi_lanes > 2) {
6400 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6401 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006403 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 }
6406 }
6407
6408 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006409 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410
6411 /* Ivybridge 3 pipe is really complicated */
6412 switch (pipe) {
6413 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 if (pipe_config->fdi_lanes <= 2)
6417 return 0;
6418
6419 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6420 other_crtc_state =
6421 intel_atomic_get_crtc_state(state, other_crtc);
6422 if (IS_ERR(other_crtc_state))
6423 return PTR_ERR(other_crtc_state);
6424
6425 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6427 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006432 if (pipe_config->fdi_lanes > 2) {
6433 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6434 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006436 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437
6438 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6439 other_crtc_state =
6440 intel_atomic_get_crtc_state(state, other_crtc);
6441 if (IS_ERR(other_crtc_state))
6442 return PTR_ERR(other_crtc_state);
6443
6444 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449 default:
6450 BUG();
6451 }
6452}
6453
Daniel Vettere29c22c2013-02-21 00:00:16 +01006454#define RETRY 1
6455static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006456 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006457{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006459 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 int lane, link_bw, fdi_dotclock, ret;
6461 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006462
Daniel Vettere29c22c2013-02-21 00:00:16 +01006463retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006464 /* FDI is a binary signal running at ~2.7GHz, encoding
6465 * each output octet as 10 bits. The actual frequency
6466 * is stored as a divider into a 100MHz clock, and the
6467 * mode pixel clock is stored in units of 1KHz.
6468 * Hence the bw of each lane in terms of the mode signal
6469 * is:
6470 */
6471 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6472
Damien Lespiau241bfc32013-09-25 16:45:37 +01006473 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006474
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006475 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476 pipe_config->pipe_bpp);
6477
6478 pipe_config->fdi_lanes = lane;
6479
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006480 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006481 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6484 intel_crtc->pipe, pipe_config);
6485 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006486 pipe_config->pipe_bpp -= 2*3;
6487 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6488 pipe_config->pipe_bpp);
6489 needs_recompute = true;
6490 pipe_config->bw_constrained = true;
6491
6492 goto retry;
6493 }
6494
6495 if (needs_recompute)
6496 return RETRY;
6497
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006499}
6500
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006501static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6502 struct intel_crtc_state *pipe_config)
6503{
6504 if (pipe_config->pipe_bpp > 24)
6505 return false;
6506
6507 /* HSW can handle pixel rate up to cdclk? */
6508 if (IS_HASWELL(dev_priv->dev))
6509 return true;
6510
6511 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006512 * We compare against max which means we must take
6513 * the increased cdclk requirement into account when
6514 * calculating the new cdclk.
6515 *
6516 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006517 */
6518 return ilk_pipe_pixel_rate(pipe_config) <=
6519 dev_priv->max_cdclk_freq * 95 / 100;
6520}
6521
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006522static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006523 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006524{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006525 struct drm_device *dev = crtc->base.dev;
6526 struct drm_i915_private *dev_priv = dev->dev_private;
6527
Jani Nikulad330a952014-01-21 11:24:25 +02006528 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006529 hsw_crtc_supports_ips(crtc) &&
6530 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006531}
6532
Daniel Vettera43f6e02013-06-07 23:10:32 +02006533static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006534 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006535{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006536 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006537 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006538 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006539
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006540 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006541 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006542 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006543
6544 /*
6545 * Enable pixel doubling when the dot clock
6546 * is > 90% of the (display) core speed.
6547 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006548 * GDG double wide on either pipe,
6549 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006550 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006551 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006552 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006553 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006554 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006555 }
6556
Damien Lespiau241bfc32013-09-25 16:45:37 +01006557 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006558 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006559 }
Chris Wilson89749352010-09-12 18:25:19 +01006560
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006561 /*
6562 * Pipe horizontal size must be even in:
6563 * - DVO ganged mode
6564 * - LVDS dual channel mode
6565 * - Double wide pipe
6566 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006567 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006568 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6569 pipe_config->pipe_src_w &= ~1;
6570
Damien Lespiau8693a822013-05-03 18:48:11 +01006571 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6572 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006573 */
6574 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6575 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006576 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006577
Damien Lespiauf5adf942013-06-24 18:29:34 +01006578 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006579 hsw_compute_ips_config(crtc, pipe_config);
6580
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006582 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006583
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006585}
6586
Ville Syrjälä1652d192015-03-31 14:12:01 +03006587static int skylake_get_display_clock_speed(struct drm_device *dev)
6588{
6589 struct drm_i915_private *dev_priv = to_i915(dev);
6590 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6591 uint32_t cdctl = I915_READ(CDCLK_CTL);
6592 uint32_t linkrate;
6593
Damien Lespiau414355a2015-06-04 18:21:31 +01006594 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006595 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006596
6597 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6598 return 540000;
6599
6600 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006601 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006602
Damien Lespiau71cd8422015-04-30 16:39:17 +01006603 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6604 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006605 /* vco 8640 */
6606 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6607 case CDCLK_FREQ_450_432:
6608 return 432000;
6609 case CDCLK_FREQ_337_308:
6610 return 308570;
6611 case CDCLK_FREQ_675_617:
6612 return 617140;
6613 default:
6614 WARN(1, "Unknown cd freq selection\n");
6615 }
6616 } else {
6617 /* vco 8100 */
6618 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6619 case CDCLK_FREQ_450_432:
6620 return 450000;
6621 case CDCLK_FREQ_337_308:
6622 return 337500;
6623 case CDCLK_FREQ_675_617:
6624 return 675000;
6625 default:
6626 WARN(1, "Unknown cd freq selection\n");
6627 }
6628 }
6629
6630 /* error case, do as if DPLL0 isn't enabled */
6631 return 24000;
6632}
6633
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006634static int broxton_get_display_clock_speed(struct drm_device *dev)
6635{
6636 struct drm_i915_private *dev_priv = to_i915(dev);
6637 uint32_t cdctl = I915_READ(CDCLK_CTL);
6638 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6639 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6640 int cdclk;
6641
6642 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6643 return 19200;
6644
6645 cdclk = 19200 * pll_ratio / 2;
6646
6647 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6648 case BXT_CDCLK_CD2X_DIV_SEL_1:
6649 return cdclk; /* 576MHz or 624MHz */
6650 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6651 return cdclk * 2 / 3; /* 384MHz */
6652 case BXT_CDCLK_CD2X_DIV_SEL_2:
6653 return cdclk / 2; /* 288MHz */
6654 case BXT_CDCLK_CD2X_DIV_SEL_4:
6655 return cdclk / 4; /* 144MHz */
6656 }
6657
6658 /* error case, do as if DE PLL isn't enabled */
6659 return 19200;
6660}
6661
Ville Syrjälä1652d192015-03-31 14:12:01 +03006662static int broadwell_get_display_clock_speed(struct drm_device *dev)
6663{
6664 struct drm_i915_private *dev_priv = dev->dev_private;
6665 uint32_t lcpll = I915_READ(LCPLL_CTL);
6666 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6667
6668 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6669 return 800000;
6670 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6671 return 450000;
6672 else if (freq == LCPLL_CLK_FREQ_450)
6673 return 450000;
6674 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6675 return 540000;
6676 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6677 return 337500;
6678 else
6679 return 675000;
6680}
6681
6682static int haswell_get_display_clock_speed(struct drm_device *dev)
6683{
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685 uint32_t lcpll = I915_READ(LCPLL_CTL);
6686 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6687
6688 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6689 return 800000;
6690 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6691 return 450000;
6692 else if (freq == LCPLL_CLK_FREQ_450)
6693 return 450000;
6694 else if (IS_HSW_ULT(dev))
6695 return 337500;
6696 else
6697 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006698}
6699
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006700static int valleyview_get_display_clock_speed(struct drm_device *dev)
6701{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006702 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006703 u32 val;
6704 int divider;
6705
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006706 if (dev_priv->hpll_freq == 0)
6707 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6708
Ville Syrjäläa5805162015-05-26 20:42:30 +03006709 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006710 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006711 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006712
6713 divider = val & DISPLAY_FREQUENCY_VALUES;
6714
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006715 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6716 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6717 "cdclk change in progress\n");
6718
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006719 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006720}
6721
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006722static int ilk_get_display_clock_speed(struct drm_device *dev)
6723{
6724 return 450000;
6725}
6726
Jesse Barnese70236a2009-09-21 10:42:27 -07006727static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006728{
Jesse Barnese70236a2009-09-21 10:42:27 -07006729 return 400000;
6730}
Jesse Barnes79e53942008-11-07 14:24:08 -08006731
Jesse Barnese70236a2009-09-21 10:42:27 -07006732static int i915_get_display_clock_speed(struct drm_device *dev)
6733{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006734 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006735}
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
Jesse Barnese70236a2009-09-21 10:42:27 -07006737static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6738{
6739 return 200000;
6740}
Jesse Barnes79e53942008-11-07 14:24:08 -08006741
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006742static int pnv_get_display_clock_speed(struct drm_device *dev)
6743{
6744 u16 gcfgc = 0;
6745
6746 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6747
6748 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6749 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006752 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006754 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006755 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6756 return 200000;
6757 default:
6758 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6759 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763 }
6764}
6765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i915gm_get_display_clock_speed(struct drm_device *dev)
6767{
6768 u16 gcfgc = 0;
6769
6770 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6771
6772 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006774 else {
6775 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6776 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006778 default:
6779 case GC_DISPLAY_CLOCK_190_200_MHZ:
6780 return 190000;
6781 }
6782 }
6783}
Jesse Barnes79e53942008-11-07 14:24:08 -08006784
Jesse Barnese70236a2009-09-21 10:42:27 -07006785static int i865_get_display_clock_speed(struct drm_device *dev)
6786{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006787 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006788}
6789
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006790static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006791{
6792 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006793
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006794 /*
6795 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6796 * encoding is different :(
6797 * FIXME is this the right way to detect 852GM/852GMV?
6798 */
6799 if (dev->pdev->revision == 0x1)
6800 return 133333;
6801
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006802 pci_bus_read_config_word(dev->pdev->bus,
6803 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6804
Jesse Barnese70236a2009-09-21 10:42:27 -07006805 /* Assume that the hardware is in the high speed state. This
6806 * should be the default.
6807 */
6808 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6809 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006810 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006811 case GC_CLOCK_100_200:
6812 return 200000;
6813 case GC_CLOCK_166_250:
6814 return 250000;
6815 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006817 case GC_CLOCK_133_266:
6818 case GC_CLOCK_133_266_2:
6819 case GC_CLOCK_166_266:
6820 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006821 }
6822
6823 /* Shouldn't happen */
6824 return 0;
6825}
6826
6827static int i830_get_display_clock_speed(struct drm_device *dev)
6828{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006829 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830}
6831
Ville Syrjälä34edce22015-05-22 11:22:33 +03006832static unsigned int intel_hpll_vco(struct drm_device *dev)
6833{
6834 struct drm_i915_private *dev_priv = dev->dev_private;
6835 static const unsigned int blb_vco[8] = {
6836 [0] = 3200000,
6837 [1] = 4000000,
6838 [2] = 5333333,
6839 [3] = 4800000,
6840 [4] = 6400000,
6841 };
6842 static const unsigned int pnv_vco[8] = {
6843 [0] = 3200000,
6844 [1] = 4000000,
6845 [2] = 5333333,
6846 [3] = 4800000,
6847 [4] = 2666667,
6848 };
6849 static const unsigned int cl_vco[8] = {
6850 [0] = 3200000,
6851 [1] = 4000000,
6852 [2] = 5333333,
6853 [3] = 6400000,
6854 [4] = 3333333,
6855 [5] = 3566667,
6856 [6] = 4266667,
6857 };
6858 static const unsigned int elk_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 };
6864 static const unsigned int ctg_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 6400000,
6869 [4] = 2666667,
6870 [5] = 4266667,
6871 };
6872 const unsigned int *vco_table;
6873 unsigned int vco;
6874 uint8_t tmp = 0;
6875
6876 /* FIXME other chipsets? */
6877 if (IS_GM45(dev))
6878 vco_table = ctg_vco;
6879 else if (IS_G4X(dev))
6880 vco_table = elk_vco;
6881 else if (IS_CRESTLINE(dev))
6882 vco_table = cl_vco;
6883 else if (IS_PINEVIEW(dev))
6884 vco_table = pnv_vco;
6885 else if (IS_G33(dev))
6886 vco_table = blb_vco;
6887 else
6888 return 0;
6889
6890 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6891
6892 vco = vco_table[tmp & 0x7];
6893 if (vco == 0)
6894 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6895 else
6896 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6897
6898 return vco;
6899}
6900
6901static int gm45_get_display_clock_speed(struct drm_device *dev)
6902{
6903 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6904 uint16_t tmp = 0;
6905
6906 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6907
6908 cdclk_sel = (tmp >> 12) & 0x1;
6909
6910 switch (vco) {
6911 case 2666667:
6912 case 4000000:
6913 case 5333333:
6914 return cdclk_sel ? 333333 : 222222;
6915 case 3200000:
6916 return cdclk_sel ? 320000 : 228571;
6917 default:
6918 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6919 return 222222;
6920 }
6921}
6922
6923static int i965gm_get_display_clock_speed(struct drm_device *dev)
6924{
6925 static const uint8_t div_3200[] = { 16, 10, 8 };
6926 static const uint8_t div_4000[] = { 20, 12, 10 };
6927 static const uint8_t div_5333[] = { 24, 16, 14 };
6928 const uint8_t *div_table;
6929 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6930 uint16_t tmp = 0;
6931
6932 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6933
6934 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6935
6936 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6937 goto fail;
6938
6939 switch (vco) {
6940 case 3200000:
6941 div_table = div_3200;
6942 break;
6943 case 4000000:
6944 div_table = div_4000;
6945 break;
6946 case 5333333:
6947 div_table = div_5333;
6948 break;
6949 default:
6950 goto fail;
6951 }
6952
6953 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6954
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006955fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006956 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6957 return 200000;
6958}
6959
6960static int g33_get_display_clock_speed(struct drm_device *dev)
6961{
6962 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6963 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6964 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6965 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6966 const uint8_t *div_table;
6967 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6968 uint16_t tmp = 0;
6969
6970 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6971
6972 cdclk_sel = (tmp >> 4) & 0x7;
6973
6974 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6975 goto fail;
6976
6977 switch (vco) {
6978 case 3200000:
6979 div_table = div_3200;
6980 break;
6981 case 4000000:
6982 div_table = div_4000;
6983 break;
6984 case 4800000:
6985 div_table = div_4800;
6986 break;
6987 case 5333333:
6988 div_table = div_5333;
6989 break;
6990 default:
6991 goto fail;
6992 }
6993
6994 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6995
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006996fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006997 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6998 return 190476;
6999}
7000
Zhenyu Wang2c072452009-06-05 15:38:42 +08007001static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007002intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007004 while (*num > DATA_LINK_M_N_MASK ||
7005 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007006 *num >>= 1;
7007 *den >>= 1;
7008 }
7009}
7010
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007011static void compute_m_n(unsigned int m, unsigned int n,
7012 uint32_t *ret_m, uint32_t *ret_n)
7013{
7014 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7015 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7016 intel_reduce_m_n_ratio(ret_m, ret_n);
7017}
7018
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007019void
7020intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7021 int pixel_clock, int link_clock,
7022 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007023{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007024 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007025
7026 compute_m_n(bits_per_pixel * pixel_clock,
7027 link_clock * nlanes * 8,
7028 &m_n->gmch_m, &m_n->gmch_n);
7029
7030 compute_m_n(pixel_clock, link_clock,
7031 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007032}
7033
Chris Wilsona7615032011-01-12 17:04:08 +00007034static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7035{
Jani Nikulad330a952014-01-21 11:24:25 +02007036 if (i915.panel_use_ssc >= 0)
7037 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007038 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007039 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007040}
7041
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007042static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7043 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007044{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007045 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007046 struct drm_i915_private *dev_priv = dev->dev_private;
7047 int refclk;
7048
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007049 WARN_ON(!crtc_state->base.state);
7050
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007051 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007052 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007053 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007054 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007055 refclk = dev_priv->vbt.lvds_ssc_freq;
7056 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057 } else if (!IS_GEN2(dev)) {
7058 refclk = 96000;
7059 } else {
7060 refclk = 48000;
7061 }
7062
7063 return refclk;
7064}
7065
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007066static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007068 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007070
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007071static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7072{
7073 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007074}
7075
Daniel Vetterf47709a2013-03-28 10:42:02 +01007076static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007077 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007078 intel_clock_t *reduced_clock)
7079{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007080 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007081 u32 fp, fp2 = 0;
7082
7083 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007084 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007085 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007086 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007091 }
7092
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094
Daniel Vetterf47709a2013-03-28 10:42:02 +01007095 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007096 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007097 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007098 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007099 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007101 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 }
7103}
7104
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007105static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7106 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007107{
7108 u32 reg_val;
7109
7110 /*
7111 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7112 * and set it to a reasonable value instead.
7113 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007115 reg_val &= 0xffffff00;
7116 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007117 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007118
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007119 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120 reg_val &= 0x8cffffff;
7121 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007122 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129 reg_val &= 0x00ffffff;
7130 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007131 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007132}
7133
Daniel Vetterb5518422013-05-03 11:49:48 +02007134static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7135 struct intel_link_m_n *m_n)
7136{
7137 struct drm_device *dev = crtc->base.dev;
7138 struct drm_i915_private *dev_priv = dev->dev_private;
7139 int pipe = crtc->pipe;
7140
Daniel Vettere3b95f12013-05-03 11:49:49 +02007141 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7142 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7143 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7144 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007145}
7146
7147static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007148 struct intel_link_m_n *m_n,
7149 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007150{
7151 struct drm_device *dev = crtc->base.dev;
7152 struct drm_i915_private *dev_priv = dev->dev_private;
7153 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007154 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007155
7156 if (INTEL_INFO(dev)->gen >= 5) {
7157 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7158 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7159 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7160 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007161 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7162 * for gen < 8) and if DRRS is supported (to make sure the
7163 * registers are not unnecessarily accessed).
7164 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307165 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007166 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007167 I915_WRITE(PIPE_DATA_M2(transcoder),
7168 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7169 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7170 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7171 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7172 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007173 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007174 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7175 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7176 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7177 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007178 }
7179}
7180
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307181void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007182{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307183 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7184
7185 if (m_n == M1_N1) {
7186 dp_m_n = &crtc->config->dp_m_n;
7187 dp_m2_n2 = &crtc->config->dp_m2_n2;
7188 } else if (m_n == M2_N2) {
7189
7190 /*
7191 * M2_N2 registers are not supported. Hence m2_n2 divider value
7192 * needs to be programmed into M1_N1.
7193 */
7194 dp_m_n = &crtc->config->dp_m2_n2;
7195 } else {
7196 DRM_ERROR("Unsupported divider value\n");
7197 return;
7198 }
7199
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 if (crtc->config->has_pch_encoder)
7201 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007202 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307203 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007204}
7205
Daniel Vetter251ac862015-06-18 10:30:24 +02007206static void vlv_compute_dpll(struct intel_crtc *crtc,
7207 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007208{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007209 u32 dpll, dpll_md;
7210
7211 /*
7212 * Enable DPIO clock input. We should never disable the reference
7213 * clock for pipe B, since VGA hotplug / manual detection depends
7214 * on it.
7215 */
7216 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7217 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7218 /* We should never disable this, set it here for state tracking */
7219 if (crtc->pipe == PIPE_B)
7220 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7221 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007222 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007223
Ville Syrjäläd288f652014-10-28 13:20:22 +02007224 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007226 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227}
7228
Ville Syrjäläd288f652014-10-28 13:20:22 +02007229static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007230 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007233 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007234 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007235 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007236 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007237 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007238
Ville Syrjäläa5805162015-05-26 20:42:30 +03007239 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007240
Ville Syrjäläd288f652014-10-28 13:20:22 +02007241 bestn = pipe_config->dpll.n;
7242 bestm1 = pipe_config->dpll.m1;
7243 bestm2 = pipe_config->dpll.m2;
7244 bestp1 = pipe_config->dpll.p1;
7245 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007246
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247 /* See eDP HDMI DPIO driver vbios notes doc */
7248
7249 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007251 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252
7253 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255
7256 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260
7261 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007265 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7266 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7267 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007268 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007269
7270 /*
7271 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7272 * but we don't support that).
7273 * Note: don't use the DAC post divider as it seems unstable.
7274 */
7275 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007278 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007282 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007283 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7284 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007286 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007290
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007291 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007293 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295 0x0df40000);
7296 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 0x0df70000);
7299 } else { /* HDMI or VGA */
7300 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007301 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 0x0df70000);
7304 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df40000);
7307 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007308
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007309 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007311 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7312 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007317 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007318}
7319
Daniel Vetter251ac862015-06-18 10:30:24 +02007320static void chv_compute_dpll(struct intel_crtc *crtc,
7321 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007322{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007324 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7325 DPLL_VCO_ENABLE;
7326 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007327 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007328
Ville Syrjäläd288f652014-10-28 13:20:22 +02007329 pipe_config->dpll_hw_state.dpll_md =
7330 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007331}
7332
Ville Syrjäläd288f652014-10-28 13:20:22 +02007333static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007334 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007335{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007336 struct drm_device *dev = crtc->base.dev;
7337 struct drm_i915_private *dev_priv = dev->dev_private;
7338 int pipe = crtc->pipe;
7339 int dpll_reg = DPLL(crtc->pipe);
7340 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307341 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307343 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307344 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345
Ville Syrjäläd288f652014-10-28 13:20:22 +02007346 bestn = pipe_config->dpll.n;
7347 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7348 bestm1 = pipe_config->dpll.m1;
7349 bestm2 = pipe_config->dpll.m2 >> 22;
7350 bestp1 = pipe_config->dpll.p1;
7351 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307353 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307354 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007355
7356 /*
7357 * Enable Refclk and SSC
7358 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007359 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007361
Ville Syrjäläa5805162015-05-26 20:42:30 +03007362 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007364 /* p1 and p2 divider */
7365 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7366 5 << DPIO_CHV_S1_DIV_SHIFT |
7367 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7368 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7369 1 << DPIO_CHV_K_DIV_SHIFT);
7370
7371 /* Feedback post-divider - m2 */
7372 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7373
7374 /* Feedback refclk divider - n and m1 */
7375 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7376 DPIO_CHV_M1_DIV_BY_2 |
7377 1 << DPIO_CHV_N_DIV_SHIFT);
7378
7379 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307380 if (bestm2_frac)
7381 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007382
7383 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307384 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7385 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7386 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7387 if (bestm2_frac)
7388 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7389 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307391 /* Program digital lock detect threshold */
7392 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7393 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7394 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7395 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7396 if (!bestm2_frac)
7397 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7399
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007400 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307401 if (vco == 5400000) {
7402 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x9;
7406 } else if (vco <= 6200000) {
7407 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7408 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7409 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7410 tribuf_calcntr = 0x9;
7411 } else if (vco <= 6480000) {
7412 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0x8;
7416 } else {
7417 /* Not supported. Apply the same limits as in the max case */
7418 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7419 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7420 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7421 tribuf_calcntr = 0;
7422 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7424
Ville Syrjälä968040b2015-03-11 22:52:08 +02007425 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307426 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7427 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7428 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7429
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007430 /* AFC Recal */
7431 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7432 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7433 DPIO_AFC_RECAL);
7434
Ville Syrjäläa5805162015-05-26 20:42:30 +03007435 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007436}
7437
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438/**
7439 * vlv_force_pll_on - forcibly enable just the PLL
7440 * @dev_priv: i915 private structure
7441 * @pipe: pipe PLL to enable
7442 * @dpll: PLL configuration
7443 *
7444 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7445 * in cases where we need the PLL enabled even when @pipe is not going to
7446 * be enabled.
7447 */
7448void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7449 const struct dpll *dpll)
7450{
7451 struct intel_crtc *crtc =
7452 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007453 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007454 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007455 .pixel_multiplier = 1,
7456 .dpll = *dpll,
7457 };
7458
7459 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007460 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 chv_prepare_pll(crtc, &pipe_config);
7462 chv_enable_pll(crtc, &pipe_config);
7463 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007464 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465 vlv_prepare_pll(crtc, &pipe_config);
7466 vlv_enable_pll(crtc, &pipe_config);
7467 }
7468}
7469
7470/**
7471 * vlv_force_pll_off - forcibly disable just the PLL
7472 * @dev_priv: i915 private structure
7473 * @pipe: pipe PLL to disable
7474 *
7475 * Disable the PLL for @pipe. To be used in cases where we need
7476 * the PLL enabled even when @pipe is not going to be enabled.
7477 */
7478void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7479{
7480 if (IS_CHERRYVIEW(dev))
7481 chv_disable_pll(to_i915(dev), pipe);
7482 else
7483 vlv_disable_pll(to_i915(dev), pipe);
7484}
7485
Daniel Vetter251ac862015-06-18 10:30:24 +02007486static void i9xx_compute_dpll(struct intel_crtc *crtc,
7487 struct intel_crtc_state *crtc_state,
7488 intel_clock_t *reduced_clock,
7489 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007490{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007491 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493 u32 dpll;
7494 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007495 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007496
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007497 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307498
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7500 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501
7502 dpll = DPLL_VGA_MODE_DIS;
7503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007504 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505 dpll |= DPLLB_MODE_LVDS;
7506 else
7507 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007508
Daniel Vetteref1b4602013-06-01 17:17:04 +02007509 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007510 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007511 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007513
7514 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007515 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007518 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007519
7520 /* compute bitmask from p1 value */
7521 if (IS_PINEVIEW(dev))
7522 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7523 else {
7524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7525 if (IS_G4X(dev) && reduced_clock)
7526 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7527 }
7528 switch (clock->p2) {
7529 case 5:
7530 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7531 break;
7532 case 7:
7533 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7534 break;
7535 case 10:
7536 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7537 break;
7538 case 14:
7539 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7540 break;
7541 }
7542 if (INTEL_INFO(dev)->gen >= 4)
7543 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7544
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007545 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007547 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7549 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7550 else
7551 dpll |= PLL_REF_INPUT_DREFCLK;
7552
7553 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007555
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007557 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007558 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007559 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 }
7561}
7562
Daniel Vetter251ac862015-06-18 10:30:24 +02007563static void i8xx_compute_dpll(struct intel_crtc *crtc,
7564 struct intel_crtc_state *crtc_state,
7565 intel_clock_t *reduced_clock,
7566 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007568 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307574
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 dpll = DPLL_VGA_MODE_DIS;
7576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007577 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7579 } else {
7580 if (clock->p1 == 2)
7581 dpll |= PLL_P1_DIVIDE_BY_TWO;
7582 else
7583 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7584 if (clock->p2 == 4)
7585 dpll |= PLL_P2_DIVIDE_BY_4;
7586 }
7587
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007588 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007589 dpll |= DPLL_DVO_2X_MODE;
7590
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7593 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7594 else
7595 dpll |= PLL_REF_INPUT_DREFCLK;
7596
7597 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599}
7600
Daniel Vetter8a654f32013-06-01 17:16:22 +02007601static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007602{
7603 struct drm_device *dev = intel_crtc->base.dev;
7604 struct drm_i915_private *dev_priv = dev->dev_private;
7605 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007607 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007608 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007609 uint32_t crtc_vtotal, crtc_vblank_end;
7610 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007611
7612 /* We need to be careful not to changed the adjusted mode, for otherwise
7613 * the hw state checker will get angry at the mismatch. */
7614 crtc_vtotal = adjusted_mode->crtc_vtotal;
7615 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007616
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007617 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007618 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007619 crtc_vtotal -= 1;
7620 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007621
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007622 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007623 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7624 else
7625 vsyncshift = adjusted_mode->crtc_hsync_start -
7626 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007627 if (vsyncshift < 0)
7628 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629 }
7630
7631 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007632 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007633
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635 (adjusted_mode->crtc_hdisplay - 1) |
7636 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007637 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 (adjusted_mode->crtc_hblank_start - 1) |
7639 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_hsync_start - 1) |
7642 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7643
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007644 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007646 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007647 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007649 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007650 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007651 (adjusted_mode->crtc_vsync_start - 1) |
7652 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7653
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007654 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7655 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7656 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7657 * bits. */
7658 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7659 (pipe == PIPE_B || pipe == PIPE_C))
7660 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7661
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 /* pipesrc controls the size that is scaled from, which should
7663 * always be the user's requested size.
7664 */
7665 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007666 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7667 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668}
7669
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007670static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007671 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007672{
7673 struct drm_device *dev = crtc->base.dev;
7674 struct drm_i915_private *dev_priv = dev->dev_private;
7675 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7676 uint32_t tmp;
7677
7678 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007679 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7680 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007682 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7683 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007684 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007685 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7686 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687
7688 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007689 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7690 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007692 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7693 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007694 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7696 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697
7698 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007699 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7700 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7701 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 }
7703
7704 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007705 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7706 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7707
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7709 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710}
7711
Daniel Vetterf6a83282014-02-11 15:28:57 -08007712void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007713 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007714{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7716 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7717 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7718 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007719
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7721 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7722 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7723 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007724
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007725 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7728 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007729}
7730
Daniel Vetter84b046f2013-02-19 18:48:54 +01007731static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7732{
7733 struct drm_device *dev = intel_crtc->base.dev;
7734 struct drm_i915_private *dev_priv = dev->dev_private;
7735 uint32_t pipeconf;
7736
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007737 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007738
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007739 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7740 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7741 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007743 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007744 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745
Daniel Vetterff9ce462013-04-24 14:57:17 +02007746 /* only g4x and later have fancy bpc/dither controls */
7747 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007748 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007749 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007750 pipeconf |= PIPECONF_DITHER_EN |
7751 PIPECONF_DITHER_TYPE_SP;
7752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007753 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007754 case 18:
7755 pipeconf |= PIPECONF_6BPC;
7756 break;
7757 case 24:
7758 pipeconf |= PIPECONF_8BPC;
7759 break;
7760 case 30:
7761 pipeconf |= PIPECONF_10BPC;
7762 break;
7763 default:
7764 /* Case prevented by intel_choose_pipe_bpp_dither. */
7765 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007766 }
7767 }
7768
7769 if (HAS_PIPE_CXSR(dev)) {
7770 if (intel_crtc->lowfreq_avail) {
7771 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7772 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7773 } else {
7774 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007775 }
7776 }
7777
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007778 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007779 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007780 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007781 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7782 else
7783 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7784 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007785 pipeconf |= PIPECONF_PROGRESSIVE;
7786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007788 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007789
Daniel Vetter84b046f2013-02-19 18:48:54 +01007790 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7791 POSTING_READ(PIPECONF(intel_crtc->pipe));
7792}
7793
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007794static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7795 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007796{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007797 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007799 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007800 intel_clock_t clock;
7801 bool ok;
7802 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007803 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007804 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007805 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007806 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007807 struct drm_connector_state *connector_state;
7808 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007809
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007810 memset(&crtc_state->dpll_hw_state, 0,
7811 sizeof(crtc_state->dpll_hw_state));
7812
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007813 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007814 if (connector_state->crtc != &crtc->base)
7815 continue;
7816
7817 encoder = to_intel_encoder(connector_state->best_encoder);
7818
Chris Wilson5eddb702010-09-11 13:48:45 +01007819 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007820 case INTEL_OUTPUT_DSI:
7821 is_dsi = true;
7822 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007823 default:
7824 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007826
Eric Anholtc751ce42010-03-25 11:48:48 -07007827 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007828 }
7829
Jani Nikulaf2335332013-09-13 11:03:09 +03007830 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007831 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007833 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007834 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007835
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007836 /*
7837 * Returns a set of divisors for the desired target clock with
7838 * the given refclk, or FALSE. The returned values represent
7839 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7840 * 2) / p1 / p2.
7841 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007842 limit = intel_limit(crtc_state, refclk);
7843 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007844 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007845 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007846 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007847 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7848 return -EINVAL;
7849 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007850
Jani Nikulaf2335332013-09-13 11:03:09 +03007851 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007852 crtc_state->dpll.n = clock.n;
7853 crtc_state->dpll.m1 = clock.m1;
7854 crtc_state->dpll.m2 = clock.m2;
7855 crtc_state->dpll.p1 = clock.p1;
7856 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007857 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007858
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007859 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007860 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007861 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007862 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007863 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007864 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007865 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007866 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007867 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007868 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007869 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007870
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007871 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007872}
7873
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007874static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007875 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007876{
7877 struct drm_device *dev = crtc->base.dev;
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 uint32_t tmp;
7880
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007881 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7882 return;
7883
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007884 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007885 if (!(tmp & PFIT_ENABLE))
7886 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887
Daniel Vetter06922822013-07-11 13:35:40 +02007888 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007889 if (INTEL_INFO(dev)->gen < 4) {
7890 if (crtc->pipe != PIPE_B)
7891 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892 } else {
7893 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7894 return;
7895 }
7896
Daniel Vetter06922822013-07-11 13:35:40 +02007897 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7899 if (INTEL_INFO(dev)->gen < 5)
7900 pipe_config->gmch_pfit.lvds_border_bits =
7901 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7902}
7903
Jesse Barnesacbec812013-09-20 11:29:32 -07007904static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007905 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007906{
7907 struct drm_device *dev = crtc->base.dev;
7908 struct drm_i915_private *dev_priv = dev->dev_private;
7909 int pipe = pipe_config->cpu_transcoder;
7910 intel_clock_t clock;
7911 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007912 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007913
Shobhit Kumarf573de52014-07-30 20:32:37 +05307914 /* In case of MIPI DPLL will not even be used */
7915 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7916 return;
7917
Ville Syrjäläa5805162015-05-26 20:42:30 +03007918 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007919 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007920 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007921
7922 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7923 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7924 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7925 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7926 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7927
Ville Syrjäläf6466282013-10-14 14:50:31 +03007928 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007929
Ville Syrjäläf6466282013-10-14 14:50:31 +03007930 /* clock.dot is the fast clock */
7931 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007932}
7933
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007934static void
7935i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7936 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007937{
7938 struct drm_device *dev = crtc->base.dev;
7939 struct drm_i915_private *dev_priv = dev->dev_private;
7940 u32 val, base, offset;
7941 int pipe = crtc->pipe, plane = crtc->plane;
7942 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007943 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007944 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007945 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007946
Damien Lespiau42a7b082015-02-05 19:35:13 +00007947 val = I915_READ(DSPCNTR(plane));
7948 if (!(val & DISPLAY_PLANE_ENABLE))
7949 return;
7950
Damien Lespiaud9806c92015-01-21 14:07:19 +00007951 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007952 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007953 DRM_DEBUG_KMS("failed to alloc fb\n");
7954 return;
7955 }
7956
Damien Lespiau1b842c82015-01-21 13:50:54 +00007957 fb = &intel_fb->base;
7958
Daniel Vetter18c52472015-02-10 17:16:09 +00007959 if (INTEL_INFO(dev)->gen >= 4) {
7960 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007961 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007962 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7963 }
7964 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007965
7966 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007967 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007968 fb->pixel_format = fourcc;
7969 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007970
7971 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007972 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007973 offset = I915_READ(DSPTILEOFF(plane));
7974 else
7975 offset = I915_READ(DSPLINOFF(plane));
7976 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7977 } else {
7978 base = I915_READ(DSPADDR(plane));
7979 }
7980 plane_config->base = base;
7981
7982 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007983 fb->width = ((val >> 16) & 0xfff) + 1;
7984 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007985
7986 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007987 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007988
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007990 fb->pixel_format,
7991 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007992
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007993 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007994
Damien Lespiau2844a922015-01-20 12:51:48 +00007995 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7996 pipe_name(pipe), plane, fb->width, fb->height,
7997 fb->bits_per_pixel, base, fb->pitches[0],
7998 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
Damien Lespiau2d140302015-02-05 17:22:18 +00008000 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008001}
8002
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008003static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008004 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008005{
8006 struct drm_device *dev = crtc->base.dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
8008 int pipe = pipe_config->cpu_transcoder;
8009 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8010 intel_clock_t clock;
8011 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8012 int refclk = 100000;
8013
Ville Syrjäläa5805162015-05-26 20:42:30 +03008014 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008015 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8016 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8017 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8018 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008019 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020
8021 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8022 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8023 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8024 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8025 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8026
8027 chv_clock(refclk, &clock);
8028
8029 /* clock.dot is the fast clock */
8030 pipe_config->port_clock = clock.dot / 5;
8031}
8032
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008033static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008034 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008035{
8036 struct drm_device *dev = crtc->base.dev;
8037 struct drm_i915_private *dev_priv = dev->dev_private;
8038 uint32_t tmp;
8039
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008040 if (!intel_display_power_is_enabled(dev_priv,
8041 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008042 return false;
8043
Daniel Vettere143a212013-07-04 12:01:15 +02008044 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008045 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008046
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008047 tmp = I915_READ(PIPECONF(crtc->pipe));
8048 if (!(tmp & PIPECONF_ENABLE))
8049 return false;
8050
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008051 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8052 switch (tmp & PIPECONF_BPC_MASK) {
8053 case PIPECONF_6BPC:
8054 pipe_config->pipe_bpp = 18;
8055 break;
8056 case PIPECONF_8BPC:
8057 pipe_config->pipe_bpp = 24;
8058 break;
8059 case PIPECONF_10BPC:
8060 pipe_config->pipe_bpp = 30;
8061 break;
8062 default:
8063 break;
8064 }
8065 }
8066
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008067 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8068 pipe_config->limited_color_range = true;
8069
Ville Syrjälä282740f2013-09-04 18:30:03 +03008070 if (INTEL_INFO(dev)->gen < 4)
8071 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8072
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008073 intel_get_pipe_timings(crtc, pipe_config);
8074
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008075 i9xx_get_pfit_config(crtc, pipe_config);
8076
Daniel Vetter6c49f242013-06-06 12:45:25 +02008077 if (INTEL_INFO(dev)->gen >= 4) {
8078 tmp = I915_READ(DPLL_MD(crtc->pipe));
8079 pipe_config->pixel_multiplier =
8080 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8081 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008082 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008083 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8084 tmp = I915_READ(DPLL(crtc->pipe));
8085 pipe_config->pixel_multiplier =
8086 ((tmp & SDVO_MULTIPLIER_MASK)
8087 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8088 } else {
8089 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8090 * port and will be fixed up in the encoder->get_config
8091 * function. */
8092 pipe_config->pixel_multiplier = 1;
8093 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008094 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8095 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008096 /*
8097 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8098 * on 830. Filter it out here so that we don't
8099 * report errors due to that.
8100 */
8101 if (IS_I830(dev))
8102 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8103
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008104 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8105 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008106 } else {
8107 /* Mask out read-only status bits. */
8108 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8109 DPLL_PORTC_READY_MASK |
8110 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008111 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008112
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008113 if (IS_CHERRYVIEW(dev))
8114 chv_crtc_clock_get(crtc, pipe_config);
8115 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008116 vlv_crtc_clock_get(crtc, pipe_config);
8117 else
8118 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008119
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008120 return true;
8121}
8122
Paulo Zanonidde86e22012-12-01 12:04:25 -02008123static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008124{
8125 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008126 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008127 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008129 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008130 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008131 bool has_ck505 = false;
8132 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008133
8134 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008135 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008136 switch (encoder->type) {
8137 case INTEL_OUTPUT_LVDS:
8138 has_panel = true;
8139 has_lvds = true;
8140 break;
8141 case INTEL_OUTPUT_EDP:
8142 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008143 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008144 has_cpu_edp = true;
8145 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008146 default:
8147 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008148 }
8149 }
8150
Keith Packard99eb6a02011-09-26 14:29:12 -07008151 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008152 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008153 can_ssc = has_ck505;
8154 } else {
8155 has_ck505 = false;
8156 can_ssc = true;
8157 }
8158
Imre Deak2de69052013-05-08 13:14:04 +03008159 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8160 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008161
8162 /* Ironlake: try to setup display ref clock before DPLL
8163 * enabling. This is only under driver's control after
8164 * PCH B stepping, previous chipset stepping should be
8165 * ignoring this setting.
8166 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008167 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008168
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008169 /* As we must carefully and slowly disable/enable each source in turn,
8170 * compute the final state we want first and check if we need to
8171 * make any changes at all.
8172 */
8173 final = val;
8174 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008175 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008176 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008177 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008178 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8179
8180 final &= ~DREF_SSC_SOURCE_MASK;
8181 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8182 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008183
Keith Packard199e5d72011-09-22 12:01:57 -07008184 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008185 final |= DREF_SSC_SOURCE_ENABLE;
8186
8187 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8188 final |= DREF_SSC1_ENABLE;
8189
8190 if (has_cpu_edp) {
8191 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8192 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8193 else
8194 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8195 } else
8196 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8197 } else {
8198 final |= DREF_SSC_SOURCE_DISABLE;
8199 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8200 }
8201
8202 if (final == val)
8203 return;
8204
8205 /* Always enable nonspread source */
8206 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8207
8208 if (has_ck505)
8209 val |= DREF_NONSPREAD_CK505_ENABLE;
8210 else
8211 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8212
8213 if (has_panel) {
8214 val &= ~DREF_SSC_SOURCE_MASK;
8215 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008216
Keith Packard199e5d72011-09-22 12:01:57 -07008217 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008218 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008219 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008220 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008221 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008222 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008223
8224 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008225 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008226 POSTING_READ(PCH_DREF_CONTROL);
8227 udelay(200);
8228
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008229 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008230
8231 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008232 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008233 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008234 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008235 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008236 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008238 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008240
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008242 POSTING_READ(PCH_DREF_CONTROL);
8243 udelay(200);
8244 } else {
8245 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8246
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008247 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008248
8249 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008253 POSTING_READ(PCH_DREF_CONTROL);
8254 udelay(200);
8255
8256 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 val &= ~DREF_SSC_SOURCE_MASK;
8258 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008259
8260 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008262
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008264 POSTING_READ(PCH_DREF_CONTROL);
8265 udelay(200);
8266 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267
8268 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269}
8270
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008271static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008272{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008273 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008274
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008275 tmp = I915_READ(SOUTH_CHICKEN2);
8276 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8277 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008278
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008279 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8280 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8281 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008282
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008283 tmp = I915_READ(SOUTH_CHICKEN2);
8284 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8285 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008286
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008287 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8288 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8289 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008290}
8291
8292/* WaMPhyProgramming:hsw */
8293static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8294{
8295 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008296
8297 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8298 tmp &= ~(0xFF << 24);
8299 tmp |= (0x12 << 24);
8300 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8301
Paulo Zanonidde86e22012-12-01 12:04:25 -02008302 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8303 tmp |= (1 << 11);
8304 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8305
8306 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8307 tmp |= (1 << 11);
8308 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8309
Paulo Zanonidde86e22012-12-01 12:04:25 -02008310 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8311 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8312 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8313
8314 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8315 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8316 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8317
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008318 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8319 tmp &= ~(7 << 13);
8320 tmp |= (5 << 13);
8321 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008322
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008323 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8324 tmp &= ~(7 << 13);
8325 tmp |= (5 << 13);
8326 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
8328 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8329 tmp &= ~0xFF;
8330 tmp |= 0x1C;
8331 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8332
8333 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8334 tmp &= ~0xFF;
8335 tmp |= 0x1C;
8336 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8337
8338 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8339 tmp &= ~(0xFF << 16);
8340 tmp |= (0x1C << 16);
8341 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8344 tmp &= ~(0xFF << 16);
8345 tmp |= (0x1C << 16);
8346 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8347
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008348 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8349 tmp |= (1 << 27);
8350 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008351
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008352 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8353 tmp |= (1 << 27);
8354 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008355
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008356 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8357 tmp &= ~(0xF << 28);
8358 tmp |= (4 << 28);
8359 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008361 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8362 tmp &= ~(0xF << 28);
8363 tmp |= (4 << 28);
8364 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008365}
8366
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008367/* Implements 3 different sequences from BSpec chapter "Display iCLK
8368 * Programming" based on the parameters passed:
8369 * - Sequence to enable CLKOUT_DP
8370 * - Sequence to enable CLKOUT_DP without spread
8371 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8372 */
8373static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8374 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008375{
8376 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008377 uint32_t reg, tmp;
8378
8379 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8380 with_spread = true;
8381 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8382 with_fdi, "LP PCH doesn't have FDI\n"))
8383 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008384
Ville Syrjäläa5805162015-05-26 20:42:30 +03008385 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008386
8387 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8388 tmp &= ~SBI_SSCCTL_DISABLE;
8389 tmp |= SBI_SSCCTL_PATHALT;
8390 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8391
8392 udelay(24);
8393
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008394 if (with_spread) {
8395 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8396 tmp &= ~SBI_SSCCTL_PATHALT;
8397 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008399 if (with_fdi) {
8400 lpt_reset_fdi_mphy(dev_priv);
8401 lpt_program_fdi_mphy(dev_priv);
8402 }
8403 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008404
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008405 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8406 SBI_GEN0 : SBI_DBUFF0;
8407 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8408 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8409 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008410
Ville Syrjäläa5805162015-05-26 20:42:30 +03008411 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412}
8413
Paulo Zanoni47701c32013-07-23 11:19:25 -03008414/* Sequence to disable CLKOUT_DP */
8415static void lpt_disable_clkout_dp(struct drm_device *dev)
8416{
8417 struct drm_i915_private *dev_priv = dev->dev_private;
8418 uint32_t reg, tmp;
8419
Ville Syrjäläa5805162015-05-26 20:42:30 +03008420 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008421
8422 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8423 SBI_GEN0 : SBI_DBUFF0;
8424 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8425 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8426 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8427
8428 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8429 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8430 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8431 tmp |= SBI_SSCCTL_PATHALT;
8432 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8433 udelay(32);
8434 }
8435 tmp |= SBI_SSCCTL_DISABLE;
8436 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8437 }
8438
Ville Syrjäläa5805162015-05-26 20:42:30 +03008439 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008440}
8441
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008442static void lpt_init_pch_refclk(struct drm_device *dev)
8443{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008444 struct intel_encoder *encoder;
8445 bool has_vga = false;
8446
Damien Lespiaub2784e12014-08-05 11:29:37 +01008447 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008448 switch (encoder->type) {
8449 case INTEL_OUTPUT_ANALOG:
8450 has_vga = true;
8451 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008452 default:
8453 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008454 }
8455 }
8456
Paulo Zanoni47701c32013-07-23 11:19:25 -03008457 if (has_vga)
8458 lpt_enable_clkout_dp(dev, true, true);
8459 else
8460 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008461}
8462
Paulo Zanonidde86e22012-12-01 12:04:25 -02008463/*
8464 * Initialize reference clocks when the driver loads
8465 */
8466void intel_init_pch_refclk(struct drm_device *dev)
8467{
8468 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8469 ironlake_init_pch_refclk(dev);
8470 else if (HAS_PCH_LPT(dev))
8471 lpt_init_pch_refclk(dev);
8472}
8473
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008474static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008475{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008476 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008477 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008478 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008479 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008480 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008481 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008482 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008483 bool is_lvds = false;
8484
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008485 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008486 if (connector_state->crtc != crtc_state->base.crtc)
8487 continue;
8488
8489 encoder = to_intel_encoder(connector_state->best_encoder);
8490
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008491 switch (encoder->type) {
8492 case INTEL_OUTPUT_LVDS:
8493 is_lvds = true;
8494 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008495 default:
8496 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008497 }
8498 num_connectors++;
8499 }
8500
8501 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008502 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008503 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008504 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008505 }
8506
8507 return 120000;
8508}
8509
Daniel Vetter6ff93602013-04-19 11:24:36 +02008510static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008511{
8512 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8514 int pipe = intel_crtc->pipe;
8515 uint32_t val;
8516
Daniel Vetter78114072013-06-13 00:54:57 +02008517 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008519 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008520 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008521 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008522 break;
8523 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008524 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008525 break;
8526 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008527 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008528 break;
8529 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008530 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008531 break;
8532 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008533 /* Case prevented by intel_choose_pipe_bpp_dither. */
8534 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008535 }
8536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008537 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008540 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008541 val |= PIPECONF_INTERLACED_ILK;
8542 else
8543 val |= PIPECONF_PROGRESSIVE;
8544
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008545 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008546 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008547
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 I915_WRITE(PIPECONF(pipe), val);
8549 POSTING_READ(PIPECONF(pipe));
8550}
8551
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008552/*
8553 * Set up the pipe CSC unit.
8554 *
8555 * Currently only full range RGB to limited range RGB conversion
8556 * is supported, but eventually this should handle various
8557 * RGB<->YCbCr scenarios as well.
8558 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008559static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008560{
8561 struct drm_device *dev = crtc->dev;
8562 struct drm_i915_private *dev_priv = dev->dev_private;
8563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8564 int pipe = intel_crtc->pipe;
8565 uint16_t coeff = 0x7800; /* 1.0 */
8566
8567 /*
8568 * TODO: Check what kind of values actually come out of the pipe
8569 * with these coeff/postoff values and adjust to get the best
8570 * accuracy. Perhaps we even need to take the bpc value into
8571 * consideration.
8572 */
8573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008574 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008575 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8576
8577 /*
8578 * GY/GU and RY/RU should be the other way around according
8579 * to BSpec, but reality doesn't agree. Just set them up in
8580 * a way that results in the correct picture.
8581 */
8582 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8583 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8584
8585 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8586 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8587
8588 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8589 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8590
8591 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8592 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8593 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8594
8595 if (INTEL_INFO(dev)->gen > 6) {
8596 uint16_t postoff = 0;
8597
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008598 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008599 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008600
8601 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8602 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8603 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8604
8605 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8606 } else {
8607 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008609 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008610 mode |= CSC_BLACK_SCREEN_OFFSET;
8611
8612 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8613 }
8614}
8615
Daniel Vetter6ff93602013-04-19 11:24:36 +02008616static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008617{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008618 struct drm_device *dev = crtc->dev;
8619 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008621 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008622 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008623 uint32_t val;
8624
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008625 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008626
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008627 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631 val |= PIPECONF_INTERLACED_ILK;
8632 else
8633 val |= PIPECONF_PROGRESSIVE;
8634
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008635 I915_WRITE(PIPECONF(cpu_transcoder), val);
8636 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008637
8638 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8639 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008640
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308641 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008642 val = 0;
8643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008645 case 18:
8646 val |= PIPEMISC_DITHER_6_BPC;
8647 break;
8648 case 24:
8649 val |= PIPEMISC_DITHER_8_BPC;
8650 break;
8651 case 30:
8652 val |= PIPEMISC_DITHER_10_BPC;
8653 break;
8654 case 36:
8655 val |= PIPEMISC_DITHER_12_BPC;
8656 break;
8657 default:
8658 /* Case prevented by pipe_config_set_bpp. */
8659 BUG();
8660 }
8661
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008662 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008663 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8664
8665 I915_WRITE(PIPEMISC(pipe), val);
8666 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008667}
8668
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008669static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008670 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008671 intel_clock_t *clock,
8672 bool *has_reduced_clock,
8673 intel_clock_t *reduced_clock)
8674{
8675 struct drm_device *dev = crtc->dev;
8676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008677 int refclk;
8678 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008679 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008680
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008681 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682
8683 /*
8684 * Returns a set of divisors for the desired target clock with the given
8685 * refclk, or FALSE. The returned values represent the clock equation:
8686 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8687 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008688 limit = intel_limit(crtc_state, refclk);
8689 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008690 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008691 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008692 if (!ret)
8693 return false;
8694
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008695 return true;
8696}
8697
Paulo Zanonid4b19312012-11-29 11:29:32 -02008698int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8699{
8700 /*
8701 * Account for spread spectrum to avoid
8702 * oversubscribing the link. Max center spread
8703 * is 2.5%; use 5% for safety's sake.
8704 */
8705 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008706 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008707}
8708
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008709static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008710{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008711 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008712}
8713
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008714static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008715 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008716 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008717 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008718{
8719 struct drm_crtc *crtc = &intel_crtc->base;
8720 struct drm_device *dev = crtc->dev;
8721 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008722 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008723 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008724 struct drm_connector_state *connector_state;
8725 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008726 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008727 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008728 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008730 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008731 if (connector_state->crtc != crtc_state->base.crtc)
8732 continue;
8733
8734 encoder = to_intel_encoder(connector_state->best_encoder);
8735
8736 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008737 case INTEL_OUTPUT_LVDS:
8738 is_lvds = true;
8739 break;
8740 case INTEL_OUTPUT_SDVO:
8741 case INTEL_OUTPUT_HDMI:
8742 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008743 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008744 default:
8745 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746 }
8747
8748 num_connectors++;
8749 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008750
Chris Wilsonc1858122010-12-03 21:35:48 +00008751 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008752 factor = 21;
8753 if (is_lvds) {
8754 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008755 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008756 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008757 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008758 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008759 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008760
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008761 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008762 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008763
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008764 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8765 *fp2 |= FP_CB_TUNE;
8766
Chris Wilson5eddb702010-09-11 13:48:45 +01008767 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008768
Eric Anholta07d6782011-03-30 13:01:08 -07008769 if (is_lvds)
8770 dpll |= DPLLB_MODE_LVDS;
8771 else
8772 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008773
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008774 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008775 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008776
8777 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008778 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008779 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008780 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008781
Eric Anholta07d6782011-03-30 13:01:08 -07008782 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008783 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008784 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008786
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008788 case 5:
8789 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8790 break;
8791 case 7:
8792 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8793 break;
8794 case 10:
8795 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8796 break;
8797 case 14:
8798 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8799 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800 }
8801
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008802 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008803 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 else
8805 dpll |= PLL_REF_INPUT_DREFCLK;
8806
Daniel Vetter959e16d2013-06-05 13:34:21 +02008807 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008808}
8809
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008810static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8811 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008812{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008813 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008815 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008816 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008817 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008818 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008820 memset(&crtc_state->dpll_hw_state, 0,
8821 sizeof(crtc_state->dpll_hw_state));
8822
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008823 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008824
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008825 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8826 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8827
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008828 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008829 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8832 return -EINVAL;
8833 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008834 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008835 if (!crtc_state->clock_set) {
8836 crtc_state->dpll.n = clock.n;
8837 crtc_state->dpll.m1 = clock.m1;
8838 crtc_state->dpll.m2 = clock.m2;
8839 crtc_state->dpll.p1 = clock.p1;
8840 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008843 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 if (crtc_state->has_pch_encoder) {
8845 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008846 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008847 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008850 &fp, &reduced_clock,
8851 has_reduced_clock ? &fp2 : NULL);
8852
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 crtc_state->dpll_hw_state.dpll = dpll;
8854 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008855 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008857 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008861 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008862 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008863 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008864 return -EINVAL;
8865 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008866 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008867
Rodrigo Viviab585de2015-03-24 12:40:09 -07008868 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008869 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008870 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008871 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008872
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008873 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008874}
8875
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008876static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8877 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008878{
8879 struct drm_device *dev = crtc->base.dev;
8880 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008881 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008882
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008883 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8884 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8885 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8886 & ~TU_SIZE_MASK;
8887 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8888 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8889 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8890}
8891
8892static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8893 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008894 struct intel_link_m_n *m_n,
8895 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008896{
8897 struct drm_device *dev = crtc->base.dev;
8898 struct drm_i915_private *dev_priv = dev->dev_private;
8899 enum pipe pipe = crtc->pipe;
8900
8901 if (INTEL_INFO(dev)->gen >= 5) {
8902 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8903 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8904 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8905 & ~TU_SIZE_MASK;
8906 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8907 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8908 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008909 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8910 * gen < 8) and if DRRS is supported (to make sure the
8911 * registers are not unnecessarily read).
8912 */
8913 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008914 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008915 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8916 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8917 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8918 & ~TU_SIZE_MASK;
8919 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8920 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8921 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8922 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008923 } else {
8924 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8925 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8926 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8927 & ~TU_SIZE_MASK;
8928 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8929 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8930 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8931 }
8932}
8933
8934void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008935 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008936{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008937 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8939 else
8940 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008941 &pipe_config->dp_m_n,
8942 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008943}
8944
Daniel Vetter72419202013-04-04 13:28:53 +02008945static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008946 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008947{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008948 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008949 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008950}
8951
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008952static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008953 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008954{
8955 struct drm_device *dev = crtc->base.dev;
8956 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008957 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8958 uint32_t ps_ctrl = 0;
8959 int id = -1;
8960 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008961
Chandra Kondurua1b22782015-04-07 15:28:45 -07008962 /* find scaler attached to this pipe */
8963 for (i = 0; i < crtc->num_scalers; i++) {
8964 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8965 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8966 id = i;
8967 pipe_config->pch_pfit.enabled = true;
8968 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8969 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8970 break;
8971 }
8972 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008973
Chandra Kondurua1b22782015-04-07 15:28:45 -07008974 scaler_state->scaler_id = id;
8975 if (id >= 0) {
8976 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8977 } else {
8978 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008979 }
8980}
8981
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008982static void
8983skylake_get_initial_plane_config(struct intel_crtc *crtc,
8984 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008985{
8986 struct drm_device *dev = crtc->base.dev;
8987 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008988 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008989 int pipe = crtc->pipe;
8990 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008991 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008992 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008993 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008994
Damien Lespiaud9806c92015-01-21 14:07:19 +00008995 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008996 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008997 DRM_DEBUG_KMS("failed to alloc fb\n");
8998 return;
8999 }
9000
Damien Lespiau1b842c82015-01-21 13:50:54 +00009001 fb = &intel_fb->base;
9002
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009003 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009004 if (!(val & PLANE_CTL_ENABLE))
9005 goto error;
9006
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9008 fourcc = skl_format_to_fourcc(pixel_format,
9009 val & PLANE_CTL_ORDER_RGBX,
9010 val & PLANE_CTL_ALPHA_MASK);
9011 fb->pixel_format = fourcc;
9012 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9013
Damien Lespiau40f46282015-02-27 11:15:21 +00009014 tiling = val & PLANE_CTL_TILED_MASK;
9015 switch (tiling) {
9016 case PLANE_CTL_TILED_LINEAR:
9017 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9018 break;
9019 case PLANE_CTL_TILED_X:
9020 plane_config->tiling = I915_TILING_X;
9021 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9022 break;
9023 case PLANE_CTL_TILED_Y:
9024 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9025 break;
9026 case PLANE_CTL_TILED_YF:
9027 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9028 break;
9029 default:
9030 MISSING_CASE(tiling);
9031 goto error;
9032 }
9033
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009034 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9035 plane_config->base = base;
9036
9037 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9038
9039 val = I915_READ(PLANE_SIZE(pipe, 0));
9040 fb->height = ((val >> 16) & 0xfff) + 1;
9041 fb->width = ((val >> 0) & 0x1fff) + 1;
9042
9043 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009044 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9045 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009046 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9047
9048 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009049 fb->pixel_format,
9050 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009051
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009052 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053
9054 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9055 pipe_name(pipe), fb->width, fb->height,
9056 fb->bits_per_pixel, base, fb->pitches[0],
9057 plane_config->size);
9058
Damien Lespiau2d140302015-02-05 17:22:18 +00009059 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009060 return;
9061
9062error:
9063 kfree(fb);
9064}
9065
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009066static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009067 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009068{
9069 struct drm_device *dev = crtc->base.dev;
9070 struct drm_i915_private *dev_priv = dev->dev_private;
9071 uint32_t tmp;
9072
9073 tmp = I915_READ(PF_CTL(crtc->pipe));
9074
9075 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009076 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009077 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9078 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009079
9080 /* We currently do not free assignements of panel fitters on
9081 * ivb/hsw (since we don't use the higher upscaling modes which
9082 * differentiates them) so just WARN about this case for now. */
9083 if (IS_GEN7(dev)) {
9084 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9085 PF_PIPE_SEL_IVB(crtc->pipe));
9086 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009087 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009088}
9089
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009090static void
9091ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9092 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009093{
9094 struct drm_device *dev = crtc->base.dev;
9095 struct drm_i915_private *dev_priv = dev->dev_private;
9096 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009097 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009098 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009099 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009100 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009101 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009102
Damien Lespiau42a7b082015-02-05 19:35:13 +00009103 val = I915_READ(DSPCNTR(pipe));
9104 if (!(val & DISPLAY_PLANE_ENABLE))
9105 return;
9106
Damien Lespiaud9806c92015-01-21 14:07:19 +00009107 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009108 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009109 DRM_DEBUG_KMS("failed to alloc fb\n");
9110 return;
9111 }
9112
Damien Lespiau1b842c82015-01-21 13:50:54 +00009113 fb = &intel_fb->base;
9114
Daniel Vetter18c52472015-02-10 17:16:09 +00009115 if (INTEL_INFO(dev)->gen >= 4) {
9116 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009117 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009118 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9119 }
9120 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009121
9122 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009123 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009124 fb->pixel_format = fourcc;
9125 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009126
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009127 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009128 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009129 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009131 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009132 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009133 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009134 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 }
9136 plane_config->base = base;
9137
9138 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009139 fb->width = ((val >> 16) & 0xfff) + 1;
9140 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009141
9142 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009143 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009145 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009146 fb->pixel_format,
9147 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009149 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150
Damien Lespiau2844a922015-01-20 12:51:48 +00009151 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9152 pipe_name(pipe), fb->width, fb->height,
9153 fb->bits_per_pixel, base, fb->pitches[0],
9154 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009155
Damien Lespiau2d140302015-02-05 17:22:18 +00009156 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157}
9158
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009160 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009161{
9162 struct drm_device *dev = crtc->base.dev;
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 uint32_t tmp;
9165
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009166 if (!intel_display_power_is_enabled(dev_priv,
9167 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009168 return false;
9169
Daniel Vettere143a212013-07-04 12:01:15 +02009170 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009171 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009172
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009173 tmp = I915_READ(PIPECONF(crtc->pipe));
9174 if (!(tmp & PIPECONF_ENABLE))
9175 return false;
9176
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009177 switch (tmp & PIPECONF_BPC_MASK) {
9178 case PIPECONF_6BPC:
9179 pipe_config->pipe_bpp = 18;
9180 break;
9181 case PIPECONF_8BPC:
9182 pipe_config->pipe_bpp = 24;
9183 break;
9184 case PIPECONF_10BPC:
9185 pipe_config->pipe_bpp = 30;
9186 break;
9187 case PIPECONF_12BPC:
9188 pipe_config->pipe_bpp = 36;
9189 break;
9190 default:
9191 break;
9192 }
9193
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009194 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9195 pipe_config->limited_color_range = true;
9196
Daniel Vetterab9412b2013-05-03 11:49:46 +02009197 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009198 struct intel_shared_dpll *pll;
9199
Daniel Vetter88adfff2013-03-28 10:42:01 +01009200 pipe_config->has_pch_encoder = true;
9201
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009202 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9203 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9204 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009205
9206 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009207
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009208 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009209 pipe_config->shared_dpll =
9210 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009211 } else {
9212 tmp = I915_READ(PCH_DPLL_SEL);
9213 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9214 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9215 else
9216 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9217 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009218
9219 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9220
9221 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9222 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009223
9224 tmp = pipe_config->dpll_hw_state.dpll;
9225 pipe_config->pixel_multiplier =
9226 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9227 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009228
9229 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009230 } else {
9231 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009232 }
9233
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009234 intel_get_pipe_timings(crtc, pipe_config);
9235
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009236 ironlake_get_pfit_config(crtc, pipe_config);
9237
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009238 return true;
9239}
9240
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009241static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9242{
9243 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009244 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009245
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009246 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009247 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009248 pipe_name(crtc->pipe));
9249
Rob Clarke2c719b2014-12-15 13:56:32 -05009250 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9251 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9252 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9253 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9254 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9255 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009256 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009257 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009258 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009259 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009260 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009261 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009266 /*
9267 * In theory we can still leave IRQs enabled, as long as only the HPD
9268 * interrupts remain enabled. We used to check for that, but since it's
9269 * gen-specific and since we only disable LCPLL after we fully disable
9270 * the interrupts, the check below should be enough.
9271 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009272 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273}
9274
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009275static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9276{
9277 struct drm_device *dev = dev_priv->dev;
9278
9279 if (IS_HASWELL(dev))
9280 return I915_READ(D_COMP_HSW);
9281 else
9282 return I915_READ(D_COMP_BDW);
9283}
9284
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009285static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9286{
9287 struct drm_device *dev = dev_priv->dev;
9288
9289 if (IS_HASWELL(dev)) {
9290 mutex_lock(&dev_priv->rps.hw_lock);
9291 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9292 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009293 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009294 mutex_unlock(&dev_priv->rps.hw_lock);
9295 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009296 I915_WRITE(D_COMP_BDW, val);
9297 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009298 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009299}
9300
9301/*
9302 * This function implements pieces of two sequences from BSpec:
9303 * - Sequence for display software to disable LCPLL
9304 * - Sequence for display software to allow package C8+
9305 * The steps implemented here are just the steps that actually touch the LCPLL
9306 * register. Callers should take care of disabling all the display engine
9307 * functions, doing the mode unset, fixing interrupts, etc.
9308 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009309static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9310 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009311{
9312 uint32_t val;
9313
9314 assert_can_disable_lcpll(dev_priv);
9315
9316 val = I915_READ(LCPLL_CTL);
9317
9318 if (switch_to_fclk) {
9319 val |= LCPLL_CD_SOURCE_FCLK;
9320 I915_WRITE(LCPLL_CTL, val);
9321
9322 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9323 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9324 DRM_ERROR("Switching to FCLK failed\n");
9325
9326 val = I915_READ(LCPLL_CTL);
9327 }
9328
9329 val |= LCPLL_PLL_DISABLE;
9330 I915_WRITE(LCPLL_CTL, val);
9331 POSTING_READ(LCPLL_CTL);
9332
9333 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9334 DRM_ERROR("LCPLL still locked\n");
9335
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009336 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009338 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 ndelay(100);
9340
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009341 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9342 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009343 DRM_ERROR("D_COMP RCOMP still in progress\n");
9344
9345 if (allow_power_down) {
9346 val = I915_READ(LCPLL_CTL);
9347 val |= LCPLL_POWER_DOWN_ALLOW;
9348 I915_WRITE(LCPLL_CTL, val);
9349 POSTING_READ(LCPLL_CTL);
9350 }
9351}
9352
9353/*
9354 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9355 * source.
9356 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009357static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009358{
9359 uint32_t val;
9360
9361 val = I915_READ(LCPLL_CTL);
9362
9363 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9364 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9365 return;
9366
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009367 /*
9368 * Make sure we're not on PC8 state before disabling PC8, otherwise
9369 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009370 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009371 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009372
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373 if (val & LCPLL_POWER_DOWN_ALLOW) {
9374 val &= ~LCPLL_POWER_DOWN_ALLOW;
9375 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009376 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377 }
9378
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009379 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009380 val |= D_COMP_COMP_FORCE;
9381 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009382 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009383
9384 val = I915_READ(LCPLL_CTL);
9385 val &= ~LCPLL_PLL_DISABLE;
9386 I915_WRITE(LCPLL_CTL, val);
9387
9388 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9389 DRM_ERROR("LCPLL not locked yet\n");
9390
9391 if (val & LCPLL_CD_SOURCE_FCLK) {
9392 val = I915_READ(LCPLL_CTL);
9393 val &= ~LCPLL_CD_SOURCE_FCLK;
9394 I915_WRITE(LCPLL_CTL, val);
9395
9396 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9397 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9398 DRM_ERROR("Switching back to LCPLL failed\n");
9399 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009400
Mika Kuoppala59bad942015-01-16 11:34:40 +02009401 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009402 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403}
9404
Paulo Zanoni765dab672014-03-07 20:08:18 -03009405/*
9406 * Package states C8 and deeper are really deep PC states that can only be
9407 * reached when all the devices on the system allow it, so even if the graphics
9408 * device allows PC8+, it doesn't mean the system will actually get to these
9409 * states. Our driver only allows PC8+ when going into runtime PM.
9410 *
9411 * The requirements for PC8+ are that all the outputs are disabled, the power
9412 * well is disabled and most interrupts are disabled, and these are also
9413 * requirements for runtime PM. When these conditions are met, we manually do
9414 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9415 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9416 * hang the machine.
9417 *
9418 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9419 * the state of some registers, so when we come back from PC8+ we need to
9420 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9421 * need to take care of the registers kept by RC6. Notice that this happens even
9422 * if we don't put the device in PCI D3 state (which is what currently happens
9423 * because of the runtime PM support).
9424 *
9425 * For more, read "Display Sequences for Package C8" on the hardware
9426 * documentation.
9427 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009428void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009429{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009430 struct drm_device *dev = dev_priv->dev;
9431 uint32_t val;
9432
Paulo Zanonic67a4702013-08-19 13:18:09 -03009433 DRM_DEBUG_KMS("Enabling package C8+\n");
9434
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9436 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9437 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9438 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9439 }
9440
9441 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009442 hsw_disable_lcpll(dev_priv, true, true);
9443}
9444
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009445void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009446{
9447 struct drm_device *dev = dev_priv->dev;
9448 uint32_t val;
9449
Paulo Zanonic67a4702013-08-19 13:18:09 -03009450 DRM_DEBUG_KMS("Disabling package C8+\n");
9451
9452 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 lpt_init_pch_refclk(dev);
9454
9455 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9456 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9457 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9458 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9459 }
9460
9461 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009462}
9463
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009464static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309465{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009466 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009467 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309468
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309470}
9471
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009472/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009473static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009474{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009475 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009476 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009479 for_each_intel_crtc(state->dev, intel_crtc) {
9480 int pixel_rate;
9481
9482 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9483 if (IS_ERR(crtc_state))
9484 return PTR_ERR(crtc_state);
9485
9486 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009487 continue;
9488
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009489 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009490
9491 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009493 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9494
9495 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9496 }
9497
9498 return max_pixel_rate;
9499}
9500
9501static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9502{
9503 struct drm_i915_private *dev_priv = dev->dev_private;
9504 uint32_t val, data;
9505 int ret;
9506
9507 if (WARN((I915_READ(LCPLL_CTL) &
9508 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9509 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9510 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9511 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9512 "trying to change cdclk frequency with cdclk not enabled\n"))
9513 return;
9514
9515 mutex_lock(&dev_priv->rps.hw_lock);
9516 ret = sandybridge_pcode_write(dev_priv,
9517 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9518 mutex_unlock(&dev_priv->rps.hw_lock);
9519 if (ret) {
9520 DRM_ERROR("failed to inform pcode about cdclk change\n");
9521 return;
9522 }
9523
9524 val = I915_READ(LCPLL_CTL);
9525 val |= LCPLL_CD_SOURCE_FCLK;
9526 I915_WRITE(LCPLL_CTL, val);
9527
9528 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9529 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9530 DRM_ERROR("Switching to FCLK failed\n");
9531
9532 val = I915_READ(LCPLL_CTL);
9533 val &= ~LCPLL_CLK_FREQ_MASK;
9534
9535 switch (cdclk) {
9536 case 450000:
9537 val |= LCPLL_CLK_FREQ_450;
9538 data = 0;
9539 break;
9540 case 540000:
9541 val |= LCPLL_CLK_FREQ_54O_BDW;
9542 data = 1;
9543 break;
9544 case 337500:
9545 val |= LCPLL_CLK_FREQ_337_5_BDW;
9546 data = 2;
9547 break;
9548 case 675000:
9549 val |= LCPLL_CLK_FREQ_675_BDW;
9550 data = 3;
9551 break;
9552 default:
9553 WARN(1, "invalid cdclk frequency\n");
9554 return;
9555 }
9556
9557 I915_WRITE(LCPLL_CTL, val);
9558
9559 val = I915_READ(LCPLL_CTL);
9560 val &= ~LCPLL_CD_SOURCE_FCLK;
9561 I915_WRITE(LCPLL_CTL, val);
9562
9563 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9564 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9565 DRM_ERROR("Switching back to LCPLL failed\n");
9566
9567 mutex_lock(&dev_priv->rps.hw_lock);
9568 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9569 mutex_unlock(&dev_priv->rps.hw_lock);
9570
9571 intel_update_cdclk(dev);
9572
9573 WARN(cdclk != dev_priv->cdclk_freq,
9574 "cdclk requested %d kHz but got %d kHz\n",
9575 cdclk, dev_priv->cdclk_freq);
9576}
9577
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009578static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580 struct drm_i915_private *dev_priv = to_i915(state->dev);
9581 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009582 int cdclk;
9583
9584 /*
9585 * FIXME should also account for plane ratio
9586 * once 64bpp pixel formats are supported.
9587 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009588 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009589 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 cdclk = 450000;
9594 else
9595 cdclk = 337500;
9596
9597 /*
9598 * FIXME move the cdclk caclulation to
9599 * compute_config() so we can fail gracegully.
9600 */
9601 if (cdclk > dev_priv->max_cdclk_freq) {
9602 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9603 cdclk, dev_priv->max_cdclk_freq);
9604 cdclk = dev_priv->max_cdclk_freq;
9605 }
9606
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009607 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009608
9609 return 0;
9610}
9611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 struct drm_device *dev = old_state->dev;
9615 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618}
9619
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009620static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9621 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009622{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009623 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009624 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009625
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009626 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009627
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009628 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009629}
9630
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309631static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9632 enum port port,
9633 struct intel_crtc_state *pipe_config)
9634{
9635 switch (port) {
9636 case PORT_A:
9637 pipe_config->ddi_pll_sel = SKL_DPLL0;
9638 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9639 break;
9640 case PORT_B:
9641 pipe_config->ddi_pll_sel = SKL_DPLL1;
9642 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9643 break;
9644 case PORT_C:
9645 pipe_config->ddi_pll_sel = SKL_DPLL2;
9646 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9647 break;
9648 default:
9649 DRM_ERROR("Incorrect port type\n");
9650 }
9651}
9652
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009653static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9654 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009655 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009656{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009657 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658
9659 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9660 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9661
9662 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009663 case SKL_DPLL0:
9664 /*
9665 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9666 * of the shared DPLL framework and thus needs to be read out
9667 * separately
9668 */
9669 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9670 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9671 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009672 case SKL_DPLL1:
9673 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9674 break;
9675 case SKL_DPLL2:
9676 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9677 break;
9678 case SKL_DPLL3:
9679 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9680 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009681 }
9682}
9683
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009684static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9685 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009686 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009687{
9688 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9689
9690 switch (pipe_config->ddi_pll_sel) {
9691 case PORT_CLK_SEL_WRPLL1:
9692 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9693 break;
9694 case PORT_CLK_SEL_WRPLL2:
9695 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9696 break;
9697 }
9698}
9699
Daniel Vetter26804af2014-06-25 22:01:55 +03009700static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009701 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009702{
9703 struct drm_device *dev = crtc->base.dev;
9704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009705 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009706 enum port port;
9707 uint32_t tmp;
9708
9709 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9710
9711 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9712
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009713 if (IS_SKYLAKE(dev))
9714 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309715 else if (IS_BROXTON(dev))
9716 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009717 else
9718 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009719
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009720 if (pipe_config->shared_dpll >= 0) {
9721 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9722
9723 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9724 &pipe_config->dpll_hw_state));
9725 }
9726
Daniel Vetter26804af2014-06-25 22:01:55 +03009727 /*
9728 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9729 * DDI E. So just check whether this pipe is wired to DDI E and whether
9730 * the PCH transcoder is on.
9731 */
Damien Lespiauca370452013-12-03 13:56:24 +00009732 if (INTEL_INFO(dev)->gen < 9 &&
9733 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009734 pipe_config->has_pch_encoder = true;
9735
9736 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9737 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9738 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9739
9740 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9741 }
9742}
9743
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009744static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009745 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009746{
9747 struct drm_device *dev = crtc->base.dev;
9748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009749 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009750 uint32_t tmp;
9751
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009752 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009753 POWER_DOMAIN_PIPE(crtc->pipe)))
9754 return false;
9755
Daniel Vettere143a212013-07-04 12:01:15 +02009756 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009757 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9758
Daniel Vettereccb1402013-05-22 00:50:22 +02009759 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9760 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9761 enum pipe trans_edp_pipe;
9762 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9763 default:
9764 WARN(1, "unknown pipe linked to edp transcoder\n");
9765 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9766 case TRANS_DDI_EDP_INPUT_A_ON:
9767 trans_edp_pipe = PIPE_A;
9768 break;
9769 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9770 trans_edp_pipe = PIPE_B;
9771 break;
9772 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9773 trans_edp_pipe = PIPE_C;
9774 break;
9775 }
9776
9777 if (trans_edp_pipe == crtc->pipe)
9778 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9779 }
9780
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009781 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009782 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009783 return false;
9784
Daniel Vettereccb1402013-05-22 00:50:22 +02009785 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009786 if (!(tmp & PIPECONF_ENABLE))
9787 return false;
9788
Daniel Vetter26804af2014-06-25 22:01:55 +03009789 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009790
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009791 intel_get_pipe_timings(crtc, pipe_config);
9792
Chandra Kondurua1b22782015-04-07 15:28:45 -07009793 if (INTEL_INFO(dev)->gen >= 9) {
9794 skl_init_scalers(dev, crtc, pipe_config);
9795 }
9796
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009797 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009798
9799 if (INTEL_INFO(dev)->gen >= 9) {
9800 pipe_config->scaler_state.scaler_id = -1;
9801 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9802 }
9803
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009804 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009805 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009806 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009807 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009808 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009809 else
9810 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009811 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009812
Jesse Barnese59150d2014-01-07 13:30:45 -08009813 if (IS_HASWELL(dev))
9814 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9815 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009816
Clint Taylorebb69c92014-09-30 10:30:22 -07009817 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9818 pipe_config->pixel_multiplier =
9819 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9820 } else {
9821 pipe_config->pixel_multiplier = 1;
9822 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009824 return true;
9825}
9826
Chris Wilson560b85b2010-08-07 11:01:38 +01009827static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9828{
9829 struct drm_device *dev = crtc->dev;
9830 struct drm_i915_private *dev_priv = dev->dev_private;
9831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009832 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009833
Ville Syrjälädc41c152014-08-13 11:57:05 +03009834 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009835 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9836 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009837 unsigned int stride = roundup_pow_of_two(width) * 4;
9838
9839 switch (stride) {
9840 default:
9841 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9842 width, stride);
9843 stride = 256;
9844 /* fallthrough */
9845 case 256:
9846 case 512:
9847 case 1024:
9848 case 2048:
9849 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009850 }
9851
Ville Syrjälädc41c152014-08-13 11:57:05 +03009852 cntl |= CURSOR_ENABLE |
9853 CURSOR_GAMMA_ENABLE |
9854 CURSOR_FORMAT_ARGB |
9855 CURSOR_STRIDE(stride);
9856
9857 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009858 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009859
Ville Syrjälädc41c152014-08-13 11:57:05 +03009860 if (intel_crtc->cursor_cntl != 0 &&
9861 (intel_crtc->cursor_base != base ||
9862 intel_crtc->cursor_size != size ||
9863 intel_crtc->cursor_cntl != cntl)) {
9864 /* On these chipsets we can only modify the base/size/stride
9865 * whilst the cursor is disabled.
9866 */
9867 I915_WRITE(_CURACNTR, 0);
9868 POSTING_READ(_CURACNTR);
9869 intel_crtc->cursor_cntl = 0;
9870 }
9871
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009872 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009873 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009874 intel_crtc->cursor_base = base;
9875 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876
9877 if (intel_crtc->cursor_size != size) {
9878 I915_WRITE(CURSIZE, size);
9879 intel_crtc->cursor_size = size;
9880 }
9881
Chris Wilson4b0e3332014-05-30 16:35:26 +03009882 if (intel_crtc->cursor_cntl != cntl) {
9883 I915_WRITE(_CURACNTR, cntl);
9884 POSTING_READ(_CURACNTR);
9885 intel_crtc->cursor_cntl = cntl;
9886 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009887}
9888
9889static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9890{
9891 struct drm_device *dev = crtc->dev;
9892 struct drm_i915_private *dev_priv = dev->dev_private;
9893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9894 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009895 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009896
Chris Wilson4b0e3332014-05-30 16:35:26 +03009897 cntl = 0;
9898 if (base) {
9899 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009900 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309901 case 64:
9902 cntl |= CURSOR_MODE_64_ARGB_AX;
9903 break;
9904 case 128:
9905 cntl |= CURSOR_MODE_128_ARGB_AX;
9906 break;
9907 case 256:
9908 cntl |= CURSOR_MODE_256_ARGB_AX;
9909 break;
9910 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009911 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309912 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009913 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009914 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009915
9916 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9917 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009918 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919
Matt Roper8e7d6882015-01-21 16:35:41 -08009920 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009921 cntl |= CURSOR_ROTATE_180;
9922
Chris Wilson4b0e3332014-05-30 16:35:26 +03009923 if (intel_crtc->cursor_cntl != cntl) {
9924 I915_WRITE(CURCNTR(pipe), cntl);
9925 POSTING_READ(CURCNTR(pipe));
9926 intel_crtc->cursor_cntl = cntl;
9927 }
9928
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009929 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009930 I915_WRITE(CURBASE(pipe), base);
9931 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009932
9933 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009934}
9935
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009936/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009937static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9938 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009939{
9940 struct drm_device *dev = crtc->dev;
9941 struct drm_i915_private *dev_priv = dev->dev_private;
9942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9943 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009944 int x = crtc->cursor_x;
9945 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009946 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009947
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009948 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009951 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009952 base = 0;
9953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009954 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009955 base = 0;
9956
9957 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009958 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009959 base = 0;
9960
9961 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9962 x = -x;
9963 }
9964 pos |= x << CURSOR_X_SHIFT;
9965
9966 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009967 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009968 base = 0;
9969
9970 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9971 y = -y;
9972 }
9973 pos |= y << CURSOR_Y_SHIFT;
9974
Chris Wilson4b0e3332014-05-30 16:35:26 +03009975 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976 return;
9977
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009978 I915_WRITE(CURPOS(pipe), pos);
9979
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009980 /* ILK+ do this automagically */
9981 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009982 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009983 base += (intel_crtc->base.cursor->state->crtc_h *
9984 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009985 }
9986
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009987 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009988 i845_update_cursor(crtc, base);
9989 else
9990 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009991}
9992
Ville Syrjälädc41c152014-08-13 11:57:05 +03009993static bool cursor_size_ok(struct drm_device *dev,
9994 uint32_t width, uint32_t height)
9995{
9996 if (width == 0 || height == 0)
9997 return false;
9998
9999 /*
10000 * 845g/865g are special in that they are only limited by
10001 * the width of their cursors, the height is arbitrary up to
10002 * the precision of the register. Everything else requires
10003 * square cursors, limited to a few power-of-two sizes.
10004 */
10005 if (IS_845G(dev) || IS_I865G(dev)) {
10006 if ((width & 63) != 0)
10007 return false;
10008
10009 if (width > (IS_845G(dev) ? 64 : 512))
10010 return false;
10011
10012 if (height > 1023)
10013 return false;
10014 } else {
10015 switch (width | height) {
10016 case 256:
10017 case 128:
10018 if (IS_GEN2(dev))
10019 return false;
10020 case 64:
10021 break;
10022 default:
10023 return false;
10024 }
10025 }
10026
10027 return true;
10028}
10029
Jesse Barnes79e53942008-11-07 14:24:08 -080010030static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010031 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010032{
James Simmons72034252010-08-03 01:33:19 +010010033 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010035
James Simmons72034252010-08-03 01:33:19 +010010036 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010037 intel_crtc->lut_r[i] = red[i] >> 8;
10038 intel_crtc->lut_g[i] = green[i] >> 8;
10039 intel_crtc->lut_b[i] = blue[i] >> 8;
10040 }
10041
10042 intel_crtc_load_lut(crtc);
10043}
10044
Jesse Barnes79e53942008-11-07 14:24:08 -080010045/* VESA 640x480x72Hz mode to set on the pipe */
10046static struct drm_display_mode load_detect_mode = {
10047 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10048 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10049};
10050
Daniel Vettera8bb6812014-02-10 18:00:39 +010010051struct drm_framebuffer *
10052__intel_framebuffer_create(struct drm_device *dev,
10053 struct drm_mode_fb_cmd2 *mode_cmd,
10054 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010055{
10056 struct intel_framebuffer *intel_fb;
10057 int ret;
10058
10059 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10060 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010061 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010062 return ERR_PTR(-ENOMEM);
10063 }
10064
10065 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010066 if (ret)
10067 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010068
10069 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010070err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010071 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010072 kfree(intel_fb);
10073
10074 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010075}
10076
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010077static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010078intel_framebuffer_create(struct drm_device *dev,
10079 struct drm_mode_fb_cmd2 *mode_cmd,
10080 struct drm_i915_gem_object *obj)
10081{
10082 struct drm_framebuffer *fb;
10083 int ret;
10084
10085 ret = i915_mutex_lock_interruptible(dev);
10086 if (ret)
10087 return ERR_PTR(ret);
10088 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10089 mutex_unlock(&dev->struct_mutex);
10090
10091 return fb;
10092}
10093
Chris Wilsond2dff872011-04-19 08:36:26 +010010094static u32
10095intel_framebuffer_pitch_for_width(int width, int bpp)
10096{
10097 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10098 return ALIGN(pitch, 64);
10099}
10100
10101static u32
10102intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10103{
10104 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010105 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010106}
10107
10108static struct drm_framebuffer *
10109intel_framebuffer_create_for_mode(struct drm_device *dev,
10110 struct drm_display_mode *mode,
10111 int depth, int bpp)
10112{
10113 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010114 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010115
10116 obj = i915_gem_alloc_object(dev,
10117 intel_framebuffer_size_for_mode(mode, bpp));
10118 if (obj == NULL)
10119 return ERR_PTR(-ENOMEM);
10120
10121 mode_cmd.width = mode->hdisplay;
10122 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010123 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10124 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010125 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010126
10127 return intel_framebuffer_create(dev, &mode_cmd, obj);
10128}
10129
10130static struct drm_framebuffer *
10131mode_fits_in_fbdev(struct drm_device *dev,
10132 struct drm_display_mode *mode)
10133{
Daniel Vetter4520f532013-10-09 09:18:51 +020010134#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010135 struct drm_i915_private *dev_priv = dev->dev_private;
10136 struct drm_i915_gem_object *obj;
10137 struct drm_framebuffer *fb;
10138
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010139 if (!dev_priv->fbdev)
10140 return NULL;
10141
10142 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010143 return NULL;
10144
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010145 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010146 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010147
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010148 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010149 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10150 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010151 return NULL;
10152
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010153 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 return NULL;
10155
10156 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010157#else
10158 return NULL;
10159#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010160}
10161
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010162static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10163 struct drm_crtc *crtc,
10164 struct drm_display_mode *mode,
10165 struct drm_framebuffer *fb,
10166 int x, int y)
10167{
10168 struct drm_plane_state *plane_state;
10169 int hdisplay, vdisplay;
10170 int ret;
10171
10172 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10173 if (IS_ERR(plane_state))
10174 return PTR_ERR(plane_state);
10175
10176 if (mode)
10177 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10178 else
10179 hdisplay = vdisplay = 0;
10180
10181 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10182 if (ret)
10183 return ret;
10184 drm_atomic_set_fb_for_plane(plane_state, fb);
10185 plane_state->crtc_x = 0;
10186 plane_state->crtc_y = 0;
10187 plane_state->crtc_w = hdisplay;
10188 plane_state->crtc_h = vdisplay;
10189 plane_state->src_x = x << 16;
10190 plane_state->src_y = y << 16;
10191 plane_state->src_w = hdisplay << 16;
10192 plane_state->src_h = vdisplay << 16;
10193
10194 return 0;
10195}
10196
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010197bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010198 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010199 struct intel_load_detect_pipe *old,
10200 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010201{
10202 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010203 struct intel_encoder *intel_encoder =
10204 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010205 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010206 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 struct drm_crtc *crtc = NULL;
10208 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010209 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010210 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010211 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010212 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010213 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010214 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010215
Chris Wilsond2dff872011-04-19 08:36:26 +010010216 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010217 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010218 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010219
Rob Clark51fd3712013-11-19 12:10:12 -050010220retry:
10221 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10222 if (ret)
10223 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010224
Jesse Barnes79e53942008-11-07 14:24:08 -080010225 /*
10226 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010227 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 * - if the connector already has an assigned crtc, use it (but make
10229 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010230 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010231 * - try to find the first unused crtc that can drive this connector,
10232 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 */
10234
10235 /* See if we already have a CRTC for this connector */
10236 if (encoder->crtc) {
10237 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010238
Rob Clark51fd3712013-11-19 12:10:12 -050010239 ret = drm_modeset_lock(&crtc->mutex, ctx);
10240 if (ret)
10241 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010242 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10243 if (ret)
10244 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010245
Daniel Vetter24218aa2012-08-12 19:27:11 +020010246 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010247 old->load_detect_temp = false;
10248
10249 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010250 if (connector->dpms != DRM_MODE_DPMS_ON)
10251 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010252
Chris Wilson71731882011-04-19 23:10:58 +010010253 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 }
10255
10256 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010257 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 i++;
10259 if (!(encoder->possible_crtcs & (1 << i)))
10260 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010261 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010262 continue;
10263 /* This can occur when applying the pipe A quirk on resume. */
10264 if (to_intel_crtc(possible_crtc)->new_enabled)
10265 continue;
10266
10267 crtc = possible_crtc;
10268 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010269 }
10270
10271 /*
10272 * If we didn't find an unused CRTC, don't use any.
10273 */
10274 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010275 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010276 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010277 }
10278
Rob Clark51fd3712013-11-19 12:10:12 -050010279 ret = drm_modeset_lock(&crtc->mutex, ctx);
10280 if (ret)
10281 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010282 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10283 if (ret)
10284 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010285 intel_encoder->new_crtc = to_intel_crtc(crtc);
10286 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287
10288 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010289 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010290 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010291 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010292 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010294 state = drm_atomic_state_alloc(dev);
10295 if (!state)
10296 return false;
10297
10298 state->acquire_ctx = ctx;
10299
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010300 connector_state = drm_atomic_get_connector_state(state, connector);
10301 if (IS_ERR(connector_state)) {
10302 ret = PTR_ERR(connector_state);
10303 goto fail;
10304 }
10305
10306 connector_state->crtc = crtc;
10307 connector_state->best_encoder = &intel_encoder->base;
10308
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010309 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10310 if (IS_ERR(crtc_state)) {
10311 ret = PTR_ERR(crtc_state);
10312 goto fail;
10313 }
10314
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010315 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010316
Chris Wilson64927112011-04-20 07:25:26 +010010317 if (!mode)
10318 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010319
Chris Wilsond2dff872011-04-19 08:36:26 +010010320 /* We need a framebuffer large enough to accommodate all accesses
10321 * that the plane may generate whilst we perform load detection.
10322 * We can not rely on the fbcon either being present (we get called
10323 * during its initialisation to detect all boot displays, or it may
10324 * not even exist) or that it is large enough to satisfy the
10325 * requested mode.
10326 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010327 fb = mode_fits_in_fbdev(dev, mode);
10328 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010329 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010330 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10331 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010332 } else
10333 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010334 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010335 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010336 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010338
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010339 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10340 if (ret)
10341 goto fail;
10342
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010343 drm_mode_copy(&crtc_state->base.mode, mode);
10344
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010345 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010346 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010347 if (old->release_fb)
10348 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010349 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010350 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010351 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010352
Jesse Barnes79e53942008-11-07 14:24:08 -080010353 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010354 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010355 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010356
10357 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010358 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010359fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010360 drm_atomic_state_free(state);
10361 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010362
Rob Clark51fd3712013-11-19 12:10:12 -050010363 if (ret == -EDEADLK) {
10364 drm_modeset_backoff(ctx);
10365 goto retry;
10366 }
10367
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010368 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010369}
10370
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010371void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010372 struct intel_load_detect_pipe *old,
10373 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010374{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010375 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010376 struct intel_encoder *intel_encoder =
10377 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010378 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010379 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010382 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010383 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010384 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010385
Chris Wilsond2dff872011-04-19 08:36:26 +010010386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010387 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010388 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010389
Chris Wilson8261b192011-04-19 23:18:09 +010010390 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010391 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010392 if (!state)
10393 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394
10395 state->acquire_ctx = ctx;
10396
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010397 connector_state = drm_atomic_get_connector_state(state, connector);
10398 if (IS_ERR(connector_state))
10399 goto fail;
10400
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010401 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10402 if (IS_ERR(crtc_state))
10403 goto fail;
10404
Daniel Vetterfc303102012-07-09 10:40:58 +020010405 to_intel_connector(connector)->new_encoder = NULL;
10406 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010407 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010408
10409 connector_state->best_encoder = NULL;
10410 connector_state->crtc = NULL;
10411
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010412 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010413
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010414 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10415 0, 0);
10416 if (ret)
10417 goto fail;
10418
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010419 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010420 if (ret)
10421 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010422
Daniel Vetter36206362012-12-10 20:42:17 +010010423 if (old->release_fb) {
10424 drm_framebuffer_unregister_private(old->release_fb);
10425 drm_framebuffer_unreference(old->release_fb);
10426 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010427
Chris Wilson0622a532011-04-21 09:32:11 +010010428 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010429 }
10430
Eric Anholtc751ce42010-03-25 11:48:48 -070010431 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010432 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10433 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010434
10435 return;
10436fail:
10437 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10438 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010439}
10440
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010441static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010442 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010443{
10444 struct drm_i915_private *dev_priv = dev->dev_private;
10445 u32 dpll = pipe_config->dpll_hw_state.dpll;
10446
10447 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010448 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010449 else if (HAS_PCH_SPLIT(dev))
10450 return 120000;
10451 else if (!IS_GEN2(dev))
10452 return 96000;
10453 else
10454 return 48000;
10455}
10456
Jesse Barnes79e53942008-11-07 14:24:08 -080010457/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010458static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010459 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010460{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010461 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010463 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010464 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465 u32 fp;
10466 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010467 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010468
10469 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010470 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010472 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473
10474 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010475 if (IS_PINEVIEW(dev)) {
10476 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10477 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010478 } else {
10479 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10480 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10481 }
10482
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010483 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010484 if (IS_PINEVIEW(dev))
10485 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10486 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010487 else
10488 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 DPLL_FPA01_P1_POST_DIV_SHIFT);
10490
10491 switch (dpll & DPLL_MODE_MASK) {
10492 case DPLLB_MODE_DAC_SERIAL:
10493 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10494 5 : 10;
10495 break;
10496 case DPLLB_MODE_LVDS:
10497 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10498 7 : 14;
10499 break;
10500 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010501 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010503 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010504 }
10505
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010506 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010507 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010508 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010509 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010511 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010512 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010513
10514 if (is_lvds) {
10515 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10516 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010517
10518 if (lvds & LVDS_CLKB_POWER_UP)
10519 clock.p2 = 7;
10520 else
10521 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522 } else {
10523 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10524 clock.p1 = 2;
10525 else {
10526 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10527 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10528 }
10529 if (dpll & PLL_P2_DIVIDE_BY_4)
10530 clock.p2 = 4;
10531 else
10532 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010534
10535 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
10537
Ville Syrjälä18442d02013-09-13 16:00:08 +030010538 /*
10539 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010540 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010541 * encoder's get_config() function.
10542 */
10543 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544}
10545
Ville Syrjälä6878da02013-09-13 15:59:11 +030010546int intel_dotclock_calculate(int link_freq,
10547 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010548{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010549 /*
10550 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010551 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010553 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554 *
10555 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010556 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 */
10558
Ville Syrjälä6878da02013-09-13 15:59:11 +030010559 if (!m_n->link_n)
10560 return 0;
10561
10562 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10563}
10564
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010566 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010567{
10568 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569
10570 /* read out port_clock from the DPLL */
10571 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010572
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010574 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010575 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010576 * agree once we know their relationship in the encoder's
10577 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010579 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10581 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010582}
10583
10584/** Returns the currently programmed mode of the given pipe. */
10585struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10586 struct drm_crtc *crtc)
10587{
Jesse Barnes548f2452011-02-17 10:40:53 -080010588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010590 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010591 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010592 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010593 int htot = I915_READ(HTOTAL(cpu_transcoder));
10594 int hsync = I915_READ(HSYNC(cpu_transcoder));
10595 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10596 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010597 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010598
10599 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10600 if (!mode)
10601 return NULL;
10602
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010603 /*
10604 * Construct a pipe_config sufficient for getting the clock info
10605 * back out of crtc_clock_get.
10606 *
10607 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10608 * to use a real value here instead.
10609 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010610 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010611 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010612 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10613 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10614 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10616
Ville Syrjälä773ae032013-09-23 17:48:20 +030010617 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 mode->hdisplay = (htot & 0xffff) + 1;
10619 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10620 mode->hsync_start = (hsync & 0xffff) + 1;
10621 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10622 mode->vdisplay = (vtot & 0xffff) + 1;
10623 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10624 mode->vsync_start = (vsync & 0xffff) + 1;
10625 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10626
10627 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010628
10629 return mode;
10630}
10631
Chris Wilsonf047e392012-07-21 12:31:41 +010010632void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010633{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010634 struct drm_i915_private *dev_priv = dev->dev_private;
10635
Chris Wilsonf62a0072014-02-21 17:55:39 +000010636 if (dev_priv->mm.busy)
10637 return;
10638
Paulo Zanoni43694d62014-03-07 20:08:08 -030010639 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010640 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010641 if (INTEL_INFO(dev)->gen >= 6)
10642 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010643 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010644}
10645
10646void intel_mark_idle(struct drm_device *dev)
10647{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010649
Chris Wilsonf62a0072014-02-21 17:55:39 +000010650 if (!dev_priv->mm.busy)
10651 return;
10652
10653 dev_priv->mm.busy = false;
10654
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010655 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010656 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010657
Paulo Zanoni43694d62014-03-07 20:08:08 -030010658 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010659}
10660
Jesse Barnes79e53942008-11-07 14:24:08 -080010661static void intel_crtc_destroy(struct drm_crtc *crtc)
10662{
10663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010664 struct drm_device *dev = crtc->dev;
10665 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010666
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010667 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668 work = intel_crtc->unpin_work;
10669 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010670 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010671
10672 if (work) {
10673 cancel_work_sync(&work->work);
10674 kfree(work);
10675 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
10677 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010678
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 kfree(intel_crtc);
10680}
10681
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010682static void intel_unpin_work_fn(struct work_struct *__work)
10683{
10684 struct intel_unpin_work *work =
10685 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010686 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10687 struct drm_device *dev = crtc->base.dev;
10688 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010689
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010690 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010691 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010692 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010693
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010694 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010695
10696 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010697 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010698 mutex_unlock(&dev->struct_mutex);
10699
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010700 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010701 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010702
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010703 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10704 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010705
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010706 kfree(work);
10707}
10708
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010709static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010710 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010711{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10713 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010714 unsigned long flags;
10715
10716 /* Ignore early vblank irqs */
10717 if (intel_crtc == NULL)
10718 return;
10719
Daniel Vetterf3260382014-09-15 14:55:23 +020010720 /*
10721 * This is called both by irq handlers and the reset code (to complete
10722 * lost pageflips) so needs the full irqsave spinlocks.
10723 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010724 spin_lock_irqsave(&dev->event_lock, flags);
10725 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010726
10727 /* Ensure we don't miss a work->pending update ... */
10728 smp_rmb();
10729
10730 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010731 spin_unlock_irqrestore(&dev->event_lock, flags);
10732 return;
10733 }
10734
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010735 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010736
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010737 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738}
10739
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010740void intel_finish_page_flip(struct drm_device *dev, int pipe)
10741{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010743 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10744
Mario Kleiner49b14a52010-12-09 07:00:07 +010010745 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010746}
10747
10748void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10749{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010751 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10752
Mario Kleiner49b14a52010-12-09 07:00:07 +010010753 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754}
10755
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010756/* Is 'a' after or equal to 'b'? */
10757static bool g4x_flip_count_after_eq(u32 a, u32 b)
10758{
10759 return !((a - b) & 0x80000000);
10760}
10761
10762static bool page_flip_finished(struct intel_crtc *crtc)
10763{
10764 struct drm_device *dev = crtc->base.dev;
10765 struct drm_i915_private *dev_priv = dev->dev_private;
10766
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010767 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10768 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10769 return true;
10770
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010771 /*
10772 * The relevant registers doen't exist on pre-ctg.
10773 * As the flip done interrupt doesn't trigger for mmio
10774 * flips on gmch platforms, a flip count check isn't
10775 * really needed there. But since ctg has the registers,
10776 * include it in the check anyway.
10777 */
10778 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10779 return true;
10780
10781 /*
10782 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10783 * used the same base address. In that case the mmio flip might
10784 * have completed, but the CS hasn't even executed the flip yet.
10785 *
10786 * A flip count check isn't enough as the CS might have updated
10787 * the base address just after start of vblank, but before we
10788 * managed to process the interrupt. This means we'd complete the
10789 * CS flip too soon.
10790 *
10791 * Combining both checks should get us a good enough result. It may
10792 * still happen that the CS flip has been executed, but has not
10793 * yet actually completed. But in case the base address is the same
10794 * anyway, we don't really care.
10795 */
10796 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10797 crtc->unpin_work->gtt_offset &&
10798 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10799 crtc->unpin_work->flip_count);
10800}
10801
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010802void intel_prepare_page_flip(struct drm_device *dev, int plane)
10803{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010804 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010805 struct intel_crtc *intel_crtc =
10806 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10807 unsigned long flags;
10808
Daniel Vetterf3260382014-09-15 14:55:23 +020010809
10810 /*
10811 * This is called both by irq handlers and the reset code (to complete
10812 * lost pageflips) so needs the full irqsave spinlocks.
10813 *
10814 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010815 * generate a page-flip completion irq, i.e. every modeset
10816 * is also accompanied by a spurious intel_prepare_page_flip().
10817 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010818 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010819 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010820 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010821 spin_unlock_irqrestore(&dev->event_lock, flags);
10822}
10823
Robin Schroereba905b2014-05-18 02:24:50 +020010824static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010825{
10826 /* Ensure that the work item is consistent when activating it ... */
10827 smp_wmb();
10828 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10829 /* and that it is marked active as soon as the irq could fire. */
10830 smp_wmb();
10831}
10832
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010833static int intel_gen2_queue_flip(struct drm_device *dev,
10834 struct drm_crtc *crtc,
10835 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010836 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010837 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010838 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010839{
John Harrison6258fbe2015-05-29 17:43:48 +010010840 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010842 u32 flip_mask;
10843 int ret;
10844
John Harrison5fb9de12015-05-29 17:44:07 +010010845 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010846 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010847 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848
10849 /* Can't queue multiple flips, so wait for the previous
10850 * one to finish before executing the next.
10851 */
10852 if (intel_crtc->plane)
10853 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10854 else
10855 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010856 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10857 intel_ring_emit(ring, MI_NOOP);
10858 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10859 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10860 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010861 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010862 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010863
10864 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010865 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010866}
10867
10868static int intel_gen3_queue_flip(struct drm_device *dev,
10869 struct drm_crtc *crtc,
10870 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010871 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010872 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010873 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010874{
John Harrison6258fbe2015-05-29 17:43:48 +010010875 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010877 u32 flip_mask;
10878 int ret;
10879
John Harrison5fb9de12015-05-29 17:44:07 +010010880 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010881 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010882 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883
10884 if (intel_crtc->plane)
10885 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10886 else
10887 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010888 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10889 intel_ring_emit(ring, MI_NOOP);
10890 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10891 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10892 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010893 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010894 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895
Chris Wilsone7d841c2012-12-03 11:36:30 +000010896 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010897 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010898}
10899
10900static int intel_gen4_queue_flip(struct drm_device *dev,
10901 struct drm_crtc *crtc,
10902 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010903 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010904 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010905 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010906{
John Harrison6258fbe2015-05-29 17:43:48 +010010907 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010908 struct drm_i915_private *dev_priv = dev->dev_private;
10909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10910 uint32_t pf, pipesrc;
10911 int ret;
10912
John Harrison5fb9de12015-05-29 17:44:07 +010010913 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010915 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916
10917 /* i965+ uses the linear or tiled offsets from the
10918 * Display Registers (which do not change across a page-flip)
10919 * so we need only reprogram the base address.
10920 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010921 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10922 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10923 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010924 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010925 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010926
10927 /* XXX Enabling the panel-fitter across page-flip is so far
10928 * untested on non-native modes, so ignore it for now.
10929 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10930 */
10931 pf = 0;
10932 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010933 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010934
10935 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010936 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010937}
10938
10939static int intel_gen6_queue_flip(struct drm_device *dev,
10940 struct drm_crtc *crtc,
10941 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010942 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010943 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010944 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945{
John Harrison6258fbe2015-05-29 17:43:48 +010010946 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947 struct drm_i915_private *dev_priv = dev->dev_private;
10948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10949 uint32_t pf, pipesrc;
10950 int ret;
10951
John Harrison5fb9de12015-05-29 17:44:07 +010010952 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010954 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955
Daniel Vetter6d90c952012-04-26 23:28:05 +020010956 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10957 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10958 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010959 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960
Chris Wilson99d9acd2012-04-17 20:37:00 +010010961 /* Contrary to the suggestions in the documentation,
10962 * "Enable Panel Fitter" does not seem to be required when page
10963 * flipping with a non-native mode, and worse causes a normal
10964 * modeset to fail.
10965 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10966 */
10967 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010968 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010969 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010970
10971 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010972 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010973}
10974
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010975static int intel_gen7_queue_flip(struct drm_device *dev,
10976 struct drm_crtc *crtc,
10977 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010978 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010979 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010980 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010981{
John Harrison6258fbe2015-05-29 17:43:48 +010010982 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010984 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010985 int len, ret;
10986
Robin Schroereba905b2014-05-18 02:24:50 +020010987 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010988 case PLANE_A:
10989 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10990 break;
10991 case PLANE_B:
10992 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10993 break;
10994 case PLANE_C:
10995 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10996 break;
10997 default:
10998 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010999 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011000 }
11001
Chris Wilsonffe74d72013-08-26 20:58:12 +010011002 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011003 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011004 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011005 /*
11006 * On Gen 8, SRM is now taking an extra dword to accommodate
11007 * 48bits addresses, and we need a NOOP for the batch size to
11008 * stay even.
11009 */
11010 if (IS_GEN8(dev))
11011 len += 2;
11012 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011013
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011014 /*
11015 * BSpec MI_DISPLAY_FLIP for IVB:
11016 * "The full packet must be contained within the same cache line."
11017 *
11018 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11019 * cacheline, if we ever start emitting more commands before
11020 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11021 * then do the cacheline alignment, and finally emit the
11022 * MI_DISPLAY_FLIP.
11023 */
John Harrisonbba09b12015-05-29 17:44:06 +010011024 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011025 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011026 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011027
John Harrison5fb9de12015-05-29 17:44:07 +010011028 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011029 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011030 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011031
Chris Wilsonffe74d72013-08-26 20:58:12 +010011032 /* Unmask the flip-done completion message. Note that the bspec says that
11033 * we should do this for both the BCS and RCS, and that we must not unmask
11034 * more than one flip event at any time (or ensure that one flip message
11035 * can be sent by waiting for flip-done prior to queueing new flips).
11036 * Experimentation says that BCS works despite DERRMR masking all
11037 * flip-done completion events and that unmasking all planes at once
11038 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11039 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11040 */
11041 if (ring->id == RCS) {
11042 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11043 intel_ring_emit(ring, DERRMR);
11044 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11045 DERRMR_PIPEB_PRI_FLIP_DONE |
11046 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011047 if (IS_GEN8(dev))
11048 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11049 MI_SRM_LRM_GLOBAL_GTT);
11050 else
11051 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11052 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011053 intel_ring_emit(ring, DERRMR);
11054 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011055 if (IS_GEN8(dev)) {
11056 intel_ring_emit(ring, 0);
11057 intel_ring_emit(ring, MI_NOOP);
11058 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011059 }
11060
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011061 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011062 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011063 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011064 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011065
11066 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011067 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011068}
11069
Sourab Gupta84c33a62014-06-02 16:47:17 +053011070static bool use_mmio_flip(struct intel_engine_cs *ring,
11071 struct drm_i915_gem_object *obj)
11072{
11073 /*
11074 * This is not being used for older platforms, because
11075 * non-availability of flip done interrupt forces us to use
11076 * CS flips. Older platforms derive flip done using some clever
11077 * tricks involving the flip_pending status bits and vblank irqs.
11078 * So using MMIO flips there would disrupt this mechanism.
11079 */
11080
Chris Wilson8e09bf82014-07-08 10:40:30 +010011081 if (ring == NULL)
11082 return true;
11083
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084 if (INTEL_INFO(ring->dev)->gen < 5)
11085 return false;
11086
11087 if (i915.use_mmio_flip < 0)
11088 return false;
11089 else if (i915.use_mmio_flip > 0)
11090 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011091 else if (i915.enable_execlists)
11092 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011093 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011094 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011095}
11096
Damien Lespiauff944562014-11-20 14:58:16 +000011097static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11098{
11099 struct drm_device *dev = intel_crtc->base.dev;
11100 struct drm_i915_private *dev_priv = dev->dev_private;
11101 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011102 const enum pipe pipe = intel_crtc->pipe;
11103 u32 ctl, stride;
11104
11105 ctl = I915_READ(PLANE_CTL(pipe, 0));
11106 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011107 switch (fb->modifier[0]) {
11108 case DRM_FORMAT_MOD_NONE:
11109 break;
11110 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011111 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011112 break;
11113 case I915_FORMAT_MOD_Y_TILED:
11114 ctl |= PLANE_CTL_TILED_Y;
11115 break;
11116 case I915_FORMAT_MOD_Yf_TILED:
11117 ctl |= PLANE_CTL_TILED_YF;
11118 break;
11119 default:
11120 MISSING_CASE(fb->modifier[0]);
11121 }
Damien Lespiauff944562014-11-20 14:58:16 +000011122
11123 /*
11124 * The stride is either expressed as a multiple of 64 bytes chunks for
11125 * linear buffers or in number of tiles for tiled buffers.
11126 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011127 stride = fb->pitches[0] /
11128 intel_fb_stride_alignment(dev, fb->modifier[0],
11129 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011130
11131 /*
11132 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11133 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11134 */
11135 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11136 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11137
11138 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11139 POSTING_READ(PLANE_SURF(pipe, 0));
11140}
11141
11142static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011143{
11144 struct drm_device *dev = intel_crtc->base.dev;
11145 struct drm_i915_private *dev_priv = dev->dev_private;
11146 struct intel_framebuffer *intel_fb =
11147 to_intel_framebuffer(intel_crtc->base.primary->fb);
11148 struct drm_i915_gem_object *obj = intel_fb->obj;
11149 u32 dspcntr;
11150 u32 reg;
11151
Sourab Gupta84c33a62014-06-02 16:47:17 +053011152 reg = DSPCNTR(intel_crtc->plane);
11153 dspcntr = I915_READ(reg);
11154
Damien Lespiauc5d97472014-10-25 00:11:11 +010011155 if (obj->tiling_mode != I915_TILING_NONE)
11156 dspcntr |= DISPPLANE_TILED;
11157 else
11158 dspcntr &= ~DISPPLANE_TILED;
11159
Sourab Gupta84c33a62014-06-02 16:47:17 +053011160 I915_WRITE(reg, dspcntr);
11161
11162 I915_WRITE(DSPSURF(intel_crtc->plane),
11163 intel_crtc->unpin_work->gtt_offset);
11164 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011165
Damien Lespiauff944562014-11-20 14:58:16 +000011166}
11167
11168/*
11169 * XXX: This is the temporary way to update the plane registers until we get
11170 * around to using the usual plane update functions for MMIO flips
11171 */
11172static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11173{
11174 struct drm_device *dev = intel_crtc->base.dev;
11175 bool atomic_update;
11176 u32 start_vbl_count;
11177
11178 intel_mark_page_flip_active(intel_crtc);
11179
11180 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11181
11182 if (INTEL_INFO(dev)->gen >= 9)
11183 skl_do_mmio_flip(intel_crtc);
11184 else
11185 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11186 ilk_do_mmio_flip(intel_crtc);
11187
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011188 if (atomic_update)
11189 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011190}
11191
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011192static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011193{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011194 struct intel_mmio_flip *mmio_flip =
11195 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196
Daniel Vettereed29a52015-05-21 14:21:25 +020011197 if (mmio_flip->req)
11198 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011199 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011200 false, NULL,
11201 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011202
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011203 intel_do_mmio_flip(mmio_flip->crtc);
11204
Daniel Vettereed29a52015-05-21 14:21:25 +020011205 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011206 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207}
11208
11209static int intel_queue_mmio_flip(struct drm_device *dev,
11210 struct drm_crtc *crtc,
11211 struct drm_framebuffer *fb,
11212 struct drm_i915_gem_object *obj,
11213 struct intel_engine_cs *ring,
11214 uint32_t flags)
11215{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011216 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011217
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011218 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11219 if (mmio_flip == NULL)
11220 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011221
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011222 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011223 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011224 mmio_flip->crtc = to_intel_crtc(crtc);
11225
11226 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11227 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011228
Sourab Gupta84c33a62014-06-02 16:47:17 +053011229 return 0;
11230}
11231
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011232static int intel_default_queue_flip(struct drm_device *dev,
11233 struct drm_crtc *crtc,
11234 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011235 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011236 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011237 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011238{
11239 return -ENODEV;
11240}
11241
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011242static bool __intel_pageflip_stall_check(struct drm_device *dev,
11243 struct drm_crtc *crtc)
11244{
11245 struct drm_i915_private *dev_priv = dev->dev_private;
11246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11247 struct intel_unpin_work *work = intel_crtc->unpin_work;
11248 u32 addr;
11249
11250 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11251 return true;
11252
11253 if (!work->enable_stall_check)
11254 return false;
11255
11256 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011257 if (work->flip_queued_req &&
11258 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011259 return false;
11260
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011261 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011262 }
11263
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011264 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011265 return false;
11266
11267 /* Potential stall - if we see that the flip has happened,
11268 * assume a missed interrupt. */
11269 if (INTEL_INFO(dev)->gen >= 4)
11270 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11271 else
11272 addr = I915_READ(DSPADDR(intel_crtc->plane));
11273
11274 /* There is a potential issue here with a false positive after a flip
11275 * to the same address. We could address this by checking for a
11276 * non-incrementing frame counter.
11277 */
11278 return addr == work->gtt_offset;
11279}
11280
11281void intel_check_page_flip(struct drm_device *dev, int pipe)
11282{
11283 struct drm_i915_private *dev_priv = dev->dev_private;
11284 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011286 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011287
Dave Gordon6c51d462015-03-06 15:34:26 +000011288 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011289
11290 if (crtc == NULL)
11291 return;
11292
Daniel Vetterf3260382014-09-15 14:55:23 +020011293 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011294 work = intel_crtc->unpin_work;
11295 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011296 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011297 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011298 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011299 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011300 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011301 if (work != NULL &&
11302 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11303 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011304 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305}
11306
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011307static int intel_crtc_page_flip(struct drm_crtc *crtc,
11308 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011309 struct drm_pending_vblank_event *event,
11310 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011311{
11312 struct drm_device *dev = crtc->dev;
11313 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011314 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011315 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011317 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011318 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011319 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011320 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011321 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011322 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011323 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011324
Matt Roper2ff8fde2014-07-08 07:50:07 -070011325 /*
11326 * drm_mode_page_flip_ioctl() should already catch this, but double
11327 * check to be safe. In the future we may enable pageflipping from
11328 * a disabled primary plane.
11329 */
11330 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11331 return -EBUSY;
11332
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011333 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011334 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011335 return -EINVAL;
11336
11337 /*
11338 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11339 * Note that pitch changes could also affect these register.
11340 */
11341 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011342 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11343 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011344 return -EINVAL;
11345
Chris Wilsonf900db42014-02-20 09:26:13 +000011346 if (i915_terminally_wedged(&dev_priv->gpu_error))
11347 goto out_hang;
11348
Daniel Vetterb14c5672013-09-19 12:18:32 +020011349 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011350 if (work == NULL)
11351 return -ENOMEM;
11352
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011353 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011354 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011355 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011356 INIT_WORK(&work->work, intel_unpin_work_fn);
11357
Daniel Vetter87b6b102014-05-15 15:33:46 +020011358 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011359 if (ret)
11360 goto free_work;
11361
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011362 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011363 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011365 /* Before declaring the flip queue wedged, check if
11366 * the hardware completed the operation behind our backs.
11367 */
11368 if (__intel_pageflip_stall_check(dev, crtc)) {
11369 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11370 page_flip_completed(intel_crtc);
11371 } else {
11372 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011373 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011374
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011375 drm_crtc_vblank_put(crtc);
11376 kfree(work);
11377 return -EBUSY;
11378 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011379 }
11380 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011381 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011382
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011383 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11384 flush_workqueue(dev_priv->wq);
11385
Jesse Barnes75dfca82010-02-10 15:09:44 -080011386 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011387 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011388 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011389
Matt Roperf4510a22014-04-01 15:22:40 -070011390 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011391 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011392
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011393 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011394
Chris Wilson89ed88b2015-02-16 14:31:49 +000011395 ret = i915_mutex_lock_interruptible(dev);
11396 if (ret)
11397 goto cleanup;
11398
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011399 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011400 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011401
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011402 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011403 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011404
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011405 if (IS_VALLEYVIEW(dev)) {
11406 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011407 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011408 /* vlv: DISPLAY_FLIP fails to change tiling */
11409 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011410 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011411 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011412 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011413 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011414 if (ring == NULL || ring->id != RCS)
11415 ring = &dev_priv->ring[BCS];
11416 } else {
11417 ring = &dev_priv->ring[RCS];
11418 }
11419
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011420 mmio_flip = use_mmio_flip(ring, obj);
11421
11422 /* When using CS flips, we want to emit semaphores between rings.
11423 * However, when using mmio flips we will create a task to do the
11424 * synchronisation, so all we want here is to pin the framebuffer
11425 * into the display plane and skip any waits.
11426 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011427 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011428 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011429 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011430 if (ret)
11431 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011432
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011433 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11434 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011435
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011436 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011437 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11438 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 if (ret)
11440 goto cleanup_unpin;
11441
John Harrisonf06cc1b2014-11-24 18:49:37 +000011442 i915_gem_request_assign(&work->flip_queued_req,
11443 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011445 if (!request) {
11446 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11447 if (ret)
11448 goto cleanup_unpin;
11449 }
11450
11451 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011452 page_flip_flags);
11453 if (ret)
11454 goto cleanup_unpin;
11455
John Harrison6258fbe2015-05-29 17:43:48 +010011456 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 }
11458
John Harrison91af1272015-06-18 13:14:56 +010011459 if (request)
John Harrison75289872015-05-29 17:43:49 +010011460 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011461
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011462 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011464
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011465 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011466 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vettera071fa02014-06-18 23:28:09 +020011467
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011468 intel_fbc_disable(dev);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011469 intel_frontbuffer_flip_prepare(dev,
11470 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471 mutex_unlock(&dev->struct_mutex);
11472
Jesse Barnese5510fa2010-07-01 16:48:37 -070011473 trace_i915_flip_request(intel_crtc->plane, obj);
11474
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011475 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011476
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011477cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011478 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011479cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011480 if (request)
11481 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011482 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011483 mutex_unlock(&dev->struct_mutex);
11484cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011485 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011486 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011487
Chris Wilson89ed88b2015-02-16 14:31:49 +000011488 drm_gem_object_unreference_unlocked(&obj->base);
11489 drm_framebuffer_unreference(work->old_fb);
11490
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011491 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011492 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011493 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011494
Daniel Vetter87b6b102014-05-15 15:33:46 +020011495 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011496free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011497 kfree(work);
11498
Chris Wilsonf900db42014-02-20 09:26:13 +000011499 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011500 struct drm_atomic_state *state;
11501 struct drm_plane_state *plane_state;
11502
Chris Wilsonf900db42014-02-20 09:26:13 +000011503out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011504 state = drm_atomic_state_alloc(dev);
11505 if (!state)
11506 return -ENOMEM;
11507 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11508
11509retry:
11510 plane_state = drm_atomic_get_plane_state(state, primary);
11511 ret = PTR_ERR_OR_ZERO(plane_state);
11512 if (!ret) {
11513 drm_atomic_set_fb_for_plane(plane_state, fb);
11514
11515 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11516 if (!ret)
11517 ret = drm_atomic_commit(state);
11518 }
11519
11520 if (ret == -EDEADLK) {
11521 drm_modeset_backoff(state->acquire_ctx);
11522 drm_atomic_state_clear(state);
11523 goto retry;
11524 }
11525
11526 if (ret)
11527 drm_atomic_state_free(state);
11528
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011529 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011530 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011531 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011532 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011533 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011534 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011535 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011536}
11537
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011538
11539/**
11540 * intel_wm_need_update - Check whether watermarks need updating
11541 * @plane: drm plane
11542 * @state: new plane state
11543 *
11544 * Check current plane state versus the new one to determine whether
11545 * watermarks need to be recalculated.
11546 *
11547 * Returns true or false.
11548 */
11549static bool intel_wm_need_update(struct drm_plane *plane,
11550 struct drm_plane_state *state)
11551{
11552 /* Update watermarks on tiling changes. */
11553 if (!plane->state->fb || !state->fb ||
11554 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11555 plane->state->rotation != state->rotation)
11556 return true;
11557
11558 if (plane->state->crtc_w != state->crtc_w)
11559 return true;
11560
11561 return false;
11562}
11563
11564int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11565 struct drm_plane_state *plane_state)
11566{
11567 struct drm_crtc *crtc = crtc_state->crtc;
11568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11569 struct drm_plane *plane = plane_state->plane;
11570 struct drm_device *dev = crtc->dev;
11571 struct drm_i915_private *dev_priv = dev->dev_private;
11572 struct intel_plane_state *old_plane_state =
11573 to_intel_plane_state(plane->state);
11574 int idx = intel_crtc->base.base.id, ret;
11575 int i = drm_plane_index(plane);
11576 bool mode_changed = needs_modeset(crtc_state);
11577 bool was_crtc_enabled = crtc->state->active;
11578 bool is_crtc_enabled = crtc_state->active;
11579
11580 bool turn_off, turn_on, visible, was_visible;
11581 struct drm_framebuffer *fb = plane_state->fb;
11582
11583 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11584 plane->type != DRM_PLANE_TYPE_CURSOR) {
11585 ret = skl_update_scaler_plane(
11586 to_intel_crtc_state(crtc_state),
11587 to_intel_plane_state(plane_state));
11588 if (ret)
11589 return ret;
11590 }
11591
11592 /*
11593 * Disabling a plane is always okay; we just need to update
11594 * fb tracking in a special way since cleanup_fb() won't
11595 * get called by the plane helpers.
11596 */
11597 if (old_plane_state->base.fb && !fb)
11598 intel_crtc->atomic.disabled_planes |= 1 << i;
11599
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011600 was_visible = old_plane_state->visible;
11601 visible = to_intel_plane_state(plane_state)->visible;
11602
11603 if (!was_crtc_enabled && WARN_ON(was_visible))
11604 was_visible = false;
11605
11606 if (!is_crtc_enabled && WARN_ON(visible))
11607 visible = false;
11608
11609 if (!was_visible && !visible)
11610 return 0;
11611
11612 turn_off = was_visible && (!visible || mode_changed);
11613 turn_on = visible && (!was_visible || mode_changed);
11614
11615 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11616 plane->base.id, fb ? fb->base.id : -1);
11617
11618 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11619 plane->base.id, was_visible, visible,
11620 turn_off, turn_on, mode_changed);
11621
Ville Syrjälä852eb002015-06-24 22:00:07 +030011622 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011623 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011624 /* must disable cxsr around plane enable/disable */
11625 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11626 intel_crtc->atomic.disable_cxsr = true;
11627 /* to potentially re-enable cxsr */
11628 intel_crtc->atomic.wait_vblank = true;
11629 intel_crtc->atomic.update_wm_post = true;
11630 }
11631 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011632 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011633 /* must disable cxsr around plane enable/disable */
11634 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11635 if (is_crtc_enabled)
11636 intel_crtc->atomic.wait_vblank = true;
11637 intel_crtc->atomic.disable_cxsr = true;
11638 }
11639 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011640 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011641 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011642
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011643 if (visible)
11644 intel_crtc->atomic.fb_bits |=
11645 to_intel_plane(plane)->frontbuffer_bit;
11646
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011647 switch (plane->type) {
11648 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011649 intel_crtc->atomic.wait_for_flips = true;
11650 intel_crtc->atomic.pre_disable_primary = turn_off;
11651 intel_crtc->atomic.post_enable_primary = turn_on;
11652
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011653 if (turn_off) {
11654 /*
11655 * FIXME: Actually if we will still have any other
11656 * plane enabled on the pipe we could let IPS enabled
11657 * still, but for now lets consider that when we make
11658 * primary invisible by setting DSPCNTR to 0 on
11659 * update_primary_plane function IPS needs to be
11660 * disable.
11661 */
11662 intel_crtc->atomic.disable_ips = true;
11663
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011664 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011665 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011666
11667 /*
11668 * FBC does not work on some platforms for rotated
11669 * planes, so disable it when rotation is not 0 and
11670 * update it when rotation is set back to 0.
11671 *
11672 * FIXME: This is redundant with the fbc update done in
11673 * the primary plane enable function except that that
11674 * one is done too late. We eventually need to unify
11675 * this.
11676 */
11677
11678 if (visible &&
11679 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11680 dev_priv->fbc.crtc == intel_crtc &&
11681 plane_state->rotation != BIT(DRM_ROTATE_0))
11682 intel_crtc->atomic.disable_fbc = true;
11683
11684 /*
11685 * BDW signals flip done immediately if the plane
11686 * is disabled, even if the plane enable is already
11687 * armed to occur at the next vblank :(
11688 */
11689 if (turn_on && IS_BROADWELL(dev))
11690 intel_crtc->atomic.wait_vblank = true;
11691
11692 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11693 break;
11694 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011695 break;
11696 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011697 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011698 intel_crtc->atomic.wait_vblank = true;
11699 intel_crtc->atomic.update_sprite_watermarks |=
11700 1 << i;
11701 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011702 }
11703 return 0;
11704}
11705
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011706static bool encoders_cloneable(const struct intel_encoder *a,
11707 const struct intel_encoder *b)
11708{
11709 /* masks could be asymmetric, so check both ways */
11710 return a == b || (a->cloneable & (1 << b->type) &&
11711 b->cloneable & (1 << a->type));
11712}
11713
11714static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11715 struct intel_crtc *crtc,
11716 struct intel_encoder *encoder)
11717{
11718 struct intel_encoder *source_encoder;
11719 struct drm_connector *connector;
11720 struct drm_connector_state *connector_state;
11721 int i;
11722
11723 for_each_connector_in_state(state, connector, connector_state, i) {
11724 if (connector_state->crtc != &crtc->base)
11725 continue;
11726
11727 source_encoder =
11728 to_intel_encoder(connector_state->best_encoder);
11729 if (!encoders_cloneable(encoder, source_encoder))
11730 return false;
11731 }
11732
11733 return true;
11734}
11735
11736static bool check_encoder_cloning(struct drm_atomic_state *state,
11737 struct intel_crtc *crtc)
11738{
11739 struct intel_encoder *encoder;
11740 struct drm_connector *connector;
11741 struct drm_connector_state *connector_state;
11742 int i;
11743
11744 for_each_connector_in_state(state, connector, connector_state, i) {
11745 if (connector_state->crtc != &crtc->base)
11746 continue;
11747
11748 encoder = to_intel_encoder(connector_state->best_encoder);
11749 if (!check_single_encoder_cloning(state, crtc, encoder))
11750 return false;
11751 }
11752
11753 return true;
11754}
11755
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011756static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11757 struct drm_crtc_state *crtc_state)
11758{
11759 struct intel_crtc_state *pipe_config =
11760 to_intel_crtc_state(crtc_state);
11761 struct drm_plane *p;
11762 unsigned visible_mask = 0;
11763
11764 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11765 struct drm_plane_state *plane_state =
11766 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11767
11768 if (WARN_ON(!plane_state))
11769 continue;
11770
11771 if (!plane_state->fb)
11772 crtc_state->plane_mask &=
11773 ~(1 << drm_plane_index(p));
11774 else if (to_intel_plane_state(plane_state)->visible)
11775 visible_mask |= 1 << drm_plane_index(p);
11776 }
11777
11778 if (!visible_mask)
11779 return;
11780
11781 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11782}
11783
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011784static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11785 struct drm_crtc_state *crtc_state)
11786{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011787 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011788 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011790 struct intel_crtc_state *pipe_config =
11791 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011792 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011793 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011794 bool mode_changed = needs_modeset(crtc_state);
11795
11796 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11797 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11798 return -EINVAL;
11799 }
11800
11801 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11802 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11803 idx, crtc->state->active, intel_crtc->active);
11804
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011805 /* plane mask is fixed up after all initial planes are calculated */
11806 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11807 intel_crtc_check_initial_planes(crtc, crtc_state);
11808
Ville Syrjälä852eb002015-06-24 22:00:07 +030011809 if (mode_changed && !crtc_state->active)
11810 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011811
Maarten Lankhorstad421372015-06-15 12:33:42 +020011812 if (mode_changed && crtc_state->enable &&
11813 dev_priv->display.crtc_compute_clock &&
11814 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11815 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11816 pipe_config);
11817 if (ret)
11818 return ret;
11819 }
11820
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011821 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011822}
11823
Jani Nikula65b38e02015-04-13 11:26:56 +030011824static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011825 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11826 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011827 .atomic_begin = intel_begin_crtc_commit,
11828 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011829 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011830};
11831
Daniel Vetter9a935852012-07-05 22:34:27 +020011832/**
11833 * intel_modeset_update_staged_output_state
11834 *
11835 * Updates the staged output configuration state, e.g. after we've read out the
11836 * current hw state.
11837 */
11838static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11839{
Ville Syrjälä76688512014-01-10 11:28:06 +020011840 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011841 struct intel_encoder *encoder;
11842 struct intel_connector *connector;
11843
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011844 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011845 connector->new_encoder =
11846 to_intel_encoder(connector->base.encoder);
11847 }
11848
Damien Lespiaub2784e12014-08-05 11:29:37 +010011849 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011850 encoder->new_crtc =
11851 to_intel_crtc(encoder->base.crtc);
11852 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011853
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011854 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011855 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011856 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011857}
11858
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011859/* Transitional helper to copy current connector/encoder state to
11860 * connector->state. This is needed so that code that is partially
11861 * converted to atomic does the right thing.
11862 */
11863static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11864{
11865 struct intel_connector *connector;
11866
11867 for_each_intel_connector(dev, connector) {
11868 if (connector->base.encoder) {
11869 connector->base.state->best_encoder =
11870 connector->base.encoder;
11871 connector->base.state->crtc =
11872 connector->base.encoder->crtc;
11873 } else {
11874 connector->base.state->best_encoder = NULL;
11875 connector->base.state->crtc = NULL;
11876 }
11877 }
11878}
11879
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011880static void
Robin Schroereba905b2014-05-18 02:24:50 +020011881connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011882 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011883{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011884 int bpp = pipe_config->pipe_bpp;
11885
11886 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11887 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011888 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011889
11890 /* Don't use an invalid EDID bpc value */
11891 if (connector->base.display_info.bpc &&
11892 connector->base.display_info.bpc * 3 < bpp) {
11893 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11894 bpp, connector->base.display_info.bpc*3);
11895 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11896 }
11897
11898 /* Clamp bpp to 8 on screens without EDID 1.4 */
11899 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11900 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11901 bpp);
11902 pipe_config->pipe_bpp = 24;
11903 }
11904}
11905
11906static int
11907compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011908 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011909{
11910 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011911 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011912 struct drm_connector *connector;
11913 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011914 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011915
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011916 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011917 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011918 else if (INTEL_INFO(dev)->gen >= 5)
11919 bpp = 12*3;
11920 else
11921 bpp = 8*3;
11922
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011923
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011924 pipe_config->pipe_bpp = bpp;
11925
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011926 state = pipe_config->base.state;
11927
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011928 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011929 for_each_connector_in_state(state, connector, connector_state, i) {
11930 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011931 continue;
11932
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011933 connected_sink_compute_bpp(to_intel_connector(connector),
11934 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011935 }
11936
11937 return bpp;
11938}
11939
Daniel Vetter644db712013-09-19 14:53:58 +020011940static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11941{
11942 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11943 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011944 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011945 mode->crtc_hdisplay, mode->crtc_hsync_start,
11946 mode->crtc_hsync_end, mode->crtc_htotal,
11947 mode->crtc_vdisplay, mode->crtc_vsync_start,
11948 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11949}
11950
Daniel Vetterc0b03412013-05-28 12:05:54 +020011951static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011952 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011953 const char *context)
11954{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011955 struct drm_device *dev = crtc->base.dev;
11956 struct drm_plane *plane;
11957 struct intel_plane *intel_plane;
11958 struct intel_plane_state *state;
11959 struct drm_framebuffer *fb;
11960
11961 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11962 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011963
11964 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11965 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11966 pipe_config->pipe_bpp, pipe_config->dither);
11967 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11968 pipe_config->has_pch_encoder,
11969 pipe_config->fdi_lanes,
11970 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11971 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11972 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011973 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11974 pipe_config->has_dp_encoder,
11975 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11976 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11977 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011978
11979 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11980 pipe_config->has_dp_encoder,
11981 pipe_config->dp_m2_n2.gmch_m,
11982 pipe_config->dp_m2_n2.gmch_n,
11983 pipe_config->dp_m2_n2.link_m,
11984 pipe_config->dp_m2_n2.link_n,
11985 pipe_config->dp_m2_n2.tu);
11986
Daniel Vetter55072d12014-11-20 16:10:28 +010011987 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11988 pipe_config->has_audio,
11989 pipe_config->has_infoframe);
11990
Daniel Vetterc0b03412013-05-28 12:05:54 +020011991 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011992 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011993 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011994 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11995 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011996 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011997 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11998 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011999 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12000 crtc->num_scalers,
12001 pipe_config->scaler_state.scaler_users,
12002 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012003 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12004 pipe_config->gmch_pfit.control,
12005 pipe_config->gmch_pfit.pgm_ratios,
12006 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012007 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012008 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012009 pipe_config->pch_pfit.size,
12010 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012011 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012012 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012013
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012014 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012015 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012016 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012017 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012018 pipe_config->ddi_pll_sel,
12019 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012020 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012021 pipe_config->dpll_hw_state.pll0,
12022 pipe_config->dpll_hw_state.pll1,
12023 pipe_config->dpll_hw_state.pll2,
12024 pipe_config->dpll_hw_state.pll3,
12025 pipe_config->dpll_hw_state.pll6,
12026 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012027 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012028 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012029 pipe_config->dpll_hw_state.pcsdw12);
12030 } else if (IS_SKYLAKE(dev)) {
12031 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12032 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12033 pipe_config->ddi_pll_sel,
12034 pipe_config->dpll_hw_state.ctrl1,
12035 pipe_config->dpll_hw_state.cfgcr1,
12036 pipe_config->dpll_hw_state.cfgcr2);
12037 } else if (HAS_DDI(dev)) {
12038 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12039 pipe_config->ddi_pll_sel,
12040 pipe_config->dpll_hw_state.wrpll);
12041 } else {
12042 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12043 "fp0: 0x%x, fp1: 0x%x\n",
12044 pipe_config->dpll_hw_state.dpll,
12045 pipe_config->dpll_hw_state.dpll_md,
12046 pipe_config->dpll_hw_state.fp0,
12047 pipe_config->dpll_hw_state.fp1);
12048 }
12049
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012050 DRM_DEBUG_KMS("planes on this crtc\n");
12051 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12052 intel_plane = to_intel_plane(plane);
12053 if (intel_plane->pipe != crtc->pipe)
12054 continue;
12055
12056 state = to_intel_plane_state(plane->state);
12057 fb = state->base.fb;
12058 if (!fb) {
12059 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12060 "disabled, scaler_id = %d\n",
12061 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12062 plane->base.id, intel_plane->pipe,
12063 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12064 drm_plane_index(plane), state->scaler_id);
12065 continue;
12066 }
12067
12068 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12069 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12070 plane->base.id, intel_plane->pipe,
12071 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12072 drm_plane_index(plane));
12073 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12074 fb->base.id, fb->width, fb->height, fb->pixel_format);
12075 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12076 state->scaler_id,
12077 state->src.x1 >> 16, state->src.y1 >> 16,
12078 drm_rect_width(&state->src) >> 16,
12079 drm_rect_height(&state->src) >> 16,
12080 state->dst.x1, state->dst.y1,
12081 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12082 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012083}
12084
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012085static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012086{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012087 struct drm_device *dev = state->dev;
12088 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012089 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012090 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012091 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012092 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012093
12094 /*
12095 * Walk the connector list instead of the encoder
12096 * list to detect the problem on ddi platforms
12097 * where there's just one encoder per digital port.
12098 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012099 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012100 if (!connector_state->best_encoder)
12101 continue;
12102
12103 encoder = to_intel_encoder(connector_state->best_encoder);
12104
12105 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012106
12107 switch (encoder->type) {
12108 unsigned int port_mask;
12109 case INTEL_OUTPUT_UNKNOWN:
12110 if (WARN_ON(!HAS_DDI(dev)))
12111 break;
12112 case INTEL_OUTPUT_DISPLAYPORT:
12113 case INTEL_OUTPUT_HDMI:
12114 case INTEL_OUTPUT_EDP:
12115 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12116
12117 /* the same port mustn't appear more than once */
12118 if (used_ports & port_mask)
12119 return false;
12120
12121 used_ports |= port_mask;
12122 default:
12123 break;
12124 }
12125 }
12126
12127 return true;
12128}
12129
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012130static void
12131clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12132{
12133 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012134 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012135 struct intel_dpll_hw_state dpll_hw_state;
12136 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012137 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012138
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012139 /* FIXME: before the switch to atomic started, a new pipe_config was
12140 * kzalloc'd. Code that depends on any field being zero should be
12141 * fixed, so that the crtc_state can be safely duplicated. For now,
12142 * only fields that are know to not cause problems are preserved. */
12143
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012144 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012145 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012146 shared_dpll = crtc_state->shared_dpll;
12147 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012148 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012149
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012150 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012151
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012152 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012153 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012154 crtc_state->shared_dpll = shared_dpll;
12155 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012156 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012157}
12158
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012159static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012160intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012161 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012162{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012163 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012164 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012165 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012166 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012167 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012168 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012169 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012170
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012171 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012172
Daniel Vettere143a212013-07-04 12:01:15 +020012173 pipe_config->cpu_transcoder =
12174 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012175
Imre Deak2960bc92013-07-30 13:36:32 +030012176 /*
12177 * Sanitize sync polarity flags based on requested ones. If neither
12178 * positive or negative polarity is requested, treat this as meaning
12179 * negative polarity.
12180 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012181 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012182 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012183 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012184
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012185 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012186 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012187 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012188
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012189 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12190 * plane pixel format and any sink constraints into account. Returns the
12191 * source plane bpp so that dithering can be selected on mismatches
12192 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012193 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12194 pipe_config);
12195 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012196 goto fail;
12197
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012198 /*
12199 * Determine the real pipe dimensions. Note that stereo modes can
12200 * increase the actual pipe size due to the frame doubling and
12201 * insertion of additional space for blanks between the frame. This
12202 * is stored in the crtc timings. We use the requested mode to do this
12203 * computation to clearly distinguish it from the adjusted mode, which
12204 * can be changed by the connectors in the below retry loop.
12205 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012206 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012207 &pipe_config->pipe_src_w,
12208 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012209
Daniel Vettere29c22c2013-02-21 00:00:16 +010012210encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012211 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012212 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012213 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012214
Daniel Vetter135c81b2013-07-21 21:37:09 +020012215 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012216 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12217 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012218
Daniel Vetter7758a112012-07-08 19:40:39 +020012219 /* Pass our mode to the connectors and the CRTC to give them a chance to
12220 * adjust it according to limitations or connector properties, and also
12221 * a chance to reject the mode entirely.
12222 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012223 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012224 if (connector_state->crtc != crtc)
12225 continue;
12226
12227 encoder = to_intel_encoder(connector_state->best_encoder);
12228
Daniel Vetterefea6e82013-07-21 21:36:59 +020012229 if (!(encoder->compute_config(encoder, pipe_config))) {
12230 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012231 goto fail;
12232 }
12233 }
12234
Daniel Vetterff9a6752013-06-01 17:16:21 +020012235 /* Set default port clock if not overwritten by the encoder. Needs to be
12236 * done afterwards in case the encoder adjusts the mode. */
12237 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012238 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012239 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012240
Daniel Vettera43f6e02013-06-07 23:10:32 +020012241 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012242 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012243 DRM_DEBUG_KMS("CRTC fixup failed\n");
12244 goto fail;
12245 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012246
12247 if (ret == RETRY) {
12248 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12249 ret = -EINVAL;
12250 goto fail;
12251 }
12252
12253 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12254 retry = false;
12255 goto encoder_retry;
12256 }
12257
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012258 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012259 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012260 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012261
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012262 /* Check if we need to force a modeset */
12263 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012264 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012265 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012266 ret = drm_atomic_add_affected_planes(state, crtc);
12267 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012268
12269 /*
12270 * Note we have an issue here with infoframes: current code
12271 * only updates them on the full mode set path per hw
12272 * requirements. So here we should be checking for any
12273 * required changes and forcing a mode set.
12274 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012275fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012276 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012277}
12278
Daniel Vetterea9d7582012-07-10 10:42:52 +020012279static bool intel_crtc_in_use(struct drm_crtc *crtc)
12280{
12281 struct drm_encoder *encoder;
12282 struct drm_device *dev = crtc->dev;
12283
12284 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12285 if (encoder->crtc == crtc)
12286 return true;
12287
12288 return false;
12289}
12290
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012291static void
12292intel_modeset_update_state(struct drm_atomic_state *state)
12293{
12294 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012295 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012296 struct drm_crtc *crtc;
12297 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012298 struct drm_connector *connector;
12299
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012300 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012301
Damien Lespiaub2784e12014-08-05 11:29:37 +010012302 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012303 if (!intel_encoder->base.crtc)
12304 continue;
12305
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012306 crtc = intel_encoder->base.crtc;
12307 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12308 if (!crtc_state || !needs_modeset(crtc->state))
12309 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012310
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012311 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012312 }
12313
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012314 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012315 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012316
Ville Syrjälä76688512014-01-10 11:28:06 +020012317 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012318 for_each_crtc(dev, crtc) {
12319 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012320
12321 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012322
12323 /* Update hwmode for vblank functions */
12324 if (crtc->state->active)
12325 crtc->hwmode = crtc->state->adjusted_mode;
12326 else
12327 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012328 }
12329
12330 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12331 if (!connector->encoder || !connector->encoder->crtc)
12332 continue;
12333
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012334 crtc = connector->encoder->crtc;
12335 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12336 if (!crtc_state || !needs_modeset(crtc->state))
12337 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012338
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012339 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012340 struct drm_property *dpms_property =
12341 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012342
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012343 connector->dpms = DRM_MODE_DPMS_ON;
12344 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012345
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012346 intel_encoder = to_intel_encoder(connector->encoder);
12347 intel_encoder->connectors_active = true;
12348 } else
12349 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012350 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012351}
12352
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012353static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012354{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012355 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012356
12357 if (clock1 == clock2)
12358 return true;
12359
12360 if (!clock1 || !clock2)
12361 return false;
12362
12363 diff = abs(clock1 - clock2);
12364
12365 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12366 return true;
12367
12368 return false;
12369}
12370
Daniel Vetter25c5b262012-07-08 22:08:04 +020012371#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12372 list_for_each_entry((intel_crtc), \
12373 &(dev)->mode_config.crtc_list, \
12374 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012375 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012376
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012377static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012378intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012379 struct intel_crtc_state *current_config,
12380 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012381{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012382#define PIPE_CONF_CHECK_X(name) \
12383 if (current_config->name != pipe_config->name) { \
12384 DRM_ERROR("mismatch in " #name " " \
12385 "(expected 0x%08x, found 0x%08x)\n", \
12386 current_config->name, \
12387 pipe_config->name); \
12388 return false; \
12389 }
12390
Daniel Vetter08a24032013-04-19 11:25:34 +020012391#define PIPE_CONF_CHECK_I(name) \
12392 if (current_config->name != pipe_config->name) { \
12393 DRM_ERROR("mismatch in " #name " " \
12394 "(expected %i, found %i)\n", \
12395 current_config->name, \
12396 pipe_config->name); \
12397 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012398 }
12399
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012400/* This is required for BDW+ where there is only one set of registers for
12401 * switching between high and low RR.
12402 * This macro can be used whenever a comparison has to be made between one
12403 * hw state and multiple sw state variables.
12404 */
12405#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12406 if ((current_config->name != pipe_config->name) && \
12407 (current_config->alt_name != pipe_config->name)) { \
12408 DRM_ERROR("mismatch in " #name " " \
12409 "(expected %i or %i, found %i)\n", \
12410 current_config->name, \
12411 current_config->alt_name, \
12412 pipe_config->name); \
12413 return false; \
12414 }
12415
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012416#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12417 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012418 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012419 "(expected %i, found %i)\n", \
12420 current_config->name & (mask), \
12421 pipe_config->name & (mask)); \
12422 return false; \
12423 }
12424
Ville Syrjälä5e550652013-09-06 23:29:07 +030012425#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12426 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12427 DRM_ERROR("mismatch in " #name " " \
12428 "(expected %i, found %i)\n", \
12429 current_config->name, \
12430 pipe_config->name); \
12431 return false; \
12432 }
12433
Daniel Vetterbb760062013-06-06 14:55:52 +020012434#define PIPE_CONF_QUIRK(quirk) \
12435 ((current_config->quirks | pipe_config->quirks) & (quirk))
12436
Daniel Vettereccb1402013-05-22 00:50:22 +020012437 PIPE_CONF_CHECK_I(cpu_transcoder);
12438
Daniel Vetter08a24032013-04-19 11:25:34 +020012439 PIPE_CONF_CHECK_I(has_pch_encoder);
12440 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012441 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12442 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12443 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12444 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12445 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012446
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012447 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012448
12449 if (INTEL_INFO(dev)->gen < 8) {
12450 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12451 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12452 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12453 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12454 PIPE_CONF_CHECK_I(dp_m_n.tu);
12455
12456 if (current_config->has_drrs) {
12457 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12458 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12459 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12460 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12461 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12462 }
12463 } else {
12464 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12465 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12466 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12467 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12468 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12469 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012470
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012477
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012484
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012485 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012486 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012487 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12488 IS_VALLEYVIEW(dev))
12489 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012490 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012491
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012492 PIPE_CONF_CHECK_I(has_audio);
12493
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012494 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012495 DRM_MODE_FLAG_INTERLACE);
12496
Daniel Vetterbb760062013-06-06 14:55:52 +020012497 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012498 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012499 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012500 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012501 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012502 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012503 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012504 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012505 DRM_MODE_FLAG_NVSYNC);
12506 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012507
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012508 PIPE_CONF_CHECK_I(pipe_src_w);
12509 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012510
Daniel Vetter99535992014-04-13 12:00:33 +020012511 /*
12512 * FIXME: BIOS likes to set up a cloned config with lvds+external
12513 * screen. Since we don't yet re-compute the pipe config when moving
12514 * just the lvds port away to another pipe the sw tracking won't match.
12515 *
12516 * Proper atomic modesets with recomputed global state will fix this.
12517 * Until then just don't check gmch state for inherited modes.
12518 */
12519 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12520 PIPE_CONF_CHECK_I(gmch_pfit.control);
12521 /* pfit ratios are autocomputed by the hw on gen4+ */
12522 if (INTEL_INFO(dev)->gen < 4)
12523 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12524 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12525 }
12526
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012527 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12528 if (current_config->pch_pfit.enabled) {
12529 PIPE_CONF_CHECK_I(pch_pfit.pos);
12530 PIPE_CONF_CHECK_I(pch_pfit.size);
12531 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012532
Chandra Kondurua1b22782015-04-07 15:28:45 -070012533 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12534
Jesse Barnese59150d2014-01-07 13:30:45 -080012535 /* BDW+ don't expose a synchronous way to read the state */
12536 if (IS_HASWELL(dev))
12537 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012538
Ville Syrjälä282740f2013-09-04 18:30:03 +030012539 PIPE_CONF_CHECK_I(double_wide);
12540
Daniel Vetter26804af2014-06-25 22:01:55 +030012541 PIPE_CONF_CHECK_X(ddi_pll_sel);
12542
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012543 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012544 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012545 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012546 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12547 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012548 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012549 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12550 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12551 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012552
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012553 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12554 PIPE_CONF_CHECK_I(pipe_bpp);
12555
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012556 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012557 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012558
Daniel Vetter66e985c2013-06-05 13:34:20 +020012559#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012560#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012561#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012562#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012563#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012564#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012566 return true;
12567}
12568
Damien Lespiau08db6652014-11-04 17:06:52 +000012569static void check_wm_state(struct drm_device *dev)
12570{
12571 struct drm_i915_private *dev_priv = dev->dev_private;
12572 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12573 struct intel_crtc *intel_crtc;
12574 int plane;
12575
12576 if (INTEL_INFO(dev)->gen < 9)
12577 return;
12578
12579 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12580 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12581
12582 for_each_intel_crtc(dev, intel_crtc) {
12583 struct skl_ddb_entry *hw_entry, *sw_entry;
12584 const enum pipe pipe = intel_crtc->pipe;
12585
12586 if (!intel_crtc->active)
12587 continue;
12588
12589 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012590 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012591 hw_entry = &hw_ddb.plane[pipe][plane];
12592 sw_entry = &sw_ddb->plane[pipe][plane];
12593
12594 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12595 continue;
12596
12597 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12598 "(expected (%u,%u), found (%u,%u))\n",
12599 pipe_name(pipe), plane + 1,
12600 sw_entry->start, sw_entry->end,
12601 hw_entry->start, hw_entry->end);
12602 }
12603
12604 /* cursor */
12605 hw_entry = &hw_ddb.cursor[pipe];
12606 sw_entry = &sw_ddb->cursor[pipe];
12607
12608 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12609 continue;
12610
12611 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12612 "(expected (%u,%u), found (%u,%u))\n",
12613 pipe_name(pipe),
12614 sw_entry->start, sw_entry->end,
12615 hw_entry->start, hw_entry->end);
12616 }
12617}
12618
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012619static void
12620check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012621{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622 struct intel_connector *connector;
12623
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012624 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625 /* This also checks the encoder/connector hw state with the
12626 * ->get_hw_state callbacks. */
12627 intel_connector_check_state(connector);
12628
Rob Clarke2c719b2014-12-15 13:56:32 -050012629 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012630 "connector's staged encoder doesn't match current encoder\n");
12631 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012632}
12633
12634static void
12635check_encoder_state(struct drm_device *dev)
12636{
12637 struct intel_encoder *encoder;
12638 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012639
Damien Lespiaub2784e12014-08-05 11:29:37 +010012640 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012641 bool enabled = false;
12642 bool active = false;
12643 enum pipe pipe, tracked_pipe;
12644
12645 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12646 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012647 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648
Rob Clarke2c719b2014-12-15 13:56:32 -050012649 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012650 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012651 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652 "encoder's active_connectors set, but no crtc\n");
12653
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012654 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012655 if (connector->base.encoder != &encoder->base)
12656 continue;
12657 enabled = true;
12658 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12659 active = true;
12660 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012661 /*
12662 * for MST connectors if we unplug the connector is gone
12663 * away but the encoder is still connected to a crtc
12664 * until a modeset happens in response to the hotplug.
12665 */
12666 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12667 continue;
12668
Rob Clarke2c719b2014-12-15 13:56:32 -050012669 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012670 "encoder's enabled state mismatch "
12671 "(expected %i, found %i)\n",
12672 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012673 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012674 "active encoder with no crtc\n");
12675
Rob Clarke2c719b2014-12-15 13:56:32 -050012676 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012677 "encoder's computed active state doesn't match tracked active state "
12678 "(expected %i, found %i)\n", active, encoder->connectors_active);
12679
12680 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012681 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012682 "encoder's hw state doesn't match sw tracking "
12683 "(expected %i, found %i)\n",
12684 encoder->connectors_active, active);
12685
12686 if (!encoder->base.crtc)
12687 continue;
12688
12689 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012690 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012691 "active encoder's pipe doesn't match"
12692 "(expected %i, found %i)\n",
12693 tracked_pipe, pipe);
12694
12695 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012696}
12697
12698static void
12699check_crtc_state(struct drm_device *dev)
12700{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012701 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012702 struct intel_crtc *crtc;
12703 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012704 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012705
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012706 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012707 bool enabled = false;
12708 bool active = false;
12709
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012710 memset(&pipe_config, 0, sizeof(pipe_config));
12711
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712 DRM_DEBUG_KMS("[CRTC:%d]\n",
12713 crtc->base.base.id);
12714
Matt Roper83d65732015-02-25 13:12:16 -080012715 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012716 "active crtc, but not enabled in sw tracking\n");
12717
Damien Lespiaub2784e12014-08-05 11:29:37 +010012718 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719 if (encoder->base.crtc != &crtc->base)
12720 continue;
12721 enabled = true;
12722 if (encoder->connectors_active)
12723 active = true;
12724 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012725
Rob Clarke2c719b2014-12-15 13:56:32 -050012726 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012727 "crtc's computed active state doesn't match tracked active state "
12728 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012729 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012730 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012731 "(expected %i, found %i)\n", enabled,
12732 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012733
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012734 active = dev_priv->display.get_pipe_config(crtc,
12735 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012736
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012737 /* hw state is inconsistent with the pipe quirk */
12738 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12739 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012740 active = crtc->active;
12741
Damien Lespiaub2784e12014-08-05 11:29:37 +010012742 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012743 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012744 if (encoder->base.crtc != &crtc->base)
12745 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012746 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012747 encoder->get_config(encoder, &pipe_config);
12748 }
12749
Rob Clarke2c719b2014-12-15 13:56:32 -050012750 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012751 "crtc active state doesn't match with hw state "
12752 "(expected %i, found %i)\n", crtc->active, active);
12753
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012754 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12755 "transitional active state does not match atomic hw state "
12756 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12757
Daniel Vetterc0b03412013-05-28 12:05:54 +020012758 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012759 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012760 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012761 intel_dump_pipe_config(crtc, &pipe_config,
12762 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012763 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012764 "[sw state]");
12765 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012766 }
12767}
12768
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012769static void
12770check_shared_dpll_state(struct drm_device *dev)
12771{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012772 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012773 struct intel_crtc *crtc;
12774 struct intel_dpll_hw_state dpll_hw_state;
12775 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012776
12777 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12778 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12779 int enabled_crtcs = 0, active_crtcs = 0;
12780 bool active;
12781
12782 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12783
12784 DRM_DEBUG_KMS("%s\n", pll->name);
12785
12786 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12787
Rob Clarke2c719b2014-12-15 13:56:32 -050012788 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012789 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012790 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012791 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012792 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012793 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012794 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012795 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012796 "pll on state mismatch (expected %i, found %i)\n",
12797 pll->on, active);
12798
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012799 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012800 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012801 enabled_crtcs++;
12802 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12803 active_crtcs++;
12804 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012805 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012806 "pll active crtcs mismatch (expected %i, found %i)\n",
12807 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012808 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012809 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012810 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012811
Rob Clarke2c719b2014-12-15 13:56:32 -050012812 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012813 sizeof(dpll_hw_state)),
12814 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012815 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012816}
12817
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012818void
12819intel_modeset_check_state(struct drm_device *dev)
12820{
Damien Lespiau08db6652014-11-04 17:06:52 +000012821 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012822 check_connector_state(dev);
12823 check_encoder_state(dev);
12824 check_crtc_state(dev);
12825 check_shared_dpll_state(dev);
12826}
12827
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012828void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012829 int dotclock)
12830{
12831 /*
12832 * FDI already provided one idea for the dotclock.
12833 * Yell if the encoder disagrees.
12834 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012835 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012836 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012837 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012838}
12839
Ville Syrjälä80715b22014-05-15 20:23:23 +030012840static void update_scanline_offset(struct intel_crtc *crtc)
12841{
12842 struct drm_device *dev = crtc->base.dev;
12843
12844 /*
12845 * The scanline counter increments at the leading edge of hsync.
12846 *
12847 * On most platforms it starts counting from vtotal-1 on the
12848 * first active line. That means the scanline counter value is
12849 * always one less than what we would expect. Ie. just after
12850 * start of vblank, which also occurs at start of hsync (on the
12851 * last active line), the scanline counter will read vblank_start-1.
12852 *
12853 * On gen2 the scanline counter starts counting from 1 instead
12854 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12855 * to keep the value positive), instead of adding one.
12856 *
12857 * On HSW+ the behaviour of the scanline counter depends on the output
12858 * type. For DP ports it behaves like most other platforms, but on HDMI
12859 * there's an extra 1 line difference. So we need to add two instead of
12860 * one to the value.
12861 */
12862 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012863 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012864 int vtotal;
12865
12866 vtotal = mode->crtc_vtotal;
12867 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12868 vtotal /= 2;
12869
12870 crtc->scanline_offset = vtotal - 1;
12871 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012872 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012873 crtc->scanline_offset = 2;
12874 } else
12875 crtc->scanline_offset = 1;
12876}
12877
Maarten Lankhorstad421372015-06-15 12:33:42 +020012878static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012879{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012880 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012881 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012882 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012883 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012884 struct intel_crtc_state *intel_crtc_state;
12885 struct drm_crtc *crtc;
12886 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012887 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012888
12889 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012890 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012891
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012892 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012893 int dpll;
12894
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012895 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012896 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012897 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012898
Maarten Lankhorstad421372015-06-15 12:33:42 +020012899 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012900 continue;
12901
Maarten Lankhorstad421372015-06-15 12:33:42 +020012902 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012903
Maarten Lankhorstad421372015-06-15 12:33:42 +020012904 if (!shared_dpll)
12905 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12906
12907 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012908 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012909}
12910
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012911/*
12912 * This implements the workaround described in the "notes" section of the mode
12913 * set sequence documentation. When going from no pipes or single pipe to
12914 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12915 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12916 */
12917static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12918{
12919 struct drm_crtc_state *crtc_state;
12920 struct intel_crtc *intel_crtc;
12921 struct drm_crtc *crtc;
12922 struct intel_crtc_state *first_crtc_state = NULL;
12923 struct intel_crtc_state *other_crtc_state = NULL;
12924 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12925 int i;
12926
12927 /* look at all crtc's that are going to be enabled in during modeset */
12928 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12929 intel_crtc = to_intel_crtc(crtc);
12930
12931 if (!crtc_state->active || !needs_modeset(crtc_state))
12932 continue;
12933
12934 if (first_crtc_state) {
12935 other_crtc_state = to_intel_crtc_state(crtc_state);
12936 break;
12937 } else {
12938 first_crtc_state = to_intel_crtc_state(crtc_state);
12939 first_pipe = intel_crtc->pipe;
12940 }
12941 }
12942
12943 /* No workaround needed? */
12944 if (!first_crtc_state)
12945 return 0;
12946
12947 /* w/a possibly needed, check how many crtc's are already enabled. */
12948 for_each_intel_crtc(state->dev, intel_crtc) {
12949 struct intel_crtc_state *pipe_config;
12950
12951 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12952 if (IS_ERR(pipe_config))
12953 return PTR_ERR(pipe_config);
12954
12955 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12956
12957 if (!pipe_config->base.active ||
12958 needs_modeset(&pipe_config->base))
12959 continue;
12960
12961 /* 2 or more enabled crtcs means no need for w/a */
12962 if (enabled_pipe != INVALID_PIPE)
12963 return 0;
12964
12965 enabled_pipe = intel_crtc->pipe;
12966 }
12967
12968 if (enabled_pipe != INVALID_PIPE)
12969 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12970 else if (other_crtc_state)
12971 other_crtc_state->hsw_workaround_pipe = first_pipe;
12972
12973 return 0;
12974}
12975
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012976static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12977{
12978 struct drm_crtc *crtc;
12979 struct drm_crtc_state *crtc_state;
12980 int ret = 0;
12981
12982 /* add all active pipes to the state */
12983 for_each_crtc(state->dev, crtc) {
12984 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12985 if (IS_ERR(crtc_state))
12986 return PTR_ERR(crtc_state);
12987
12988 if (!crtc_state->active || needs_modeset(crtc_state))
12989 continue;
12990
12991 crtc_state->mode_changed = true;
12992
12993 ret = drm_atomic_add_affected_connectors(state, crtc);
12994 if (ret)
12995 break;
12996
12997 ret = drm_atomic_add_affected_planes(state, crtc);
12998 if (ret)
12999 break;
13000 }
13001
13002 return ret;
13003}
13004
13005
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013006/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013007static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013008{
13009 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013010 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013011 int ret;
13012
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013013 if (!check_digital_port_conflicts(state)) {
13014 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13015 return -EINVAL;
13016 }
13017
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013018 /*
13019 * See if the config requires any additional preparation, e.g.
13020 * to adjust global state with pipes off. We need to do this
13021 * here so we can get the modeset_pipe updated config for the new
13022 * mode set on this crtc. For other crtcs we need to use the
13023 * adjusted_mode bits in the crtc directly.
13024 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013025 if (dev_priv->display.modeset_calc_cdclk) {
13026 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013028 ret = dev_priv->display.modeset_calc_cdclk(state);
13029
13030 cdclk = to_intel_atomic_state(state)->cdclk;
13031 if (!ret && cdclk != dev_priv->cdclk_freq)
13032 ret = intel_modeset_all_pipes(state);
13033
13034 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013035 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013036 } else
13037 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013038
Maarten Lankhorstad421372015-06-15 12:33:42 +020013039 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013040
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013041 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013042 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013043
Maarten Lankhorstad421372015-06-15 12:33:42 +020013044 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013045}
13046
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013047static int
13048intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013049{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013050 struct drm_crtc *crtc;
13051 struct drm_crtc_state *crtc_state;
13052 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013053 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013054
13055 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013056 if (ret)
13057 return ret;
13058
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013059 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013060 if (!crtc_state->enable) {
13061 if (needs_modeset(crtc_state))
13062 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013063 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013064 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013065
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013066 if (to_intel_crtc_state(crtc_state)->quirks &
13067 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13068 ret = drm_atomic_add_affected_planes(state, crtc);
13069 if (ret)
13070 return ret;
13071
13072 /*
13073 * We ought to handle i915.fastboot here.
13074 * If no modeset is required and the primary plane has
13075 * a fb, update the members of crtc_state as needed,
13076 * and run the necessary updates during vblank evasion.
13077 */
13078 }
13079
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013080 if (!needs_modeset(crtc_state)) {
13081 ret = drm_atomic_add_affected_connectors(state, crtc);
13082 if (ret)
13083 return ret;
13084 }
13085
13086 ret = intel_modeset_pipe_config(crtc,
13087 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013088 if (ret)
13089 return ret;
13090
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013091 if (needs_modeset(crtc_state))
13092 any_ms = true;
13093
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013094 intel_dump_pipe_config(to_intel_crtc(crtc),
13095 to_intel_crtc_state(crtc_state),
13096 "[modeset]");
13097 }
13098
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013099 if (any_ms) {
13100 ret = intel_modeset_checks(state);
13101
13102 if (ret)
13103 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013104 } else
13105 to_intel_atomic_state(state)->cdclk =
13106 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013107
13108 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013109}
13110
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013111static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013112{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013113 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013114 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013115 struct drm_crtc *crtc;
13116 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013117 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013118 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013119 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013120
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013121 ret = drm_atomic_helper_prepare_planes(dev, state);
13122 if (ret)
13123 return ret;
13124
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013125 drm_atomic_helper_swap_state(dev, state);
13126
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13129
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013130 if (!needs_modeset(crtc->state))
13131 continue;
13132
Ville Syrjälä852eb002015-06-24 22:00:07 +030013133 intel_pre_plane_update(intel_crtc);
13134
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013135 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013136 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013137
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013138 if (crtc_state->active) {
13139 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13140 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013141 intel_crtc->active = false;
13142 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013143 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013144 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013145
Daniel Vetterea9d7582012-07-10 10:42:52 +020013146 /* Only after disabling all output pipelines that will be changed can we
13147 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013148 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013149
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013150 /* The state has been swaped above, so state actually contains the
13151 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013152 if (any_ms)
13153 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013154
Daniel Vettera6778b32012-07-02 09:56:42 +020013155 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013156 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013157 if (needs_modeset(crtc->state) && crtc->state->active) {
13158 update_scanline_offset(to_intel_crtc(crtc));
13159 dev_priv->display.crtc_enable(crtc);
13160 }
13161
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013162 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013163 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013164
Daniel Vettera6778b32012-07-02 09:56:42 +020013165 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013167 drm_atomic_helper_cleanup_planes(dev, state);
13168
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013169 drm_atomic_state_free(state);
13170
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013171 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013172}
13173
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013174static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013175{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013176 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013177 int ret;
13178
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013179 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013180 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013181 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013182
13183 return ret;
13184}
13185
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013186static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013187{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013188 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013189
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013190 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013191 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013192 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013193
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013194 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013195}
13196
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013197void intel_crtc_restore_mode(struct drm_crtc *crtc)
13198{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013199 struct drm_device *dev = crtc->dev;
13200 struct drm_atomic_state *state;
13201 struct intel_encoder *encoder;
13202 struct intel_connector *connector;
13203 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013204 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013205 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013206
13207 state = drm_atomic_state_alloc(dev);
13208 if (!state) {
13209 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13210 crtc->base.id);
13211 return;
13212 }
13213
13214 state->acquire_ctx = dev->mode_config.acquire_ctx;
13215
13216 /* The force restore path in the HW readout code relies on the staged
13217 * config still keeping the user requested config while the actual
13218 * state has been overwritten by the configuration read from HW. We
13219 * need to copy the staged config to the atomic state, otherwise the
13220 * mode set will just reapply the state the HW is already in. */
13221 for_each_intel_encoder(dev, encoder) {
13222 if (&encoder->new_crtc->base != crtc)
13223 continue;
13224
13225 for_each_intel_connector(dev, connector) {
13226 if (connector->new_encoder != encoder)
13227 continue;
13228
13229 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13230 if (IS_ERR(connector_state)) {
13231 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13232 connector->base.base.id,
13233 connector->base.name,
13234 PTR_ERR(connector_state));
13235 continue;
13236 }
13237
13238 connector_state->crtc = crtc;
13239 connector_state->best_encoder = &encoder->base;
13240 }
13241 }
13242
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013243 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13244 if (IS_ERR(crtc_state)) {
13245 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13246 crtc->base.id, PTR_ERR(crtc_state));
13247 drm_atomic_state_free(state);
13248 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013249 }
13250
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013251 crtc_state->base.active = crtc_state->base.enable =
13252 to_intel_crtc(crtc)->new_enabled;
13253
13254 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13255
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013256 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13257 crtc->primary->fb, crtc->x, crtc->y);
13258
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013259 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013260 if (ret)
13261 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013262}
13263
Daniel Vetter25c5b262012-07-08 22:08:04 +020013264#undef for_each_intel_crtc_masked
13265
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013266static bool intel_connector_in_mode_set(struct intel_connector *connector,
13267 struct drm_mode_set *set)
13268{
13269 int ro;
13270
13271 for (ro = 0; ro < set->num_connectors; ro++)
13272 if (set->connectors[ro] == &connector->base)
13273 return true;
13274
13275 return false;
13276}
13277
Daniel Vetter2e431052012-07-04 22:42:15 +020013278static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013279intel_modeset_stage_output_state(struct drm_device *dev,
13280 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013281 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013282{
Daniel Vetter9a935852012-07-05 22:34:27 +020013283 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013284 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013285 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013286 struct drm_crtc *crtc;
13287 struct drm_crtc_state *crtc_state;
13288 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013289
Damien Lespiau9abdda72013-02-13 13:29:23 +000013290 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013291 * of connectors. For paranoia, double-check this. */
13292 WARN_ON(!set->fb && (set->num_connectors != 0));
13293 WARN_ON(set->fb && (set->num_connectors == 0));
13294
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013295 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013296 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13297
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013298 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13299 continue;
13300
13301 connector_state =
13302 drm_atomic_get_connector_state(state, &connector->base);
13303 if (IS_ERR(connector_state))
13304 return PTR_ERR(connector_state);
13305
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013306 if (in_mode_set) {
13307 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013308 connector_state->best_encoder =
13309 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013310 }
13311
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013312 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013313 continue;
13314
Daniel Vetter9a935852012-07-05 22:34:27 +020013315 /* If we disable the crtc, disable all its connectors. Also, if
13316 * the connector is on the changing crtc but not on the new
13317 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013318 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013319 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013320
13321 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13322 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013323 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013324 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013325 }
13326 /* connector->new_encoder is now updated for all connectors. */
13327
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013328 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13329 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013330
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013331 if (!connector_state->best_encoder) {
13332 ret = drm_atomic_set_crtc_for_connector(connector_state,
13333 NULL);
13334 if (ret)
13335 return ret;
13336
Daniel Vetter50f56112012-07-02 09:35:43 +020013337 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013338 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013339
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013340 if (intel_connector_in_mode_set(connector, set)) {
13341 struct drm_crtc *crtc = connector->base.state->crtc;
13342
13343 /* If this connector was in a previous crtc, add it
13344 * to the state. We might need to disable it. */
13345 if (crtc) {
13346 crtc_state =
13347 drm_atomic_get_crtc_state(state, crtc);
13348 if (IS_ERR(crtc_state))
13349 return PTR_ERR(crtc_state);
13350 }
13351
13352 ret = drm_atomic_set_crtc_for_connector(connector_state,
13353 set->crtc);
13354 if (ret)
13355 return ret;
13356 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013357
13358 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013359 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13360 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013361 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013362 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013363
Daniel Vetter9a935852012-07-05 22:34:27 +020013364 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13365 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013366 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013367 connector_state->crtc->base.id);
13368
13369 if (connector_state->best_encoder != &connector->encoder->base)
13370 connector->encoder =
13371 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013372 }
13373
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013374 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013375 bool has_connectors;
13376
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013377 ret = drm_atomic_add_affected_connectors(state, crtc);
13378 if (ret)
13379 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013380
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013381 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13382 if (has_connectors != crtc_state->enable)
13383 crtc_state->enable =
13384 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013385 }
13386
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013387 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13388 set->fb, set->x, set->y);
13389 if (ret)
13390 return ret;
13391
13392 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13393 if (IS_ERR(crtc_state))
13394 return PTR_ERR(crtc_state);
13395
Matt Roperce522992015-06-05 15:08:24 -070013396 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13397 if (ret)
13398 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013399
13400 if (set->num_connectors)
13401 crtc_state->active = true;
13402
Daniel Vetter2e431052012-07-04 22:42:15 +020013403 return 0;
13404}
13405
13406static int intel_crtc_set_config(struct drm_mode_set *set)
13407{
13408 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013409 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013410 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013411
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013412 BUG_ON(!set);
13413 BUG_ON(!set->crtc);
13414 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013415
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013416 /* Enforce sane interface api - has been abused by the fb helper. */
13417 BUG_ON(!set->mode && set->fb);
13418 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013419
Daniel Vetter2e431052012-07-04 22:42:15 +020013420 if (set->fb) {
13421 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13422 set->crtc->base.id, set->fb->base.id,
13423 (int)set->num_connectors, set->x, set->y);
13424 } else {
13425 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013426 }
13427
13428 dev = set->crtc->dev;
13429
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013430 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013431 if (!state)
13432 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013433
13434 state->acquire_ctx = dev->mode_config.acquire_ctx;
13435
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013436 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013437 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013438 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013439
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013440 ret = intel_modeset_compute_config(state);
13441 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013442 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013443
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013444 intel_update_pipe_size(to_intel_crtc(set->crtc));
13445
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013446 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013447 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013448 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13449 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013450 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013451
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013452out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013453 if (ret)
13454 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013455 return ret;
13456}
13457
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013458static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013459 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013460 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013461 .destroy = intel_crtc_destroy,
13462 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013463 .atomic_duplicate_state = intel_crtc_duplicate_state,
13464 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013465};
13466
Daniel Vetter53589012013-06-05 13:34:16 +020013467static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13468 struct intel_shared_dpll *pll,
13469 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013470{
Daniel Vetter53589012013-06-05 13:34:16 +020013471 uint32_t val;
13472
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013473 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013474 return false;
13475
Daniel Vetter53589012013-06-05 13:34:16 +020013476 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013477 hw_state->dpll = val;
13478 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13479 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013480
13481 return val & DPLL_VCO_ENABLE;
13482}
13483
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013484static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13485 struct intel_shared_dpll *pll)
13486{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013487 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13488 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013489}
13490
Daniel Vettere7b903d2013-06-05 13:34:14 +020013491static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13492 struct intel_shared_dpll *pll)
13493{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013494 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013495 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013496
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013497 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013498
13499 /* Wait for the clocks to stabilize. */
13500 POSTING_READ(PCH_DPLL(pll->id));
13501 udelay(150);
13502
13503 /* The pixel multiplier can only be updated once the
13504 * DPLL is enabled and the clocks are stable.
13505 *
13506 * So write it again.
13507 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013508 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013509 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013510 udelay(200);
13511}
13512
13513static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13514 struct intel_shared_dpll *pll)
13515{
13516 struct drm_device *dev = dev_priv->dev;
13517 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013518
13519 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013520 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013521 if (intel_crtc_to_shared_dpll(crtc) == pll)
13522 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13523 }
13524
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013525 I915_WRITE(PCH_DPLL(pll->id), 0);
13526 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013527 udelay(200);
13528}
13529
Daniel Vetter46edb022013-06-05 13:34:12 +020013530static char *ibx_pch_dpll_names[] = {
13531 "PCH DPLL A",
13532 "PCH DPLL B",
13533};
13534
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013535static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013536{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013537 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013538 int i;
13539
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013540 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013541
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013542 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013543 dev_priv->shared_dplls[i].id = i;
13544 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013545 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013546 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13547 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013548 dev_priv->shared_dplls[i].get_hw_state =
13549 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013550 }
13551}
13552
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013553static void intel_shared_dpll_init(struct drm_device *dev)
13554{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013556
Ville Syrjäläb6283052015-06-03 15:45:07 +030013557 intel_update_cdclk(dev);
13558
Daniel Vetter9cd86932014-06-25 22:01:57 +030013559 if (HAS_DDI(dev))
13560 intel_ddi_pll_init(dev);
13561 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013562 ibx_pch_dpll_init(dev);
13563 else
13564 dev_priv->num_shared_dpll = 0;
13565
13566 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567}
13568
Matt Roper6beb8c232014-12-01 15:40:14 -080013569/**
13570 * intel_prepare_plane_fb - Prepare fb for usage on plane
13571 * @plane: drm plane to prepare for
13572 * @fb: framebuffer to prepare for presentation
13573 *
13574 * Prepares a framebuffer for usage on a display plane. Generally this
13575 * involves pinning the underlying object and updating the frontbuffer tracking
13576 * bits. Some older platforms need special physical address handling for
13577 * cursor planes.
13578 *
13579 * Returns 0 on success, negative error code on failure.
13580 */
13581int
13582intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013583 struct drm_framebuffer *fb,
13584 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013585{
13586 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013587 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013588 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13589 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013590 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013591
Matt Roperea2c67b2014-12-23 10:41:52 -080013592 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013593 return 0;
13594
Matt Roper4c345742014-07-09 16:22:10 -070013595 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013596
Matt Roper6beb8c232014-12-01 15:40:14 -080013597 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13598 INTEL_INFO(dev)->cursor_needs_physical) {
13599 int align = IS_I830(dev) ? 16 * 1024 : 256;
13600 ret = i915_gem_object_attach_phys(obj, align);
13601 if (ret)
13602 DRM_DEBUG_KMS("failed to attach phys object\n");
13603 } else {
John Harrison91af1272015-06-18 13:14:56 +010013604 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013605 }
13606
13607 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013608 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013609
13610 mutex_unlock(&dev->struct_mutex);
13611
13612 return ret;
13613}
13614
Matt Roper38f3ce32014-12-02 07:45:25 -080013615/**
13616 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13617 * @plane: drm plane to clean up for
13618 * @fb: old framebuffer that was on plane
13619 *
13620 * Cleans up a framebuffer that has just been removed from a plane.
13621 */
13622void
13623intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013624 struct drm_framebuffer *fb,
13625 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013626{
13627 struct drm_device *dev = plane->dev;
13628 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13629
13630 if (WARN_ON(!obj))
13631 return;
13632
13633 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13634 !INTEL_INFO(dev)->cursor_needs_physical) {
13635 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013636 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013637 mutex_unlock(&dev->struct_mutex);
13638 }
Matt Roper465c1202014-05-29 08:06:54 -070013639}
13640
Chandra Konduru6156a452015-04-27 13:48:39 -070013641int
13642skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13643{
13644 int max_scale;
13645 struct drm_device *dev;
13646 struct drm_i915_private *dev_priv;
13647 int crtc_clock, cdclk;
13648
13649 if (!intel_crtc || !crtc_state)
13650 return DRM_PLANE_HELPER_NO_SCALING;
13651
13652 dev = intel_crtc->base.dev;
13653 dev_priv = dev->dev_private;
13654 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013655 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013656
13657 if (!crtc_clock || !cdclk)
13658 return DRM_PLANE_HELPER_NO_SCALING;
13659
13660 /*
13661 * skl max scale is lower of:
13662 * close to 3 but not 3, -1 is for that purpose
13663 * or
13664 * cdclk/crtc_clock
13665 */
13666 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13667
13668 return max_scale;
13669}
13670
Matt Roper465c1202014-05-29 08:06:54 -070013671static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013672intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013673 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013674 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013675{
Matt Roper2b875c22014-12-01 15:40:13 -080013676 struct drm_crtc *crtc = state->base.crtc;
13677 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013678 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013679 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13680 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013681
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013682 /* use scaler when colorkey is not required */
13683 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013684 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013685 min_scale = 1;
13686 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013687 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013688 }
Sonika Jindald8106362015-04-10 14:37:28 +053013689
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013690 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13691 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013692 min_scale, max_scale,
13693 can_position, true,
13694 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013695}
13696
Gustavo Padovan14af2932014-10-24 14:51:31 +010013697static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013698intel_commit_primary_plane(struct drm_plane *plane,
13699 struct intel_plane_state *state)
13700{
Matt Roper2b875c22014-12-01 15:40:13 -080013701 struct drm_crtc *crtc = state->base.crtc;
13702 struct drm_framebuffer *fb = state->base.fb;
13703 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013704 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013705 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013706 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013707
Matt Roperea2c67b2014-12-23 10:41:52 -080013708 crtc = crtc ? crtc : plane->crtc;
13709 intel_crtc = to_intel_crtc(crtc);
13710
Matt Ropercf4c7c12014-12-04 10:27:42 -080013711 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013712 crtc->x = src->x1 >> 16;
13713 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013714
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013715 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013716 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013717
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013718 if (state->visible)
13719 /* FIXME: kill this fastboot hack */
13720 intel_update_pipe_size(intel_crtc);
13721
13722 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013723}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013724
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013725static void
13726intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013727 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013728{
13729 struct drm_device *dev = plane->dev;
13730 struct drm_i915_private *dev_priv = dev->dev_private;
13731
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013732 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13733}
13734
Matt Roper32b7eee2014-12-24 07:59:06 -080013735static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13736{
13737 struct drm_device *dev = crtc->dev;
13738 struct drm_i915_private *dev_priv = dev->dev_private;
13739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013740
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013741 if (!needs_modeset(crtc->state))
13742 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013743
Ville Syrjäläf015c552015-06-24 22:00:02 +030013744 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013745 intel_update_watermarks(crtc);
13746
13747 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013748
13749 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013750 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013751 intel_crtc->atomic.evade =
13752 intel_pipe_update_start(intel_crtc,
13753 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013754
13755 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13756 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013757}
13758
13759static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13760{
13761 struct drm_device *dev = crtc->dev;
13762 struct drm_i915_private *dev_priv = dev->dev_private;
13763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013764
Matt Roperc34c9ee2014-12-23 10:41:50 -080013765 if (intel_crtc->atomic.evade)
13766 intel_pipe_update_end(intel_crtc,
13767 intel_crtc->atomic.start_vbl_count);
13768
Matt Roper32b7eee2014-12-24 07:59:06 -080013769 intel_runtime_pm_put(dev_priv);
13770
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013771 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013772}
13773
Matt Ropercf4c7c12014-12-04 10:27:42 -080013774/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013775 * intel_plane_destroy - destroy a plane
13776 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013777 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013778 * Common destruction function for all types of planes (primary, cursor,
13779 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013780 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013781void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013782{
13783 struct intel_plane *intel_plane = to_intel_plane(plane);
13784 drm_plane_cleanup(plane);
13785 kfree(intel_plane);
13786}
13787
Matt Roper65a3fea2015-01-21 16:35:42 -080013788const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013789 .update_plane = drm_atomic_helper_update_plane,
13790 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013791 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013792 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013793 .atomic_get_property = intel_plane_atomic_get_property,
13794 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013795 .atomic_duplicate_state = intel_plane_duplicate_state,
13796 .atomic_destroy_state = intel_plane_destroy_state,
13797
Matt Roper465c1202014-05-29 08:06:54 -070013798};
13799
13800static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13801 int pipe)
13802{
13803 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013804 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013805 const uint32_t *intel_primary_formats;
13806 int num_formats;
13807
13808 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13809 if (primary == NULL)
13810 return NULL;
13811
Matt Roper8e7d6882015-01-21 16:35:41 -080013812 state = intel_create_plane_state(&primary->base);
13813 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013814 kfree(primary);
13815 return NULL;
13816 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013817 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013818
Matt Roper465c1202014-05-29 08:06:54 -070013819 primary->can_scale = false;
13820 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013821 if (INTEL_INFO(dev)->gen >= 9) {
13822 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013823 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013824 }
Matt Roper465c1202014-05-29 08:06:54 -070013825 primary->pipe = pipe;
13826 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013827 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013828 primary->check_plane = intel_check_primary_plane;
13829 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013830 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013831 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13832 primary->plane = !pipe;
13833
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013834 if (INTEL_INFO(dev)->gen >= 9) {
13835 intel_primary_formats = skl_primary_formats;
13836 num_formats = ARRAY_SIZE(skl_primary_formats);
13837 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013838 intel_primary_formats = i965_primary_formats;
13839 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013840 } else {
13841 intel_primary_formats = i8xx_primary_formats;
13842 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013843 }
13844
13845 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013846 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013847 intel_primary_formats, num_formats,
13848 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013849
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013850 if (INTEL_INFO(dev)->gen >= 4)
13851 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013852
Matt Roperea2c67b2014-12-23 10:41:52 -080013853 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13854
Matt Roper465c1202014-05-29 08:06:54 -070013855 return &primary->base;
13856}
13857
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013858void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13859{
13860 if (!dev->mode_config.rotation_property) {
13861 unsigned long flags = BIT(DRM_ROTATE_0) |
13862 BIT(DRM_ROTATE_180);
13863
13864 if (INTEL_INFO(dev)->gen >= 9)
13865 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13866
13867 dev->mode_config.rotation_property =
13868 drm_mode_create_rotation_property(dev, flags);
13869 }
13870 if (dev->mode_config.rotation_property)
13871 drm_object_attach_property(&plane->base.base,
13872 dev->mode_config.rotation_property,
13873 plane->base.state->rotation);
13874}
13875
Matt Roper3d7d6512014-06-10 08:28:13 -070013876static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013877intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013878 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013879 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013880{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013881 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013882 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013883 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013884 unsigned stride;
13885 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013886
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013887 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13888 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013889 DRM_PLANE_HELPER_NO_SCALING,
13890 DRM_PLANE_HELPER_NO_SCALING,
13891 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013892 if (ret)
13893 return ret;
13894
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013895 /* if we want to turn off the cursor ignore width and height */
13896 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013897 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013898
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013899 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013900 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013901 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13902 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013903 return -EINVAL;
13904 }
13905
Matt Roperea2c67b2014-12-23 10:41:52 -080013906 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13907 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013908 DRM_DEBUG_KMS("buffer is too small\n");
13909 return -ENOMEM;
13910 }
13911
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013912 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013913 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013914 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013915 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013916
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013917 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013918}
13919
Matt Roperf4a2cf22014-12-01 15:40:12 -080013920static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013921intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013922 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013923{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013924 intel_crtc_update_cursor(crtc, false);
13925}
13926
13927static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013928intel_commit_cursor_plane(struct drm_plane *plane,
13929 struct intel_plane_state *state)
13930{
Matt Roper2b875c22014-12-01 15:40:13 -080013931 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013932 struct drm_device *dev = plane->dev;
13933 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013934 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013935 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013936
Matt Roperea2c67b2014-12-23 10:41:52 -080013937 crtc = crtc ? crtc : plane->crtc;
13938 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013939
Matt Roperea2c67b2014-12-23 10:41:52 -080013940 plane->fb = state->base.fb;
13941 crtc->cursor_x = state->base.crtc_x;
13942 crtc->cursor_y = state->base.crtc_y;
13943
Gustavo Padovana912f122014-12-01 15:40:10 -080013944 if (intel_crtc->cursor_bo == obj)
13945 goto update;
13946
Matt Roperf4a2cf22014-12-01 15:40:12 -080013947 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013948 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013949 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013950 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013951 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013952 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013953
Gustavo Padovana912f122014-12-01 15:40:10 -080013954 intel_crtc->cursor_addr = addr;
13955 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013956
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013957update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013958 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013959 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013960}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013961
Matt Roper3d7d6512014-06-10 08:28:13 -070013962static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13963 int pipe)
13964{
13965 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013966 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013967
13968 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13969 if (cursor == NULL)
13970 return NULL;
13971
Matt Roper8e7d6882015-01-21 16:35:41 -080013972 state = intel_create_plane_state(&cursor->base);
13973 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013974 kfree(cursor);
13975 return NULL;
13976 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013977 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013978
Matt Roper3d7d6512014-06-10 08:28:13 -070013979 cursor->can_scale = false;
13980 cursor->max_downscale = 1;
13981 cursor->pipe = pipe;
13982 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013983 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013984 cursor->check_plane = intel_check_cursor_plane;
13985 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013986 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013987
13988 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013989 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013990 intel_cursor_formats,
13991 ARRAY_SIZE(intel_cursor_formats),
13992 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013993
13994 if (INTEL_INFO(dev)->gen >= 4) {
13995 if (!dev->mode_config.rotation_property)
13996 dev->mode_config.rotation_property =
13997 drm_mode_create_rotation_property(dev,
13998 BIT(DRM_ROTATE_0) |
13999 BIT(DRM_ROTATE_180));
14000 if (dev->mode_config.rotation_property)
14001 drm_object_attach_property(&cursor->base.base,
14002 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014003 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014004 }
14005
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014006 if (INTEL_INFO(dev)->gen >=9)
14007 state->scaler_id = -1;
14008
Matt Roperea2c67b2014-12-23 10:41:52 -080014009 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14010
Matt Roper3d7d6512014-06-10 08:28:13 -070014011 return &cursor->base;
14012}
14013
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014014static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14015 struct intel_crtc_state *crtc_state)
14016{
14017 int i;
14018 struct intel_scaler *intel_scaler;
14019 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14020
14021 for (i = 0; i < intel_crtc->num_scalers; i++) {
14022 intel_scaler = &scaler_state->scalers[i];
14023 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014024 intel_scaler->mode = PS_SCALER_MODE_DYN;
14025 }
14026
14027 scaler_state->scaler_id = -1;
14028}
14029
Hannes Ederb358d0a2008-12-18 21:18:47 +010014030static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014031{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014032 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014033 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014034 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014035 struct drm_plane *primary = NULL;
14036 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014037 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014038
Daniel Vetter955382f2013-09-19 14:05:45 +020014039 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014040 if (intel_crtc == NULL)
14041 return;
14042
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014043 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14044 if (!crtc_state)
14045 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014046 intel_crtc->config = crtc_state;
14047 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014048 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014049
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014050 /* initialize shared scalers */
14051 if (INTEL_INFO(dev)->gen >= 9) {
14052 if (pipe == PIPE_C)
14053 intel_crtc->num_scalers = 1;
14054 else
14055 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14056
14057 skl_init_scalers(dev, intel_crtc, crtc_state);
14058 }
14059
Matt Roper465c1202014-05-29 08:06:54 -070014060 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014061 if (!primary)
14062 goto fail;
14063
14064 cursor = intel_cursor_plane_create(dev, pipe);
14065 if (!cursor)
14066 goto fail;
14067
Matt Roper465c1202014-05-29 08:06:54 -070014068 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014069 cursor, &intel_crtc_funcs);
14070 if (ret)
14071 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014072
14073 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014074 for (i = 0; i < 256; i++) {
14075 intel_crtc->lut_r[i] = i;
14076 intel_crtc->lut_g[i] = i;
14077 intel_crtc->lut_b[i] = i;
14078 }
14079
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014080 /*
14081 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014082 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014083 */
Jesse Barnes80824002009-09-10 15:28:06 -070014084 intel_crtc->pipe = pipe;
14085 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014086 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014087 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014088 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014089 }
14090
Chris Wilson4b0e3332014-05-30 16:35:26 +030014091 intel_crtc->cursor_base = ~0;
14092 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014093 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014094
Ville Syrjälä852eb002015-06-24 22:00:07 +030014095 intel_crtc->wm.cxsr_allowed = true;
14096
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014097 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14098 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14099 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14100 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14101
Jesse Barnes79e53942008-11-07 14:24:08 -080014102 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014103
14104 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014105 return;
14106
14107fail:
14108 if (primary)
14109 drm_plane_cleanup(primary);
14110 if (cursor)
14111 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014112 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014113 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014114}
14115
Jesse Barnes752aa882013-10-31 18:55:49 +020014116enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14117{
14118 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014119 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014120
Rob Clark51fd3712013-11-19 12:10:12 -050014121 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014122
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014123 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014124 return INVALID_PIPE;
14125
14126 return to_intel_crtc(encoder->crtc)->pipe;
14127}
14128
Carl Worth08d7b3d2009-04-29 14:43:54 -070014129int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014130 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014131{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014132 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014133 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014134 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014135
Rob Clark7707e652014-07-17 23:30:04 -040014136 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014137
Rob Clark7707e652014-07-17 23:30:04 -040014138 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014139 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014140 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014141 }
14142
Rob Clark7707e652014-07-17 23:30:04 -040014143 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014144 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014145
Daniel Vetterc05422d2009-08-11 16:05:30 +020014146 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014147}
14148
Daniel Vetter66a92782012-07-12 20:08:18 +020014149static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014150{
Daniel Vetter66a92782012-07-12 20:08:18 +020014151 struct drm_device *dev = encoder->base.dev;
14152 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014153 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014154 int entry = 0;
14155
Damien Lespiaub2784e12014-08-05 11:29:37 +010014156 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014157 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014158 index_mask |= (1 << entry);
14159
Jesse Barnes79e53942008-11-07 14:24:08 -080014160 entry++;
14161 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014162
Jesse Barnes79e53942008-11-07 14:24:08 -080014163 return index_mask;
14164}
14165
Chris Wilson4d302442010-12-14 19:21:29 +000014166static bool has_edp_a(struct drm_device *dev)
14167{
14168 struct drm_i915_private *dev_priv = dev->dev_private;
14169
14170 if (!IS_MOBILE(dev))
14171 return false;
14172
14173 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14174 return false;
14175
Damien Lespiaue3589902014-02-07 19:12:50 +000014176 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014177 return false;
14178
14179 return true;
14180}
14181
Jesse Barnes84b4e042014-06-25 08:24:29 -070014182static bool intel_crt_present(struct drm_device *dev)
14183{
14184 struct drm_i915_private *dev_priv = dev->dev_private;
14185
Damien Lespiau884497e2013-12-03 13:56:23 +000014186 if (INTEL_INFO(dev)->gen >= 9)
14187 return false;
14188
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014189 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014190 return false;
14191
14192 if (IS_CHERRYVIEW(dev))
14193 return false;
14194
14195 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14196 return false;
14197
14198 return true;
14199}
14200
Jesse Barnes79e53942008-11-07 14:24:08 -080014201static void intel_setup_outputs(struct drm_device *dev)
14202{
Eric Anholt725e30a2009-01-22 13:01:02 -080014203 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014204 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014205 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014206
Daniel Vetterc9093352013-06-06 22:22:47 +020014207 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014208
Jesse Barnes84b4e042014-06-25 08:24:29 -070014209 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014210 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014211
Vandana Kannanc776eb22014-08-19 12:05:01 +053014212 if (IS_BROXTON(dev)) {
14213 /*
14214 * FIXME: Broxton doesn't support port detection via the
14215 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14216 * detect the ports.
14217 */
14218 intel_ddi_init(dev, PORT_A);
14219 intel_ddi_init(dev, PORT_B);
14220 intel_ddi_init(dev, PORT_C);
14221 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014222 int found;
14223
Jesse Barnesde31fac2015-03-06 15:53:32 -080014224 /*
14225 * Haswell uses DDI functions to detect digital outputs.
14226 * On SKL pre-D0 the strap isn't connected, so we assume
14227 * it's there.
14228 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014229 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014230 /* WaIgnoreDDIAStrap: skl */
14231 if (found ||
14232 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014233 intel_ddi_init(dev, PORT_A);
14234
14235 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14236 * register */
14237 found = I915_READ(SFUSE_STRAP);
14238
14239 if (found & SFUSE_STRAP_DDIB_DETECTED)
14240 intel_ddi_init(dev, PORT_B);
14241 if (found & SFUSE_STRAP_DDIC_DETECTED)
14242 intel_ddi_init(dev, PORT_C);
14243 if (found & SFUSE_STRAP_DDID_DETECTED)
14244 intel_ddi_init(dev, PORT_D);
14245 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014246 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014247 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014248
14249 if (has_edp_a(dev))
14250 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014251
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014252 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014253 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014254 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014255 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014256 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014257 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014258 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014259 }
14260
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014261 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014262 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014263
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014264 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014265 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014266
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014267 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014268 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014269
Daniel Vetter270b3042012-10-27 15:52:05 +020014270 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014271 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014272 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014273 /*
14274 * The DP_DETECTED bit is the latched state of the DDC
14275 * SDA pin at boot. However since eDP doesn't require DDC
14276 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14277 * eDP ports may have been muxed to an alternate function.
14278 * Thus we can't rely on the DP_DETECTED bit alone to detect
14279 * eDP ports. Consult the VBT as well as DP_DETECTED to
14280 * detect eDP ports.
14281 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014282 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14283 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014284 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14285 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014286 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14287 intel_dp_is_edp(dev, PORT_B))
14288 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014289
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014290 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14291 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014292 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14293 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014294 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14295 intel_dp_is_edp(dev, PORT_C))
14296 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014297
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014298 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014299 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014300 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14301 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014302 /* eDP not supported on port D, so don't check VBT */
14303 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14304 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014305 }
14306
Jani Nikula3cfca972013-08-27 15:12:26 +030014307 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014308 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014309 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014310
Paulo Zanonie2debe92013-02-18 19:00:27 -030014311 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014312 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014313 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014314 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14315 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014316 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014317 }
Ma Ling27185ae2009-08-24 13:50:23 +080014318
Imre Deake7281ea2013-05-08 13:14:08 +030014319 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014320 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014321 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014322
14323 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014324
Paulo Zanonie2debe92013-02-18 19:00:27 -030014325 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014326 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014327 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014328 }
Ma Ling27185ae2009-08-24 13:50:23 +080014329
Paulo Zanonie2debe92013-02-18 19:00:27 -030014330 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014331
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014332 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14333 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014334 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014335 }
Imre Deake7281ea2013-05-08 13:14:08 +030014336 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014337 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014338 }
Ma Ling27185ae2009-08-24 13:50:23 +080014339
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014340 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014341 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014342 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014343 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014344 intel_dvo_init(dev);
14345
Zhenyu Wang103a1962009-11-27 11:44:36 +080014346 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 intel_tv_init(dev);
14348
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014349 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014350
Damien Lespiaub2784e12014-08-05 11:29:37 +010014351 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014352 encoder->base.possible_crtcs = encoder->crtc_mask;
14353 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014354 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014355 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014356
Paulo Zanonidde86e22012-12-01 12:04:25 -020014357 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014358
14359 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014360}
14361
14362static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14363{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014364 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014365 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014366
Daniel Vetteref2d6332014-02-10 18:00:38 +010014367 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014368 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014369 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014370 drm_gem_object_unreference(&intel_fb->obj->base);
14371 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014372 kfree(intel_fb);
14373}
14374
14375static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014376 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014377 unsigned int *handle)
14378{
14379 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014380 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014381
Chris Wilson05394f32010-11-08 19:18:58 +000014382 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014383}
14384
14385static const struct drm_framebuffer_funcs intel_fb_funcs = {
14386 .destroy = intel_user_framebuffer_destroy,
14387 .create_handle = intel_user_framebuffer_create_handle,
14388};
14389
Damien Lespiaub3218032015-02-27 11:15:18 +000014390static
14391u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14392 uint32_t pixel_format)
14393{
14394 u32 gen = INTEL_INFO(dev)->gen;
14395
14396 if (gen >= 9) {
14397 /* "The stride in bytes must not exceed the of the size of 8K
14398 * pixels and 32K bytes."
14399 */
14400 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14401 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14402 return 32*1024;
14403 } else if (gen >= 4) {
14404 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14405 return 16*1024;
14406 else
14407 return 32*1024;
14408 } else if (gen >= 3) {
14409 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14410 return 8*1024;
14411 else
14412 return 16*1024;
14413 } else {
14414 /* XXX DSPC is limited to 4k tiled */
14415 return 8*1024;
14416 }
14417}
14418
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014419static int intel_framebuffer_init(struct drm_device *dev,
14420 struct intel_framebuffer *intel_fb,
14421 struct drm_mode_fb_cmd2 *mode_cmd,
14422 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014423{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014424 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014425 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014426 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014427
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014428 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14429
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014430 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14431 /* Enforce that fb modifier and tiling mode match, but only for
14432 * X-tiled. This is needed for FBC. */
14433 if (!!(obj->tiling_mode == I915_TILING_X) !=
14434 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14435 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14436 return -EINVAL;
14437 }
14438 } else {
14439 if (obj->tiling_mode == I915_TILING_X)
14440 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14441 else if (obj->tiling_mode == I915_TILING_Y) {
14442 DRM_DEBUG("No Y tiling for legacy addfb\n");
14443 return -EINVAL;
14444 }
14445 }
14446
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014447 /* Passed in modifier sanity checking. */
14448 switch (mode_cmd->modifier[0]) {
14449 case I915_FORMAT_MOD_Y_TILED:
14450 case I915_FORMAT_MOD_Yf_TILED:
14451 if (INTEL_INFO(dev)->gen < 9) {
14452 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14453 mode_cmd->modifier[0]);
14454 return -EINVAL;
14455 }
14456 case DRM_FORMAT_MOD_NONE:
14457 case I915_FORMAT_MOD_X_TILED:
14458 break;
14459 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014460 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14461 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014462 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014463 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014464
Damien Lespiaub3218032015-02-27 11:15:18 +000014465 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14466 mode_cmd->pixel_format);
14467 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14468 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14469 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014470 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014471 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014472
Damien Lespiaub3218032015-02-27 11:15:18 +000014473 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14474 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014475 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014476 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14477 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014478 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014479 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014480 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014481 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014482
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014483 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014484 mode_cmd->pitches[0] != obj->stride) {
14485 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14486 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014487 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014488 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014489
Ville Syrjälä57779d02012-10-31 17:50:14 +020014490 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014491 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014492 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014493 case DRM_FORMAT_RGB565:
14494 case DRM_FORMAT_XRGB8888:
14495 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014496 break;
14497 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014498 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014499 DRM_DEBUG("unsupported pixel format: %s\n",
14500 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014501 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014502 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014503 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014504 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014505 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14506 DRM_DEBUG("unsupported pixel format: %s\n",
14507 drm_get_format_name(mode_cmd->pixel_format));
14508 return -EINVAL;
14509 }
14510 break;
14511 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014512 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014513 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014514 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014515 DRM_DEBUG("unsupported pixel format: %s\n",
14516 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014517 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014518 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014519 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014520 case DRM_FORMAT_ABGR2101010:
14521 if (!IS_VALLEYVIEW(dev)) {
14522 DRM_DEBUG("unsupported pixel format: %s\n",
14523 drm_get_format_name(mode_cmd->pixel_format));
14524 return -EINVAL;
14525 }
14526 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014527 case DRM_FORMAT_YUYV:
14528 case DRM_FORMAT_UYVY:
14529 case DRM_FORMAT_YVYU:
14530 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014531 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014532 DRM_DEBUG("unsupported pixel format: %s\n",
14533 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014534 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014535 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014536 break;
14537 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014538 DRM_DEBUG("unsupported pixel format: %s\n",
14539 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014540 return -EINVAL;
14541 }
14542
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014543 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14544 if (mode_cmd->offsets[0] != 0)
14545 return -EINVAL;
14546
Damien Lespiauec2c9812015-01-20 12:51:45 +000014547 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014548 mode_cmd->pixel_format,
14549 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014550 /* FIXME drm helper for size checks (especially planar formats)? */
14551 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14552 return -EINVAL;
14553
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014554 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14555 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014556 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014557
Jesse Barnes79e53942008-11-07 14:24:08 -080014558 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14559 if (ret) {
14560 DRM_ERROR("framebuffer init failed %d\n", ret);
14561 return ret;
14562 }
14563
Jesse Barnes79e53942008-11-07 14:24:08 -080014564 return 0;
14565}
14566
Jesse Barnes79e53942008-11-07 14:24:08 -080014567static struct drm_framebuffer *
14568intel_user_framebuffer_create(struct drm_device *dev,
14569 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014570 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014571{
Chris Wilson05394f32010-11-08 19:18:58 +000014572 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014573
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014574 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14575 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014576 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014577 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014578
Chris Wilsond2dff872011-04-19 08:36:26 +010014579 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014580}
14581
Daniel Vetter4520f532013-10-09 09:18:51 +020014582#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014583static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014584{
14585}
14586#endif
14587
Jesse Barnes79e53942008-11-07 14:24:08 -080014588static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014589 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014590 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014591 .atomic_check = intel_atomic_check,
14592 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014593 .atomic_state_alloc = intel_atomic_state_alloc,
14594 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014595};
14596
Jesse Barnese70236a2009-09-21 10:42:27 -070014597/* Set up chip specific display functions */
14598static void intel_init_display(struct drm_device *dev)
14599{
14600 struct drm_i915_private *dev_priv = dev->dev_private;
14601
Daniel Vetteree9300b2013-06-03 22:40:22 +020014602 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14603 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014604 else if (IS_CHERRYVIEW(dev))
14605 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014606 else if (IS_VALLEYVIEW(dev))
14607 dev_priv->display.find_dpll = vlv_find_best_dpll;
14608 else if (IS_PINEVIEW(dev))
14609 dev_priv->display.find_dpll = pnv_find_best_dpll;
14610 else
14611 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14612
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014613 if (INTEL_INFO(dev)->gen >= 9) {
14614 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014615 dev_priv->display.get_initial_plane_config =
14616 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014617 dev_priv->display.crtc_compute_clock =
14618 haswell_crtc_compute_clock;
14619 dev_priv->display.crtc_enable = haswell_crtc_enable;
14620 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014621 dev_priv->display.update_primary_plane =
14622 skylake_update_primary_plane;
14623 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014624 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014625 dev_priv->display.get_initial_plane_config =
14626 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014627 dev_priv->display.crtc_compute_clock =
14628 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014629 dev_priv->display.crtc_enable = haswell_crtc_enable;
14630 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014631 dev_priv->display.update_primary_plane =
14632 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014633 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014634 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014635 dev_priv->display.get_initial_plane_config =
14636 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014637 dev_priv->display.crtc_compute_clock =
14638 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014639 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14640 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014641 dev_priv->display.update_primary_plane =
14642 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014643 } else if (IS_VALLEYVIEW(dev)) {
14644 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014645 dev_priv->display.get_initial_plane_config =
14646 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014647 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014648 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14649 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014650 dev_priv->display.update_primary_plane =
14651 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014652 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014653 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014654 dev_priv->display.get_initial_plane_config =
14655 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014656 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014657 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14658 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014659 dev_priv->display.update_primary_plane =
14660 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014661 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014662
Jesse Barnese70236a2009-09-21 10:42:27 -070014663 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014664 if (IS_SKYLAKE(dev))
14665 dev_priv->display.get_display_clock_speed =
14666 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014667 else if (IS_BROXTON(dev))
14668 dev_priv->display.get_display_clock_speed =
14669 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014670 else if (IS_BROADWELL(dev))
14671 dev_priv->display.get_display_clock_speed =
14672 broadwell_get_display_clock_speed;
14673 else if (IS_HASWELL(dev))
14674 dev_priv->display.get_display_clock_speed =
14675 haswell_get_display_clock_speed;
14676 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014677 dev_priv->display.get_display_clock_speed =
14678 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014679 else if (IS_GEN5(dev))
14680 dev_priv->display.get_display_clock_speed =
14681 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014682 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014683 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014684 dev_priv->display.get_display_clock_speed =
14685 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014686 else if (IS_GM45(dev))
14687 dev_priv->display.get_display_clock_speed =
14688 gm45_get_display_clock_speed;
14689 else if (IS_CRESTLINE(dev))
14690 dev_priv->display.get_display_clock_speed =
14691 i965gm_get_display_clock_speed;
14692 else if (IS_PINEVIEW(dev))
14693 dev_priv->display.get_display_clock_speed =
14694 pnv_get_display_clock_speed;
14695 else if (IS_G33(dev) || IS_G4X(dev))
14696 dev_priv->display.get_display_clock_speed =
14697 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014698 else if (IS_I915G(dev))
14699 dev_priv->display.get_display_clock_speed =
14700 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014701 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014702 dev_priv->display.get_display_clock_speed =
14703 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014704 else if (IS_PINEVIEW(dev))
14705 dev_priv->display.get_display_clock_speed =
14706 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014707 else if (IS_I915GM(dev))
14708 dev_priv->display.get_display_clock_speed =
14709 i915gm_get_display_clock_speed;
14710 else if (IS_I865G(dev))
14711 dev_priv->display.get_display_clock_speed =
14712 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014713 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014714 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014715 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014716 else { /* 830 */
14717 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014718 dev_priv->display.get_display_clock_speed =
14719 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014720 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014721
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014722 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014723 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014724 } else if (IS_GEN6(dev)) {
14725 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014726 } else if (IS_IVYBRIDGE(dev)) {
14727 /* FIXME: detect B0+ stepping and use auto training */
14728 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014729 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014730 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014731 if (IS_BROADWELL(dev)) {
14732 dev_priv->display.modeset_commit_cdclk =
14733 broadwell_modeset_commit_cdclk;
14734 dev_priv->display.modeset_calc_cdclk =
14735 broadwell_modeset_calc_cdclk;
14736 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014737 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014738 dev_priv->display.modeset_commit_cdclk =
14739 valleyview_modeset_commit_cdclk;
14740 dev_priv->display.modeset_calc_cdclk =
14741 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014742 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014743 dev_priv->display.modeset_commit_cdclk =
14744 broxton_modeset_commit_cdclk;
14745 dev_priv->display.modeset_calc_cdclk =
14746 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014747 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014748
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014749 switch (INTEL_INFO(dev)->gen) {
14750 case 2:
14751 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14752 break;
14753
14754 case 3:
14755 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14756 break;
14757
14758 case 4:
14759 case 5:
14760 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14761 break;
14762
14763 case 6:
14764 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14765 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014766 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014767 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014768 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14769 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014770 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014771 /* Drop through - unsupported since execlist only. */
14772 default:
14773 /* Default just returns -ENODEV to indicate unsupported */
14774 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014775 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014776
14777 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014778
14779 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014780}
14781
Jesse Barnesb690e962010-07-19 13:53:12 -070014782/*
14783 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14784 * resume, or other times. This quirk makes sure that's the case for
14785 * affected systems.
14786 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014787static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014788{
14789 struct drm_i915_private *dev_priv = dev->dev_private;
14790
14791 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014792 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014793}
14794
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014795static void quirk_pipeb_force(struct drm_device *dev)
14796{
14797 struct drm_i915_private *dev_priv = dev->dev_private;
14798
14799 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14800 DRM_INFO("applying pipe b force quirk\n");
14801}
14802
Keith Packard435793d2011-07-12 14:56:22 -070014803/*
14804 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14805 */
14806static void quirk_ssc_force_disable(struct drm_device *dev)
14807{
14808 struct drm_i915_private *dev_priv = dev->dev_private;
14809 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014810 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014811}
14812
Carsten Emde4dca20e2012-03-15 15:56:26 +010014813/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014814 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14815 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014816 */
14817static void quirk_invert_brightness(struct drm_device *dev)
14818{
14819 struct drm_i915_private *dev_priv = dev->dev_private;
14820 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014821 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014822}
14823
Scot Doyle9c72cc62014-07-03 23:27:50 +000014824/* Some VBT's incorrectly indicate no backlight is present */
14825static void quirk_backlight_present(struct drm_device *dev)
14826{
14827 struct drm_i915_private *dev_priv = dev->dev_private;
14828 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14829 DRM_INFO("applying backlight present quirk\n");
14830}
14831
Jesse Barnesb690e962010-07-19 13:53:12 -070014832struct intel_quirk {
14833 int device;
14834 int subsystem_vendor;
14835 int subsystem_device;
14836 void (*hook)(struct drm_device *dev);
14837};
14838
Egbert Eich5f85f172012-10-14 15:46:38 +020014839/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14840struct intel_dmi_quirk {
14841 void (*hook)(struct drm_device *dev);
14842 const struct dmi_system_id (*dmi_id_list)[];
14843};
14844
14845static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14846{
14847 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14848 return 1;
14849}
14850
14851static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14852 {
14853 .dmi_id_list = &(const struct dmi_system_id[]) {
14854 {
14855 .callback = intel_dmi_reverse_brightness,
14856 .ident = "NCR Corporation",
14857 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14858 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14859 },
14860 },
14861 { } /* terminating entry */
14862 },
14863 .hook = quirk_invert_brightness,
14864 },
14865};
14866
Ben Widawskyc43b5632012-04-16 14:07:40 -070014867static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014868 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14869 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14870
Jesse Barnesb690e962010-07-19 13:53:12 -070014871 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14872 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14873
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014874 /* 830 needs to leave pipe A & dpll A up */
14875 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14876
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014877 /* 830 needs to leave pipe B & dpll B up */
14878 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14879
Keith Packard435793d2011-07-12 14:56:22 -070014880 /* Lenovo U160 cannot use SSC on LVDS */
14881 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014882
14883 /* Sony Vaio Y cannot use SSC on LVDS */
14884 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014885
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014886 /* Acer Aspire 5734Z must invert backlight brightness */
14887 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14888
14889 /* Acer/eMachines G725 */
14890 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14891
14892 /* Acer/eMachines e725 */
14893 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14894
14895 /* Acer/Packard Bell NCL20 */
14896 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14897
14898 /* Acer Aspire 4736Z */
14899 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014900
14901 /* Acer Aspire 5336 */
14902 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014903
14904 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14905 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014906
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014907 /* Acer C720 Chromebook (Core i3 4005U) */
14908 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14909
jens steinb2a96012014-10-28 20:25:53 +010014910 /* Apple Macbook 2,1 (Core 2 T7400) */
14911 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14912
Scot Doyled4967d82014-07-03 23:27:52 +000014913 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14914 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014915
14916 /* HP Chromebook 14 (Celeron 2955U) */
14917 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014918
14919 /* Dell Chromebook 11 */
14920 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014921};
14922
14923static void intel_init_quirks(struct drm_device *dev)
14924{
14925 struct pci_dev *d = dev->pdev;
14926 int i;
14927
14928 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14929 struct intel_quirk *q = &intel_quirks[i];
14930
14931 if (d->device == q->device &&
14932 (d->subsystem_vendor == q->subsystem_vendor ||
14933 q->subsystem_vendor == PCI_ANY_ID) &&
14934 (d->subsystem_device == q->subsystem_device ||
14935 q->subsystem_device == PCI_ANY_ID))
14936 q->hook(dev);
14937 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014938 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14939 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14940 intel_dmi_quirks[i].hook(dev);
14941 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014942}
14943
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014944/* Disable the VGA plane that we never use */
14945static void i915_disable_vga(struct drm_device *dev)
14946{
14947 struct drm_i915_private *dev_priv = dev->dev_private;
14948 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014949 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014950
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014951 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014952 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014953 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014954 sr1 = inb(VGA_SR_DATA);
14955 outb(sr1 | 1<<5, VGA_SR_DATA);
14956 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14957 udelay(300);
14958
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014959 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014960 POSTING_READ(vga_reg);
14961}
14962
Daniel Vetterf8175862012-04-10 15:50:11 +020014963void intel_modeset_init_hw(struct drm_device *dev)
14964{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014965 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014966 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014967 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014968 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014969}
14970
Jesse Barnes79e53942008-11-07 14:24:08 -080014971void intel_modeset_init(struct drm_device *dev)
14972{
Jesse Barnes652c3932009-08-17 13:31:43 -070014973 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014974 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014975 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014976 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014977
14978 drm_mode_config_init(dev);
14979
14980 dev->mode_config.min_width = 0;
14981 dev->mode_config.min_height = 0;
14982
Dave Airlie019d96c2011-09-29 16:20:42 +010014983 dev->mode_config.preferred_depth = 24;
14984 dev->mode_config.prefer_shadow = 1;
14985
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014986 dev->mode_config.allow_fb_modifiers = true;
14987
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014988 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014989
Jesse Barnesb690e962010-07-19 13:53:12 -070014990 intel_init_quirks(dev);
14991
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014992 intel_init_pm(dev);
14993
Ben Widawskye3c74752013-04-05 13:12:39 -070014994 if (INTEL_INFO(dev)->num_pipes == 0)
14995 return;
14996
Jesse Barnese70236a2009-09-21 10:42:27 -070014997 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014998 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014999
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015000 if (IS_GEN2(dev)) {
15001 dev->mode_config.max_width = 2048;
15002 dev->mode_config.max_height = 2048;
15003 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015004 dev->mode_config.max_width = 4096;
15005 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015006 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015007 dev->mode_config.max_width = 8192;
15008 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015009 }
Damien Lespiau068be562014-03-28 14:17:49 +000015010
Ville Syrjälädc41c152014-08-13 11:57:05 +030015011 if (IS_845G(dev) || IS_I865G(dev)) {
15012 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15013 dev->mode_config.cursor_height = 1023;
15014 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015015 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15016 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15017 } else {
15018 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15019 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15020 }
15021
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015022 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015023
Zhao Yakui28c97732009-10-09 11:39:41 +080015024 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015025 INTEL_INFO(dev)->num_pipes,
15026 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015027
Damien Lespiau055e3932014-08-18 13:49:10 +010015028 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015029 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015030 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015031 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015032 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015033 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015034 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015035 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015036 }
15037
Jesse Barnesf42bb702013-12-16 16:34:23 -080015038 intel_init_dpio(dev);
15039
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015040 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015041
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015042 /* Just disable it once at startup */
15043 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015044 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015045
15046 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015047 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015048
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015049 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015050 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015051 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015052
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015053 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015054 if (!crtc->active)
15055 continue;
15056
Jesse Barnes46f297f2014-03-07 08:57:48 -080015057 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015058 * Note that reserving the BIOS fb up front prevents us
15059 * from stuffing other stolen allocations like the ring
15060 * on top. This prevents some ugliness at boot time, and
15061 * can even allow for smooth boot transitions if the BIOS
15062 * fb is large enough for the active pipe configuration.
15063 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015064 if (dev_priv->display.get_initial_plane_config) {
15065 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015066 &crtc->plane_config);
15067 /*
15068 * If the fb is shared between multiple heads, we'll
15069 * just get the first one.
15070 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015071 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015072 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015073 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015074}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015075
Daniel Vetter7fad7982012-07-04 17:51:47 +020015076static void intel_enable_pipe_a(struct drm_device *dev)
15077{
15078 struct intel_connector *connector;
15079 struct drm_connector *crt = NULL;
15080 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015081 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015082
15083 /* We can't just switch on the pipe A, we need to set things up with a
15084 * proper mode and output configuration. As a gross hack, enable pipe A
15085 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015086 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015087 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15088 crt = &connector->base;
15089 break;
15090 }
15091 }
15092
15093 if (!crt)
15094 return;
15095
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015096 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015097 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015098}
15099
Daniel Vetterfa555832012-10-10 23:14:00 +020015100static bool
15101intel_check_plane_mapping(struct intel_crtc *crtc)
15102{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015103 struct drm_device *dev = crtc->base.dev;
15104 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015105 u32 reg, val;
15106
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015107 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015108 return true;
15109
15110 reg = DSPCNTR(!crtc->plane);
15111 val = I915_READ(reg);
15112
15113 if ((val & DISPLAY_PLANE_ENABLE) &&
15114 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15115 return false;
15116
15117 return true;
15118}
15119
Daniel Vetter24929352012-07-02 20:28:59 +020015120static void intel_sanitize_crtc(struct intel_crtc *crtc)
15121{
15122 struct drm_device *dev = crtc->base.dev;
15123 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015124 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015125 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015126 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015127
Daniel Vetter24929352012-07-02 20:28:59 +020015128 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015129 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015130 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15131
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015132 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015133 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015134 if (crtc->active) {
15135 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015136 drm_crtc_vblank_on(&crtc->base);
15137 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015138
Daniel Vetter24929352012-07-02 20:28:59 +020015139 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015140 * disable the crtc (and hence change the state) if it is wrong. Note
15141 * that gen4+ has a fixed plane -> pipe mapping. */
15142 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015143 bool plane;
15144
Daniel Vetter24929352012-07-02 20:28:59 +020015145 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15146 crtc->base.base.id);
15147
15148 /* Pipe has the wrong plane attached and the plane is active.
15149 * Temporarily change the plane mapping and disable everything
15150 * ... */
15151 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015152 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015153 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015154 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015155 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015156 }
Daniel Vetter24929352012-07-02 20:28:59 +020015157
Daniel Vetter7fad7982012-07-04 17:51:47 +020015158 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15159 crtc->pipe == PIPE_A && !crtc->active) {
15160 /* BIOS forgot to enable pipe A, this mostly happens after
15161 * resume. Force-enable the pipe to fix this, the update_dpms
15162 * call below we restore the pipe to the right state, but leave
15163 * the required bits on. */
15164 intel_enable_pipe_a(dev);
15165 }
15166
Daniel Vetter24929352012-07-02 20:28:59 +020015167 /* Adjust the state of the output pipe according to whether we
15168 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015169 enable = false;
15170 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15171 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015172
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015173 if (!enable)
15174 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015175
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015176 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015177
15178 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015179 * functions or because of calls to intel_crtc_disable_noatomic,
15180 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015181 * pipe A quirk. */
15182 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15183 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015184 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015185 crtc->active ? "enabled" : "disabled");
15186
Matt Roper83d65732015-02-25 13:12:16 -080015187 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015188 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015189 crtc->base.enabled = crtc->active;
15190
15191 /* Because we only establish the connector -> encoder ->
15192 * crtc links if something is active, this means the
15193 * crtc is now deactivated. Break the links. connector
15194 * -> encoder links are only establish when things are
15195 * actually up, hence no need to break them. */
15196 WARN_ON(crtc->active);
15197
15198 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15199 WARN_ON(encoder->connectors_active);
15200 encoder->base.crtc = NULL;
15201 }
15202 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015203
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015204 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015205 /*
15206 * We start out with underrun reporting disabled to avoid races.
15207 * For correct bookkeeping mark this on active crtcs.
15208 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015209 * Also on gmch platforms we dont have any hardware bits to
15210 * disable the underrun reporting. Which means we need to start
15211 * out with underrun reporting disabled also on inactive pipes,
15212 * since otherwise we'll complain about the garbage we read when
15213 * e.g. coming up after runtime pm.
15214 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015215 * No protection against concurrent access is required - at
15216 * worst a fifo underrun happens which also sets this to false.
15217 */
15218 crtc->cpu_fifo_underrun_disabled = true;
15219 crtc->pch_fifo_underrun_disabled = true;
15220 }
Daniel Vetter24929352012-07-02 20:28:59 +020015221}
15222
15223static void intel_sanitize_encoder(struct intel_encoder *encoder)
15224{
15225 struct intel_connector *connector;
15226 struct drm_device *dev = encoder->base.dev;
15227
15228 /* We need to check both for a crtc link (meaning that the
15229 * encoder is active and trying to read from a pipe) and the
15230 * pipe itself being active. */
15231 bool has_active_crtc = encoder->base.crtc &&
15232 to_intel_crtc(encoder->base.crtc)->active;
15233
15234 if (encoder->connectors_active && !has_active_crtc) {
15235 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15236 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015237 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015238
15239 /* Connector is active, but has no active pipe. This is
15240 * fallout from our resume register restoring. Disable
15241 * the encoder manually again. */
15242 if (encoder->base.crtc) {
15243 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15244 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015245 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015246 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015247 if (encoder->post_disable)
15248 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015249 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015250 encoder->base.crtc = NULL;
15251 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015252
15253 /* Inconsistent output/port/pipe state happens presumably due to
15254 * a bug in one of the get_hw_state functions. Or someplace else
15255 * in our code, like the register restore mess on resume. Clamp
15256 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015257 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015258 if (connector->encoder != encoder)
15259 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015260 connector->base.dpms = DRM_MODE_DPMS_OFF;
15261 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015262 }
15263 }
15264 /* Enabled encoders without active connectors will be fixed in
15265 * the crtc fixup. */
15266}
15267
Imre Deak04098752014-02-18 00:02:16 +020015268void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015269{
15270 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015271 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015272
Imre Deak04098752014-02-18 00:02:16 +020015273 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15274 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15275 i915_disable_vga(dev);
15276 }
15277}
15278
15279void i915_redisable_vga(struct drm_device *dev)
15280{
15281 struct drm_i915_private *dev_priv = dev->dev_private;
15282
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015283 /* This function can be called both from intel_modeset_setup_hw_state or
15284 * at a very early point in our resume sequence, where the power well
15285 * structures are not yet restored. Since this function is at a very
15286 * paranoid "someone might have enabled VGA while we were not looking"
15287 * level, just check if the power well is enabled instead of trying to
15288 * follow the "don't touch the power well if we don't need it" policy
15289 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015290 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015291 return;
15292
Imre Deak04098752014-02-18 00:02:16 +020015293 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015294}
15295
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015296static bool primary_get_hw_state(struct intel_crtc *crtc)
15297{
15298 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15299
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015300 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15301}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015302
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015303static void readout_plane_state(struct intel_crtc *crtc,
15304 struct intel_crtc_state *crtc_state)
15305{
15306 struct intel_plane *p;
15307 struct drm_plane_state *drm_plane_state;
15308 bool active = crtc_state->base.active;
15309
15310 if (active) {
15311 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15312
15313 /* apply to previous sw state too */
15314 to_intel_crtc_state(crtc->base.state)->quirks |=
15315 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15316 }
15317
15318 for_each_intel_plane(crtc->base.dev, p) {
15319 bool visible = active;
15320
15321 if (crtc->pipe != p->pipe)
15322 continue;
15323
15324 drm_plane_state = p->base.state;
15325 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15326 visible = primary_get_hw_state(crtc);
15327 to_intel_plane_state(drm_plane_state)->visible = visible;
15328 } else {
15329 /*
15330 * unknown state, assume it's off to force a transition
15331 * to on when calculating state changes.
15332 */
15333 to_intel_plane_state(drm_plane_state)->visible = false;
15334 }
15335
15336 if (visible) {
15337 crtc_state->base.plane_mask |=
15338 1 << drm_plane_index(&p->base);
15339 } else if (crtc_state->base.state) {
15340 /* Make this unconditional for atomic hw readout. */
15341 crtc_state->base.plane_mask &=
15342 ~(1 << drm_plane_index(&p->base));
15343 }
15344 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015345}
15346
Daniel Vetter30e984d2013-06-05 13:34:17 +020015347static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015348{
15349 struct drm_i915_private *dev_priv = dev->dev_private;
15350 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015351 struct intel_crtc *crtc;
15352 struct intel_encoder *encoder;
15353 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015354 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015355
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015356 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015357 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015358 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015360 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015361
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015362 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015363 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015364
Matt Roper83d65732015-02-25 13:12:16 -080015365 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015366 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015367 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015368 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015369
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015370 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015371
15372 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15373 crtc->base.base.id,
15374 crtc->active ? "enabled" : "disabled");
15375 }
15376
Daniel Vetter53589012013-06-05 13:34:16 +020015377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15378 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15379
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015380 pll->on = pll->get_hw_state(dev_priv, pll,
15381 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015382 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015383 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015384 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015385 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015386 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015387 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015388 }
Daniel Vetter53589012013-06-05 13:34:16 +020015389 }
Daniel Vetter53589012013-06-05 13:34:16 +020015390
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015391 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015392 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015393
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015394 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015395 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015396 }
15397
Damien Lespiaub2784e12014-08-05 11:29:37 +010015398 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015399 pipe = 0;
15400
15401 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015402 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15403 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015404 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015405 } else {
15406 encoder->base.crtc = NULL;
15407 }
15408
15409 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015410 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015411 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015412 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015413 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015414 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015415 }
15416
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015417 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015418 if (connector->get_hw_state(connector)) {
15419 connector->base.dpms = DRM_MODE_DPMS_ON;
15420 connector->encoder->connectors_active = true;
15421 connector->base.encoder = &connector->encoder->base;
15422 } else {
15423 connector->base.dpms = DRM_MODE_DPMS_OFF;
15424 connector->base.encoder = NULL;
15425 }
15426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15427 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015428 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015429 connector->base.encoder ? "enabled" : "disabled");
15430 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015431}
15432
15433/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15434 * and i915 state tracking structures. */
15435void intel_modeset_setup_hw_state(struct drm_device *dev,
15436 bool force_restore)
15437{
15438 struct drm_i915_private *dev_priv = dev->dev_private;
15439 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015440 struct intel_crtc *crtc;
15441 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015442 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015443
15444 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015445
Jesse Barnesbabea612013-06-26 18:57:38 +030015446 /*
15447 * Now that we have the config, copy it to each CRTC struct
15448 * Note that this could go away if we move to using crtc_config
15449 * checking everywhere.
15450 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015451 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015452 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015453 intel_mode_from_pipe_config(&crtc->base.mode,
15454 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015455 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15456 crtc->base.base.id);
15457 drm_mode_debug_printmodeline(&crtc->base.mode);
15458 }
15459 }
15460
Daniel Vetter24929352012-07-02 20:28:59 +020015461 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015462 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015463 intel_sanitize_encoder(encoder);
15464 }
15465
Damien Lespiau055e3932014-08-18 13:49:10 +010015466 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015467 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15468 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015469 intel_dump_pipe_config(crtc, crtc->config,
15470 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015471 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015472
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015473 intel_modeset_update_connector_atomic_state(dev);
15474
Daniel Vetter35c95372013-07-17 06:55:04 +020015475 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15476 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15477
15478 if (!pll->on || pll->active)
15479 continue;
15480
15481 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15482
15483 pll->disable(dev_priv, pll);
15484 pll->on = false;
15485 }
15486
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015487 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015488 vlv_wm_get_hw_state(dev);
15489 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015490 skl_wm_get_hw_state(dev);
15491 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015492 ilk_wm_get_hw_state(dev);
15493
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015494 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015495 i915_redisable_vga(dev);
15496
Daniel Vetterf30da182013-04-11 20:22:50 +020015497 /*
15498 * We need to use raw interfaces for restoring state to avoid
15499 * checking (bogus) intermediate states.
15500 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015501 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015502 struct drm_crtc *crtc =
15503 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015504
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015505 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015506 }
15507 } else {
15508 intel_modeset_update_staged_output_state(dev);
15509 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015510
15511 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015512}
15513
15514void intel_modeset_gem_init(struct drm_device *dev)
15515{
Jesse Barnes92122782014-10-09 12:57:42 -070015516 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015517 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015518 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015519 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015520
Imre Deakae484342014-03-31 15:10:44 +030015521 mutex_lock(&dev->struct_mutex);
15522 intel_init_gt_powersave(dev);
15523 mutex_unlock(&dev->struct_mutex);
15524
Jesse Barnes92122782014-10-09 12:57:42 -070015525 /*
15526 * There may be no VBT; and if the BIOS enabled SSC we can
15527 * just keep using it to avoid unnecessary flicker. Whereas if the
15528 * BIOS isn't using it, don't assume it will work even if the VBT
15529 * indicates as much.
15530 */
15531 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15532 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15533 DREF_SSC1_ENABLE);
15534
Chris Wilson1833b132012-05-09 11:56:28 +010015535 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015536
15537 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015538
15539 /*
15540 * Make sure any fbs we allocated at startup are properly
15541 * pinned & fenced. When we do the allocation it's too early
15542 * for this.
15543 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015544 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015545 obj = intel_fb_obj(c->primary->fb);
15546 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015547 continue;
15548
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015549 mutex_lock(&dev->struct_mutex);
15550 ret = intel_pin_and_fence_fb_obj(c->primary,
15551 c->primary->fb,
15552 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015553 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015554 mutex_unlock(&dev->struct_mutex);
15555 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015556 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15557 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015558 drm_framebuffer_unreference(c->primary->fb);
15559 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015560 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015561 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015562 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015563 }
15564 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015565
15566 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015567}
15568
Imre Deak4932e2c2014-02-11 17:12:48 +020015569void intel_connector_unregister(struct intel_connector *intel_connector)
15570{
15571 struct drm_connector *connector = &intel_connector->base;
15572
15573 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015574 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015575}
15576
Jesse Barnes79e53942008-11-07 14:24:08 -080015577void intel_modeset_cleanup(struct drm_device *dev)
15578{
Jesse Barnes652c3932009-08-17 13:31:43 -070015579 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015580 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015581
Imre Deak2eb52522014-11-19 15:30:05 +020015582 intel_disable_gt_powersave(dev);
15583
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015584 intel_backlight_unregister(dev);
15585
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015586 /*
15587 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015588 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015589 * experience fancy races otherwise.
15590 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015591 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015592
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015593 /*
15594 * Due to the hpd irq storm handling the hotplug work can re-arm the
15595 * poll handlers. Hence disable polling after hpd handling is shut down.
15596 */
Keith Packardf87ea762010-10-03 19:36:26 -070015597 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015598
Jesse Barnes652c3932009-08-17 13:31:43 -070015599 mutex_lock(&dev->struct_mutex);
15600
Jesse Barnes723bfd72010-10-07 16:01:13 -070015601 intel_unregister_dsm_handler();
15602
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015603 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015604
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015605 mutex_unlock(&dev->struct_mutex);
15606
Chris Wilson1630fe72011-07-08 12:22:42 +010015607 /* flush any delayed tasks or pending work */
15608 flush_scheduled_work();
15609
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015610 /* destroy the backlight and sysfs files before encoders/connectors */
15611 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015612 struct intel_connector *intel_connector;
15613
15614 intel_connector = to_intel_connector(connector);
15615 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015616 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015617
Jesse Barnes79e53942008-11-07 14:24:08 -080015618 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015619
15620 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015621
15622 mutex_lock(&dev->struct_mutex);
15623 intel_cleanup_gt_powersave(dev);
15624 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015625}
15626
Dave Airlie28d52042009-09-21 14:33:58 +100015627/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015628 * Return which encoder is currently attached for connector.
15629 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015630struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015631{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015632 return &intel_attached_encoder(connector)->base;
15633}
Jesse Barnes79e53942008-11-07 14:24:08 -080015634
Chris Wilsondf0e9242010-09-09 16:20:55 +010015635void intel_connector_attach_encoder(struct intel_connector *connector,
15636 struct intel_encoder *encoder)
15637{
15638 connector->encoder = encoder;
15639 drm_mode_connector_attach_encoder(&connector->base,
15640 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015641}
Dave Airlie28d52042009-09-21 14:33:58 +100015642
15643/*
15644 * set vga decode state - true == enable VGA decode
15645 */
15646int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15647{
15648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015649 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015650 u16 gmch_ctrl;
15651
Chris Wilson75fa0412014-02-07 18:37:02 -020015652 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15653 DRM_ERROR("failed to read control word\n");
15654 return -EIO;
15655 }
15656
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015657 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15658 return 0;
15659
Dave Airlie28d52042009-09-21 14:33:58 +100015660 if (state)
15661 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15662 else
15663 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015664
15665 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15666 DRM_ERROR("failed to write control word\n");
15667 return -EIO;
15668 }
15669
Dave Airlie28d52042009-09-21 14:33:58 +100015670 return 0;
15671}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015672
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015673struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015674
15675 u32 power_well_driver;
15676
Chris Wilson63b66e52013-08-08 15:12:06 +020015677 int num_transcoders;
15678
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015679 struct intel_cursor_error_state {
15680 u32 control;
15681 u32 position;
15682 u32 base;
15683 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015684 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015685
15686 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015687 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015689 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015690 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015691
15692 struct intel_plane_error_state {
15693 u32 control;
15694 u32 stride;
15695 u32 size;
15696 u32 pos;
15697 u32 addr;
15698 u32 surface;
15699 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015700 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015701
15702 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015703 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015704 enum transcoder cpu_transcoder;
15705
15706 u32 conf;
15707
15708 u32 htotal;
15709 u32 hblank;
15710 u32 hsync;
15711 u32 vtotal;
15712 u32 vblank;
15713 u32 vsync;
15714 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015715};
15716
15717struct intel_display_error_state *
15718intel_display_capture_error_state(struct drm_device *dev)
15719{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015721 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015722 int transcoders[] = {
15723 TRANSCODER_A,
15724 TRANSCODER_B,
15725 TRANSCODER_C,
15726 TRANSCODER_EDP,
15727 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728 int i;
15729
Chris Wilson63b66e52013-08-08 15:12:06 +020015730 if (INTEL_INFO(dev)->num_pipes == 0)
15731 return NULL;
15732
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015733 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734 if (error == NULL)
15735 return NULL;
15736
Imre Deak190be112013-11-25 17:15:31 +020015737 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015738 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15739
Damien Lespiau055e3932014-08-18 13:49:10 +010015740 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015741 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015742 __intel_display_power_is_enabled(dev_priv,
15743 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015744 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015745 continue;
15746
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015747 error->cursor[i].control = I915_READ(CURCNTR(i));
15748 error->cursor[i].position = I915_READ(CURPOS(i));
15749 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015750
15751 error->plane[i].control = I915_READ(DSPCNTR(i));
15752 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015753 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015754 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015755 error->plane[i].pos = I915_READ(DSPPOS(i));
15756 }
Paulo Zanonica291362013-03-06 20:03:14 -030015757 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15758 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015759 if (INTEL_INFO(dev)->gen >= 4) {
15760 error->plane[i].surface = I915_READ(DSPSURF(i));
15761 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15762 }
15763
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015765
Sonika Jindal3abfce72014-07-21 15:23:43 +053015766 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015767 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015768 }
15769
15770 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15771 if (HAS_DDI(dev_priv->dev))
15772 error->num_transcoders++; /* Account for eDP. */
15773
15774 for (i = 0; i < error->num_transcoders; i++) {
15775 enum transcoder cpu_transcoder = transcoders[i];
15776
Imre Deakddf9c532013-11-27 22:02:02 +020015777 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015778 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015779 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015780 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015781 continue;
15782
Chris Wilson63b66e52013-08-08 15:12:06 +020015783 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15784
15785 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15786 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15787 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15788 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15789 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15790 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15791 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015792 }
15793
15794 return error;
15795}
15796
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015797#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15798
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015800intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015801 struct drm_device *dev,
15802 struct intel_display_error_state *error)
15803{
Damien Lespiau055e3932014-08-18 13:49:10 +010015804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015805 int i;
15806
Chris Wilson63b66e52013-08-08 15:12:06 +020015807 if (!error)
15808 return;
15809
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015810 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015812 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015813 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015814 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015815 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015816 err_printf(m, " Power: %s\n",
15817 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015818 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015819 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015821 err_printf(m, "Plane [%d]:\n", i);
15822 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15823 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015824 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015825 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15826 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015827 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015828 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015829 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015830 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015831 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15832 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015833 }
15834
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015835 err_printf(m, "Cursor [%d]:\n", i);
15836 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15837 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15838 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015839 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015840
15841 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015842 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015843 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015844 err_printf(m, " Power: %s\n",
15845 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015846 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15847 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15848 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15849 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15850 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15851 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15852 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15853 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015855
15856void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15857{
15858 struct intel_crtc *crtc;
15859
15860 for_each_intel_crtc(dev, crtc) {
15861 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015862
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015863 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015864
15865 work = crtc->unpin_work;
15866
15867 if (work && work->event &&
15868 work->event->base.file_priv == file) {
15869 kfree(work->event);
15870 work->event = NULL;
15871 }
15872
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015873 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015874 }
15875}