blob: 273b2e8033581fa95fee6b858d8494346288f4f9 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
916 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
918 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
922 RegisterClass SrcRC, Predicate prd> {
923 let Predicates = [prd] in
924 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
925 let Predicates = [prd, HasVLX] in {
926 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
927 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
928 }
929}
930
931defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
932 HasBWI>;
933defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
934 HasBWI>;
935defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
936 HasAVX512>;
937defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
938 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
946def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950
Cameron McInally394d5572013-10-31 13:56:31 +0000951def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
957 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000959def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
960 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000962
Igor Breger21296d22015-10-20 11:56:42 +0000963// Provide aliases for broadcast from the same register class that
964// automatically does the extract.
965multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
966 X86VectorVTInfo SrcInfo> {
967 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
968 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
969 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
970}
971
972multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
973 AVX512VLVectorVTInfo _, Predicate prd> {
974 let Predicates = [prd] in {
975 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
976 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
977 EVEX_V512;
978 // Defined separately to avoid redefinition.
979 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
980 }
981 let Predicates = [prd, HasVLX] in {
982 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
983 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
984 EVEX_V256;
985 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
989
Igor Breger21296d22015-10-20 11:56:42 +0000990defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
991 avx512vl_i8_info, HasBWI>;
992defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
993 avx512vl_i16_info, HasBWI>;
994defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
995 avx512vl_i32_info, HasAVX512>;
996defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
997 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1000 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001001 let mayLoad = 1 in
1002 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1003 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1004 (_Dst.VT (X86SubVBroadcast
1005 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1006 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001007}
1008
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1010 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1013 v16f32_info, v4f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1015defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1016 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001017 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1019 v8f64_info, v4f64x_info>, VEX_W,
1020 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1021
1022let Predicates = [HasVLX] in {
1023defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1024 v8i32x_info, v4i32x_info>,
1025 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1026defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1027 v8f32x_info, v4f32x_info>,
1028 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1029}
1030let Predicates = [HasVLX, HasDQI] in {
1031defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v4i64x_info, v2i64x_info>, VEX_W,
1033 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1035 v4f64x_info, v2f64x_info>, VEX_W,
1036 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1037}
1038let Predicates = [HasDQI] in {
1039defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1040 v8i64_info, v2i64x_info>, VEX_W,
1041 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1042defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1043 v16i32_info, v8i32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1045defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1046 v8f64_info, v2f64x_info>, VEX_W,
1047 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1048defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1049 v16f32_info, v8f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1051}
Adam Nemet73f72e12014-06-27 00:43:38 +00001052
Igor Bregerfa798a92015-11-02 07:39:36 +00001053multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1055 SDNode OpNode = X86SubVBroadcast> {
1056
1057 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1058 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1059 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1060 T8PD, EVEX;
1061 let mayLoad = 1 in
1062 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1063 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1064 (_Dst.VT (OpNode
1065 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1066 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1067}
1068
1069multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1070 AVX512VLVectorVTInfo _> {
1071 let Predicates = [HasDQI] in
1072 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1073 EVEX_V512;
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1076 EVEX_V256;
1077}
1078
1079multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> :
1081 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1082
1083 let Predicates = [HasDQI, HasVLX] in
1084 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1085 X86SubV32x2Broadcast>, EVEX_V128;
1086}
1087
1088defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1089 avx512vl_i32_info>;
1090defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1091 avx512vl_f32_info>;
1092
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001094 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001095def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1096 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1097
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001098def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001100def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1101 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001106 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111//===----------------------------------------------------------------------===//
1112// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1113//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001114multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1115 X86VectorVTInfo _, RegisterClass KRC> {
1116 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001118 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
Asaf Badouh0d957b82015-11-18 09:42:45 +00001121multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1122 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1123 let Predicates = [HasCDI] in
1124 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1125 let Predicates = [HasCDI, HasVLX] in {
1126 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1127 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1128 }
1129}
1130
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001131defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135
1136//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001137// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001138multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001139 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001141 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (ins _.RC:$src2, _.RC:$src3),
1143 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001144 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001145 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001148 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 (ins _.RC:$src2, _.MemOp:$src3),
1150 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001151 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1153 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 }
1155}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1161 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1162 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001163 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001164 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001166}
1167
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001168multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001169 AVX512VLVectorVTInfo VTInfo,
1170 AVX512VLVectorVTInfo ShuffleMask> {
1171 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1172 ShuffleMask.info512>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1177 ShuffleMask.info128>,
1178 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 ShuffleMask.info256>,
1182 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184 }
1185}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001187multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001188 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189 AVX512VLVectorVTInfo Idx,
1190 Predicate Prd> {
1191 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001192 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1193 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001194 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001195 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1196 Idx.info128>, EVEX_V128;
1197 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1198 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 }
1200}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001201
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1203 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1205 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001206defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1207 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1208 VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1210 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1211 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001212defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1213 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1214defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1215 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216
Craig Topperaad5f112015-11-30 00:13:24 +00001217// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001219 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220let Constraints = "$src1 = $dst" in {
1221 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1222 (ins IdxVT.RC:$src2, _.RC:$src3),
1223 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001224 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 AVX5128IBase;
1226
1227 let mayLoad = 1 in
1228 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1229 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1230 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001231 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 (bitconvert (_.LdFrag addr:$src3))))>,
1233 EVEX_4V, AVX5128IBase;
1234 }
1235}
1236multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001237 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 let mayLoad = 1, Constraints = "$src1 = $dst" in
1239 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1240 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1241 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1242 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001243 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1245 AVX5128IBase, EVEX_4V, EVEX_B;
1246}
1247
1248multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 AVX512VLVectorVTInfo VTInfo,
1250 AVX512VLVectorVTInfo ShuffleMask> {
1251 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info512>, EVEX_V512;
1255 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001256 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1263 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 }
1265}
1266
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001267multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269 AVX512VLVectorVTInfo Idx,
1270 Predicate Prd> {
1271 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1273 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001274 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001275 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1276 Idx.info128>, EVEX_V128;
1277 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1278 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 }
1280}
1281
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001286defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1287 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1288 VEX_W, EVEX_CD8<16, CD8VF>;
1289defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1290 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1291 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001292defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297//===----------------------------------------------------------------------===//
1298// AVX-512 - BLEND using mask
1299//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1301 let ExeDomain = _.ExeDomain in {
1302 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.RC:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V;
1307 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1313 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1315 !strconcat(OpcodeStr,
1316 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1317 []>, EVEX_4V, EVEX_KZ;
1318 let mayLoad = 1 in {
1319 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001322 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001323 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1324 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001327 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1329 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1330 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1331 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1335 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1336 }
1337 }
1338}
1339multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1340
1341 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1345 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001348 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349
1350 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1351 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1354 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001355 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001359multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1360 AVX512VLVectorVTInfo VTInfo> {
1361 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1362 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 let Predicates = [HasVLX] in {
1365 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1366 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1367 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1373 AVX512VLVectorVTInfo VTInfo> {
1374 let Predicates = [HasBWI] in
1375 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001376
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 let Predicates = [HasBWI, HasVLX] in {
1378 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1379 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1380 }
1381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001384defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1385defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1386defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1387defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1388defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1389defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001390
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392let Predicates = [HasAVX512] in {
1393def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1394 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001395 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001396 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1398 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1399
1400def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1401 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001402 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1406}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407//===----------------------------------------------------------------------===//
1408// Compare Instructions
1409//===----------------------------------------------------------------------===//
1410
1411// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412
1413multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1414
1415 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1416 (outs _.KRC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT _.RC:$src2),
1422 imm:$cc)>, EVEX_4V;
1423 let mayLoad = 1 in
1424 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
1428 "$src2, $src1", "$src1, $src2",
1429 (OpNode (_.VT _.RC:$src1),
1430 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1431 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1436 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 (OpNodeRnd (_.VT _.RC:$src1),
1439 (_.VT _.RC:$src2),
1440 imm:$cc,
1441 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs VK1:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
1448 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1449 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1450 (outs _.KRC:$dst),
1451 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1452 "vcmp"#_.Suffix,
1453 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1454 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1455
1456 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1457 (outs _.KRC:$dst),
1458 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1459 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001460 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001461 EVEX_4V, EVEX_B;
1462 }// let isAsmParserOnly = 1, hasSideEffects = 0
1463
1464 let isCodeGenOnly = 1 in {
1465 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1466 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 _.FRC:$src2,
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001473 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1475 (outs _.KRC:$dst),
1476 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1477 !strconcat("vcmp${cc}", _.Suffix,
1478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1480 (_.ScalarLdFrag addr:$src2),
1481 imm:$cc))],
1482 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 }
1484}
1485
1486let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1488 AVX512XSIi8Base;
1489 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1490 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1494 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001496 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1505 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001507 def rrk : AVX512BI<opc, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1513 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1514 let mayLoad = 1 in
1515 def rmk : AVX512BI<opc, MRMSrcMem,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (_.VT (bitconvert
1522 (_.LdFrag addr:$src2))))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524}
1525
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001526multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527 X86VectorVTInfo _> :
1528 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 let mayLoad = 1 in {
1530 def rmb : AVX512BI<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1533 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1536 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1537 def rmbk : AVX512BI<opc, MRMSrcMem,
1538 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1539 _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr,
1541 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1542 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1543 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1544 (OpNode (_.VT _.RC:$src1),
1545 (X86VBroadcast
1546 (_.ScalarLdFrag addr:$src2)))))],
1547 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1548 }
1549}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1552 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1553 let Predicates = [prd] in
1554 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1555 EVEX_V512;
1556
1557 let Predicates = [prd, HasVLX] in {
1558 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1559 EVEX_V256;
1560 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1561 EVEX_V128;
1562 }
1563}
1564
1565multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1566 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1567 Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1581 avx512vl_i8_info, HasBWI>,
1582 EVEX_CD8<8, CD8VF>;
1583
1584defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1585 avx512vl_i16_info, HasBWI>,
1586 EVEX_CD8<16, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589 avx512vl_i32_info, HasAVX512>,
1590 EVEX_CD8<32, CD8VF>;
1591
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001593 avx512vl_i64_info, HasAVX512>,
1594 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1595
1596defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1597 avx512vl_i8_info, HasBWI>,
1598 EVEX_CD8<8, CD8VF>;
1599
1600defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1601 avx512vl_i16_info, HasBWI>,
1602 EVEX_CD8<16, CD8VF>;
1603
Robert Khasanovf70f7982014-09-18 14:06:55 +00001604defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001605 avx512vl_i32_info, HasAVX512>,
1606 EVEX_CD8<32, CD8VF>;
1607
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 avx512vl_i64_info, HasAVX512>,
1610 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
1612def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1615 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1616
1617def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1623 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1629 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1637 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1640 def rrik : AVX512AIi8<opc, MRMSrcReg,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001642 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp${cc}", Suffix,
1644 "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001648 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1650 let mayLoad = 1 in
1651 def rmik : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{$src2, $src1, $dst {${mask}}|",
1656 "$dst {${mask}}, $src1, $src2}"),
1657 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1658 (OpNode (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001660 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001664 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001666 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1668 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001669 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001670 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001679 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
1682 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001683 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp", Suffix,
1688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001690 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 }
1692}
1693
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001695 X86VectorVTInfo _> :
1696 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1704 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1707 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1708 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001709 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp${cc}", Suffix,
1711 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1712 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1713 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1714 (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001716 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001720 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp", Suffix,
1725 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1727 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1728 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1729 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001730 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 !strconcat("vpcmp", Suffix,
1732 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1733 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1734 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1735 }
1736}
1737
1738multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1739 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1740 let Predicates = [prd] in
1741 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1742
1743 let Predicates = [prd, HasVLX] in {
1744 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1745 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1746 }
1747}
1748
1749multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1751 let Predicates = [prd] in
1752 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1753 EVEX_V512;
1754
1755 let Predicates = [prd, HasVLX] in {
1756 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1757 EVEX_V256;
1758 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1759 EVEX_V128;
1760 }
1761}
1762
1763defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1764 HasBWI>, EVEX_CD8<8, CD8VF>;
1765defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1766 HasBWI>, EVEX_CD8<8, CD8VF>;
1767
1768defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1769 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1771 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 HasAVX512>, EVEX_CD8<32, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001780defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001785 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1786 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT _.RC:$src2),
1791 imm:$cc)>;
1792
1793 let mayLoad = 1 in {
1794 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "$src2, $src1", "$src1, $src2",
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1800 imm:$cc)>;
1801
1802 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1805 "vcmp${cc}"#_.Suffix,
1806 "${src2}"##_.BroadcastStr##", $src1",
1807 "$src1, ${src2}"##_.BroadcastStr,
1808 (X86cmpm (_.VT _.RC:$src1),
1809 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1810 imm:$cc)>,EVEX_B;
1811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001814 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1815 (outs _.KRC:$dst),
1816 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1817 "vcmp"#_.Suffix,
1818 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1819
1820 let mayLoad = 1 in {
1821 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1822 (outs _.KRC:$dst),
1823 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1824 "vcmp"#_.Suffix,
1825 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1826
1827 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1832 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1833 }
1834 }
1835}
1836
1837multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1838 // comparison code form (VCMP[EQ/LT/LE/...]
1839 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1841 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843 (X86cmpmRnd (_.VT _.RC:$src1),
1844 (_.VT _.RC:$src2),
1845 imm:$cc,
1846 (i32 FROUND_NO_EXC))>, EVEX_B;
1847
1848 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1849 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001853 "$cc, {sae}, $src2, $src1",
1854 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 }
1856}
1857
1858multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1859 let Predicates = [HasAVX512] in {
1860 defm Z : avx512_vcmp_common<_.info512>,
1861 avx512_vcmp_sae<_.info512>, EVEX_V512;
1862
1863 }
1864 let Predicates = [HasAVX512,HasVLX] in {
1865 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1866 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 }
1868}
1869
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001870defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1871 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1872defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1873 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VCMPPSZrri
1877 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
1880def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1881 (COPY_TO_REGCLASS (VPCMPDZrri
1882 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1884 imm:$cc), VK8)>;
1885def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1886 (COPY_TO_REGCLASS (VPCMPUDZrri
1887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1889 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001890
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891// ----------------------------------------------------------------
1892// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893//handle fpclass instruction mask = op(reg_scalar,imm)
1894// op(mem_scalar,imm)
1895multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1896 X86VectorVTInfo _, Predicate prd> {
1897 let Predicates = [prd] in {
1898 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1899 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001900 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1902 (i32 imm:$src2)))], NoItinerary>;
1903 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1904 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1908 (OpNode (_.VT _.RC:$src1),
1909 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1910 let mayLoad = 1, AddedComplexity = 20 in {
1911 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1912 (ins _.MemOp:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915 [(set _.KRC:$dst,
1916 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1923 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1925 }
1926 }
1927}
1928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1930// fpclass(reg_vec, mem_vec, imm)
1931// fpclass(reg_vec, broadcast(eltVt), imm)
1932multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1933 X86VectorVTInfo _, string mem, string broadcast>{
1934 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1935 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001936 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1938 (i32 imm:$src2)))], NoItinerary>;
1939 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1944 (OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1946 let mayLoad = 1 in {
1947 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.MemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 [(set _.KRC:$dst,(OpNode
1952 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1953 (i32 imm:$src2)))], NoItinerary>;
1954 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1959 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1961 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 ##_.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1970 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1971 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1972 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001973 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974 _.BroadcastStr##", $src2}",
1975 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1976 (_.VT (X86VBroadcast
1977 (_.ScalarLdFrag addr:$src1))),
1978 (i32 imm:$src2))))], NoItinerary>,
1979 EVEX_B, EVEX_K;
1980 }
1981}
1982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983multiclass avx512_vector_fpclass_all<string OpcodeStr,
1984 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1985 string broadcast>{
1986 let Predicates = [prd] in {
1987 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1988 broadcast>, EVEX_V512;
1989 }
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1992 broadcast>, EVEX_V128;
1993 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1994 broadcast>, EVEX_V256;
1995 }
1996}
1997
1998multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002000 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002002 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002003 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2004 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2005 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2006 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2007 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008}
2009
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2011 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002012
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002013//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014// Mask register copy, including
2015// - copy between mask registers
2016// - load/store mask registers
2017// - copy from GPR to mask register and vice versa
2018//
2019multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2020 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let mayLoad = 1 in
2026 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002028 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 let mayStore = 1 in
2030 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2032 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
2036multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2037 string OpcodeStr,
2038 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002039 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002041 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 }
2045}
2046
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2050 VEX, PD;
2051
2052let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002055 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056
2057let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002058 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2059 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2061 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002062 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2063 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2065 VEX, XD, VEX_W;
2066}
2067
2068// GR from/to mask register
2069let Predicates = [HasDQI] in {
2070 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2071 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2072 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2073 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2074}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2077 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2078 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2079 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080}
2081let Predicates = [HasBWI] in {
2082 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2083 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2084}
2085let Predicates = [HasBWI] in {
2086 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2087 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089
Robert Khasanov74acbb72014-07-23 14:49:42 +00002090// Load/store kreg
2091let Predicates = [HasDQI] in {
2092 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2093 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2095 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002096
2097 def : Pat<(store VK4:$src, addr:$dst),
2098 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2099 def : Pat<(store VK2:$src, addr:$dst),
2100 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002101 def : Pat<(store VK1:$src, addr:$dst),
2102 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002103}
2104let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002105 def : Pat<(store VK1:$src, addr:$dst),
2106 (MOV8mr addr:$dst,
2107 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2108 sub_8bit))>;
2109 def : Pat<(store VK2:$src, addr:$dst),
2110 (MOV8mr addr:$dst,
2111 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2112 sub_8bit))>;
2113 def : Pat<(store VK4:$src, addr:$dst),
2114 (MOV8mr addr:$dst,
2115 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002116 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002117 def : Pat<(store VK8:$src, addr:$dst),
2118 (MOV8mr addr:$dst,
2119 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2120 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002121
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126}
2127let Predicates = [HasAVX512] in {
2128 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002130 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002131 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2132 (MOV8rm addr:$src), sub_8bit)),
2133 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002134 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2135 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136}
2137let Predicates = [HasBWI] in {
2138 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2139 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2141 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142}
2143let Predicates = [HasBWI] in {
2144 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2145 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002146 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2147 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002148}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002149
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002151 def : Pat<(i1 (trunc (i64 GR64:$src))),
2152 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2153 (i32 1))), VK1)>;
2154
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002155 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002156 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002157
2158 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002159 (COPY_TO_REGCLASS
2160 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2161 VK1)>;
2162 def : Pat<(i1 (trunc (i16 GR16:$src))),
2163 (COPY_TO_REGCLASS
2164 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2165 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002167 def : Pat<(i32 (zext VK1:$src)),
2168 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002169 def : Pat<(i32 (anyext VK1:$src)),
2170 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002171
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002172 def : Pat<(i8 (zext VK1:$src)),
2173 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002174 (AND32ri (KMOVWrk
2175 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002176 def : Pat<(i8 (anyext VK1:$src)),
2177 (EXTRACT_SUBREG
2178 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2179
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002180 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002181 (AND64ri8 (SUBREG_TO_REG (i64 0),
2182 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002183 def : Pat<(i16 (zext VK1:$src)),
2184 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002185 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2186 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002188def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2189 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2190def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2191 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2192def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2193 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2194def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2195 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2196def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2197 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2198def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2199 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200
Igor Bregerd6c187b2016-01-27 08:43:25 +00002201def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2202def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2203def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2204
2205def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
2206 (truncstore node:$val, node:$ptr), [{
2207 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
2208}]>;
2209
2210def : Pat<(truncstorei1 GR8:$src, addr:$dst),
2211 (MOV8mr addr:$dst, GR8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002214let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 // GR from/to 8-bit mask without native support
2216 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2217 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002218 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2220 (EXTRACT_SUBREG
2221 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2222 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002223}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002224
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002225let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002226 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002227 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002228 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002229 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230}
2231let Predicates = [HasBWI] in {
2232 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2233 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2234 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2235 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236}
2237
2238// Mask unary operation
2239// - KNOT
2240multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241 RegisterClass KRC, SDPatternOperator OpNode,
2242 Predicate prd> {
2243 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002245 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 [(set KRC:$dst, (OpNode KRC:$src))]>;
2247}
2248
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2250 SDPatternOperator OpNode> {
2251 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2252 HasDQI>, VEX, PD;
2253 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2254 HasAVX512>, VEX, PS;
2255 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2256 HasBWI>, VEX, PD, VEX_W;
2257 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2258 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259}
2260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002263multiclass avx512_mask_unop_int<string IntName, string InstName> {
2264 let Predicates = [HasAVX512] in
2265 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2266 (i16 GR16:$src)),
2267 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2268 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2269}
2270defm : avx512_mask_unop_int<"knot", "KNOT">;
2271
Robert Khasanov74acbb72014-07-23 14:49:42 +00002272let Predicates = [HasDQI] in
2273def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2274let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276let Predicates = [HasBWI] in
2277def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2278let Predicates = [HasBWI] in
2279def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2280
2281// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002282let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2284 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285def : Pat<(not VK8:$src),
2286 (COPY_TO_REGCLASS
2287 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002288}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2290 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2291def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2292 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293
2294// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002295// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002297 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002298 Predicate prd, bit IsCommutable> {
2299 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002302 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2304}
2305
Robert Khasanov595683d2014-07-28 13:46:45 +00002306multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002307 SDPatternOperator OpNode, bit IsCommutable,
2308 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002309 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002311 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002312 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002313 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002314 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002315 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002316 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317}
2318
2319def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2320def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2321
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002322defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2323defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2324defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2325defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2326defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002327defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329multiclass avx512_mask_binop_int<string IntName, string InstName> {
2330 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002331 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2332 (i16 GR16:$src1), (i16 GR16:$src2)),
2333 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2334 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2335 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336}
2337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338defm : avx512_mask_binop_int<"kand", "KAND">;
2339defm : avx512_mask_binop_int<"kandn", "KANDN">;
2340defm : avx512_mask_binop_int<"kor", "KOR">;
2341defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2342defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2346 // for the DQI set, this type is legal and KxxxB instruction is used
2347 let Predicates = [NoDQI] in
2348 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2349 (COPY_TO_REGCLASS
2350 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2351 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2352
2353 // All types smaller than 8 bits require conversion anyway
2354 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2355 (COPY_TO_REGCLASS (Inst
2356 (COPY_TO_REGCLASS VK1:$src1, VK16),
2357 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2358 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2359 (COPY_TO_REGCLASS (Inst
2360 (COPY_TO_REGCLASS VK2:$src1, VK16),
2361 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2362 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2363 (COPY_TO_REGCLASS (Inst
2364 (COPY_TO_REGCLASS VK4:$src1, VK16),
2365 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366}
2367
2368defm : avx512_binop_pat<and, KANDWrr>;
2369defm : avx512_binop_pat<andn, KANDNWrr>;
2370defm : avx512_binop_pat<or, KORWrr>;
2371defm : avx512_binop_pat<xnor, KXNORWrr>;
2372defm : avx512_binop_pat<xor, KXORWrr>;
2373
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002374def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2375 (KXNORWrr VK16:$src1, VK16:$src2)>;
2376def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002377 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002378def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002379 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002381 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002382
2383let Predicates = [NoDQI] in
2384def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2385 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2386 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2387
2388def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2389 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2390 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2391
2392def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2393 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2394 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2395
2396def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2397 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2398 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002401multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2402 RegisterClass KRCSrc, Predicate prd> {
2403 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002404 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002405 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2406 (ins KRC:$src1, KRC:$src2),
2407 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2408 VEX_4V, VEX_L;
2409
2410 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2411 (!cast<Instruction>(NAME##rr)
2412 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2413 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2414 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415}
2416
Igor Bregera54a1a82015-09-08 13:10:00 +00002417defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2418defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2419defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421// Mask bit testing
2422multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002423 SDNode OpNode, Predicate prd> {
2424 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002426 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2428}
2429
Igor Breger5ea0a6812015-08-31 13:30:19 +00002430multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2431 Predicate prdW = HasAVX512> {
2432 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2433 VEX, PD;
2434 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2435 VEX, PS;
2436 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2437 VEX, PS, VEX_W;
2438 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2439 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440}
2441
2442defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002443defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445// Mask shift
2446multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2447 SDNode OpNode> {
2448 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002449 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002451 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2453}
2454
2455multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2456 SDNode OpNode> {
2457 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002458 VEX, TAPD, VEX_W;
2459 let Predicates = [HasDQI] in
2460 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2461 VEX, TAPD;
2462 let Predicates = [HasBWI] in {
2463 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2464 VEX, TAPD, VEX_W;
2465 let Predicates = [HasDQI] in
2466 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2467 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002468 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
2470
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002471defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2472defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473
2474// Mask setting all 0s or 1s
2475multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2476 let Predicates = [HasAVX512] in
2477 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2478 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2479 [(set KRC:$dst, (VT Val))]>;
2480}
2481
2482multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002483 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002485 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2486 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
2488
2489defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2490defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2491
2492// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2493let Predicates = [HasAVX512] in {
2494 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2495 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002496 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2497 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002498 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002499 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2500 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501}
2502def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2503 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002504def : Pat<(v8i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2505 (v8i1 (COPY_TO_REGCLASS VK32:$src, VK8))>;
2506def : Pat<(v8i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2507 (v8i1 (COPY_TO_REGCLASS VK64:$src, VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508
2509def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2510 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2511
Igor Breger3ab6f172015-12-07 13:25:18 +00002512def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2513 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002514def : Pat<(v16i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2515 (v16i1 (COPY_TO_REGCLASS VK64:$src, VK16))>;
Igor Breger3ab6f172015-12-07 13:25:18 +00002516
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002517def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2518 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2519
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002520def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2521 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2522
2523def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2524 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2525
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002526def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2527 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002528
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002529def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2530 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2531
2532def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2533 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2534
2535def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2536 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2537def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2538 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2539
Igor Bregerfca0a342016-01-28 13:19:25 +00002540def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2541 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2542
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002543def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2544 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2545def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2546 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2547def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2548 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2549def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2550 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2551
2552def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2553 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2554def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2555 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2556def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2557 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2558def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2559 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2560def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2561 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2562
Robert Khasanov5aa44452014-09-30 11:41:54 +00002563
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002564def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002565 (v8i1 (COPY_TO_REGCLASS
2566 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2567 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002568
2569def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002570 (v8i1 (COPY_TO_REGCLASS
2571 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2572 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002573
2574def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2575 (v4i1 (COPY_TO_REGCLASS
2576 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2577 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2578
2579def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2580 (v4i1 (COPY_TO_REGCLASS
2581 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2582 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2583
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584//===----------------------------------------------------------------------===//
2585// AVX-512 - Aligned and unaligned load and store
2586//
2587
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588
2589multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002590 PatFrag ld_frag, PatFrag mload,
2591 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 let hasSideEffects = 0 in {
2593 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002594 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002595 _.ExeDomain>, EVEX;
2596 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2597 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002598 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002599 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002600 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2601 (_.VT _.RC:$src),
2602 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 EVEX, EVEX_KZ;
2604
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2606 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002608 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2610 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 let Constraints = "$src0 = $dst" in {
2613 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2614 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2615 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2616 "${dst} {${mask}}, $src1}"),
2617 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2618 (_.VT _.RC:$src1),
2619 (_.VT _.RC:$src0))))], _.ExeDomain>,
2620 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2623 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002624 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2625 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 [(set _.RC:$dst, (_.VT
2627 (vselect _.KRCWM:$mask,
2628 (_.VT (bitconvert (ld_frag addr:$src1))),
2629 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002630 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2633 (ins _.KRCWM:$mask, _.MemOp:$src),
2634 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2635 "${dst} {${mask}} {z}, $src}",
2636 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2637 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2638 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2641 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2642
2643 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2644 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2645
2646 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2647 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2648 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649}
2650
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2652 AVX512VLVectorVTInfo _,
2653 Predicate prd,
2654 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002655 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002657 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658
2659 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002661 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002663 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664 }
2665}
2666
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2668 AVX512VLVectorVTInfo _,
2669 Predicate prd,
2670 bit IsReMaterializable = 1> {
2671 let Predicates = [prd] in
2672 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675 let Predicates = [prd, HasVLX] in {
2676 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002677 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 }
2681}
2682
2683multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002684 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002685
2686 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2687 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2688 [], _.ExeDomain>, EVEX;
2689 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2690 (ins _.KRCWM:$mask, _.RC:$src),
2691 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2692 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002694 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002696 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 "${dst} {${mask}} {z}, $src}",
2698 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002699
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002700 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002702 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002704 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2706 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2707 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002708 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002709
2710 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2711 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2712 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002713}
2714
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2717 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2720 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721
2722 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2724 masked_store_unaligned>, EVEX_V256;
2725 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2726 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 }
2728}
2729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2731 AVX512VLVectorVTInfo _, Predicate prd> {
2732 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002733 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2734 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735
2736 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002737 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2738 masked_store_aligned256>, EVEX_V256;
2739 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2740 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 }
2742}
2743
2744defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2745 HasAVX512>,
2746 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2747 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2748
2749defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2750 HasAVX512>,
2751 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2752 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2753
2754defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2755 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002756 PS, EVEX_CD8<32, CD8VF>;
2757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2759 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2760 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2763 HasAVX512>,
2764 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2765 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2768 HasAVX512>,
2769 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2770 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002771
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2773 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2775
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2777 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002778 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2779
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2781 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002782 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2783
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2785 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002786 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002789def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002791 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002792 VK8), VR512:$src)>;
2793
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002794def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002796 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002798
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799// Move Int Doubleword to Packed Double Int
2800//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002801def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002802 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803 [(set VR128X:$dst,
2804 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002805 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002806def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 [(set VR128X:$dst,
2809 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002810 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002811def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002812 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 [(set VR128X:$dst,
2814 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002815 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002816let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2817def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2818 (ins i64mem:$src),
2819 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002820 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002821let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002822def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002823 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002824 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002826def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002827 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002828 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002830def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002831 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002832 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2834 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002835}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836
2837// Move Int Doubleword to Single Scalar
2838//
Craig Topper88adf2a2013-10-12 05:41:08 +00002839let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002840def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002843 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002845def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002846 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002848 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002849}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002851// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002853def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002855 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002857 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002858def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002860 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002861 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002863 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002865// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866//
2867def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2870 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002871 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872 Requires<[HasAVX512, In64BitMode]>;
2873
Craig Topperc648c9b2015-12-28 06:11:42 +00002874let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2875def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2876 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002877 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002878 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879
Craig Topperc648c9b2015-12-28 06:11:42 +00002880def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2881 (ins i64mem:$dst, VR128X:$src),
2882 "vmovq\t{$src, $dst|$dst, $src}",
2883 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2884 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002885 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002886 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2887
2888let hasSideEffects = 0 in
2889def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2890 (ins VR128X:$src),
2891 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002892 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002893
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894// Move Scalar Single to Double Int
2895//
Craig Topper88adf2a2013-10-12 05:41:08 +00002896let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002897def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002899 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002901 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002902def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002904 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002906 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002907}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908
2909// Move Quadword Int to Packed Quadword Int
2910//
Craig Topperc648c9b2015-12-28 06:11:42 +00002911def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002912 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002913 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914 [(set VR128X:$dst,
2915 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002916 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917
2918//===----------------------------------------------------------------------===//
2919// AVX-512 MOVSS, MOVSD
2920//===----------------------------------------------------------------------===//
2921
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002922multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002923 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002924 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002925 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002926 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002927 (_.VT (OpNode (_.VT _.RC:$src1),
2928 (_.VT _.RC:$src2))),
2929 IIC_SSE_MOV_S_RR>, EVEX_4V;
2930 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2931 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002932 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002933 (ins _.ScalarMemOp:$src),
2934 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002935 (_.VT (OpNode (_.VT _.RC:$src1),
2936 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002937 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2938 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002939 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002940 (ins _.RC:$src1, _.FRC:$src2),
2941 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2942 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2943 (scalar_to_vector _.FRC:$src2))))],
2944 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2945 let mayLoad = 1 in
2946 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2947 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2948 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2949 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2950 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002951 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002952 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2953 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2954 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2955 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002956 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002957 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2958 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2959 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002960 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961}
2962
Asaf Badouh41ecf462015-12-06 13:26:56 +00002963defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2964 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965
Asaf Badouh41ecf462015-12-06 13:26:56 +00002966defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2967 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002969def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002970 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2971 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002972
2973def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002974 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2975 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002977def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2978 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2979 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2980
Igor Breger4424aaa2015-11-19 07:58:33 +00002981defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2982 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2983 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2984 XS, EVEX_4V, VEX_LIG;
2985
2986defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2987 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2988 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2989 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990
2991let Predicates = [HasAVX512] in {
2992 let AddedComplexity = 15 in {
2993 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2994 // MOVS{S,D} to the lower bits.
2995 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2996 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2997 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2998 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2999 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3000 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3001 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3002 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3003
3004 // Move low f32 and clear high bits.
3005 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3006 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003007 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3009 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3010 (SUBREG_TO_REG (i32 0),
3011 (VMOVSSZrr (v4i32 (V_SET0)),
3012 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3013 }
3014
3015 let AddedComplexity = 20 in {
3016 // MOVSSrm zeros the high parts of the register; represent this
3017 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3018 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3019 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3020 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3021 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3022 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3023 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3024
3025 // MOVSDrm zeros the high parts of the register; represent this
3026 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3027 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3028 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3029 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3030 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3031 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3032 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3033 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3034 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3035 def : Pat<(v2f64 (X86vzload addr:$src)),
3036 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3037
3038 // Represent the same patterns above but in the form they appear for
3039 // 256-bit types
3040 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3041 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003042 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3044 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3045 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3046 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3047 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3048 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003049 def : Pat<(v4f64 (X86vzload addr:$src)),
3050 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003051
3052 // Represent the same patterns above but in the form they appear for
3053 // 512-bit types
3054 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3055 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3056 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3057 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3058 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3059 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3060 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3061 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3062 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003063 def : Pat<(v8f64 (X86vzload addr:$src)),
3064 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065 }
3066 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3067 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3068 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3069 FR32X:$src)), sub_xmm)>;
3070 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3071 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3072 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3073 FR64X:$src)), sub_xmm)>;
3074 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3075 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003076 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003077
3078 // Move low f64 and clear high bits.
3079 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3080 (SUBREG_TO_REG (i32 0),
3081 (VMOVSDZrr (v2f64 (V_SET0)),
3082 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3083
3084 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3085 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3086 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3087
3088 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003089 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 addr:$dst),
3091 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003092 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093 addr:$dst),
3094 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3095
3096 // Shuffle with VMOVSS
3097 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3098 (VMOVSSZrr (v4i32 VR128X:$src1),
3099 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3100 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3101 (VMOVSSZrr (v4f32 VR128X:$src1),
3102 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3103
3104 // 256-bit variants
3105 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3106 (SUBREG_TO_REG (i32 0),
3107 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3108 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3109 sub_xmm)>;
3110 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3111 (SUBREG_TO_REG (i32 0),
3112 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3113 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3114 sub_xmm)>;
3115
3116 // Shuffle with VMOVSD
3117 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3118 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3119 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3120 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3121 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3122 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3123 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3124 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3125
3126 // 256-bit variants
3127 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3128 (SUBREG_TO_REG (i32 0),
3129 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3130 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3131 sub_xmm)>;
3132 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3133 (SUBREG_TO_REG (i32 0),
3134 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3135 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3136 sub_xmm)>;
3137
3138 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3139 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3140 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3141 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3142 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3143 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3144 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3145 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3146}
3147
3148let AddedComplexity = 15 in
3149def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3150 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003151 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003152 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 (v2i64 VR128X:$src))))],
3154 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3155
Igor Breger4ec5abf2015-11-03 07:30:17 +00003156let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3158 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 [(set VR128X:$dst, (v2i64 (X86vzmovl
3161 (loadv2i64 addr:$src))))],
3162 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3163 EVEX_CD8<8, CD8VT8>;
3164
3165let Predicates = [HasAVX512] in {
3166 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3167 let AddedComplexity = 20 in {
3168 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3169 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003170 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3171 (VMOV64toPQIZrr GR64:$src)>;
3172 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3173 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003174
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003175 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3176 (VMOVDI2PDIZrm addr:$src)>;
3177 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3178 (VMOVDI2PDIZrm addr:$src)>;
3179 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3180 (VMOVZPQILo2PQIZrm addr:$src)>;
3181 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3182 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003183 def : Pat<(v2i64 (X86vzload addr:$src)),
3184 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3188 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3189 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3190 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3191 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3192 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3193 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003194 def : Pat<(v4i64 (X86vzload addr:$src)),
3195 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3196
3197 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3198 def : Pat<(v8i64 (X86vzload addr:$src)),
3199 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200}
3201
3202def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3203 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3204
3205def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3206 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3207
3208def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3209 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3210
3211def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3212 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3213
3214//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003215// AVX-512 - Non-temporals
3216//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003217let SchedRW = [WriteLoad] in {
3218 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3219 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3220 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3221 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3222 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003223
Robert Khasanoved882972014-08-13 10:46:00 +00003224 let Predicates = [HasAVX512, HasVLX] in {
3225 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3226 (ins i256mem:$src),
3227 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3228 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3229 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003230
Robert Khasanoved882972014-08-13 10:46:00 +00003231 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3232 (ins i128mem:$src),
3233 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3234 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3235 EVEX_CD8<64, CD8VF>;
3236 }
Adam Nemetefd07852014-06-18 16:51:10 +00003237}
3238
Igor Bregerd3341f52016-01-20 13:11:47 +00003239multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3240 PatFrag st_frag = alignednontemporalstore,
3241 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003242 let SchedRW = [WriteStore], mayStore = 1,
3243 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003244 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003245 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003246 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3247 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003248}
3249
Igor Bregerd3341f52016-01-20 13:11:47 +00003250multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3251 AVX512VLVectorVTInfo VTInfo> {
3252 let Predicates = [HasAVX512] in
3253 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003254
Igor Bregerd3341f52016-01-20 13:11:47 +00003255 let Predicates = [HasAVX512, HasVLX] in {
3256 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3257 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003258 }
3259}
3260
Igor Bregerd3341f52016-01-20 13:11:47 +00003261defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3262defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3263defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003264
Adam Nemet7f62b232014-06-10 16:39:53 +00003265//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266// AVX-512 - Integer arithmetic
3267//
3268multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003269 X86VectorVTInfo _, OpndItins itins,
3270 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003271 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003272 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003273 "$src2, $src1", "$src1, $src2",
3274 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003275 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003276 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003277
Robert Khasanov545d1b72014-10-14 14:36:19 +00003278 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003279 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003280 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003281 "$src2, $src1", "$src1, $src2",
3282 (_.VT (OpNode _.RC:$src1,
3283 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003284 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003285 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003286}
3287
3288multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3289 X86VectorVTInfo _, OpndItins itins,
3290 bit IsCommutable = 0> :
3291 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3292 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003293 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003294 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003295 "${src2}"##_.BroadcastStr##", $src1",
3296 "$src1, ${src2}"##_.BroadcastStr,
3297 (_.VT (OpNode _.RC:$src1,
3298 (X86VBroadcast
3299 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003300 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003301 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003303
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003304multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3305 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3306 Predicate prd, bit IsCommutable = 0> {
3307 let Predicates = [prd] in
3308 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3309 IsCommutable>, EVEX_V512;
3310
3311 let Predicates = [prd, HasVLX] in {
3312 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3313 IsCommutable>, EVEX_V256;
3314 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3315 IsCommutable>, EVEX_V128;
3316 }
3317}
3318
Robert Khasanov545d1b72014-10-14 14:36:19 +00003319multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3320 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3321 Predicate prd, bit IsCommutable = 0> {
3322 let Predicates = [prd] in
3323 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3324 IsCommutable>, EVEX_V512;
3325
3326 let Predicates = [prd, HasVLX] in {
3327 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3328 IsCommutable>, EVEX_V256;
3329 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3330 IsCommutable>, EVEX_V128;
3331 }
3332}
3333
3334multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3335 OpndItins itins, Predicate prd,
3336 bit IsCommutable = 0> {
3337 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3338 itins, prd, IsCommutable>,
3339 VEX_W, EVEX_CD8<64, CD8VF>;
3340}
3341
3342multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3343 OpndItins itins, Predicate prd,
3344 bit IsCommutable = 0> {
3345 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3346 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3347}
3348
3349multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3350 OpndItins itins, Predicate prd,
3351 bit IsCommutable = 0> {
3352 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3353 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3354}
3355
3356multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3357 OpndItins itins, Predicate prd,
3358 bit IsCommutable = 0> {
3359 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3360 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3361}
3362
3363multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3364 SDNode OpNode, OpndItins itins, Predicate prd,
3365 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003366 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003367 IsCommutable>;
3368
Igor Bregerf2460112015-07-26 14:41:44 +00003369 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003370 IsCommutable>;
3371}
3372
3373multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3374 SDNode OpNode, OpndItins itins, Predicate prd,
3375 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003376 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003377 IsCommutable>;
3378
Igor Bregerf2460112015-07-26 14:41:44 +00003379 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003380 IsCommutable>;
3381}
3382
3383multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3384 bits<8> opc_d, bits<8> opc_q,
3385 string OpcodeStr, SDNode OpNode,
3386 OpndItins itins, bit IsCommutable = 0> {
3387 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3388 itins, HasAVX512, IsCommutable>,
3389 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3390 itins, HasBWI, IsCommutable>;
3391}
3392
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003393multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003394 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003395 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3396 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003397 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003398 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003399 "$src2, $src1","$src1, $src2",
3400 (_Dst.VT (OpNode
3401 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003402 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003403 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003404 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003405 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003406 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3407 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3408 "$src2, $src1", "$src1, $src2",
3409 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3410 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003411 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003412 AVX512BIBase, EVEX_4V;
3413
3414 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003415 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003416 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003417 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003418 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003419 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003420 (_Brdct.VT (X86VBroadcast
3421 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003422 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003423 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425}
3426
Robert Khasanov545d1b72014-10-14 14:36:19 +00003427defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3428 SSE_INTALU_ITINS_P, 1>;
3429defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3430 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003431defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3432 SSE_INTALU_ITINS_P, HasBWI, 1>;
3433defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3434 SSE_INTALU_ITINS_P, HasBWI, 0>;
3435defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003436 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003437defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003438 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003439defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003440 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003441defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003442 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003443defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003444 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003445defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003446 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003447defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003448 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003449defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003450 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003451defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003452 SSE_INTALU_ITINS_P, HasBWI, 1>;
3453
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003454multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003455 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3456 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3457 let Predicates = [prd] in
3458 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3459 _SrcVTInfo.info512, _DstVTInfo.info512,
3460 v8i64_info, IsCommutable>,
3461 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3462 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003463 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003464 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003465 v4i64x_info, IsCommutable>,
3466 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003467 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003468 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003469 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003470 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3471 }
Michael Liao66233b72015-08-06 09:06:20 +00003472}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003473
3474defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003475 avx512vl_i32_info, avx512vl_i64_info,
3476 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003477defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003478 avx512vl_i32_info, avx512vl_i64_info,
3479 X86pmuludq, HasAVX512, 1>;
3480defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3481 avx512vl_i8_info, avx512vl_i8_info,
3482 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003483
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3485 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3486 let mayLoad = 1 in {
3487 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003488 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003489 OpcodeStr,
3490 "${src2}"##_Src.BroadcastStr##", $src1",
3491 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003492 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3493 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003494 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003495 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3496 }
3497}
3498
Michael Liao66233b72015-08-06 09:06:20 +00003499multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3500 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003501 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003502 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003503 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003504 "$src2, $src1","$src1, $src2",
3505 (_Dst.VT (OpNode
3506 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003507 (_Src.VT _Src.RC:$src2)))>,
3508 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003509 let mayLoad = 1 in {
3510 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3511 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3512 "$src2, $src1", "$src1, $src2",
3513 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003514 (bitconvert (_Src.LdFrag addr:$src2))))>,
3515 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003516 }
3517}
3518
3519multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3520 SDNode OpNode> {
3521 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3522 v32i16_info>,
3523 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3524 v32i16_info>, EVEX_V512;
3525 let Predicates = [HasVLX] in {
3526 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3527 v16i16x_info>,
3528 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3529 v16i16x_info>, EVEX_V256;
3530 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3531 v8i16x_info>,
3532 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3533 v8i16x_info>, EVEX_V128;
3534 }
3535}
3536multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3537 SDNode OpNode> {
3538 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3539 v64i8_info>, EVEX_V512;
3540 let Predicates = [HasVLX] in {
3541 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3542 v32i8x_info>, EVEX_V256;
3543 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3544 v16i8x_info>, EVEX_V128;
3545 }
3546}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003547
3548multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3549 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3550 AVX512VLVectorVTInfo _Dst> {
3551 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3552 _Dst.info512>, EVEX_V512;
3553 let Predicates = [HasVLX] in {
3554 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3555 _Dst.info256>, EVEX_V256;
3556 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3557 _Dst.info128>, EVEX_V128;
3558 }
3559}
3560
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003561let Predicates = [HasBWI] in {
3562 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3563 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3564 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3565 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003566
3567 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3568 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3569 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3570 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003571}
3572
Igor Bregerf2460112015-07-26 14:41:44 +00003573defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003574 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003575defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003576 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003577defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003578 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003579
Igor Bregerf2460112015-07-26 14:41:44 +00003580defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003581 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003582defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003583 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003584defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003585 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003586
Igor Bregerf2460112015-07-26 14:41:44 +00003587defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003588 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003589defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003590 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003591defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003592 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003593
Igor Bregerf2460112015-07-26 14:41:44 +00003594defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003595 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003596defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003597 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003598defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003599 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003601// AVX-512 Logical Instructions
3602//===----------------------------------------------------------------------===//
3603
Robert Khasanov545d1b72014-10-14 14:36:19 +00003604defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3605 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3606defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3607 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3608defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3609 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3610defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003611 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612
3613//===----------------------------------------------------------------------===//
3614// AVX-512 FP arithmetic
3615//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003616multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3617 SDNode OpNode, SDNode VecNode, OpndItins itins,
3618 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003620 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3621 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3622 "$src2, $src1", "$src1, $src2",
3623 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3624 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003625 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003626
3627 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3628 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3629 "$src2, $src1", "$src1, $src2",
3630 (VecNode (_.VT _.RC:$src1),
3631 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3632 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003633 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3635 Predicates = [HasAVX512] in {
3636 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003637 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003638 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3639 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3640 itins.rr>;
3641 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003642 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003643 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3644 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3645 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3646 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003647}
3648
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003649multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003650 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003651
3652 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3653 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3654 "$rc, $src2, $src1", "$src1, $src2, $rc",
3655 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003656 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003657 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003659multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3660 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3661
3662 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3663 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003664 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003665 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003666 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003667}
3668
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003669multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3670 SDNode VecNode,
3671 SizeItins itins, bit IsCommutable> {
3672 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3673 itins.s, IsCommutable>,
3674 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3675 itins.s, IsCommutable>,
3676 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3677 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3678 itins.d, IsCommutable>,
3679 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3680 itins.d, IsCommutable>,
3681 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3682}
3683
3684multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3685 SDNode VecNode,
3686 SizeItins itins, bit IsCommutable> {
3687 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3688 itins.s, IsCommutable>,
3689 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3690 itins.s, IsCommutable>,
3691 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3692 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3693 itins.d, IsCommutable>,
3694 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3695 itins.d, IsCommutable>,
3696 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3697}
3698defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3699defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3700defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3701defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3702defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3703defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3704
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003706 X86VectorVTInfo _, bit IsCommutable> {
3707 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3708 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3709 "$src2, $src1", "$src1, $src2",
3710 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003711 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003712 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3713 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3714 "$src2, $src1", "$src1, $src2",
3715 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3716 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3717 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3718 "${src2}"##_.BroadcastStr##", $src1",
3719 "$src1, ${src2}"##_.BroadcastStr,
3720 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3721 (_.ScalarLdFrag addr:$src2))))>,
3722 EVEX_4V, EVEX_B;
3723 }//let mayLoad = 1
3724}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003725
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003726multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003727 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003728 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3729 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3730 "$rc, $src2, $src1", "$src1, $src2, $rc",
3731 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3732 EVEX_4V, EVEX_B, EVEX_RC;
3733}
3734
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003735
3736multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003737 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003738 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3739 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3740 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3741 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3742 EVEX_4V, EVEX_B;
3743}
3744
Michael Liao66233b72015-08-06 09:06:20 +00003745multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003746 bit IsCommutable = 0> {
3747 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3748 IsCommutable>, EVEX_V512, PS,
3749 EVEX_CD8<32, CD8VF>;
3750 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3751 IsCommutable>, EVEX_V512, PD, VEX_W,
3752 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003753
Robert Khasanov595e5982014-10-29 15:43:02 +00003754 // Define only if AVX512VL feature is present.
3755 let Predicates = [HasVLX] in {
3756 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3757 IsCommutable>, EVEX_V128, PS,
3758 EVEX_CD8<32, CD8VF>;
3759 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3760 IsCommutable>, EVEX_V256, PS,
3761 EVEX_CD8<32, CD8VF>;
3762 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3763 IsCommutable>, EVEX_V128, PD, VEX_W,
3764 EVEX_CD8<64, CD8VF>;
3765 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3766 IsCommutable>, EVEX_V256, PD, VEX_W,
3767 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003768 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769}
3770
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003771multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003772 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003773 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003774 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003775 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3776}
3777
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003778multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003779 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003780 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003781 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003782 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3783}
3784
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003785defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3786 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3787defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3788 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003789defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003790 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3791defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3792 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003793defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3794 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3795defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3796 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003797let Predicates = [HasDQI] in {
3798 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3799 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3800 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3801 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3802}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003803
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003804multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3805 X86VectorVTInfo _> {
3806 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3807 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3808 "$src2, $src1", "$src1, $src2",
3809 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3810 let mayLoad = 1 in {
3811 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3812 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3813 "$src2, $src1", "$src1, $src2",
3814 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3815 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3816 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3817 "${src2}"##_.BroadcastStr##", $src1",
3818 "$src1, ${src2}"##_.BroadcastStr,
3819 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3820 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3821 EVEX_4V, EVEX_B;
3822 }//let mayLoad = 1
3823}
3824
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003825multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3826 X86VectorVTInfo _> {
3827 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3828 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3829 "$src2, $src1", "$src1, $src2",
3830 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3831 let mayLoad = 1 in {
3832 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3833 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3834 "$src2, $src1", "$src1, $src2",
3835 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3836 }//let mayLoad = 1
3837}
3838
3839multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003840 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003841 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3842 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003843 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003844 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3845 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003846 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3847 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3848 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3849 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3850 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3851 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3852
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003853 // Define only if AVX512VL feature is present.
3854 let Predicates = [HasVLX] in {
3855 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3856 EVEX_V128, EVEX_CD8<32, CD8VF>;
3857 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3858 EVEX_V256, EVEX_CD8<32, CD8VF>;
3859 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3860 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3861 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3862 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3863 }
3864}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003865defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003866
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867//===----------------------------------------------------------------------===//
3868// AVX-512 VPTESTM instructions
3869//===----------------------------------------------------------------------===//
3870
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003871multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3872 X86VectorVTInfo _> {
3873 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3874 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3875 "$src2, $src1", "$src1, $src2",
3876 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3877 EVEX_4V;
3878 let mayLoad = 1 in
3879 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3880 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3881 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003882 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003883 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3884 EVEX_4V,
3885 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886}
3887
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003888multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3889 X86VectorVTInfo _> {
3890 let mayLoad = 1 in
3891 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3892 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3893 "${src2}"##_.BroadcastStr##", $src1",
3894 "$src1, ${src2}"##_.BroadcastStr,
3895 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3896 (_.ScalarLdFrag addr:$src2))))>,
3897 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003898}
Igor Bregerfca0a342016-01-28 13:19:25 +00003899
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003900// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003901multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3902 X86VectorVTInfo _, string Suffix> {
3903 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3904 (_.KVT (COPY_TO_REGCLASS
3905 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003906 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003907 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003908 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003909 _.RC:$src2, _.SubRegIdx)),
3910 _.KRC))>;
3911}
3912
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003913multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003914 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003915 let Predicates = [HasAVX512] in
3916 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3917 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3918
3919 let Predicates = [HasAVX512, HasVLX] in {
3920 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3921 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3922 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3923 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3924 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003925 let Predicates = [HasAVX512, NoVLX] in {
3926 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3927 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003928 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003929}
3930
3931multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3932 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003933 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003934 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003935 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003936}
3937
3938multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3939 SDNode OpNode> {
3940 let Predicates = [HasBWI] in {
3941 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3942 EVEX_V512, VEX_W;
3943 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3944 EVEX_V512;
3945 }
3946 let Predicates = [HasVLX, HasBWI] in {
3947
3948 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3949 EVEX_V256, VEX_W;
3950 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3951 EVEX_V128, VEX_W;
3952 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3953 EVEX_V256;
3954 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3955 EVEX_V128;
3956 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003957
Igor Bregerfca0a342016-01-28 13:19:25 +00003958 let Predicates = [HasAVX512, NoVLX] in {
3959 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3960 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3961 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3962 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003963 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003964
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003965}
3966
3967multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3968 SDNode OpNode> :
3969 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3970 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3971
3972defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3973defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003974
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003975
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976//===----------------------------------------------------------------------===//
3977// AVX-512 Shift instructions
3978//===----------------------------------------------------------------------===//
3979multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003980 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003981 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003982 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003983 "$src2, $src1", "$src1, $src2",
3984 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003985 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003986 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003987 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003988 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003989 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003990 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3991 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003992 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993}
3994
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003995multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3996 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3997 let mayLoad = 1 in
3998 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3999 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4000 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4001 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004002 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004003}
4004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004005multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004006 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004007 // src2 is always 128-bit
4008 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4009 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4010 "$src2, $src1", "$src1, $src2",
4011 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004012 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004013 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4014 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4015 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004016 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004017 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004018 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004019}
4020
Cameron McInally5fb084e2014-12-11 17:13:05 +00004021multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004022 ValueType SrcVT, PatFrag bc_frag,
4023 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4024 let Predicates = [prd] in
4025 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4026 VTInfo.info512>, EVEX_V512,
4027 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4028 let Predicates = [prd, HasVLX] in {
4029 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4030 VTInfo.info256>, EVEX_V256,
4031 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4032 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4033 VTInfo.info128>, EVEX_V128,
4034 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4035 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004036}
4037
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004038multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4039 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004040 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004041 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004042 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004043 avx512vl_i64_info, HasAVX512>, VEX_W;
4044 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4045 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046}
4047
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004048multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4049 string OpcodeStr, SDNode OpNode,
4050 AVX512VLVectorVTInfo VTInfo> {
4051 let Predicates = [HasAVX512] in
4052 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4053 VTInfo.info512>,
4054 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4055 VTInfo.info512>, EVEX_V512;
4056 let Predicates = [HasAVX512, HasVLX] in {
4057 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4058 VTInfo.info256>,
4059 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4060 VTInfo.info256>, EVEX_V256;
4061 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4062 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004063 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004064 VTInfo.info128>, EVEX_V128;
4065 }
4066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067
Michael Liao66233b72015-08-06 09:06:20 +00004068multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004069 Format ImmFormR, Format ImmFormM,
4070 string OpcodeStr, SDNode OpNode> {
4071 let Predicates = [HasBWI] in
4072 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4073 v32i16_info>, EVEX_V512;
4074 let Predicates = [HasVLX, HasBWI] in {
4075 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4076 v16i16x_info>, EVEX_V256;
4077 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4078 v8i16x_info>, EVEX_V128;
4079 }
4080}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004081
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004082multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4083 Format ImmFormR, Format ImmFormM,
4084 string OpcodeStr, SDNode OpNode> {
4085 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4086 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4087 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4088 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4089}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004090
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004091defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004092 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004093
4094defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004095 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004096
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004097defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004098 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004099
Michael Zuckerman298a6802016-01-13 12:39:33 +00004100defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004101defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004102
4103defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4104defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4105defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106
4107//===-------------------------------------------------------------------===//
4108// Variable Bit Shifts
4109//===-------------------------------------------------------------------===//
4110multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004111 X86VectorVTInfo _> {
4112 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4113 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4114 "$src2, $src1", "$src1, $src2",
4115 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004116 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004117 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004118 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4119 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4120 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004121 (_.VT (OpNode _.RC:$src1,
4122 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004123 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004124 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004125}
4126
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004127multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4128 X86VectorVTInfo _> {
4129 let mayLoad = 1 in
4130 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4131 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4132 "${src2}"##_.BroadcastStr##", $src1",
4133 "$src1, ${src2}"##_.BroadcastStr,
4134 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4135 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004136 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004137 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4138}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004139multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4140 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004141 let Predicates = [HasAVX512] in
4142 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4143 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4144
4145 let Predicates = [HasAVX512, HasVLX] in {
4146 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4147 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4148 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4149 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4150 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004151}
4152
4153multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4154 SDNode OpNode> {
4155 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004156 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004157 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004158 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004159}
4160
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004161// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004162multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4163 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004164 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004165 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004166 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004167 (!cast<Instruction>(NAME#"WZrr")
4168 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4169 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4170 sub_ymm)>;
4171
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004172 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004173 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004174 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004175 (!cast<Instruction>(NAME#"WZrr")
4176 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4177 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4178 sub_xmm)>;
4179 }
4180}
4181
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004182multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4183 SDNode OpNode> {
4184 let Predicates = [HasBWI] in
4185 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4186 EVEX_V512, VEX_W;
4187 let Predicates = [HasVLX, HasBWI] in {
4188
4189 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4190 EVEX_V256, VEX_W;
4191 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4192 EVEX_V128, VEX_W;
4193 }
4194}
4195
4196defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004197 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4198 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004199defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004200 avx512_var_shift_w<0x11, "vpsravw", sra>,
4201 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004202defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004203 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4204 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004205defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4206defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004207
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004208//===-------------------------------------------------------------------===//
4209// 1-src variable permutation VPERMW/D/Q
4210//===-------------------------------------------------------------------===//
4211multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4212 AVX512VLVectorVTInfo _> {
4213 let Predicates = [HasAVX512] in
4214 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4215 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4216
4217 let Predicates = [HasAVX512, HasVLX] in
4218 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4219 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4220}
4221
4222multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4223 string OpcodeStr, SDNode OpNode,
4224 AVX512VLVectorVTInfo VTInfo> {
4225 let Predicates = [HasAVX512] in
4226 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4227 VTInfo.info512>,
4228 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4229 VTInfo.info512>, EVEX_V512;
4230 let Predicates = [HasAVX512, HasVLX] in
4231 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4232 VTInfo.info256>,
4233 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4234 VTInfo.info256>, EVEX_V256;
4235}
4236
Michael Zuckermand9cac592016-01-19 17:07:43 +00004237multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4238 Predicate prd, SDNode OpNode,
4239 AVX512VLVectorVTInfo _> {
4240 let Predicates = [prd] in
4241 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4242 EVEX_V512 ;
4243 let Predicates = [HasVLX, prd] in {
4244 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4245 EVEX_V256 ;
4246 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4247 EVEX_V128 ;
4248 }
4249}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004250
Michael Zuckermand9cac592016-01-19 17:07:43 +00004251defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4252 avx512vl_i16_info>, VEX_W;
4253defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4254 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004255
4256defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4257 avx512vl_i32_info>;
4258defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4259 avx512vl_i64_info>, VEX_W;
4260defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4261 avx512vl_f32_info>;
4262defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4263 avx512vl_f64_info>, VEX_W;
4264
4265defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4266 X86VPermi, avx512vl_i64_info>,
4267 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4268defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4269 X86VPermi, avx512vl_f64_info>,
4270 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004271//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004272// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004273//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004274
Igor Breger78741a12015-10-04 07:20:41 +00004275multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4276 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4277 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4279 "$src2, $src1", "$src1, $src2",
4280 (_.VT (OpNode _.RC:$src1,
4281 (Ctrl.VT Ctrl.RC:$src2)))>,
4282 T8PD, EVEX_4V;
4283 let mayLoad = 1 in {
4284 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4285 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4286 "$src2, $src1", "$src1, $src2",
4287 (_.VT (OpNode
4288 _.RC:$src1,
4289 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4290 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4291 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4292 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4293 "${src2}"##_.BroadcastStr##", $src1",
4294 "$src1, ${src2}"##_.BroadcastStr,
4295 (_.VT (OpNode
4296 _.RC:$src1,
4297 (Ctrl.VT (X86VBroadcast
4298 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4299 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4300 }//let mayLoad = 1
4301}
4302
4303multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4304 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4305 let Predicates = [HasAVX512] in {
4306 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4307 Ctrl.info512>, EVEX_V512;
4308 }
4309 let Predicates = [HasAVX512, HasVLX] in {
4310 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4311 Ctrl.info128>, EVEX_V128;
4312 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4313 Ctrl.info256>, EVEX_V256;
4314 }
4315}
4316
4317multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4318 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4319
4320 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4321 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4322 X86VPermilpi, _>,
4323 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004324}
4325
4326defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4327 avx512vl_i32_info>;
4328defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4329 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004331// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4332//===----------------------------------------------------------------------===//
4333
4334defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004335 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004336 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4337defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004338 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004339defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004340 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004341
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004342multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4343 let Predicates = [HasBWI] in
4344 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4345
4346 let Predicates = [HasVLX, HasBWI] in {
4347 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4348 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4349 }
4350}
4351
4352defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4353
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004354//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004355// Move Low to High and High to Low packed FP Instructions
4356//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4358 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004359 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4361 IIC_SSE_MOV_LH>, EVEX_4V;
4362def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4363 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004364 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004365 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4366 IIC_SSE_MOV_LH>, EVEX_4V;
4367
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004368let Predicates = [HasAVX512] in {
4369 // MOVLHPS patterns
4370 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4371 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4372 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4373 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004374
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004375 // MOVHLPS patterns
4376 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4377 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4378}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379
4380//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004381// VMOVHPS/PD VMOVLPS Instructions
4382// All patterns was taken from SSS implementation.
4383//===----------------------------------------------------------------------===//
4384multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4385 X86VectorVTInfo _> {
4386 let mayLoad = 1 in
4387 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4388 (ins _.RC:$src1, f64mem:$src2),
4389 !strconcat(OpcodeStr,
4390 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4391 [(set _.RC:$dst,
4392 (OpNode _.RC:$src1,
4393 (_.VT (bitconvert
4394 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4395 IIC_SSE_MOV_LH>, EVEX_4V;
4396}
4397
4398defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4399 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4400defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4401 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4402defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4403 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4404defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4405 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4406
4407let Predicates = [HasAVX512] in {
4408 // VMOVHPS patterns
4409 def : Pat<(X86Movlhps VR128X:$src1,
4410 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4411 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4412 def : Pat<(X86Movlhps VR128X:$src1,
4413 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4414 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4415 // VMOVHPD patterns
4416 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4417 (scalar_to_vector (loadf64 addr:$src2)))),
4418 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4419 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4420 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4421 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4422 // VMOVLPS patterns
4423 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4424 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4425 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4426 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4427 // VMOVLPD patterns
4428 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4429 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4430 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4431 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4432 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4433 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4434 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4435}
4436
4437let mayStore = 1 in {
4438def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4439 (ins f64mem:$dst, VR128X:$src),
4440 "vmovhps\t{$src, $dst|$dst, $src}",
4441 [(store (f64 (vector_extract
4442 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4443 (bc_v2f64 (v4f32 VR128X:$src))),
4444 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4445 EVEX, EVEX_CD8<32, CD8VT2>;
4446def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4447 (ins f64mem:$dst, VR128X:$src),
4448 "vmovhpd\t{$src, $dst|$dst, $src}",
4449 [(store (f64 (vector_extract
4450 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4451 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4452 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4453def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4454 (ins f64mem:$dst, VR128X:$src),
4455 "vmovlps\t{$src, $dst|$dst, $src}",
4456 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4457 (iPTR 0))), addr:$dst)],
4458 IIC_SSE_MOV_LH>,
4459 EVEX, EVEX_CD8<32, CD8VT2>;
4460def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4461 (ins f64mem:$dst, VR128X:$src),
4462 "vmovlpd\t{$src, $dst|$dst, $src}",
4463 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4464 (iPTR 0))), addr:$dst)],
4465 IIC_SSE_MOV_LH>,
4466 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4467}
4468let Predicates = [HasAVX512] in {
4469 // VMOVHPD patterns
4470 def : Pat<(store (f64 (vector_extract
4471 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4472 (iPTR 0))), addr:$dst),
4473 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4474 // VMOVLPS patterns
4475 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4476 addr:$src1),
4477 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4478 def : Pat<(store (v4i32 (X86Movlps
4479 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4480 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4481 // VMOVLPD patterns
4482 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4483 addr:$src1),
4484 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4485 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4486 addr:$src1),
4487 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4488}
4489//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004490// FMA - Fused Multiply Operations
4491//
Adam Nemet26371ce2014-10-24 00:02:55 +00004492
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004494multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4495 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004496 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004497 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004498 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004499 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004500 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004502 let mayLoad = 1 in {
4503 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004504 (ins _.RC:$src2, _.MemOp:$src3),
4505 OpcodeStr, "$src3, $src2", "$src2, $src3",
4506 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004507 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004508
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004509 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004510 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004511 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4512 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4513 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004514 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004515 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004516 }
4517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004519multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4520 X86VectorVTInfo _> {
4521 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004522 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4523 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4524 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4525 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004526}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004527} // Constraints = "$src1 = $dst"
4528
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004529multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4530 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4531 let Predicates = [HasAVX512] in {
4532 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4533 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4534 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004535 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004536 let Predicates = [HasVLX, HasAVX512] in {
4537 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4538 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4539 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4540 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004541 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542}
4543
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004544multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4545 SDNode OpNodeRnd > {
4546 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4547 avx512vl_f32_info>;
4548 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4549 avx512vl_f64_info>, VEX_W;
4550}
4551
4552defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4553defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4554defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4555defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4556defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4557defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4558
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004559
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004561multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4562 X86VectorVTInfo _> {
4563 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4564 (ins _.RC:$src2, _.RC:$src3),
4565 OpcodeStr, "$src3, $src2", "$src2, $src3",
4566 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4567 AVX512FMA3Base;
4568
4569 let mayLoad = 1 in {
4570 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4571 (ins _.RC:$src2, _.MemOp:$src3),
4572 OpcodeStr, "$src3, $src2", "$src2, $src3",
4573 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4574 AVX512FMA3Base;
4575
4576 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4577 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4578 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4579 "$src2, ${src3}"##_.BroadcastStr,
4580 (_.VT (OpNode _.RC:$src2,
4581 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4582 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4583 }
4584}
4585
4586multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4587 X86VectorVTInfo _> {
4588 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4589 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4590 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4591 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4592 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004593}
4594} // Constraints = "$src1 = $dst"
4595
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004596multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4597 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4598 let Predicates = [HasAVX512] in {
4599 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4600 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4601 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004602 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004603 let Predicates = [HasVLX, HasAVX512] in {
4604 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4605 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4606 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4607 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004608 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004609}
4610
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004611multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4612 SDNode OpNodeRnd > {
4613 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4614 avx512vl_f32_info>;
4615 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4616 avx512vl_f64_info>, VEX_W;
4617}
4618
4619defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4620defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4621defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4622defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4623defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4624defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4625
4626let Constraints = "$src1 = $dst" in {
4627multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4628 X86VectorVTInfo _> {
4629 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4630 (ins _.RC:$src3, _.RC:$src2),
4631 OpcodeStr, "$src2, $src3", "$src3, $src2",
4632 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4633 AVX512FMA3Base;
4634
4635 let mayLoad = 1 in {
4636 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4637 (ins _.RC:$src3, _.MemOp:$src2),
4638 OpcodeStr, "$src2, $src3", "$src3, $src2",
4639 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4640 AVX512FMA3Base;
4641
4642 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4643 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4644 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4645 "$src3, ${src2}"##_.BroadcastStr,
4646 (_.VT (OpNode _.RC:$src1,
4647 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4648 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4649 }
4650}
4651
4652multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4653 X86VectorVTInfo _> {
4654 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4655 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4656 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4657 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4658 AVX512FMA3Base, EVEX_B, EVEX_RC;
4659}
4660} // Constraints = "$src1 = $dst"
4661
4662multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4663 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4664 let Predicates = [HasAVX512] in {
4665 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4666 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4667 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4668 }
4669 let Predicates = [HasVLX, HasAVX512] in {
4670 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4671 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4672 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4673 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4674 }
4675}
4676
4677multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4678 SDNode OpNodeRnd > {
4679 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4680 avx512vl_f32_info>;
4681 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4682 avx512vl_f64_info>, VEX_W;
4683}
4684
4685defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4686defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4687defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4688defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4689defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4690defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004691
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692// Scalar FMA
4693let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004694multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4695 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4696 dag RHS_r, dag RHS_m > {
4697 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4698 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4699 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004700
Igor Breger15820b02015-07-01 13:24:28 +00004701 let mayLoad = 1 in
4702 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4703 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4704 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4705
4706 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4707 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4708 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4709 AVX512FMA3Base, EVEX_B, EVEX_RC;
4710
4711 let isCodeGenOnly = 1 in {
4712 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4713 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4714 !strconcat(OpcodeStr,
4715 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4716 [RHS_r]>;
4717 let mayLoad = 1 in
4718 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4719 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4720 !strconcat(OpcodeStr,
4721 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4722 [RHS_m]>;
4723 }// isCodeGenOnly = 1
4724}
4725}// Constraints = "$src1 = $dst"
4726
4727multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4728 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4729 string SUFF> {
4730
4731 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004732 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4733 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4734 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004735 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4736 (i32 imm:$rc))),
4737 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4738 _.FRC:$src3))),
4739 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4740 (_.ScalarLdFrag addr:$src3))))>;
4741
4742 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004743 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4744 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004745 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004746 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004747 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4748 (i32 imm:$rc))),
4749 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4750 _.FRC:$src1))),
4751 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4752 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4753
4754 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004755 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4756 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004757 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004758 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004759 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4760 (i32 imm:$rc))),
4761 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4762 _.FRC:$src2))),
4763 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4764 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4765}
4766
4767multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4768 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4769 let Predicates = [HasAVX512] in {
4770 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4771 OpNodeRnd, f32x_info, "SS">,
4772 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4773 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4774 OpNodeRnd, f64x_info, "SD">,
4775 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4776 }
4777}
4778
4779defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4780defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4781defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4782defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783
4784//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004785// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4786//===----------------------------------------------------------------------===//
4787let Constraints = "$src1 = $dst" in {
4788multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4789 X86VectorVTInfo _> {
4790 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4791 (ins _.RC:$src2, _.RC:$src3),
4792 OpcodeStr, "$src3, $src2", "$src2, $src3",
4793 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4794 AVX512FMA3Base;
4795
4796 let mayLoad = 1 in {
4797 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4798 (ins _.RC:$src2, _.MemOp:$src3),
4799 OpcodeStr, "$src3, $src2", "$src2, $src3",
4800 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4801 AVX512FMA3Base;
4802
4803 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4804 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4805 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4806 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4807 (OpNode _.RC:$src1,
4808 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4809 AVX512FMA3Base, EVEX_B;
4810 }
4811}
4812} // Constraints = "$src1 = $dst"
4813
4814multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4815 AVX512VLVectorVTInfo _> {
4816 let Predicates = [HasIFMA] in {
4817 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4818 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4819 }
4820 let Predicates = [HasVLX, HasIFMA] in {
4821 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4822 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4823 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4824 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4825 }
4826}
4827
4828defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4829 avx512vl_i64_info>, VEX_W;
4830defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4831 avx512vl_i64_info>, VEX_W;
4832
4833//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834// AVX-512 Scalar convert from sign integer to float/double
4835//===----------------------------------------------------------------------===//
4836
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004837multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4838 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4839 PatFrag ld_frag, string asm> {
4840 let hasSideEffects = 0 in {
4841 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4842 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004843 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004844 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004845 let mayLoad = 1 in
4846 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4847 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004848 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004849 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004850 } // hasSideEffects = 0
4851 let isCodeGenOnly = 1 in {
4852 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4853 (ins DstVT.RC:$src1, SrcRC:$src2),
4854 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4855 [(set DstVT.RC:$dst,
4856 (OpNode (DstVT.VT DstVT.RC:$src1),
4857 SrcRC:$src2,
4858 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4859
4860 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4861 (ins DstVT.RC:$src1, x86memop:$src2),
4862 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4863 [(set DstVT.RC:$dst,
4864 (OpNode (DstVT.VT DstVT.RC:$src1),
4865 (ld_frag addr:$src2),
4866 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4867 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004869
Igor Bregerabe4a792015-06-14 12:44:55 +00004870multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004871 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004872 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4873 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004874 !strconcat(asm,
4875 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004876 [(set DstVT.RC:$dst,
4877 (OpNode (DstVT.VT DstVT.RC:$src1),
4878 SrcRC:$src2,
4879 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4880}
4881
4882multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004883 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4884 PatFrag ld_frag, string asm> {
4885 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4886 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4887 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004888}
4889
Andrew Trick15a47742013-10-09 05:11:10 +00004890let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004891defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004892 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4893 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004894defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004895 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4896 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004897defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004898 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4899 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004900defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004901 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4902 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004903
4904def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4905 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4906def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004907 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4909 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4910def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004911 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912
4913def : Pat<(f32 (sint_to_fp GR32:$src)),
4914 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4915def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004916 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917def : Pat<(f64 (sint_to_fp GR32:$src)),
4918 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4919def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004920 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4921
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004922defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004923 v4f32x_info, i32mem, loadi32,
4924 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004925defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004926 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4927 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004928defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004929 i32mem, loadi32, "cvtusi2sd{l}">,
4930 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004931defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004932 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4933 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004934
4935def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4936 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4937def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4938 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4939def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4940 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4941def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4942 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4943
4944def : Pat<(f32 (uint_to_fp GR32:$src)),
4945 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4946def : Pat<(f32 (uint_to_fp GR64:$src)),
4947 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4948def : Pat<(f64 (uint_to_fp GR32:$src)),
4949 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4950def : Pat<(f64 (uint_to_fp GR64:$src)),
4951 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004952}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953
4954//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004955// AVX-512 Scalar convert from float/double to integer
4956//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004957multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
Asaf Badouh2744d212015-09-20 14:31:19 +00004958 RegisterClass DstRC, Intrinsic Int,
4959 Operand memop, ComplexPattern mem_cpat, string asm> {
4960 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4961 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4963 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4964 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004965 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004966 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4967 let mayLoad = 1 in
4968 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4969 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004970 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004971}
Asaf Badouh2744d212015-09-20 14:31:19 +00004972
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004973// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004974defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004975 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004976 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004977defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
Asaf Badouh2744d212015-09-20 14:31:19 +00004978 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004979 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004980 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004981defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
Asaf Badouh2744d212015-09-20 14:31:19 +00004982 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004983 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004984 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004985defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004986 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004987 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004988 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004989defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004990 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004991 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004992defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
Asaf Badouh2744d212015-09-20 14:31:19 +00004993 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004994 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004995 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004996defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
Asaf Badouh2744d212015-09-20 14:31:19 +00004997 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004998 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004999 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005000defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005001 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005002 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005003 EVEX_CD8<64, CD8VT1>;
5004
Asaf Badouh2744d212015-09-20 14:31:19 +00005005let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005006 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5007 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5008 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5009 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5010 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5011 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5012 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5013 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5014 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5015 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5016 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5017 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005018
Craig Topper9dd48c82014-01-02 17:28:14 +00005019 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5020 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5021 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005022} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005023
5024// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005025multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5026 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005027 SDNode OpNodeRnd>{
5028let Predicates = [HasAVX512] in {
5029 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5030 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5031 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5032 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5033 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5034 []>, EVEX, EVEX_B;
5035 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
5036 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005037 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005038 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005039
Asaf Badouh2744d212015-09-20 14:31:19 +00005040 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5041 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5042 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5043 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5044 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5045 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5046 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005047 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5048 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005049 EVEX,VEX_LIG , EVEX_B;
5050 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005051 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005052 (ins _SrcRC.MemOp:$src),
5053 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5054 []>, EVEX, VEX_LIG;
5055
5056 } // isCodeGenOnly = 1, hasSideEffects = 0
5057} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005058}
5059
Asaf Badouh2744d212015-09-20 14:31:19 +00005060
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005061defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5062 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005063 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005064defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5065 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005066 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005067defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005068 fp_to_sint,X86cvttsd2IntRnd>,
5069 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005070defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5071 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005072 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5073
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005074defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5075 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005076 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005077defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5078 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005079 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005080defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5081 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005082 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005083defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5084 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005085 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5086let Predicates = [HasAVX512] in {
5087 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5088 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5089 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5090 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5091 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5092 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5093 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5094 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5095
Elena Demikhovskycf088092013-12-11 14:31:04 +00005096} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005097//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005098// AVX-512 Convert form float to double and back
5099//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005100multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5101 X86VectorVTInfo _Src, SDNode OpNode> {
5102 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005103 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005104 "$src2, $src1", "$src1, $src2",
5105 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005106 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005107 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5108 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005109 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005110 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005111 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5112 (_Src.VT (scalar_to_vector
5113 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005114 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005115}
5116
Asaf Badouh2744d212015-09-20 14:31:19 +00005117// Scalar Coversion with SAE - suppress all exceptions
5118multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5119 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5120 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5121 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5122 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005123 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005124 (_Src.VT _Src.RC:$src2),
5125 (i32 FROUND_NO_EXC)))>,
5126 EVEX_4V, VEX_LIG, EVEX_B;
5127}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005128
Asaf Badouh2744d212015-09-20 14:31:19 +00005129// Scalar Conversion with rounding control (RC)
5130multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5131 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5132 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5133 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5134 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005135 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005136 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5137 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5138 EVEX_B, EVEX_RC;
5139}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005140multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5141 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005142 X86VectorVTInfo _dst> {
5143 let Predicates = [HasAVX512] in {
5144 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5145 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5146 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5147 EVEX_V512, XD;
5148 }
5149}
5150
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005151multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5152 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005153 X86VectorVTInfo _dst> {
5154 let Predicates = [HasAVX512] in {
5155 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005156 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005157 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5158 }
5159}
5160defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5161 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005162defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005163 X86fpextRnd,f32x_info, f64x_info >;
5164
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005165def : Pat<(f64 (fextend FR32X:$src)),
5166 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005167 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5168 Requires<[HasAVX512]>;
5169def : Pat<(f64 (fextend (loadf32 addr:$src))),
5170 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5171 Requires<[HasAVX512]>;
5172
5173def : Pat<(f64 (extloadf32 addr:$src)),
5174 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175 Requires<[HasAVX512, OptForSize]>;
5176
Asaf Badouh2744d212015-09-20 14:31:19 +00005177def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005178 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005179 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5180 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005182def : Pat<(f32 (fround FR64X:$src)),
5183 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005184 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005186//===----------------------------------------------------------------------===//
5187// AVX-512 Vector convert from signed/unsigned integer to float/double
5188// and from float/double to signed/unsigned integer
5189//===----------------------------------------------------------------------===//
5190
5191multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5192 X86VectorVTInfo _Src, SDNode OpNode,
5193 string Broadcast = _.BroadcastStr,
5194 string Alias = ""> {
5195
5196 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5197 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5198 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5199
5200 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5201 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5202 (_.VT (OpNode (_Src.VT
5203 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5204
5205 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5206 (ins _Src.MemOp:$src), OpcodeStr,
5207 "${src}"##Broadcast, "${src}"##Broadcast,
5208 (_.VT (OpNode (_Src.VT
5209 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5210 ))>, EVEX, EVEX_B;
5211}
5212// Coversion with SAE - suppress all exceptions
5213multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5214 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5215 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5216 (ins _Src.RC:$src), OpcodeStr,
5217 "{sae}, $src", "$src, {sae}",
5218 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5219 (i32 FROUND_NO_EXC)))>,
5220 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221}
5222
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005223// Conversion with rounding control (RC)
5224multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5225 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5226 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5227 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5228 "$rc, $src", "$src, $rc",
5229 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5230 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005231}
5232
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005233// Extend Float to Double
5234multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5235 let Predicates = [HasAVX512] in {
5236 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5237 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5238 X86vfpextRnd>, EVEX_V512;
5239 }
5240 let Predicates = [HasVLX] in {
5241 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5242 X86vfpext, "{1to2}">, EVEX_V128;
5243 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5244 EVEX_V256;
5245 }
5246}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005248// Truncate Double to Float
5249multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5250 let Predicates = [HasAVX512] in {
5251 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5252 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5253 X86vfproundRnd>, EVEX_V512;
5254 }
5255 let Predicates = [HasVLX] in {
5256 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5257 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5258 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5259 "{1to4}", "{y}">, EVEX_V256;
5260 }
5261}
5262
5263defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5264 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5265defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5266 PS, EVEX_CD8<32, CD8VH>;
5267
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005268def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5269 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005270
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005271let Predicates = [HasVLX] in {
5272 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5273 (VCVTPS2PDZ256rm addr:$src)>;
5274}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005275
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005276// Convert Signed/Unsigned Doubleword to Double
5277multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5278 SDNode OpNode128> {
5279 // No rounding in this op
5280 let Predicates = [HasAVX512] in
5281 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5282 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005283
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005284 let Predicates = [HasVLX] in {
5285 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5286 OpNode128, "{1to2}">, EVEX_V128;
5287 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5288 EVEX_V256;
5289 }
5290}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005292// Convert Signed/Unsigned Doubleword to Float
5293multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5294 SDNode OpNodeRnd> {
5295 let Predicates = [HasAVX512] in
5296 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5297 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5298 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005299
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005300 let Predicates = [HasVLX] in {
5301 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5302 EVEX_V128;
5303 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5304 EVEX_V256;
5305 }
5306}
5307
5308// Convert Float to Signed/Unsigned Doubleword with truncation
5309multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5310 SDNode OpNode, SDNode OpNodeRnd> {
5311 let Predicates = [HasAVX512] in {
5312 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5313 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5314 OpNodeRnd>, EVEX_V512;
5315 }
5316 let Predicates = [HasVLX] in {
5317 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5318 EVEX_V128;
5319 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5320 EVEX_V256;
5321 }
5322}
5323
5324// Convert Float to Signed/Unsigned Doubleword
5325multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5326 SDNode OpNode, SDNode OpNodeRnd> {
5327 let Predicates = [HasAVX512] in {
5328 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5329 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5330 OpNodeRnd>, EVEX_V512;
5331 }
5332 let Predicates = [HasVLX] in {
5333 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5334 EVEX_V128;
5335 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5336 EVEX_V256;
5337 }
5338}
5339
5340// Convert Double to Signed/Unsigned Doubleword with truncation
5341multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5342 SDNode OpNode, SDNode OpNodeRnd> {
5343 let Predicates = [HasAVX512] in {
5344 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5345 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5346 OpNodeRnd>, EVEX_V512;
5347 }
5348 let Predicates = [HasVLX] in {
5349 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5350 // memory forms of these instructions in Asm Parcer. They have the same
5351 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5352 // due to the same reason.
5353 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5354 "{1to2}", "{x}">, EVEX_V128;
5355 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5356 "{1to4}", "{y}">, EVEX_V256;
5357 }
5358}
5359
5360// Convert Double to Signed/Unsigned Doubleword
5361multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5362 SDNode OpNode, SDNode OpNodeRnd> {
5363 let Predicates = [HasAVX512] in {
5364 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5365 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5366 OpNodeRnd>, EVEX_V512;
5367 }
5368 let Predicates = [HasVLX] in {
5369 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5370 // memory forms of these instructions in Asm Parcer. They have the same
5371 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5372 // due to the same reason.
5373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5374 "{1to2}", "{x}">, EVEX_V128;
5375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5376 "{1to4}", "{y}">, EVEX_V256;
5377 }
5378}
5379
5380// Convert Double to Signed/Unsigned Quardword
5381multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5382 SDNode OpNode, SDNode OpNodeRnd> {
5383 let Predicates = [HasDQI] in {
5384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5385 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5386 OpNodeRnd>, EVEX_V512;
5387 }
5388 let Predicates = [HasDQI, HasVLX] in {
5389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5390 EVEX_V128;
5391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5392 EVEX_V256;
5393 }
5394}
5395
5396// Convert Double to Signed/Unsigned Quardword with truncation
5397multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5398 SDNode OpNode, SDNode OpNodeRnd> {
5399 let Predicates = [HasDQI] in {
5400 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5401 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5402 OpNodeRnd>, EVEX_V512;
5403 }
5404 let Predicates = [HasDQI, HasVLX] in {
5405 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5406 EVEX_V128;
5407 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5408 EVEX_V256;
5409 }
5410}
5411
5412// Convert Signed/Unsigned Quardword to Double
5413multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5414 SDNode OpNode, SDNode OpNodeRnd> {
5415 let Predicates = [HasDQI] in {
5416 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5417 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5418 OpNodeRnd>, EVEX_V512;
5419 }
5420 let Predicates = [HasDQI, HasVLX] in {
5421 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5422 EVEX_V128;
5423 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5424 EVEX_V256;
5425 }
5426}
5427
5428// Convert Float to Signed/Unsigned Quardword
5429multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5430 SDNode OpNode, SDNode OpNodeRnd> {
5431 let Predicates = [HasDQI] in {
5432 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5433 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5434 OpNodeRnd>, EVEX_V512;
5435 }
5436 let Predicates = [HasDQI, HasVLX] in {
5437 // Explicitly specified broadcast string, since we take only 2 elements
5438 // from v4f32x_info source
5439 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5440 "{1to2}">, EVEX_V128;
5441 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5442 EVEX_V256;
5443 }
5444}
5445
5446// Convert Float to Signed/Unsigned Quardword with truncation
5447multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5448 SDNode OpNode, SDNode OpNodeRnd> {
5449 let Predicates = [HasDQI] in {
5450 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5451 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5452 OpNodeRnd>, EVEX_V512;
5453 }
5454 let Predicates = [HasDQI, HasVLX] in {
5455 // Explicitly specified broadcast string, since we take only 2 elements
5456 // from v4f32x_info source
5457 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5458 "{1to2}">, EVEX_V128;
5459 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5460 EVEX_V256;
5461 }
5462}
5463
5464// Convert Signed/Unsigned Quardword to Float
5465multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5466 SDNode OpNode, SDNode OpNodeRnd> {
5467 let Predicates = [HasDQI] in {
5468 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5469 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5470 OpNodeRnd>, EVEX_V512;
5471 }
5472 let Predicates = [HasDQI, HasVLX] in {
5473 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5474 // memory forms of these instructions in Asm Parcer. They have the same
5475 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5476 // due to the same reason.
5477 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5478 "{1to2}", "{x}">, EVEX_V128;
5479 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5480 "{1to4}", "{y}">, EVEX_V256;
5481 }
5482}
5483
5484defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485 EVEX_CD8<32, CD8VH>;
5486
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005487defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5488 X86VSintToFpRnd>,
5489 PS, EVEX_CD8<32, CD8VF>;
5490
5491defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5492 X86VFpToSintRnd>,
5493 XS, EVEX_CD8<32, CD8VF>;
5494
5495defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5496 X86VFpToSintRnd>,
5497 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5498
5499defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5500 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005501 EVEX_CD8<32, CD8VF>;
5502
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005503defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5504 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505 EVEX_CD8<64, CD8VF>;
5506
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005507defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5508 XS, EVEX_CD8<32, CD8VH>;
5509
5510defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5511 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005512 EVEX_CD8<32, CD8VF>;
5513
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005514defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5515 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005516
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005517defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5518 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005519 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005520
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005521defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5522 X86cvtps2UIntRnd>,
5523 PS, EVEX_CD8<32, CD8VF>;
5524defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5525 X86cvtpd2UIntRnd>, VEX_W,
5526 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005527
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005528defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5529 X86cvtpd2IntRnd>, VEX_W,
5530 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005531
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005532defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5533 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005534
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005535defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5536 X86cvtpd2UIntRnd>, VEX_W,
5537 PD, EVEX_CD8<64, CD8VF>;
5538
5539defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5540 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5541
5542defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5543 X86VFpToSlongRnd>, VEX_W,
5544 PD, EVEX_CD8<64, CD8VF>;
5545
5546defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5547 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5548
5549defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5550 X86VFpToUlongRnd>, VEX_W,
5551 PD, EVEX_CD8<64, CD8VF>;
5552
5553defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5554 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5555
5556defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5557 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5558
5559defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5560 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5561
5562defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5563 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5564
5565defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5566 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5567
Craig Toppere38c57a2015-11-27 05:44:02 +00005568let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005569def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005570 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005571 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005572
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005573def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5574 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5575 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5576
5577def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5578 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5579 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005580
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005581def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5582 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5583 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005584
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005585def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5586 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5587 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005588}
5589
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590let Predicates = [HasAVX512] in {
5591 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5592 (VCVTPD2PSZrm addr:$src)>;
5593 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5594 (VCVTPS2PDZrm addr:$src)>;
5595}
5596
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005597//===----------------------------------------------------------------------===//
5598// Half precision conversion instructions
5599//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005600multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005601 X86MemOperand x86memop, PatFrag ld_frag> {
5602 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5603 "vcvtph2ps", "$src", "$src",
5604 (X86cvtph2ps (_src.VT _src.RC:$src),
5605 (i32 FROUND_CURRENT))>, T8PD;
5606 let hasSideEffects = 0, mayLoad = 1 in {
5607 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005608 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005609 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5610 (i32 FROUND_CURRENT))>, T8PD;
5611 }
5612}
5613
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005614multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005615 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5616 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5617 (X86cvtph2ps (_src.VT _src.RC:$src),
5618 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5619
5620}
5621
5622let Predicates = [HasAVX512] in {
5623 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005624 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005625 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5626 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005627 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005628 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5629 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5630 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5631 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005632}
5633
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005634multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005635 X86MemOperand x86memop> {
5636 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5637 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005638 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005639 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005640 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005641 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5642 let hasSideEffects = 0, mayStore = 1 in {
5643 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5644 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005645 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005646 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5647 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5648 addr:$dst)]>;
5649 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5650 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005651 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005652 []>, EVEX_K;
5653 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005654}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005655multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5656 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5657 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005658 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005659 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005660 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005661 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5662}
5663let Predicates = [HasAVX512] in {
5664 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5665 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5666 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5667 let Predicates = [HasVLX] in {
5668 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5669 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5670 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5671 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5672 }
5673}
Asaf Badouh2489f352015-12-02 08:17:51 +00005674
5675// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5676multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5677 string OpcodeStr> {
5678 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5679 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005680 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005681 (i32 FROUND_NO_EXC)))],
5682 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5683 Sched<[WriteFAdd]>;
5684}
5685
5686let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5687 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5688 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5689 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5690 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5691 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5692 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5693 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5694 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5695}
5696
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005697let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5698 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005699 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700 EVEX_CD8<32, CD8VT1>;
5701 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005702 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005703 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5704 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005705 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005706 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005707 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005708 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005709 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005710 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5711 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005712 let isCodeGenOnly = 1 in {
5713 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005714 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005715 EVEX_CD8<32, CD8VT1>;
5716 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005717 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005718 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005719
Craig Topper9dd48c82014-01-02 17:28:14 +00005720 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005721 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005722 EVEX_CD8<32, CD8VT1>;
5723 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005724 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005725 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5726 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727}
Michael Liao5bf95782014-12-04 05:20:33 +00005728
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005729/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005730multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5731 X86VectorVTInfo _> {
5732 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5733 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5734 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5735 "$src2, $src1", "$src1, $src2",
5736 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005737 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005738 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5739 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5740 "$src2, $src1", "$src1, $src2",
5741 (OpNode (_.VT _.RC:$src1),
5742 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005743 }
5744}
5745}
5746
Asaf Badouheaf2da12015-09-21 10:23:53 +00005747defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5748 EVEX_CD8<32, CD8VT1>, T8PD;
5749defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5750 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5751defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5752 EVEX_CD8<32, CD8VT1>, T8PD;
5753defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5754 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005755
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005756/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5757multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005758 X86VectorVTInfo _> {
5759 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5760 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5761 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5762 let mayLoad = 1 in {
5763 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5764 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5765 (OpNode (_.FloatVT
5766 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5767 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5768 (ins _.ScalarMemOp:$src), OpcodeStr,
5769 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5770 (OpNode (_.FloatVT
5771 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5772 EVEX, T8PD, EVEX_B;
5773 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005774}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005775
5776multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5777 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5778 EVEX_V512, EVEX_CD8<32, CD8VF>;
5779 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5780 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5781
5782 // Define only if AVX512VL feature is present.
5783 let Predicates = [HasVLX] in {
5784 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5785 OpNode, v4f32x_info>,
5786 EVEX_V128, EVEX_CD8<32, CD8VF>;
5787 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5788 OpNode, v8f32x_info>,
5789 EVEX_V256, EVEX_CD8<32, CD8VF>;
5790 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5791 OpNode, v2f64x_info>,
5792 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5793 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5794 OpNode, v4f64x_info>,
5795 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5796 }
5797}
5798
5799defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5800defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005801
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005802/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005803multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5804 SDNode OpNode> {
5805
5806 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5807 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5808 "$src2, $src1", "$src1, $src2",
5809 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5810 (i32 FROUND_CURRENT))>;
5811
5812 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5813 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005814 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005815 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005816 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005817
5818 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5819 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5820 "$src2, $src1", "$src1, $src2",
5821 (OpNode (_.VT _.RC:$src1),
5822 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5823 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005824}
5825
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005826multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5827 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5828 EVEX_CD8<32, CD8VT1>;
5829 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5830 EVEX_CD8<64, CD8VT1>, VEX_W;
5831}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005832
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005833let hasSideEffects = 0, Predicates = [HasERI] in {
5834 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5835 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5836}
Igor Breger8352a0d2015-07-28 06:53:28 +00005837
5838defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005839/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005840
5841multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5842 SDNode OpNode> {
5843
5844 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5845 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5846 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5847
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005848 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5849 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5850 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005851 (bitconvert (_.LdFrag addr:$src))),
5852 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005853
5854 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005855 (ins _.MemOp:$src), OpcodeStr,
5856 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005857 (OpNode (_.FloatVT
5858 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5859 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005860}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005861multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5862 SDNode OpNode> {
5863 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5864 (ins _.RC:$src), OpcodeStr,
5865 "{sae}, $src", "$src, {sae}",
5866 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5867}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005868
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005869multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5870 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005871 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5872 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005873 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005874 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5875 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005876}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005877
Asaf Badouh402ebb32015-06-03 13:41:48 +00005878multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5879 SDNode OpNode> {
5880 // Define only if AVX512VL feature is present.
5881 let Predicates = [HasVLX] in {
5882 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5883 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5884 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5885 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5886 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5887 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5888 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5889 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5890 }
5891}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005892let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005893
Asaf Badouh402ebb32015-06-03 13:41:48 +00005894 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5895 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5896 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5897}
5898defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5899 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5900
5901multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5902 SDNode OpNodeRnd, X86VectorVTInfo _>{
5903 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5904 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5905 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5906 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005907}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005908
Robert Khasanoveb126392014-10-28 18:15:20 +00005909multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5910 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005911 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005912 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5913 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5914 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005915 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005916 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5917 (OpNode (_.FloatVT
5918 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005919
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005920 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005921 (ins _.ScalarMemOp:$src), OpcodeStr,
5922 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5923 (OpNode (_.FloatVT
5924 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5925 EVEX, EVEX_B;
5926 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005927}
5928
Robert Khasanoveb126392014-10-28 18:15:20 +00005929multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5930 SDNode OpNode> {
5931 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5932 v16f32_info>,
5933 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5934 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5935 v8f64_info>,
5936 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5937 // Define only if AVX512VL feature is present.
5938 let Predicates = [HasVLX] in {
5939 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5940 OpNode, v4f32x_info>,
5941 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5942 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5943 OpNode, v8f32x_info>,
5944 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5945 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5946 OpNode, v2f64x_info>,
5947 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5948 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5949 OpNode, v4f64x_info>,
5950 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5951 }
5952}
5953
Asaf Badouh402ebb32015-06-03 13:41:48 +00005954multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5955 SDNode OpNodeRnd> {
5956 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5957 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5958 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5959 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5960}
5961
Igor Breger4c4cd782015-09-20 09:13:41 +00005962multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5963 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5964
5965 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5966 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5967 "$src2, $src1", "$src1, $src2",
5968 (OpNodeRnd (_.VT _.RC:$src1),
5969 (_.VT _.RC:$src2),
5970 (i32 FROUND_CURRENT))>;
5971 let mayLoad = 1 in
5972 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5973 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5974 "$src2, $src1", "$src1, $src2",
5975 (OpNodeRnd (_.VT _.RC:$src1),
5976 (_.VT (scalar_to_vector
5977 (_.ScalarLdFrag addr:$src2))),
5978 (i32 FROUND_CURRENT))>;
5979
5980 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5981 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5982 "$rc, $src2, $src1", "$src1, $src2, $rc",
5983 (OpNodeRnd (_.VT _.RC:$src1),
5984 (_.VT _.RC:$src2),
5985 (i32 imm:$rc))>,
5986 EVEX_B, EVEX_RC;
5987
5988 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005989 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005990 (ins _.FRC:$src1, _.FRC:$src2),
5991 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5992
5993 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005994 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005995 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5996 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5997 }
5998
5999 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6000 (!cast<Instruction>(NAME#SUFF#Zr)
6001 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6002
6003 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6004 (!cast<Instruction>(NAME#SUFF#Zm)
6005 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
6006}
6007
6008multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6009 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6010 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6011 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6012 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6013}
6014
Asaf Badouh402ebb32015-06-03 13:41:48 +00006015defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6016 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017
Igor Breger4c4cd782015-09-20 09:13:41 +00006018defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006019
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006020let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006021 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006022 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006023 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006024 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006025 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006026 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006027 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006028 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006029 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006030 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006031}
6032
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006033multiclass
6034avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006035
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006036 let ExeDomain = _.ExeDomain in {
6037 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6038 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6039 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006040 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006041 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6042
6043 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6044 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006045 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6046 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006047 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006048
6049 let mayLoad = 1 in
6050 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6051 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
6052 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006053 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006054 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6055 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6056 }
6057 let Predicates = [HasAVX512] in {
6058 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6059 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6060 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6061 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6062 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6063 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6064 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6065 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6066 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6067 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6069 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6070 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6072 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6073
6074 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6075 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6076 addr:$src, (i32 0x1))), _.FRC)>;
6077 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6078 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6079 addr:$src, (i32 0x2))), _.FRC)>;
6080 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6081 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6082 addr:$src, (i32 0x3))), _.FRC)>;
6083 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6084 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6085 addr:$src, (i32 0x4))), _.FRC)>;
6086 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6087 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6088 addr:$src, (i32 0xc))), _.FRC)>;
6089 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006090}
6091
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006092defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6093 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006094
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006095defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6096 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006098//-------------------------------------------------
6099// Integer truncate and extend operations
6100//-------------------------------------------------
6101
Igor Breger074a64e2015-07-24 17:24:15 +00006102multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6103 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6104 X86MemOperand x86memop> {
6105
6106 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6107 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6108 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6109 EVEX, T8XS;
6110
6111 // for intrinsic patter match
6112 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6113 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6114 undef)),
6115 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6116 SrcInfo.RC:$src1)>;
6117
6118 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6119 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6120 DestInfo.ImmAllZerosV)),
6121 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6122 SrcInfo.RC:$src1)>;
6123
6124 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6125 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6126 DestInfo.RC:$src0)),
6127 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6128 DestInfo.KRCWM:$mask ,
6129 SrcInfo.RC:$src1)>;
6130
6131 let mayStore = 1 in {
6132 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6133 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006134 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135 []>, EVEX;
6136
Igor Breger074a64e2015-07-24 17:24:15 +00006137 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6138 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006139 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006140 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006141 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006142}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006143
Igor Breger074a64e2015-07-24 17:24:15 +00006144multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6145 X86VectorVTInfo DestInfo,
6146 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006147
Igor Breger074a64e2015-07-24 17:24:15 +00006148 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6149 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6150 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006151
Igor Breger074a64e2015-07-24 17:24:15 +00006152 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6153 (SrcInfo.VT SrcInfo.RC:$src)),
6154 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6155 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6156}
6157
6158multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6159 X86VectorVTInfo DestInfo, string sat > {
6160
6161 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6162 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6163 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6164 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6165 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6166 (SrcInfo.VT SrcInfo.RC:$src))>;
6167
6168 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6169 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6170 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6171 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6172 (SrcInfo.VT SrcInfo.RC:$src))>;
6173}
6174
6175multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6176 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6177 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6178 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6179 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6180 Predicate prd = HasAVX512>{
6181
6182 let Predicates = [HasVLX, prd] in {
6183 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6184 DestInfoZ128, x86memopZ128>,
6185 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6186 truncFrag, mtruncFrag>, EVEX_V128;
6187
6188 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6189 DestInfoZ256, x86memopZ256>,
6190 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6191 truncFrag, mtruncFrag>, EVEX_V256;
6192 }
6193 let Predicates = [prd] in
6194 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6195 DestInfoZ, x86memopZ>,
6196 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6197 truncFrag, mtruncFrag>, EVEX_V512;
6198}
6199
6200multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6201 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6202 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6203 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6204 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6205
6206 let Predicates = [HasVLX, prd] in {
6207 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6208 DestInfoZ128, x86memopZ128>,
6209 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6210 sat>, EVEX_V128;
6211
6212 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6213 DestInfoZ256, x86memopZ256>,
6214 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6215 sat>, EVEX_V256;
6216 }
6217 let Predicates = [prd] in
6218 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6219 DestInfoZ, x86memopZ>,
6220 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6221 sat>, EVEX_V512;
6222}
6223
6224multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6225 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6226 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6227 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6228}
6229multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6230 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6231 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6232 sat>, EVEX_CD8<8, CD8VO>;
6233}
6234
6235multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6236 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6237 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6238 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6239}
6240multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6241 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6242 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6243 sat>, EVEX_CD8<16, CD8VQ>;
6244}
6245
6246multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6247 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6248 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6249 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6250}
6251multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6252 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6253 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6254 sat>, EVEX_CD8<32, CD8VH>;
6255}
6256
6257multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6258 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6259 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6260 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6261}
6262multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6263 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6264 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6265 sat>, EVEX_CD8<8, CD8VQ>;
6266}
6267
6268multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6269 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6270 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6271 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6272}
6273multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6274 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6275 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6276 sat>, EVEX_CD8<16, CD8VH>;
6277}
6278
6279multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6280 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6281 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6282 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6283}
6284multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6285 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6286 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6287 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6288}
6289
6290defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6291defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6292defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6293
6294defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6295defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6296defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6297
6298defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6299defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6300defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6301
6302defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6303defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6304defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6305
6306defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6307defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6308defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6309
6310defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6311defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6312defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006313
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006314let Predicates = [HasAVX512, NoVLX] in {
6315def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6316 (v8i16 (EXTRACT_SUBREG
6317 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6318 VR256X:$src, sub_ymm)))), sub_xmm))>;
6319def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6320 (v4i32 (EXTRACT_SUBREG
6321 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6322 VR256X:$src, sub_ymm)))), sub_xmm))>;
6323}
6324
6325let Predicates = [HasBWI, NoVLX] in {
6326def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6327 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6328 VR256X:$src, sub_ymm))), sub_xmm))>;
6329}
6330
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006331multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6332 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6333 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006334
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006335 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6336 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6337 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6338 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006339
6340 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006341 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6342 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6343 (DestInfo.VT (LdFrag addr:$src))>,
6344 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006345 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006346}
6347
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006348multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6349 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6350 let Predicates = [HasVLX, HasBWI] in {
6351 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6352 v16i8x_info, i64mem, LdFrag, OpNode>,
6353 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006354
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006355 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6356 v16i8x_info, i128mem, LdFrag, OpNode>,
6357 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6358 }
6359 let Predicates = [HasBWI] in {
6360 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6361 v32i8x_info, i256mem, LdFrag, OpNode>,
6362 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6363 }
6364}
6365
6366multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6367 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6368 let Predicates = [HasVLX, HasAVX512] in {
6369 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6370 v16i8x_info, i32mem, LdFrag, OpNode>,
6371 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6372
6373 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6374 v16i8x_info, i64mem, LdFrag, OpNode>,
6375 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6376 }
6377 let Predicates = [HasAVX512] in {
6378 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6379 v16i8x_info, i128mem, LdFrag, OpNode>,
6380 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6381 }
6382}
6383
6384multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6385 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6386 let Predicates = [HasVLX, HasAVX512] in {
6387 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6388 v16i8x_info, i16mem, LdFrag, OpNode>,
6389 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6390
6391 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6392 v16i8x_info, i32mem, LdFrag, OpNode>,
6393 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6394 }
6395 let Predicates = [HasAVX512] in {
6396 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6397 v16i8x_info, i64mem, LdFrag, OpNode>,
6398 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6399 }
6400}
6401
6402multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6403 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6404 let Predicates = [HasVLX, HasAVX512] in {
6405 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6406 v8i16x_info, i64mem, LdFrag, OpNode>,
6407 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6408
6409 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6410 v8i16x_info, i128mem, LdFrag, OpNode>,
6411 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6412 }
6413 let Predicates = [HasAVX512] in {
6414 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6415 v16i16x_info, i256mem, LdFrag, OpNode>,
6416 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6417 }
6418}
6419
6420multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6421 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6422 let Predicates = [HasVLX, HasAVX512] in {
6423 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6424 v8i16x_info, i32mem, LdFrag, OpNode>,
6425 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6426
6427 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6428 v8i16x_info, i64mem, LdFrag, OpNode>,
6429 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6430 }
6431 let Predicates = [HasAVX512] in {
6432 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6433 v8i16x_info, i128mem, LdFrag, OpNode>,
6434 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6435 }
6436}
6437
6438multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6439 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6440
6441 let Predicates = [HasVLX, HasAVX512] in {
6442 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6443 v4i32x_info, i64mem, LdFrag, OpNode>,
6444 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6445
6446 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6447 v4i32x_info, i128mem, LdFrag, OpNode>,
6448 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6449 }
6450 let Predicates = [HasAVX512] in {
6451 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6452 v8i32x_info, i256mem, LdFrag, OpNode>,
6453 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6454 }
6455}
6456
6457defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6458defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6459defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6460defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6461defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6462defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6463
6464
6465defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6466defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6467defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6468defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6469defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6470defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006471
6472//===----------------------------------------------------------------------===//
6473// GATHER - SCATTER Operations
6474
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006475multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6476 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006477 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6478 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006479 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6480 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006481 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006482 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006483 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6484 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6485 vectoraddr:$src2))]>, EVEX, EVEX_K,
6486 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006487}
Cameron McInally45325962014-03-26 13:50:50 +00006488
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006489multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6490 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6491 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6492 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6493 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6494 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6495let Predicates = [HasVLX] in {
6496 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6497 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6498 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6499 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6500 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6501 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6502 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6503 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6504}
Cameron McInally45325962014-03-26 13:50:50 +00006505}
6506
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006507multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6508 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6509 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6510 mgatherv16i32>, EVEX_V512;
6511 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6512 mgatherv8i64>, EVEX_V512;
6513let Predicates = [HasVLX] in {
6514 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6515 vy32xmem, mgatherv8i32>, EVEX_V256;
6516 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6517 vy64xmem, mgatherv4i64>, EVEX_V256;
6518 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6519 vx32xmem, mgatherv4i32>, EVEX_V128;
6520 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6521 vx64xmem, mgatherv2i64>, EVEX_V128;
6522}
Cameron McInally45325962014-03-26 13:50:50 +00006523}
Michael Liao5bf95782014-12-04 05:20:33 +00006524
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006525
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006526defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6527 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6528
6529defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6530 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006531
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006532multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6533 X86MemOperand memop, PatFrag ScatterNode> {
6534
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006535let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006536
6537 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6538 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006539 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006540 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6541 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6542 _.KRCWM:$mask, vectoraddr:$dst))]>,
6543 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006544}
6545
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006546multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6547 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6548 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6549 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6550 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6551 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6552let Predicates = [HasVLX] in {
6553 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6554 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6555 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6556 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6557 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6558 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6559 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6560 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6561}
Cameron McInally45325962014-03-26 13:50:50 +00006562}
6563
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006564multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6565 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6566 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6567 mscatterv16i32>, EVEX_V512;
6568 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6569 mscatterv8i64>, EVEX_V512;
6570let Predicates = [HasVLX] in {
6571 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6572 vy32xmem, mscatterv8i32>, EVEX_V256;
6573 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6574 vy64xmem, mscatterv4i64>, EVEX_V256;
6575 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6576 vx32xmem, mscatterv4i32>, EVEX_V128;
6577 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6578 vx64xmem, mscatterv2i64>, EVEX_V128;
6579}
Cameron McInally45325962014-03-26 13:50:50 +00006580}
6581
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006582defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6583 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006585defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6586 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006587
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006588// prefetch
6589multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6590 RegisterClass KRC, X86MemOperand memop> {
6591 let Predicates = [HasPFI], hasSideEffects = 1 in
6592 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006593 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006594 []>, EVEX, EVEX_K;
6595}
6596
6597defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6598 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6599
6600defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6601 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6602
6603defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6604 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6605
6606defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6607 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006608
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006609defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6610 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6611
6612defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6613 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6614
6615defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6616 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6617
6618defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6619 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6620
6621defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6622 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6623
6624defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6625 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6626
6627defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6628 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6629
6630defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6631 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6632
6633defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6634 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6635
6636defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6637 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6638
6639defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6640 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6641
6642defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6643 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006644
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006645// Helper fragments to match sext vXi1 to vXiY.
6646def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6647def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6648
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006649multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006650def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006651 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006652 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6653}
Michael Liao5bf95782014-12-04 05:20:33 +00006654
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006655multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6656 string OpcodeStr, Predicate prd> {
6657let Predicates = [prd] in
6658 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6659
6660 let Predicates = [prd, HasVLX] in {
6661 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6662 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6663 }
6664}
6665
6666multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6667 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6668 HasBWI>;
6669 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6670 HasBWI>, VEX_W;
6671 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6672 HasDQI>;
6673 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6674 HasDQI>, VEX_W;
6675}
Michael Liao5bf95782014-12-04 05:20:33 +00006676
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006677defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006678
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006679multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006680 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6681 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6682 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6683}
6684
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006685// Use 512bit version to implement 128/256 bit in case NoVLX.
6686multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006687 X86VectorVTInfo _> {
6688
6689 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6690 (_.KVT (COPY_TO_REGCLASS
6691 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006692 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006693 _.RC:$src, _.SubRegIdx)),
6694 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006695}
6696
6697multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006698 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6699 let Predicates = [prd] in
6700 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6701 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006702
6703 let Predicates = [prd, HasVLX] in {
6704 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006705 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006706 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006707 EVEX_V128;
6708 }
6709 let Predicates = [prd, NoVLX] in {
6710 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6711 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006712 }
6713}
6714
6715defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6716 avx512vl_i8_info, HasBWI>;
6717defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6718 avx512vl_i16_info, HasBWI>, VEX_W;
6719defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6720 avx512vl_i32_info, HasDQI>;
6721defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6722 avx512vl_i64_info, HasDQI>, VEX_W;
6723
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006724//===----------------------------------------------------------------------===//
6725// AVX-512 - COMPRESS and EXPAND
6726//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006727
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006728multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6729 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006730 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006731 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006732 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006733
6734 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006735 def mr : AVX5128I<opc, MRMDestMem, (outs),
6736 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006737 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006738 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6739
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006740 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6741 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006742 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006743 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006744 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006745 addr:$dst)]>,
6746 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6747 }
6748}
6749
6750multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6751 AVX512VLVectorVTInfo VTInfo> {
6752 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6753
6754 let Predicates = [HasVLX] in {
6755 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6756 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6757 }
6758}
6759
6760defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6761 EVEX;
6762defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6763 EVEX, VEX_W;
6764defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6765 EVEX;
6766defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6767 EVEX, VEX_W;
6768
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006769// expand
6770multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6771 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006772 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006773 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006774 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006775
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006776 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006777 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6778 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6779 (_.VT (X86expand (_.VT (bitconvert
6780 (_.LdFrag addr:$src1)))))>,
6781 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006782}
6783
6784multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6785 AVX512VLVectorVTInfo VTInfo> {
6786 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6787
6788 let Predicates = [HasVLX] in {
6789 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6790 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6791 }
6792}
6793
6794defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6795 EVEX;
6796defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6797 EVEX, VEX_W;
6798defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6799 EVEX;
6800defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6801 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006802
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006803//handle instruction reg_vec1 = op(reg_vec,imm)
6804// op(mem_vec,imm)
6805// op(broadcast(eltVt),imm)
6806//all instruction created with FROUND_CURRENT
6807multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6808 X86VectorVTInfo _>{
6809 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6810 (ins _.RC:$src1, i32u8imm:$src2),
6811 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6812 (OpNode (_.VT _.RC:$src1),
6813 (i32 imm:$src2),
6814 (i32 FROUND_CURRENT))>;
6815 let mayLoad = 1 in {
6816 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6817 (ins _.MemOp:$src1, i32u8imm:$src2),
6818 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6819 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6820 (i32 imm:$src2),
6821 (i32 FROUND_CURRENT))>;
6822 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6823 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6824 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6825 "${src1}"##_.BroadcastStr##", $src2",
6826 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6827 (i32 imm:$src2),
6828 (i32 FROUND_CURRENT))>, EVEX_B;
6829 }
6830}
6831
6832//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6833multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6834 SDNode OpNode, X86VectorVTInfo _>{
6835 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6836 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006837 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006838 "$src1, {sae}, $src2",
6839 (OpNode (_.VT _.RC:$src1),
6840 (i32 imm:$src2),
6841 (i32 FROUND_NO_EXC))>, EVEX_B;
6842}
6843
6844multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6845 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6846 let Predicates = [prd] in {
6847 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6848 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6849 EVEX_V512;
6850 }
6851 let Predicates = [prd, HasVLX] in {
6852 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6853 EVEX_V128;
6854 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6855 EVEX_V256;
6856 }
6857}
6858
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006859//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6860// op(reg_vec2,mem_vec,imm)
6861// op(reg_vec2,broadcast(eltVt),imm)
6862//all instruction created with FROUND_CURRENT
6863multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6864 X86VectorVTInfo _>{
6865 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006866 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006867 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6868 (OpNode (_.VT _.RC:$src1),
6869 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006870 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006871 (i32 FROUND_CURRENT))>;
6872 let mayLoad = 1 in {
6873 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006874 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006875 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6876 (OpNode (_.VT _.RC:$src1),
6877 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006878 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006879 (i32 FROUND_CURRENT))>;
6880 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006881 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006882 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6883 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6884 (OpNode (_.VT _.RC:$src1),
6885 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006886 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006887 (i32 FROUND_CURRENT))>, EVEX_B;
6888 }
6889}
6890
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006891//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6892// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006893multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6894 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6895
6896 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6897 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6898 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6899 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6900 (SrcInfo.VT SrcInfo.RC:$src2),
6901 (i8 imm:$src3)))>;
6902 let mayLoad = 1 in
6903 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6904 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6905 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6906 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6907 (SrcInfo.VT (bitconvert
6908 (SrcInfo.LdFrag addr:$src2))),
6909 (i8 imm:$src3)))>;
6910}
6911
6912//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6913// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006914// op(reg_vec2,broadcast(eltVt),imm)
6915multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006916 X86VectorVTInfo _>:
6917 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6918
6919 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006920 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6921 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6922 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6923 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6924 (OpNode (_.VT _.RC:$src1),
6925 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6926 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006927}
6928
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006929//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6930// op(reg_vec2,mem_scalar,imm)
6931//all instruction created with FROUND_CURRENT
6932multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6933 X86VectorVTInfo _> {
6934
6935 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006936 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006937 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6938 (OpNode (_.VT _.RC:$src1),
6939 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006940 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006941 (i32 FROUND_CURRENT))>;
6942 let mayLoad = 1 in {
6943 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006944 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006945 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6946 (OpNode (_.VT _.RC:$src1),
6947 (_.VT (scalar_to_vector
6948 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006949 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006950 (i32 FROUND_CURRENT))>;
6951
6952 let isAsmParserOnly = 1 in {
6953 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6954 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6955 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6956 []>;
6957 }
6958 }
6959}
6960
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006961//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6962multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6963 SDNode OpNode, X86VectorVTInfo _>{
6964 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006965 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006966 OpcodeStr, "$src3, {sae}, $src2, $src1",
6967 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006968 (OpNode (_.VT _.RC:$src1),
6969 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006970 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006971 (i32 FROUND_NO_EXC))>, EVEX_B;
6972}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006973//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6974multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6975 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006976 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6977 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006978 OpcodeStr, "$src3, {sae}, $src2, $src1",
6979 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006980 (OpNode (_.VT _.RC:$src1),
6981 (_.VT _.RC:$src2),
6982 (i32 imm:$src3),
6983 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006984}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006985
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006986multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6987 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006988 let Predicates = [prd] in {
6989 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006990 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006991 EVEX_V512;
6992
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006993 }
6994 let Predicates = [prd, HasVLX] in {
6995 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006996 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006997 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006998 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006999 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007000}
7001
Igor Breger2ae0fe32015-08-31 11:14:02 +00007002multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7003 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7004 let Predicates = [HasBWI] in {
7005 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7006 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7007 }
7008 let Predicates = [HasBWI, HasVLX] in {
7009 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7010 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7011 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7012 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7013 }
7014}
7015
Igor Breger00d9f842015-06-08 14:03:17 +00007016multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7017 bits<8> opc, SDNode OpNode>{
7018 let Predicates = [HasAVX512] in {
7019 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7020 }
7021 let Predicates = [HasAVX512, HasVLX] in {
7022 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7023 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7024 }
7025}
7026
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007027multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7028 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7029 let Predicates = [prd] in {
7030 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7031 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007032 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007033}
7034
Igor Breger1e58e8a2015-09-02 11:18:55 +00007035multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7036 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7037 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7038 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7039 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7040 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007041}
7042
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007043
Igor Breger1e58e8a2015-09-02 11:18:55 +00007044defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7045 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7046defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7047 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7048defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7049 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7050
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007051
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007052defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7053 0x50, X86VRange, HasDQI>,
7054 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7055defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7056 0x50, X86VRange, HasDQI>,
7057 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7058
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007059defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7060 0x51, X86VRange, HasDQI>,
7061 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7062defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7063 0x51, X86VRange, HasDQI>,
7064 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7065
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007066defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7067 0x57, X86Reduces, HasDQI>,
7068 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7069defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7070 0x57, X86Reduces, HasDQI>,
7071 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007072
Igor Breger1e58e8a2015-09-02 11:18:55 +00007073defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7074 0x27, X86GetMants, HasAVX512>,
7075 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7076defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7077 0x27, X86GetMants, HasAVX512>,
7078 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7079
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007080multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7081 bits<8> opc, SDNode OpNode = X86Shuf128>{
7082 let Predicates = [HasAVX512] in {
7083 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7084
7085 }
7086 let Predicates = [HasAVX512, HasVLX] in {
7087 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7088 }
7089}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007090let Predicates = [HasAVX512] in {
7091def : Pat<(v16f32 (ffloor VR512:$src)),
7092 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7093def : Pat<(v16f32 (fnearbyint VR512:$src)),
7094 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7095def : Pat<(v16f32 (fceil VR512:$src)),
7096 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7097def : Pat<(v16f32 (frint VR512:$src)),
7098 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7099def : Pat<(v16f32 (ftrunc VR512:$src)),
7100 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7101
7102def : Pat<(v8f64 (ffloor VR512:$src)),
7103 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7104def : Pat<(v8f64 (fnearbyint VR512:$src)),
7105 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7106def : Pat<(v8f64 (fceil VR512:$src)),
7107 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7108def : Pat<(v8f64 (frint VR512:$src)),
7109 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7110def : Pat<(v8f64 (ftrunc VR512:$src)),
7111 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7112}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007113
7114defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7115 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7116defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7117 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7118defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7119 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7120defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7121 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007122
Craig Topperc48fa892015-12-27 19:45:21 +00007123multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007124 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7125 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007126}
7127
Craig Topperc48fa892015-12-27 19:45:21 +00007128defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007129 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007130defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007131 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007132
Igor Breger2ae0fe32015-08-31 11:14:02 +00007133multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7134 let Predicates = p in
7135 def NAME#_.VTName#rri:
7136 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7137 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7138 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7139}
7140
7141multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7142 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7143 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7144 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7145
7146defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7147 avx512vl_i8_info, avx512vl_i8_info>,
7148 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7149 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7150 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7151 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7152 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7153 EVEX_CD8<8, CD8VF>;
7154
Igor Bregerf3ded812015-08-31 13:09:30 +00007155defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7156 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7157
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007158multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7159 X86VectorVTInfo _> {
7160 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007161 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007162 "$src1", "$src1",
7163 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7164
7165 let mayLoad = 1 in
7166 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007167 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007168 "$src1", "$src1",
7169 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7170 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7171}
7172
7173multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7174 X86VectorVTInfo _> :
7175 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7176 let mayLoad = 1 in
7177 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007178 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007179 "${src1}"##_.BroadcastStr,
7180 "${src1}"##_.BroadcastStr,
7181 (_.VT (OpNode (X86VBroadcast
7182 (_.ScalarLdFrag addr:$src1))))>,
7183 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7184}
7185
7186multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7187 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7188 let Predicates = [prd] in
7189 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7190
7191 let Predicates = [prd, HasVLX] in {
7192 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7193 EVEX_V256;
7194 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7195 EVEX_V128;
7196 }
7197}
7198
7199multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7200 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7201 let Predicates = [prd] in
7202 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7203 EVEX_V512;
7204
7205 let Predicates = [prd, HasVLX] in {
7206 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7207 EVEX_V256;
7208 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7209 EVEX_V128;
7210 }
7211}
7212
7213multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7214 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007215 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007216 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007217 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7218 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007219}
7220
7221multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7222 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007223 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7224 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007225}
7226
7227multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7228 bits<8> opc_d, bits<8> opc_q,
7229 string OpcodeStr, SDNode OpNode> {
7230 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7231 HasAVX512>,
7232 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7233 HasBWI>;
7234}
7235
7236defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7237
7238def : Pat<(xor
7239 (bc_v16i32 (v16i1sextv16i32)),
7240 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7241 (VPABSDZrr VR512:$src)>;
7242def : Pat<(xor
7243 (bc_v8i64 (v8i1sextv8i64)),
7244 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7245 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007246
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007247multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7248
7249 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007250}
7251
7252defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7253defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7254
Igor Breger24cab0f2015-11-16 07:22:00 +00007255//===---------------------------------------------------------------------===//
7256// Replicate Single FP - MOVSHDUP and MOVSLDUP
7257//===---------------------------------------------------------------------===//
7258multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7259 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7260 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007261}
7262
7263defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7264defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007265
7266//===----------------------------------------------------------------------===//
7267// AVX-512 - MOVDDUP
7268//===----------------------------------------------------------------------===//
7269
7270multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7271 X86VectorVTInfo _> {
7272 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7273 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7274 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7275 let mayLoad = 1 in
7276 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7277 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7278 (_.VT (OpNode (_.VT (scalar_to_vector
7279 (_.ScalarLdFrag addr:$src)))))>,
7280 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7281}
7282
7283multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7284 AVX512VLVectorVTInfo VTInfo> {
7285
7286 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7287
7288 let Predicates = [HasAVX512, HasVLX] in {
7289 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7290 EVEX_V256;
7291 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7292 EVEX_V128;
7293 }
7294}
7295
7296multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7297 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7298 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007299}
7300
7301defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7302
7303def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7304 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7305def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7306 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7307
Igor Bregerf2460112015-07-26 14:41:44 +00007308//===----------------------------------------------------------------------===//
7309// AVX-512 - Unpack Instructions
7310//===----------------------------------------------------------------------===//
7311defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7312defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7313
7314defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7315 SSE_INTALU_ITINS_P, HasBWI>;
7316defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7317 SSE_INTALU_ITINS_P, HasBWI>;
7318defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7319 SSE_INTALU_ITINS_P, HasBWI>;
7320defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7321 SSE_INTALU_ITINS_P, HasBWI>;
7322
7323defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7324 SSE_INTALU_ITINS_P, HasAVX512>;
7325defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7326 SSE_INTALU_ITINS_P, HasAVX512>;
7327defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7328 SSE_INTALU_ITINS_P, HasAVX512>;
7329defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7330 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007331
7332//===----------------------------------------------------------------------===//
7333// AVX-512 - Extract & Insert Integer Instructions
7334//===----------------------------------------------------------------------===//
7335
7336multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7337 X86VectorVTInfo _> {
7338 let mayStore = 1 in
7339 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7340 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7341 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7342 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7343 imm:$src2)))),
7344 addr:$dst)]>,
7345 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7346}
7347
7348multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7349 let Predicates = [HasBWI] in {
7350 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7351 (ins _.RC:$src1, u8imm:$src2),
7352 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7353 [(set GR32orGR64:$dst,
7354 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7355 EVEX, TAPD;
7356
7357 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7358 }
7359}
7360
7361multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7362 let Predicates = [HasBWI] in {
7363 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7364 (ins _.RC:$src1, u8imm:$src2),
7365 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7366 [(set GR32orGR64:$dst,
7367 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7368 EVEX, PD;
7369
Igor Breger55747302015-11-18 08:46:16 +00007370 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7371 (ins _.RC:$src1, u8imm:$src2),
7372 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7373 EVEX, TAPD;
7374
Igor Bregerdefab3c2015-10-08 12:55:01 +00007375 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7376 }
7377}
7378
7379multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7380 RegisterClass GRC> {
7381 let Predicates = [HasDQI] in {
7382 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7383 (ins _.RC:$src1, u8imm:$src2),
7384 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7385 [(set GRC:$dst,
7386 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7387 EVEX, TAPD;
7388
7389 let mayStore = 1 in
7390 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7391 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7392 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7393 [(store (extractelt (_.VT _.RC:$src1),
7394 imm:$src2),addr:$dst)]>,
7395 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7396 }
7397}
7398
7399defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7400defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7401defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7402defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7403
7404multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7405 X86VectorVTInfo _, PatFrag LdFrag> {
7406 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7407 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7408 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7409 [(set _.RC:$dst,
7410 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7411 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7412}
7413
7414multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7415 X86VectorVTInfo _, PatFrag LdFrag> {
7416 let Predicates = [HasBWI] in {
7417 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7418 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7419 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7420 [(set _.RC:$dst,
7421 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7422
7423 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7424 }
7425}
7426
7427multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7428 X86VectorVTInfo _, RegisterClass GRC> {
7429 let Predicates = [HasDQI] in {
7430 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7431 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7432 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7433 [(set _.RC:$dst,
7434 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7435 EVEX_4V, TAPD;
7436
7437 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7438 _.ScalarLdFrag>, TAPD;
7439 }
7440}
7441
7442defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7443 extloadi8>, TAPD;
7444defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7445 extloadi16>, PD;
7446defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7447defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007448//===----------------------------------------------------------------------===//
7449// VSHUFPS - VSHUFPD Operations
7450//===----------------------------------------------------------------------===//
7451multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7452 AVX512VLVectorVTInfo VTInfo_FP>{
7453 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7454 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7455 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007456}
7457
7458defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7459defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007460//===----------------------------------------------------------------------===//
7461// AVX-512 - Byte shift Left/Right
7462//===----------------------------------------------------------------------===//
7463
7464multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7465 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7466 def rr : AVX512<opc, MRMr,
7467 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7468 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7469 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7470 let mayLoad = 1 in
7471 def rm : AVX512<opc, MRMm,
7472 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007474 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007475 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7476}
7477
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007478multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007479 Format MRMm, string OpcodeStr, Predicate prd>{
7480 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007481 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007482 OpcodeStr, v8i64_info>, EVEX_V512;
7483 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007484 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007485 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007486 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007487 OpcodeStr, v2i64x_info>, EVEX_V128;
7488 }
7489}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007490defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007491 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007492defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7494
7495
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007496multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007497 string OpcodeStr, X86VectorVTInfo _dst,
7498 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007500 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007501 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007502 [(set _dst.RC:$dst,(_dst.VT
7503 (OpNode (_src.VT _src.RC:$src1),
7504 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007505 let mayLoad = 1 in
7506 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007507 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007508 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007509 [(set _dst.RC:$dst,(_dst.VT
7510 (OpNode (_src.VT _src.RC:$src1),
7511 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007512 (_src.LdFrag addr:$src2))))))]>;
7513}
7514
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007515multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007516 string OpcodeStr, Predicate prd> {
7517 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007518 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7519 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007520 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007521 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7522 v32i8x_info>, EVEX_V256;
7523 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7524 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007525 }
7526}
7527
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007528defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007529 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007530
7531multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7532 X86VectorVTInfo _>{
7533 let Constraints = "$src1 = $dst" in {
7534 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7535 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7536 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7537 (OpNode (_.VT _.RC:$src1),
7538 (_.VT _.RC:$src2),
7539 (_.VT _.RC:$src3),
7540 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7541 let mayLoad = 1 in {
7542 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7543 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7544 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7545 (OpNode (_.VT _.RC:$src1),
7546 (_.VT _.RC:$src2),
7547 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7548 (i8 imm:$src4))>,
7549 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7550 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7551 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7552 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7553 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7554 (OpNode (_.VT _.RC:$src1),
7555 (_.VT _.RC:$src2),
7556 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7557 (i8 imm:$src4))>, EVEX_B,
7558 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7559 }
7560 }// Constraints = "$src1 = $dst"
7561}
7562
7563multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7564 let Predicates = [HasAVX512] in
7565 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7566 let Predicates = [HasAVX512, HasVLX] in {
7567 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7568 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7569 }
7570}
7571
7572defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7573defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7574
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007575//===----------------------------------------------------------------------===//
7576// AVX-512 - FixupImm
7577//===----------------------------------------------------------------------===//
7578
7579multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7580 X86VectorVTInfo _>{
7581 let Constraints = "$src1 = $dst" in {
7582 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7583 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7584 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7585 (OpNode (_.VT _.RC:$src1),
7586 (_.VT _.RC:$src2),
7587 (_.IntVT _.RC:$src3),
7588 (i32 imm:$src4),
7589 (i32 FROUND_CURRENT))>;
7590 let mayLoad = 1 in {
7591 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7592 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7593 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3",
7594 (OpNode (_.VT _.RC:$src1),
7595 (_.VT _.RC:$src2),
7596 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7597 (i32 imm:$src4),
7598 (i32 FROUND_CURRENT))>;
7599 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7600 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7601 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7602 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7603 (OpNode (_.VT _.RC:$src1),
7604 (_.VT _.RC:$src2),
7605 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7606 (i32 imm:$src4),
7607 (i32 FROUND_CURRENT))>, EVEX_B;
7608 }
7609 } // Constraints = "$src1 = $dst"
7610}
7611
7612multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7613 SDNode OpNode, X86VectorVTInfo _>{
7614let Constraints = "$src1 = $dst" in {
7615 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7616 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007617 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007618 "$src2, $src3, {sae}, $src4",
7619 (OpNode (_.VT _.RC:$src1),
7620 (_.VT _.RC:$src2),
7621 (_.IntVT _.RC:$src3),
7622 (i32 imm:$src4),
7623 (i32 FROUND_NO_EXC))>, EVEX_B;
7624 }
7625}
7626
7627multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7628 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7629 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7630 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7631 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7632 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7633 (OpNode (_.VT _.RC:$src1),
7634 (_.VT _.RC:$src2),
7635 (_src3VT.VT _src3VT.RC:$src3),
7636 (i32 imm:$src4),
7637 (i32 FROUND_CURRENT))>;
7638
7639 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7640 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7641 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7642 "$src2, $src3, {sae}, $src4",
7643 (OpNode (_.VT _.RC:$src1),
7644 (_.VT _.RC:$src2),
7645 (_src3VT.VT _src3VT.RC:$src3),
7646 (i32 imm:$src4),
7647 (i32 FROUND_NO_EXC))>, EVEX_B;
7648 let mayLoad = 1 in
7649 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7650 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7651 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7652 (OpNode (_.VT _.RC:$src1),
7653 (_.VT _.RC:$src2),
7654 (_src3VT.VT (scalar_to_vector
7655 (_src3VT.ScalarLdFrag addr:$src3))),
7656 (i32 imm:$src4),
7657 (i32 FROUND_CURRENT))>;
7658 }
7659}
7660
7661multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7662 let Predicates = [HasAVX512] in
7663 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7664 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7665 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7666 let Predicates = [HasAVX512, HasVLX] in {
7667 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7668 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7669 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7670 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7671 }
7672}
7673
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007674defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7675 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007676 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007677defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7678 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007679 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007680defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007681 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007682defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007683 EVEX_CD8<64, CD8VF>, VEX_W;