blob: ef5275f6c7ee1011aa5dcdc6495273a592a288ea [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
916 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
918 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
922 RegisterClass SrcRC, Predicate prd> {
923 let Predicates = [prd] in
924 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
925 let Predicates = [prd, HasVLX] in {
926 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
927 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
928 }
929}
930
931defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
932 HasBWI>;
933defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
934 HasBWI>;
935defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
936 HasAVX512>;
937defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
938 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
946def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950
Cameron McInally394d5572013-10-31 13:56:31 +0000951def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
957 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000959def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
960 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000962
Igor Breger21296d22015-10-20 11:56:42 +0000963// Provide aliases for broadcast from the same register class that
964// automatically does the extract.
965multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
966 X86VectorVTInfo SrcInfo> {
967 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
968 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
969 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
970}
971
972multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
973 AVX512VLVectorVTInfo _, Predicate prd> {
974 let Predicates = [prd] in {
975 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
976 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
977 EVEX_V512;
978 // Defined separately to avoid redefinition.
979 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
980 }
981 let Predicates = [prd, HasVLX] in {
982 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
983 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
984 EVEX_V256;
985 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
989
Igor Breger21296d22015-10-20 11:56:42 +0000990defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
991 avx512vl_i8_info, HasBWI>;
992defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
993 avx512vl_i16_info, HasBWI>;
994defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
995 avx512vl_i32_info, HasAVX512>;
996defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
997 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1000 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001001 let mayLoad = 1 in
1002 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1003 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1004 (_Dst.VT (X86SubVBroadcast
1005 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1006 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001007}
1008
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1010 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1013 v16f32_info, v4f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1015defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1016 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001017 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1019 v8f64_info, v4f64x_info>, VEX_W,
1020 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1021
1022let Predicates = [HasVLX] in {
1023defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1024 v8i32x_info, v4i32x_info>,
1025 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1026defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1027 v8f32x_info, v4f32x_info>,
1028 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1029}
1030let Predicates = [HasVLX, HasDQI] in {
1031defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v4i64x_info, v2i64x_info>, VEX_W,
1033 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1035 v4f64x_info, v2f64x_info>, VEX_W,
1036 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1037}
1038let Predicates = [HasDQI] in {
1039defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1040 v8i64_info, v2i64x_info>, VEX_W,
1041 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1042defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1043 v16i32_info, v8i32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1045defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1046 v8f64_info, v2f64x_info>, VEX_W,
1047 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1048defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1049 v16f32_info, v8f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1051}
Adam Nemet73f72e12014-06-27 00:43:38 +00001052
Igor Bregerfa798a92015-11-02 07:39:36 +00001053multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1055 SDNode OpNode = X86SubVBroadcast> {
1056
1057 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1058 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1059 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1060 T8PD, EVEX;
1061 let mayLoad = 1 in
1062 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1063 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1064 (_Dst.VT (OpNode
1065 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1066 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1067}
1068
1069multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1070 AVX512VLVectorVTInfo _> {
1071 let Predicates = [HasDQI] in
1072 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1073 EVEX_V512;
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1076 EVEX_V256;
1077}
1078
1079multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> :
1081 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1082
1083 let Predicates = [HasDQI, HasVLX] in
1084 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1085 X86SubV32x2Broadcast>, EVEX_V128;
1086}
1087
1088defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1089 avx512vl_i32_info>;
1090defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1091 avx512vl_f32_info>;
1092
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001094 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001095def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1096 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1097
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001098def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001100def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1101 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001106 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111//===----------------------------------------------------------------------===//
1112// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1113//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001114multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1115 X86VectorVTInfo _, RegisterClass KRC> {
1116 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001118 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
Asaf Badouh0d957b82015-11-18 09:42:45 +00001121multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1122 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1123 let Predicates = [HasCDI] in
1124 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1125 let Predicates = [HasCDI, HasVLX] in {
1126 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1127 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1128 }
1129}
1130
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001131defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135
1136//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001137// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001138multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001139 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001141 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (ins _.RC:$src2, _.RC:$src3),
1143 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001144 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001145 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001148 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 (ins _.RC:$src2, _.MemOp:$src3),
1150 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001151 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1153 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 }
1155}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1161 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1162 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001163 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001164 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001166}
1167
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001168multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001169 AVX512VLVectorVTInfo VTInfo,
1170 AVX512VLVectorVTInfo ShuffleMask> {
1171 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1172 ShuffleMask.info512>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1177 ShuffleMask.info128>,
1178 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 ShuffleMask.info256>,
1182 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184 }
1185}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001187multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001188 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189 AVX512VLVectorVTInfo Idx,
1190 Predicate Prd> {
1191 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001192 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1193 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001194 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001195 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1196 Idx.info128>, EVEX_V128;
1197 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1198 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 }
1200}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001201
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1203 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1205 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001206defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1207 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1208 VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1210 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1211 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001212defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1213 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1214defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1215 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216
Craig Topperaad5f112015-11-30 00:13:24 +00001217// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001219 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220let Constraints = "$src1 = $dst" in {
1221 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1222 (ins IdxVT.RC:$src2, _.RC:$src3),
1223 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001224 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 AVX5128IBase;
1226
1227 let mayLoad = 1 in
1228 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1229 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1230 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001231 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 (bitconvert (_.LdFrag addr:$src3))))>,
1233 EVEX_4V, AVX5128IBase;
1234 }
1235}
1236multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001237 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 let mayLoad = 1, Constraints = "$src1 = $dst" in
1239 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1240 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1241 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1242 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001243 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1245 AVX5128IBase, EVEX_4V, EVEX_B;
1246}
1247
1248multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 AVX512VLVectorVTInfo VTInfo,
1250 AVX512VLVectorVTInfo ShuffleMask> {
1251 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info512>, EVEX_V512;
1255 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001256 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1263 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 }
1265}
1266
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001267multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269 AVX512VLVectorVTInfo Idx,
1270 Predicate Prd> {
1271 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1273 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001274 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001275 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1276 Idx.info128>, EVEX_V128;
1277 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1278 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 }
1280}
1281
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001286defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1287 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1288 VEX_W, EVEX_CD8<16, CD8VF>;
1289defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1290 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1291 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001292defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297//===----------------------------------------------------------------------===//
1298// AVX-512 - BLEND using mask
1299//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1301 let ExeDomain = _.ExeDomain in {
1302 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.RC:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V;
1307 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1313 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1315 !strconcat(OpcodeStr,
1316 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1317 []>, EVEX_4V, EVEX_KZ;
1318 let mayLoad = 1 in {
1319 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001322 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001323 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1324 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001327 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1329 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1330 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1331 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1335 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1336 }
1337 }
1338}
1339multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1340
1341 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1345 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001348 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349
1350 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1351 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1354 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001355 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001359multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1360 AVX512VLVectorVTInfo VTInfo> {
1361 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1362 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 let Predicates = [HasVLX] in {
1365 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1366 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1367 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1373 AVX512VLVectorVTInfo VTInfo> {
1374 let Predicates = [HasBWI] in
1375 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001376
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 let Predicates = [HasBWI, HasVLX] in {
1378 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1379 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1380 }
1381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001384defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1385defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1386defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1387defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1388defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1389defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001390
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392let Predicates = [HasAVX512] in {
1393def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1394 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001395 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001396 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1398 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1399
1400def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1401 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001402 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1406}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407//===----------------------------------------------------------------------===//
1408// Compare Instructions
1409//===----------------------------------------------------------------------===//
1410
1411// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412
1413multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1414
1415 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1416 (outs _.KRC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT _.RC:$src2),
1422 imm:$cc)>, EVEX_4V;
1423 let mayLoad = 1 in
1424 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
1428 "$src2, $src1", "$src1, $src2",
1429 (OpNode (_.VT _.RC:$src1),
1430 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1431 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1436 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 (OpNodeRnd (_.VT _.RC:$src1),
1439 (_.VT _.RC:$src2),
1440 imm:$cc,
1441 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs VK1:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
1448 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1449 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1450 (outs _.KRC:$dst),
1451 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1452 "vcmp"#_.Suffix,
1453 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1454 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1455
1456 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1457 (outs _.KRC:$dst),
1458 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1459 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001460 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001461 EVEX_4V, EVEX_B;
1462 }// let isAsmParserOnly = 1, hasSideEffects = 0
1463
1464 let isCodeGenOnly = 1 in {
1465 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1466 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 _.FRC:$src2,
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001473 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1475 (outs _.KRC:$dst),
1476 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1477 !strconcat("vcmp${cc}", _.Suffix,
1478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1480 (_.ScalarLdFrag addr:$src2),
1481 imm:$cc))],
1482 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 }
1484}
1485
1486let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1488 AVX512XSIi8Base;
1489 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1490 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1494 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001496 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1505 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001507 def rrk : AVX512BI<opc, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1513 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1514 let mayLoad = 1 in
1515 def rmk : AVX512BI<opc, MRMSrcMem,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (_.VT (bitconvert
1522 (_.LdFrag addr:$src2))))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524}
1525
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001526multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527 X86VectorVTInfo _> :
1528 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 let mayLoad = 1 in {
1530 def rmb : AVX512BI<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1533 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1536 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1537 def rmbk : AVX512BI<opc, MRMSrcMem,
1538 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1539 _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr,
1541 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1542 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1543 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1544 (OpNode (_.VT _.RC:$src1),
1545 (X86VBroadcast
1546 (_.ScalarLdFrag addr:$src2)))))],
1547 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1548 }
1549}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1552 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1553 let Predicates = [prd] in
1554 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1555 EVEX_V512;
1556
1557 let Predicates = [prd, HasVLX] in {
1558 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1559 EVEX_V256;
1560 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1561 EVEX_V128;
1562 }
1563}
1564
1565multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1566 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1567 Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1581 avx512vl_i8_info, HasBWI>,
1582 EVEX_CD8<8, CD8VF>;
1583
1584defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1585 avx512vl_i16_info, HasBWI>,
1586 EVEX_CD8<16, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589 avx512vl_i32_info, HasAVX512>,
1590 EVEX_CD8<32, CD8VF>;
1591
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001593 avx512vl_i64_info, HasAVX512>,
1594 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1595
1596defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1597 avx512vl_i8_info, HasBWI>,
1598 EVEX_CD8<8, CD8VF>;
1599
1600defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1601 avx512vl_i16_info, HasBWI>,
1602 EVEX_CD8<16, CD8VF>;
1603
Robert Khasanovf70f7982014-09-18 14:06:55 +00001604defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001605 avx512vl_i32_info, HasAVX512>,
1606 EVEX_CD8<32, CD8VF>;
1607
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 avx512vl_i64_info, HasAVX512>,
1610 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
1612def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1615 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1616
1617def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1623 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1629 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1637 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1640 def rrik : AVX512AIi8<opc, MRMSrcReg,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001642 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp${cc}", Suffix,
1644 "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001648 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1650 let mayLoad = 1 in
1651 def rmik : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{$src2, $src1, $dst {${mask}}|",
1656 "$dst {${mask}}, $src1, $src2}"),
1657 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1658 (OpNode (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001660 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001664 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001666 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1668 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001669 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001670 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001679 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
1682 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001683 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp", Suffix,
1688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001690 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 }
1692}
1693
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001695 X86VectorVTInfo _> :
1696 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1704 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1707 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1708 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001709 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp${cc}", Suffix,
1711 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1712 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1713 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1714 (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001716 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001720 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp", Suffix,
1725 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1727 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1728 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1729 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001730 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 !strconcat("vpcmp", Suffix,
1732 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1733 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1734 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1735 }
1736}
1737
1738multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1739 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1740 let Predicates = [prd] in
1741 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1742
1743 let Predicates = [prd, HasVLX] in {
1744 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1745 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1746 }
1747}
1748
1749multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1751 let Predicates = [prd] in
1752 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1753 EVEX_V512;
1754
1755 let Predicates = [prd, HasVLX] in {
1756 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1757 EVEX_V256;
1758 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1759 EVEX_V128;
1760 }
1761}
1762
1763defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1764 HasBWI>, EVEX_CD8<8, CD8VF>;
1765defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1766 HasBWI>, EVEX_CD8<8, CD8VF>;
1767
1768defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1769 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1771 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 HasAVX512>, EVEX_CD8<32, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001780defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001785 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1786 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT _.RC:$src2),
1791 imm:$cc)>;
1792
1793 let mayLoad = 1 in {
1794 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "$src2, $src1", "$src1, $src2",
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1800 imm:$cc)>;
1801
1802 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1805 "vcmp${cc}"#_.Suffix,
1806 "${src2}"##_.BroadcastStr##", $src1",
1807 "$src1, ${src2}"##_.BroadcastStr,
1808 (X86cmpm (_.VT _.RC:$src1),
1809 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1810 imm:$cc)>,EVEX_B;
1811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001814 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1815 (outs _.KRC:$dst),
1816 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1817 "vcmp"#_.Suffix,
1818 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1819
1820 let mayLoad = 1 in {
1821 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1822 (outs _.KRC:$dst),
1823 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1824 "vcmp"#_.Suffix,
1825 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1826
1827 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1832 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1833 }
1834 }
1835}
1836
1837multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1838 // comparison code form (VCMP[EQ/LT/LE/...]
1839 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1841 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843 (X86cmpmRnd (_.VT _.RC:$src1),
1844 (_.VT _.RC:$src2),
1845 imm:$cc,
1846 (i32 FROUND_NO_EXC))>, EVEX_B;
1847
1848 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1849 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001853 "$cc, {sae}, $src2, $src1",
1854 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 }
1856}
1857
1858multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1859 let Predicates = [HasAVX512] in {
1860 defm Z : avx512_vcmp_common<_.info512>,
1861 avx512_vcmp_sae<_.info512>, EVEX_V512;
1862
1863 }
1864 let Predicates = [HasAVX512,HasVLX] in {
1865 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1866 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 }
1868}
1869
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001870defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1871 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1872defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1873 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VCMPPSZrri
1877 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
1880def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1881 (COPY_TO_REGCLASS (VPCMPDZrri
1882 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1884 imm:$cc), VK8)>;
1885def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1886 (COPY_TO_REGCLASS (VPCMPUDZrri
1887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1889 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001890
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891// ----------------------------------------------------------------
1892// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893//handle fpclass instruction mask = op(reg_scalar,imm)
1894// op(mem_scalar,imm)
1895multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1896 X86VectorVTInfo _, Predicate prd> {
1897 let Predicates = [prd] in {
1898 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1899 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001900 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1902 (i32 imm:$src2)))], NoItinerary>;
1903 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1904 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1908 (OpNode (_.VT _.RC:$src1),
1909 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1910 let mayLoad = 1, AddedComplexity = 20 in {
1911 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1912 (ins _.MemOp:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915 [(set _.KRC:$dst,
1916 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1923 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1925 }
1926 }
1927}
1928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1930// fpclass(reg_vec, mem_vec, imm)
1931// fpclass(reg_vec, broadcast(eltVt), imm)
1932multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1933 X86VectorVTInfo _, string mem, string broadcast>{
1934 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1935 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001936 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1938 (i32 imm:$src2)))], NoItinerary>;
1939 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1944 (OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1946 let mayLoad = 1 in {
1947 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.MemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 [(set _.KRC:$dst,(OpNode
1952 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1953 (i32 imm:$src2)))], NoItinerary>;
1954 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1959 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1961 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 ##_.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1970 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1971 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1972 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001973 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974 _.BroadcastStr##", $src2}",
1975 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1976 (_.VT (X86VBroadcast
1977 (_.ScalarLdFrag addr:$src1))),
1978 (i32 imm:$src2))))], NoItinerary>,
1979 EVEX_B, EVEX_K;
1980 }
1981}
1982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983multiclass avx512_vector_fpclass_all<string OpcodeStr,
1984 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1985 string broadcast>{
1986 let Predicates = [prd] in {
1987 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1988 broadcast>, EVEX_V512;
1989 }
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1992 broadcast>, EVEX_V128;
1993 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1994 broadcast>, EVEX_V256;
1995 }
1996}
1997
1998multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002000 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002003 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2004 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2005 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2006 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2007 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008}
2009
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2011 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002012
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002013//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014// Mask register copy, including
2015// - copy between mask registers
2016// - load/store mask registers
2017// - copy from GPR to mask register and vice versa
2018//
2019multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2020 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let mayLoad = 1 in
2026 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002028 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 let mayStore = 1 in
2030 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2032 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
2036multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2037 string OpcodeStr,
2038 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002039 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002041 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 }
2045}
2046
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2050 VEX, PD;
2051
2052let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002055 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056
2057let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002058 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2059 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2061 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002062 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2063 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2065 VEX, XD, VEX_W;
2066}
2067
2068// GR from/to mask register
2069let Predicates = [HasDQI] in {
2070 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2071 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2072 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2073 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2074}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2077 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2078 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2079 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080}
2081let Predicates = [HasBWI] in {
2082 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2083 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2084}
2085let Predicates = [HasBWI] in {
2086 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2087 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089
Robert Khasanov74acbb72014-07-23 14:49:42 +00002090// Load/store kreg
2091let Predicates = [HasDQI] in {
2092 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2093 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2095 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002096
2097 def : Pat<(store VK4:$src, addr:$dst),
2098 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2099 def : Pat<(store VK2:$src, addr:$dst),
2100 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002101 def : Pat<(store VK1:$src, addr:$dst),
2102 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002103}
2104let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002105 def : Pat<(store VK1:$src, addr:$dst),
2106 (MOV8mr addr:$dst,
2107 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2108 sub_8bit))>;
2109 def : Pat<(store VK2:$src, addr:$dst),
2110 (MOV8mr addr:$dst,
2111 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2112 sub_8bit))>;
2113 def : Pat<(store VK4:$src, addr:$dst),
2114 (MOV8mr addr:$dst,
2115 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
2116 sub_8bit))>;
2117 def : Pat<(store VK8:$src, addr:$dst),
2118 (MOV8mr addr:$dst,
2119 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2120 sub_8bit))>;
2121
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126}
2127let Predicates = [HasAVX512] in {
2128 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002130 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002131 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2132 (MOV8rm addr:$src), sub_8bit)),
2133 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002134 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2135 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136}
2137let Predicates = [HasBWI] in {
2138 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2139 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2141 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142}
2143let Predicates = [HasBWI] in {
2144 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2145 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002146 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2147 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002148}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002149
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002151 def : Pat<(i1 (trunc (i64 GR64:$src))),
2152 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2153 (i32 1))), VK1)>;
2154
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002155 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002156 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002157
2158 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002159 (COPY_TO_REGCLASS
2160 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2161 VK1)>;
2162 def : Pat<(i1 (trunc (i16 GR16:$src))),
2163 (COPY_TO_REGCLASS
2164 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2165 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002167 def : Pat<(i32 (zext VK1:$src)),
2168 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002169 def : Pat<(i32 (anyext VK1:$src)),
2170 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002171
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002172 def : Pat<(i8 (zext VK1:$src)),
2173 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002174 (AND32ri (KMOVWrk
2175 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002176 def : Pat<(i8 (anyext VK1:$src)),
2177 (EXTRACT_SUBREG
2178 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2179
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002180 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002181 (AND64ri8 (SUBREG_TO_REG (i64 0),
2182 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002183 def : Pat<(i16 (zext VK1:$src)),
2184 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002185 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2186 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002188def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2189 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2190def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2191 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2192def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2193 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2194def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2195 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2196def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2197 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2198def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2199 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200
Igor Bregerd6c187b2016-01-27 08:43:25 +00002201def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2202def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2203def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2204
2205def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
2206 (truncstore node:$val, node:$ptr), [{
2207 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
2208}]>;
2209
2210def : Pat<(truncstorei1 GR8:$src, addr:$dst),
2211 (MOV8mr addr:$dst, GR8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002214let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 // GR from/to 8-bit mask without native support
2216 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2217 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002218 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2220 (EXTRACT_SUBREG
2221 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2222 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002223}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002224
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002225let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002226 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002227 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002228 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002229 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230}
2231let Predicates = [HasBWI] in {
2232 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2233 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2234 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2235 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236}
2237
2238// Mask unary operation
2239// - KNOT
2240multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241 RegisterClass KRC, SDPatternOperator OpNode,
2242 Predicate prd> {
2243 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002245 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 [(set KRC:$dst, (OpNode KRC:$src))]>;
2247}
2248
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2250 SDPatternOperator OpNode> {
2251 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2252 HasDQI>, VEX, PD;
2253 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2254 HasAVX512>, VEX, PS;
2255 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2256 HasBWI>, VEX, PD, VEX_W;
2257 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2258 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259}
2260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002263multiclass avx512_mask_unop_int<string IntName, string InstName> {
2264 let Predicates = [HasAVX512] in
2265 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2266 (i16 GR16:$src)),
2267 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2268 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2269}
2270defm : avx512_mask_unop_int<"knot", "KNOT">;
2271
Robert Khasanov74acbb72014-07-23 14:49:42 +00002272let Predicates = [HasDQI] in
2273def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2274let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276let Predicates = [HasBWI] in
2277def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2278let Predicates = [HasBWI] in
2279def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2280
2281// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002282let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2284 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285def : Pat<(not VK8:$src),
2286 (COPY_TO_REGCLASS
2287 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002288}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2290 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2291def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2292 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293
2294// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002295// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002297 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002298 Predicate prd, bit IsCommutable> {
2299 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002302 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2304}
2305
Robert Khasanov595683d2014-07-28 13:46:45 +00002306multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002307 SDPatternOperator OpNode, bit IsCommutable,
2308 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002309 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002311 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002312 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002313 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002314 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002315 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002316 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317}
2318
2319def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2320def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2321
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002322defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2323defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2324defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2325defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2326defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002327defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329multiclass avx512_mask_binop_int<string IntName, string InstName> {
2330 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002331 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2332 (i16 GR16:$src1), (i16 GR16:$src2)),
2333 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2334 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2335 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336}
2337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338defm : avx512_mask_binop_int<"kand", "KAND">;
2339defm : avx512_mask_binop_int<"kandn", "KANDN">;
2340defm : avx512_mask_binop_int<"kor", "KOR">;
2341defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2342defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2346 // for the DQI set, this type is legal and KxxxB instruction is used
2347 let Predicates = [NoDQI] in
2348 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2349 (COPY_TO_REGCLASS
2350 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2351 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2352
2353 // All types smaller than 8 bits require conversion anyway
2354 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2355 (COPY_TO_REGCLASS (Inst
2356 (COPY_TO_REGCLASS VK1:$src1, VK16),
2357 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2358 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2359 (COPY_TO_REGCLASS (Inst
2360 (COPY_TO_REGCLASS VK2:$src1, VK16),
2361 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2362 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2363 (COPY_TO_REGCLASS (Inst
2364 (COPY_TO_REGCLASS VK4:$src1, VK16),
2365 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366}
2367
2368defm : avx512_binop_pat<and, KANDWrr>;
2369defm : avx512_binop_pat<andn, KANDNWrr>;
2370defm : avx512_binop_pat<or, KORWrr>;
2371defm : avx512_binop_pat<xnor, KXNORWrr>;
2372defm : avx512_binop_pat<xor, KXORWrr>;
2373
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002374def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2375 (KXNORWrr VK16:$src1, VK16:$src2)>;
2376def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002377 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002378def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002379 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002381 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002382
2383let Predicates = [NoDQI] in
2384def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2385 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2386 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2387
2388def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2389 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2390 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2391
2392def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2393 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2394 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2395
2396def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2397 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2398 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002401multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2402 RegisterClass KRCSrc, Predicate prd> {
2403 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002404 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002405 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2406 (ins KRC:$src1, KRC:$src2),
2407 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2408 VEX_4V, VEX_L;
2409
2410 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2411 (!cast<Instruction>(NAME##rr)
2412 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2413 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2414 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415}
2416
Igor Bregera54a1a82015-09-08 13:10:00 +00002417defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2418defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2419defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421// Mask bit testing
2422multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002423 SDNode OpNode, Predicate prd> {
2424 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002426 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2428}
2429
Igor Breger5ea0a6812015-08-31 13:30:19 +00002430multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2431 Predicate prdW = HasAVX512> {
2432 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2433 VEX, PD;
2434 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2435 VEX, PS;
2436 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2437 VEX, PS, VEX_W;
2438 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2439 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440}
2441
2442defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002443defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445// Mask shift
2446multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2447 SDNode OpNode> {
2448 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002449 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002451 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2453}
2454
2455multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2456 SDNode OpNode> {
2457 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002458 VEX, TAPD, VEX_W;
2459 let Predicates = [HasDQI] in
2460 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2461 VEX, TAPD;
2462 let Predicates = [HasBWI] in {
2463 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2464 VEX, TAPD, VEX_W;
2465 let Predicates = [HasDQI] in
2466 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2467 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002468 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
2470
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002471defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2472defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473
2474// Mask setting all 0s or 1s
2475multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2476 let Predicates = [HasAVX512] in
2477 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2478 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2479 [(set KRC:$dst, (VT Val))]>;
2480}
2481
2482multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002483 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002485 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2486 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
2488
2489defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2490defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2491
2492// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2493let Predicates = [HasAVX512] in {
2494 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2495 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002496 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2497 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002498 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002499 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2500 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501}
2502def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2503 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002504def : Pat<(v8i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2505 (v8i1 (COPY_TO_REGCLASS VK32:$src, VK8))>;
2506def : Pat<(v8i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2507 (v8i1 (COPY_TO_REGCLASS VK64:$src, VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508
2509def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2510 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2511
Igor Breger3ab6f172015-12-07 13:25:18 +00002512def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2513 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002514def : Pat<(v16i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2515 (v16i1 (COPY_TO_REGCLASS VK64:$src, VK16))>;
Igor Breger3ab6f172015-12-07 13:25:18 +00002516
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002517def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2518 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2519
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002520def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2521 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2522
2523def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2524 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2525
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002526def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2527 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002528
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002529def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2530 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2531
2532def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2533 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2534
2535def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2536 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2537def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2538 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2539
Igor Bregerfca0a342016-01-28 13:19:25 +00002540def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2541 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2542
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002543def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2544 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2545def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2546 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2547def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2548 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2549def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2550 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2551
2552def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2553 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2554def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2555 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2556def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2557 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2558def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2559 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2560def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2561 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2562
Robert Khasanov5aa44452014-09-30 11:41:54 +00002563
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002564def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002565 (v8i1 (COPY_TO_REGCLASS
2566 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2567 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002568
2569def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002570 (v8i1 (COPY_TO_REGCLASS
2571 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2572 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002573
2574def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2575 (v4i1 (COPY_TO_REGCLASS
2576 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2577 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2578
2579def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2580 (v4i1 (COPY_TO_REGCLASS
2581 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2582 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2583
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584//===----------------------------------------------------------------------===//
2585// AVX-512 - Aligned and unaligned load and store
2586//
2587
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588
2589multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002590 PatFrag ld_frag, PatFrag mload,
2591 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 let hasSideEffects = 0 in {
2593 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002594 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002595 _.ExeDomain>, EVEX;
2596 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2597 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002598 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Igor Breger7a000f52016-01-21 14:18:11 +00002599 "${dst} {${mask}} {z}, $src}"),
2600 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2601 (_.VT _.RC:$src),
2602 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 EVEX, EVEX_KZ;
2604
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2606 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002608 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2610 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 let Constraints = "$src0 = $dst" in {
2613 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2614 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2615 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2616 "${dst} {${mask}}, $src1}"),
2617 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2618 (_.VT _.RC:$src1),
2619 (_.VT _.RC:$src0))))], _.ExeDomain>,
2620 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2623 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002624 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2625 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 [(set _.RC:$dst, (_.VT
2627 (vselect _.KRCWM:$mask,
2628 (_.VT (bitconvert (ld_frag addr:$src1))),
2629 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002630 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2633 (ins _.KRCWM:$mask, _.MemOp:$src),
2634 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2635 "${dst} {${mask}} {z}, $src}",
2636 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2637 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2638 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2641 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2642
2643 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2644 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2645
2646 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2647 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2648 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649}
2650
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2652 AVX512VLVectorVTInfo _,
2653 Predicate prd,
2654 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002655 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002657 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658
2659 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002661 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002663 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664 }
2665}
2666
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2668 AVX512VLVectorVTInfo _,
2669 Predicate prd,
2670 bit IsReMaterializable = 1> {
2671 let Predicates = [prd] in
2672 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675 let Predicates = [prd, HasVLX] in {
2676 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002677 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 }
2681}
2682
2683multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002684 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002685
2686 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2687 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2688 [], _.ExeDomain>, EVEX;
2689 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2690 (ins _.KRCWM:$mask, _.RC:$src),
2691 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2692 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002694 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002696 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 "${dst} {${mask}} {z}, $src}",
2698 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002699
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002700 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002702 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002704 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2706 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2707 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002708 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002709
2710 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2711 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2712 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002713}
2714
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2717 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2720 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721
2722 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2724 masked_store_unaligned>, EVEX_V256;
2725 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2726 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 }
2728}
2729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2731 AVX512VLVectorVTInfo _, Predicate prd> {
2732 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002733 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2734 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735
2736 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002737 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2738 masked_store_aligned256>, EVEX_V256;
2739 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2740 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 }
2742}
2743
2744defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2745 HasAVX512>,
2746 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2747 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2748
2749defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2750 HasAVX512>,
2751 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2752 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2753
2754defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2755 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002756 PS, EVEX_CD8<32, CD8VF>;
2757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2759 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2760 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2763 HasAVX512>,
2764 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2765 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2768 HasAVX512>,
2769 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2770 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002771
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2773 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2775
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2777 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002778 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2779
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2781 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002782 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2783
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2785 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002786 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002789def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002791 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002792 VK8), VR512:$src)>;
2793
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002794def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002796 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002798
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799// Move Int Doubleword to Packed Double Int
2800//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002801def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002802 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803 [(set VR128X:$dst,
2804 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002805 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002806def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 [(set VR128X:$dst,
2809 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002810 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002811def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002812 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 [(set VR128X:$dst,
2814 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002815 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002816let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2817def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2818 (ins i64mem:$src),
2819 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002820 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002821let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002822def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002823 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002824 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002826def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002827 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002828 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002830def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002831 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002832 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2834 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002835}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836
2837// Move Int Doubleword to Single Scalar
2838//
Craig Topper88adf2a2013-10-12 05:41:08 +00002839let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002840def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002843 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002845def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002846 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002848 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002849}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002851// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002853def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002855 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002857 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002858def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002860 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002861 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002863 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002865// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866//
2867def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2870 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002871 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872 Requires<[HasAVX512, In64BitMode]>;
2873
Craig Topperc648c9b2015-12-28 06:11:42 +00002874let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2875def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2876 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002877 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002878 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879
Craig Topperc648c9b2015-12-28 06:11:42 +00002880def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2881 (ins i64mem:$dst, VR128X:$src),
2882 "vmovq\t{$src, $dst|$dst, $src}",
2883 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2884 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002885 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002886 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2887
2888let hasSideEffects = 0 in
2889def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2890 (ins VR128X:$src),
2891 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002892 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002893
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894// Move Scalar Single to Double Int
2895//
Craig Topper88adf2a2013-10-12 05:41:08 +00002896let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002897def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002899 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002901 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002902def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002904 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002906 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002907}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908
2909// Move Quadword Int to Packed Quadword Int
2910//
Craig Topperc648c9b2015-12-28 06:11:42 +00002911def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002912 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002913 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914 [(set VR128X:$dst,
2915 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002916 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917
2918//===----------------------------------------------------------------------===//
2919// AVX-512 MOVSS, MOVSD
2920//===----------------------------------------------------------------------===//
2921
Asaf Badouh41ecf462015-12-06 13:26:56 +00002922multiclass avx512_move_scalar <string asm, SDNode OpNode,
2923 X86VectorVTInfo _> {
2924 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
2925 (ins _.RC:$src1, _.RC:$src2),
2926 asm, "$src2, $src1","$src1, $src2",
2927 (_.VT (OpNode (_.VT _.RC:$src1),
2928 (_.VT _.RC:$src2))),
2929 IIC_SSE_MOV_S_RR>, EVEX_4V;
2930 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2931 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
2932 (outs _.RC:$dst),
2933 (ins _.ScalarMemOp:$src),
2934 asm,"$src","$src",
2935 (_.VT (OpNode (_.VT _.RC:$src1),
2936 (_.VT (scalar_to_vector
2937 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2938 let isCodeGenOnly = 1 in {
2939 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
2940 (ins _.RC:$src1, _.FRC:$src2),
2941 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2942 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2943 (scalar_to_vector _.FRC:$src2))))],
2944 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2945 let mayLoad = 1 in
2946 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2947 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2948 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2949 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2950 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002951 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002952 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2953 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2954 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2955 EVEX;
2956 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2957 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2958 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2959 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002960 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961}
2962
Asaf Badouh41ecf462015-12-06 13:26:56 +00002963defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2964 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965
Asaf Badouh41ecf462015-12-06 13:26:56 +00002966defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2967 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002969def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002970 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2971 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002972
2973def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002974 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2975 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002977def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2978 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2979 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2980
Igor Breger4424aaa2015-11-19 07:58:33 +00002981defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2982 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2983 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2984 XS, EVEX_4V, VEX_LIG;
2985
2986defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2987 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2988 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2989 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990
2991let Predicates = [HasAVX512] in {
2992 let AddedComplexity = 15 in {
2993 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2994 // MOVS{S,D} to the lower bits.
2995 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2996 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2997 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2998 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2999 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3000 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3001 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3002 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3003
3004 // Move low f32 and clear high bits.
3005 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3006 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003007 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3009 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3010 (SUBREG_TO_REG (i32 0),
3011 (VMOVSSZrr (v4i32 (V_SET0)),
3012 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3013 }
3014
3015 let AddedComplexity = 20 in {
3016 // MOVSSrm zeros the high parts of the register; represent this
3017 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3018 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3019 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3020 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3021 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3022 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3023 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3024
3025 // MOVSDrm zeros the high parts of the register; represent this
3026 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3027 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3028 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3029 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3030 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3031 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3032 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3033 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3034 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3035 def : Pat<(v2f64 (X86vzload addr:$src)),
3036 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3037
3038 // Represent the same patterns above but in the form they appear for
3039 // 256-bit types
3040 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3041 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003042 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3044 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3045 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3046 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3047 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3048 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3049 }
3050 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3051 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3052 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3053 FR32X:$src)), sub_xmm)>;
3054 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3055 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3056 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3057 FR64X:$src)), sub_xmm)>;
3058 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3059 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003060 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061
3062 // Move low f64 and clear high bits.
3063 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3064 (SUBREG_TO_REG (i32 0),
3065 (VMOVSDZrr (v2f64 (V_SET0)),
3066 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3067
3068 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3069 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3070 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3071
3072 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003073 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074 addr:$dst),
3075 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003076 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003077 addr:$dst),
3078 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3079
3080 // Shuffle with VMOVSS
3081 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3082 (VMOVSSZrr (v4i32 VR128X:$src1),
3083 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3084 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3085 (VMOVSSZrr (v4f32 VR128X:$src1),
3086 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3087
3088 // 256-bit variants
3089 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3090 (SUBREG_TO_REG (i32 0),
3091 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3092 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3093 sub_xmm)>;
3094 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3095 (SUBREG_TO_REG (i32 0),
3096 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3097 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3098 sub_xmm)>;
3099
3100 // Shuffle with VMOVSD
3101 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3102 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3103 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3104 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3105 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3106 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3107 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3108 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3109
3110 // 256-bit variants
3111 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3112 (SUBREG_TO_REG (i32 0),
3113 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3114 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3115 sub_xmm)>;
3116 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3117 (SUBREG_TO_REG (i32 0),
3118 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3119 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3120 sub_xmm)>;
3121
3122 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3123 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3124 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3125 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3126 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3127 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3128 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3129 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3130}
3131
3132let AddedComplexity = 15 in
3133def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3134 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003135 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003136 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137 (v2i64 VR128X:$src))))],
3138 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3139
Igor Breger4ec5abf2015-11-03 07:30:17 +00003140let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3142 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003143 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 [(set VR128X:$dst, (v2i64 (X86vzmovl
3145 (loadv2i64 addr:$src))))],
3146 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3147 EVEX_CD8<8, CD8VT8>;
3148
3149let Predicates = [HasAVX512] in {
3150 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3151 let AddedComplexity = 20 in {
3152 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3153 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003154 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3155 (VMOV64toPQIZrr GR64:$src)>;
3156 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3157 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003158
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3160 (VMOVDI2PDIZrm addr:$src)>;
3161 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3162 (VMOVDI2PDIZrm addr:$src)>;
3163 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3164 (VMOVZPQILo2PQIZrm addr:$src)>;
3165 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3166 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003167 def : Pat<(v2i64 (X86vzload addr:$src)),
3168 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003170
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3172 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3173 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3174 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3175 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3176 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3177 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3178}
3179
3180def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3181 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3182
3183def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3184 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3185
3186def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3187 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3188
3189def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3190 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3191
3192//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003193// AVX-512 - Non-temporals
3194//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003195let SchedRW = [WriteLoad] in {
3196 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3197 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3198 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3199 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3200 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003201
Robert Khasanoved882972014-08-13 10:46:00 +00003202 let Predicates = [HasAVX512, HasVLX] in {
3203 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3204 (ins i256mem:$src),
3205 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3206 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3207 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003208
Robert Khasanoved882972014-08-13 10:46:00 +00003209 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3210 (ins i128mem:$src),
3211 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3212 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3213 EVEX_CD8<64, CD8VF>;
3214 }
Adam Nemetefd07852014-06-18 16:51:10 +00003215}
3216
Igor Bregerd3341f52016-01-20 13:11:47 +00003217multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3218 PatFrag st_frag = alignednontemporalstore,
3219 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003220 let SchedRW = [WriteStore], mayStore = 1,
3221 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003222 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003223 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003224 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3225 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003226}
3227
Igor Bregerd3341f52016-01-20 13:11:47 +00003228multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3229 AVX512VLVectorVTInfo VTInfo> {
3230 let Predicates = [HasAVX512] in
3231 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003232
Igor Bregerd3341f52016-01-20 13:11:47 +00003233 let Predicates = [HasAVX512, HasVLX] in {
3234 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3235 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003236 }
3237}
3238
Igor Bregerd3341f52016-01-20 13:11:47 +00003239defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3240defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3241defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003242
Adam Nemet7f62b232014-06-10 16:39:53 +00003243//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244// AVX-512 - Integer arithmetic
3245//
3246multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003247 X86VectorVTInfo _, OpndItins itins,
3248 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003249 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003250 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003251 "$src2, $src1", "$src1, $src2",
3252 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003253 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003254 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003255
Robert Khasanov545d1b72014-10-14 14:36:19 +00003256 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003257 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003258 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003259 "$src2, $src1", "$src1, $src2",
3260 (_.VT (OpNode _.RC:$src1,
3261 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003262 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003263 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003264}
3265
3266multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3267 X86VectorVTInfo _, OpndItins itins,
3268 bit IsCommutable = 0> :
3269 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3270 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003271 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003272 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003273 "${src2}"##_.BroadcastStr##", $src1",
3274 "$src1, ${src2}"##_.BroadcastStr,
3275 (_.VT (OpNode _.RC:$src1,
3276 (X86VBroadcast
3277 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003278 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003279 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003281
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003282multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3283 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3284 Predicate prd, bit IsCommutable = 0> {
3285 let Predicates = [prd] in
3286 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3287 IsCommutable>, EVEX_V512;
3288
3289 let Predicates = [prd, HasVLX] in {
3290 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3291 IsCommutable>, EVEX_V256;
3292 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3293 IsCommutable>, EVEX_V128;
3294 }
3295}
3296
Robert Khasanov545d1b72014-10-14 14:36:19 +00003297multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3298 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3299 Predicate prd, bit IsCommutable = 0> {
3300 let Predicates = [prd] in
3301 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3302 IsCommutable>, EVEX_V512;
3303
3304 let Predicates = [prd, HasVLX] in {
3305 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3306 IsCommutable>, EVEX_V256;
3307 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3308 IsCommutable>, EVEX_V128;
3309 }
3310}
3311
3312multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3313 OpndItins itins, Predicate prd,
3314 bit IsCommutable = 0> {
3315 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3316 itins, prd, IsCommutable>,
3317 VEX_W, EVEX_CD8<64, CD8VF>;
3318}
3319
3320multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3321 OpndItins itins, Predicate prd,
3322 bit IsCommutable = 0> {
3323 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3324 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3325}
3326
3327multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3328 OpndItins itins, Predicate prd,
3329 bit IsCommutable = 0> {
3330 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3331 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3332}
3333
3334multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3335 OpndItins itins, Predicate prd,
3336 bit IsCommutable = 0> {
3337 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3338 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3339}
3340
3341multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3342 SDNode OpNode, OpndItins itins, Predicate prd,
3343 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003344 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003345 IsCommutable>;
3346
Igor Bregerf2460112015-07-26 14:41:44 +00003347 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003348 IsCommutable>;
3349}
3350
3351multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3352 SDNode OpNode, OpndItins itins, Predicate prd,
3353 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003354 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003355 IsCommutable>;
3356
Igor Bregerf2460112015-07-26 14:41:44 +00003357 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003358 IsCommutable>;
3359}
3360
3361multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3362 bits<8> opc_d, bits<8> opc_q,
3363 string OpcodeStr, SDNode OpNode,
3364 OpndItins itins, bit IsCommutable = 0> {
3365 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3366 itins, HasAVX512, IsCommutable>,
3367 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3368 itins, HasBWI, IsCommutable>;
3369}
3370
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003371multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003372 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003373 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003374 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003375 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003376 "$src2, $src1","$src1, $src2",
3377 (_Dst.VT (OpNode
3378 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003379 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003380 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003381 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003382 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003383 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3384 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3385 "$src2, $src1", "$src1, $src2",
3386 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3387 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003388 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003389 AVX512BIBase, EVEX_4V;
3390
3391 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003392 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003393 OpcodeStr,
3394 "${src2}"##_Dst.BroadcastStr##", $src1",
3395 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003396 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3397 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003398 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003399 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003400 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003401 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402}
3403
Robert Khasanov545d1b72014-10-14 14:36:19 +00003404defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3405 SSE_INTALU_ITINS_P, 1>;
3406defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3407 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003408defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3409 SSE_INTALU_ITINS_P, HasBWI, 1>;
3410defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3411 SSE_INTALU_ITINS_P, HasBWI, 0>;
3412defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003413 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003414defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003415 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003416defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003417 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003418defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003419 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003420defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003421 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003422defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003423 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003424defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003425 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003426defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003427 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003428defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003429 SSE_INTALU_ITINS_P, HasBWI, 1>;
3430
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003431multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3432 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003434 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3435 v16i32_info, v8i64_info, IsCommutable>,
3436 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3437 let Predicates = [HasVLX] in {
3438 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3439 v8i32x_info, v4i64x_info, IsCommutable>,
3440 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3441 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3442 v4i32x_info, v2i64x_info, IsCommutable>,
3443 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3444 }
Michael Liao66233b72015-08-06 09:06:20 +00003445}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003446
3447defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3448 X86pmuldq, 1>,T8PD;
3449defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3450 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003451
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003452multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3453 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3454 let mayLoad = 1 in {
3455 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003456 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003457 OpcodeStr,
3458 "${src2}"##_Src.BroadcastStr##", $src1",
3459 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003460 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3461 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003462 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003463 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3464 }
3465}
3466
Michael Liao66233b72015-08-06 09:06:20 +00003467multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3468 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003469 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003470 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003472 "$src2, $src1","$src1, $src2",
3473 (_Dst.VT (OpNode
3474 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003475 (_Src.VT _Src.RC:$src2)))>,
3476 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003477 let mayLoad = 1 in {
3478 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3479 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3480 "$src2, $src1", "$src1, $src2",
3481 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003482 (bitconvert (_Src.LdFrag addr:$src2))))>,
3483 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484 }
3485}
3486
3487multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3488 SDNode OpNode> {
3489 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3490 v32i16_info>,
3491 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3492 v32i16_info>, EVEX_V512;
3493 let Predicates = [HasVLX] in {
3494 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3495 v16i16x_info>,
3496 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3497 v16i16x_info>, EVEX_V256;
3498 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3499 v8i16x_info>,
3500 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3501 v8i16x_info>, EVEX_V128;
3502 }
3503}
3504multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3505 SDNode OpNode> {
3506 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3507 v64i8_info>, EVEX_V512;
3508 let Predicates = [HasVLX] in {
3509 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3510 v32i8x_info>, EVEX_V256;
3511 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3512 v16i8x_info>, EVEX_V128;
3513 }
3514}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003515
3516multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3517 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3518 AVX512VLVectorVTInfo _Dst> {
3519 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3520 _Dst.info512>, EVEX_V512;
3521 let Predicates = [HasVLX] in {
3522 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3523 _Dst.info256>, EVEX_V256;
3524 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3525 _Dst.info128>, EVEX_V128;
3526 }
3527}
3528
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003529let Predicates = [HasBWI] in {
3530 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3531 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3532 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3533 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003534
3535 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3536 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3537 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3538 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003539}
3540
Igor Bregerf2460112015-07-26 14:41:44 +00003541defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003542 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003543defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003544 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003545defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003546 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003547
Igor Bregerf2460112015-07-26 14:41:44 +00003548defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003549 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003550defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003551 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003552defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003553 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003554
Igor Bregerf2460112015-07-26 14:41:44 +00003555defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003556 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003557defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003558 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003559defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003560 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003561
Igor Bregerf2460112015-07-26 14:41:44 +00003562defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003563 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003564defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003565 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003566defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003567 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569// AVX-512 Logical Instructions
3570//===----------------------------------------------------------------------===//
3571
Robert Khasanov545d1b72014-10-14 14:36:19 +00003572defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3573 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3574defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3575 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3576defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3577 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3578defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003579 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580
3581//===----------------------------------------------------------------------===//
3582// AVX-512 FP arithmetic
3583//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003584multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3585 SDNode OpNode, SDNode VecNode, OpndItins itins,
3586 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003587
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003588 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3589 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3590 "$src2, $src1", "$src1, $src2",
3591 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3592 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003593 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003594
3595 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3596 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3597 "$src2, $src1", "$src1, $src2",
3598 (VecNode (_.VT _.RC:$src1),
3599 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3600 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003601 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003602 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3603 Predicates = [HasAVX512] in {
3604 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003605 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003606 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3607 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3608 itins.rr>;
3609 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003610 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003611 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3612 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3613 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3614 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615}
3616
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003617multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003618 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003619
3620 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3621 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3622 "$rc, $src2, $src1", "$src1, $src2, $rc",
3623 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003624 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003625 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003627multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3628 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3629
3630 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3631 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003632 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003633 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003634 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635}
3636
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003637multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3638 SDNode VecNode,
3639 SizeItins itins, bit IsCommutable> {
3640 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3641 itins.s, IsCommutable>,
3642 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3643 itins.s, IsCommutable>,
3644 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3645 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3646 itins.d, IsCommutable>,
3647 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3648 itins.d, IsCommutable>,
3649 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3650}
3651
3652multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3653 SDNode VecNode,
3654 SizeItins itins, bit IsCommutable> {
3655 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3656 itins.s, IsCommutable>,
3657 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3658 itins.s, IsCommutable>,
3659 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3660 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3661 itins.d, IsCommutable>,
3662 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3663 itins.d, IsCommutable>,
3664 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3665}
3666defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3667defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3668defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3669defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3670defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3671defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3672
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003674 X86VectorVTInfo _, bit IsCommutable> {
3675 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3676 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3677 "$src2, $src1", "$src1, $src2",
3678 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003680 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3681 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3682 "$src2, $src1", "$src1, $src2",
3683 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3684 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3685 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3686 "${src2}"##_.BroadcastStr##", $src1",
3687 "$src1, ${src2}"##_.BroadcastStr,
3688 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3689 (_.ScalarLdFrag addr:$src2))))>,
3690 EVEX_4V, EVEX_B;
3691 }//let mayLoad = 1
3692}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003693
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003694multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003695 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003696 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3697 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3698 "$rc, $src2, $src1", "$src1, $src2, $rc",
3699 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3700 EVEX_4V, EVEX_B, EVEX_RC;
3701}
3702
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003703
3704multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003705 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003706 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3707 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3708 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3709 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3710 EVEX_4V, EVEX_B;
3711}
3712
Michael Liao66233b72015-08-06 09:06:20 +00003713multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003714 bit IsCommutable = 0> {
3715 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3716 IsCommutable>, EVEX_V512, PS,
3717 EVEX_CD8<32, CD8VF>;
3718 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3719 IsCommutable>, EVEX_V512, PD, VEX_W,
3720 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003721
Robert Khasanov595e5982014-10-29 15:43:02 +00003722 // Define only if AVX512VL feature is present.
3723 let Predicates = [HasVLX] in {
3724 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3725 IsCommutable>, EVEX_V128, PS,
3726 EVEX_CD8<32, CD8VF>;
3727 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3728 IsCommutable>, EVEX_V256, PS,
3729 EVEX_CD8<32, CD8VF>;
3730 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3731 IsCommutable>, EVEX_V128, PD, VEX_W,
3732 EVEX_CD8<64, CD8VF>;
3733 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3734 IsCommutable>, EVEX_V256, PD, VEX_W,
3735 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003736 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003737}
3738
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003739multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003740 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003741 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003742 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003743 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3744}
3745
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003746multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003747 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003748 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003749 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003750 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3751}
3752
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003753defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3754 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3755defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3756 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003757defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003758 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3759defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3760 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003761defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3762 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3763defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3764 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003765let Predicates = [HasDQI] in {
3766 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3767 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3768 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3769 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3770}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003771
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003772multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3773 X86VectorVTInfo _> {
3774 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3775 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3776 "$src2, $src1", "$src1, $src2",
3777 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3778 let mayLoad = 1 in {
3779 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3780 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3781 "$src2, $src1", "$src1, $src2",
3782 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3783 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3784 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3785 "${src2}"##_.BroadcastStr##", $src1",
3786 "$src1, ${src2}"##_.BroadcastStr,
3787 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3788 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3789 EVEX_4V, EVEX_B;
3790 }//let mayLoad = 1
3791}
3792
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003793multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 X86VectorVTInfo _> {
3795 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3796 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3797 "$src2, $src1", "$src1, $src2",
3798 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3799 let mayLoad = 1 in {
3800 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3801 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3802 "$src2, $src1", "$src1, $src2",
3803 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3804 }//let mayLoad = 1
3805}
3806
3807multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003808 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003809 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3810 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003811 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003812 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3813 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003814 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3815 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3816 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3817 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3818 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3819 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3820
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003821 // Define only if AVX512VL feature is present.
3822 let Predicates = [HasVLX] in {
3823 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3824 EVEX_V128, EVEX_CD8<32, CD8VF>;
3825 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3826 EVEX_V256, EVEX_CD8<32, CD8VF>;
3827 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3828 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3829 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3830 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3831 }
3832}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003833defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835//===----------------------------------------------------------------------===//
3836// AVX-512 VPTESTM instructions
3837//===----------------------------------------------------------------------===//
3838
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003839multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3840 X86VectorVTInfo _> {
3841 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3842 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3843 "$src2, $src1", "$src1, $src2",
3844 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3845 EVEX_4V;
3846 let mayLoad = 1 in
3847 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3848 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3849 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003850 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003851 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3852 EVEX_4V,
3853 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854}
3855
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003856multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 X86VectorVTInfo _> {
3858 let mayLoad = 1 in
3859 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3860 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3861 "${src2}"##_.BroadcastStr##", $src1",
3862 "$src1, ${src2}"##_.BroadcastStr,
3863 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3864 (_.ScalarLdFrag addr:$src2))))>,
3865 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003866}
Igor Bregerfca0a342016-01-28 13:19:25 +00003867
3868// Use 512bit version to implement 128/256 bit in case NoVLX.
3869multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3870 X86VectorVTInfo _, string Suffix> {
3871 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3872 (_.KVT (COPY_TO_REGCLASS
3873 (!cast<Instruction>(NAME # Suffix # "Zrr")
3874 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
3875 _.RC:$src1, _.SubRegIdx),
3876 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
3877 _.RC:$src2, _.SubRegIdx)),
3878 _.KRC))>;
3879}
3880
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003881multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003882 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003883 let Predicates = [HasAVX512] in
3884 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3885 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3886
3887 let Predicates = [HasAVX512, HasVLX] in {
3888 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3889 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3890 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3891 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3892 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003893 let Predicates = [HasAVX512, NoVLX] in {
3894 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3895 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
3896 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003897}
3898
3899multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3900 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003901 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003902 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003903 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003904}
3905
3906multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3907 SDNode OpNode> {
3908 let Predicates = [HasBWI] in {
3909 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3910 EVEX_V512, VEX_W;
3911 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3912 EVEX_V512;
3913 }
3914 let Predicates = [HasVLX, HasBWI] in {
3915
3916 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3917 EVEX_V256, VEX_W;
3918 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3919 EVEX_V128, VEX_W;
3920 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3921 EVEX_V256;
3922 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3923 EVEX_V128;
3924 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003925
3926 let Predicates = [HasAVX512, NoVLX] in {
3927 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3928 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3929 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3930 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
3931 }
3932
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003933}
3934
3935multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3936 SDNode OpNode> :
3937 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3938 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3939
3940defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3941defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003942
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003943
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003944//===----------------------------------------------------------------------===//
3945// AVX-512 Shift instructions
3946//===----------------------------------------------------------------------===//
3947multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003948 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003949 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003950 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003951 "$src2, $src1", "$src1, $src2",
3952 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003953 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003954 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003955 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003956 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003957 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003958 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3959 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003960 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961}
3962
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003963multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3964 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3965 let mayLoad = 1 in
3966 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3967 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3968 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3969 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003970 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003971}
3972
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003974 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003975 // src2 is always 128-bit
3976 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3977 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3978 "$src2, $src1", "$src1, $src2",
3979 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003980 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003981 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3982 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3983 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003984 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003985 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003986 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003987}
3988
Cameron McInally5fb084e2014-12-11 17:13:05 +00003989multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003990 ValueType SrcVT, PatFrag bc_frag,
3991 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3992 let Predicates = [prd] in
3993 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3994 VTInfo.info512>, EVEX_V512,
3995 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3996 let Predicates = [prd, HasVLX] in {
3997 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3998 VTInfo.info256>, EVEX_V256,
3999 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4000 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4001 VTInfo.info128>, EVEX_V128,
4002 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4003 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004004}
4005
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004006multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4007 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004008 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004009 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004010 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004011 avx512vl_i64_info, HasAVX512>, VEX_W;
4012 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4013 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004014}
4015
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004016multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4017 string OpcodeStr, SDNode OpNode,
4018 AVX512VLVectorVTInfo VTInfo> {
4019 let Predicates = [HasAVX512] in
4020 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4021 VTInfo.info512>,
4022 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4023 VTInfo.info512>, EVEX_V512;
4024 let Predicates = [HasAVX512, HasVLX] in {
4025 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4026 VTInfo.info256>,
4027 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4028 VTInfo.info256>, EVEX_V256;
4029 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4030 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004031 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004032 VTInfo.info128>, EVEX_V128;
4033 }
4034}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004035
Michael Liao66233b72015-08-06 09:06:20 +00004036multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004037 Format ImmFormR, Format ImmFormM,
4038 string OpcodeStr, SDNode OpNode> {
4039 let Predicates = [HasBWI] in
4040 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4041 v32i16_info>, EVEX_V512;
4042 let Predicates = [HasVLX, HasBWI] in {
4043 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4044 v16i16x_info>, EVEX_V256;
4045 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4046 v8i16x_info>, EVEX_V128;
4047 }
4048}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4051 Format ImmFormR, Format ImmFormM,
4052 string OpcodeStr, SDNode OpNode> {
4053 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4054 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4055 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4056 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4057}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004058
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004059defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004060 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004061
4062defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004063 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004064
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004065defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004066 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004067
Michael Zuckerman298a6802016-01-13 12:39:33 +00004068defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004069defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004070
4071defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4072defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4073defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074
4075//===-------------------------------------------------------------------===//
4076// Variable Bit Shifts
4077//===-------------------------------------------------------------------===//
4078multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004079 X86VectorVTInfo _> {
4080 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4081 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4082 "$src2, $src1", "$src1, $src2",
4083 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004084 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004085 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004086 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4087 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4088 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004089 (_.VT (OpNode _.RC:$src1,
4090 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004091 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004092 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093}
4094
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004095multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4096 X86VectorVTInfo _> {
4097 let mayLoad = 1 in
4098 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4099 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4100 "${src2}"##_.BroadcastStr##", $src1",
4101 "$src1, ${src2}"##_.BroadcastStr,
4102 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4103 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004104 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004105 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4106}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004107multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4108 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004109 let Predicates = [HasAVX512] in
4110 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4111 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4112
4113 let Predicates = [HasAVX512, HasVLX] in {
4114 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4115 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4116 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4117 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4118 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004119}
4120
4121multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4122 SDNode OpNode> {
4123 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004124 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004125 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004126 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004127}
4128
Igor Breger7b46b4e2015-12-23 08:06:50 +00004129// Use 512bit version to implement 128/256 bit in case NoVLX.
4130multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4131 let Predicates = [HasBWI, NoVLX] in {
4132 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
4133 (_.info256.VT _.info256.RC:$src2))),
4134 (EXTRACT_SUBREG
4135 (!cast<Instruction>(NAME#"WZrr")
4136 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4137 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4138 sub_ymm)>;
4139
4140 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
4141 (_.info128.VT _.info128.RC:$src2))),
4142 (EXTRACT_SUBREG
4143 (!cast<Instruction>(NAME#"WZrr")
4144 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4145 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4146 sub_xmm)>;
4147 }
4148}
4149
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004150multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4151 SDNode OpNode> {
4152 let Predicates = [HasBWI] in
4153 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4154 EVEX_V512, VEX_W;
4155 let Predicates = [HasVLX, HasBWI] in {
4156
4157 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4158 EVEX_V256, VEX_W;
4159 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4160 EVEX_V128, VEX_W;
4161 }
4162}
4163
4164defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004165 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4166 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004167defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004168 avx512_var_shift_w<0x11, "vpsravw", sra>,
4169 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004170defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004171 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4172 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4174defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004176//===-------------------------------------------------------------------===//
4177// 1-src variable permutation VPERMW/D/Q
4178//===-------------------------------------------------------------------===//
4179multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4180 AVX512VLVectorVTInfo _> {
4181 let Predicates = [HasAVX512] in
4182 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4183 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4184
4185 let Predicates = [HasAVX512, HasVLX] in
4186 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4187 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4188}
4189
4190multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4191 string OpcodeStr, SDNode OpNode,
4192 AVX512VLVectorVTInfo VTInfo> {
4193 let Predicates = [HasAVX512] in
4194 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4195 VTInfo.info512>,
4196 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4197 VTInfo.info512>, EVEX_V512;
4198 let Predicates = [HasAVX512, HasVLX] in
4199 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4200 VTInfo.info256>,
4201 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4202 VTInfo.info256>, EVEX_V256;
4203}
4204
Michael Zuckermand9cac592016-01-19 17:07:43 +00004205multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4206 Predicate prd, SDNode OpNode,
4207 AVX512VLVectorVTInfo _> {
4208 let Predicates = [prd] in
4209 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4210 EVEX_V512 ;
4211 let Predicates = [HasVLX, prd] in {
4212 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4213 EVEX_V256 ;
4214 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4215 EVEX_V128 ;
4216 }
4217}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004218
Michael Zuckermand9cac592016-01-19 17:07:43 +00004219defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4220 avx512vl_i16_info>, VEX_W;
4221defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4222 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004223
4224defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4225 avx512vl_i32_info>;
4226defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4227 avx512vl_i64_info>, VEX_W;
4228defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4229 avx512vl_f32_info>;
4230defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4231 avx512vl_f64_info>, VEX_W;
4232
4233defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4234 X86VPermi, avx512vl_i64_info>,
4235 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4236defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4237 X86VPermi, avx512vl_f64_info>,
4238 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004239//===----------------------------------------------------------------------===//
4240// AVX-512 - VPERMIL
4241//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004242
Igor Breger78741a12015-10-04 07:20:41 +00004243multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4244 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4245 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4246 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4247 "$src2, $src1", "$src1, $src2",
4248 (_.VT (OpNode _.RC:$src1,
4249 (Ctrl.VT Ctrl.RC:$src2)))>,
4250 T8PD, EVEX_4V;
4251 let mayLoad = 1 in {
4252 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4253 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4254 "$src2, $src1", "$src1, $src2",
4255 (_.VT (OpNode
4256 _.RC:$src1,
4257 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4258 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4259 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4260 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4261 "${src2}"##_.BroadcastStr##", $src1",
4262 "$src1, ${src2}"##_.BroadcastStr,
4263 (_.VT (OpNode
4264 _.RC:$src1,
4265 (Ctrl.VT (X86VBroadcast
4266 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4267 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4268 }//let mayLoad = 1
4269}
4270
4271multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4272 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4273 let Predicates = [HasAVX512] in {
4274 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4275 Ctrl.info512>, EVEX_V512;
4276 }
4277 let Predicates = [HasAVX512, HasVLX] in {
4278 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4279 Ctrl.info128>, EVEX_V128;
4280 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4281 Ctrl.info256>, EVEX_V256;
4282 }
4283}
4284
4285multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4286 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4287
4288 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4289 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4290 X86VPermilpi, _>,
4291 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004292}
4293
4294defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4295 avx512vl_i32_info>;
4296defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4297 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004299// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4300//===----------------------------------------------------------------------===//
4301
4302defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004303 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004304 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4305defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004306 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004307defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004308 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004309
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004310multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4311 let Predicates = [HasBWI] in
4312 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4313
4314 let Predicates = [HasVLX, HasBWI] in {
4315 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4316 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4317 }
4318}
4319
4320defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4321
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004322//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004323// Move Low to High and High to Low packed FP Instructions
4324//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004325def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4326 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004327 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4329 IIC_SSE_MOV_LH>, EVEX_4V;
4330def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4331 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004332 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004333 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4334 IIC_SSE_MOV_LH>, EVEX_4V;
4335
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004336let Predicates = [HasAVX512] in {
4337 // MOVLHPS patterns
4338 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4339 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4340 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4341 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004343 // MOVHLPS patterns
4344 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4345 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4346}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004347
4348//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004349// VMOVHPS/PD VMOVLPS Instructions
4350// All patterns was taken from SSS implementation.
4351//===----------------------------------------------------------------------===//
4352multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4353 X86VectorVTInfo _> {
4354 let mayLoad = 1 in
4355 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4356 (ins _.RC:$src1, f64mem:$src2),
4357 !strconcat(OpcodeStr,
4358 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4359 [(set _.RC:$dst,
4360 (OpNode _.RC:$src1,
4361 (_.VT (bitconvert
4362 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4363 IIC_SSE_MOV_LH>, EVEX_4V;
4364}
4365
4366defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4367 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4368defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4369 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4370defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4371 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4372defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4373 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4374
4375let Predicates = [HasAVX512] in {
4376 // VMOVHPS patterns
4377 def : Pat<(X86Movlhps VR128X:$src1,
4378 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4379 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4380 def : Pat<(X86Movlhps VR128X:$src1,
4381 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4382 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4383 // VMOVHPD patterns
4384 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4385 (scalar_to_vector (loadf64 addr:$src2)))),
4386 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4387 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4388 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4389 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4390 // VMOVLPS patterns
4391 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4392 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4393 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4394 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4395 // VMOVLPD patterns
4396 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4397 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4398 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4399 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4400 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4401 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4402 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4403}
4404
4405let mayStore = 1 in {
4406def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4407 (ins f64mem:$dst, VR128X:$src),
4408 "vmovhps\t{$src, $dst|$dst, $src}",
4409 [(store (f64 (vector_extract
4410 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4411 (bc_v2f64 (v4f32 VR128X:$src))),
4412 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4413 EVEX, EVEX_CD8<32, CD8VT2>;
4414def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4415 (ins f64mem:$dst, VR128X:$src),
4416 "vmovhpd\t{$src, $dst|$dst, $src}",
4417 [(store (f64 (vector_extract
4418 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4419 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4420 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4421def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4422 (ins f64mem:$dst, VR128X:$src),
4423 "vmovlps\t{$src, $dst|$dst, $src}",
4424 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4425 (iPTR 0))), addr:$dst)],
4426 IIC_SSE_MOV_LH>,
4427 EVEX, EVEX_CD8<32, CD8VT2>;
4428def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4429 (ins f64mem:$dst, VR128X:$src),
4430 "vmovlpd\t{$src, $dst|$dst, $src}",
4431 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4432 (iPTR 0))), addr:$dst)],
4433 IIC_SSE_MOV_LH>,
4434 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4435}
4436let Predicates = [HasAVX512] in {
4437 // VMOVHPD patterns
4438 def : Pat<(store (f64 (vector_extract
4439 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4440 (iPTR 0))), addr:$dst),
4441 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4442 // VMOVLPS patterns
4443 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4444 addr:$src1),
4445 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4446 def : Pat<(store (v4i32 (X86Movlps
4447 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4448 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4449 // VMOVLPD patterns
4450 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4451 addr:$src1),
4452 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4453 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4454 addr:$src1),
4455 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4456}
4457//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458// FMA - Fused Multiply Operations
4459//
Adam Nemet26371ce2014-10-24 00:02:55 +00004460
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004461let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004462multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4463 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004464 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004465 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004466 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004467 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004468 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004469
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004470 let mayLoad = 1 in {
4471 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004472 (ins _.RC:$src2, _.MemOp:$src3),
4473 OpcodeStr, "$src3, $src2", "$src2, $src3",
4474 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004475 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004476
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004477 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004478 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004479 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4480 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4481 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004482 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004483 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004484 }
4485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004487multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4488 X86VectorVTInfo _> {
4489 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004490 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4491 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4492 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4493 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004494}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004495} // Constraints = "$src1 = $dst"
4496
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004497multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4498 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4499 let Predicates = [HasAVX512] in {
4500 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4501 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4502 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004503 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004504 let Predicates = [HasVLX, HasAVX512] in {
4505 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4506 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4507 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4508 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004509 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004510}
4511
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4513 SDNode OpNodeRnd > {
4514 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4515 avx512vl_f32_info>;
4516 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4517 avx512vl_f64_info>, VEX_W;
4518}
4519
4520defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4521defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4522defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4523defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4524defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4525defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4526
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004527
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004529multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4530 X86VectorVTInfo _> {
4531 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4532 (ins _.RC:$src2, _.RC:$src3),
4533 OpcodeStr, "$src3, $src2", "$src2, $src3",
4534 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4535 AVX512FMA3Base;
4536
4537 let mayLoad = 1 in {
4538 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4539 (ins _.RC:$src2, _.MemOp:$src3),
4540 OpcodeStr, "$src3, $src2", "$src2, $src3",
4541 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4542 AVX512FMA3Base;
4543
4544 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4545 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4546 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4547 "$src2, ${src3}"##_.BroadcastStr,
4548 (_.VT (OpNode _.RC:$src2,
4549 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4550 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4551 }
4552}
4553
4554multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4555 X86VectorVTInfo _> {
4556 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4557 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4558 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4559 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4560 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004561}
4562} // Constraints = "$src1 = $dst"
4563
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004564multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4565 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4566 let Predicates = [HasAVX512] in {
4567 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4568 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4569 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004570 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004571 let Predicates = [HasVLX, HasAVX512] in {
4572 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4573 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4574 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4575 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577}
4578
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004579multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 SDNode OpNodeRnd > {
4581 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4582 avx512vl_f32_info>;
4583 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4584 avx512vl_f64_info>, VEX_W;
4585}
4586
4587defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4588defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4589defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4590defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4591defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4592defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4593
4594let Constraints = "$src1 = $dst" in {
4595multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4596 X86VectorVTInfo _> {
4597 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4598 (ins _.RC:$src3, _.RC:$src2),
4599 OpcodeStr, "$src2, $src3", "$src3, $src2",
4600 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4601 AVX512FMA3Base;
4602
4603 let mayLoad = 1 in {
4604 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4605 (ins _.RC:$src3, _.MemOp:$src2),
4606 OpcodeStr, "$src2, $src3", "$src3, $src2",
4607 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4608 AVX512FMA3Base;
4609
4610 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4611 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4612 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4613 "$src3, ${src2}"##_.BroadcastStr,
4614 (_.VT (OpNode _.RC:$src1,
4615 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4616 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4617 }
4618}
4619
4620multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4621 X86VectorVTInfo _> {
4622 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4623 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4624 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4625 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4626 AVX512FMA3Base, EVEX_B, EVEX_RC;
4627}
4628} // Constraints = "$src1 = $dst"
4629
4630multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4631 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4632 let Predicates = [HasAVX512] in {
4633 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4634 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4635 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4636 }
4637 let Predicates = [HasVLX, HasAVX512] in {
4638 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4639 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4640 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4641 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4642 }
4643}
4644
4645multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 SDNode OpNodeRnd > {
4647 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4648 avx512vl_f32_info>;
4649 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4650 avx512vl_f64_info>, VEX_W;
4651}
4652
4653defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4654defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4655defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4656defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4657defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4658defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660// Scalar FMA
4661let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004662multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4663 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4664 dag RHS_r, dag RHS_m > {
4665 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4666 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4667 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004668
Igor Breger15820b02015-07-01 13:24:28 +00004669 let mayLoad = 1 in
4670 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4671 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4672 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4673
4674 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4675 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4676 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4677 AVX512FMA3Base, EVEX_B, EVEX_RC;
4678
4679 let isCodeGenOnly = 1 in {
4680 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4681 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4682 !strconcat(OpcodeStr,
4683 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4684 [RHS_r]>;
4685 let mayLoad = 1 in
4686 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4687 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4688 !strconcat(OpcodeStr,
4689 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4690 [RHS_m]>;
4691 }// isCodeGenOnly = 1
4692}
4693}// Constraints = "$src1 = $dst"
4694
4695multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4696 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4697 string SUFF> {
4698
4699 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4700 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4701 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4702 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4703 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4704 (i32 imm:$rc))),
4705 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4706 _.FRC:$src3))),
4707 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4708 (_.ScalarLdFrag addr:$src3))))>;
4709
4710 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4711 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4712 (_.VT (OpNode _.RC:$src2,
4713 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4714 _.RC:$src1)),
4715 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4716 (i32 imm:$rc))),
4717 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4718 _.FRC:$src1))),
4719 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4720 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4721
4722 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4723 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4724 (_.VT (OpNode _.RC:$src1,
4725 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4726 _.RC:$src2)),
4727 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4728 (i32 imm:$rc))),
4729 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4730 _.FRC:$src2))),
4731 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4732 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4733}
4734
4735multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4736 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4737 let Predicates = [HasAVX512] in {
4738 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4739 OpNodeRnd, f32x_info, "SS">,
4740 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4741 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4742 OpNodeRnd, f64x_info, "SD">,
4743 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4744 }
4745}
4746
4747defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4748defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4749defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4750defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751
4752//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004753// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4754//===----------------------------------------------------------------------===//
4755let Constraints = "$src1 = $dst" in {
4756multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4757 X86VectorVTInfo _> {
4758 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4759 (ins _.RC:$src2, _.RC:$src3),
4760 OpcodeStr, "$src3, $src2", "$src2, $src3",
4761 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4762 AVX512FMA3Base;
4763
4764 let mayLoad = 1 in {
4765 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4766 (ins _.RC:$src2, _.MemOp:$src3),
4767 OpcodeStr, "$src3, $src2", "$src2, $src3",
4768 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4769 AVX512FMA3Base;
4770
4771 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4772 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4773 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4774 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4775 (OpNode _.RC:$src1,
4776 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4777 AVX512FMA3Base, EVEX_B;
4778 }
4779}
4780} // Constraints = "$src1 = $dst"
4781
4782multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4783 AVX512VLVectorVTInfo _> {
4784 let Predicates = [HasIFMA] in {
4785 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4786 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4787 }
4788 let Predicates = [HasVLX, HasIFMA] in {
4789 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4790 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4791 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4792 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4793 }
4794}
4795
4796defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4797 avx512vl_i64_info>, VEX_W;
4798defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4799 avx512vl_i64_info>, VEX_W;
4800
4801//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802// AVX-512 Scalar convert from sign integer to float/double
4803//===----------------------------------------------------------------------===//
4804
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004805multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4806 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4807 PatFrag ld_frag, string asm> {
4808 let hasSideEffects = 0 in {
4809 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4810 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004811 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004812 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004813 let mayLoad = 1 in
4814 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4815 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004816 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004817 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004818 } // hasSideEffects = 0
4819 let isCodeGenOnly = 1 in {
4820 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4821 (ins DstVT.RC:$src1, SrcRC:$src2),
4822 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4823 [(set DstVT.RC:$dst,
4824 (OpNode (DstVT.VT DstVT.RC:$src1),
4825 SrcRC:$src2,
4826 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4827
4828 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4829 (ins DstVT.RC:$src1, x86memop:$src2),
4830 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4831 [(set DstVT.RC:$dst,
4832 (OpNode (DstVT.VT DstVT.RC:$src1),
4833 (ld_frag addr:$src2),
4834 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4835 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004837
Igor Bregerabe4a792015-06-14 12:44:55 +00004838multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004839 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004840 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4841 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004842 !strconcat(asm,
4843 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004844 [(set DstVT.RC:$dst,
4845 (OpNode (DstVT.VT DstVT.RC:$src1),
4846 SrcRC:$src2,
4847 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4848}
4849
4850multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004851 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4852 PatFrag ld_frag, string asm> {
4853 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4854 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4855 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004856}
4857
Andrew Trick15a47742013-10-09 05:11:10 +00004858let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004859defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004860 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4861 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004862defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004863 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4864 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004865defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004866 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4867 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004868defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004869 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4870 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871
4872def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4873 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4874def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004875 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4877 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4878def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004879 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880
4881def : Pat<(f32 (sint_to_fp GR32:$src)),
4882 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4883def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004884 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004885def : Pat<(f64 (sint_to_fp GR32:$src)),
4886 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4887def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004888 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4889
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004890defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004891 v4f32x_info, i32mem, loadi32,
4892 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004893defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004894 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4895 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004896defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004897 i32mem, loadi32, "cvtusi2sd{l}">,
4898 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004899defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004900 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4901 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004902
4903def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4904 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4905def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4906 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4907def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4908 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4909def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4910 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4911
4912def : Pat<(f32 (uint_to_fp GR32:$src)),
4913 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4914def : Pat<(f32 (uint_to_fp GR64:$src)),
4915 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4916def : Pat<(f64 (uint_to_fp GR32:$src)),
4917 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4918def : Pat<(f64 (uint_to_fp GR64:$src)),
4919 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004920}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921
4922//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004923// AVX-512 Scalar convert from float/double to integer
4924//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004925multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4926 RegisterClass DstRC, Intrinsic Int,
4927 Operand memop, ComplexPattern mem_cpat, string asm> {
4928 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4929 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4930 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4931 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4932 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4933 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4934 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4935 let mayLoad = 1 in
4936 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4937 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4938 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004939}
Asaf Badouh2744d212015-09-20 14:31:19 +00004940
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004941// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004942defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004943 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004944 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004945defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4946 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004947 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004948 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004949defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4950 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004951 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004952 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004953defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004954 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004955 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004956 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004957defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004958 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004959 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004960defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4961 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004962 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004963 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004964defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4965 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004966 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004967 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004968defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004969 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004970 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004971 EVEX_CD8<64, CD8VT1>;
4972
Asaf Badouh2744d212015-09-20 14:31:19 +00004973let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004974 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4975 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4976 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4977 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4978 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4979 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4980 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4981 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4982 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4983 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4984 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4985 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004986
Craig Topper9dd48c82014-01-02 17:28:14 +00004987 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4988 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4989 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004990} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004991
4992// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004993multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4994 X86VectorVTInfo _DstRC, SDNode OpNode,
4995 SDNode OpNodeRnd>{
4996let Predicates = [HasAVX512] in {
4997 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4998 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4999 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5000 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5001 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5002 []>, EVEX, EVEX_B;
5003 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
5004 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5005 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
5006 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005007
Asaf Badouh2744d212015-09-20 14:31:19 +00005008 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5009 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5010 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5011 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5012 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5013 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5014 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5015 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5016 (i32 FROUND_NO_EXC)))]>,
5017 EVEX,VEX_LIG , EVEX_B;
5018 let mayLoad = 1 in
5019 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5020 (ins _SrcRC.MemOp:$src),
5021 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5022 []>, EVEX, VEX_LIG;
5023
5024 } // isCodeGenOnly = 1, hasSideEffects = 0
5025} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005026}
5027
Asaf Badouh2744d212015-09-20 14:31:19 +00005028
5029defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5030 fp_to_sint,X86cvttss2IntRnd>,
5031 XS, EVEX_CD8<32, CD8VT1>;
5032defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5033 fp_to_sint,X86cvttss2IntRnd>,
5034 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
5035defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
5036 fp_to_sint,X86cvttsd2IntRnd>,
5037 XD, EVEX_CD8<64, CD8VT1>;
5038defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5039 fp_to_sint,X86cvttsd2IntRnd>,
5040 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5041
5042defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5043 fp_to_uint,X86cvttss2UIntRnd>,
5044 XS, EVEX_CD8<32, CD8VT1>;
5045defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5046 fp_to_uint,X86cvttss2UIntRnd>,
5047 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
5048defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5049 fp_to_uint,X86cvttsd2UIntRnd>,
5050 XD, EVEX_CD8<64, CD8VT1>;
5051defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5052 fp_to_uint,X86cvttsd2UIntRnd>,
5053 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5054let Predicates = [HasAVX512] in {
5055 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5056 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5057 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5058 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5059 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5060 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5061 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5062 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5063
Elena Demikhovskycf088092013-12-11 14:31:04 +00005064} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005065//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005066// AVX-512 Convert form float to double and back
5067//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005068multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5069 X86VectorVTInfo _Src, SDNode OpNode> {
5070 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5071 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5072 "$src2, $src1", "$src1, $src2",
5073 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5074 (_Src.VT _Src.RC:$src2)))>,
5075 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5076 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5077 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5078 "$src2, $src1", "$src1, $src2",
5079 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5080 (_Src.VT (scalar_to_vector
5081 (_Src.ScalarLdFrag addr:$src2)))))>,
5082 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005083}
5084
Asaf Badouh2744d212015-09-20 14:31:19 +00005085// Scalar Coversion with SAE - suppress all exceptions
5086multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5087 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5088 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5089 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5090 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5091 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5092 (_Src.VT _Src.RC:$src2),
5093 (i32 FROUND_NO_EXC)))>,
5094 EVEX_4V, VEX_LIG, EVEX_B;
5095}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005096
Asaf Badouh2744d212015-09-20 14:31:19 +00005097// Scalar Conversion with rounding control (RC)
5098multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5099 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5100 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5101 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5102 "$rc, $src2, $src1", "$src1, $src2, $rc",
5103 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5104 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5105 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5106 EVEX_B, EVEX_RC;
5107}
5108multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5109 SDNode OpNodeRnd, X86VectorVTInfo _src,
5110 X86VectorVTInfo _dst> {
5111 let Predicates = [HasAVX512] in {
5112 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5113 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5114 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5115 EVEX_V512, XD;
5116 }
5117}
5118
5119multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5120 SDNode OpNodeRnd, X86VectorVTInfo _src,
5121 X86VectorVTInfo _dst> {
5122 let Predicates = [HasAVX512] in {
5123 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5124 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5125 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5126 }
5127}
5128defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5129 X86froundRnd, f64x_info, f32x_info>;
5130defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5131 X86fpextRnd,f32x_info, f64x_info >;
5132
5133def : Pat<(f64 (fextend FR32X:$src)),
5134 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5135 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5136 Requires<[HasAVX512]>;
5137def : Pat<(f64 (fextend (loadf32 addr:$src))),
5138 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5139 Requires<[HasAVX512]>;
5140
5141def : Pat<(f64 (extloadf32 addr:$src)),
5142 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005143 Requires<[HasAVX512, OptForSize]>;
5144
Asaf Badouh2744d212015-09-20 14:31:19 +00005145def : Pat<(f64 (extloadf32 addr:$src)),
5146 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5147 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5148 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149
Asaf Badouh2744d212015-09-20 14:31:19 +00005150def : Pat<(f32 (fround FR64X:$src)),
5151 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5152 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005153 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005154//===----------------------------------------------------------------------===//
5155// AVX-512 Vector convert from signed/unsigned integer to float/double
5156// and from float/double to signed/unsigned integer
5157//===----------------------------------------------------------------------===//
5158
5159multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5160 X86VectorVTInfo _Src, SDNode OpNode,
5161 string Broadcast = _.BroadcastStr,
5162 string Alias = ""> {
5163
5164 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5165 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5166 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5167
5168 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5169 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5170 (_.VT (OpNode (_Src.VT
5171 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5172
5173 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5174 (ins _Src.MemOp:$src), OpcodeStr,
5175 "${src}"##Broadcast, "${src}"##Broadcast,
5176 (_.VT (OpNode (_Src.VT
5177 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5178 ))>, EVEX, EVEX_B;
5179}
5180// Coversion with SAE - suppress all exceptions
5181multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5182 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5183 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5184 (ins _Src.RC:$src), OpcodeStr,
5185 "{sae}, $src", "$src, {sae}",
5186 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5187 (i32 FROUND_NO_EXC)))>,
5188 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189}
5190
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005191// Conversion with rounding control (RC)
5192multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5193 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5194 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5195 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5196 "$rc, $src", "$src, $rc",
5197 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5198 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005199}
5200
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005201// Extend Float to Double
5202multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5203 let Predicates = [HasAVX512] in {
5204 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5205 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5206 X86vfpextRnd>, EVEX_V512;
5207 }
5208 let Predicates = [HasVLX] in {
5209 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5210 X86vfpext, "{1to2}">, EVEX_V128;
5211 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5212 EVEX_V256;
5213 }
5214}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005215
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005216// Truncate Double to Float
5217multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5218 let Predicates = [HasAVX512] in {
5219 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5220 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5221 X86vfproundRnd>, EVEX_V512;
5222 }
5223 let Predicates = [HasVLX] in {
5224 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5225 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5226 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5227 "{1to4}", "{y}">, EVEX_V256;
5228 }
5229}
5230
5231defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5232 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5233defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5234 PS, EVEX_CD8<32, CD8VH>;
5235
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5237 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005238
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005239let Predicates = [HasVLX] in {
5240 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5241 (VCVTPS2PDZ256rm addr:$src)>;
5242}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005243
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005244// Convert Signed/Unsigned Doubleword to Double
5245multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5246 SDNode OpNode128> {
5247 // No rounding in this op
5248 let Predicates = [HasAVX512] in
5249 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5250 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005252 let Predicates = [HasVLX] in {
5253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5254 OpNode128, "{1to2}">, EVEX_V128;
5255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5256 EVEX_V256;
5257 }
5258}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005259
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005260// Convert Signed/Unsigned Doubleword to Float
5261multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5262 SDNode OpNodeRnd> {
5263 let Predicates = [HasAVX512] in
5264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5265 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5266 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005267
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005268 let Predicates = [HasVLX] in {
5269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5270 EVEX_V128;
5271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5272 EVEX_V256;
5273 }
5274}
5275
5276// Convert Float to Signed/Unsigned Doubleword with truncation
5277multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5278 SDNode OpNode, SDNode OpNodeRnd> {
5279 let Predicates = [HasAVX512] in {
5280 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5281 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5282 OpNodeRnd>, EVEX_V512;
5283 }
5284 let Predicates = [HasVLX] in {
5285 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5286 EVEX_V128;
5287 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5288 EVEX_V256;
5289 }
5290}
5291
5292// Convert Float to Signed/Unsigned Doubleword
5293multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5294 SDNode OpNode, SDNode OpNodeRnd> {
5295 let Predicates = [HasAVX512] in {
5296 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5297 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5298 OpNodeRnd>, EVEX_V512;
5299 }
5300 let Predicates = [HasVLX] in {
5301 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5302 EVEX_V128;
5303 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5304 EVEX_V256;
5305 }
5306}
5307
5308// Convert Double to Signed/Unsigned Doubleword with truncation
5309multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5310 SDNode OpNode, SDNode OpNodeRnd> {
5311 let Predicates = [HasAVX512] in {
5312 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5313 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5314 OpNodeRnd>, EVEX_V512;
5315 }
5316 let Predicates = [HasVLX] in {
5317 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5318 // memory forms of these instructions in Asm Parcer. They have the same
5319 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5320 // due to the same reason.
5321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5322 "{1to2}", "{x}">, EVEX_V128;
5323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5324 "{1to4}", "{y}">, EVEX_V256;
5325 }
5326}
5327
5328// Convert Double to Signed/Unsigned Doubleword
5329multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5330 SDNode OpNode, SDNode OpNodeRnd> {
5331 let Predicates = [HasAVX512] in {
5332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5333 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5334 OpNodeRnd>, EVEX_V512;
5335 }
5336 let Predicates = [HasVLX] in {
5337 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5338 // memory forms of these instructions in Asm Parcer. They have the same
5339 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5340 // due to the same reason.
5341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5342 "{1to2}", "{x}">, EVEX_V128;
5343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5344 "{1to4}", "{y}">, EVEX_V256;
5345 }
5346}
5347
5348// Convert Double to Signed/Unsigned Quardword
5349multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5350 SDNode OpNode, SDNode OpNodeRnd> {
5351 let Predicates = [HasDQI] in {
5352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5353 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5354 OpNodeRnd>, EVEX_V512;
5355 }
5356 let Predicates = [HasDQI, HasVLX] in {
5357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5358 EVEX_V128;
5359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5360 EVEX_V256;
5361 }
5362}
5363
5364// Convert Double to Signed/Unsigned Quardword with truncation
5365multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5366 SDNode OpNode, SDNode OpNodeRnd> {
5367 let Predicates = [HasDQI] in {
5368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5369 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5370 OpNodeRnd>, EVEX_V512;
5371 }
5372 let Predicates = [HasDQI, HasVLX] in {
5373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5374 EVEX_V128;
5375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5376 EVEX_V256;
5377 }
5378}
5379
5380// Convert Signed/Unsigned Quardword to Double
5381multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5382 SDNode OpNode, SDNode OpNodeRnd> {
5383 let Predicates = [HasDQI] in {
5384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5385 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5386 OpNodeRnd>, EVEX_V512;
5387 }
5388 let Predicates = [HasDQI, HasVLX] in {
5389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5390 EVEX_V128;
5391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5392 EVEX_V256;
5393 }
5394}
5395
5396// Convert Float to Signed/Unsigned Quardword
5397multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5398 SDNode OpNode, SDNode OpNodeRnd> {
5399 let Predicates = [HasDQI] in {
5400 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5401 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5402 OpNodeRnd>, EVEX_V512;
5403 }
5404 let Predicates = [HasDQI, HasVLX] in {
5405 // Explicitly specified broadcast string, since we take only 2 elements
5406 // from v4f32x_info source
5407 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5408 "{1to2}">, EVEX_V128;
5409 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5410 EVEX_V256;
5411 }
5412}
5413
5414// Convert Float to Signed/Unsigned Quardword with truncation
5415multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5416 SDNode OpNode, SDNode OpNodeRnd> {
5417 let Predicates = [HasDQI] in {
5418 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5419 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5420 OpNodeRnd>, EVEX_V512;
5421 }
5422 let Predicates = [HasDQI, HasVLX] in {
5423 // Explicitly specified broadcast string, since we take only 2 elements
5424 // from v4f32x_info source
5425 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5426 "{1to2}">, EVEX_V128;
5427 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5428 EVEX_V256;
5429 }
5430}
5431
5432// Convert Signed/Unsigned Quardword to Float
5433multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5434 SDNode OpNode, SDNode OpNodeRnd> {
5435 let Predicates = [HasDQI] in {
5436 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5437 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5438 OpNodeRnd>, EVEX_V512;
5439 }
5440 let Predicates = [HasDQI, HasVLX] in {
5441 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5442 // memory forms of these instructions in Asm Parcer. They have the same
5443 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5444 // due to the same reason.
5445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5446 "{1to2}", "{x}">, EVEX_V128;
5447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5448 "{1to4}", "{y}">, EVEX_V256;
5449 }
5450}
5451
5452defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005453 EVEX_CD8<32, CD8VH>;
5454
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005455defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5456 X86VSintToFpRnd>,
5457 PS, EVEX_CD8<32, CD8VF>;
5458
5459defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5460 X86VFpToSintRnd>,
5461 XS, EVEX_CD8<32, CD8VF>;
5462
5463defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5464 X86VFpToSintRnd>,
5465 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5466
5467defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5468 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005469 EVEX_CD8<32, CD8VF>;
5470
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005471defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5472 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005473 EVEX_CD8<64, CD8VF>;
5474
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005475defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5476 XS, EVEX_CD8<32, CD8VH>;
5477
5478defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5479 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480 EVEX_CD8<32, CD8VF>;
5481
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005482defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5483 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005484
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005485defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5486 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005488
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005489defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5490 X86cvtps2UIntRnd>,
5491 PS, EVEX_CD8<32, CD8VF>;
5492defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5493 X86cvtpd2UIntRnd>, VEX_W,
5494 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005495
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005496defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5497 X86cvtpd2IntRnd>, VEX_W,
5498 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005499
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005500defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5501 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005503defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5504 X86cvtpd2UIntRnd>, VEX_W,
5505 PD, EVEX_CD8<64, CD8VF>;
5506
5507defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5508 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5509
5510defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5511 X86VFpToSlongRnd>, VEX_W,
5512 PD, EVEX_CD8<64, CD8VF>;
5513
5514defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5515 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5516
5517defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5518 X86VFpToUlongRnd>, VEX_W,
5519 PD, EVEX_CD8<64, CD8VF>;
5520
5521defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5522 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5523
5524defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5525 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5526
5527defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5528 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5529
5530defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5531 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5532
5533defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5534 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5535
Craig Toppere38c57a2015-11-27 05:44:02 +00005536let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005537def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005538 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005539 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005540
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005541def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5542 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5543 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5544
5545def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5546 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5547 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005548
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005549def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5550 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5551 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005553def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5554 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5555 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005556}
5557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558let Predicates = [HasAVX512] in {
5559 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5560 (VCVTPD2PSZrm addr:$src)>;
5561 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5562 (VCVTPS2PDZrm addr:$src)>;
5563}
5564
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005565//===----------------------------------------------------------------------===//
5566// Half precision conversion instructions
5567//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005568multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5569 X86MemOperand x86memop, PatFrag ld_frag> {
5570 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5571 "vcvtph2ps", "$src", "$src",
5572 (X86cvtph2ps (_src.VT _src.RC:$src),
5573 (i32 FROUND_CURRENT))>, T8PD;
5574 let hasSideEffects = 0, mayLoad = 1 in {
5575 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5576 "vcvtph2ps", "$src", "$src",
5577 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5578 (i32 FROUND_CURRENT))>, T8PD;
5579 }
5580}
5581
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005582multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005583 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5584 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5585 (X86cvtph2ps (_src.VT _src.RC:$src),
5586 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5587
5588}
5589
5590let Predicates = [HasAVX512] in {
5591 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005592 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005593 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5594 let Predicates = [HasVLX] in {
5595 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5596 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5597 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5598 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5599 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005600}
5601
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005602multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5603 X86MemOperand x86memop> {
5604 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5605 (ins _src.RC:$src1, i32u8imm:$src2),
5606 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5607 (X86cvtps2ph (_src.VT _src.RC:$src1),
5608 (i32 imm:$src2),
5609 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5610 let hasSideEffects = 0, mayStore = 1 in {
5611 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5612 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5613 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5614 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5615 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5616 addr:$dst)]>;
5617 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5618 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5619 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5620 []>, EVEX_K;
5621 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005622}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005623multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5624 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5625 (ins _src.RC:$src1, i32u8imm:$src2),
5626 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5627 (X86cvtps2ph (_src.VT _src.RC:$src1),
5628 (i32 imm:$src2),
5629 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5630}
5631let Predicates = [HasAVX512] in {
5632 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5633 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5634 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5635 let Predicates = [HasVLX] in {
5636 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5637 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5638 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5639 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5640 }
5641}
Asaf Badouh2489f352015-12-02 08:17:51 +00005642
5643// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5644multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5645 string OpcodeStr> {
5646 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5647 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5648 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5649 (i32 FROUND_NO_EXC)))],
5650 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5651 Sched<[WriteFAdd]>;
5652}
5653
5654let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5655 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5656 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5657 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5658 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5659 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5660 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5661 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5662 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5663}
5664
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005665let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5666 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005667 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005668 EVEX_CD8<32, CD8VT1>;
5669 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005670 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005671 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5672 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005673 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005674 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005676 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005677 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005678 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5679 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005680 let isCodeGenOnly = 1 in {
5681 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005682 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005683 EVEX_CD8<32, CD8VT1>;
5684 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005685 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005686 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005687
Craig Topper9dd48c82014-01-02 17:28:14 +00005688 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005689 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005690 EVEX_CD8<32, CD8VT1>;
5691 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005692 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005693 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5694 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005695}
Michael Liao5bf95782014-12-04 05:20:33 +00005696
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005697/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005698multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5699 X86VectorVTInfo _> {
5700 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5701 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5702 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5703 "$src2, $src1", "$src1, $src2",
5704 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005705 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005706 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5707 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5708 "$src2, $src1", "$src1, $src2",
5709 (OpNode (_.VT _.RC:$src1),
5710 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005711 }
5712}
5713}
5714
Asaf Badouheaf2da12015-09-21 10:23:53 +00005715defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5716 EVEX_CD8<32, CD8VT1>, T8PD;
5717defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5718 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5719defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5720 EVEX_CD8<32, CD8VT1>, T8PD;
5721defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5722 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005723
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005724/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5725multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005726 X86VectorVTInfo _> {
5727 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5728 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5729 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5730 let mayLoad = 1 in {
5731 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5732 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5733 (OpNode (_.FloatVT
5734 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5735 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5736 (ins _.ScalarMemOp:$src), OpcodeStr,
5737 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5738 (OpNode (_.FloatVT
5739 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5740 EVEX, T8PD, EVEX_B;
5741 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005742}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005743
5744multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5745 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5746 EVEX_V512, EVEX_CD8<32, CD8VF>;
5747 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5748 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5749
5750 // Define only if AVX512VL feature is present.
5751 let Predicates = [HasVLX] in {
5752 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5753 OpNode, v4f32x_info>,
5754 EVEX_V128, EVEX_CD8<32, CD8VF>;
5755 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5756 OpNode, v8f32x_info>,
5757 EVEX_V256, EVEX_CD8<32, CD8VF>;
5758 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5759 OpNode, v2f64x_info>,
5760 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5761 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5762 OpNode, v4f64x_info>,
5763 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5764 }
5765}
5766
5767defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5768defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005769
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005770/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005771multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5772 SDNode OpNode> {
5773
5774 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5775 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5776 "$src2, $src1", "$src1, $src2",
5777 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5778 (i32 FROUND_CURRENT))>;
5779
5780 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5781 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005782 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005783 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005784 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005785
5786 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5787 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5788 "$src2, $src1", "$src1, $src2",
5789 (OpNode (_.VT _.RC:$src1),
5790 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5791 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005792}
5793
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005794multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5795 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5796 EVEX_CD8<32, CD8VT1>;
5797 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5798 EVEX_CD8<64, CD8VT1>, VEX_W;
5799}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005800
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005801let hasSideEffects = 0, Predicates = [HasERI] in {
5802 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5803 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5804}
Igor Breger8352a0d2015-07-28 06:53:28 +00005805
5806defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005807/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005808
5809multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5810 SDNode OpNode> {
5811
5812 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5813 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5814 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5815
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005816 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5817 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5818 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005819 (bitconvert (_.LdFrag addr:$src))),
5820 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005821
5822 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005823 (ins _.MemOp:$src), OpcodeStr,
5824 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005825 (OpNode (_.FloatVT
5826 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5827 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005828}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005829multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5830 SDNode OpNode> {
5831 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5832 (ins _.RC:$src), OpcodeStr,
5833 "{sae}, $src", "$src, {sae}",
5834 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5835}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005836
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005837multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5838 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005839 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5840 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005841 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005842 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5843 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005844}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005845
Asaf Badouh402ebb32015-06-03 13:41:48 +00005846multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5847 SDNode OpNode> {
5848 // Define only if AVX512VL feature is present.
5849 let Predicates = [HasVLX] in {
5850 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5851 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5852 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5853 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5854 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5855 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5856 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5857 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5858 }
5859}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005860let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005861
Asaf Badouh402ebb32015-06-03 13:41:48 +00005862 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5863 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5864 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5865}
5866defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5867 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5868
5869multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5870 SDNode OpNodeRnd, X86VectorVTInfo _>{
5871 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5872 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5873 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5874 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005875}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005876
Robert Khasanoveb126392014-10-28 18:15:20 +00005877multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5878 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005879 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005880 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5881 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5882 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005883 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005884 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5885 (OpNode (_.FloatVT
5886 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005888 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005889 (ins _.ScalarMemOp:$src), OpcodeStr,
5890 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5891 (OpNode (_.FloatVT
5892 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5893 EVEX, EVEX_B;
5894 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005895}
5896
Robert Khasanoveb126392014-10-28 18:15:20 +00005897multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5898 SDNode OpNode> {
5899 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5900 v16f32_info>,
5901 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5902 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5903 v8f64_info>,
5904 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5905 // Define only if AVX512VL feature is present.
5906 let Predicates = [HasVLX] in {
5907 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5908 OpNode, v4f32x_info>,
5909 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5910 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5911 OpNode, v8f32x_info>,
5912 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5913 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5914 OpNode, v2f64x_info>,
5915 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5916 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5917 OpNode, v4f64x_info>,
5918 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5919 }
5920}
5921
Asaf Badouh402ebb32015-06-03 13:41:48 +00005922multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5923 SDNode OpNodeRnd> {
5924 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5925 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5926 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5927 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5928}
5929
Igor Breger4c4cd782015-09-20 09:13:41 +00005930multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5931 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5932
5933 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5934 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5935 "$src2, $src1", "$src1, $src2",
5936 (OpNodeRnd (_.VT _.RC:$src1),
5937 (_.VT _.RC:$src2),
5938 (i32 FROUND_CURRENT))>;
5939 let mayLoad = 1 in
5940 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5941 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5942 "$src2, $src1", "$src1, $src2",
5943 (OpNodeRnd (_.VT _.RC:$src1),
5944 (_.VT (scalar_to_vector
5945 (_.ScalarLdFrag addr:$src2))),
5946 (i32 FROUND_CURRENT))>;
5947
5948 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5949 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5950 "$rc, $src2, $src1", "$src1, $src2, $rc",
5951 (OpNodeRnd (_.VT _.RC:$src1),
5952 (_.VT _.RC:$src2),
5953 (i32 imm:$rc))>,
5954 EVEX_B, EVEX_RC;
5955
5956 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005957 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005958 (ins _.FRC:$src1, _.FRC:$src2),
5959 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5960
5961 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005962 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005963 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5964 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5965 }
5966
5967 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5968 (!cast<Instruction>(NAME#SUFF#Zr)
5969 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5970
5971 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5972 (!cast<Instruction>(NAME#SUFF#Zm)
5973 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5974}
5975
5976multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5977 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5978 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5979 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5980 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5981}
5982
Asaf Badouh402ebb32015-06-03 13:41:48 +00005983defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5984 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005985
Igor Breger4c4cd782015-09-20 09:13:41 +00005986defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005987
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005988let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005989 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005990 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005991 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005992 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005993 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005994 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005995 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005996 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005997 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005998 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005999}
6000
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006001multiclass
6002avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006003
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006004 let ExeDomain = _.ExeDomain in {
6005 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6006 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6007 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006008 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006009 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6010
6011 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6012 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006013 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6014 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006015 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006016
6017 let mayLoad = 1 in
6018 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6019 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
6020 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006021 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006022 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6023 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6024 }
6025 let Predicates = [HasAVX512] in {
6026 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6027 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6028 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6029 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6030 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6031 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6032 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6033 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6034 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6035 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6036 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6037 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6038 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6039 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6040 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6041
6042 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6043 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6044 addr:$src, (i32 0x1))), _.FRC)>;
6045 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6046 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6047 addr:$src, (i32 0x2))), _.FRC)>;
6048 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6049 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6050 addr:$src, (i32 0x3))), _.FRC)>;
6051 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6052 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6053 addr:$src, (i32 0x4))), _.FRC)>;
6054 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6055 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6056 addr:$src, (i32 0xc))), _.FRC)>;
6057 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006058}
6059
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006060defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6061 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006062
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006063defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6064 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006066//-------------------------------------------------
6067// Integer truncate and extend operations
6068//-------------------------------------------------
6069
Igor Breger074a64e2015-07-24 17:24:15 +00006070multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6071 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6072 X86MemOperand x86memop> {
6073
6074 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6075 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6076 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6077 EVEX, T8XS;
6078
6079 // for intrinsic patter match
6080 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6081 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6082 undef)),
6083 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6084 SrcInfo.RC:$src1)>;
6085
6086 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6087 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6088 DestInfo.ImmAllZerosV)),
6089 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6090 SrcInfo.RC:$src1)>;
6091
6092 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6093 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6094 DestInfo.RC:$src0)),
6095 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6096 DestInfo.KRCWM:$mask ,
6097 SrcInfo.RC:$src1)>;
6098
6099 let mayStore = 1 in {
6100 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6101 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006102 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006103 []>, EVEX;
6104
Igor Breger074a64e2015-07-24 17:24:15 +00006105 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6106 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006107 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006108 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006109 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006110}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006111
Igor Breger074a64e2015-07-24 17:24:15 +00006112multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6113 X86VectorVTInfo DestInfo,
6114 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006115
Igor Breger074a64e2015-07-24 17:24:15 +00006116 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6117 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6118 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006119
Igor Breger074a64e2015-07-24 17:24:15 +00006120 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6121 (SrcInfo.VT SrcInfo.RC:$src)),
6122 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6123 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6124}
6125
6126multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6127 X86VectorVTInfo DestInfo, string sat > {
6128
6129 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6130 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6131 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6132 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6133 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6134 (SrcInfo.VT SrcInfo.RC:$src))>;
6135
6136 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6137 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6138 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6139 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6140 (SrcInfo.VT SrcInfo.RC:$src))>;
6141}
6142
6143multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6144 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6145 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6146 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6147 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6148 Predicate prd = HasAVX512>{
6149
6150 let Predicates = [HasVLX, prd] in {
6151 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6152 DestInfoZ128, x86memopZ128>,
6153 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6154 truncFrag, mtruncFrag>, EVEX_V128;
6155
6156 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6157 DestInfoZ256, x86memopZ256>,
6158 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6159 truncFrag, mtruncFrag>, EVEX_V256;
6160 }
6161 let Predicates = [prd] in
6162 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6163 DestInfoZ, x86memopZ>,
6164 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6165 truncFrag, mtruncFrag>, EVEX_V512;
6166}
6167
6168multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6169 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6170 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6171 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6172 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6173
6174 let Predicates = [HasVLX, prd] in {
6175 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6176 DestInfoZ128, x86memopZ128>,
6177 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6178 sat>, EVEX_V128;
6179
6180 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6181 DestInfoZ256, x86memopZ256>,
6182 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6183 sat>, EVEX_V256;
6184 }
6185 let Predicates = [prd] in
6186 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6187 DestInfoZ, x86memopZ>,
6188 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6189 sat>, EVEX_V512;
6190}
6191
6192multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6193 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6194 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6195 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6196}
6197multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6198 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6199 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6200 sat>, EVEX_CD8<8, CD8VO>;
6201}
6202
6203multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6204 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6205 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6206 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6207}
6208multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6209 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6210 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6211 sat>, EVEX_CD8<16, CD8VQ>;
6212}
6213
6214multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6215 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6216 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6217 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6218}
6219multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6220 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6221 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6222 sat>, EVEX_CD8<32, CD8VH>;
6223}
6224
6225multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6226 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6227 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6228 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6229}
6230multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6231 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6232 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6233 sat>, EVEX_CD8<8, CD8VQ>;
6234}
6235
6236multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6237 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6238 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6239 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6240}
6241multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6242 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6243 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6244 sat>, EVEX_CD8<16, CD8VH>;
6245}
6246
6247multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6248 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6249 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6250 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6251}
6252multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6253 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6254 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6255 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6256}
6257
6258defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6259defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6260defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6261
6262defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6263defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6264defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6265
6266defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6267defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6268defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6269
6270defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6271defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6272defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6273
6274defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6275defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6276defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6277
6278defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6279defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6280defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006281
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006282let Predicates = [HasAVX512, NoVLX] in {
6283def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6284 (v8i16 (EXTRACT_SUBREG
6285 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6286 VR256X:$src, sub_ymm)))), sub_xmm))>;
6287def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6288 (v4i32 (EXTRACT_SUBREG
6289 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6290 VR256X:$src, sub_ymm)))), sub_xmm))>;
6291}
6292
6293let Predicates = [HasBWI, NoVLX] in {
6294def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6295 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6296 VR256X:$src, sub_ymm))), sub_xmm))>;
6297}
6298
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006299multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6300 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6301 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006302
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006303 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6304 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6305 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6306 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006307
6308 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006309 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6310 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6311 (DestInfo.VT (LdFrag addr:$src))>,
6312 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006313 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006314}
6315
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006316multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6317 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6318 let Predicates = [HasVLX, HasBWI] in {
6319 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6320 v16i8x_info, i64mem, LdFrag, OpNode>,
6321 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006322
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006323 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6324 v16i8x_info, i128mem, LdFrag, OpNode>,
6325 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6326 }
6327 let Predicates = [HasBWI] in {
6328 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6329 v32i8x_info, i256mem, LdFrag, OpNode>,
6330 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6331 }
6332}
6333
6334multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6335 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6336 let Predicates = [HasVLX, HasAVX512] in {
6337 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6338 v16i8x_info, i32mem, LdFrag, OpNode>,
6339 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6340
6341 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6342 v16i8x_info, i64mem, LdFrag, OpNode>,
6343 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6344 }
6345 let Predicates = [HasAVX512] in {
6346 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6347 v16i8x_info, i128mem, LdFrag, OpNode>,
6348 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6349 }
6350}
6351
6352multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6353 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6354 let Predicates = [HasVLX, HasAVX512] in {
6355 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6356 v16i8x_info, i16mem, LdFrag, OpNode>,
6357 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6358
6359 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6360 v16i8x_info, i32mem, LdFrag, OpNode>,
6361 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6362 }
6363 let Predicates = [HasAVX512] in {
6364 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6365 v16i8x_info, i64mem, LdFrag, OpNode>,
6366 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6367 }
6368}
6369
6370multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6371 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6372 let Predicates = [HasVLX, HasAVX512] in {
6373 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6374 v8i16x_info, i64mem, LdFrag, OpNode>,
6375 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6376
6377 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6378 v8i16x_info, i128mem, LdFrag, OpNode>,
6379 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6380 }
6381 let Predicates = [HasAVX512] in {
6382 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6383 v16i16x_info, i256mem, LdFrag, OpNode>,
6384 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6385 }
6386}
6387
6388multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6389 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6390 let Predicates = [HasVLX, HasAVX512] in {
6391 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6392 v8i16x_info, i32mem, LdFrag, OpNode>,
6393 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6394
6395 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6396 v8i16x_info, i64mem, LdFrag, OpNode>,
6397 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6398 }
6399 let Predicates = [HasAVX512] in {
6400 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6401 v8i16x_info, i128mem, LdFrag, OpNode>,
6402 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6403 }
6404}
6405
6406multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6407 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6408
6409 let Predicates = [HasVLX, HasAVX512] in {
6410 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6411 v4i32x_info, i64mem, LdFrag, OpNode>,
6412 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6413
6414 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6415 v4i32x_info, i128mem, LdFrag, OpNode>,
6416 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6417 }
6418 let Predicates = [HasAVX512] in {
6419 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6420 v8i32x_info, i256mem, LdFrag, OpNode>,
6421 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6422 }
6423}
6424
6425defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6426defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6427defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6428defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6429defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6430defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6431
6432
6433defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6434defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6435defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6436defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6437defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6438defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006439
6440//===----------------------------------------------------------------------===//
6441// GATHER - SCATTER Operations
6442
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006443multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6444 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006445 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6446 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006447 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6448 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006449 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006450 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006451 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6452 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6453 vectoraddr:$src2))]>, EVEX, EVEX_K,
6454 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006455}
Cameron McInally45325962014-03-26 13:50:50 +00006456
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006457multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6458 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6459 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6460 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6461 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6462 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6463let Predicates = [HasVLX] in {
6464 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6465 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6466 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6467 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6468 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6469 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6470 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6471 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6472}
Cameron McInally45325962014-03-26 13:50:50 +00006473}
6474
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006475multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6476 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6477 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6478 mgatherv16i32>, EVEX_V512;
6479 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6480 mgatherv8i64>, EVEX_V512;
6481let Predicates = [HasVLX] in {
6482 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6483 vy32xmem, mgatherv8i32>, EVEX_V256;
6484 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6485 vy64xmem, mgatherv4i64>, EVEX_V256;
6486 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6487 vx32xmem, mgatherv4i32>, EVEX_V128;
6488 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6489 vx64xmem, mgatherv2i64>, EVEX_V128;
6490}
Cameron McInally45325962014-03-26 13:50:50 +00006491}
Michael Liao5bf95782014-12-04 05:20:33 +00006492
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006493
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006494defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6495 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6496
6497defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6498 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006499
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006500multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6501 X86MemOperand memop, PatFrag ScatterNode> {
6502
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006503let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006504
6505 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6506 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006507 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006508 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6509 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6510 _.KRCWM:$mask, vectoraddr:$dst))]>,
6511 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006512}
6513
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006514multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6515 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6516 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6517 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6518 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6519 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6520let Predicates = [HasVLX] in {
6521 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6522 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6523 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6524 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6525 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6526 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6527 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6528 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6529}
Cameron McInally45325962014-03-26 13:50:50 +00006530}
6531
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006532multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6533 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6534 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6535 mscatterv16i32>, EVEX_V512;
6536 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6537 mscatterv8i64>, EVEX_V512;
6538let Predicates = [HasVLX] in {
6539 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6540 vy32xmem, mscatterv8i32>, EVEX_V256;
6541 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6542 vy64xmem, mscatterv4i64>, EVEX_V256;
6543 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6544 vx32xmem, mscatterv4i32>, EVEX_V128;
6545 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6546 vx64xmem, mscatterv2i64>, EVEX_V128;
6547}
Cameron McInally45325962014-03-26 13:50:50 +00006548}
6549
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006550defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6551 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006552
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006553defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6554 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006555
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006556// prefetch
6557multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6558 RegisterClass KRC, X86MemOperand memop> {
6559 let Predicates = [HasPFI], hasSideEffects = 1 in
6560 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006561 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006562 []>, EVEX, EVEX_K;
6563}
6564
6565defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6566 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6567
6568defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6569 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6570
6571defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6572 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6573
6574defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6575 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006576
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006577defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6578 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6579
6580defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6581 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6582
6583defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6584 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6585
6586defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6587 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6588
6589defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6590 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6591
6592defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6593 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6594
6595defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6596 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6597
6598defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6599 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6600
6601defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6602 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6603
6604defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6605 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6606
6607defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6608 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6609
6610defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6611 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006612
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006613// Helper fragments to match sext vXi1 to vXiY.
6614def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6615def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6616
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006617multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006618def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006619 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006620 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6621}
Michael Liao5bf95782014-12-04 05:20:33 +00006622
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006623multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6624 string OpcodeStr, Predicate prd> {
6625let Predicates = [prd] in
6626 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6627
6628 let Predicates = [prd, HasVLX] in {
6629 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6630 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6631 }
6632}
6633
6634multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6635 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6636 HasBWI>;
6637 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6638 HasBWI>, VEX_W;
6639 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6640 HasDQI>;
6641 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6642 HasDQI>, VEX_W;
6643}
Michael Liao5bf95782014-12-04 05:20:33 +00006644
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006645defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006646
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006647multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006648 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6650 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6651}
6652
6653// Use 512bit version to implement 128/256 bit in case NoVLX.
6654multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
6655 X86VectorVTInfo _> {
6656
6657 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6658 (_.KVT (COPY_TO_REGCLASS
6659 (!cast<Instruction>(NAME#"Zrr")
6660 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
6661 _.RC:$src, _.SubRegIdx)),
6662 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006663}
6664
6665multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006666 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6667 let Predicates = [prd] in
6668 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6669 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006670
6671 let Predicates = [prd, HasVLX] in {
6672 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006673 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006674 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006675 EVEX_V128;
6676 }
6677 let Predicates = [prd, NoVLX] in {
6678 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6679 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006680 }
6681}
6682
6683defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6684 avx512vl_i8_info, HasBWI>;
6685defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6686 avx512vl_i16_info, HasBWI>, VEX_W;
6687defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6688 avx512vl_i32_info, HasDQI>;
6689defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6690 avx512vl_i64_info, HasDQI>, VEX_W;
6691
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006692//===----------------------------------------------------------------------===//
6693// AVX-512 - COMPRESS and EXPAND
6694//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006695
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006696multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6697 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006698 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006699 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006700 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006701
6702 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006703 def mr : AVX5128I<opc, MRMDestMem, (outs),
6704 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006705 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006706 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6707
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006708 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6709 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006710 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006711 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006712 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006713 addr:$dst)]>,
6714 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6715 }
6716}
6717
6718multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6719 AVX512VLVectorVTInfo VTInfo> {
6720 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6721
6722 let Predicates = [HasVLX] in {
6723 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6724 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6725 }
6726}
6727
6728defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6729 EVEX;
6730defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6731 EVEX, VEX_W;
6732defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6733 EVEX;
6734defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6735 EVEX, VEX_W;
6736
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006737// expand
6738multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6739 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006740 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006741 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006742 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006743
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006744 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006745 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6746 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6747 (_.VT (X86expand (_.VT (bitconvert
6748 (_.LdFrag addr:$src1)))))>,
6749 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006750}
6751
6752multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6753 AVX512VLVectorVTInfo VTInfo> {
6754 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6755
6756 let Predicates = [HasVLX] in {
6757 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6758 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6759 }
6760}
6761
6762defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6763 EVEX;
6764defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6765 EVEX, VEX_W;
6766defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6767 EVEX;
6768defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6769 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006770
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006771//handle instruction reg_vec1 = op(reg_vec,imm)
6772// op(mem_vec,imm)
6773// op(broadcast(eltVt),imm)
6774//all instruction created with FROUND_CURRENT
6775multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6776 X86VectorVTInfo _>{
6777 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6778 (ins _.RC:$src1, i32u8imm:$src2),
6779 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6780 (OpNode (_.VT _.RC:$src1),
6781 (i32 imm:$src2),
6782 (i32 FROUND_CURRENT))>;
6783 let mayLoad = 1 in {
6784 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6785 (ins _.MemOp:$src1, i32u8imm:$src2),
6786 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6787 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6788 (i32 imm:$src2),
6789 (i32 FROUND_CURRENT))>;
6790 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6791 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6792 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6793 "${src1}"##_.BroadcastStr##", $src2",
6794 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6795 (i32 imm:$src2),
6796 (i32 FROUND_CURRENT))>, EVEX_B;
6797 }
6798}
6799
6800//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6801multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6802 SDNode OpNode, X86VectorVTInfo _>{
6803 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6804 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006805 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006806 "$src1, {sae}, $src2",
6807 (OpNode (_.VT _.RC:$src1),
6808 (i32 imm:$src2),
6809 (i32 FROUND_NO_EXC))>, EVEX_B;
6810}
6811
6812multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6813 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6814 let Predicates = [prd] in {
6815 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6816 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6817 EVEX_V512;
6818 }
6819 let Predicates = [prd, HasVLX] in {
6820 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6821 EVEX_V128;
6822 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6823 EVEX_V256;
6824 }
6825}
6826
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006827//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6828// op(reg_vec2,mem_vec,imm)
6829// op(reg_vec2,broadcast(eltVt),imm)
6830//all instruction created with FROUND_CURRENT
6831multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6832 X86VectorVTInfo _>{
6833 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006834 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006835 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6836 (OpNode (_.VT _.RC:$src1),
6837 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006838 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006839 (i32 FROUND_CURRENT))>;
6840 let mayLoad = 1 in {
6841 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006842 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006843 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6844 (OpNode (_.VT _.RC:$src1),
6845 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006846 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006847 (i32 FROUND_CURRENT))>;
6848 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006849 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006850 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6851 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6852 (OpNode (_.VT _.RC:$src1),
6853 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006854 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006855 (i32 FROUND_CURRENT))>, EVEX_B;
6856 }
6857}
6858
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006859//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6860// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006861multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6862 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6863
6864 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6865 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6866 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6867 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6868 (SrcInfo.VT SrcInfo.RC:$src2),
6869 (i8 imm:$src3)))>;
6870 let mayLoad = 1 in
6871 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6872 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6873 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6874 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6875 (SrcInfo.VT (bitconvert
6876 (SrcInfo.LdFrag addr:$src2))),
6877 (i8 imm:$src3)))>;
6878}
6879
6880//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6881// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006882// op(reg_vec2,broadcast(eltVt),imm)
6883multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006884 X86VectorVTInfo _>:
6885 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6886
6887 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006888 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6889 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6890 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6891 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6892 (OpNode (_.VT _.RC:$src1),
6893 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6894 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006895}
6896
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006897//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6898// op(reg_vec2,mem_scalar,imm)
6899//all instruction created with FROUND_CURRENT
6900multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6901 X86VectorVTInfo _> {
6902
6903 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006904 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006905 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6906 (OpNode (_.VT _.RC:$src1),
6907 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006908 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006909 (i32 FROUND_CURRENT))>;
6910 let mayLoad = 1 in {
6911 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006912 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006913 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6914 (OpNode (_.VT _.RC:$src1),
6915 (_.VT (scalar_to_vector
6916 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006917 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006918 (i32 FROUND_CURRENT))>;
6919
6920 let isAsmParserOnly = 1 in {
6921 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6922 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6923 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6924 []>;
6925 }
6926 }
6927}
6928
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006929//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6930multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6931 SDNode OpNode, X86VectorVTInfo _>{
6932 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006933 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006934 OpcodeStr, "$src3, {sae}, $src2, $src1",
6935 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006936 (OpNode (_.VT _.RC:$src1),
6937 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006938 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006939 (i32 FROUND_NO_EXC))>, EVEX_B;
6940}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006941//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6942multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6943 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006944 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6945 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006946 OpcodeStr, "$src3, {sae}, $src2, $src1",
6947 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006948 (OpNode (_.VT _.RC:$src1),
6949 (_.VT _.RC:$src2),
6950 (i32 imm:$src3),
6951 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006952}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006953
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006954multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6955 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006956 let Predicates = [prd] in {
6957 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006958 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006959 EVEX_V512;
6960
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006961 }
6962 let Predicates = [prd, HasVLX] in {
6963 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006964 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006965 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006966 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006967 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006968}
6969
Igor Breger2ae0fe32015-08-31 11:14:02 +00006970multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6971 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6972 let Predicates = [HasBWI] in {
6973 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6974 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6975 }
6976 let Predicates = [HasBWI, HasVLX] in {
6977 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6978 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6979 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6980 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6981 }
6982}
6983
Igor Breger00d9f842015-06-08 14:03:17 +00006984multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6985 bits<8> opc, SDNode OpNode>{
6986 let Predicates = [HasAVX512] in {
6987 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6988 }
6989 let Predicates = [HasAVX512, HasVLX] in {
6990 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6991 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6992 }
6993}
6994
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006995multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6996 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6997 let Predicates = [prd] in {
6998 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6999 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007000 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007001}
7002
Igor Breger1e58e8a2015-09-02 11:18:55 +00007003multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7004 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7005 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7006 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7007 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7008 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007009}
7010
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007011
Igor Breger1e58e8a2015-09-02 11:18:55 +00007012defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7013 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7014defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7015 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7016defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7017 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7018
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007019
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007020defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7021 0x50, X86VRange, HasDQI>,
7022 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7023defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7024 0x50, X86VRange, HasDQI>,
7025 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7026
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007027defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7028 0x51, X86VRange, HasDQI>,
7029 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7030defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7031 0x51, X86VRange, HasDQI>,
7032 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7033
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007034defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7035 0x57, X86Reduces, HasDQI>,
7036 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7037defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7038 0x57, X86Reduces, HasDQI>,
7039 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007040
Igor Breger1e58e8a2015-09-02 11:18:55 +00007041defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7042 0x27, X86GetMants, HasAVX512>,
7043 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7044defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7045 0x27, X86GetMants, HasAVX512>,
7046 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7047
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007048multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7049 bits<8> opc, SDNode OpNode = X86Shuf128>{
7050 let Predicates = [HasAVX512] in {
7051 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7052
7053 }
7054 let Predicates = [HasAVX512, HasVLX] in {
7055 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7056 }
7057}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007058let Predicates = [HasAVX512] in {
7059def : Pat<(v16f32 (ffloor VR512:$src)),
7060 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7061def : Pat<(v16f32 (fnearbyint VR512:$src)),
7062 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7063def : Pat<(v16f32 (fceil VR512:$src)),
7064 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7065def : Pat<(v16f32 (frint VR512:$src)),
7066 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7067def : Pat<(v16f32 (ftrunc VR512:$src)),
7068 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7069
7070def : Pat<(v8f64 (ffloor VR512:$src)),
7071 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7072def : Pat<(v8f64 (fnearbyint VR512:$src)),
7073 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7074def : Pat<(v8f64 (fceil VR512:$src)),
7075 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7076def : Pat<(v8f64 (frint VR512:$src)),
7077 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7078def : Pat<(v8f64 (ftrunc VR512:$src)),
7079 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7080}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007081
7082defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7083 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7084defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7085 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7086defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7087 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7088defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7089 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007090
Craig Topperc48fa892015-12-27 19:45:21 +00007091multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007092 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7093 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007094}
7095
Craig Topperc48fa892015-12-27 19:45:21 +00007096defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007097 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007098defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007099 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007100
Igor Breger2ae0fe32015-08-31 11:14:02 +00007101multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7102 let Predicates = p in
7103 def NAME#_.VTName#rri:
7104 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7105 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7106 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7107}
7108
7109multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7110 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7111 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7112 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7113
7114defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7115 avx512vl_i8_info, avx512vl_i8_info>,
7116 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7117 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7118 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7119 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7120 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7121 EVEX_CD8<8, CD8VF>;
7122
Igor Bregerf3ded812015-08-31 13:09:30 +00007123defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7124 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7125
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007126multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7127 X86VectorVTInfo _> {
7128 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007129 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007130 "$src1", "$src1",
7131 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7132
7133 let mayLoad = 1 in
7134 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007135 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007136 "$src1", "$src1",
7137 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7138 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7139}
7140
7141multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7142 X86VectorVTInfo _> :
7143 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7144 let mayLoad = 1 in
7145 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007146 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007147 "${src1}"##_.BroadcastStr,
7148 "${src1}"##_.BroadcastStr,
7149 (_.VT (OpNode (X86VBroadcast
7150 (_.ScalarLdFrag addr:$src1))))>,
7151 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7152}
7153
7154multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7155 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7156 let Predicates = [prd] in
7157 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7158
7159 let Predicates = [prd, HasVLX] in {
7160 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7161 EVEX_V256;
7162 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7163 EVEX_V128;
7164 }
7165}
7166
7167multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7168 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7169 let Predicates = [prd] in
7170 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7171 EVEX_V512;
7172
7173 let Predicates = [prd, HasVLX] in {
7174 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7175 EVEX_V256;
7176 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7177 EVEX_V128;
7178 }
7179}
7180
7181multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7182 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007183 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007184 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007185 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7186 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007187}
7188
7189multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7190 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007191 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7192 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007193}
7194
7195multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7196 bits<8> opc_d, bits<8> opc_q,
7197 string OpcodeStr, SDNode OpNode> {
7198 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7199 HasAVX512>,
7200 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7201 HasBWI>;
7202}
7203
7204defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7205
7206def : Pat<(xor
7207 (bc_v16i32 (v16i1sextv16i32)),
7208 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7209 (VPABSDZrr VR512:$src)>;
7210def : Pat<(xor
7211 (bc_v8i64 (v8i1sextv8i64)),
7212 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7213 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007214
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007215multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7216
7217 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007218}
7219
7220defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7221defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7222
Igor Breger24cab0f2015-11-16 07:22:00 +00007223//===---------------------------------------------------------------------===//
7224// Replicate Single FP - MOVSHDUP and MOVSLDUP
7225//===---------------------------------------------------------------------===//
7226multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7227 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7228 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007229}
7230
7231defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7232defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007233
7234//===----------------------------------------------------------------------===//
7235// AVX-512 - MOVDDUP
7236//===----------------------------------------------------------------------===//
7237
7238multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7239 X86VectorVTInfo _> {
7240 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7241 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7242 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7243 let mayLoad = 1 in
7244 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7245 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7246 (_.VT (OpNode (_.VT (scalar_to_vector
7247 (_.ScalarLdFrag addr:$src)))))>,
7248 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7249}
7250
7251multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7252 AVX512VLVectorVTInfo VTInfo> {
7253
7254 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7255
7256 let Predicates = [HasAVX512, HasVLX] in {
7257 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7258 EVEX_V256;
7259 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7260 EVEX_V128;
7261 }
7262}
7263
7264multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7265 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7266 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007267}
7268
7269defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7270
7271def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7272 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7273def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7274 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7275
Igor Bregerf2460112015-07-26 14:41:44 +00007276//===----------------------------------------------------------------------===//
7277// AVX-512 - Unpack Instructions
7278//===----------------------------------------------------------------------===//
7279defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7280defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7281
7282defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7283 SSE_INTALU_ITINS_P, HasBWI>;
7284defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7285 SSE_INTALU_ITINS_P, HasBWI>;
7286defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7287 SSE_INTALU_ITINS_P, HasBWI>;
7288defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7289 SSE_INTALU_ITINS_P, HasBWI>;
7290
7291defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7292 SSE_INTALU_ITINS_P, HasAVX512>;
7293defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7294 SSE_INTALU_ITINS_P, HasAVX512>;
7295defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7296 SSE_INTALU_ITINS_P, HasAVX512>;
7297defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7298 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007299
7300//===----------------------------------------------------------------------===//
7301// AVX-512 - Extract & Insert Integer Instructions
7302//===----------------------------------------------------------------------===//
7303
7304multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7305 X86VectorVTInfo _> {
7306 let mayStore = 1 in
7307 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7308 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7309 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7310 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7311 imm:$src2)))),
7312 addr:$dst)]>,
7313 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7314}
7315
7316multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7317 let Predicates = [HasBWI] in {
7318 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7319 (ins _.RC:$src1, u8imm:$src2),
7320 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7321 [(set GR32orGR64:$dst,
7322 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7323 EVEX, TAPD;
7324
7325 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7326 }
7327}
7328
7329multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7330 let Predicates = [HasBWI] in {
7331 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7332 (ins _.RC:$src1, u8imm:$src2),
7333 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7334 [(set GR32orGR64:$dst,
7335 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7336 EVEX, PD;
7337
Igor Breger55747302015-11-18 08:46:16 +00007338 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7339 (ins _.RC:$src1, u8imm:$src2),
7340 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7341 EVEX, TAPD;
7342
Igor Bregerdefab3c2015-10-08 12:55:01 +00007343 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7344 }
7345}
7346
7347multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7348 RegisterClass GRC> {
7349 let Predicates = [HasDQI] in {
7350 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7351 (ins _.RC:$src1, u8imm:$src2),
7352 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7353 [(set GRC:$dst,
7354 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7355 EVEX, TAPD;
7356
7357 let mayStore = 1 in
7358 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7359 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7360 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7361 [(store (extractelt (_.VT _.RC:$src1),
7362 imm:$src2),addr:$dst)]>,
7363 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7364 }
7365}
7366
7367defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7368defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7369defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7370defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7371
7372multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7373 X86VectorVTInfo _, PatFrag LdFrag> {
7374 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7375 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7376 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7377 [(set _.RC:$dst,
7378 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7379 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7380}
7381
7382multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7383 X86VectorVTInfo _, PatFrag LdFrag> {
7384 let Predicates = [HasBWI] in {
7385 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7386 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7387 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7388 [(set _.RC:$dst,
7389 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7390
7391 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7392 }
7393}
7394
7395multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7396 X86VectorVTInfo _, RegisterClass GRC> {
7397 let Predicates = [HasDQI] in {
7398 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7399 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7400 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7401 [(set _.RC:$dst,
7402 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7403 EVEX_4V, TAPD;
7404
7405 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7406 _.ScalarLdFrag>, TAPD;
7407 }
7408}
7409
7410defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7411 extloadi8>, TAPD;
7412defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7413 extloadi16>, PD;
7414defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7415defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007416//===----------------------------------------------------------------------===//
7417// VSHUFPS - VSHUFPD Operations
7418//===----------------------------------------------------------------------===//
7419multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7420 AVX512VLVectorVTInfo VTInfo_FP>{
7421 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7422 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7423 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007424}
7425
7426defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7427defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007428//===----------------------------------------------------------------------===//
7429// AVX-512 - Byte shift Left/Right
7430//===----------------------------------------------------------------------===//
7431
7432multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7433 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7434 def rr : AVX512<opc, MRMr,
7435 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7436 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7437 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7438 let mayLoad = 1 in
7439 def rm : AVX512<opc, MRMm,
7440 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7441 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7442 [(set _.RC:$dst,(_.VT (OpNode
7443 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7444}
7445
7446multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7447 Format MRMm, string OpcodeStr, Predicate prd>{
7448 let Predicates = [prd] in
7449 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7450 OpcodeStr, v8i64_info>, EVEX_V512;
7451 let Predicates = [prd, HasVLX] in {
7452 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7453 OpcodeStr, v4i64x_info>, EVEX_V256;
7454 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7455 OpcodeStr, v2i64x_info>, EVEX_V128;
7456 }
7457}
7458defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7459 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7460defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7461 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7462
7463
7464multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007465 string OpcodeStr, X86VectorVTInfo _dst,
7466 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007467 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007468 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007469 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007470 [(set _dst.RC:$dst,(_dst.VT
7471 (OpNode (_src.VT _src.RC:$src1),
7472 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007473 let mayLoad = 1 in
7474 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007475 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007476 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007477 [(set _dst.RC:$dst,(_dst.VT
7478 (OpNode (_src.VT _src.RC:$src1),
7479 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007480 (_src.LdFrag addr:$src2))))))]>;
7481}
7482
7483multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7484 string OpcodeStr, Predicate prd> {
7485 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007486 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7487 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007488 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007489 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7490 v32i8x_info>, EVEX_V256;
7491 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7492 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 }
7494}
7495
7496defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7497 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007498
7499multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7500 X86VectorVTInfo _>{
7501 let Constraints = "$src1 = $dst" in {
7502 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7503 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7504 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7505 (OpNode (_.VT _.RC:$src1),
7506 (_.VT _.RC:$src2),
7507 (_.VT _.RC:$src3),
7508 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7509 let mayLoad = 1 in {
7510 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7511 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7512 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7513 (OpNode (_.VT _.RC:$src1),
7514 (_.VT _.RC:$src2),
7515 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7516 (i8 imm:$src4))>,
7517 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7518 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7519 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7520 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7521 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7522 (OpNode (_.VT _.RC:$src1),
7523 (_.VT _.RC:$src2),
7524 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7525 (i8 imm:$src4))>, EVEX_B,
7526 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7527 }
7528 }// Constraints = "$src1 = $dst"
7529}
7530
7531multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7532 let Predicates = [HasAVX512] in
7533 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7534 let Predicates = [HasAVX512, HasVLX] in {
7535 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7536 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7537 }
7538}
7539
7540defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7541defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7542
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007543//===----------------------------------------------------------------------===//
7544// AVX-512 - FixupImm
7545//===----------------------------------------------------------------------===//
7546
7547multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7548 X86VectorVTInfo _>{
7549 let Constraints = "$src1 = $dst" in {
7550 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7551 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7552 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7553 (OpNode (_.VT _.RC:$src1),
7554 (_.VT _.RC:$src2),
7555 (_.IntVT _.RC:$src3),
7556 (i32 imm:$src4),
7557 (i32 FROUND_CURRENT))>;
7558 let mayLoad = 1 in {
7559 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7560 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7561 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3",
7562 (OpNode (_.VT _.RC:$src1),
7563 (_.VT _.RC:$src2),
7564 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7565 (i32 imm:$src4),
7566 (i32 FROUND_CURRENT))>;
7567 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7568 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7569 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7570 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7571 (OpNode (_.VT _.RC:$src1),
7572 (_.VT _.RC:$src2),
7573 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7574 (i32 imm:$src4),
7575 (i32 FROUND_CURRENT))>, EVEX_B;
7576 }
7577 } // Constraints = "$src1 = $dst"
7578}
7579
7580multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7581 SDNode OpNode, X86VectorVTInfo _>{
7582let Constraints = "$src1 = $dst" in {
7583 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7584 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7585 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7586 "$src2, $src3, {sae}, $src4",
7587 (OpNode (_.VT _.RC:$src1),
7588 (_.VT _.RC:$src2),
7589 (_.IntVT _.RC:$src3),
7590 (i32 imm:$src4),
7591 (i32 FROUND_NO_EXC))>, EVEX_B;
7592 }
7593}
7594
7595multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7596 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7597 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7598 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7599 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7600 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7601 (OpNode (_.VT _.RC:$src1),
7602 (_.VT _.RC:$src2),
7603 (_src3VT.VT _src3VT.RC:$src3),
7604 (i32 imm:$src4),
7605 (i32 FROUND_CURRENT))>;
7606
7607 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7608 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7609 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7610 "$src2, $src3, {sae}, $src4",
7611 (OpNode (_.VT _.RC:$src1),
7612 (_.VT _.RC:$src2),
7613 (_src3VT.VT _src3VT.RC:$src3),
7614 (i32 imm:$src4),
7615 (i32 FROUND_NO_EXC))>, EVEX_B;
7616 let mayLoad = 1 in
7617 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7618 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7619 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7620 (OpNode (_.VT _.RC:$src1),
7621 (_.VT _.RC:$src2),
7622 (_src3VT.VT (scalar_to_vector
7623 (_src3VT.ScalarLdFrag addr:$src3))),
7624 (i32 imm:$src4),
7625 (i32 FROUND_CURRENT))>;
7626 }
7627}
7628
7629multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7630 let Predicates = [HasAVX512] in
7631 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7632 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7633 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7634 let Predicates = [HasAVX512, HasVLX] in {
7635 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7636 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7637 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7638 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7639 }
7640}
7641
7642defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7643 f32x_info, v4i32x_info>,
7644 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7645defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7646 f64x_info, v2i64x_info>,
7647 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7648defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
7649 EVEX_CD8<32, CD8VF>;
7650defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
7651 EVEX_CD8<64, CD8VF>, VEX_W;