blob: 5a3520e3a2b5995845a891e9311716566dd5e96a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000241 // Double-precision floating-point arithmetic helper functions
242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000523 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
556 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000676 if (Subtarget->hasV6T2Ops())
677 setTargetDAGCombine(ISD::OR);
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000680
Evan Chengf7d87ee2010-05-21 00:43:17 +0000681 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
682 setSchedulingPreference(Sched::RegPressure);
683 else
684 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000685
686 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000687
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000688 // On ARM arguments smaller than 4 bytes are extended, so all arguments
689 // are at least 4 bytes aligned.
690 setMinStackArgumentAlignment(4);
691
Evan Chengfff606d2010-09-24 19:07:23 +0000692 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng4f6b4672010-07-21 06:09:07 +0000695std::pair<const TargetRegisterClass*, uint8_t>
696ARMTargetLowering::findRepresentativeClass(EVT VT) const{
697 const TargetRegisterClass *RRC = 0;
698 uint8_t Cost = 1;
699 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000700 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000701 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000702 // Use DPR as representative register class for all floating point
703 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
704 // the cost is 1 for both f32 and f64.
705 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000706 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000707 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 break;
709 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
710 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000711 RRC = ARM::DPRRegisterClass;
712 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713 break;
714 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000715 RRC = ARM::DPRRegisterClass;
716 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 break;
718 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000719 RRC = ARM::DPRRegisterClass;
720 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000722 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000724}
725
Evan Chenga8e29892007-01-19 07:51:42 +0000726const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
727 switch (Opcode) {
728 default: return 0;
729 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000730 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
731 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000732 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000733 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
734 case ARMISD::tCALL: return "ARMISD::tCALL";
735 case ARMISD::BRCOND: return "ARMISD::BRCOND";
736 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000737 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000738 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
739 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
740 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000741 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000742 case ARMISD::CMPFP: return "ARMISD::CMPFP";
743 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000744 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000745 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
746 case ARMISD::CMOV: return "ARMISD::CMOV";
747 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000748
Jim Grosbach3482c802010-01-18 19:58:49 +0000749 case ARMISD::RBIT: return "ARMISD::RBIT";
750
Bob Wilson76a312b2010-03-19 22:51:32 +0000751 case ARMISD::FTOSI: return "ARMISD::FTOSI";
752 case ARMISD::FTOUI: return "ARMISD::FTOUI";
753 case ARMISD::SITOF: return "ARMISD::SITOF";
754 case ARMISD::UITOF: return "ARMISD::UITOF";
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
757 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
758 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000759
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000760 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
761 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000762
Evan Chengc5942082009-10-28 06:55:03 +0000763 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
764 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000765 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000766
Dale Johannesen51e28e62010-06-03 21:09:53 +0000767 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000768
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000769 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000770
Evan Cheng86198642009-08-07 00:34:42 +0000771 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
772
Jim Grosbach3728e962009-12-10 00:11:09 +0000773 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000774 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000775
Evan Chengdfed19f2010-11-03 06:34:55 +0000776 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
777
Bob Wilson5bafff32009-06-22 23:27:02 +0000778 case ARMISD::VCEQ: return "ARMISD::VCEQ";
779 case ARMISD::VCGE: return "ARMISD::VCGE";
780 case ARMISD::VCGEU: return "ARMISD::VCGEU";
781 case ARMISD::VCGT: return "ARMISD::VCGT";
782 case ARMISD::VCGTU: return "ARMISD::VCGTU";
783 case ARMISD::VTST: return "ARMISD::VTST";
784
785 case ARMISD::VSHL: return "ARMISD::VSHL";
786 case ARMISD::VSHRs: return "ARMISD::VSHRs";
787 case ARMISD::VSHRu: return "ARMISD::VSHRu";
788 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
789 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
790 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
791 case ARMISD::VSHRN: return "ARMISD::VSHRN";
792 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
793 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
794 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
795 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
796 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
797 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
798 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
799 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
800 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
801 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
802 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
803 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
804 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
805 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000806 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000807 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000808 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000809 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000810 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000811 case ARMISD::VREV64: return "ARMISD::VREV64";
812 case ARMISD::VREV32: return "ARMISD::VREV32";
813 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000814 case ARMISD::VZIP: return "ARMISD::VZIP";
815 case ARMISD::VUZP: return "ARMISD::VUZP";
816 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000817 case ARMISD::VMULLs: return "ARMISD::VMULLs";
818 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000819 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000820 case ARMISD::FMAX: return "ARMISD::FMAX";
821 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000822 case ARMISD::BFI: return "ARMISD::BFI";
Owen Andersond9668172010-11-03 22:44:51 +0000823 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
Evan Chenga8e29892007-01-19 07:51:42 +0000824 }
825}
826
Evan Cheng06b666c2010-05-15 02:18:07 +0000827/// getRegClassFor - Return the register class that should be used for the
828/// specified value type.
829TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
830 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
831 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
832 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000833 if (Subtarget->hasNEON()) {
834 if (VT == MVT::v4i64)
835 return ARM::QQPRRegisterClass;
836 else if (VT == MVT::v8i64)
837 return ARM::QQQQPRRegisterClass;
838 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000839 return TargetLowering::getRegClassFor(VT);
840}
841
Eric Christopherab695882010-07-21 22:26:11 +0000842// Create a fast isel object.
843FastISel *
844ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
845 return ARM::createFastISel(funcInfo);
846}
847
Bill Wendlingb4202b82009-07-01 18:50:55 +0000848/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000849unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000850 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000851}
852
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000853/// getMaximalGlobalOffset - Returns the maximal possible offset which can
854/// be used for loads / stores from the global.
855unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
856 return (Subtarget->isThumb1Only() ? 127 : 4095);
857}
858
Evan Cheng1cc39842010-05-20 23:26:43 +0000859Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000860 unsigned NumVals = N->getNumValues();
861 if (!NumVals)
862 return Sched::RegPressure;
863
864 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000865 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000866 if (VT == MVT::Flag || VT == MVT::Other)
867 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000868 if (VT.isFloatingPoint() || VT.isVector())
869 return Sched::Latency;
870 }
Evan Chengc10f5432010-05-28 23:25:23 +0000871
872 if (!N->isMachineOpcode())
873 return Sched::RegPressure;
874
875 // Load are scheduled for latency even if there instruction itinerary
876 // is not available.
877 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
878 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000879
880 if (TID.getNumDefs() == 0)
881 return Sched::RegPressure;
882 if (!Itins->isEmpty() &&
883 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000884 return Sched::Latency;
885
Evan Cheng1cc39842010-05-20 23:26:43 +0000886 return Sched::RegPressure;
887}
888
Evan Cheng31446872010-07-23 22:39:59 +0000889unsigned
890ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
891 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000892 switch (RC->getID()) {
893 default:
894 return 0;
895 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000896 return RegInfo->hasFP(MF) ? 4 : 5;
897 case ARM::GPRRegClassID: {
898 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
899 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
900 }
Evan Cheng31446872010-07-23 22:39:59 +0000901 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
902 case ARM::DPRRegClassID:
903 return 32 - 10;
904 }
905}
906
Evan Chenga8e29892007-01-19 07:51:42 +0000907//===----------------------------------------------------------------------===//
908// Lowering Code
909//===----------------------------------------------------------------------===//
910
Evan Chenga8e29892007-01-19 07:51:42 +0000911/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
912static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
913 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000914 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000915 case ISD::SETNE: return ARMCC::NE;
916 case ISD::SETEQ: return ARMCC::EQ;
917 case ISD::SETGT: return ARMCC::GT;
918 case ISD::SETGE: return ARMCC::GE;
919 case ISD::SETLT: return ARMCC::LT;
920 case ISD::SETLE: return ARMCC::LE;
921 case ISD::SETUGT: return ARMCC::HI;
922 case ISD::SETUGE: return ARMCC::HS;
923 case ISD::SETULT: return ARMCC::LO;
924 case ISD::SETULE: return ARMCC::LS;
925 }
926}
927
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000928/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
929static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000930 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000931 CondCode2 = ARMCC::AL;
932 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000934 case ISD::SETEQ:
935 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
936 case ISD::SETGT:
937 case ISD::SETOGT: CondCode = ARMCC::GT; break;
938 case ISD::SETGE:
939 case ISD::SETOGE: CondCode = ARMCC::GE; break;
940 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000941 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000942 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
943 case ISD::SETO: CondCode = ARMCC::VC; break;
944 case ISD::SETUO: CondCode = ARMCC::VS; break;
945 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
946 case ISD::SETUGT: CondCode = ARMCC::HI; break;
947 case ISD::SETUGE: CondCode = ARMCC::PL; break;
948 case ISD::SETLT:
949 case ISD::SETULT: CondCode = ARMCC::LT; break;
950 case ISD::SETLE:
951 case ISD::SETULE: CondCode = ARMCC::LE; break;
952 case ISD::SETNE:
953 case ISD::SETUNE: CondCode = ARMCC::NE; break;
954 }
Evan Chenga8e29892007-01-19 07:51:42 +0000955}
956
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957//===----------------------------------------------------------------------===//
958// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959//===----------------------------------------------------------------------===//
960
961#include "ARMGenCallingConv.inc"
962
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000963/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
964/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000965CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000966 bool Return,
967 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000968 switch (CC) {
969 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000970 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000971 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000972 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000973 if (!Subtarget->isAAPCS_ABI())
974 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
975 // For AAPCS ABI targets, just use VFP variant of the calling convention.
976 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
977 }
978 // Fallthrough
979 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000980 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000981 if (!Subtarget->isAAPCS_ABI())
982 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
983 else if (Subtarget->hasVFP2() &&
984 FloatABIType == FloatABI::Hard && !isVarArg)
985 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
986 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
987 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000988 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000989 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000990 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000991 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000992 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000993 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000994 }
995}
996
Dan Gohman98ca4f22009-08-05 01:29:28 +0000997/// LowerCallResult - Lower the result values of a call into the
998/// appropriate copies out of appropriate physical registers.
999SDValue
1000ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001001 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 const SmallVectorImpl<ISD::InputArg> &Ins,
1003 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001004 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001005
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 // Assign locations to each value returned by this call.
1007 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001008 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001009 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001011 CCAssignFnForNode(CallConv, /* Return*/ true,
1012 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013
1014 // Copy all of the result registers out of their specified physreg.
1015 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1016 CCValAssign VA = RVLocs[i];
1017
Bob Wilson80915242009-04-25 00:33:20 +00001018 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001019 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001023 Chain = Lo.getValue(1);
1024 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001025 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001027 InFlag);
1028 Chain = Hi.getValue(1);
1029 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001030 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 if (VA.getLocVT() == MVT::v2f64) {
1033 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1034 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1035 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001036
1037 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001039 Chain = Lo.getValue(1);
1040 InFlag = Lo.getValue(2);
1041 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001043 Chain = Hi.getValue(1);
1044 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001045 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1047 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001048 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001050 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1051 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001052 Chain = Val.getValue(1);
1053 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 }
Bob Wilson80915242009-04-25 00:33:20 +00001055
1056 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001057 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001058 case CCValAssign::Full: break;
1059 case CCValAssign::BCvt:
1060 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1061 break;
1062 }
1063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 }
1066
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068}
1069
1070/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1071/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001072/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073/// a byval function parameter.
1074/// Sometimes what we are copying is the end of a larger object, the part that
1075/// does not fit in registers.
1076static SDValue
1077CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1078 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1079 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001082 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001083 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084}
1085
Bob Wilsondee46d72009-04-17 20:35:10 +00001086/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1089 SDValue StackPtr, SDValue Arg,
1090 DebugLoc dl, SelectionDAG &DAG,
1091 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001092 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 unsigned LocMemOffset = VA.getLocMemOffset();
1094 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1095 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001096 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001098
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001100 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001101 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001102}
1103
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001105 SDValue Chain, SDValue &Arg,
1106 RegsToPassVector &RegsToPass,
1107 CCValAssign &VA, CCValAssign &NextVA,
1108 SDValue &StackPtr,
1109 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001110 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001111
Jim Grosbache5165492009-11-09 00:11:35 +00001112 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1115
1116 if (NextVA.isRegLoc())
1117 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1118 else {
1119 assert(NextVA.isMemLoc());
1120 if (StackPtr.getNode() == 0)
1121 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1124 dl, DAG, NextVA,
1125 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 }
1127}
1128
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001130/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1131/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001133ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001135 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001137 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 const SmallVectorImpl<ISD::InputArg> &Ins,
1139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001140 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001141 MachineFunction &MF = DAG.getMachineFunction();
1142 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1143 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001144 // Temporarily disable tail calls so things don't break.
1145 if (!EnableARMTailCalls)
1146 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001147 if (isTailCall) {
1148 // Check if it's really possible to do a tail call.
1149 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1150 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001151 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001152 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1153 // detected sibcalls.
1154 if (isTailCall) {
1155 ++NumTailCalls;
1156 IsSibCall = true;
1157 }
1158 }
Evan Chenga8e29892007-01-19 07:51:42 +00001159
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 // Analyze operands of the call, assigning locations to each operand.
1161 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001162 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1163 *DAG.getContext());
1164 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001165 CCAssignFnForNode(CallConv, /* Return*/ false,
1166 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bob Wilson1f595bb2009-04-17 19:07:39 +00001168 // Get a count of how many bytes are to be pushed on the stack.
1169 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001170
Dale Johannesen51e28e62010-06-03 21:09:53 +00001171 // For tail calls, memory operands are available in our caller's stack.
1172 if (IsSibCall)
1173 NumBytes = 0;
1174
Evan Chenga8e29892007-01-19 07:51:42 +00001175 // Adjust the stack pointer for the new arguments...
1176 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001177 if (!IsSibCall)
1178 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001180 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001184
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001186 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1188 i != e;
1189 ++i, ++realArgIdx) {
1190 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001191 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 // Promote the value if needed.
1195 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001196 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001197 case CCValAssign::Full: break;
1198 case CCValAssign::SExt:
1199 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1200 break;
1201 case CCValAssign::ZExt:
1202 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1203 break;
1204 case CCValAssign::AExt:
1205 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1206 break;
1207 case CCValAssign::BCvt:
1208 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1209 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001210 }
1211
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001212 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 if (VA.getLocVT() == MVT::v2f64) {
1215 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1216 DAG.getConstant(0, MVT::i32));
1217 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1218 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001219
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001221 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1222
1223 VA = ArgLocs[++i]; // skip ahead to next loc
1224 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1227 } else {
1228 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1231 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001232 }
1233 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001236 }
1237 } else if (VA.isRegLoc()) {
1238 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001239 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1243 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001244 }
Evan Chenga8e29892007-01-19 07:51:42 +00001245 }
1246
1247 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001249 &MemOpChains[0], MemOpChains.size());
1250
1251 // Build a sequence of copy-to-reg nodes chained together with token chain
1252 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001254 // Tail call byval lowering might overwrite argument registers so in case of
1255 // tail call optimization the copies to registers are lowered later.
1256 if (!isTailCall)
1257 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1258 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1259 RegsToPass[i].second, InFlag);
1260 InFlag = Chain.getValue(1);
1261 }
Evan Chenga8e29892007-01-19 07:51:42 +00001262
Dale Johannesen51e28e62010-06-03 21:09:53 +00001263 // For tail calls lower the arguments to the 'real' stack slot.
1264 if (isTailCall) {
1265 // Force all the incoming stack arguments to be loaded from the stack
1266 // before any new outgoing arguments are stored to the stack, because the
1267 // outgoing stack slots may alias the incoming argument stack slots, and
1268 // the alias isn't otherwise explicit. This is slightly more conservative
1269 // than necessary, because it means that each store effectively depends
1270 // on every argument instead of just those arguments it would clobber.
1271
1272 // Do not flag preceeding copytoreg stuff together with the following stuff.
1273 InFlag = SDValue();
1274 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1275 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1276 RegsToPass[i].second, InFlag);
1277 InFlag = Chain.getValue(1);
1278 }
1279 InFlag =SDValue();
1280 }
1281
Bill Wendling056292f2008-09-16 21:48:12 +00001282 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1283 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1284 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001285 bool isDirect = false;
1286 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001287 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001288 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001289
1290 if (EnableARMLongCalls) {
1291 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1292 && "long-calls with non-static relocation model!");
1293 // Handle a global address or an external symbol. If it's not one of
1294 // those, the target's already in a register, so we don't need to do
1295 // anything extra.
1296 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001297 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001298 // Create a constant pool entry for the callee address
1299 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1300 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1301 ARMPCLabelIndex,
1302 ARMCP::CPValue, 0);
1303 // Get the address of the callee into a register
1304 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1305 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1306 Callee = DAG.getLoad(getPointerTy(), dl,
1307 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001308 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001309 false, false, 0);
1310 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1311 const char *Sym = S->getSymbol();
1312
1313 // Create a constant pool entry for the callee address
1314 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1315 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1316 Sym, ARMPCLabelIndex, 0);
1317 // Get the address of the callee into a register
1318 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1319 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1320 Callee = DAG.getLoad(getPointerTy(), dl,
1321 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001322 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001323 false, false, 0);
1324 }
1325 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001326 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001327 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001328 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001329 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001330 getTargetMachine().getRelocationModel() != Reloc::Static;
1331 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001332 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001333 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001334 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001335 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001336 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001337 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001338 ARMPCLabelIndex,
1339 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001340 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001342 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001343 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001344 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001345 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001346 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001347 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001349 } else {
1350 // On ELF targets for PIC code, direct calls should go through the PLT
1351 unsigned OpFlags = 0;
1352 if (Subtarget->isTargetELF() &&
1353 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1354 OpFlags = ARMII::MO_PLT;
1355 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1356 }
Bill Wendling056292f2008-09-16 21:48:12 +00001357 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001358 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001359 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001360 getTargetMachine().getRelocationModel() != Reloc::Static;
1361 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001362 // tBX takes a register source operand.
1363 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001364 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001365 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001366 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001367 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001368 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001370 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001371 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001372 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001373 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001374 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001375 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001376 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001377 } else {
1378 unsigned OpFlags = 0;
1379 // On ELF targets for PIC code, direct calls should go through the PLT
1380 if (Subtarget->isTargetELF() &&
1381 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1382 OpFlags = ARMII::MO_PLT;
1383 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1384 }
Evan Chenga8e29892007-01-19 07:51:42 +00001385 }
1386
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001387 // FIXME: handle tail calls differently.
1388 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001389 if (Subtarget->isThumb()) {
1390 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001391 CallOpc = ARMISD::CALL_NOLINK;
1392 else
1393 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1394 } else {
1395 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001396 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1397 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001398 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001399
Dan Gohman475871a2008-07-27 21:46:04 +00001400 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001401 Ops.push_back(Chain);
1402 Ops.push_back(Callee);
1403
1404 // Add argument registers to the end of the list so that they are known live
1405 // into the call.
1406 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1407 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1408 RegsToPass[i].second.getValueType()));
1409
Gabor Greifba36cb52008-08-28 21:40:38 +00001410 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001411 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001412
1413 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001414 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001415 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416
Duncan Sands4bdcb612008-07-02 17:40:58 +00001417 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001419 InFlag = Chain.getValue(1);
1420
Chris Lattnere563bbc2008-10-11 22:08:30 +00001421 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1422 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001424 InFlag = Chain.getValue(1);
1425
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426 // Handle result values, copying them out of physregs into vregs that we
1427 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1429 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001430}
1431
Dale Johannesen51e28e62010-06-03 21:09:53 +00001432/// MatchingStackOffset - Return true if the given stack call argument is
1433/// already available in the same position (relatively) of the caller's
1434/// incoming argument stack.
1435static
1436bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1437 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1438 const ARMInstrInfo *TII) {
1439 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1440 int FI = INT_MAX;
1441 if (Arg.getOpcode() == ISD::CopyFromReg) {
1442 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1443 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1444 return false;
1445 MachineInstr *Def = MRI->getVRegDef(VR);
1446 if (!Def)
1447 return false;
1448 if (!Flags.isByVal()) {
1449 if (!TII->isLoadFromStackSlot(Def, FI))
1450 return false;
1451 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001452 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001453 }
1454 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1455 if (Flags.isByVal())
1456 // ByVal argument is passed in as a pointer but it's now being
1457 // dereferenced. e.g.
1458 // define @foo(%struct.X* %A) {
1459 // tail call @bar(%struct.X* byval %A)
1460 // }
1461 return false;
1462 SDValue Ptr = Ld->getBasePtr();
1463 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1464 if (!FINode)
1465 return false;
1466 FI = FINode->getIndex();
1467 } else
1468 return false;
1469
1470 assert(FI != INT_MAX);
1471 if (!MFI->isFixedObjectIndex(FI))
1472 return false;
1473 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1474}
1475
1476/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1477/// for tail call optimization. Targets which want to do tail call
1478/// optimization should implement this function.
1479bool
1480ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1481 CallingConv::ID CalleeCC,
1482 bool isVarArg,
1483 bool isCalleeStructRet,
1484 bool isCallerStructRet,
1485 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001486 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 const Function *CallerF = DAG.getMachineFunction().getFunction();
1490 CallingConv::ID CallerCC = CallerF->getCallingConv();
1491 bool CCMatch = CallerCC == CalleeCC;
1492
1493 // Look for obvious safe cases to perform tail call optimization that do not
1494 // require ABI changes. This is what gcc calls sibcall.
1495
Jim Grosbach7616b642010-06-16 23:45:49 +00001496 // Do not sibcall optimize vararg calls unless the call site is not passing
1497 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001498 if (isVarArg && !Outs.empty())
1499 return false;
1500
1501 // Also avoid sibcall optimization if either caller or callee uses struct
1502 // return semantics.
1503 if (isCalleeStructRet || isCallerStructRet)
1504 return false;
1505
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001506 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001507 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001508 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1509 // LR. This means if we need to reload LR, it takes an extra instructions,
1510 // which outweighs the value of the tail call; but here we don't know yet
1511 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001512 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001513 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001514 if (Subtarget->isThumb1Only())
1515 return false;
1516
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001517 // For the moment, we can only do this to functions defined in this
1518 // compilation, or to indirect calls. A Thumb B to an ARM function,
1519 // or vice versa, is not easily fixed up in the linker unlike BL.
1520 // (We could do this by loading the address of the callee into a register;
1521 // that is an extra instruction over the direct call and burns a register
1522 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001523
1524 // It might be safe to remove this restriction on non-Darwin.
1525
1526 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1527 // but we need to make sure there are enough registers; the only valid
1528 // registers are the 4 used for parameters. We don't currently do this
1529 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001530 if (isa<ExternalSymbolSDNode>(Callee))
1531 return false;
1532
1533 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001534 const GlobalValue *GV = G->getGlobal();
1535 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001536 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001537 }
1538
Dale Johannesen51e28e62010-06-03 21:09:53 +00001539 // If the calling conventions do not match, then we'd better make sure the
1540 // results are returned in the same way as what the caller expects.
1541 if (!CCMatch) {
1542 SmallVector<CCValAssign, 16> RVLocs1;
1543 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1544 RVLocs1, *DAG.getContext());
1545 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1546
1547 SmallVector<CCValAssign, 16> RVLocs2;
1548 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1549 RVLocs2, *DAG.getContext());
1550 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1551
1552 if (RVLocs1.size() != RVLocs2.size())
1553 return false;
1554 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1555 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1556 return false;
1557 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1558 return false;
1559 if (RVLocs1[i].isRegLoc()) {
1560 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1561 return false;
1562 } else {
1563 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1564 return false;
1565 }
1566 }
1567 }
1568
1569 // If the callee takes no arguments then go on to check the results of the
1570 // call.
1571 if (!Outs.empty()) {
1572 // Check if stack adjustment is needed. For now, do not do this if any
1573 // argument is passed on the stack.
1574 SmallVector<CCValAssign, 16> ArgLocs;
1575 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1576 ArgLocs, *DAG.getContext());
1577 CCInfo.AnalyzeCallOperands(Outs,
1578 CCAssignFnForNode(CalleeCC, false, isVarArg));
1579 if (CCInfo.getNextStackOffset()) {
1580 MachineFunction &MF = DAG.getMachineFunction();
1581
1582 // Check if the arguments are already laid out in the right way as
1583 // the caller's fixed stack objects.
1584 MachineFrameInfo *MFI = MF.getFrameInfo();
1585 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1586 const ARMInstrInfo *TII =
1587 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001588 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1589 i != e;
1590 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001591 CCValAssign &VA = ArgLocs[i];
1592 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001593 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001594 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001595 if (VA.getLocInfo() == CCValAssign::Indirect)
1596 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001597 if (VA.needsCustom()) {
1598 // f64 and vector types are split into multiple registers or
1599 // register/stack-slot combinations. The types will not match
1600 // the registers; give up on memory f64 refs until we figure
1601 // out what to do about this.
1602 if (!VA.isRegLoc())
1603 return false;
1604 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001605 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001606 if (RegVT == MVT::v2f64) {
1607 if (!ArgLocs[++i].isRegLoc())
1608 return false;
1609 if (!ArgLocs[++i].isRegLoc())
1610 return false;
1611 }
1612 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001613 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1614 MFI, MRI, TII))
1615 return false;
1616 }
1617 }
1618 }
1619 }
1620
1621 return true;
1622}
1623
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624SDValue
1625ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001628 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001630
Bob Wilsondee46d72009-04-17 20:35:10 +00001631 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633
Bob Wilsondee46d72009-04-17 20:35:10 +00001634 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1636 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001639 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1640 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
1642 // If this is the first return lowered for this function, add
1643 // the regs to the liveout set for the function.
1644 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1645 for (unsigned i = 0; i != RVLocs.size(); ++i)
1646 if (RVLocs[i].isRegLoc())
1647 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001648 }
1649
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 SDValue Flag;
1651
1652 // Copy the result values into the output registers.
1653 for (unsigned i = 0, realRVLocIdx = 0;
1654 i != RVLocs.size();
1655 ++i, ++realRVLocIdx) {
1656 CCValAssign &VA = RVLocs[i];
1657 assert(VA.isRegLoc() && "Can only return in registers!");
1658
Dan Gohmanc9403652010-07-07 15:54:55 +00001659 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660
1661 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001662 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663 case CCValAssign::Full: break;
1664 case CCValAssign::BCvt:
1665 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1666 break;
1667 }
1668
Bob Wilson1f595bb2009-04-17 19:07:39 +00001669 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1673 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001674 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001676
1677 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1678 Flag = Chain.getValue(1);
1679 VA = RVLocs[++i]; // skip ahead to next loc
1680 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1681 HalfGPRs.getValue(1), Flag);
1682 Flag = Chain.getValue(1);
1683 VA = RVLocs[++i]; // skip ahead to next loc
1684
1685 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1687 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001688 }
1689 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1690 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001691 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001693 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001694 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 VA = RVLocs[++i]; // skip ahead to next loc
1696 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1697 Flag);
1698 } else
1699 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1700
Bob Wilsondee46d72009-04-17 20:35:10 +00001701 // Guarantee that all emitted copies are
1702 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001703 Flag = Chain.getValue(1);
1704 }
1705
1706 SDValue result;
1707 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711
1712 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001713}
1714
Bob Wilsonb62d2572009-11-03 00:02:05 +00001715// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1716// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1717// one of the above mentioned nodes. It has to be wrapped because otherwise
1718// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1719// be used to form addressing mode. These wrapped nodes will be selected
1720// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001721static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001722 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001723 // FIXME there is no actual debug info here
1724 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001725 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001727 if (CP->isMachineConstantPoolEntry())
1728 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1729 CP->getAlignment());
1730 else
1731 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1732 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001734}
1735
Jim Grosbache1102ca2010-07-19 17:20:38 +00001736unsigned ARMTargetLowering::getJumpTableEncoding() const {
1737 return MachineJumpTableInfo::EK_Inline;
1738}
1739
Dan Gohmand858e902010-04-17 15:26:15 +00001740SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1741 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001742 MachineFunction &MF = DAG.getMachineFunction();
1743 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1744 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001745 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001746 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001747 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001748 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1749 SDValue CPAddr;
1750 if (RelocM == Reloc::Static) {
1751 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1752 } else {
1753 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001754 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001755 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1756 ARMCP::CPBlockAddress,
1757 PCAdj);
1758 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1759 }
1760 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1761 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001762 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001763 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001764 if (RelocM == Reloc::Static)
1765 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001766 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001767 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001768}
1769
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001770// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001771SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001774 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001776 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1779 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001780 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001781 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001782 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001783 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001785 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001786 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001787 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001788 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001789
Evan Chenge7e0d622009-11-06 22:24:13 +00001790 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001791 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001792
1793 // call __tls_get_addr.
1794 ArgListTy Args;
1795 ArgListEntry Entry;
1796 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001797 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001798 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001799 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001800 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001801 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1802 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001804 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001805 return CallResult.first;
1806}
1807
1808// Lower ISD::GlobalTLSAddress using the "initial exec" or
1809// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001810SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001811ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001812 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001813 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001814 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue Offset;
1816 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001817 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001818 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001819 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001820
Chris Lattner4fb63d02009-07-15 04:12:33 +00001821 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001822 MachineFunction &MF = DAG.getMachineFunction();
1823 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1824 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1825 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001826 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1827 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001828 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001829 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001830 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001832 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001833 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001834 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001835 Chain = Offset.getValue(1);
1836
Evan Chenge7e0d622009-11-06 22:24:13 +00001837 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001838 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001839
Evan Cheng9eda6892009-10-31 03:39:36 +00001840 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001841 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001842 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001843 } else {
1844 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001845 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001846 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001848 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001849 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001850 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001851 }
1852
1853 // The address of the thread local variable is the add of the thread
1854 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001855 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001859ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001860 // TODO: implement the "local dynamic" model
1861 assert(Subtarget->isTargetELF() &&
1862 "TLS not implemented for non-ELF targets");
1863 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1864 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1865 // otherwise use the "Local Exec" TLS Model
1866 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1867 return LowerToTLSGeneralDynamicModel(GA, DAG);
1868 else
1869 return LowerToTLSExecModels(GA, DAG);
1870}
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001873 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001874 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001875 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001876 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001877 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1878 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001879 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001880 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001881 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001882 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001884 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001885 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001886 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001887 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001888 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001889 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001890 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001891 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001892 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001893 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001894 return Result;
1895 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001896 // If we have T2 ops, we can materialize the address directly via movt/movw
1897 // pair. This is always cheaper.
1898 if (Subtarget->useMovt()) {
1899 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001900 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001901 } else {
1902 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1903 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1904 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001905 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001906 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001907 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001908 }
1909}
1910
Dan Gohman475871a2008-07-27 21:46:04 +00001911SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001912 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001913 MachineFunction &MF = DAG.getMachineFunction();
1914 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1915 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001917 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001918 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001919 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001921 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001922 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001923 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001924 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001925 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1926 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001927 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001928 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Evan Cheng9eda6892009-10-31 03:39:36 +00001932 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001933 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001934 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001936
1937 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001938 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001939 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001940 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001941
Evan Cheng63476a82009-09-03 07:04:02 +00001942 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001943 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001944 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001945
1946 return Result;
1947}
1948
Dan Gohman475871a2008-07-27 21:46:04 +00001949SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001950 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001951 assert(Subtarget->isTargetELF() &&
1952 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001953 MachineFunction &MF = DAG.getMachineFunction();
1954 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1955 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001957 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001958 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001959 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1960 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001961 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001962 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001964 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001965 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001966 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001967 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001968 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001969}
1970
Jim Grosbach0e0da732009-05-12 23:59:14 +00001971SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001972ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1973 const {
1974 DebugLoc dl = Op.getDebugLoc();
1975 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1976 Op.getOperand(0), Op.getOperand(1));
1977}
1978
1979SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001980ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1981 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001982 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001983 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1984 Op.getOperand(1), Val);
1985}
1986
1987SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001988ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1989 DebugLoc dl = Op.getDebugLoc();
1990 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1991 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1992}
1993
1994SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001995ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001996 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001997 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001998 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001999 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002000 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002001 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002002 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002003 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2004 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002005 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002007 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2008 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002009 EVT PtrVT = getPointerTy();
2010 DebugLoc dl = Op.getDebugLoc();
2011 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2012 SDValue CPAddr;
2013 unsigned PCAdj = (RelocM != Reloc::PIC_)
2014 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002015 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002016 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2017 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002018 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002020 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002021 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002022 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002023 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002024
2025 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002026 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002027 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2028 }
2029 return Result;
2030 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002031 }
2032}
2033
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002034static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002035 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002036 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002037 if (!Subtarget->hasDataBarrier()) {
2038 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2039 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2040 // here.
Evan Cheng11db0682010-08-11 06:22:01 +00002041 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2042 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002043 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002044 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002045 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002046
2047 SDValue Op5 = Op.getOperand(5);
2048 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2049 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2050 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2051 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2052
2053 ARM_MB::MemBOpt DMBOpt;
2054 if (isDeviceBarrier)
2055 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2056 else
2057 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2058 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2059 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002060}
2061
Evan Chengdfed19f2010-11-03 06:34:55 +00002062static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2063 const ARMSubtarget *Subtarget) {
2064 // ARM pre v5TE and Thumb1 does not have preload instructions.
2065 if (!(Subtarget->isThumb2() ||
2066 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2067 // Just preserve the chain.
2068 return Op.getOperand(0);
2069
2070 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002071 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2072 if (!isRead &&
2073 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2074 // ARMv7 with MP extension has PLDW.
2075 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002076
2077 if (Subtarget->isThumb())
2078 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002079 isRead = ~isRead & 1;
2080 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002081
Evan Cheng416941d2010-11-04 05:19:35 +00002082 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002083 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002084 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2085 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002086}
2087
Dan Gohman1e93df62010-04-17 14:41:14 +00002088static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2089 MachineFunction &MF = DAG.getMachineFunction();
2090 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2091
Evan Chenga8e29892007-01-19 07:51:42 +00002092 // vastart just stores the address of the VarArgsFrameIndex slot into the
2093 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002094 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002095 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002097 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002098 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2099 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002100}
2101
Dan Gohman475871a2008-07-27 21:46:04 +00002102SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002103ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2104 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002105 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 MachineFunction &MF = DAG.getMachineFunction();
2107 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2108
2109 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002110 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 RC = ARM::tGPRRegisterClass;
2112 else
2113 RC = ARM::GPRRegisterClass;
2114
2115 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002116 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002118
2119 SDValue ArgValue2;
2120 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002121 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002122 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124 // Create load node to retrieve arguments from the stack.
2125 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002126 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002127 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002128 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 } else {
2130 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 }
2133
Jim Grosbache5165492009-11-09 00:11:35 +00002134 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002135}
2136
2137SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002139 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 const SmallVectorImpl<ISD::InputArg>
2141 &Ins,
2142 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002143 SmallVectorImpl<SDValue> &InVals)
2144 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145
Bob Wilson1f595bb2009-04-17 19:07:39 +00002146 MachineFunction &MF = DAG.getMachineFunction();
2147 MachineFrameInfo *MFI = MF.getFrameInfo();
2148
Bob Wilson1f595bb2009-04-17 19:07:39 +00002149 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2150
2151 // Assign locations to all of the incoming arguments.
2152 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2154 *DAG.getContext());
2155 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002156 CCAssignFnForNode(CallConv, /* Return*/ false,
2157 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002158
2159 SmallVector<SDValue, 16> ArgValues;
2160
2161 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2162 CCValAssign &VA = ArgLocs[i];
2163
Bob Wilsondee46d72009-04-17 20:35:10 +00002164 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002166 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 // f64 and vector types are split up into multiple registers or
2171 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002176 SDValue ArgValue2;
2177 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002178 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002179 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2180 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002181 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002182 false, false, 0);
2183 } else {
2184 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2185 Chain, DAG, dl);
2186 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2188 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2192 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002194
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 } else {
2196 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002197
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002203 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002205 RC = (AFI->isThumb1OnlyFunction() ?
2206 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002208 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002209
2210 // Transform the arguments in physical registers into virtual ones.
2211 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002213 }
2214
2215 // If this is an 8 or 16-bit value, it is really passed promoted
2216 // to 32 bits. Insert an assert[sz]ext to capture this, then
2217 // truncate to the right size.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::BCvt:
2222 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2223 break;
2224 case CCValAssign::SExt:
2225 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2226 DAG.getValueType(VA.getValVT()));
2227 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2228 break;
2229 case CCValAssign::ZExt:
2230 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2231 DAG.getValueType(VA.getValVT()));
2232 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2233 break;
2234 }
2235
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002237
2238 } else { // VA.isRegLoc()
2239
2240 // sanity check
2241 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002243
2244 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002245 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002246
Bob Wilsondee46d72009-04-17 20:35:10 +00002247 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002248 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002249 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002251 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002252 }
2253 }
2254
2255 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002256 if (isVarArg) {
2257 static const unsigned GPRArgRegs[] = {
2258 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2259 };
2260
Bob Wilsondee46d72009-04-17 20:35:10 +00002261 unsigned NumGPRs = CCInfo.getFirstUnallocated
2262 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002263
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002264 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2265 unsigned VARegSize = (4 - NumGPRs) * 4;
2266 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002267 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002268 if (VARegSaveSize) {
2269 // If this function is vararg, store any remaining integer argument regs
2270 // to their spots on the stack so that they may be loaded by deferencing
2271 // the result of va_next.
2272 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002273 AFI->setVarArgsFrameIndex(
2274 MFI->CreateFixedObject(VARegSaveSize,
2275 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002276 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002277 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2278 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002279
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002281 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002282 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002283 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002285 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286 RC = ARM::GPRRegisterClass;
2287
Bob Wilson998e1252009-04-20 18:36:57 +00002288 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002290 SDValue Store =
2291 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002292 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2293 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002294 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002295 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002296 DAG.getConstant(4, getPointerTy()));
2297 }
2298 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002301 } else
2302 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002303 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002304 }
2305
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002307}
2308
2309/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002310static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002311 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002312 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002313 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002314 // Maybe this has already been legalized into the constant pool?
2315 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002318 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002319 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002320 }
2321 }
2322 return false;
2323}
2324
Evan Chenga8e29892007-01-19 07:51:42 +00002325/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2326/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002327SDValue
2328ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002329 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002330 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002331 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002332 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002333 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002334 // Constant does not fit, try adjusting it by one?
2335 switch (CC) {
2336 default: break;
2337 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002338 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002339 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002340 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002342 }
2343 break;
2344 case ISD::SETULT:
2345 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002346 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002347 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002349 }
2350 break;
2351 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002352 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002353 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002354 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002355 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002356 }
2357 break;
2358 case ISD::SETULE:
2359 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002360 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002361 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002363 }
2364 break;
2365 }
2366 }
2367 }
2368
2369 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002370 ARMISD::NodeType CompareType;
2371 switch (CondCode) {
2372 default:
2373 CompareType = ARMISD::CMP;
2374 break;
2375 case ARMCC::EQ:
2376 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002377 // Uses only Z Flag
2378 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002379 break;
2380 }
Evan Cheng218977b2010-07-13 19:27:42 +00002381 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002383}
2384
2385/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002386SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002387ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002388 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002390 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2394 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002395}
2396
Bill Wendlingde2b1512010-08-11 08:43:16 +00002397SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2398 SDValue Cond = Op.getOperand(0);
2399 SDValue SelectTrue = Op.getOperand(1);
2400 SDValue SelectFalse = Op.getOperand(2);
2401 DebugLoc dl = Op.getDebugLoc();
2402
2403 // Convert:
2404 //
2405 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2406 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2407 //
2408 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2409 const ConstantSDNode *CMOVTrue =
2410 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2411 const ConstantSDNode *CMOVFalse =
2412 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2413
2414 if (CMOVTrue && CMOVFalse) {
2415 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2416 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2417
2418 SDValue True;
2419 SDValue False;
2420 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2421 True = SelectTrue;
2422 False = SelectFalse;
2423 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2424 True = SelectFalse;
2425 False = SelectTrue;
2426 }
2427
2428 if (True.getNode() && False.getNode()) {
2429 EVT VT = Cond.getValueType();
2430 SDValue ARMcc = Cond.getOperand(2);
2431 SDValue CCR = Cond.getOperand(3);
2432 SDValue Cmp = Cond.getOperand(4);
2433 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2434 }
2435 }
2436 }
2437
2438 return DAG.getSelectCC(dl, Cond,
2439 DAG.getConstant(0, Cond.getValueType()),
2440 SelectTrue, SelectFalse, ISD::SETNE);
2441}
2442
Dan Gohmand858e902010-04-17 15:26:15 +00002443SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002444 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SDValue LHS = Op.getOperand(0);
2446 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002447 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue TrueVal = Op.getOperand(2);
2449 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002450 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002453 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002455 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2456 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002457 }
2458
2459 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002460 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Evan Cheng218977b2010-07-13 19:27:42 +00002462 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2463 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002465 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002466 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002467 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002468 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002469 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002470 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002471 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002472 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002473 }
2474 return Result;
2475}
2476
Evan Cheng218977b2010-07-13 19:27:42 +00002477/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2478/// to morph to an integer compare sequence.
2479static bool canChangeToInt(SDValue Op, bool &SeenZero,
2480 const ARMSubtarget *Subtarget) {
2481 SDNode *N = Op.getNode();
2482 if (!N->hasOneUse())
2483 // Otherwise it requires moving the value from fp to integer registers.
2484 return false;
2485 if (!N->getNumValues())
2486 return false;
2487 EVT VT = Op.getValueType();
2488 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2489 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2490 // vmrs are very slow, e.g. cortex-a8.
2491 return false;
2492
2493 if (isFloatingPointZero(Op)) {
2494 SeenZero = true;
2495 return true;
2496 }
2497 return ISD::isNormalLoad(N);
2498}
2499
2500static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2501 if (isFloatingPointZero(Op))
2502 return DAG.getConstant(0, MVT::i32);
2503
2504 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2505 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002506 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002507 Ld->isVolatile(), Ld->isNonTemporal(),
2508 Ld->getAlignment());
2509
2510 llvm_unreachable("Unknown VFP cmp argument!");
2511}
2512
2513static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2514 SDValue &RetVal1, SDValue &RetVal2) {
2515 if (isFloatingPointZero(Op)) {
2516 RetVal1 = DAG.getConstant(0, MVT::i32);
2517 RetVal2 = DAG.getConstant(0, MVT::i32);
2518 return;
2519 }
2520
2521 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2522 SDValue Ptr = Ld->getBasePtr();
2523 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2524 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002525 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002526 Ld->isVolatile(), Ld->isNonTemporal(),
2527 Ld->getAlignment());
2528
2529 EVT PtrType = Ptr.getValueType();
2530 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2531 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2532 PtrType, Ptr, DAG.getConstant(4, PtrType));
2533 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2534 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002535 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002536 Ld->isVolatile(), Ld->isNonTemporal(),
2537 NewAlign);
2538 return;
2539 }
2540
2541 llvm_unreachable("Unknown VFP cmp argument!");
2542}
2543
2544/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2545/// f32 and even f64 comparisons to integer ones.
2546SDValue
2547ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2548 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002549 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002550 SDValue LHS = Op.getOperand(2);
2551 SDValue RHS = Op.getOperand(3);
2552 SDValue Dest = Op.getOperand(4);
2553 DebugLoc dl = Op.getDebugLoc();
2554
2555 bool SeenZero = false;
2556 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2557 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002558 // If one of the operand is zero, it's safe to ignore the NaN case since
2559 // we only care about equality comparisons.
2560 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002561 // If unsafe fp math optimization is enabled and there are no othter uses of
2562 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2563 // to an integer comparison.
2564 if (CC == ISD::SETOEQ)
2565 CC = ISD::SETEQ;
2566 else if (CC == ISD::SETUNE)
2567 CC = ISD::SETNE;
2568
2569 SDValue ARMcc;
2570 if (LHS.getValueType() == MVT::f32) {
2571 LHS = bitcastf32Toi32(LHS, DAG);
2572 RHS = bitcastf32Toi32(RHS, DAG);
2573 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2574 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2575 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2576 Chain, Dest, ARMcc, CCR, Cmp);
2577 }
2578
2579 SDValue LHS1, LHS2;
2580 SDValue RHS1, RHS2;
2581 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2582 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2583 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2584 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2585 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2586 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2587 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2588 }
2589
2590 return SDValue();
2591}
2592
2593SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2594 SDValue Chain = Op.getOperand(0);
2595 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2596 SDValue LHS = Op.getOperand(2);
2597 SDValue RHS = Op.getOperand(3);
2598 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002599 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002600
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002602 SDValue ARMcc;
2603 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002606 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002607 }
2608
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002610
2611 if (UnsafeFPMath &&
2612 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2613 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2614 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2615 if (Result.getNode())
2616 return Result;
2617 }
2618
Evan Chenga8e29892007-01-19 07:51:42 +00002619 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002620 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002621
Evan Cheng218977b2010-07-13 19:27:42 +00002622 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2623 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2625 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002626 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002627 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002628 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002629 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2630 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002631 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002632 }
2633 return Res;
2634}
2635
Dan Gohmand858e902010-04-17 15:26:15 +00002636SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002637 SDValue Chain = Op.getOperand(0);
2638 SDValue Table = Op.getOperand(1);
2639 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002640 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002641
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002643 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2644 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002645 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002646 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002648 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2649 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002650 if (Subtarget->isThumb2()) {
2651 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2652 // which does another jump to the destination. This also makes it easier
2653 // to translate it to TBB / TBH later.
2654 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002656 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002657 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002658 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002659 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002660 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002661 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002662 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002663 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002665 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002666 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002667 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002668 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002670 }
Evan Chenga8e29892007-01-19 07:51:42 +00002671}
2672
Bob Wilson76a312b2010-03-19 22:51:32 +00002673static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2674 DebugLoc dl = Op.getDebugLoc();
2675 unsigned Opc;
2676
2677 switch (Op.getOpcode()) {
2678 default:
2679 assert(0 && "Invalid opcode!");
2680 case ISD::FP_TO_SINT:
2681 Opc = ARMISD::FTOSI;
2682 break;
2683 case ISD::FP_TO_UINT:
2684 Opc = ARMISD::FTOUI;
2685 break;
2686 }
2687 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2688 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2689}
2690
2691static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2692 EVT VT = Op.getValueType();
2693 DebugLoc dl = Op.getDebugLoc();
2694 unsigned Opc;
2695
2696 switch (Op.getOpcode()) {
2697 default:
2698 assert(0 && "Invalid opcode!");
2699 case ISD::SINT_TO_FP:
2700 Opc = ARMISD::SITOF;
2701 break;
2702 case ISD::UINT_TO_FP:
2703 Opc = ARMISD::UITOF;
2704 break;
2705 }
2706
2707 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2708 return DAG.getNode(Opc, dl, VT, Op);
2709}
2710
Evan Cheng515fe3a2010-07-08 02:08:50 +00002711SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002712 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002713 SDValue Tmp0 = Op.getOperand(0);
2714 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002715 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002716 EVT VT = Op.getValueType();
2717 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002718 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002719 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002720 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002721 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002722 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002723 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002724}
2725
Evan Cheng2457f2c2010-05-22 01:47:14 +00002726SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2727 MachineFunction &MF = DAG.getMachineFunction();
2728 MachineFrameInfo *MFI = MF.getFrameInfo();
2729 MFI->setReturnAddressIsTaken(true);
2730
2731 EVT VT = Op.getValueType();
2732 DebugLoc dl = Op.getDebugLoc();
2733 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2734 if (Depth) {
2735 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2736 SDValue Offset = DAG.getConstant(4, MVT::i32);
2737 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2738 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002739 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002740 }
2741
2742 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002743 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002744 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2745}
2746
Dan Gohmand858e902010-04-17 15:26:15 +00002747SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002748 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2749 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002750
Owen Andersone50ed302009-08-10 22:56:29 +00002751 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002752 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2753 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002754 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002755 ? ARM::R7 : ARM::R11;
2756 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2757 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002758 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2759 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002760 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002761 return FrameAddr;
2762}
2763
Bob Wilson9f3f0612010-04-17 05:30:19 +00002764/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2765/// expand a bit convert where either the source or destination type is i64 to
2766/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2767/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2768/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002769static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002770 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2771 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002773
Bob Wilson9f3f0612010-04-17 05:30:19 +00002774 // This function is only supposed to be called for i64 types, either as the
2775 // source or destination of the bit convert.
2776 EVT SrcVT = Op.getValueType();
2777 EVT DstVT = N->getValueType(0);
2778 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2779 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002780
Bob Wilson9f3f0612010-04-17 05:30:19 +00002781 // Turn i64->f64 into VMOVDRR.
2782 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2784 DAG.getConstant(0, MVT::i32));
2785 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2786 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002787 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2788 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002789 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002790
Jim Grosbache5165492009-11-09 00:11:35 +00002791 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002792 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2793 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2794 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2795 // Merge the pieces into a single i64 value.
2796 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2797 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002798
Bob Wilson9f3f0612010-04-17 05:30:19 +00002799 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002800}
2801
Bob Wilson5bafff32009-06-22 23:27:02 +00002802/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002803/// Zero vectors are used to represent vector negation and in those cases
2804/// will be implemented with the NEON VNEG instruction. However, VNEG does
2805/// not support i64 elements, so sometimes the zero vectors will need to be
2806/// explicitly constructed. Regardless, use a canonical VMOV to create the
2807/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002808static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002810 // The canonical modified immediate encoding of a zero vector is....0!
2811 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2812 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2813 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2814 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002815}
2816
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002817/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2818/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002819SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2820 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002821 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2822 EVT VT = Op.getValueType();
2823 unsigned VTBits = VT.getSizeInBits();
2824 DebugLoc dl = Op.getDebugLoc();
2825 SDValue ShOpLo = Op.getOperand(0);
2826 SDValue ShOpHi = Op.getOperand(1);
2827 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002828 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002829 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002830
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002831 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2832
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002833 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2834 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2835 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2836 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2837 DAG.getConstant(VTBits, MVT::i32));
2838 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2839 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002840 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002841
2842 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2843 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002844 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002845 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002846 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002847 CCR, Cmp);
2848
2849 SDValue Ops[2] = { Lo, Hi };
2850 return DAG.getMergeValues(Ops, 2, dl);
2851}
2852
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002853/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2854/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002855SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2856 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002857 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2858 EVT VT = Op.getValueType();
2859 unsigned VTBits = VT.getSizeInBits();
2860 DebugLoc dl = Op.getDebugLoc();
2861 SDValue ShOpLo = Op.getOperand(0);
2862 SDValue ShOpHi = Op.getOperand(1);
2863 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002864 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002865
2866 assert(Op.getOpcode() == ISD::SHL_PARTS);
2867 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2868 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2869 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2870 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2871 DAG.getConstant(VTBits, MVT::i32));
2872 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2873 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2874
2875 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2876 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2877 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002878 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002879 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002880 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002881 CCR, Cmp);
2882
2883 SDValue Ops[2] = { Lo, Hi };
2884 return DAG.getMergeValues(Ops, 2, dl);
2885}
2886
Jim Grosbach4725ca72010-09-08 03:54:02 +00002887SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002888 SelectionDAG &DAG) const {
2889 // The rounding mode is in bits 23:22 of the FPSCR.
2890 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2891 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2892 // so that the shift + and get folded into a bitfield extract.
2893 DebugLoc dl = Op.getDebugLoc();
2894 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2895 DAG.getConstant(Intrinsic::arm_get_fpscr,
2896 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002897 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002898 DAG.getConstant(1U << 22, MVT::i32));
2899 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2900 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002901 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002902 DAG.getConstant(3, MVT::i32));
2903}
2904
Jim Grosbach3482c802010-01-18 19:58:49 +00002905static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2906 const ARMSubtarget *ST) {
2907 EVT VT = N->getValueType(0);
2908 DebugLoc dl = N->getDebugLoc();
2909
2910 if (!ST->hasV6T2Ops())
2911 return SDValue();
2912
2913 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2914 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2915}
2916
Bob Wilson5bafff32009-06-22 23:27:02 +00002917static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2918 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002919 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 DebugLoc dl = N->getDebugLoc();
2921
2922 // Lower vector shifts on NEON to use VSHL.
2923 if (VT.isVector()) {
2924 assert(ST->hasNEON() && "unexpected vector shift");
2925
2926 // Left shifts translate directly to the vshiftu intrinsic.
2927 if (N->getOpcode() == ISD::SHL)
2928 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 N->getOperand(0), N->getOperand(1));
2931
2932 assert((N->getOpcode() == ISD::SRA ||
2933 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2934
2935 // NEON uses the same intrinsics for both left and right shifts. For
2936 // right shifts, the shift amounts are negative, so negate the vector of
2937 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002938 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2940 getZeroVector(ShiftVT, DAG, dl),
2941 N->getOperand(1));
2942 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2943 Intrinsic::arm_neon_vshifts :
2944 Intrinsic::arm_neon_vshiftu);
2945 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 N->getOperand(0), NegatedCount);
2948 }
2949
Eli Friedmance392eb2009-08-22 03:13:10 +00002950 // We can get here for a node like i32 = ISD::SHL i32, i64
2951 if (VT != MVT::i64)
2952 return SDValue();
2953
2954 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002955 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002956
Chris Lattner27a6c732007-11-24 07:07:01 +00002957 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2958 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002959 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002960 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002961
Chris Lattner27a6c732007-11-24 07:07:01 +00002962 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002963 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002964
Chris Lattner27a6c732007-11-24 07:07:01 +00002965 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002967 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002968 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002969 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002970
Chris Lattner27a6c732007-11-24 07:07:01 +00002971 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2972 // captures the result into a carry flag.
2973 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002974 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002975
Chris Lattner27a6c732007-11-24 07:07:01 +00002976 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002978
Chris Lattner27a6c732007-11-24 07:07:01 +00002979 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002981}
2982
Bob Wilson5bafff32009-06-22 23:27:02 +00002983static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2984 SDValue TmpOp0, TmpOp1;
2985 bool Invert = false;
2986 bool Swap = false;
2987 unsigned Opc = 0;
2988
2989 SDValue Op0 = Op.getOperand(0);
2990 SDValue Op1 = Op.getOperand(1);
2991 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002992 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002993 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2994 DebugLoc dl = Op.getDebugLoc();
2995
2996 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2997 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002998 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 case ISD::SETUNE:
3000 case ISD::SETNE: Invert = true; // Fallthrough
3001 case ISD::SETOEQ:
3002 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3003 case ISD::SETOLT:
3004 case ISD::SETLT: Swap = true; // Fallthrough
3005 case ISD::SETOGT:
3006 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3007 case ISD::SETOLE:
3008 case ISD::SETLE: Swap = true; // Fallthrough
3009 case ISD::SETOGE:
3010 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3011 case ISD::SETUGE: Swap = true; // Fallthrough
3012 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3013 case ISD::SETUGT: Swap = true; // Fallthrough
3014 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3015 case ISD::SETUEQ: Invert = true; // Fallthrough
3016 case ISD::SETONE:
3017 // Expand this to (OLT | OGT).
3018 TmpOp0 = Op0;
3019 TmpOp1 = Op1;
3020 Opc = ISD::OR;
3021 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3022 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3023 break;
3024 case ISD::SETUO: Invert = true; // Fallthrough
3025 case ISD::SETO:
3026 // Expand this to (OLT | OGE).
3027 TmpOp0 = Op0;
3028 TmpOp1 = Op1;
3029 Opc = ISD::OR;
3030 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3031 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3032 break;
3033 }
3034 } else {
3035 // Integer comparisons.
3036 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003037 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 case ISD::SETNE: Invert = true;
3039 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3040 case ISD::SETLT: Swap = true;
3041 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3042 case ISD::SETLE: Swap = true;
3043 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3044 case ISD::SETULT: Swap = true;
3045 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3046 case ISD::SETULE: Swap = true;
3047 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3048 }
3049
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003050 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 if (Opc == ARMISD::VCEQ) {
3052
3053 SDValue AndOp;
3054 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3055 AndOp = Op0;
3056 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3057 AndOp = Op1;
3058
3059 // Ignore bitconvert.
3060 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3061 AndOp = AndOp.getOperand(0);
3062
3063 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3064 Opc = ARMISD::VTST;
3065 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3066 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3067 Invert = !Invert;
3068 }
3069 }
3070 }
3071
3072 if (Swap)
3073 std::swap(Op0, Op1);
3074
3075 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3076
3077 if (Invert)
3078 Result = DAG.getNOT(dl, Result, VT);
3079
3080 return Result;
3081}
3082
Bob Wilsond3c42842010-06-14 22:19:57 +00003083/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3084/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003085/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003086static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3087 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003088 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003089 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003090
Bob Wilson827b2102010-06-15 19:05:35 +00003091 // SplatBitSize is set to the smallest size that splats the vector, so a
3092 // zero vector will always have SplatBitSize == 8. However, NEON modified
3093 // immediate instructions others than VMOV do not support the 8-bit encoding
3094 // of a zero vector, and the default encoding of zero is supposed to be the
3095 // 32-bit version.
3096 if (SplatBits == 0)
3097 SplatBitSize = 32;
3098
Bob Wilson5bafff32009-06-22 23:27:02 +00003099 switch (SplatBitSize) {
3100 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003101 if (!isVMOV)
3102 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003105 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003107 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003108 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109
3110 case 16:
3111 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003112 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003113 if ((SplatBits & ~0xff) == 0) {
3114 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003115 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 Imm = SplatBits;
3117 break;
3118 }
3119 if ((SplatBits & ~0xff00) == 0) {
3120 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003121 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003122 Imm = SplatBits >> 8;
3123 break;
3124 }
3125 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127 case 32:
3128 // NEON's 32-bit VMOV supports splat values where:
3129 // * only one byte is nonzero, or
3130 // * the least significant byte is 0xff and the second byte is nonzero, or
3131 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003132 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133 if ((SplatBits & ~0xff) == 0) {
3134 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003135 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003136 Imm = SplatBits;
3137 break;
3138 }
3139 if ((SplatBits & ~0xff00) == 0) {
3140 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003141 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003142 Imm = SplatBits >> 8;
3143 break;
3144 }
3145 if ((SplatBits & ~0xff0000) == 0) {
3146 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003147 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 Imm = SplatBits >> 16;
3149 break;
3150 }
3151 if ((SplatBits & ~0xff000000) == 0) {
3152 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003153 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003154 Imm = SplatBits >> 24;
3155 break;
3156 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003159 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3160 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003161 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 Imm = SplatBits >> 8;
3163 SplatBits |= 0xff;
3164 break;
3165 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003166
3167 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003168 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3169 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003170 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003171 Imm = SplatBits >> 16;
3172 SplatBits |= 0xffff;
3173 break;
3174 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
3176 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3177 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3178 // VMOV.I32. A (very) minor optimization would be to replicate the value
3179 // and fall through here to test for a valid 64-bit splat. But, then the
3180 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003181 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003184 if (!isVMOV)
3185 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003186 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 uint64_t BitMask = 0xff;
3188 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003189 unsigned ImmMask = 1;
3190 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003192 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003194 Imm |= ImmMask;
3195 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003199 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003201 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003202 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003203 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003204 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205 break;
3206 }
3207
Bob Wilson1a913ed2010-06-11 21:34:50 +00003208 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003209 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003210 return SDValue();
3211 }
3212
Bob Wilsoncba270d2010-07-13 21:16:48 +00003213 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3214 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003215}
3216
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003217static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3218 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003219 unsigned NumElts = VT.getVectorNumElements();
3220 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003221
3222 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3223 if (M[0] < 0)
3224 return false;
3225
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003226 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003227
3228 // If this is a VEXT shuffle, the immediate value is the index of the first
3229 // element. The other shuffle indices must be the successive elements after
3230 // the first one.
3231 unsigned ExpectedElt = Imm;
3232 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003233 // Increment the expected index. If it wraps around, it may still be
3234 // a VEXT but the source vectors must be swapped.
3235 ExpectedElt += 1;
3236 if (ExpectedElt == NumElts * 2) {
3237 ExpectedElt = 0;
3238 ReverseVEXT = true;
3239 }
3240
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003241 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003242 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003243 return false;
3244 }
3245
3246 // Adjust the index value if the source operands will be swapped.
3247 if (ReverseVEXT)
3248 Imm -= NumElts;
3249
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003250 return true;
3251}
3252
Bob Wilson8bb9e482009-07-26 00:39:34 +00003253/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3254/// instruction with the specified blocksize. (The order of the elements
3255/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003256static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3257 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003258 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3259 "Only possible block sizes for VREV are: 16, 32, 64");
3260
Bob Wilson8bb9e482009-07-26 00:39:34 +00003261 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003262 if (EltSz == 64)
3263 return false;
3264
3265 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003266 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003267 // If the first shuffle index is UNDEF, be optimistic.
3268 if (M[0] < 0)
3269 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003270
3271 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3272 return false;
3273
3274 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003275 if (M[i] < 0) continue; // ignore UNDEF indices
3276 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003277 return false;
3278 }
3279
3280 return true;
3281}
3282
Bob Wilsonc692cb72009-08-21 20:54:19 +00003283static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3284 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003285 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3286 if (EltSz == 64)
3287 return false;
3288
Bob Wilsonc692cb72009-08-21 20:54:19 +00003289 unsigned NumElts = VT.getVectorNumElements();
3290 WhichResult = (M[0] == 0 ? 0 : 1);
3291 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003292 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3293 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003294 return false;
3295 }
3296 return true;
3297}
3298
Bob Wilson324f4f12009-12-03 06:40:55 +00003299/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3300/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3301/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3302static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3303 unsigned &WhichResult) {
3304 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3305 if (EltSz == 64)
3306 return false;
3307
3308 unsigned NumElts = VT.getVectorNumElements();
3309 WhichResult = (M[0] == 0 ? 0 : 1);
3310 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003311 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3312 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003313 return false;
3314 }
3315 return true;
3316}
3317
Bob Wilsonc692cb72009-08-21 20:54:19 +00003318static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3319 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003320 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3321 if (EltSz == 64)
3322 return false;
3323
Bob Wilsonc692cb72009-08-21 20:54:19 +00003324 unsigned NumElts = VT.getVectorNumElements();
3325 WhichResult = (M[0] == 0 ? 0 : 1);
3326 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003327 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003328 if ((unsigned) M[i] != 2 * i + WhichResult)
3329 return false;
3330 }
3331
3332 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003333 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003334 return false;
3335
3336 return true;
3337}
3338
Bob Wilson324f4f12009-12-03 06:40:55 +00003339/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3340/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3341/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3342static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3343 unsigned &WhichResult) {
3344 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3345 if (EltSz == 64)
3346 return false;
3347
3348 unsigned Half = VT.getVectorNumElements() / 2;
3349 WhichResult = (M[0] == 0 ? 0 : 1);
3350 for (unsigned j = 0; j != 2; ++j) {
3351 unsigned Idx = WhichResult;
3352 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003353 int MIdx = M[i + j * Half];
3354 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003355 return false;
3356 Idx += 2;
3357 }
3358 }
3359
3360 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3361 if (VT.is64BitVector() && EltSz == 32)
3362 return false;
3363
3364 return true;
3365}
3366
Bob Wilsonc692cb72009-08-21 20:54:19 +00003367static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3368 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003369 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3370 if (EltSz == 64)
3371 return false;
3372
Bob Wilsonc692cb72009-08-21 20:54:19 +00003373 unsigned NumElts = VT.getVectorNumElements();
3374 WhichResult = (M[0] == 0 ? 0 : 1);
3375 unsigned Idx = WhichResult * NumElts / 2;
3376 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003377 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3378 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003379 return false;
3380 Idx += 1;
3381 }
3382
3383 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003384 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003385 return false;
3386
3387 return true;
3388}
3389
Bob Wilson324f4f12009-12-03 06:40:55 +00003390/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3391/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3392/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3393static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3394 unsigned &WhichResult) {
3395 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3396 if (EltSz == 64)
3397 return false;
3398
3399 unsigned NumElts = VT.getVectorNumElements();
3400 WhichResult = (M[0] == 0 ? 0 : 1);
3401 unsigned Idx = WhichResult * NumElts / 2;
3402 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003403 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3404 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003405 return false;
3406 Idx += 1;
3407 }
3408
3409 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3410 if (VT.is64BitVector() && EltSz == 32)
3411 return false;
3412
3413 return true;
3414}
3415
Dale Johannesenf630c712010-07-29 20:10:08 +00003416// If N is an integer constant that can be moved into a register in one
3417// instruction, return an SDValue of such a constant (will become a MOV
3418// instruction). Otherwise return null.
3419static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3420 const ARMSubtarget *ST, DebugLoc dl) {
3421 uint64_t Val;
3422 if (!isa<ConstantSDNode>(N))
3423 return SDValue();
3424 Val = cast<ConstantSDNode>(N)->getZExtValue();
3425
3426 if (ST->isThumb1Only()) {
3427 if (Val <= 255 || ~Val <= 255)
3428 return DAG.getConstant(Val, MVT::i32);
3429 } else {
3430 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3431 return DAG.getConstant(Val, MVT::i32);
3432 }
3433 return SDValue();
3434}
3435
Bob Wilson5bafff32009-06-22 23:27:02 +00003436// If this is a case we can't handle, return null and let the default
3437// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003438static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003439 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003440 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003441 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003442 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003443
3444 APInt SplatBits, SplatUndef;
3445 unsigned SplatBitSize;
3446 bool HasAnyUndefs;
3447 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003448 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003449 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003450 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003451 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003452 SplatUndef.getZExtValue(), SplatBitSize,
3453 DAG, VmovVT, VT.is128BitVector(), true);
3454 if (Val.getNode()) {
3455 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3456 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3457 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003458
3459 // Try an immediate VMVN.
3460 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3461 ((1LL << SplatBitSize) - 1));
3462 Val = isNEONModifiedImm(NegatedImm,
3463 SplatUndef.getZExtValue(), SplatBitSize,
3464 DAG, VmovVT, VT.is128BitVector(), false);
3465 if (Val.getNode()) {
3466 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3467 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3468 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003469 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003470 }
3471
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003472 // Scan through the operands to see if only one value is used.
3473 unsigned NumElts = VT.getVectorNumElements();
3474 bool isOnlyLowElement = true;
3475 bool usesOnlyOneValue = true;
3476 bool isConstant = true;
3477 SDValue Value;
3478 for (unsigned i = 0; i < NumElts; ++i) {
3479 SDValue V = Op.getOperand(i);
3480 if (V.getOpcode() == ISD::UNDEF)
3481 continue;
3482 if (i > 0)
3483 isOnlyLowElement = false;
3484 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3485 isConstant = false;
3486
3487 if (!Value.getNode())
3488 Value = V;
3489 else if (V != Value)
3490 usesOnlyOneValue = false;
3491 }
3492
3493 if (!Value.getNode())
3494 return DAG.getUNDEF(VT);
3495
3496 if (isOnlyLowElement)
3497 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3498
Dale Johannesenf630c712010-07-29 20:10:08 +00003499 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3500
Dale Johannesen575cd142010-10-19 20:00:17 +00003501 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3502 // i32 and try again.
3503 if (usesOnlyOneValue && EltSize <= 32) {
3504 if (!isConstant)
3505 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3506 if (VT.getVectorElementType().isFloatingPoint()) {
3507 SmallVector<SDValue, 8> Ops;
3508 for (unsigned i = 0; i < NumElts; ++i)
3509 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3510 Op.getOperand(i)));
3511 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3512 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003513 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3514 if (Val.getNode())
3515 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003516 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003517 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3518 if (Val.getNode())
3519 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003520 }
3521
3522 // If all elements are constants and the case above didn't get hit, fall back
3523 // to the default expansion, which will generate a load from the constant
3524 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003525 if (isConstant)
3526 return SDValue();
3527
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003528 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003529 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3530 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003531 if (EltSize >= 32) {
3532 // Do the expansion with floating-point types, since that is what the VFP
3533 // registers are defined to use, and since i64 is not legal.
3534 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3535 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003536 SmallVector<SDValue, 8> Ops;
3537 for (unsigned i = 0; i < NumElts; ++i)
3538 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3539 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003540 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003541 }
3542
3543 return SDValue();
3544}
3545
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003546/// isShuffleMaskLegal - Targets can use this to indicate that they only
3547/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3548/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3549/// are assumed to be legal.
3550bool
3551ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3552 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003553 if (VT.getVectorNumElements() == 4 &&
3554 (VT.is128BitVector() || VT.is64BitVector())) {
3555 unsigned PFIndexes[4];
3556 for (unsigned i = 0; i != 4; ++i) {
3557 if (M[i] < 0)
3558 PFIndexes[i] = 8;
3559 else
3560 PFIndexes[i] = M[i];
3561 }
3562
3563 // Compute the index in the perfect shuffle table.
3564 unsigned PFTableIndex =
3565 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3566 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3567 unsigned Cost = (PFEntry >> 30);
3568
3569 if (Cost <= 4)
3570 return true;
3571 }
3572
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003573 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003574 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003575
Bob Wilson53dd2452010-06-07 23:53:38 +00003576 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3577 return (EltSize >= 32 ||
3578 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003579 isVREVMask(M, VT, 64) ||
3580 isVREVMask(M, VT, 32) ||
3581 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003582 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3583 isVTRNMask(M, VT, WhichResult) ||
3584 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003585 isVZIPMask(M, VT, WhichResult) ||
3586 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3587 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3588 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003589}
3590
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003591/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3592/// the specified operations to build the shuffle.
3593static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3594 SDValue RHS, SelectionDAG &DAG,
3595 DebugLoc dl) {
3596 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3597 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3598 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3599
3600 enum {
3601 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3602 OP_VREV,
3603 OP_VDUP0,
3604 OP_VDUP1,
3605 OP_VDUP2,
3606 OP_VDUP3,
3607 OP_VEXT1,
3608 OP_VEXT2,
3609 OP_VEXT3,
3610 OP_VUZPL, // VUZP, left result
3611 OP_VUZPR, // VUZP, right result
3612 OP_VZIPL, // VZIP, left result
3613 OP_VZIPR, // VZIP, right result
3614 OP_VTRNL, // VTRN, left result
3615 OP_VTRNR // VTRN, right result
3616 };
3617
3618 if (OpNum == OP_COPY) {
3619 if (LHSID == (1*9+2)*9+3) return LHS;
3620 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3621 return RHS;
3622 }
3623
3624 SDValue OpLHS, OpRHS;
3625 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3626 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3627 EVT VT = OpLHS.getValueType();
3628
3629 switch (OpNum) {
3630 default: llvm_unreachable("Unknown shuffle opcode!");
3631 case OP_VREV:
3632 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3633 case OP_VDUP0:
3634 case OP_VDUP1:
3635 case OP_VDUP2:
3636 case OP_VDUP3:
3637 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003638 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003639 case OP_VEXT1:
3640 case OP_VEXT2:
3641 case OP_VEXT3:
3642 return DAG.getNode(ARMISD::VEXT, dl, VT,
3643 OpLHS, OpRHS,
3644 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3645 case OP_VUZPL:
3646 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003647 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003648 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3649 case OP_VZIPL:
3650 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003651 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003652 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3653 case OP_VTRNL:
3654 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003655 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3656 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003657 }
3658}
3659
Bob Wilson5bafff32009-06-22 23:27:02 +00003660static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003661 SDValue V1 = Op.getOperand(0);
3662 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003663 DebugLoc dl = Op.getDebugLoc();
3664 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003665 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003666 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003667
Bob Wilson28865062009-08-13 02:13:04 +00003668 // Convert shuffles that are directly supported on NEON to target-specific
3669 // DAG nodes, instead of keeping them as shuffles and matching them again
3670 // during code selection. This is more efficient and avoids the possibility
3671 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003672 // FIXME: floating-point vectors should be canonicalized to integer vectors
3673 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003674 SVN->getMask(ShuffleMask);
3675
Bob Wilson53dd2452010-06-07 23:53:38 +00003676 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3677 if (EltSize <= 32) {
3678 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3679 int Lane = SVN->getSplatIndex();
3680 // If this is undef splat, generate it via "just" vdup, if possible.
3681 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003682
Bob Wilson53dd2452010-06-07 23:53:38 +00003683 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3684 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3685 }
3686 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3687 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003688 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003689
3690 bool ReverseVEXT;
3691 unsigned Imm;
3692 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3693 if (ReverseVEXT)
3694 std::swap(V1, V2);
3695 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3696 DAG.getConstant(Imm, MVT::i32));
3697 }
3698
3699 if (isVREVMask(ShuffleMask, VT, 64))
3700 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3701 if (isVREVMask(ShuffleMask, VT, 32))
3702 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3703 if (isVREVMask(ShuffleMask, VT, 16))
3704 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3705
3706 // Check for Neon shuffles that modify both input vectors in place.
3707 // If both results are used, i.e., if there are two shuffles with the same
3708 // source operands and with masks corresponding to both results of one of
3709 // these operations, DAG memoization will ensure that a single node is
3710 // used for both shuffles.
3711 unsigned WhichResult;
3712 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3713 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3714 V1, V2).getValue(WhichResult);
3715 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3716 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3717 V1, V2).getValue(WhichResult);
3718 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3719 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3720 V1, V2).getValue(WhichResult);
3721
3722 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3723 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3724 V1, V1).getValue(WhichResult);
3725 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3726 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3727 V1, V1).getValue(WhichResult);
3728 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3729 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3730 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003731 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003732
Bob Wilsonc692cb72009-08-21 20:54:19 +00003733 // If the shuffle is not directly supported and it has 4 elements, use
3734 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003735 unsigned NumElts = VT.getVectorNumElements();
3736 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003737 unsigned PFIndexes[4];
3738 for (unsigned i = 0; i != 4; ++i) {
3739 if (ShuffleMask[i] < 0)
3740 PFIndexes[i] = 8;
3741 else
3742 PFIndexes[i] = ShuffleMask[i];
3743 }
3744
3745 // Compute the index in the perfect shuffle table.
3746 unsigned PFTableIndex =
3747 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003748 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3749 unsigned Cost = (PFEntry >> 30);
3750
3751 if (Cost <= 4)
3752 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3753 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003754
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003755 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003756 if (EltSize >= 32) {
3757 // Do the expansion with floating-point types, since that is what the VFP
3758 // registers are defined to use, and since i64 is not legal.
3759 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3760 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3761 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3762 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003763 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003764 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003765 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003766 Ops.push_back(DAG.getUNDEF(EltVT));
3767 else
3768 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3769 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3770 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3771 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003772 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003773 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003774 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3775 }
3776
Bob Wilson22cac0d2009-08-14 05:16:33 +00003777 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003778}
3779
Bob Wilson5bafff32009-06-22 23:27:02 +00003780static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003781 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003782 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003783 if (!isa<ConstantSDNode>(Lane))
3784 return SDValue();
3785
3786 SDValue Vec = Op.getOperand(0);
3787 if (Op.getValueType() == MVT::i32 &&
3788 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3789 DebugLoc dl = Op.getDebugLoc();
3790 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3791 }
3792
3793 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003794}
3795
Bob Wilsona6d65862009-08-03 20:36:38 +00003796static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3797 // The only time a CONCAT_VECTORS operation can have legal types is when
3798 // two 64-bit vectors are concatenated to a 128-bit vector.
3799 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3800 "unexpected CONCAT_VECTORS");
3801 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003803 SDValue Op0 = Op.getOperand(0);
3804 SDValue Op1 = Op.getOperand(1);
3805 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3807 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003808 DAG.getIntPtrConstant(0));
3809 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3811 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003812 DAG.getIntPtrConstant(1));
3813 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003814}
3815
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003816/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3817/// an extending load, return the unextended value.
3818static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3819 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3820 return N->getOperand(0);
3821 LoadSDNode *LD = cast<LoadSDNode>(N);
3822 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003823 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003824 LD->isNonTemporal(), LD->getAlignment());
3825}
3826
3827static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3828 // Multiplications are only custom-lowered for 128-bit vectors so that
3829 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3830 EVT VT = Op.getValueType();
3831 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3832 SDNode *N0 = Op.getOperand(0).getNode();
3833 SDNode *N1 = Op.getOperand(1).getNode();
3834 unsigned NewOpc = 0;
3835 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3836 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3837 NewOpc = ARMISD::VMULLs;
3838 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3839 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3840 NewOpc = ARMISD::VMULLu;
Duncan Sandscdfad362010-11-03 12:17:33 +00003841 } else if (VT == MVT::v2i64) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003842 // Fall through to expand this. It is not legal.
3843 return SDValue();
3844 } else {
3845 // Other vector multiplications are legal.
3846 return Op;
3847 }
3848
3849 // Legalize to a VMULL instruction.
3850 DebugLoc DL = Op.getDebugLoc();
3851 SDValue Op0 = SkipExtension(N0, DAG);
3852 SDValue Op1 = SkipExtension(N1, DAG);
3853
3854 assert(Op0.getValueType().is64BitVector() &&
3855 Op1.getValueType().is64BitVector() &&
3856 "unexpected types for extended operands to VMULL");
3857 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3858}
3859
Dan Gohmand858e902010-04-17 15:26:15 +00003860SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003861 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003862 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003863 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003864 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003865 case ISD::GlobalAddress:
3866 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3867 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003868 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003869 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003870 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3871 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003872 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003873 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003874 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00003875 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003876 case ISD::SINT_TO_FP:
3877 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3878 case ISD::FP_TO_SINT:
3879 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003880 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003881 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003882 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003883 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003884 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003885 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003886 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003887 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3888 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003889 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003890 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003891 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003892 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003893 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003894 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003895 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003896 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003897 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003898 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003899 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003900 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003901 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003902 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003903 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003904 }
Dan Gohman475871a2008-07-27 21:46:04 +00003905 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003906}
3907
Duncan Sands1607f052008-12-01 11:39:25 +00003908/// ReplaceNodeResults - Replace the results of node with an illegal result
3909/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003910void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3911 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003912 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003913 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003914 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003915 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003916 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003917 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003918 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003919 Res = ExpandBIT_CONVERT(N, DAG);
3920 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003921 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003922 case ISD::SRA:
3923 Res = LowerShift(N, DAG, Subtarget);
3924 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003925 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003926 if (Res.getNode())
3927 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003928}
Chris Lattner27a6c732007-11-24 07:07:01 +00003929
Evan Chenga8e29892007-01-19 07:51:42 +00003930//===----------------------------------------------------------------------===//
3931// ARM Scheduler Hooks
3932//===----------------------------------------------------------------------===//
3933
3934MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003935ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3936 MachineBasicBlock *BB,
3937 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003938 unsigned dest = MI->getOperand(0).getReg();
3939 unsigned ptr = MI->getOperand(1).getReg();
3940 unsigned oldval = MI->getOperand(2).getReg();
3941 unsigned newval = MI->getOperand(3).getReg();
3942 unsigned scratch = BB->getParent()->getRegInfo()
3943 .createVirtualRegister(ARM::GPRRegisterClass);
3944 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3945 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003946 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003947
3948 unsigned ldrOpc, strOpc;
3949 switch (Size) {
3950 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003951 case 1:
3952 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3953 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3954 break;
3955 case 2:
3956 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3957 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3958 break;
3959 case 4:
3960 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3961 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3962 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003963 }
3964
3965 MachineFunction *MF = BB->getParent();
3966 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3967 MachineFunction::iterator It = BB;
3968 ++It; // insert the new blocks after the current block
3969
3970 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3971 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3972 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3973 MF->insert(It, loop1MBB);
3974 MF->insert(It, loop2MBB);
3975 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003976
3977 // Transfer the remainder of BB and its successor edges to exitMBB.
3978 exitMBB->splice(exitMBB->begin(), BB,
3979 llvm::next(MachineBasicBlock::iterator(MI)),
3980 BB->end());
3981 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003982
3983 // thisMBB:
3984 // ...
3985 // fallthrough --> loop1MBB
3986 BB->addSuccessor(loop1MBB);
3987
3988 // loop1MBB:
3989 // ldrex dest, [ptr]
3990 // cmp dest, oldval
3991 // bne exitMBB
3992 BB = loop1MBB;
3993 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003994 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003995 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003996 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3997 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003998 BB->addSuccessor(loop2MBB);
3999 BB->addSuccessor(exitMBB);
4000
4001 // loop2MBB:
4002 // strex scratch, newval, [ptr]
4003 // cmp scratch, #0
4004 // bne loop1MBB
4005 BB = loop2MBB;
4006 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4007 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004008 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004009 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004010 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4011 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004012 BB->addSuccessor(loop1MBB);
4013 BB->addSuccessor(exitMBB);
4014
4015 // exitMBB:
4016 // ...
4017 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004018
Dan Gohman14152b42010-07-06 20:24:04 +00004019 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004020
Jim Grosbach5278eb82009-12-11 01:42:04 +00004021 return BB;
4022}
4023
4024MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004025ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4026 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004027 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4028 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4029
4030 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004031 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004032 MachineFunction::iterator It = BB;
4033 ++It;
4034
4035 unsigned dest = MI->getOperand(0).getReg();
4036 unsigned ptr = MI->getOperand(1).getReg();
4037 unsigned incr = MI->getOperand(2).getReg();
4038 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004039
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004040 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004041 unsigned ldrOpc, strOpc;
4042 switch (Size) {
4043 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004044 case 1:
4045 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004046 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004047 break;
4048 case 2:
4049 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4050 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4051 break;
4052 case 4:
4053 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4054 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4055 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004056 }
4057
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004058 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4059 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4060 MF->insert(It, loopMBB);
4061 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004062
4063 // Transfer the remainder of BB and its successor edges to exitMBB.
4064 exitMBB->splice(exitMBB->begin(), BB,
4065 llvm::next(MachineBasicBlock::iterator(MI)),
4066 BB->end());
4067 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004068
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004069 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004070 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4071 unsigned scratch2 = (!BinOpcode) ? incr :
4072 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4073
4074 // thisMBB:
4075 // ...
4076 // fallthrough --> loopMBB
4077 BB->addSuccessor(loopMBB);
4078
4079 // loopMBB:
4080 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004081 // <binop> scratch2, dest, incr
4082 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004083 // cmp scratch, #0
4084 // bne- loopMBB
4085 // fallthrough --> exitMBB
4086 BB = loopMBB;
4087 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004088 if (BinOpcode) {
4089 // operand order needs to go the other way for NAND
4090 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4091 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4092 addReg(incr).addReg(dest)).addReg(0);
4093 else
4094 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4095 addReg(dest).addReg(incr)).addReg(0);
4096 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004097
4098 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4099 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004100 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004101 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004102 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4103 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004104
4105 BB->addSuccessor(loopMBB);
4106 BB->addSuccessor(exitMBB);
4107
4108 // exitMBB:
4109 // ...
4110 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004111
Dan Gohman14152b42010-07-06 20:24:04 +00004112 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004113
Jim Grosbachc3c23542009-12-14 04:22:04 +00004114 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004115}
4116
Evan Cheng218977b2010-07-13 19:27:42 +00004117static
4118MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4119 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4120 E = MBB->succ_end(); I != E; ++I)
4121 if (*I != Succ)
4122 return *I;
4123 llvm_unreachable("Expecting a BB with two successors!");
4124}
4125
Jim Grosbache801dc42009-12-12 01:40:06 +00004126MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004127ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004128 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004129 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004130 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004131 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004132 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004133 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004134 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004135 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004136
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004137 case ARM::ATOMIC_LOAD_ADD_I8:
4138 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4139 case ARM::ATOMIC_LOAD_ADD_I16:
4140 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4141 case ARM::ATOMIC_LOAD_ADD_I32:
4142 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004143
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004144 case ARM::ATOMIC_LOAD_AND_I8:
4145 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4146 case ARM::ATOMIC_LOAD_AND_I16:
4147 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4148 case ARM::ATOMIC_LOAD_AND_I32:
4149 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004150
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004151 case ARM::ATOMIC_LOAD_OR_I8:
4152 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4153 case ARM::ATOMIC_LOAD_OR_I16:
4154 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4155 case ARM::ATOMIC_LOAD_OR_I32:
4156 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004157
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004158 case ARM::ATOMIC_LOAD_XOR_I8:
4159 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4160 case ARM::ATOMIC_LOAD_XOR_I16:
4161 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4162 case ARM::ATOMIC_LOAD_XOR_I32:
4163 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004164
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004165 case ARM::ATOMIC_LOAD_NAND_I8:
4166 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4167 case ARM::ATOMIC_LOAD_NAND_I16:
4168 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4169 case ARM::ATOMIC_LOAD_NAND_I32:
4170 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004171
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004172 case ARM::ATOMIC_LOAD_SUB_I8:
4173 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4174 case ARM::ATOMIC_LOAD_SUB_I16:
4175 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4176 case ARM::ATOMIC_LOAD_SUB_I32:
4177 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004178
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004179 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4180 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4181 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004182
4183 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4184 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4185 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004186
Evan Cheng007ea272009-08-12 05:17:19 +00004187 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004188 // To "insert" a SELECT_CC instruction, we actually have to insert the
4189 // diamond control-flow pattern. The incoming instruction knows the
4190 // destination vreg to set, the condition code register to branch on, the
4191 // true/false values to select between, and a branch opcode to use.
4192 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004193 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004194 ++It;
4195
4196 // thisMBB:
4197 // ...
4198 // TrueVal = ...
4199 // cmpTY ccX, r1, r2
4200 // bCC copy1MBB
4201 // fallthrough --> copy0MBB
4202 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004203 MachineFunction *F = BB->getParent();
4204 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4205 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004206 F->insert(It, copy0MBB);
4207 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004208
4209 // Transfer the remainder of BB and its successor edges to sinkMBB.
4210 sinkMBB->splice(sinkMBB->begin(), BB,
4211 llvm::next(MachineBasicBlock::iterator(MI)),
4212 BB->end());
4213 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4214
Dan Gohman258c58c2010-07-06 15:49:48 +00004215 BB->addSuccessor(copy0MBB);
4216 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004217
Dan Gohman14152b42010-07-06 20:24:04 +00004218 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4219 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4220
Evan Chenga8e29892007-01-19 07:51:42 +00004221 // copy0MBB:
4222 // %FalseValue = ...
4223 // # fallthrough to sinkMBB
4224 BB = copy0MBB;
4225
4226 // Update machine-CFG edges
4227 BB->addSuccessor(sinkMBB);
4228
4229 // sinkMBB:
4230 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4231 // ...
4232 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004233 BuildMI(*BB, BB->begin(), dl,
4234 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004235 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4236 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4237
Dan Gohman14152b42010-07-06 20:24:04 +00004238 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004239 return BB;
4240 }
Evan Cheng86198642009-08-07 00:34:42 +00004241
Evan Cheng218977b2010-07-13 19:27:42 +00004242 case ARM::BCCi64:
4243 case ARM::BCCZi64: {
4244 // Compare both parts that make up the double comparison separately for
4245 // equality.
4246 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4247
4248 unsigned LHS1 = MI->getOperand(1).getReg();
4249 unsigned LHS2 = MI->getOperand(2).getReg();
4250 if (RHSisZero) {
4251 AddDefaultPred(BuildMI(BB, dl,
4252 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4253 .addReg(LHS1).addImm(0));
4254 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4255 .addReg(LHS2).addImm(0)
4256 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4257 } else {
4258 unsigned RHS1 = MI->getOperand(3).getReg();
4259 unsigned RHS2 = MI->getOperand(4).getReg();
4260 AddDefaultPred(BuildMI(BB, dl,
4261 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4262 .addReg(LHS1).addReg(RHS1));
4263 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4264 .addReg(LHS2).addReg(RHS2)
4265 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4266 }
4267
4268 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4269 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4270 if (MI->getOperand(0).getImm() == ARMCC::NE)
4271 std::swap(destMBB, exitMBB);
4272
4273 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4274 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4275 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4276 .addMBB(exitMBB);
4277
4278 MI->eraseFromParent(); // The pseudo instruction is gone now.
4279 return BB;
4280 }
Evan Chenga8e29892007-01-19 07:51:42 +00004281 }
4282}
4283
4284//===----------------------------------------------------------------------===//
4285// ARM Optimization Hooks
4286//===----------------------------------------------------------------------===//
4287
Chris Lattnerd1980a52009-03-12 06:52:53 +00004288static
4289SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4290 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004291 SelectionDAG &DAG = DCI.DAG;
4292 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004293 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004294 unsigned Opc = N->getOpcode();
4295 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4296 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4297 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4298 ISD::CondCode CC = ISD::SETCC_INVALID;
4299
4300 if (isSlctCC) {
4301 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4302 } else {
4303 SDValue CCOp = Slct.getOperand(0);
4304 if (CCOp.getOpcode() == ISD::SETCC)
4305 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4306 }
4307
4308 bool DoXform = false;
4309 bool InvCC = false;
4310 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4311 "Bad input!");
4312
4313 if (LHS.getOpcode() == ISD::Constant &&
4314 cast<ConstantSDNode>(LHS)->isNullValue()) {
4315 DoXform = true;
4316 } else if (CC != ISD::SETCC_INVALID &&
4317 RHS.getOpcode() == ISD::Constant &&
4318 cast<ConstantSDNode>(RHS)->isNullValue()) {
4319 std::swap(LHS, RHS);
4320 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004322 Op0.getOperand(0).getValueType();
4323 bool isInt = OpVT.isInteger();
4324 CC = ISD::getSetCCInverse(CC, isInt);
4325
4326 if (!TLI.isCondCodeLegal(CC, OpVT))
4327 return SDValue(); // Inverse operator isn't legal.
4328
4329 DoXform = true;
4330 InvCC = true;
4331 }
4332
4333 if (DoXform) {
4334 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4335 if (isSlctCC)
4336 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4337 Slct.getOperand(0), Slct.getOperand(1), CC);
4338 SDValue CCOp = Slct.getOperand(0);
4339 if (InvCC)
4340 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4341 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4342 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4343 CCOp, OtherOp, Result);
4344 }
4345 return SDValue();
4346}
4347
Bob Wilson3d5792a2010-07-29 20:34:14 +00004348/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4349/// operands N0 and N1. This is a helper for PerformADDCombine that is
4350/// called with the default operands, and if that fails, with commuted
4351/// operands.
4352static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4353 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004354 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4355 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4356 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4357 if (Result.getNode()) return Result;
4358 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004359 return SDValue();
4360}
4361
Bob Wilson3d5792a2010-07-29 20:34:14 +00004362/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4363///
4364static SDValue PerformADDCombine(SDNode *N,
4365 TargetLowering::DAGCombinerInfo &DCI) {
4366 SDValue N0 = N->getOperand(0);
4367 SDValue N1 = N->getOperand(1);
4368
4369 // First try with the default operand order.
4370 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4371 if (Result.getNode())
4372 return Result;
4373
4374 // If that didn't work, try again with the operands commuted.
4375 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4376}
4377
Chris Lattnerd1980a52009-03-12 06:52:53 +00004378/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004379///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004380static SDValue PerformSUBCombine(SDNode *N,
4381 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004382 SDValue N0 = N->getOperand(0);
4383 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004384
Chris Lattnerd1980a52009-03-12 06:52:53 +00004385 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4386 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4387 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4388 if (Result.getNode()) return Result;
4389 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004390
Chris Lattnerd1980a52009-03-12 06:52:53 +00004391 return SDValue();
4392}
4393
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004394static SDValue PerformMULCombine(SDNode *N,
4395 TargetLowering::DAGCombinerInfo &DCI,
4396 const ARMSubtarget *Subtarget) {
4397 SelectionDAG &DAG = DCI.DAG;
4398
4399 if (Subtarget->isThumb1Only())
4400 return SDValue();
4401
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004402 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4403 return SDValue();
4404
4405 EVT VT = N->getValueType(0);
4406 if (VT != MVT::i32)
4407 return SDValue();
4408
4409 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4410 if (!C)
4411 return SDValue();
4412
4413 uint64_t MulAmt = C->getZExtValue();
4414 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4415 ShiftAmt = ShiftAmt & (32 - 1);
4416 SDValue V = N->getOperand(0);
4417 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004418
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004419 SDValue Res;
4420 MulAmt >>= ShiftAmt;
4421 if (isPowerOf2_32(MulAmt - 1)) {
4422 // (mul x, 2^N + 1) => (add (shl x, N), x)
4423 Res = DAG.getNode(ISD::ADD, DL, VT,
4424 V, DAG.getNode(ISD::SHL, DL, VT,
4425 V, DAG.getConstant(Log2_32(MulAmt-1),
4426 MVT::i32)));
4427 } else if (isPowerOf2_32(MulAmt + 1)) {
4428 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4429 Res = DAG.getNode(ISD::SUB, DL, VT,
4430 DAG.getNode(ISD::SHL, DL, VT,
4431 V, DAG.getConstant(Log2_32(MulAmt+1),
4432 MVT::i32)),
4433 V);
4434 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004435 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004436
4437 if (ShiftAmt != 0)
4438 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4439 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004440
4441 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004442 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004443 return SDValue();
4444}
4445
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004446/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4447static SDValue PerformORCombine(SDNode *N,
4448 TargetLowering::DAGCombinerInfo &DCI,
4449 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004450 // Attempt to use immediate-form VORR
4451 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4452 DebugLoc dl = N->getDebugLoc();
4453 EVT VT = N->getValueType(0);
4454 SelectionDAG &DAG = DCI.DAG;
4455
4456 APInt SplatBits, SplatUndef;
4457 unsigned SplatBitSize;
4458 bool HasAnyUndefs;
4459 if (BVN && Subtarget->hasNEON() &&
4460 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4461 if (SplatBitSize <= 64) {
4462 EVT VorrVT;
4463 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4464 SplatUndef.getZExtValue(), SplatBitSize,
4465 DAG, VorrVT, VT.is128BitVector(), false);
4466 if (Val.getNode()) {
4467 SDValue Input =
4468 DAG.getNode(ISD::BIT_CONVERT, dl, VorrVT, N->getOperand(0));
4469 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
4470 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vorr);
4471 }
4472 }
4473 }
4474
Jim Grosbach54238562010-07-17 03:30:54 +00004475 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4476 // reasonable.
4477
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004478 // BFI is only available on V6T2+
4479 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4480 return SDValue();
4481
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004482 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004483 DebugLoc DL = N->getDebugLoc();
4484 // 1) or (and A, mask), val => ARMbfi A, val, mask
4485 // iff (val & mask) == val
4486 //
4487 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4488 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4489 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4490 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4491 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4492 // (i.e., copy a bitfield value into another bitfield of the same width)
4493 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004494 return SDValue();
4495
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004496 if (VT != MVT::i32)
4497 return SDValue();
4498
Jim Grosbach54238562010-07-17 03:30:54 +00004499
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004500 // The value and the mask need to be constants so we can verify this is
4501 // actually a bitfield set. If the mask is 0xffff, we can do better
4502 // via a movt instruction, so don't use BFI in that case.
4503 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4504 if (!C)
4505 return SDValue();
4506 unsigned Mask = C->getZExtValue();
4507 if (Mask == 0xffff)
4508 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004509 SDValue Res;
4510 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4511 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4512 unsigned Val = C->getZExtValue();
4513 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4514 return SDValue();
4515 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004516
Jim Grosbach54238562010-07-17 03:30:54 +00004517 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4518 DAG.getConstant(Val, MVT::i32),
4519 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004520
Jim Grosbach54238562010-07-17 03:30:54 +00004521 // Do not add new nodes to DAG combiner worklist.
4522 DCI.CombineTo(N, Res, false);
4523 } else if (N1.getOpcode() == ISD::AND) {
4524 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4525 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4526 if (!C)
4527 return SDValue();
4528 unsigned Mask2 = C->getZExtValue();
4529
4530 if (ARM::isBitFieldInvertedMask(Mask) &&
4531 ARM::isBitFieldInvertedMask(~Mask2) &&
4532 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4533 // The pack halfword instruction works better for masks that fit it,
4534 // so use that when it's available.
4535 if (Subtarget->hasT2ExtractPack() &&
4536 (Mask == 0xffff || Mask == 0xffff0000))
4537 return SDValue();
4538 // 2a
4539 unsigned lsb = CountTrailingZeros_32(Mask2);
4540 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4541 DAG.getConstant(lsb, MVT::i32));
4542 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4543 DAG.getConstant(Mask, MVT::i32));
4544 // Do not add new nodes to DAG combiner worklist.
4545 DCI.CombineTo(N, Res, false);
4546 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4547 ARM::isBitFieldInvertedMask(Mask2) &&
4548 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4549 // The pack halfword instruction works better for masks that fit it,
4550 // so use that when it's available.
4551 if (Subtarget->hasT2ExtractPack() &&
4552 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4553 return SDValue();
4554 // 2b
4555 unsigned lsb = CountTrailingZeros_32(Mask);
4556 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4557 DAG.getConstant(lsb, MVT::i32));
4558 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4559 DAG.getConstant(Mask2, MVT::i32));
4560 // Do not add new nodes to DAG combiner worklist.
4561 DCI.CombineTo(N, Res, false);
4562 }
4563 }
Owen Anderson60f48702010-11-03 23:15:26 +00004564
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004565 return SDValue();
4566}
4567
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004568/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4569/// ARMISD::VMOVRRD.
4570static SDValue PerformVMOVRRDCombine(SDNode *N,
4571 TargetLowering::DAGCombinerInfo &DCI) {
4572 // vmovrrd(vmovdrr x, y) -> x,y
4573 SDValue InDouble = N->getOperand(0);
4574 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4575 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4576 return SDValue();
4577}
4578
4579/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4580/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4581static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4582 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4583 SDValue Op0 = N->getOperand(0);
4584 SDValue Op1 = N->getOperand(1);
4585 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4586 Op0 = Op0.getOperand(0);
4587 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4588 Op1 = Op1.getOperand(0);
4589 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4590 Op0.getNode() == Op1.getNode() &&
4591 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4592 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4593 N->getValueType(0), Op0.getOperand(0));
4594 return SDValue();
4595}
4596
Bob Wilson75f02882010-09-17 22:59:05 +00004597/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4598/// ISD::BUILD_VECTOR.
4599static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4600 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4601 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4602 // into a pair of GPRs, which is fine when the value is used as a scalar,
4603 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004604 if (N->getNumOperands() == 2)
4605 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004606
4607 return SDValue();
4608}
4609
Bob Wilsonf20700c2010-10-27 20:38:28 +00004610/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4611/// ISD::VECTOR_SHUFFLE.
4612static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4613 // The LLVM shufflevector instruction does not require the shuffle mask
4614 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4615 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4616 // operands do not match the mask length, they are extended by concatenating
4617 // them with undef vectors. That is probably the right thing for other
4618 // targets, but for NEON it is better to concatenate two double-register
4619 // size vector operands into a single quad-register size vector. Do that
4620 // transformation here:
4621 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4622 // shuffle(concat(v1, v2), undef)
4623 SDValue Op0 = N->getOperand(0);
4624 SDValue Op1 = N->getOperand(1);
4625 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4626 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4627 Op0.getNumOperands() != 2 ||
4628 Op1.getNumOperands() != 2)
4629 return SDValue();
4630 SDValue Concat0Op1 = Op0.getOperand(1);
4631 SDValue Concat1Op1 = Op1.getOperand(1);
4632 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4633 Concat1Op1.getOpcode() != ISD::UNDEF)
4634 return SDValue();
4635 // Skip the transformation if any of the types are illegal.
4636 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4637 EVT VT = N->getValueType(0);
4638 if (!TLI.isTypeLegal(VT) ||
4639 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4640 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4641 return SDValue();
4642
4643 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4644 Op0.getOperand(0), Op1.getOperand(0));
4645 // Translate the shuffle mask.
4646 SmallVector<int, 16> NewMask;
4647 unsigned NumElts = VT.getVectorNumElements();
4648 unsigned HalfElts = NumElts/2;
4649 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4650 for (unsigned n = 0; n < NumElts; ++n) {
4651 int MaskElt = SVN->getMaskElt(n);
4652 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004653 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004654 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004655 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004656 NewElt = HalfElts + MaskElt - NumElts;
4657 NewMask.push_back(NewElt);
4658 }
4659 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4660 DAG.getUNDEF(VT), NewMask.data());
4661}
4662
Bob Wilson9e82bf12010-07-14 01:22:12 +00004663/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4664/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004665static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004666 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4667 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004668 SDValue Op = N->getOperand(0);
4669 EVT VT = N->getValueType(0);
4670
4671 // Ignore bit_converts.
4672 while (Op.getOpcode() == ISD::BIT_CONVERT)
4673 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004674 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004675 return SDValue();
4676
4677 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4678 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4679 // The canonical VMOV for a zero vector uses a 32-bit element size.
4680 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4681 unsigned EltBits;
4682 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4683 EltSize = 8;
4684 if (EltSize > VT.getVectorElementType().getSizeInBits())
4685 return SDValue();
4686
Bob Wilsonb68987e2010-09-22 22:27:30 +00004687 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004688}
4689
Bob Wilson5bafff32009-06-22 23:27:02 +00004690/// getVShiftImm - Check if this is a valid build_vector for the immediate
4691/// operand of a vector shift operation, where all the elements of the
4692/// build_vector must have the same constant integer value.
4693static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4694 // Ignore bit_converts.
4695 while (Op.getOpcode() == ISD::BIT_CONVERT)
4696 Op = Op.getOperand(0);
4697 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4698 APInt SplatBits, SplatUndef;
4699 unsigned SplatBitSize;
4700 bool HasAnyUndefs;
4701 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4702 HasAnyUndefs, ElementBits) ||
4703 SplatBitSize > ElementBits)
4704 return false;
4705 Cnt = SplatBits.getSExtValue();
4706 return true;
4707}
4708
4709/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4710/// operand of a vector shift left operation. That value must be in the range:
4711/// 0 <= Value < ElementBits for a left shift; or
4712/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004713static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004714 assert(VT.isVector() && "vector shift count is not a vector type");
4715 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4716 if (! getVShiftImm(Op, ElementBits, Cnt))
4717 return false;
4718 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4719}
4720
4721/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4722/// operand of a vector shift right operation. For a shift opcode, the value
4723/// is positive, but for an intrinsic the value count must be negative. The
4724/// absolute value must be in the range:
4725/// 1 <= |Value| <= ElementBits for a right shift; or
4726/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004727static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004728 int64_t &Cnt) {
4729 assert(VT.isVector() && "vector shift count is not a vector type");
4730 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4731 if (! getVShiftImm(Op, ElementBits, Cnt))
4732 return false;
4733 if (isIntrinsic)
4734 Cnt = -Cnt;
4735 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4736}
4737
4738/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4739static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4740 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4741 switch (IntNo) {
4742 default:
4743 // Don't do anything for most intrinsics.
4744 break;
4745
4746 // Vector shifts: check for immediate versions and lower them.
4747 // Note: This is done during DAG combining instead of DAG legalizing because
4748 // the build_vectors for 64-bit vector element shift counts are generally
4749 // not legal, and it is hard to see their values after they get legalized to
4750 // loads from a constant pool.
4751 case Intrinsic::arm_neon_vshifts:
4752 case Intrinsic::arm_neon_vshiftu:
4753 case Intrinsic::arm_neon_vshiftls:
4754 case Intrinsic::arm_neon_vshiftlu:
4755 case Intrinsic::arm_neon_vshiftn:
4756 case Intrinsic::arm_neon_vrshifts:
4757 case Intrinsic::arm_neon_vrshiftu:
4758 case Intrinsic::arm_neon_vrshiftn:
4759 case Intrinsic::arm_neon_vqshifts:
4760 case Intrinsic::arm_neon_vqshiftu:
4761 case Intrinsic::arm_neon_vqshiftsu:
4762 case Intrinsic::arm_neon_vqshiftns:
4763 case Intrinsic::arm_neon_vqshiftnu:
4764 case Intrinsic::arm_neon_vqshiftnsu:
4765 case Intrinsic::arm_neon_vqrshiftns:
4766 case Intrinsic::arm_neon_vqrshiftnu:
4767 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004768 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004769 int64_t Cnt;
4770 unsigned VShiftOpc = 0;
4771
4772 switch (IntNo) {
4773 case Intrinsic::arm_neon_vshifts:
4774 case Intrinsic::arm_neon_vshiftu:
4775 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4776 VShiftOpc = ARMISD::VSHL;
4777 break;
4778 }
4779 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4780 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4781 ARMISD::VSHRs : ARMISD::VSHRu);
4782 break;
4783 }
4784 return SDValue();
4785
4786 case Intrinsic::arm_neon_vshiftls:
4787 case Intrinsic::arm_neon_vshiftlu:
4788 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4789 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004790 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004791
4792 case Intrinsic::arm_neon_vrshifts:
4793 case Intrinsic::arm_neon_vrshiftu:
4794 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4795 break;
4796 return SDValue();
4797
4798 case Intrinsic::arm_neon_vqshifts:
4799 case Intrinsic::arm_neon_vqshiftu:
4800 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4801 break;
4802 return SDValue();
4803
4804 case Intrinsic::arm_neon_vqshiftsu:
4805 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4806 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004807 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004808
4809 case Intrinsic::arm_neon_vshiftn:
4810 case Intrinsic::arm_neon_vrshiftn:
4811 case Intrinsic::arm_neon_vqshiftns:
4812 case Intrinsic::arm_neon_vqshiftnu:
4813 case Intrinsic::arm_neon_vqshiftnsu:
4814 case Intrinsic::arm_neon_vqrshiftns:
4815 case Intrinsic::arm_neon_vqrshiftnu:
4816 case Intrinsic::arm_neon_vqrshiftnsu:
4817 // Narrowing shifts require an immediate right shift.
4818 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4819 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004820 llvm_unreachable("invalid shift count for narrowing vector shift "
4821 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004822
4823 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004824 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004825 }
4826
4827 switch (IntNo) {
4828 case Intrinsic::arm_neon_vshifts:
4829 case Intrinsic::arm_neon_vshiftu:
4830 // Opcode already set above.
4831 break;
4832 case Intrinsic::arm_neon_vshiftls:
4833 case Intrinsic::arm_neon_vshiftlu:
4834 if (Cnt == VT.getVectorElementType().getSizeInBits())
4835 VShiftOpc = ARMISD::VSHLLi;
4836 else
4837 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4838 ARMISD::VSHLLs : ARMISD::VSHLLu);
4839 break;
4840 case Intrinsic::arm_neon_vshiftn:
4841 VShiftOpc = ARMISD::VSHRN; break;
4842 case Intrinsic::arm_neon_vrshifts:
4843 VShiftOpc = ARMISD::VRSHRs; break;
4844 case Intrinsic::arm_neon_vrshiftu:
4845 VShiftOpc = ARMISD::VRSHRu; break;
4846 case Intrinsic::arm_neon_vrshiftn:
4847 VShiftOpc = ARMISD::VRSHRN; break;
4848 case Intrinsic::arm_neon_vqshifts:
4849 VShiftOpc = ARMISD::VQSHLs; break;
4850 case Intrinsic::arm_neon_vqshiftu:
4851 VShiftOpc = ARMISD::VQSHLu; break;
4852 case Intrinsic::arm_neon_vqshiftsu:
4853 VShiftOpc = ARMISD::VQSHLsu; break;
4854 case Intrinsic::arm_neon_vqshiftns:
4855 VShiftOpc = ARMISD::VQSHRNs; break;
4856 case Intrinsic::arm_neon_vqshiftnu:
4857 VShiftOpc = ARMISD::VQSHRNu; break;
4858 case Intrinsic::arm_neon_vqshiftnsu:
4859 VShiftOpc = ARMISD::VQSHRNsu; break;
4860 case Intrinsic::arm_neon_vqrshiftns:
4861 VShiftOpc = ARMISD::VQRSHRNs; break;
4862 case Intrinsic::arm_neon_vqrshiftnu:
4863 VShiftOpc = ARMISD::VQRSHRNu; break;
4864 case Intrinsic::arm_neon_vqrshiftnsu:
4865 VShiftOpc = ARMISD::VQRSHRNsu; break;
4866 }
4867
4868 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004870 }
4871
4872 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004874 int64_t Cnt;
4875 unsigned VShiftOpc = 0;
4876
4877 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4878 VShiftOpc = ARMISD::VSLI;
4879 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4880 VShiftOpc = ARMISD::VSRI;
4881 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004882 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004883 }
4884
4885 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4886 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004888 }
4889
4890 case Intrinsic::arm_neon_vqrshifts:
4891 case Intrinsic::arm_neon_vqrshiftu:
4892 // No immediate versions of these to check for.
4893 break;
4894 }
4895
4896 return SDValue();
4897}
4898
4899/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4900/// lowers them. As with the vector shift intrinsics, this is done during DAG
4901/// combining instead of DAG legalizing because the build_vectors for 64-bit
4902/// vector element shift counts are generally not legal, and it is hard to see
4903/// their values after they get legalized to loads from a constant pool.
4904static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4905 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004907
4908 // Nothing to be done for scalar shifts.
4909 if (! VT.isVector())
4910 return SDValue();
4911
4912 assert(ST->hasNEON() && "unexpected vector shift");
4913 int64_t Cnt;
4914
4915 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004916 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004917
4918 case ISD::SHL:
4919 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4920 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004922 break;
4923
4924 case ISD::SRA:
4925 case ISD::SRL:
4926 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4927 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4928 ARMISD::VSHRs : ARMISD::VSHRu);
4929 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004931 }
4932 }
4933 return SDValue();
4934}
4935
4936/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4937/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4938static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4939 const ARMSubtarget *ST) {
4940 SDValue N0 = N->getOperand(0);
4941
4942 // Check for sign- and zero-extensions of vector extract operations of 8-
4943 // and 16-bit vector elements. NEON supports these directly. They are
4944 // handled during DAG combining because type legalization will promote them
4945 // to 32-bit types and it is messy to recognize the operations after that.
4946 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4947 SDValue Vec = N0.getOperand(0);
4948 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT VT = N->getValueType(0);
4950 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4952
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (VT == MVT::i32 &&
4954 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00004955 TLI.isTypeLegal(Vec.getValueType()) &&
4956 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004957
4958 unsigned Opc = 0;
4959 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004960 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004961 case ISD::SIGN_EXTEND:
4962 Opc = ARMISD::VGETLANEs;
4963 break;
4964 case ISD::ZERO_EXTEND:
4965 case ISD::ANY_EXTEND:
4966 Opc = ARMISD::VGETLANEu;
4967 break;
4968 }
4969 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4970 }
4971 }
4972
4973 return SDValue();
4974}
4975
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004976/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4977/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4978static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4979 const ARMSubtarget *ST) {
4980 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004981 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004982 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4983 // a NaN; only do the transformation when it matches that behavior.
4984
4985 // For now only do this when using NEON for FP operations; if using VFP, it
4986 // is not obvious that the benefit outweighs the cost of switching to the
4987 // NEON pipeline.
4988 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4989 N->getValueType(0) != MVT::f32)
4990 return SDValue();
4991
4992 SDValue CondLHS = N->getOperand(0);
4993 SDValue CondRHS = N->getOperand(1);
4994 SDValue LHS = N->getOperand(2);
4995 SDValue RHS = N->getOperand(3);
4996 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4997
4998 unsigned Opcode = 0;
4999 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005000 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005001 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005002 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005003 IsReversed = true ; // x CC y ? y : x
5004 } else {
5005 return SDValue();
5006 }
5007
Bob Wilsone742bb52010-02-24 22:15:53 +00005008 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005009 switch (CC) {
5010 default: break;
5011 case ISD::SETOLT:
5012 case ISD::SETOLE:
5013 case ISD::SETLT:
5014 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005015 case ISD::SETULT:
5016 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005017 // If LHS is NaN, an ordered comparison will be false and the result will
5018 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5019 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5020 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5021 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5022 break;
5023 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5024 // will return -0, so vmin can only be used for unsafe math or if one of
5025 // the operands is known to be nonzero.
5026 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5027 !UnsafeFPMath &&
5028 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5029 break;
5030 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005031 break;
5032
5033 case ISD::SETOGT:
5034 case ISD::SETOGE:
5035 case ISD::SETGT:
5036 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005037 case ISD::SETUGT:
5038 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005039 // If LHS is NaN, an ordered comparison will be false and the result will
5040 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5041 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5042 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5043 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5044 break;
5045 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5046 // will return +0, so vmax can only be used for unsafe math or if one of
5047 // the operands is known to be nonzero.
5048 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5049 !UnsafeFPMath &&
5050 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5051 break;
5052 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005053 break;
5054 }
5055
5056 if (!Opcode)
5057 return SDValue();
5058 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5059}
5060
Dan Gohman475871a2008-07-27 21:46:04 +00005061SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005062 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005063 switch (N->getOpcode()) {
5064 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005065 case ISD::ADD: return PerformADDCombine(N, DCI);
5066 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005067 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005068 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00005069 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005070 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5071 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005072 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005073 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005074 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005075 case ISD::SHL:
5076 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005077 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005078 case ISD::SIGN_EXTEND:
5079 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005080 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5081 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005082 }
Dan Gohman475871a2008-07-27 21:46:04 +00005083 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005084}
5085
Bill Wendlingaf566342009-08-15 21:21:19 +00005086bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005087 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005088 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005089
5090 switch (VT.getSimpleVT().SimpleTy) {
5091 default:
5092 return false;
5093 case MVT::i8:
5094 case MVT::i16:
5095 case MVT::i32:
5096 return true;
5097 // FIXME: VLD1 etc with standard alignment is legal.
5098 }
5099}
5100
Evan Chenge6c835f2009-08-14 20:09:37 +00005101static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5102 if (V < 0)
5103 return false;
5104
5105 unsigned Scale = 1;
5106 switch (VT.getSimpleVT().SimpleTy) {
5107 default: return false;
5108 case MVT::i1:
5109 case MVT::i8:
5110 // Scale == 1;
5111 break;
5112 case MVT::i16:
5113 // Scale == 2;
5114 Scale = 2;
5115 break;
5116 case MVT::i32:
5117 // Scale == 4;
5118 Scale = 4;
5119 break;
5120 }
5121
5122 if ((V & (Scale - 1)) != 0)
5123 return false;
5124 V /= Scale;
5125 return V == (V & ((1LL << 5) - 1));
5126}
5127
5128static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5129 const ARMSubtarget *Subtarget) {
5130 bool isNeg = false;
5131 if (V < 0) {
5132 isNeg = true;
5133 V = - V;
5134 }
5135
5136 switch (VT.getSimpleVT().SimpleTy) {
5137 default: return false;
5138 case MVT::i1:
5139 case MVT::i8:
5140 case MVT::i16:
5141 case MVT::i32:
5142 // + imm12 or - imm8
5143 if (isNeg)
5144 return V == (V & ((1LL << 8) - 1));
5145 return V == (V & ((1LL << 12) - 1));
5146 case MVT::f32:
5147 case MVT::f64:
5148 // Same as ARM mode. FIXME: NEON?
5149 if (!Subtarget->hasVFP2())
5150 return false;
5151 if ((V & 3) != 0)
5152 return false;
5153 V >>= 2;
5154 return V == (V & ((1LL << 8) - 1));
5155 }
5156}
5157
Evan Chengb01fad62007-03-12 23:30:29 +00005158/// isLegalAddressImmediate - Return true if the integer value can be used
5159/// as the offset of the target addressing mode for load / store of the
5160/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005161static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005162 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005163 if (V == 0)
5164 return true;
5165
Evan Cheng65011532009-03-09 19:15:00 +00005166 if (!VT.isSimple())
5167 return false;
5168
Evan Chenge6c835f2009-08-14 20:09:37 +00005169 if (Subtarget->isThumb1Only())
5170 return isLegalT1AddressImmediate(V, VT);
5171 else if (Subtarget->isThumb2())
5172 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005173
Evan Chenge6c835f2009-08-14 20:09:37 +00005174 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005175 if (V < 0)
5176 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005178 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 case MVT::i1:
5180 case MVT::i8:
5181 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005182 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005183 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005184 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005185 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005186 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 case MVT::f32:
5188 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005189 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005190 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005191 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005192 return false;
5193 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005194 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005195 }
Evan Chenga8e29892007-01-19 07:51:42 +00005196}
5197
Evan Chenge6c835f2009-08-14 20:09:37 +00005198bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5199 EVT VT) const {
5200 int Scale = AM.Scale;
5201 if (Scale < 0)
5202 return false;
5203
5204 switch (VT.getSimpleVT().SimpleTy) {
5205 default: return false;
5206 case MVT::i1:
5207 case MVT::i8:
5208 case MVT::i16:
5209 case MVT::i32:
5210 if (Scale == 1)
5211 return true;
5212 // r + r << imm
5213 Scale = Scale & ~1;
5214 return Scale == 2 || Scale == 4 || Scale == 8;
5215 case MVT::i64:
5216 // r + r
5217 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5218 return true;
5219 return false;
5220 case MVT::isVoid:
5221 // Note, we allow "void" uses (basically, uses that aren't loads or
5222 // stores), because arm allows folding a scale into many arithmetic
5223 // operations. This should be made more precise and revisited later.
5224
5225 // Allow r << imm, but the imm has to be a multiple of two.
5226 if (Scale & 1) return false;
5227 return isPowerOf2_32(Scale);
5228 }
5229}
5230
Chris Lattner37caf8c2007-04-09 23:33:39 +00005231/// isLegalAddressingMode - Return true if the addressing mode represented
5232/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005233bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005234 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005235 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005236 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005237 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005238
Chris Lattner37caf8c2007-04-09 23:33:39 +00005239 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005240 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005241 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005242
Chris Lattner37caf8c2007-04-09 23:33:39 +00005243 switch (AM.Scale) {
5244 case 0: // no scale reg, must be "r+i" or "r", or "i".
5245 break;
5246 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005247 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005248 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005249 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005250 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005251 // ARM doesn't support any R+R*scale+imm addr modes.
5252 if (AM.BaseOffs)
5253 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005254
Bob Wilson2c7dab12009-04-08 17:55:28 +00005255 if (!VT.isSimple())
5256 return false;
5257
Evan Chenge6c835f2009-08-14 20:09:37 +00005258 if (Subtarget->isThumb2())
5259 return isLegalT2ScaledAddressingMode(AM, VT);
5260
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005261 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005263 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 case MVT::i1:
5265 case MVT::i8:
5266 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005267 if (Scale < 0) Scale = -Scale;
5268 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005269 return true;
5270 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005271 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005273 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005274 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005275 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005276 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005277 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005278
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005280 // Note, we allow "void" uses (basically, uses that aren't loads or
5281 // stores), because arm allows folding a scale into many arithmetic
5282 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005283
Chris Lattner37caf8c2007-04-09 23:33:39 +00005284 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005285 if (Scale & 1) return false;
5286 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005287 }
5288 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005289 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005290 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005291}
5292
Evan Cheng77e47512009-11-11 19:05:52 +00005293/// isLegalICmpImmediate - Return true if the specified immediate is legal
5294/// icmp immediate, that is the target has icmp instructions which can compare
5295/// a register against the immediate without having to materialize the
5296/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005297bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005298 if (!Subtarget->isThumb())
5299 return ARM_AM::getSOImmVal(Imm) != -1;
5300 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005301 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005302 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005303}
5304
Owen Andersone50ed302009-08-10 22:56:29 +00005305static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005306 bool isSEXTLoad, SDValue &Base,
5307 SDValue &Offset, bool &isInc,
5308 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005309 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5310 return false;
5311
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005313 // AddressingMode 3
5314 Base = Ptr->getOperand(0);
5315 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005316 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005317 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005318 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005319 isInc = false;
5320 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5321 return true;
5322 }
5323 }
5324 isInc = (Ptr->getOpcode() == ISD::ADD);
5325 Offset = Ptr->getOperand(1);
5326 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005328 // AddressingMode 2
5329 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005330 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005331 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005332 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005333 isInc = false;
5334 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5335 Base = Ptr->getOperand(0);
5336 return true;
5337 }
5338 }
5339
5340 if (Ptr->getOpcode() == ISD::ADD) {
5341 isInc = true;
5342 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5343 if (ShOpcVal != ARM_AM::no_shift) {
5344 Base = Ptr->getOperand(1);
5345 Offset = Ptr->getOperand(0);
5346 } else {
5347 Base = Ptr->getOperand(0);
5348 Offset = Ptr->getOperand(1);
5349 }
5350 return true;
5351 }
5352
5353 isInc = (Ptr->getOpcode() == ISD::ADD);
5354 Base = Ptr->getOperand(0);
5355 Offset = Ptr->getOperand(1);
5356 return true;
5357 }
5358
Jim Grosbache5165492009-11-09 00:11:35 +00005359 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005360 return false;
5361}
5362
Owen Andersone50ed302009-08-10 22:56:29 +00005363static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005364 bool isSEXTLoad, SDValue &Base,
5365 SDValue &Offset, bool &isInc,
5366 SelectionDAG &DAG) {
5367 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5368 return false;
5369
5370 Base = Ptr->getOperand(0);
5371 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5372 int RHSC = (int)RHS->getZExtValue();
5373 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5374 assert(Ptr->getOpcode() == ISD::ADD);
5375 isInc = false;
5376 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5377 return true;
5378 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5379 isInc = Ptr->getOpcode() == ISD::ADD;
5380 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5381 return true;
5382 }
5383 }
5384
5385 return false;
5386}
5387
Evan Chenga8e29892007-01-19 07:51:42 +00005388/// getPreIndexedAddressParts - returns true by value, base pointer and
5389/// offset pointer and addressing mode by reference if the node's address
5390/// can be legally represented as pre-indexed load / store address.
5391bool
Dan Gohman475871a2008-07-27 21:46:04 +00005392ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5393 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005394 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005395 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005396 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005397 return false;
5398
Owen Andersone50ed302009-08-10 22:56:29 +00005399 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005401 bool isSEXTLoad = false;
5402 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5403 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005404 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005405 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5406 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5407 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005408 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005409 } else
5410 return false;
5411
5412 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005413 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005414 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005415 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5416 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005417 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005418 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005419 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005420 if (!isLegal)
5421 return false;
5422
5423 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5424 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005425}
5426
5427/// getPostIndexedAddressParts - returns true by value, base pointer and
5428/// offset pointer and addressing mode by reference if this node can be
5429/// combined with a load / store to form a post-indexed load / store.
5430bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005431 SDValue &Base,
5432 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005433 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005434 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005435 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005436 return false;
5437
Owen Andersone50ed302009-08-10 22:56:29 +00005438 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005440 bool isSEXTLoad = false;
5441 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005442 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005443 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005444 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5445 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005446 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005447 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005448 } else
5449 return false;
5450
5451 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005452 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005453 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005454 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005455 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005456 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005457 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5458 isInc, DAG);
5459 if (!isLegal)
5460 return false;
5461
Evan Cheng28dad2a2010-05-18 21:31:17 +00005462 if (Ptr != Base) {
5463 // Swap base ptr and offset to catch more post-index load / store when
5464 // it's legal. In Thumb2 mode, offset must be an immediate.
5465 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5466 !Subtarget->isThumb2())
5467 std::swap(Base, Offset);
5468
5469 // Post-indexed load / store update the base pointer.
5470 if (Ptr != Base)
5471 return false;
5472 }
5473
Evan Chenge88d5ce2009-07-02 07:28:31 +00005474 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5475 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005476}
5477
Dan Gohman475871a2008-07-27 21:46:04 +00005478void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005479 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005480 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005481 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005482 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005483 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005484 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005485 switch (Op.getOpcode()) {
5486 default: break;
5487 case ARMISD::CMOV: {
5488 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005489 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005490 if (KnownZero == 0 && KnownOne == 0) return;
5491
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005492 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005493 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5494 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005495 KnownZero &= KnownZeroRHS;
5496 KnownOne &= KnownOneRHS;
5497 return;
5498 }
5499 }
5500}
5501
5502//===----------------------------------------------------------------------===//
5503// ARM Inline Assembly Support
5504//===----------------------------------------------------------------------===//
5505
5506/// getConstraintType - Given a constraint letter, return the type of
5507/// constraint it is for this target.
5508ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005509ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5510 if (Constraint.size() == 1) {
5511 switch (Constraint[0]) {
5512 default: break;
5513 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005514 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005515 }
Evan Chenga8e29892007-01-19 07:51:42 +00005516 }
Chris Lattner4234f572007-03-25 02:14:49 +00005517 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005518}
5519
John Thompson44ab89e2010-10-29 17:29:13 +00005520/// Examine constraint type and operand type and determine a weight value.
5521/// This object must already have been set up with the operand type
5522/// and the current alternative constraint selected.
5523TargetLowering::ConstraintWeight
5524ARMTargetLowering::getSingleConstraintMatchWeight(
5525 AsmOperandInfo &info, const char *constraint) const {
5526 ConstraintWeight weight = CW_Invalid;
5527 Value *CallOperandVal = info.CallOperandVal;
5528 // If we don't have a value, we can't do a match,
5529 // but allow it at the lowest weight.
5530 if (CallOperandVal == NULL)
5531 return CW_Default;
5532 const Type *type = CallOperandVal->getType();
5533 // Look at the constraint type.
5534 switch (*constraint) {
5535 default:
5536 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5537 break;
5538 case 'l':
5539 if (type->isIntegerTy()) {
5540 if (Subtarget->isThumb())
5541 weight = CW_SpecificReg;
5542 else
5543 weight = CW_Register;
5544 }
5545 break;
5546 case 'w':
5547 if (type->isFloatingPointTy())
5548 weight = CW_Register;
5549 break;
5550 }
5551 return weight;
5552}
5553
Bob Wilson2dc4f542009-03-20 22:42:55 +00005554std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005555ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005556 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005557 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005558 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005559 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005560 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005561 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005562 return std::make_pair(0U, ARM::tGPRRegisterClass);
5563 else
5564 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005565 case 'r':
5566 return std::make_pair(0U, ARM::GPRRegisterClass);
5567 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005569 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005570 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005571 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005572 if (VT.getSizeInBits() == 128)
5573 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005574 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005575 }
5576 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005577 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005578 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005579
Evan Chenga8e29892007-01-19 07:51:42 +00005580 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5581}
5582
5583std::vector<unsigned> ARMTargetLowering::
5584getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005585 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005586 if (Constraint.size() != 1)
5587 return std::vector<unsigned>();
5588
5589 switch (Constraint[0]) { // GCC ARM Constraint Letters
5590 default: break;
5591 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005592 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5593 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5594 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005595 case 'r':
5596 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5597 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5598 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5599 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005600 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005602 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5603 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5604 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5605 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5606 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5607 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5608 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5609 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005610 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005611 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5612 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5613 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5614 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005615 if (VT.getSizeInBits() == 128)
5616 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5617 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005618 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005619 }
5620
5621 return std::vector<unsigned>();
5622}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005623
5624/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5625/// vector. If it is invalid, don't add anything to Ops.
5626void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5627 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005628 std::vector<SDValue>&Ops,
5629 SelectionDAG &DAG) const {
5630 SDValue Result(0, 0);
5631
5632 switch (Constraint) {
5633 default: break;
5634 case 'I': case 'J': case 'K': case 'L':
5635 case 'M': case 'N': case 'O':
5636 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5637 if (!C)
5638 return;
5639
5640 int64_t CVal64 = C->getSExtValue();
5641 int CVal = (int) CVal64;
5642 // None of these constraints allow values larger than 32 bits. Check
5643 // that the value fits in an int.
5644 if (CVal != CVal64)
5645 return;
5646
5647 switch (Constraint) {
5648 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005649 if (Subtarget->isThumb1Only()) {
5650 // This must be a constant between 0 and 255, for ADD
5651 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005652 if (CVal >= 0 && CVal <= 255)
5653 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005654 } else if (Subtarget->isThumb2()) {
5655 // A constant that can be used as an immediate value in a
5656 // data-processing instruction.
5657 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5658 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005659 } else {
5660 // A constant that can be used as an immediate value in a
5661 // data-processing instruction.
5662 if (ARM_AM::getSOImmVal(CVal) != -1)
5663 break;
5664 }
5665 return;
5666
5667 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005668 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005669 // This must be a constant between -255 and -1, for negated ADD
5670 // immediates. This can be used in GCC with an "n" modifier that
5671 // prints the negated value, for use with SUB instructions. It is
5672 // not useful otherwise but is implemented for compatibility.
5673 if (CVal >= -255 && CVal <= -1)
5674 break;
5675 } else {
5676 // This must be a constant between -4095 and 4095. It is not clear
5677 // what this constraint is intended for. Implemented for
5678 // compatibility with GCC.
5679 if (CVal >= -4095 && CVal <= 4095)
5680 break;
5681 }
5682 return;
5683
5684 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005685 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005686 // A 32-bit value where only one byte has a nonzero value. Exclude
5687 // zero to match GCC. This constraint is used by GCC internally for
5688 // constants that can be loaded with a move/shift combination.
5689 // It is not useful otherwise but is implemented for compatibility.
5690 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5691 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005692 } else if (Subtarget->isThumb2()) {
5693 // A constant whose bitwise inverse can be used as an immediate
5694 // value in a data-processing instruction. This can be used in GCC
5695 // with a "B" modifier that prints the inverted value, for use with
5696 // BIC and MVN instructions. It is not useful otherwise but is
5697 // implemented for compatibility.
5698 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5699 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005700 } else {
5701 // A constant whose bitwise inverse can be used as an immediate
5702 // value in a data-processing instruction. This can be used in GCC
5703 // with a "B" modifier that prints the inverted value, for use with
5704 // BIC and MVN instructions. It is not useful otherwise but is
5705 // implemented for compatibility.
5706 if (ARM_AM::getSOImmVal(~CVal) != -1)
5707 break;
5708 }
5709 return;
5710
5711 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005712 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005713 // This must be a constant between -7 and 7,
5714 // for 3-operand ADD/SUB immediate instructions.
5715 if (CVal >= -7 && CVal < 7)
5716 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005717 } else if (Subtarget->isThumb2()) {
5718 // A constant whose negation can be used as an immediate value in a
5719 // data-processing instruction. This can be used in GCC with an "n"
5720 // modifier that prints the negated value, for use with SUB
5721 // instructions. It is not useful otherwise but is implemented for
5722 // compatibility.
5723 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5724 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005725 } else {
5726 // A constant whose negation can be used as an immediate value in a
5727 // data-processing instruction. This can be used in GCC with an "n"
5728 // modifier that prints the negated value, for use with SUB
5729 // instructions. It is not useful otherwise but is implemented for
5730 // compatibility.
5731 if (ARM_AM::getSOImmVal(-CVal) != -1)
5732 break;
5733 }
5734 return;
5735
5736 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005737 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005738 // This must be a multiple of 4 between 0 and 1020, for
5739 // ADD sp + immediate.
5740 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5741 break;
5742 } else {
5743 // A power of two or a constant between 0 and 32. This is used in
5744 // GCC for the shift amount on shifted register operands, but it is
5745 // useful in general for any shift amounts.
5746 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5747 break;
5748 }
5749 return;
5750
5751 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005752 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005753 // This must be a constant between 0 and 31, for shift amounts.
5754 if (CVal >= 0 && CVal <= 31)
5755 break;
5756 }
5757 return;
5758
5759 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005760 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005761 // This must be a multiple of 4 between -508 and 508, for
5762 // ADD/SUB sp = sp + immediate.
5763 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5764 break;
5765 }
5766 return;
5767 }
5768 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5769 break;
5770 }
5771
5772 if (Result.getNode()) {
5773 Ops.push_back(Result);
5774 return;
5775 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005776 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005777}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005778
5779bool
5780ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5781 // The ARM target isn't yet aware of offsets.
5782 return false;
5783}
Evan Cheng39382422009-10-28 01:44:26 +00005784
5785int ARM::getVFPf32Imm(const APFloat &FPImm) {
5786 APInt Imm = FPImm.bitcastToAPInt();
5787 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5788 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5789 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5790
5791 // We can handle 4 bits of mantissa.
5792 // mantissa = (16+UInt(e:f:g:h))/16.
5793 if (Mantissa & 0x7ffff)
5794 return -1;
5795 Mantissa >>= 19;
5796 if ((Mantissa & 0xf) != Mantissa)
5797 return -1;
5798
5799 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5800 if (Exp < -3 || Exp > 4)
5801 return -1;
5802 Exp = ((Exp+3) & 0x7) ^ 4;
5803
5804 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5805}
5806
5807int ARM::getVFPf64Imm(const APFloat &FPImm) {
5808 APInt Imm = FPImm.bitcastToAPInt();
5809 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5810 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5811 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5812
5813 // We can handle 4 bits of mantissa.
5814 // mantissa = (16+UInt(e:f:g:h))/16.
5815 if (Mantissa & 0xffffffffffffLL)
5816 return -1;
5817 Mantissa >>= 48;
5818 if ((Mantissa & 0xf) != Mantissa)
5819 return -1;
5820
5821 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5822 if (Exp < -3 || Exp > 4)
5823 return -1;
5824 Exp = ((Exp+3) & 0x7) ^ 4;
5825
5826 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5827}
5828
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005829bool ARM::isBitFieldInvertedMask(unsigned v) {
5830 if (v == 0xffffffff)
5831 return 0;
5832 // there can be 1's on either or both "outsides", all the "inside"
5833 // bits must be 0's
5834 unsigned int lsb = 0, msb = 31;
5835 while (v & (1 << msb)) --msb;
5836 while (v & (1 << lsb)) ++lsb;
5837 for (unsigned int i = lsb; i <= msb; ++i) {
5838 if (v & (1 << i))
5839 return 0;
5840 }
5841 return 1;
5842}
5843
Evan Cheng39382422009-10-28 01:44:26 +00005844/// isFPImmLegal - Returns true if the target can instruction select the
5845/// specified FP immediate natively. If false, the legalizer will
5846/// materialize the FP immediate as a load from a constant pool.
5847bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5848 if (!Subtarget->hasVFP3())
5849 return false;
5850 if (VT == MVT::f32)
5851 return ARM::getVFPf32Imm(Imm) != -1;
5852 if (VT == MVT::f64)
5853 return ARM::getVFPf64Imm(Imm) != -1;
5854 return false;
5855}
Bob Wilson65ffec42010-09-21 17:56:22 +00005856
5857/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5858/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5859/// specified in the intrinsic calls.
5860bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5861 const CallInst &I,
5862 unsigned Intrinsic) const {
5863 switch (Intrinsic) {
5864 case Intrinsic::arm_neon_vld1:
5865 case Intrinsic::arm_neon_vld2:
5866 case Intrinsic::arm_neon_vld3:
5867 case Intrinsic::arm_neon_vld4:
5868 case Intrinsic::arm_neon_vld2lane:
5869 case Intrinsic::arm_neon_vld3lane:
5870 case Intrinsic::arm_neon_vld4lane: {
5871 Info.opc = ISD::INTRINSIC_W_CHAIN;
5872 // Conservatively set memVT to the entire set of vectors loaded.
5873 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5874 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5875 Info.ptrVal = I.getArgOperand(0);
5876 Info.offset = 0;
5877 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5878 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5879 Info.vol = false; // volatile loads with NEON intrinsics not supported
5880 Info.readMem = true;
5881 Info.writeMem = false;
5882 return true;
5883 }
5884 case Intrinsic::arm_neon_vst1:
5885 case Intrinsic::arm_neon_vst2:
5886 case Intrinsic::arm_neon_vst3:
5887 case Intrinsic::arm_neon_vst4:
5888 case Intrinsic::arm_neon_vst2lane:
5889 case Intrinsic::arm_neon_vst3lane:
5890 case Intrinsic::arm_neon_vst4lane: {
5891 Info.opc = ISD::INTRINSIC_VOID;
5892 // Conservatively set memVT to the entire set of vectors stored.
5893 unsigned NumElts = 0;
5894 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5895 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5896 if (!ArgTy->isVectorTy())
5897 break;
5898 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5899 }
5900 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5901 Info.ptrVal = I.getArgOperand(0);
5902 Info.offset = 0;
5903 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5904 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5905 Info.vol = false; // volatile stores with NEON intrinsics not supported
5906 Info.readMem = false;
5907 Info.writeMem = true;
5908 return true;
5909 }
5910 default:
5911 break;
5912 }
5913
5914 return false;
5915}