blob: b816e66f7d34f9c6df5d07511d0e7a1f6e5ae0d0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000105 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
106 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000107 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
108 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
109 setTruncStoreAction(VT.getSimpleVT(),
110 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000111 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113
114 // Promote all bit-wise operations.
115 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
118 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000120 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
Bob Wilson16330762009-09-16 00:17:28 +0000126
127 // Neon does not support vector divide/remainder operations.
128 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134}
135
Owen Andersone50ed302009-08-10 22:56:29 +0000136void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000139}
140
Owen Andersone50ed302009-08-10 22:56:29 +0000141void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
147 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000148 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000149
Chris Lattner80ec2792009-08-02 00:34:36 +0000150 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000151}
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000154 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000156 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000157 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000160 // Uses VFP for Thumb libfuncs if available.
161 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
162 // Single-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
164 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
165 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
166 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Double-precision floating-point arithmetic.
169 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
170 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
171 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
172 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000173
Evan Chengb1df8f22007-04-27 08:15:43 +0000174 // Single-precision comparisons.
175 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
176 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
177 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
178 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
179 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
180 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
181 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
182 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision comparisons.
194 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
195 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
196 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
197 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
198 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
199 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
200 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
201 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 // Floating-point to integer conversions.
213 // i64 conversions are done via library routines even when generating VFP
214 // instructions, so use the same ones.
215 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
216 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
217 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Conversions between floating types.
221 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
222 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
223
224 // Integer to floating-point conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000227 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
228 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000229 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
230 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
231 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
233 }
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
235
Bob Wilson2f954612009-05-22 17:38:41 +0000236 // These libcalls are not available in 32-bit.
237 setLibcallName(RTLIB::SHL_I128, 0);
238 setLibcallName(RTLIB::SRL_I128, 0);
239 setLibcallName(RTLIB::SRA_I128, 0);
240
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000241 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // Double-precision floating-point arithmetic helper functions
243 // RTABI chapter 4.1.2, Table 2
244 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
245 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
246 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
247 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
248 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
252
253 // Double-precision floating-point comparison helper functions
254 // RTABI chapter 4.1.2, Table 3
255 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
256 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
257 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
259 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
260 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
262 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
264 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
266 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
267 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
268 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
269 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
271 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
279
280 // Single-precision floating-point arithmetic helper functions
281 // RTABI chapter 4.1.2, Table 4
282 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
283 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
284 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
285 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
286 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
290
291 // Single-precision floating-point comparison helper functions
292 // RTABI chapter 4.1.2, Table 5
293 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
294 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
295 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
297 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
298 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
300 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
302 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
304 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
305 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
306 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
307 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
309 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
317
318 // Floating-point to integer conversions.
319 // RTABI chapter 4.1.2, Table 6
320 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
321 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
324 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
325 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
328 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
336
337 // Conversions between floating types.
338 // RTABI chapter 4.1.2, Table 7
339 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
340 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
341 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
343
344 // Integer to floating-point conversions.
345 // RTABI chapter 4.1.2, Table 8
346 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
347 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
348 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
349 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
350 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
351 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
352 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
353 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
362
363 // Long long helper functions
364 // RTABI chapter 4.2, Table 9
365 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
366 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
367 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
368 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
369 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
370 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
371 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
377
378 // Integer division functions
379 // RTABI chapter 4.3.1
380 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
382 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
383 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
385 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
386 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000392 }
393
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000396 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000398 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000400 if (!Subtarget->isFPOnlySP())
401 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000404 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000405
406 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 addDRTypeForNEON(MVT::v2f32);
408 addDRTypeForNEON(MVT::v8i8);
409 addDRTypeForNEON(MVT::v4i16);
410 addDRTypeForNEON(MVT::v2i32);
411 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 addQRTypeForNEON(MVT::v4f32);
414 addQRTypeForNEON(MVT::v2f64);
415 addQRTypeForNEON(MVT::v16i8);
416 addQRTypeForNEON(MVT::v8i16);
417 addQRTypeForNEON(MVT::v4i32);
418 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000419
Bob Wilson74dc72e2009-09-15 23:55:57 +0000420 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
421 // neither Neon nor VFP support any arithmetic operations on it.
422 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
423 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
424 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
425 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
426 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
428 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
429 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
430 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
432 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
433 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
435 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
440 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
442 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
443 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
446
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000447 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
448
Bob Wilson642b3292009-09-16 00:32:15 +0000449 // Neon does not support some operations on v1i64 and v2i64 types.
450 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000451 // Custom handling for some quad-vector types to detect VMULL.
452 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
453 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
454 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000455 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
456 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
457
Bob Wilson5bafff32009-06-22 23:27:02 +0000458 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
459 setTargetDAGCombine(ISD::SHL);
460 setTargetDAGCombine(ISD::SRL);
461 setTargetDAGCombine(ISD::SRA);
462 setTargetDAGCombine(ISD::SIGN_EXTEND);
463 setTargetDAGCombine(ISD::ZERO_EXTEND);
464 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000465 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000466 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000467 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000468 }
469
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000470 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000471
472 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000474
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000475 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000479 if (!Subtarget->isThumb1Only()) {
480 for (unsigned im = (unsigned)ISD::PRE_INC;
481 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setIndexedLoadAction(im, MVT::i1, Legal);
483 setIndexedLoadAction(im, MVT::i8, Legal);
484 setIndexedLoadAction(im, MVT::i16, Legal);
485 setIndexedLoadAction(im, MVT::i32, Legal);
486 setIndexedStoreAction(im, MVT::i1, Legal);
487 setIndexedStoreAction(im, MVT::i8, Legal);
488 setIndexedStoreAction(im, MVT::i16, Legal);
489 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 }
Evan Chenga8e29892007-01-19 07:51:42 +0000491 }
492
493 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000494 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::MUL, MVT::i64, Expand);
496 setOperationAction(ISD::MULHU, MVT::i32, Expand);
497 setOperationAction(ISD::MULHS, MVT::i32, Expand);
498 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
499 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::MUL, MVT::i64, Expand);
502 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000503 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000506 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000507 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000508 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::SRL, MVT::i64, Custom);
510 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000511
512 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000514 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000516 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000519 // Only ARMv6 has BSWAP.
520 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000524 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000525 // v7M has a hardware divider
526 setOperationAction(ISD::SDIV, MVT::i32, Expand);
527 setOperationAction(ISD::UDIV, MVT::i32, Expand);
528 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::SREM, MVT::i32, Expand);
530 setOperationAction(ISD::UREM, MVT::i32, Expand);
531 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
532 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
535 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
536 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
537 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000538 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000539
Evan Chengfb3611d2010-05-11 07:26:32 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART, MVT::Other, Custom);
544 setOperationAction(ISD::VAARG, MVT::Other, Expand);
545 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
546 setOperationAction(ISD::VAEND, MVT::Other, Expand);
547 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
548 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000549 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
550 // FIXME: Shouldn't need this, since no register is used, but the legalizer
551 // doesn't yet know how to not do that for SjLj.
552 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000554 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
555 // the default expansion.
556 if (Subtarget->hasDataBarrier() ||
557 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000558 // membarrier needs custom lowering; the rest are legal and handled
559 // normally.
560 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
561 } else {
562 // Set them all for expansion, which will force libcalls.
563 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000588 // Since the libcalls include locking, fold in the fences
589 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000590 }
591 // 64-bit versions are always libcalls (for now)
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000593 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Evan Chengbc7deb02010-11-03 05:14:24 +0000601 // ARM v5TE+ and Thumb2 has preload instructions.
602 if (Subtarget->isThumb2() ||
603 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps()))
604 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
605
Eli Friedmana2c6f452010-06-26 04:36:50 +0000606 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
607 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000610 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000614 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
615 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000617 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
618 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000619
620 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 if (Subtarget->isTargetDarwin()) {
623 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
624 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000625 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000626 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SETCC, MVT::i32, Expand);
629 setOperationAction(ISD::SETCC, MVT::f32, Expand);
630 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000631 setOperationAction(ISD::SELECT, MVT::i32, Custom);
632 setOperationAction(ISD::SELECT, MVT::f32, Custom);
633 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
635 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
636 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
639 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
640 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
641 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
642 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000643
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000644 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN, MVT::f64, Expand);
646 setOperationAction(ISD::FSIN, MVT::f32, Expand);
647 setOperationAction(ISD::FCOS, MVT::f32, Expand);
648 setOperationAction(ISD::FCOS, MVT::f64, Expand);
649 setOperationAction(ISD::FREM, MVT::f64, Expand);
650 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000651 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
653 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000654 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FPOW, MVT::f64, Expand);
656 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000657
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000658 // Various VFP goodness
659 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000660 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
661 if (Subtarget->hasVFP2()) {
662 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
663 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
664 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
665 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
666 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000668 if (!Subtarget->hasFP16()) {
669 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
670 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000671 }
Evan Cheng110cf482008-04-01 01:50:16 +0000672 }
Evan Chenga8e29892007-01-19 07:51:42 +0000673
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000674 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000675 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000676 setTargetDAGCombine(ISD::ADD);
677 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000678 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000679
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680 if (Subtarget->hasV6T2Ops())
681 setTargetDAGCombine(ISD::OR);
682
Evan Chenga8e29892007-01-19 07:51:42 +0000683 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000684
Evan Chengf7d87ee2010-05-21 00:43:17 +0000685 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
686 setSchedulingPreference(Sched::RegPressure);
687 else
688 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000689
690 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000691
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000692 // On ARM arguments smaller than 4 bytes are extended, so all arguments
693 // are at least 4 bytes aligned.
694 setMinStackArgumentAlignment(4);
695
Evan Chengfff606d2010-09-24 19:07:23 +0000696 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000697}
698
Evan Cheng4f6b4672010-07-21 06:09:07 +0000699std::pair<const TargetRegisterClass*, uint8_t>
700ARMTargetLowering::findRepresentativeClass(EVT VT) const{
701 const TargetRegisterClass *RRC = 0;
702 uint8_t Cost = 1;
703 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000704 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000705 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000706 // Use DPR as representative register class for all floating point
707 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
708 // the cost is 1 for both f32 and f64.
709 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000711 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000712 break;
713 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
714 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000715 RRC = ARM::DPRRegisterClass;
716 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 break;
718 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000719 RRC = ARM::DPRRegisterClass;
720 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 break;
722 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000723 RRC = ARM::DPRRegisterClass;
724 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000728}
729
Evan Chenga8e29892007-01-19 07:51:42 +0000730const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
731 switch (Opcode) {
732 default: return 0;
733 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000734 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
735 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000736 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000737 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
738 case ARMISD::tCALL: return "ARMISD::tCALL";
739 case ARMISD::BRCOND: return "ARMISD::BRCOND";
740 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000741 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000742 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
743 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
744 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000745 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000746 case ARMISD::CMPFP: return "ARMISD::CMPFP";
747 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000748 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000749 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
750 case ARMISD::CMOV: return "ARMISD::CMOV";
751 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000752
Jim Grosbach3482c802010-01-18 19:58:49 +0000753 case ARMISD::RBIT: return "ARMISD::RBIT";
754
Bob Wilson76a312b2010-03-19 22:51:32 +0000755 case ARMISD::FTOSI: return "ARMISD::FTOSI";
756 case ARMISD::FTOUI: return "ARMISD::FTOUI";
757 case ARMISD::SITOF: return "ARMISD::SITOF";
758 case ARMISD::UITOF: return "ARMISD::UITOF";
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
761 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
762 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000763
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000764 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
765 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000766
Evan Chengc5942082009-10-28 06:55:03 +0000767 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
768 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000769 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000770
Dale Johannesen51e28e62010-06-03 21:09:53 +0000771 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000772
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000773 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000774
Evan Cheng86198642009-08-07 00:34:42 +0000775 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
776
Jim Grosbach3728e962009-12-10 00:11:09 +0000777 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000778 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
781 case ARMISD::VCGE: return "ARMISD::VCGE";
782 case ARMISD::VCGEU: return "ARMISD::VCGEU";
783 case ARMISD::VCGT: return "ARMISD::VCGT";
784 case ARMISD::VCGTU: return "ARMISD::VCGTU";
785 case ARMISD::VTST: return "ARMISD::VTST";
786
787 case ARMISD::VSHL: return "ARMISD::VSHL";
788 case ARMISD::VSHRs: return "ARMISD::VSHRs";
789 case ARMISD::VSHRu: return "ARMISD::VSHRu";
790 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
791 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
792 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
793 case ARMISD::VSHRN: return "ARMISD::VSHRN";
794 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
795 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
796 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
797 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
798 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
799 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
800 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
801 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
802 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
803 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
804 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
805 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
806 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
807 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000808 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000809 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000810 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000811 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000812 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000813 case ARMISD::VREV64: return "ARMISD::VREV64";
814 case ARMISD::VREV32: return "ARMISD::VREV32";
815 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000816 case ARMISD::VZIP: return "ARMISD::VZIP";
817 case ARMISD::VUZP: return "ARMISD::VUZP";
818 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000819 case ARMISD::VMULLs: return "ARMISD::VMULLs";
820 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000821 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000822 case ARMISD::FMAX: return "ARMISD::FMAX";
823 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000824 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000825 }
826}
827
Evan Cheng06b666c2010-05-15 02:18:07 +0000828/// getRegClassFor - Return the register class that should be used for the
829/// specified value type.
830TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
831 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
832 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
833 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000834 if (Subtarget->hasNEON()) {
835 if (VT == MVT::v4i64)
836 return ARM::QQPRRegisterClass;
837 else if (VT == MVT::v8i64)
838 return ARM::QQQQPRRegisterClass;
839 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000840 return TargetLowering::getRegClassFor(VT);
841}
842
Eric Christopherab695882010-07-21 22:26:11 +0000843// Create a fast isel object.
844FastISel *
845ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
846 return ARM::createFastISel(funcInfo);
847}
848
Bill Wendlingb4202b82009-07-01 18:50:55 +0000849/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000850unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000851 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000852}
853
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000854/// getMaximalGlobalOffset - Returns the maximal possible offset which can
855/// be used for loads / stores from the global.
856unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
857 return (Subtarget->isThumb1Only() ? 127 : 4095);
858}
859
Evan Cheng1cc39842010-05-20 23:26:43 +0000860Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000861 unsigned NumVals = N->getNumValues();
862 if (!NumVals)
863 return Sched::RegPressure;
864
865 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000866 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000867 if (VT == MVT::Flag || VT == MVT::Other)
868 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000869 if (VT.isFloatingPoint() || VT.isVector())
870 return Sched::Latency;
871 }
Evan Chengc10f5432010-05-28 23:25:23 +0000872
873 if (!N->isMachineOpcode())
874 return Sched::RegPressure;
875
876 // Load are scheduled for latency even if there instruction itinerary
877 // is not available.
878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
879 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000880
881 if (TID.getNumDefs() == 0)
882 return Sched::RegPressure;
883 if (!Itins->isEmpty() &&
884 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000885 return Sched::Latency;
886
Evan Cheng1cc39842010-05-20 23:26:43 +0000887 return Sched::RegPressure;
888}
889
Evan Cheng31446872010-07-23 22:39:59 +0000890unsigned
891ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
892 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000893 switch (RC->getID()) {
894 default:
895 return 0;
896 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000897 return RegInfo->hasFP(MF) ? 4 : 5;
898 case ARM::GPRRegClassID: {
899 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
900 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
901 }
Evan Cheng31446872010-07-23 22:39:59 +0000902 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
903 case ARM::DPRRegClassID:
904 return 32 - 10;
905 }
906}
907
Evan Chenga8e29892007-01-19 07:51:42 +0000908//===----------------------------------------------------------------------===//
909// Lowering Code
910//===----------------------------------------------------------------------===//
911
Evan Chenga8e29892007-01-19 07:51:42 +0000912/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
913static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
914 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000916 case ISD::SETNE: return ARMCC::NE;
917 case ISD::SETEQ: return ARMCC::EQ;
918 case ISD::SETGT: return ARMCC::GT;
919 case ISD::SETGE: return ARMCC::GE;
920 case ISD::SETLT: return ARMCC::LT;
921 case ISD::SETLE: return ARMCC::LE;
922 case ISD::SETUGT: return ARMCC::HI;
923 case ISD::SETUGE: return ARMCC::HS;
924 case ISD::SETULT: return ARMCC::LO;
925 case ISD::SETULE: return ARMCC::LS;
926 }
927}
928
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000929/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
930static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000931 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000932 CondCode2 = ARMCC::AL;
933 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000934 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000935 case ISD::SETEQ:
936 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
937 case ISD::SETGT:
938 case ISD::SETOGT: CondCode = ARMCC::GT; break;
939 case ISD::SETGE:
940 case ISD::SETOGE: CondCode = ARMCC::GE; break;
941 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000942 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000943 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
944 case ISD::SETO: CondCode = ARMCC::VC; break;
945 case ISD::SETUO: CondCode = ARMCC::VS; break;
946 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
947 case ISD::SETUGT: CondCode = ARMCC::HI; break;
948 case ISD::SETUGE: CondCode = ARMCC::PL; break;
949 case ISD::SETLT:
950 case ISD::SETULT: CondCode = ARMCC::LT; break;
951 case ISD::SETLE:
952 case ISD::SETULE: CondCode = ARMCC::LE; break;
953 case ISD::SETNE:
954 case ISD::SETUNE: CondCode = ARMCC::NE; break;
955 }
Evan Chenga8e29892007-01-19 07:51:42 +0000956}
957
Bob Wilson1f595bb2009-04-17 19:07:39 +0000958//===----------------------------------------------------------------------===//
959// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960//===----------------------------------------------------------------------===//
961
962#include "ARMGenCallingConv.inc"
963
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
965/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000966CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000967 bool Return,
968 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000969 switch (CC) {
970 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000971 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000972 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000973 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000974 if (!Subtarget->isAAPCS_ABI())
975 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
976 // For AAPCS ABI targets, just use VFP variant of the calling convention.
977 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
978 }
979 // Fallthrough
980 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000981 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000982 if (!Subtarget->isAAPCS_ABI())
983 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
984 else if (Subtarget->hasVFP2() &&
985 FloatABIType == FloatABI::Hard && !isVarArg)
986 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
987 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
988 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000989 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000990 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000991 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000992 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000993 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000994 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000995 }
996}
997
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998/// LowerCallResult - Lower the result values of a call into the
999/// appropriate copies out of appropriate physical registers.
1000SDValue
1001ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001002 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003 const SmallVectorImpl<ISD::InputArg> &Ins,
1004 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001005 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007 // Assign locations to each value returned by this call.
1008 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001009 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001010 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001012 CCAssignFnForNode(CallConv, /* Return*/ true,
1013 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001014
1015 // Copy all of the result registers out of their specified physreg.
1016 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1017 CCValAssign VA = RVLocs[i];
1018
Bob Wilson80915242009-04-25 00:33:20 +00001019 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001020 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001021 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001023 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001024 Chain = Lo.getValue(1);
1025 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001028 InFlag);
1029 Chain = Hi.getValue(1);
1030 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001031 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 if (VA.getLocVT() == MVT::v2f64) {
1034 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1035 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1036 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001037
1038 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001040 Chain = Lo.getValue(1);
1041 InFlag = Lo.getValue(2);
1042 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 Chain = Hi.getValue(1);
1045 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001046 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1048 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001049 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001051 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1052 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001053 Chain = Val.getValue(1);
1054 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 }
Bob Wilson80915242009-04-25 00:33:20 +00001056
1057 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001058 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001059 case CCValAssign::Full: break;
1060 case CCValAssign::BCvt:
1061 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1062 break;
1063 }
1064
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066 }
1067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069}
1070
1071/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1072/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001073/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074/// a byval function parameter.
1075/// Sometimes what we are copying is the end of a larger object, the part that
1076/// does not fit in registers.
1077static SDValue
1078CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1079 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1080 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001083 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001084 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085}
1086
Bob Wilsondee46d72009-04-17 20:35:10 +00001087/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1090 SDValue StackPtr, SDValue Arg,
1091 DebugLoc dl, SelectionDAG &DAG,
1092 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001093 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 unsigned LocMemOffset = VA.getLocMemOffset();
1095 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1096 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001097 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001099
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001101 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001102 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001103}
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 SDValue Chain, SDValue &Arg,
1107 RegsToPassVector &RegsToPass,
1108 CCValAssign &VA, CCValAssign &NextVA,
1109 SDValue &StackPtr,
1110 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001111 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001112
Jim Grosbache5165492009-11-09 00:11:35 +00001113 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1116
1117 if (NextVA.isRegLoc())
1118 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1119 else {
1120 assert(NextVA.isMemLoc());
1121 if (StackPtr.getNode() == 0)
1122 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1125 dl, DAG, NextVA,
1126 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 }
1128}
1129
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001131/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1132/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001134ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001138 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 const SmallVectorImpl<ISD::InputArg> &Ins,
1140 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001141 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001142 MachineFunction &MF = DAG.getMachineFunction();
1143 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1144 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001145 // Temporarily disable tail calls so things don't break.
1146 if (!EnableARMTailCalls)
1147 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001148 if (isTailCall) {
1149 // Check if it's really possible to do a tail call.
1150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001153 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1154 // detected sibcalls.
1155 if (isTailCall) {
1156 ++NumTailCalls;
1157 IsSibCall = true;
1158 }
1159 }
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161 // Analyze operands of the call, assigning locations to each operand.
1162 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1164 *DAG.getContext());
1165 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001166 CCAssignFnForNode(CallConv, /* Return*/ false,
1167 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 // Get a count of how many bytes are to be pushed on the stack.
1170 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001171
Dale Johannesen51e28e62010-06-03 21:09:53 +00001172 // For tail calls, memory operands are available in our caller's stack.
1173 if (IsSibCall)
1174 NumBytes = 0;
1175
Evan Chenga8e29892007-01-19 07:51:42 +00001176 // Adjust the stack pointer for the new arguments...
1177 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001178 if (!IsSibCall)
1179 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001181 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001187 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1189 i != e;
1190 ++i, ++realArgIdx) {
1191 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001192 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195 // Promote the value if needed.
1196 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001197 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 case CCValAssign::Full: break;
1199 case CCValAssign::SExt:
1200 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1201 break;
1202 case CCValAssign::ZExt:
1203 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1204 break;
1205 case CCValAssign::AExt:
1206 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1207 break;
1208 case CCValAssign::BCvt:
1209 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1210 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001211 }
1212
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001213 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 if (VA.getLocVT() == MVT::v2f64) {
1216 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1217 DAG.getConstant(0, MVT::i32));
1218 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1219 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001220
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1223
1224 VA = ArgLocs[++i]; // skip ahead to next loc
1225 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1228 } else {
1229 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001230
Dan Gohman98ca4f22009-08-05 01:29:28 +00001231 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1232 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001233 }
1234 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001237 }
1238 } else if (VA.isRegLoc()) {
1239 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001240 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1244 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 }
Evan Chenga8e29892007-01-19 07:51:42 +00001246 }
1247
1248 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001250 &MemOpChains[0], MemOpChains.size());
1251
1252 // Build a sequence of copy-to-reg nodes chained together with token chain
1253 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001255 // Tail call byval lowering might overwrite argument registers so in case of
1256 // tail call optimization the copies to registers are lowered later.
1257 if (!isTailCall)
1258 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1259 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1260 RegsToPass[i].second, InFlag);
1261 InFlag = Chain.getValue(1);
1262 }
Evan Chenga8e29892007-01-19 07:51:42 +00001263
Dale Johannesen51e28e62010-06-03 21:09:53 +00001264 // For tail calls lower the arguments to the 'real' stack slot.
1265 if (isTailCall) {
1266 // Force all the incoming stack arguments to be loaded from the stack
1267 // before any new outgoing arguments are stored to the stack, because the
1268 // outgoing stack slots may alias the incoming argument stack slots, and
1269 // the alias isn't otherwise explicit. This is slightly more conservative
1270 // than necessary, because it means that each store effectively depends
1271 // on every argument instead of just those arguments it would clobber.
1272
1273 // Do not flag preceeding copytoreg stuff together with the following stuff.
1274 InFlag = SDValue();
1275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1277 RegsToPass[i].second, InFlag);
1278 InFlag = Chain.getValue(1);
1279 }
1280 InFlag =SDValue();
1281 }
1282
Bill Wendling056292f2008-09-16 21:48:12 +00001283 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1284 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1285 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001286 bool isDirect = false;
1287 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001288 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001289 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001290
1291 if (EnableARMLongCalls) {
1292 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1293 && "long-calls with non-static relocation model!");
1294 // Handle a global address or an external symbol. If it's not one of
1295 // those, the target's already in a register, so we don't need to do
1296 // anything extra.
1297 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001298 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001299 // Create a constant pool entry for the callee address
1300 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1301 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1302 ARMPCLabelIndex,
1303 ARMCP::CPValue, 0);
1304 // Get the address of the callee into a register
1305 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1306 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1307 Callee = DAG.getLoad(getPointerTy(), dl,
1308 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001309 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001310 false, false, 0);
1311 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1312 const char *Sym = S->getSymbol();
1313
1314 // Create a constant pool entry for the callee address
1315 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1316 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1317 Sym, ARMPCLabelIndex, 0);
1318 // Get the address of the callee into a register
1319 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1320 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1321 Callee = DAG.getLoad(getPointerTy(), dl,
1322 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001323 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001324 false, false, 0);
1325 }
1326 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001327 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001328 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001329 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001330 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001331 getTargetMachine().getRelocationModel() != Reloc::Static;
1332 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001333 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001334 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001335 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001336 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001337 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001338 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001339 ARMPCLabelIndex,
1340 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001341 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001343 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001344 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001345 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001346 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001347 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001348 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001350 } else {
1351 // On ELF targets for PIC code, direct calls should go through the PLT
1352 unsigned OpFlags = 0;
1353 if (Subtarget->isTargetELF() &&
1354 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1355 OpFlags = ARMII::MO_PLT;
1356 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1357 }
Bill Wendling056292f2008-09-16 21:48:12 +00001358 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001359 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001360 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001361 getTargetMachine().getRelocationModel() != Reloc::Static;
1362 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001363 // tBX takes a register source operand.
1364 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001365 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001366 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001367 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001368 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001369 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001371 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001372 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001373 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001374 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001375 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001376 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001377 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001378 } else {
1379 unsigned OpFlags = 0;
1380 // On ELF targets for PIC code, direct calls should go through the PLT
1381 if (Subtarget->isTargetELF() &&
1382 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1383 OpFlags = ARMII::MO_PLT;
1384 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1385 }
Evan Chenga8e29892007-01-19 07:51:42 +00001386 }
1387
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001388 // FIXME: handle tail calls differently.
1389 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001390 if (Subtarget->isThumb()) {
1391 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001392 CallOpc = ARMISD::CALL_NOLINK;
1393 else
1394 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1395 } else {
1396 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001397 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1398 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001399 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001400
Dan Gohman475871a2008-07-27 21:46:04 +00001401 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001402 Ops.push_back(Chain);
1403 Ops.push_back(Callee);
1404
1405 // Add argument registers to the end of the list so that they are known live
1406 // into the call.
1407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1408 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1409 RegsToPass[i].second.getValueType()));
1410
Gabor Greifba36cb52008-08-28 21:40:38 +00001411 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001412 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413
1414 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001415 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
Duncan Sands4bdcb612008-07-02 17:40:58 +00001418 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001420 InFlag = Chain.getValue(1);
1421
Chris Lattnere563bbc2008-10-11 22:08:30 +00001422 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1423 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001425 InFlag = Chain.getValue(1);
1426
Bob Wilson1f595bb2009-04-17 19:07:39 +00001427 // Handle result values, copying them out of physregs into vregs that we
1428 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1430 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001431}
1432
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433/// MatchingStackOffset - Return true if the given stack call argument is
1434/// already available in the same position (relatively) of the caller's
1435/// incoming argument stack.
1436static
1437bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1438 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1439 const ARMInstrInfo *TII) {
1440 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1441 int FI = INT_MAX;
1442 if (Arg.getOpcode() == ISD::CopyFromReg) {
1443 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1444 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1445 return false;
1446 MachineInstr *Def = MRI->getVRegDef(VR);
1447 if (!Def)
1448 return false;
1449 if (!Flags.isByVal()) {
1450 if (!TII->isLoadFromStackSlot(Def, FI))
1451 return false;
1452 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001453 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454 }
1455 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1456 if (Flags.isByVal())
1457 // ByVal argument is passed in as a pointer but it's now being
1458 // dereferenced. e.g.
1459 // define @foo(%struct.X* %A) {
1460 // tail call @bar(%struct.X* byval %A)
1461 // }
1462 return false;
1463 SDValue Ptr = Ld->getBasePtr();
1464 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1465 if (!FINode)
1466 return false;
1467 FI = FINode->getIndex();
1468 } else
1469 return false;
1470
1471 assert(FI != INT_MAX);
1472 if (!MFI->isFixedObjectIndex(FI))
1473 return false;
1474 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1475}
1476
1477/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1478/// for tail call optimization. Targets which want to do tail call
1479/// optimization should implement this function.
1480bool
1481ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1482 CallingConv::ID CalleeCC,
1483 bool isVarArg,
1484 bool isCalleeStructRet,
1485 bool isCallerStructRet,
1486 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001487 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001488 const SmallVectorImpl<ISD::InputArg> &Ins,
1489 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001490 const Function *CallerF = DAG.getMachineFunction().getFunction();
1491 CallingConv::ID CallerCC = CallerF->getCallingConv();
1492 bool CCMatch = CallerCC == CalleeCC;
1493
1494 // Look for obvious safe cases to perform tail call optimization that do not
1495 // require ABI changes. This is what gcc calls sibcall.
1496
Jim Grosbach7616b642010-06-16 23:45:49 +00001497 // Do not sibcall optimize vararg calls unless the call site is not passing
1498 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001499 if (isVarArg && !Outs.empty())
1500 return false;
1501
1502 // Also avoid sibcall optimization if either caller or callee uses struct
1503 // return semantics.
1504 if (isCalleeStructRet || isCallerStructRet)
1505 return false;
1506
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001507 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001508 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001509 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1510 // LR. This means if we need to reload LR, it takes an extra instructions,
1511 // which outweighs the value of the tail call; but here we don't know yet
1512 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001513 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001514 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001515 if (Subtarget->isThumb1Only())
1516 return false;
1517
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001518 // For the moment, we can only do this to functions defined in this
1519 // compilation, or to indirect calls. A Thumb B to an ARM function,
1520 // or vice versa, is not easily fixed up in the linker unlike BL.
1521 // (We could do this by loading the address of the callee into a register;
1522 // that is an extra instruction over the direct call and burns a register
1523 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001524
1525 // It might be safe to remove this restriction on non-Darwin.
1526
1527 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1528 // but we need to make sure there are enough registers; the only valid
1529 // registers are the 4 used for parameters. We don't currently do this
1530 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001531 if (isa<ExternalSymbolSDNode>(Callee))
1532 return false;
1533
1534 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001535 const GlobalValue *GV = G->getGlobal();
1536 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001537 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001538 }
1539
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540 // If the calling conventions do not match, then we'd better make sure the
1541 // results are returned in the same way as what the caller expects.
1542 if (!CCMatch) {
1543 SmallVector<CCValAssign, 16> RVLocs1;
1544 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1545 RVLocs1, *DAG.getContext());
1546 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1547
1548 SmallVector<CCValAssign, 16> RVLocs2;
1549 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1550 RVLocs2, *DAG.getContext());
1551 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1552
1553 if (RVLocs1.size() != RVLocs2.size())
1554 return false;
1555 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1556 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1557 return false;
1558 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1559 return false;
1560 if (RVLocs1[i].isRegLoc()) {
1561 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1562 return false;
1563 } else {
1564 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1565 return false;
1566 }
1567 }
1568 }
1569
1570 // If the callee takes no arguments then go on to check the results of the
1571 // call.
1572 if (!Outs.empty()) {
1573 // Check if stack adjustment is needed. For now, do not do this if any
1574 // argument is passed on the stack.
1575 SmallVector<CCValAssign, 16> ArgLocs;
1576 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1577 ArgLocs, *DAG.getContext());
1578 CCInfo.AnalyzeCallOperands(Outs,
1579 CCAssignFnForNode(CalleeCC, false, isVarArg));
1580 if (CCInfo.getNextStackOffset()) {
1581 MachineFunction &MF = DAG.getMachineFunction();
1582
1583 // Check if the arguments are already laid out in the right way as
1584 // the caller's fixed stack objects.
1585 MachineFrameInfo *MFI = MF.getFrameInfo();
1586 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1587 const ARMInstrInfo *TII =
1588 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001589 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1590 i != e;
1591 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001592 CCValAssign &VA = ArgLocs[i];
1593 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001594 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001595 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001596 if (VA.getLocInfo() == CCValAssign::Indirect)
1597 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001598 if (VA.needsCustom()) {
1599 // f64 and vector types are split into multiple registers or
1600 // register/stack-slot combinations. The types will not match
1601 // the registers; give up on memory f64 refs until we figure
1602 // out what to do about this.
1603 if (!VA.isRegLoc())
1604 return false;
1605 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001606 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001607 if (RegVT == MVT::v2f64) {
1608 if (!ArgLocs[++i].isRegLoc())
1609 return false;
1610 if (!ArgLocs[++i].isRegLoc())
1611 return false;
1612 }
1613 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001614 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1615 MFI, MRI, TII))
1616 return false;
1617 }
1618 }
1619 }
1620 }
1621
1622 return true;
1623}
1624
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625SDValue
1626ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001627 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001629 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001630 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001631
Bob Wilsondee46d72009-04-17 20:35:10 +00001632 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001634
Bob Wilsondee46d72009-04-17 20:35:10 +00001635 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1637 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001640 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1641 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642
1643 // If this is the first return lowered for this function, add
1644 // the regs to the liveout set for the function.
1645 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1646 for (unsigned i = 0; i != RVLocs.size(); ++i)
1647 if (RVLocs[i].isRegLoc())
1648 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001649 }
1650
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651 SDValue Flag;
1652
1653 // Copy the result values into the output registers.
1654 for (unsigned i = 0, realRVLocIdx = 0;
1655 i != RVLocs.size();
1656 ++i, ++realRVLocIdx) {
1657 CCValAssign &VA = RVLocs[i];
1658 assert(VA.isRegLoc() && "Can only return in registers!");
1659
Dan Gohmanc9403652010-07-07 15:54:55 +00001660 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661
1662 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001663 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 case CCValAssign::Full: break;
1665 case CCValAssign::BCvt:
1666 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1667 break;
1668 }
1669
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001672 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1674 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001675 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001677
1678 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1679 Flag = Chain.getValue(1);
1680 VA = RVLocs[++i]; // skip ahead to next loc
1681 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1682 HalfGPRs.getValue(1), Flag);
1683 Flag = Chain.getValue(1);
1684 VA = RVLocs[++i]; // skip ahead to next loc
1685
1686 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1688 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 }
1690 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1691 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001692 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001695 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696 VA = RVLocs[++i]; // skip ahead to next loc
1697 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1698 Flag);
1699 } else
1700 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1701
Bob Wilsondee46d72009-04-17 20:35:10 +00001702 // Guarantee that all emitted copies are
1703 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 Flag = Chain.getValue(1);
1705 }
1706
1707 SDValue result;
1708 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001710 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712
1713 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001714}
1715
Bob Wilsonb62d2572009-11-03 00:02:05 +00001716// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1717// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1718// one of the above mentioned nodes. It has to be wrapped because otherwise
1719// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1720// be used to form addressing mode. These wrapped nodes will be selected
1721// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001722static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001724 // FIXME there is no actual debug info here
1725 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001726 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001728 if (CP->isMachineConstantPoolEntry())
1729 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1730 CP->getAlignment());
1731 else
1732 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1733 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001735}
1736
Jim Grosbache1102ca2010-07-19 17:20:38 +00001737unsigned ARMTargetLowering::getJumpTableEncoding() const {
1738 return MachineJumpTableInfo::EK_Inline;
1739}
1740
Dan Gohmand858e902010-04-17 15:26:15 +00001741SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1742 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001743 MachineFunction &MF = DAG.getMachineFunction();
1744 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1745 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001746 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001747 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001748 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001749 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1750 SDValue CPAddr;
1751 if (RelocM == Reloc::Static) {
1752 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1753 } else {
1754 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001755 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001756 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1757 ARMCP::CPBlockAddress,
1758 PCAdj);
1759 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1760 }
1761 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1762 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001763 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001764 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001765 if (RelocM == Reloc::Static)
1766 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001767 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001768 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001769}
1770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001772SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001773ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001774 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001777 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001778 MachineFunction &MF = DAG.getMachineFunction();
1779 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1780 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001782 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001783 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001784 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001786 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001787 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001788 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001790
Evan Chenge7e0d622009-11-06 22:24:13 +00001791 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001792 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001793
1794 // call __tls_get_addr.
1795 ArgListTy Args;
1796 ArgListEntry Entry;
1797 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001798 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001800 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001801 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001802 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1803 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001805 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001806 return CallResult.first;
1807}
1808
1809// Lower ISD::GlobalTLSAddress using the "initial exec" or
1810// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001811SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001813 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001814 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001815 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue Offset;
1817 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001819 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001820 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821
Chris Lattner4fb63d02009-07-15 04:12:33 +00001822 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001823 MachineFunction &MF = DAG.getMachineFunction();
1824 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1825 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1826 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001827 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1828 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001829 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001830 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001831 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001833 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001834 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001835 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001836 Chain = Offset.getValue(1);
1837
Evan Chenge7e0d622009-11-06 22:24:13 +00001838 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001839 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001840
Evan Cheng9eda6892009-10-31 03:39:36 +00001841 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001842 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001843 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001844 } else {
1845 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001846 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001847 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001849 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001850 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001851 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001852 }
1853
1854 // The address of the thread local variable is the add of the thread
1855 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001856 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001857}
1858
Dan Gohman475871a2008-07-27 21:46:04 +00001859SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001860ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001861 // TODO: implement the "local dynamic" model
1862 assert(Subtarget->isTargetELF() &&
1863 "TLS not implemented for non-ELF targets");
1864 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1865 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1866 // otherwise use the "Local Exec" TLS Model
1867 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1868 return LowerToTLSGeneralDynamicModel(GA, DAG);
1869 else
1870 return LowerToTLSExecModels(GA, DAG);
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001875 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001876 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001877 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001878 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1879 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001880 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001881 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001882 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001883 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001885 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001886 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001887 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001888 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001889 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001890 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001891 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001892 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001893 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001894 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001895 return Result;
1896 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001897 // If we have T2 ops, we can materialize the address directly via movt/movw
1898 // pair. This is always cheaper.
1899 if (Subtarget->useMovt()) {
1900 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001901 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001902 } else {
1903 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1904 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1905 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001906 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001907 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001908 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001909 }
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001914 MachineFunction &MF = DAG.getMachineFunction();
1915 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1916 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001918 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001919 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001920 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001922 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001923 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001924 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001925 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001926 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1927 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001928 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001929 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001932
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001937
1938 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001939 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001940 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001941 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001942
Evan Cheng63476a82009-09-03 07:04:02 +00001943 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001944 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001945 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001946
1947 return Result;
1948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001951 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001952 assert(Subtarget->isTargetELF() &&
1953 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001954 MachineFunction &MF = DAG.getMachineFunction();
1955 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1956 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001958 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001959 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001960 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1961 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001962 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001963 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001965 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001966 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001967 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001968 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001969 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001970}
1971
Jim Grosbach0e0da732009-05-12 23:59:14 +00001972SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001973ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1974 const {
1975 DebugLoc dl = Op.getDebugLoc();
1976 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1977 Op.getOperand(0), Op.getOperand(1));
1978}
1979
1980SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001981ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1982 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001983 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001984 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1985 Op.getOperand(1), Val);
1986}
1987
1988SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001989ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1990 DebugLoc dl = Op.getDebugLoc();
1991 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1992 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1993}
1994
1995SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001996ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001997 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001998 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001999 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002000 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002001 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002002 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002003 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002004 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2005 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002007 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002008 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2009 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002010 EVT PtrVT = getPointerTy();
2011 DebugLoc dl = Op.getDebugLoc();
2012 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2013 SDValue CPAddr;
2014 unsigned PCAdj = (RelocM != Reloc::PIC_)
2015 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002016 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002017 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2018 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002019 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002021 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002022 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002023 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002024 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002025
2026 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002027 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002028 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2029 }
2030 return Result;
2031 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002032 }
2033}
2034
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002035static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002036 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002037 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002038 if (!Subtarget->hasDataBarrier()) {
2039 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2040 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2041 // here.
Evan Cheng11db0682010-08-11 06:22:01 +00002042 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2043 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002044 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002045 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002046 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002047
2048 SDValue Op5 = Op.getOperand(5);
2049 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2050 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2051 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2052 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2053
2054 ARM_MB::MemBOpt DMBOpt;
2055 if (isDeviceBarrier)
2056 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2057 else
2058 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2059 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2060 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002061}
2062
Dan Gohman1e93df62010-04-17 14:41:14 +00002063static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2064 MachineFunction &MF = DAG.getMachineFunction();
2065 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2066
Evan Chenga8e29892007-01-19 07:51:42 +00002067 // vastart just stores the address of the VarArgsFrameIndex slot into the
2068 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002069 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002070 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002072 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002073 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2074 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002075}
2076
Dan Gohman475871a2008-07-27 21:46:04 +00002077SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002078ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2079 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 MachineFunction &MF = DAG.getMachineFunction();
2082 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2083
2084 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002085 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 RC = ARM::tGPRRegisterClass;
2087 else
2088 RC = ARM::GPRRegisterClass;
2089
2090 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002091 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002093
2094 SDValue ArgValue2;
2095 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002097 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002098
2099 // Create load node to retrieve arguments from the stack.
2100 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002101 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002102 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002103 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002104 } else {
2105 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002107 }
2108
Jim Grosbache5165492009-11-09 00:11:35 +00002109 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002110}
2111
2112SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002114 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 const SmallVectorImpl<ISD::InputArg>
2116 &Ins,
2117 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002118 SmallVectorImpl<SDValue> &InVals)
2119 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120
Bob Wilson1f595bb2009-04-17 19:07:39 +00002121 MachineFunction &MF = DAG.getMachineFunction();
2122 MachineFrameInfo *MFI = MF.getFrameInfo();
2123
Bob Wilson1f595bb2009-04-17 19:07:39 +00002124 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2125
2126 // Assign locations to all of the incoming arguments.
2127 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2129 *DAG.getContext());
2130 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002131 CCAssignFnForNode(CallConv, /* Return*/ false,
2132 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002133
2134 SmallVector<SDValue, 16> ArgValues;
2135
2136 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2137 CCValAssign &VA = ArgLocs[i];
2138
Bob Wilsondee46d72009-04-17 20:35:10 +00002139 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002140 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002141 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002142
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002144 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 // f64 and vector types are split up into multiple registers or
2146 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002151 SDValue ArgValue2;
2152 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002153 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002154 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2155 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002156 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002157 false, false, 0);
2158 } else {
2159 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2160 Chain, DAG, dl);
2161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2163 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002166 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2167 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 } else {
2171 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002172
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002174 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002176 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002178 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002180 RC = (AFI->isThumb1OnlyFunction() ?
2181 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002183 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002184
2185 // Transform the arguments in physical registers into virtual ones.
2186 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002188 }
2189
2190 // If this is an 8 or 16-bit value, it is really passed promoted
2191 // to 32 bits. Insert an assert[sz]ext to capture this, then
2192 // truncate to the right size.
2193 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002194 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002195 case CCValAssign::Full: break;
2196 case CCValAssign::BCvt:
2197 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2198 break;
2199 case CCValAssign::SExt:
2200 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2201 DAG.getValueType(VA.getValVT()));
2202 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2203 break;
2204 case CCValAssign::ZExt:
2205 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2206 DAG.getValueType(VA.getValVT()));
2207 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2208 break;
2209 }
2210
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002212
2213 } else { // VA.isRegLoc()
2214
2215 // sanity check
2216 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002218
2219 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002220 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002221
Bob Wilsondee46d72009-04-17 20:35:10 +00002222 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002223 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002224 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002225 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002226 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002227 }
2228 }
2229
2230 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002231 if (isVarArg) {
2232 static const unsigned GPRArgRegs[] = {
2233 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2234 };
2235
Bob Wilsondee46d72009-04-17 20:35:10 +00002236 unsigned NumGPRs = CCInfo.getFirstUnallocated
2237 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002238
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002239 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2240 unsigned VARegSize = (4 - NumGPRs) * 4;
2241 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002242 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002243 if (VARegSaveSize) {
2244 // If this function is vararg, store any remaining integer argument regs
2245 // to their spots on the stack so that they may be loaded by deferencing
2246 // the result of va_next.
2247 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002248 AFI->setVarArgsFrameIndex(
2249 MFI->CreateFixedObject(VARegSaveSize,
2250 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002251 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002252 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2253 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002254
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002256 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002257 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002258 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002259 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002260 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002261 RC = ARM::GPRRegisterClass;
2262
Bob Wilson998e1252009-04-20 18:36:57 +00002263 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002265 SDValue Store =
2266 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002267 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2268 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002269 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002270 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002271 DAG.getConstant(4, getPointerTy()));
2272 }
2273 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002275 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002276 } else
2277 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002278 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002279 }
2280
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002282}
2283
2284/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002285static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002286 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002287 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002288 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002289 // Maybe this has already been legalized into the constant pool?
2290 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002291 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002292 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002293 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002294 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002295 }
2296 }
2297 return false;
2298}
2299
Evan Chenga8e29892007-01-19 07:51:42 +00002300/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2301/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002302SDValue
2303ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002304 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002305 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002306 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002307 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002308 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002309 // Constant does not fit, try adjusting it by one?
2310 switch (CC) {
2311 default: break;
2312 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002313 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002314 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002315 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002317 }
2318 break;
2319 case ISD::SETULT:
2320 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002321 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002322 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002324 }
2325 break;
2326 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002327 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002328 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002329 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002331 }
2332 break;
2333 case ISD::SETULE:
2334 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002335 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002336 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002338 }
2339 break;
2340 }
2341 }
2342 }
2343
2344 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002345 ARMISD::NodeType CompareType;
2346 switch (CondCode) {
2347 default:
2348 CompareType = ARMISD::CMP;
2349 break;
2350 case ARMCC::EQ:
2351 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002352 // Uses only Z Flag
2353 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002354 break;
2355 }
Evan Cheng218977b2010-07-13 19:27:42 +00002356 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002358}
2359
2360/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002361SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002362ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002363 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002365 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002367 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2369 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002370}
2371
Bill Wendlingde2b1512010-08-11 08:43:16 +00002372SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2373 SDValue Cond = Op.getOperand(0);
2374 SDValue SelectTrue = Op.getOperand(1);
2375 SDValue SelectFalse = Op.getOperand(2);
2376 DebugLoc dl = Op.getDebugLoc();
2377
2378 // Convert:
2379 //
2380 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2381 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2382 //
2383 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2384 const ConstantSDNode *CMOVTrue =
2385 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2386 const ConstantSDNode *CMOVFalse =
2387 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2388
2389 if (CMOVTrue && CMOVFalse) {
2390 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2391 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2392
2393 SDValue True;
2394 SDValue False;
2395 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2396 True = SelectTrue;
2397 False = SelectFalse;
2398 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2399 True = SelectFalse;
2400 False = SelectTrue;
2401 }
2402
2403 if (True.getNode() && False.getNode()) {
2404 EVT VT = Cond.getValueType();
2405 SDValue ARMcc = Cond.getOperand(2);
2406 SDValue CCR = Cond.getOperand(3);
2407 SDValue Cmp = Cond.getOperand(4);
2408 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2409 }
2410 }
2411 }
2412
2413 return DAG.getSelectCC(dl, Cond,
2414 DAG.getConstant(0, Cond.getValueType()),
2415 SelectTrue, SelectFalse, ISD::SETNE);
2416}
2417
Dan Gohmand858e902010-04-17 15:26:15 +00002418SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002419 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue LHS = Op.getOperand(0);
2421 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002422 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue TrueVal = Op.getOperand(2);
2424 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002425 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002426
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002428 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002430 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2431 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002432 }
2433
2434 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002435 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Evan Cheng218977b2010-07-13 19:27:42 +00002437 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2438 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002440 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002441 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002442 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002443 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002444 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002445 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002446 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002447 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002448 }
2449 return Result;
2450}
2451
Evan Cheng218977b2010-07-13 19:27:42 +00002452/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2453/// to morph to an integer compare sequence.
2454static bool canChangeToInt(SDValue Op, bool &SeenZero,
2455 const ARMSubtarget *Subtarget) {
2456 SDNode *N = Op.getNode();
2457 if (!N->hasOneUse())
2458 // Otherwise it requires moving the value from fp to integer registers.
2459 return false;
2460 if (!N->getNumValues())
2461 return false;
2462 EVT VT = Op.getValueType();
2463 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2464 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2465 // vmrs are very slow, e.g. cortex-a8.
2466 return false;
2467
2468 if (isFloatingPointZero(Op)) {
2469 SeenZero = true;
2470 return true;
2471 }
2472 return ISD::isNormalLoad(N);
2473}
2474
2475static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2476 if (isFloatingPointZero(Op))
2477 return DAG.getConstant(0, MVT::i32);
2478
2479 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2480 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002481 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002482 Ld->isVolatile(), Ld->isNonTemporal(),
2483 Ld->getAlignment());
2484
2485 llvm_unreachable("Unknown VFP cmp argument!");
2486}
2487
2488static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2489 SDValue &RetVal1, SDValue &RetVal2) {
2490 if (isFloatingPointZero(Op)) {
2491 RetVal1 = DAG.getConstant(0, MVT::i32);
2492 RetVal2 = DAG.getConstant(0, MVT::i32);
2493 return;
2494 }
2495
2496 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2497 SDValue Ptr = Ld->getBasePtr();
2498 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2499 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002500 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002501 Ld->isVolatile(), Ld->isNonTemporal(),
2502 Ld->getAlignment());
2503
2504 EVT PtrType = Ptr.getValueType();
2505 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2506 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2507 PtrType, Ptr, DAG.getConstant(4, PtrType));
2508 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2509 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002510 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002511 Ld->isVolatile(), Ld->isNonTemporal(),
2512 NewAlign);
2513 return;
2514 }
2515
2516 llvm_unreachable("Unknown VFP cmp argument!");
2517}
2518
2519/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2520/// f32 and even f64 comparisons to integer ones.
2521SDValue
2522ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2523 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002524 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002525 SDValue LHS = Op.getOperand(2);
2526 SDValue RHS = Op.getOperand(3);
2527 SDValue Dest = Op.getOperand(4);
2528 DebugLoc dl = Op.getDebugLoc();
2529
2530 bool SeenZero = false;
2531 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2532 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002533 // If one of the operand is zero, it's safe to ignore the NaN case since
2534 // we only care about equality comparisons.
2535 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002536 // If unsafe fp math optimization is enabled and there are no othter uses of
2537 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2538 // to an integer comparison.
2539 if (CC == ISD::SETOEQ)
2540 CC = ISD::SETEQ;
2541 else if (CC == ISD::SETUNE)
2542 CC = ISD::SETNE;
2543
2544 SDValue ARMcc;
2545 if (LHS.getValueType() == MVT::f32) {
2546 LHS = bitcastf32Toi32(LHS, DAG);
2547 RHS = bitcastf32Toi32(RHS, DAG);
2548 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2549 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2550 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2551 Chain, Dest, ARMcc, CCR, Cmp);
2552 }
2553
2554 SDValue LHS1, LHS2;
2555 SDValue RHS1, RHS2;
2556 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2557 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2558 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2559 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2560 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2561 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2562 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2563 }
2564
2565 return SDValue();
2566}
2567
2568SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2569 SDValue Chain = Op.getOperand(0);
2570 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2571 SDValue LHS = Op.getOperand(2);
2572 SDValue RHS = Op.getOperand(3);
2573 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002574 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002577 SDValue ARMcc;
2578 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002581 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002582 }
2583
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002585
2586 if (UnsafeFPMath &&
2587 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2588 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2589 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2590 if (Result.getNode())
2591 return Result;
2592 }
2593
Evan Chenga8e29892007-01-19 07:51:42 +00002594 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002595 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002596
Evan Cheng218977b2010-07-13 19:27:42 +00002597 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2598 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002599 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2600 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002601 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002602 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002603 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002604 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2605 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002606 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002607 }
2608 return Res;
2609}
2610
Dan Gohmand858e902010-04-17 15:26:15 +00002611SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002612 SDValue Chain = Op.getOperand(0);
2613 SDValue Table = Op.getOperand(1);
2614 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002615 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002616
Owen Andersone50ed302009-08-10 22:56:29 +00002617 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002618 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2619 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002620 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002621 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002623 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2624 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002625 if (Subtarget->isThumb2()) {
2626 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2627 // which does another jump to the destination. This also makes it easier
2628 // to translate it to TBB / TBH later.
2629 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002631 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002632 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002633 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002634 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002635 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002636 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002637 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002638 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002640 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002641 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002642 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002643 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002645 }
Evan Chenga8e29892007-01-19 07:51:42 +00002646}
2647
Bob Wilson76a312b2010-03-19 22:51:32 +00002648static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2649 DebugLoc dl = Op.getDebugLoc();
2650 unsigned Opc;
2651
2652 switch (Op.getOpcode()) {
2653 default:
2654 assert(0 && "Invalid opcode!");
2655 case ISD::FP_TO_SINT:
2656 Opc = ARMISD::FTOSI;
2657 break;
2658 case ISD::FP_TO_UINT:
2659 Opc = ARMISD::FTOUI;
2660 break;
2661 }
2662 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2663 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2664}
2665
2666static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2667 EVT VT = Op.getValueType();
2668 DebugLoc dl = Op.getDebugLoc();
2669 unsigned Opc;
2670
2671 switch (Op.getOpcode()) {
2672 default:
2673 assert(0 && "Invalid opcode!");
2674 case ISD::SINT_TO_FP:
2675 Opc = ARMISD::SITOF;
2676 break;
2677 case ISD::UINT_TO_FP:
2678 Opc = ARMISD::UITOF;
2679 break;
2680 }
2681
2682 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2683 return DAG.getNode(Opc, dl, VT, Op);
2684}
2685
Evan Cheng515fe3a2010-07-08 02:08:50 +00002686SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002687 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002688 SDValue Tmp0 = Op.getOperand(0);
2689 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002690 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002691 EVT VT = Op.getValueType();
2692 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002693 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002694 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002695 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002696 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002698 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002699}
2700
Evan Cheng2457f2c2010-05-22 01:47:14 +00002701SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2702 MachineFunction &MF = DAG.getMachineFunction();
2703 MachineFrameInfo *MFI = MF.getFrameInfo();
2704 MFI->setReturnAddressIsTaken(true);
2705
2706 EVT VT = Op.getValueType();
2707 DebugLoc dl = Op.getDebugLoc();
2708 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2709 if (Depth) {
2710 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2711 SDValue Offset = DAG.getConstant(4, MVT::i32);
2712 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2713 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002714 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002715 }
2716
2717 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002718 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002719 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2720}
2721
Dan Gohmand858e902010-04-17 15:26:15 +00002722SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002723 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2724 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002725
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002727 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2728 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002729 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002730 ? ARM::R7 : ARM::R11;
2731 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2732 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002733 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2734 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002735 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002736 return FrameAddr;
2737}
2738
Bob Wilson9f3f0612010-04-17 05:30:19 +00002739/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2740/// expand a bit convert where either the source or destination type is i64 to
2741/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2742/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2743/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002744static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002745 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2746 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002747 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002748
Bob Wilson9f3f0612010-04-17 05:30:19 +00002749 // This function is only supposed to be called for i64 types, either as the
2750 // source or destination of the bit convert.
2751 EVT SrcVT = Op.getValueType();
2752 EVT DstVT = N->getValueType(0);
2753 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2754 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002755
Bob Wilson9f3f0612010-04-17 05:30:19 +00002756 // Turn i64->f64 into VMOVDRR.
2757 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002758 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2759 DAG.getConstant(0, MVT::i32));
2760 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2761 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002762 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2763 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002764 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002765
Jim Grosbache5165492009-11-09 00:11:35 +00002766 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002767 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2768 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2769 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2770 // Merge the pieces into a single i64 value.
2771 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2772 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002773
Bob Wilson9f3f0612010-04-17 05:30:19 +00002774 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002775}
2776
Bob Wilson5bafff32009-06-22 23:27:02 +00002777/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002778/// Zero vectors are used to represent vector negation and in those cases
2779/// will be implemented with the NEON VNEG instruction. However, VNEG does
2780/// not support i64 elements, so sometimes the zero vectors will need to be
2781/// explicitly constructed. Regardless, use a canonical VMOV to create the
2782/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002783static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002785 // The canonical modified immediate encoding of a zero vector is....0!
2786 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2787 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2788 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2789 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002790}
2791
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002792/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2793/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002794SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2795 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002796 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2797 EVT VT = Op.getValueType();
2798 unsigned VTBits = VT.getSizeInBits();
2799 DebugLoc dl = Op.getDebugLoc();
2800 SDValue ShOpLo = Op.getOperand(0);
2801 SDValue ShOpHi = Op.getOperand(1);
2802 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002803 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002804 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002805
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002806 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2807
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002808 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2809 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2810 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2811 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2812 DAG.getConstant(VTBits, MVT::i32));
2813 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2814 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002815 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002816
2817 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2818 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002819 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002820 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002821 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002822 CCR, Cmp);
2823
2824 SDValue Ops[2] = { Lo, Hi };
2825 return DAG.getMergeValues(Ops, 2, dl);
2826}
2827
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002828/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2829/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002830SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2831 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002832 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2833 EVT VT = Op.getValueType();
2834 unsigned VTBits = VT.getSizeInBits();
2835 DebugLoc dl = Op.getDebugLoc();
2836 SDValue ShOpLo = Op.getOperand(0);
2837 SDValue ShOpHi = Op.getOperand(1);
2838 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002839 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002840
2841 assert(Op.getOpcode() == ISD::SHL_PARTS);
2842 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2843 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2844 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2845 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2846 DAG.getConstant(VTBits, MVT::i32));
2847 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2848 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2849
2850 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2851 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2852 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002853 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002854 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002855 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002856 CCR, Cmp);
2857
2858 SDValue Ops[2] = { Lo, Hi };
2859 return DAG.getMergeValues(Ops, 2, dl);
2860}
2861
Jim Grosbach4725ca72010-09-08 03:54:02 +00002862SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002863 SelectionDAG &DAG) const {
2864 // The rounding mode is in bits 23:22 of the FPSCR.
2865 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2866 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2867 // so that the shift + and get folded into a bitfield extract.
2868 DebugLoc dl = Op.getDebugLoc();
2869 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2870 DAG.getConstant(Intrinsic::arm_get_fpscr,
2871 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002872 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002873 DAG.getConstant(1U << 22, MVT::i32));
2874 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2875 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002876 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002877 DAG.getConstant(3, MVT::i32));
2878}
2879
Jim Grosbach3482c802010-01-18 19:58:49 +00002880static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2881 const ARMSubtarget *ST) {
2882 EVT VT = N->getValueType(0);
2883 DebugLoc dl = N->getDebugLoc();
2884
2885 if (!ST->hasV6T2Ops())
2886 return SDValue();
2887
2888 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2889 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2890}
2891
Bob Wilson5bafff32009-06-22 23:27:02 +00002892static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2893 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 DebugLoc dl = N->getDebugLoc();
2896
2897 // Lower vector shifts on NEON to use VSHL.
2898 if (VT.isVector()) {
2899 assert(ST->hasNEON() && "unexpected vector shift");
2900
2901 // Left shifts translate directly to the vshiftu intrinsic.
2902 if (N->getOpcode() == ISD::SHL)
2903 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002904 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 N->getOperand(0), N->getOperand(1));
2906
2907 assert((N->getOpcode() == ISD::SRA ||
2908 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2909
2910 // NEON uses the same intrinsics for both left and right shifts. For
2911 // right shifts, the shift amounts are negative, so negate the vector of
2912 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002913 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2915 getZeroVector(ShiftVT, DAG, dl),
2916 N->getOperand(1));
2917 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2918 Intrinsic::arm_neon_vshifts :
2919 Intrinsic::arm_neon_vshiftu);
2920 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 N->getOperand(0), NegatedCount);
2923 }
2924
Eli Friedmance392eb2009-08-22 03:13:10 +00002925 // We can get here for a node like i32 = ISD::SHL i32, i64
2926 if (VT != MVT::i64)
2927 return SDValue();
2928
2929 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002930 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002931
Chris Lattner27a6c732007-11-24 07:07:01 +00002932 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2933 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002934 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002935 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002936
Chris Lattner27a6c732007-11-24 07:07:01 +00002937 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002938 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002939
Chris Lattner27a6c732007-11-24 07:07:01 +00002940 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002941 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002942 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002944 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002945
Chris Lattner27a6c732007-11-24 07:07:01 +00002946 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2947 // captures the result into a carry flag.
2948 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002949 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002950
Chris Lattner27a6c732007-11-24 07:07:01 +00002951 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002952 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002953
Chris Lattner27a6c732007-11-24 07:07:01 +00002954 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002955 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002956}
2957
Bob Wilson5bafff32009-06-22 23:27:02 +00002958static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2959 SDValue TmpOp0, TmpOp1;
2960 bool Invert = false;
2961 bool Swap = false;
2962 unsigned Opc = 0;
2963
2964 SDValue Op0 = Op.getOperand(0);
2965 SDValue Op1 = Op.getOperand(1);
2966 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002967 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2969 DebugLoc dl = Op.getDebugLoc();
2970
2971 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2972 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002973 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 case ISD::SETUNE:
2975 case ISD::SETNE: Invert = true; // Fallthrough
2976 case ISD::SETOEQ:
2977 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2978 case ISD::SETOLT:
2979 case ISD::SETLT: Swap = true; // Fallthrough
2980 case ISD::SETOGT:
2981 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2982 case ISD::SETOLE:
2983 case ISD::SETLE: Swap = true; // Fallthrough
2984 case ISD::SETOGE:
2985 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2986 case ISD::SETUGE: Swap = true; // Fallthrough
2987 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2988 case ISD::SETUGT: Swap = true; // Fallthrough
2989 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2990 case ISD::SETUEQ: Invert = true; // Fallthrough
2991 case ISD::SETONE:
2992 // Expand this to (OLT | OGT).
2993 TmpOp0 = Op0;
2994 TmpOp1 = Op1;
2995 Opc = ISD::OR;
2996 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2997 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2998 break;
2999 case ISD::SETUO: Invert = true; // Fallthrough
3000 case ISD::SETO:
3001 // Expand this to (OLT | OGE).
3002 TmpOp0 = Op0;
3003 TmpOp1 = Op1;
3004 Opc = ISD::OR;
3005 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3006 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3007 break;
3008 }
3009 } else {
3010 // Integer comparisons.
3011 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003012 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003013 case ISD::SETNE: Invert = true;
3014 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3015 case ISD::SETLT: Swap = true;
3016 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3017 case ISD::SETLE: Swap = true;
3018 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3019 case ISD::SETULT: Swap = true;
3020 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3021 case ISD::SETULE: Swap = true;
3022 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3023 }
3024
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003025 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 if (Opc == ARMISD::VCEQ) {
3027
3028 SDValue AndOp;
3029 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3030 AndOp = Op0;
3031 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3032 AndOp = Op1;
3033
3034 // Ignore bitconvert.
3035 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3036 AndOp = AndOp.getOperand(0);
3037
3038 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3039 Opc = ARMISD::VTST;
3040 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3041 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3042 Invert = !Invert;
3043 }
3044 }
3045 }
3046
3047 if (Swap)
3048 std::swap(Op0, Op1);
3049
3050 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3051
3052 if (Invert)
3053 Result = DAG.getNOT(dl, Result, VT);
3054
3055 return Result;
3056}
3057
Bob Wilsond3c42842010-06-14 22:19:57 +00003058/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3059/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003060/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003061static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3062 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003063 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003064 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003065
Bob Wilson827b2102010-06-15 19:05:35 +00003066 // SplatBitSize is set to the smallest size that splats the vector, so a
3067 // zero vector will always have SplatBitSize == 8. However, NEON modified
3068 // immediate instructions others than VMOV do not support the 8-bit encoding
3069 // of a zero vector, and the default encoding of zero is supposed to be the
3070 // 32-bit version.
3071 if (SplatBits == 0)
3072 SplatBitSize = 32;
3073
Bob Wilson5bafff32009-06-22 23:27:02 +00003074 switch (SplatBitSize) {
3075 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003076 if (!isVMOV)
3077 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003078 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003079 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003080 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003081 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003082 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003084
3085 case 16:
3086 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003087 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003088 if ((SplatBits & ~0xff) == 0) {
3089 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003090 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003091 Imm = SplatBits;
3092 break;
3093 }
3094 if ((SplatBits & ~0xff00) == 0) {
3095 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003096 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003097 Imm = SplatBits >> 8;
3098 break;
3099 }
3100 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102 case 32:
3103 // NEON's 32-bit VMOV supports splat values where:
3104 // * only one byte is nonzero, or
3105 // * the least significant byte is 0xff and the second byte is nonzero, or
3106 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003107 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003108 if ((SplatBits & ~0xff) == 0) {
3109 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003110 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003111 Imm = SplatBits;
3112 break;
3113 }
3114 if ((SplatBits & ~0xff00) == 0) {
3115 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003116 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003117 Imm = SplatBits >> 8;
3118 break;
3119 }
3120 if ((SplatBits & ~0xff0000) == 0) {
3121 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003122 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003123 Imm = SplatBits >> 16;
3124 break;
3125 }
3126 if ((SplatBits & ~0xff000000) == 0) {
3127 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003128 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003129 Imm = SplatBits >> 24;
3130 break;
3131 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
3133 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003134 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3135 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003136 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003137 Imm = SplatBits >> 8;
3138 SplatBits |= 0xff;
3139 break;
3140 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003141
3142 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003143 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3144 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003145 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 Imm = SplatBits >> 16;
3147 SplatBits |= 0xffff;
3148 break;
3149 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003150
3151 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3152 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3153 // VMOV.I32. A (very) minor optimization would be to replicate the value
3154 // and fall through here to test for a valid 64-bit splat. But, then the
3155 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003156 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003159 if (!isVMOV)
3160 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003161 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 uint64_t BitMask = 0xff;
3163 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003164 unsigned ImmMask = 1;
3165 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003167 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003168 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003169 Imm |= ImmMask;
3170 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003171 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003172 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003173 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003174 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003176 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003177 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003178 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003179 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 break;
3181 }
3182
Bob Wilson1a913ed2010-06-11 21:34:50 +00003183 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003184 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003185 return SDValue();
3186 }
3187
Bob Wilsoncba270d2010-07-13 21:16:48 +00003188 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3189 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003190}
3191
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003192static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3193 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003194 unsigned NumElts = VT.getVectorNumElements();
3195 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003196
3197 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3198 if (M[0] < 0)
3199 return false;
3200
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003201 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003202
3203 // If this is a VEXT shuffle, the immediate value is the index of the first
3204 // element. The other shuffle indices must be the successive elements after
3205 // the first one.
3206 unsigned ExpectedElt = Imm;
3207 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003208 // Increment the expected index. If it wraps around, it may still be
3209 // a VEXT but the source vectors must be swapped.
3210 ExpectedElt += 1;
3211 if (ExpectedElt == NumElts * 2) {
3212 ExpectedElt = 0;
3213 ReverseVEXT = true;
3214 }
3215
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003216 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003217 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003218 return false;
3219 }
3220
3221 // Adjust the index value if the source operands will be swapped.
3222 if (ReverseVEXT)
3223 Imm -= NumElts;
3224
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003225 return true;
3226}
3227
Bob Wilson8bb9e482009-07-26 00:39:34 +00003228/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3229/// instruction with the specified blocksize. (The order of the elements
3230/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003231static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3232 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003233 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3234 "Only possible block sizes for VREV are: 16, 32, 64");
3235
Bob Wilson8bb9e482009-07-26 00:39:34 +00003236 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003237 if (EltSz == 64)
3238 return false;
3239
3240 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003241 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003242 // If the first shuffle index is UNDEF, be optimistic.
3243 if (M[0] < 0)
3244 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003245
3246 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3247 return false;
3248
3249 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003250 if (M[i] < 0) continue; // ignore UNDEF indices
3251 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003252 return false;
3253 }
3254
3255 return true;
3256}
3257
Bob Wilsonc692cb72009-08-21 20:54:19 +00003258static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3259 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003260 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3261 if (EltSz == 64)
3262 return false;
3263
Bob Wilsonc692cb72009-08-21 20:54:19 +00003264 unsigned NumElts = VT.getVectorNumElements();
3265 WhichResult = (M[0] == 0 ? 0 : 1);
3266 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003267 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3268 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003269 return false;
3270 }
3271 return true;
3272}
3273
Bob Wilson324f4f12009-12-03 06:40:55 +00003274/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3275/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3276/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3277static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3278 unsigned &WhichResult) {
3279 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3280 if (EltSz == 64)
3281 return false;
3282
3283 unsigned NumElts = VT.getVectorNumElements();
3284 WhichResult = (M[0] == 0 ? 0 : 1);
3285 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003286 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3287 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003288 return false;
3289 }
3290 return true;
3291}
3292
Bob Wilsonc692cb72009-08-21 20:54:19 +00003293static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3294 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003295 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3296 if (EltSz == 64)
3297 return false;
3298
Bob Wilsonc692cb72009-08-21 20:54:19 +00003299 unsigned NumElts = VT.getVectorNumElements();
3300 WhichResult = (M[0] == 0 ? 0 : 1);
3301 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003302 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003303 if ((unsigned) M[i] != 2 * i + WhichResult)
3304 return false;
3305 }
3306
3307 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003308 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003309 return false;
3310
3311 return true;
3312}
3313
Bob Wilson324f4f12009-12-03 06:40:55 +00003314/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3315/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3316/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3317static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3318 unsigned &WhichResult) {
3319 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3320 if (EltSz == 64)
3321 return false;
3322
3323 unsigned Half = VT.getVectorNumElements() / 2;
3324 WhichResult = (M[0] == 0 ? 0 : 1);
3325 for (unsigned j = 0; j != 2; ++j) {
3326 unsigned Idx = WhichResult;
3327 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003328 int MIdx = M[i + j * Half];
3329 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003330 return false;
3331 Idx += 2;
3332 }
3333 }
3334
3335 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3336 if (VT.is64BitVector() && EltSz == 32)
3337 return false;
3338
3339 return true;
3340}
3341
Bob Wilsonc692cb72009-08-21 20:54:19 +00003342static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3343 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003344 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3345 if (EltSz == 64)
3346 return false;
3347
Bob Wilsonc692cb72009-08-21 20:54:19 +00003348 unsigned NumElts = VT.getVectorNumElements();
3349 WhichResult = (M[0] == 0 ? 0 : 1);
3350 unsigned Idx = WhichResult * NumElts / 2;
3351 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003352 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3353 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003354 return false;
3355 Idx += 1;
3356 }
3357
3358 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003359 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003360 return false;
3361
3362 return true;
3363}
3364
Bob Wilson324f4f12009-12-03 06:40:55 +00003365/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3366/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3367/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3368static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3369 unsigned &WhichResult) {
3370 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3371 if (EltSz == 64)
3372 return false;
3373
3374 unsigned NumElts = VT.getVectorNumElements();
3375 WhichResult = (M[0] == 0 ? 0 : 1);
3376 unsigned Idx = WhichResult * NumElts / 2;
3377 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003378 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3379 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003380 return false;
3381 Idx += 1;
3382 }
3383
3384 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3385 if (VT.is64BitVector() && EltSz == 32)
3386 return false;
3387
3388 return true;
3389}
3390
Dale Johannesenf630c712010-07-29 20:10:08 +00003391// If N is an integer constant that can be moved into a register in one
3392// instruction, return an SDValue of such a constant (will become a MOV
3393// instruction). Otherwise return null.
3394static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3395 const ARMSubtarget *ST, DebugLoc dl) {
3396 uint64_t Val;
3397 if (!isa<ConstantSDNode>(N))
3398 return SDValue();
3399 Val = cast<ConstantSDNode>(N)->getZExtValue();
3400
3401 if (ST->isThumb1Only()) {
3402 if (Val <= 255 || ~Val <= 255)
3403 return DAG.getConstant(Val, MVT::i32);
3404 } else {
3405 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3406 return DAG.getConstant(Val, MVT::i32);
3407 }
3408 return SDValue();
3409}
3410
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// If this is a case we can't handle, return null and let the default
3412// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003413static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003414 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003415 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003416 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003417 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003418
3419 APInt SplatBits, SplatUndef;
3420 unsigned SplatBitSize;
3421 bool HasAnyUndefs;
3422 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003423 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003424 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003425 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003426 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003427 SplatUndef.getZExtValue(), SplatBitSize,
3428 DAG, VmovVT, VT.is128BitVector(), true);
3429 if (Val.getNode()) {
3430 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3431 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3432 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003433
3434 // Try an immediate VMVN.
3435 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3436 ((1LL << SplatBitSize) - 1));
3437 Val = isNEONModifiedImm(NegatedImm,
3438 SplatUndef.getZExtValue(), SplatBitSize,
3439 DAG, VmovVT, VT.is128BitVector(), false);
3440 if (Val.getNode()) {
3441 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3442 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3443 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003444 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003445 }
3446
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003447 // Scan through the operands to see if only one value is used.
3448 unsigned NumElts = VT.getVectorNumElements();
3449 bool isOnlyLowElement = true;
3450 bool usesOnlyOneValue = true;
3451 bool isConstant = true;
3452 SDValue Value;
3453 for (unsigned i = 0; i < NumElts; ++i) {
3454 SDValue V = Op.getOperand(i);
3455 if (V.getOpcode() == ISD::UNDEF)
3456 continue;
3457 if (i > 0)
3458 isOnlyLowElement = false;
3459 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3460 isConstant = false;
3461
3462 if (!Value.getNode())
3463 Value = V;
3464 else if (V != Value)
3465 usesOnlyOneValue = false;
3466 }
3467
3468 if (!Value.getNode())
3469 return DAG.getUNDEF(VT);
3470
3471 if (isOnlyLowElement)
3472 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3473
Dale Johannesenf630c712010-07-29 20:10:08 +00003474 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3475
Dale Johannesen575cd142010-10-19 20:00:17 +00003476 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3477 // i32 and try again.
3478 if (usesOnlyOneValue && EltSize <= 32) {
3479 if (!isConstant)
3480 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3481 if (VT.getVectorElementType().isFloatingPoint()) {
3482 SmallVector<SDValue, 8> Ops;
3483 for (unsigned i = 0; i < NumElts; ++i)
3484 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3485 Op.getOperand(i)));
3486 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3487 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003488 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3489 if (Val.getNode())
3490 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003491 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003492 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3493 if (Val.getNode())
3494 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003495 }
3496
3497 // If all elements are constants and the case above didn't get hit, fall back
3498 // to the default expansion, which will generate a load from the constant
3499 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003500 if (isConstant)
3501 return SDValue();
3502
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003503 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003504 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3505 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003506 if (EltSize >= 32) {
3507 // Do the expansion with floating-point types, since that is what the VFP
3508 // registers are defined to use, and since i64 is not legal.
3509 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3510 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003511 SmallVector<SDValue, 8> Ops;
3512 for (unsigned i = 0; i < NumElts; ++i)
3513 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3514 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003515 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003516 }
3517
3518 return SDValue();
3519}
3520
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003521/// isShuffleMaskLegal - Targets can use this to indicate that they only
3522/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3523/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3524/// are assumed to be legal.
3525bool
3526ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3527 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003528 if (VT.getVectorNumElements() == 4 &&
3529 (VT.is128BitVector() || VT.is64BitVector())) {
3530 unsigned PFIndexes[4];
3531 for (unsigned i = 0; i != 4; ++i) {
3532 if (M[i] < 0)
3533 PFIndexes[i] = 8;
3534 else
3535 PFIndexes[i] = M[i];
3536 }
3537
3538 // Compute the index in the perfect shuffle table.
3539 unsigned PFTableIndex =
3540 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3541 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3542 unsigned Cost = (PFEntry >> 30);
3543
3544 if (Cost <= 4)
3545 return true;
3546 }
3547
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003548 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003549 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003550
Bob Wilson53dd2452010-06-07 23:53:38 +00003551 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3552 return (EltSize >= 32 ||
3553 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003554 isVREVMask(M, VT, 64) ||
3555 isVREVMask(M, VT, 32) ||
3556 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003557 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3558 isVTRNMask(M, VT, WhichResult) ||
3559 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003560 isVZIPMask(M, VT, WhichResult) ||
3561 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3562 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3563 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003564}
3565
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003566/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3567/// the specified operations to build the shuffle.
3568static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3569 SDValue RHS, SelectionDAG &DAG,
3570 DebugLoc dl) {
3571 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3572 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3573 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3574
3575 enum {
3576 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3577 OP_VREV,
3578 OP_VDUP0,
3579 OP_VDUP1,
3580 OP_VDUP2,
3581 OP_VDUP3,
3582 OP_VEXT1,
3583 OP_VEXT2,
3584 OP_VEXT3,
3585 OP_VUZPL, // VUZP, left result
3586 OP_VUZPR, // VUZP, right result
3587 OP_VZIPL, // VZIP, left result
3588 OP_VZIPR, // VZIP, right result
3589 OP_VTRNL, // VTRN, left result
3590 OP_VTRNR // VTRN, right result
3591 };
3592
3593 if (OpNum == OP_COPY) {
3594 if (LHSID == (1*9+2)*9+3) return LHS;
3595 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3596 return RHS;
3597 }
3598
3599 SDValue OpLHS, OpRHS;
3600 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3601 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3602 EVT VT = OpLHS.getValueType();
3603
3604 switch (OpNum) {
3605 default: llvm_unreachable("Unknown shuffle opcode!");
3606 case OP_VREV:
3607 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3608 case OP_VDUP0:
3609 case OP_VDUP1:
3610 case OP_VDUP2:
3611 case OP_VDUP3:
3612 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003613 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003614 case OP_VEXT1:
3615 case OP_VEXT2:
3616 case OP_VEXT3:
3617 return DAG.getNode(ARMISD::VEXT, dl, VT,
3618 OpLHS, OpRHS,
3619 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3620 case OP_VUZPL:
3621 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003622 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003623 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3624 case OP_VZIPL:
3625 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003626 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003627 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3628 case OP_VTRNL:
3629 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003630 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3631 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003632 }
3633}
3634
Bob Wilson5bafff32009-06-22 23:27:02 +00003635static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003636 SDValue V1 = Op.getOperand(0);
3637 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003638 DebugLoc dl = Op.getDebugLoc();
3639 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003640 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003641 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003642
Bob Wilson28865062009-08-13 02:13:04 +00003643 // Convert shuffles that are directly supported on NEON to target-specific
3644 // DAG nodes, instead of keeping them as shuffles and matching them again
3645 // during code selection. This is more efficient and avoids the possibility
3646 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003647 // FIXME: floating-point vectors should be canonicalized to integer vectors
3648 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003649 SVN->getMask(ShuffleMask);
3650
Bob Wilson53dd2452010-06-07 23:53:38 +00003651 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3652 if (EltSize <= 32) {
3653 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3654 int Lane = SVN->getSplatIndex();
3655 // If this is undef splat, generate it via "just" vdup, if possible.
3656 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003657
Bob Wilson53dd2452010-06-07 23:53:38 +00003658 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3659 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3660 }
3661 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3662 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003663 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003664
3665 bool ReverseVEXT;
3666 unsigned Imm;
3667 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3668 if (ReverseVEXT)
3669 std::swap(V1, V2);
3670 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3671 DAG.getConstant(Imm, MVT::i32));
3672 }
3673
3674 if (isVREVMask(ShuffleMask, VT, 64))
3675 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3676 if (isVREVMask(ShuffleMask, VT, 32))
3677 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3678 if (isVREVMask(ShuffleMask, VT, 16))
3679 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3680
3681 // Check for Neon shuffles that modify both input vectors in place.
3682 // If both results are used, i.e., if there are two shuffles with the same
3683 // source operands and with masks corresponding to both results of one of
3684 // these operations, DAG memoization will ensure that a single node is
3685 // used for both shuffles.
3686 unsigned WhichResult;
3687 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3688 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3689 V1, V2).getValue(WhichResult);
3690 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3691 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3692 V1, V2).getValue(WhichResult);
3693 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3694 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3695 V1, V2).getValue(WhichResult);
3696
3697 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3698 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3699 V1, V1).getValue(WhichResult);
3700 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3701 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3702 V1, V1).getValue(WhichResult);
3703 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3704 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3705 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003706 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003707
Bob Wilsonc692cb72009-08-21 20:54:19 +00003708 // If the shuffle is not directly supported and it has 4 elements, use
3709 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003710 unsigned NumElts = VT.getVectorNumElements();
3711 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003712 unsigned PFIndexes[4];
3713 for (unsigned i = 0; i != 4; ++i) {
3714 if (ShuffleMask[i] < 0)
3715 PFIndexes[i] = 8;
3716 else
3717 PFIndexes[i] = ShuffleMask[i];
3718 }
3719
3720 // Compute the index in the perfect shuffle table.
3721 unsigned PFTableIndex =
3722 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003723 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3724 unsigned Cost = (PFEntry >> 30);
3725
3726 if (Cost <= 4)
3727 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3728 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003729
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003730 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003731 if (EltSize >= 32) {
3732 // Do the expansion with floating-point types, since that is what the VFP
3733 // registers are defined to use, and since i64 is not legal.
3734 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3735 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3736 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3737 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003738 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003739 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003740 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003741 Ops.push_back(DAG.getUNDEF(EltVT));
3742 else
3743 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3744 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3745 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3746 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003747 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003748 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3750 }
3751
Bob Wilson22cac0d2009-08-14 05:16:33 +00003752 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003753}
3754
Bob Wilson5bafff32009-06-22 23:27:02 +00003755static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003756 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003757 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003758 SDValue Vec = Op.getOperand(0);
3759 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003760 assert(VT == MVT::i32 &&
3761 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3762 "unexpected type for custom-lowering vector extract");
3763 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003764}
3765
Bob Wilsona6d65862009-08-03 20:36:38 +00003766static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3767 // The only time a CONCAT_VECTORS operation can have legal types is when
3768 // two 64-bit vectors are concatenated to a 128-bit vector.
3769 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3770 "unexpected CONCAT_VECTORS");
3771 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003773 SDValue Op0 = Op.getOperand(0);
3774 SDValue Op1 = Op.getOperand(1);
3775 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3777 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003778 DAG.getIntPtrConstant(0));
3779 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3781 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003782 DAG.getIntPtrConstant(1));
3783 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003784}
3785
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003786/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3787/// an extending load, return the unextended value.
3788static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3789 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3790 return N->getOperand(0);
3791 LoadSDNode *LD = cast<LoadSDNode>(N);
3792 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003793 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003794 LD->isNonTemporal(), LD->getAlignment());
3795}
3796
3797static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3798 // Multiplications are only custom-lowered for 128-bit vectors so that
3799 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3800 EVT VT = Op.getValueType();
3801 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3802 SDNode *N0 = Op.getOperand(0).getNode();
3803 SDNode *N1 = Op.getOperand(1).getNode();
3804 unsigned NewOpc = 0;
3805 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3806 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3807 NewOpc = ARMISD::VMULLs;
3808 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3809 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3810 NewOpc = ARMISD::VMULLu;
3811 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3812 // Fall through to expand this. It is not legal.
3813 return SDValue();
3814 } else {
3815 // Other vector multiplications are legal.
3816 return Op;
3817 }
3818
3819 // Legalize to a VMULL instruction.
3820 DebugLoc DL = Op.getDebugLoc();
3821 SDValue Op0 = SkipExtension(N0, DAG);
3822 SDValue Op1 = SkipExtension(N1, DAG);
3823
3824 assert(Op0.getValueType().is64BitVector() &&
3825 Op1.getValueType().is64BitVector() &&
3826 "unexpected types for extended operands to VMULL");
3827 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3828}
3829
Dan Gohmand858e902010-04-17 15:26:15 +00003830SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003831 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003832 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003833 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003834 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003835 case ISD::GlobalAddress:
3836 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3837 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003838 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003839 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003840 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3841 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003842 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003843 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003844 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003845 case ISD::SINT_TO_FP:
3846 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3847 case ISD::FP_TO_SINT:
3848 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003849 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003850 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003851 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003852 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003853 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003854 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003855 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003856 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3857 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003858 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003859 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003860 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003861 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003862 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003863 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003864 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003865 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003866 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003867 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003868 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003869 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003870 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003871 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003872 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003873 }
Dan Gohman475871a2008-07-27 21:46:04 +00003874 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003875}
3876
Duncan Sands1607f052008-12-01 11:39:25 +00003877/// ReplaceNodeResults - Replace the results of node with an illegal result
3878/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003879void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3880 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003881 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003882 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003883 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003884 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003885 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003886 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003887 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003888 Res = ExpandBIT_CONVERT(N, DAG);
3889 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003890 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003891 case ISD::SRA:
3892 Res = LowerShift(N, DAG, Subtarget);
3893 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003894 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003895 if (Res.getNode())
3896 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003897}
Chris Lattner27a6c732007-11-24 07:07:01 +00003898
Evan Chenga8e29892007-01-19 07:51:42 +00003899//===----------------------------------------------------------------------===//
3900// ARM Scheduler Hooks
3901//===----------------------------------------------------------------------===//
3902
3903MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003904ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3905 MachineBasicBlock *BB,
3906 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003907 unsigned dest = MI->getOperand(0).getReg();
3908 unsigned ptr = MI->getOperand(1).getReg();
3909 unsigned oldval = MI->getOperand(2).getReg();
3910 unsigned newval = MI->getOperand(3).getReg();
3911 unsigned scratch = BB->getParent()->getRegInfo()
3912 .createVirtualRegister(ARM::GPRRegisterClass);
3913 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3914 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003915 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003916
3917 unsigned ldrOpc, strOpc;
3918 switch (Size) {
3919 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003920 case 1:
3921 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3922 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3923 break;
3924 case 2:
3925 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3926 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3927 break;
3928 case 4:
3929 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3930 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3931 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003932 }
3933
3934 MachineFunction *MF = BB->getParent();
3935 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3936 MachineFunction::iterator It = BB;
3937 ++It; // insert the new blocks after the current block
3938
3939 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3940 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3941 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3942 MF->insert(It, loop1MBB);
3943 MF->insert(It, loop2MBB);
3944 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003945
3946 // Transfer the remainder of BB and its successor edges to exitMBB.
3947 exitMBB->splice(exitMBB->begin(), BB,
3948 llvm::next(MachineBasicBlock::iterator(MI)),
3949 BB->end());
3950 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003951
3952 // thisMBB:
3953 // ...
3954 // fallthrough --> loop1MBB
3955 BB->addSuccessor(loop1MBB);
3956
3957 // loop1MBB:
3958 // ldrex dest, [ptr]
3959 // cmp dest, oldval
3960 // bne exitMBB
3961 BB = loop1MBB;
3962 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003963 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003964 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003965 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3966 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003967 BB->addSuccessor(loop2MBB);
3968 BB->addSuccessor(exitMBB);
3969
3970 // loop2MBB:
3971 // strex scratch, newval, [ptr]
3972 // cmp scratch, #0
3973 // bne loop1MBB
3974 BB = loop2MBB;
3975 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3976 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003977 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003978 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003979 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3980 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003981 BB->addSuccessor(loop1MBB);
3982 BB->addSuccessor(exitMBB);
3983
3984 // exitMBB:
3985 // ...
3986 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003987
Dan Gohman14152b42010-07-06 20:24:04 +00003988 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003989
Jim Grosbach5278eb82009-12-11 01:42:04 +00003990 return BB;
3991}
3992
3993MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003994ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3995 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003996 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3997 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3998
3999 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004000 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004001 MachineFunction::iterator It = BB;
4002 ++It;
4003
4004 unsigned dest = MI->getOperand(0).getReg();
4005 unsigned ptr = MI->getOperand(1).getReg();
4006 unsigned incr = MI->getOperand(2).getReg();
4007 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004008
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004009 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004010 unsigned ldrOpc, strOpc;
4011 switch (Size) {
4012 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004013 case 1:
4014 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004015 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004016 break;
4017 case 2:
4018 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4019 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4020 break;
4021 case 4:
4022 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4023 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4024 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004025 }
4026
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004027 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4028 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4029 MF->insert(It, loopMBB);
4030 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004031
4032 // Transfer the remainder of BB and its successor edges to exitMBB.
4033 exitMBB->splice(exitMBB->begin(), BB,
4034 llvm::next(MachineBasicBlock::iterator(MI)),
4035 BB->end());
4036 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004037
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004038 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004039 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4040 unsigned scratch2 = (!BinOpcode) ? incr :
4041 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4042
4043 // thisMBB:
4044 // ...
4045 // fallthrough --> loopMBB
4046 BB->addSuccessor(loopMBB);
4047
4048 // loopMBB:
4049 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004050 // <binop> scratch2, dest, incr
4051 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004052 // cmp scratch, #0
4053 // bne- loopMBB
4054 // fallthrough --> exitMBB
4055 BB = loopMBB;
4056 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004057 if (BinOpcode) {
4058 // operand order needs to go the other way for NAND
4059 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4060 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4061 addReg(incr).addReg(dest)).addReg(0);
4062 else
4063 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4064 addReg(dest).addReg(incr)).addReg(0);
4065 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004066
4067 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4068 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004069 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004070 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004071 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4072 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004073
4074 BB->addSuccessor(loopMBB);
4075 BB->addSuccessor(exitMBB);
4076
4077 // exitMBB:
4078 // ...
4079 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004080
Dan Gohman14152b42010-07-06 20:24:04 +00004081 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004082
Jim Grosbachc3c23542009-12-14 04:22:04 +00004083 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004084}
4085
Evan Cheng218977b2010-07-13 19:27:42 +00004086static
4087MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4088 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4089 E = MBB->succ_end(); I != E; ++I)
4090 if (*I != Succ)
4091 return *I;
4092 llvm_unreachable("Expecting a BB with two successors!");
4093}
4094
Jim Grosbache801dc42009-12-12 01:40:06 +00004095MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004096ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004097 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004098 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004099 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004100 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004101 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004102 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004103 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004104 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004105
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004106 case ARM::ATOMIC_LOAD_ADD_I8:
4107 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4108 case ARM::ATOMIC_LOAD_ADD_I16:
4109 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4110 case ARM::ATOMIC_LOAD_ADD_I32:
4111 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004112
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004113 case ARM::ATOMIC_LOAD_AND_I8:
4114 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4115 case ARM::ATOMIC_LOAD_AND_I16:
4116 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4117 case ARM::ATOMIC_LOAD_AND_I32:
4118 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004119
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004120 case ARM::ATOMIC_LOAD_OR_I8:
4121 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4122 case ARM::ATOMIC_LOAD_OR_I16:
4123 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4124 case ARM::ATOMIC_LOAD_OR_I32:
4125 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004126
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004127 case ARM::ATOMIC_LOAD_XOR_I8:
4128 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4129 case ARM::ATOMIC_LOAD_XOR_I16:
4130 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4131 case ARM::ATOMIC_LOAD_XOR_I32:
4132 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004133
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004134 case ARM::ATOMIC_LOAD_NAND_I8:
4135 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4136 case ARM::ATOMIC_LOAD_NAND_I16:
4137 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4138 case ARM::ATOMIC_LOAD_NAND_I32:
4139 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004140
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004141 case ARM::ATOMIC_LOAD_SUB_I8:
4142 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4143 case ARM::ATOMIC_LOAD_SUB_I16:
4144 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4145 case ARM::ATOMIC_LOAD_SUB_I32:
4146 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004147
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004148 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4149 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4150 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004151
4152 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4153 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4154 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004155
Evan Cheng007ea272009-08-12 05:17:19 +00004156 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004157 // To "insert" a SELECT_CC instruction, we actually have to insert the
4158 // diamond control-flow pattern. The incoming instruction knows the
4159 // destination vreg to set, the condition code register to branch on, the
4160 // true/false values to select between, and a branch opcode to use.
4161 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004162 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004163 ++It;
4164
4165 // thisMBB:
4166 // ...
4167 // TrueVal = ...
4168 // cmpTY ccX, r1, r2
4169 // bCC copy1MBB
4170 // fallthrough --> copy0MBB
4171 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004172 MachineFunction *F = BB->getParent();
4173 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4174 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004175 F->insert(It, copy0MBB);
4176 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004177
4178 // Transfer the remainder of BB and its successor edges to sinkMBB.
4179 sinkMBB->splice(sinkMBB->begin(), BB,
4180 llvm::next(MachineBasicBlock::iterator(MI)),
4181 BB->end());
4182 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4183
Dan Gohman258c58c2010-07-06 15:49:48 +00004184 BB->addSuccessor(copy0MBB);
4185 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004186
Dan Gohman14152b42010-07-06 20:24:04 +00004187 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4188 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4189
Evan Chenga8e29892007-01-19 07:51:42 +00004190 // copy0MBB:
4191 // %FalseValue = ...
4192 // # fallthrough to sinkMBB
4193 BB = copy0MBB;
4194
4195 // Update machine-CFG edges
4196 BB->addSuccessor(sinkMBB);
4197
4198 // sinkMBB:
4199 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4200 // ...
4201 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004202 BuildMI(*BB, BB->begin(), dl,
4203 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004204 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4205 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4206
Dan Gohman14152b42010-07-06 20:24:04 +00004207 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004208 return BB;
4209 }
Evan Cheng86198642009-08-07 00:34:42 +00004210
Evan Cheng218977b2010-07-13 19:27:42 +00004211 case ARM::BCCi64:
4212 case ARM::BCCZi64: {
4213 // Compare both parts that make up the double comparison separately for
4214 // equality.
4215 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4216
4217 unsigned LHS1 = MI->getOperand(1).getReg();
4218 unsigned LHS2 = MI->getOperand(2).getReg();
4219 if (RHSisZero) {
4220 AddDefaultPred(BuildMI(BB, dl,
4221 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4222 .addReg(LHS1).addImm(0));
4223 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4224 .addReg(LHS2).addImm(0)
4225 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4226 } else {
4227 unsigned RHS1 = MI->getOperand(3).getReg();
4228 unsigned RHS2 = MI->getOperand(4).getReg();
4229 AddDefaultPred(BuildMI(BB, dl,
4230 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4231 .addReg(LHS1).addReg(RHS1));
4232 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4233 .addReg(LHS2).addReg(RHS2)
4234 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4235 }
4236
4237 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4238 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4239 if (MI->getOperand(0).getImm() == ARMCC::NE)
4240 std::swap(destMBB, exitMBB);
4241
4242 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4243 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4244 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4245 .addMBB(exitMBB);
4246
4247 MI->eraseFromParent(); // The pseudo instruction is gone now.
4248 return BB;
4249 }
Evan Chenga8e29892007-01-19 07:51:42 +00004250 }
4251}
4252
4253//===----------------------------------------------------------------------===//
4254// ARM Optimization Hooks
4255//===----------------------------------------------------------------------===//
4256
Chris Lattnerd1980a52009-03-12 06:52:53 +00004257static
4258SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4259 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004260 SelectionDAG &DAG = DCI.DAG;
4261 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004262 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004263 unsigned Opc = N->getOpcode();
4264 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4265 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4266 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4267 ISD::CondCode CC = ISD::SETCC_INVALID;
4268
4269 if (isSlctCC) {
4270 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4271 } else {
4272 SDValue CCOp = Slct.getOperand(0);
4273 if (CCOp.getOpcode() == ISD::SETCC)
4274 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4275 }
4276
4277 bool DoXform = false;
4278 bool InvCC = false;
4279 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4280 "Bad input!");
4281
4282 if (LHS.getOpcode() == ISD::Constant &&
4283 cast<ConstantSDNode>(LHS)->isNullValue()) {
4284 DoXform = true;
4285 } else if (CC != ISD::SETCC_INVALID &&
4286 RHS.getOpcode() == ISD::Constant &&
4287 cast<ConstantSDNode>(RHS)->isNullValue()) {
4288 std::swap(LHS, RHS);
4289 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004290 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004291 Op0.getOperand(0).getValueType();
4292 bool isInt = OpVT.isInteger();
4293 CC = ISD::getSetCCInverse(CC, isInt);
4294
4295 if (!TLI.isCondCodeLegal(CC, OpVT))
4296 return SDValue(); // Inverse operator isn't legal.
4297
4298 DoXform = true;
4299 InvCC = true;
4300 }
4301
4302 if (DoXform) {
4303 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4304 if (isSlctCC)
4305 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4306 Slct.getOperand(0), Slct.getOperand(1), CC);
4307 SDValue CCOp = Slct.getOperand(0);
4308 if (InvCC)
4309 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4310 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4311 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4312 CCOp, OtherOp, Result);
4313 }
4314 return SDValue();
4315}
4316
Bob Wilson3d5792a2010-07-29 20:34:14 +00004317/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4318/// operands N0 and N1. This is a helper for PerformADDCombine that is
4319/// called with the default operands, and if that fails, with commuted
4320/// operands.
4321static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4322 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004323 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4324 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4325 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4326 if (Result.getNode()) return Result;
4327 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004328 return SDValue();
4329}
4330
Bob Wilson3d5792a2010-07-29 20:34:14 +00004331/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4332///
4333static SDValue PerformADDCombine(SDNode *N,
4334 TargetLowering::DAGCombinerInfo &DCI) {
4335 SDValue N0 = N->getOperand(0);
4336 SDValue N1 = N->getOperand(1);
4337
4338 // First try with the default operand order.
4339 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4340 if (Result.getNode())
4341 return Result;
4342
4343 // If that didn't work, try again with the operands commuted.
4344 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4345}
4346
Chris Lattnerd1980a52009-03-12 06:52:53 +00004347/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004348///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004349static SDValue PerformSUBCombine(SDNode *N,
4350 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004351 SDValue N0 = N->getOperand(0);
4352 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004353
Chris Lattnerd1980a52009-03-12 06:52:53 +00004354 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4355 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4356 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4357 if (Result.getNode()) return Result;
4358 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004359
Chris Lattnerd1980a52009-03-12 06:52:53 +00004360 return SDValue();
4361}
4362
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004363static SDValue PerformMULCombine(SDNode *N,
4364 TargetLowering::DAGCombinerInfo &DCI,
4365 const ARMSubtarget *Subtarget) {
4366 SelectionDAG &DAG = DCI.DAG;
4367
4368 if (Subtarget->isThumb1Only())
4369 return SDValue();
4370
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004371 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4372 return SDValue();
4373
4374 EVT VT = N->getValueType(0);
4375 if (VT != MVT::i32)
4376 return SDValue();
4377
4378 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4379 if (!C)
4380 return SDValue();
4381
4382 uint64_t MulAmt = C->getZExtValue();
4383 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4384 ShiftAmt = ShiftAmt & (32 - 1);
4385 SDValue V = N->getOperand(0);
4386 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004387
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004388 SDValue Res;
4389 MulAmt >>= ShiftAmt;
4390 if (isPowerOf2_32(MulAmt - 1)) {
4391 // (mul x, 2^N + 1) => (add (shl x, N), x)
4392 Res = DAG.getNode(ISD::ADD, DL, VT,
4393 V, DAG.getNode(ISD::SHL, DL, VT,
4394 V, DAG.getConstant(Log2_32(MulAmt-1),
4395 MVT::i32)));
4396 } else if (isPowerOf2_32(MulAmt + 1)) {
4397 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4398 Res = DAG.getNode(ISD::SUB, DL, VT,
4399 DAG.getNode(ISD::SHL, DL, VT,
4400 V, DAG.getConstant(Log2_32(MulAmt+1),
4401 MVT::i32)),
4402 V);
4403 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004404 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004405
4406 if (ShiftAmt != 0)
4407 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4408 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004409
4410 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004411 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004412 return SDValue();
4413}
4414
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004415/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4416static SDValue PerformORCombine(SDNode *N,
4417 TargetLowering::DAGCombinerInfo &DCI,
4418 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004419 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4420 // reasonable.
4421
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004422 // BFI is only available on V6T2+
4423 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4424 return SDValue();
4425
4426 SelectionDAG &DAG = DCI.DAG;
4427 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004428 DebugLoc DL = N->getDebugLoc();
4429 // 1) or (and A, mask), val => ARMbfi A, val, mask
4430 // iff (val & mask) == val
4431 //
4432 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4433 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4434 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4435 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4436 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4437 // (i.e., copy a bitfield value into another bitfield of the same width)
4438 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004439 return SDValue();
4440
4441 EVT VT = N->getValueType(0);
4442 if (VT != MVT::i32)
4443 return SDValue();
4444
Jim Grosbach54238562010-07-17 03:30:54 +00004445
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004446 // The value and the mask need to be constants so we can verify this is
4447 // actually a bitfield set. If the mask is 0xffff, we can do better
4448 // via a movt instruction, so don't use BFI in that case.
4449 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4450 if (!C)
4451 return SDValue();
4452 unsigned Mask = C->getZExtValue();
4453 if (Mask == 0xffff)
4454 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004455 SDValue Res;
4456 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4457 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4458 unsigned Val = C->getZExtValue();
4459 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4460 return SDValue();
4461 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004462
Jim Grosbach54238562010-07-17 03:30:54 +00004463 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4464 DAG.getConstant(Val, MVT::i32),
4465 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004466
Jim Grosbach54238562010-07-17 03:30:54 +00004467 // Do not add new nodes to DAG combiner worklist.
4468 DCI.CombineTo(N, Res, false);
4469 } else if (N1.getOpcode() == ISD::AND) {
4470 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4471 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4472 if (!C)
4473 return SDValue();
4474 unsigned Mask2 = C->getZExtValue();
4475
4476 if (ARM::isBitFieldInvertedMask(Mask) &&
4477 ARM::isBitFieldInvertedMask(~Mask2) &&
4478 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4479 // The pack halfword instruction works better for masks that fit it,
4480 // so use that when it's available.
4481 if (Subtarget->hasT2ExtractPack() &&
4482 (Mask == 0xffff || Mask == 0xffff0000))
4483 return SDValue();
4484 // 2a
4485 unsigned lsb = CountTrailingZeros_32(Mask2);
4486 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4487 DAG.getConstant(lsb, MVT::i32));
4488 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4489 DAG.getConstant(Mask, MVT::i32));
4490 // Do not add new nodes to DAG combiner worklist.
4491 DCI.CombineTo(N, Res, false);
4492 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4493 ARM::isBitFieldInvertedMask(Mask2) &&
4494 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4495 // The pack halfword instruction works better for masks that fit it,
4496 // so use that when it's available.
4497 if (Subtarget->hasT2ExtractPack() &&
4498 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4499 return SDValue();
4500 // 2b
4501 unsigned lsb = CountTrailingZeros_32(Mask);
4502 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4503 DAG.getConstant(lsb, MVT::i32));
4504 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4505 DAG.getConstant(Mask2, MVT::i32));
4506 // Do not add new nodes to DAG combiner worklist.
4507 DCI.CombineTo(N, Res, false);
4508 }
4509 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004510
4511 return SDValue();
4512}
4513
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004514/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4515/// ARMISD::VMOVRRD.
4516static SDValue PerformVMOVRRDCombine(SDNode *N,
4517 TargetLowering::DAGCombinerInfo &DCI) {
4518 // vmovrrd(vmovdrr x, y) -> x,y
4519 SDValue InDouble = N->getOperand(0);
4520 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4521 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4522 return SDValue();
4523}
4524
4525/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4526/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4527static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4528 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4529 SDValue Op0 = N->getOperand(0);
4530 SDValue Op1 = N->getOperand(1);
4531 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4532 Op0 = Op0.getOperand(0);
4533 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4534 Op1 = Op1.getOperand(0);
4535 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4536 Op0.getNode() == Op1.getNode() &&
4537 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4538 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4539 N->getValueType(0), Op0.getOperand(0));
4540 return SDValue();
4541}
4542
Bob Wilson75f02882010-09-17 22:59:05 +00004543/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4544/// ISD::BUILD_VECTOR.
4545static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4546 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4547 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4548 // into a pair of GPRs, which is fine when the value is used as a scalar,
4549 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004550 if (N->getNumOperands() == 2)
4551 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004552
4553 return SDValue();
4554}
4555
Bob Wilsonf20700c2010-10-27 20:38:28 +00004556/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4557/// ISD::VECTOR_SHUFFLE.
4558static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4559 // The LLVM shufflevector instruction does not require the shuffle mask
4560 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4561 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4562 // operands do not match the mask length, they are extended by concatenating
4563 // them with undef vectors. That is probably the right thing for other
4564 // targets, but for NEON it is better to concatenate two double-register
4565 // size vector operands into a single quad-register size vector. Do that
4566 // transformation here:
4567 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4568 // shuffle(concat(v1, v2), undef)
4569 SDValue Op0 = N->getOperand(0);
4570 SDValue Op1 = N->getOperand(1);
4571 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4572 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4573 Op0.getNumOperands() != 2 ||
4574 Op1.getNumOperands() != 2)
4575 return SDValue();
4576 SDValue Concat0Op1 = Op0.getOperand(1);
4577 SDValue Concat1Op1 = Op1.getOperand(1);
4578 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4579 Concat1Op1.getOpcode() != ISD::UNDEF)
4580 return SDValue();
4581 // Skip the transformation if any of the types are illegal.
4582 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4583 EVT VT = N->getValueType(0);
4584 if (!TLI.isTypeLegal(VT) ||
4585 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4586 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4587 return SDValue();
4588
4589 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4590 Op0.getOperand(0), Op1.getOperand(0));
4591 // Translate the shuffle mask.
4592 SmallVector<int, 16> NewMask;
4593 unsigned NumElts = VT.getVectorNumElements();
4594 unsigned HalfElts = NumElts/2;
4595 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4596 for (unsigned n = 0; n < NumElts; ++n) {
4597 int MaskElt = SVN->getMaskElt(n);
4598 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004599 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004600 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004601 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004602 NewElt = HalfElts + MaskElt - NumElts;
4603 NewMask.push_back(NewElt);
4604 }
4605 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4606 DAG.getUNDEF(VT), NewMask.data());
4607}
4608
Bob Wilson9e82bf12010-07-14 01:22:12 +00004609/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4610/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004611static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004612 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4613 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004614 SDValue Op = N->getOperand(0);
4615 EVT VT = N->getValueType(0);
4616
4617 // Ignore bit_converts.
4618 while (Op.getOpcode() == ISD::BIT_CONVERT)
4619 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004620 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004621 return SDValue();
4622
4623 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4624 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4625 // The canonical VMOV for a zero vector uses a 32-bit element size.
4626 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4627 unsigned EltBits;
4628 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4629 EltSize = 8;
4630 if (EltSize > VT.getVectorElementType().getSizeInBits())
4631 return SDValue();
4632
Bob Wilsonb68987e2010-09-22 22:27:30 +00004633 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004634}
4635
Bob Wilson5bafff32009-06-22 23:27:02 +00004636/// getVShiftImm - Check if this is a valid build_vector for the immediate
4637/// operand of a vector shift operation, where all the elements of the
4638/// build_vector must have the same constant integer value.
4639static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4640 // Ignore bit_converts.
4641 while (Op.getOpcode() == ISD::BIT_CONVERT)
4642 Op = Op.getOperand(0);
4643 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4644 APInt SplatBits, SplatUndef;
4645 unsigned SplatBitSize;
4646 bool HasAnyUndefs;
4647 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4648 HasAnyUndefs, ElementBits) ||
4649 SplatBitSize > ElementBits)
4650 return false;
4651 Cnt = SplatBits.getSExtValue();
4652 return true;
4653}
4654
4655/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4656/// operand of a vector shift left operation. That value must be in the range:
4657/// 0 <= Value < ElementBits for a left shift; or
4658/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004659static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004660 assert(VT.isVector() && "vector shift count is not a vector type");
4661 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4662 if (! getVShiftImm(Op, ElementBits, Cnt))
4663 return false;
4664 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4665}
4666
4667/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4668/// operand of a vector shift right operation. For a shift opcode, the value
4669/// is positive, but for an intrinsic the value count must be negative. The
4670/// absolute value must be in the range:
4671/// 1 <= |Value| <= ElementBits for a right shift; or
4672/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004673static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004674 int64_t &Cnt) {
4675 assert(VT.isVector() && "vector shift count is not a vector type");
4676 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4677 if (! getVShiftImm(Op, ElementBits, Cnt))
4678 return false;
4679 if (isIntrinsic)
4680 Cnt = -Cnt;
4681 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4682}
4683
4684/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4685static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4686 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4687 switch (IntNo) {
4688 default:
4689 // Don't do anything for most intrinsics.
4690 break;
4691
4692 // Vector shifts: check for immediate versions and lower them.
4693 // Note: This is done during DAG combining instead of DAG legalizing because
4694 // the build_vectors for 64-bit vector element shift counts are generally
4695 // not legal, and it is hard to see their values after they get legalized to
4696 // loads from a constant pool.
4697 case Intrinsic::arm_neon_vshifts:
4698 case Intrinsic::arm_neon_vshiftu:
4699 case Intrinsic::arm_neon_vshiftls:
4700 case Intrinsic::arm_neon_vshiftlu:
4701 case Intrinsic::arm_neon_vshiftn:
4702 case Intrinsic::arm_neon_vrshifts:
4703 case Intrinsic::arm_neon_vrshiftu:
4704 case Intrinsic::arm_neon_vrshiftn:
4705 case Intrinsic::arm_neon_vqshifts:
4706 case Intrinsic::arm_neon_vqshiftu:
4707 case Intrinsic::arm_neon_vqshiftsu:
4708 case Intrinsic::arm_neon_vqshiftns:
4709 case Intrinsic::arm_neon_vqshiftnu:
4710 case Intrinsic::arm_neon_vqshiftnsu:
4711 case Intrinsic::arm_neon_vqrshiftns:
4712 case Intrinsic::arm_neon_vqrshiftnu:
4713 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004714 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004715 int64_t Cnt;
4716 unsigned VShiftOpc = 0;
4717
4718 switch (IntNo) {
4719 case Intrinsic::arm_neon_vshifts:
4720 case Intrinsic::arm_neon_vshiftu:
4721 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4722 VShiftOpc = ARMISD::VSHL;
4723 break;
4724 }
4725 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4726 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4727 ARMISD::VSHRs : ARMISD::VSHRu);
4728 break;
4729 }
4730 return SDValue();
4731
4732 case Intrinsic::arm_neon_vshiftls:
4733 case Intrinsic::arm_neon_vshiftlu:
4734 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4735 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004736 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004737
4738 case Intrinsic::arm_neon_vrshifts:
4739 case Intrinsic::arm_neon_vrshiftu:
4740 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4741 break;
4742 return SDValue();
4743
4744 case Intrinsic::arm_neon_vqshifts:
4745 case Intrinsic::arm_neon_vqshiftu:
4746 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4747 break;
4748 return SDValue();
4749
4750 case Intrinsic::arm_neon_vqshiftsu:
4751 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4752 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004753 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004754
4755 case Intrinsic::arm_neon_vshiftn:
4756 case Intrinsic::arm_neon_vrshiftn:
4757 case Intrinsic::arm_neon_vqshiftns:
4758 case Intrinsic::arm_neon_vqshiftnu:
4759 case Intrinsic::arm_neon_vqshiftnsu:
4760 case Intrinsic::arm_neon_vqrshiftns:
4761 case Intrinsic::arm_neon_vqrshiftnu:
4762 case Intrinsic::arm_neon_vqrshiftnsu:
4763 // Narrowing shifts require an immediate right shift.
4764 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4765 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004766 llvm_unreachable("invalid shift count for narrowing vector shift "
4767 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004768
4769 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004770 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004771 }
4772
4773 switch (IntNo) {
4774 case Intrinsic::arm_neon_vshifts:
4775 case Intrinsic::arm_neon_vshiftu:
4776 // Opcode already set above.
4777 break;
4778 case Intrinsic::arm_neon_vshiftls:
4779 case Intrinsic::arm_neon_vshiftlu:
4780 if (Cnt == VT.getVectorElementType().getSizeInBits())
4781 VShiftOpc = ARMISD::VSHLLi;
4782 else
4783 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4784 ARMISD::VSHLLs : ARMISD::VSHLLu);
4785 break;
4786 case Intrinsic::arm_neon_vshiftn:
4787 VShiftOpc = ARMISD::VSHRN; break;
4788 case Intrinsic::arm_neon_vrshifts:
4789 VShiftOpc = ARMISD::VRSHRs; break;
4790 case Intrinsic::arm_neon_vrshiftu:
4791 VShiftOpc = ARMISD::VRSHRu; break;
4792 case Intrinsic::arm_neon_vrshiftn:
4793 VShiftOpc = ARMISD::VRSHRN; break;
4794 case Intrinsic::arm_neon_vqshifts:
4795 VShiftOpc = ARMISD::VQSHLs; break;
4796 case Intrinsic::arm_neon_vqshiftu:
4797 VShiftOpc = ARMISD::VQSHLu; break;
4798 case Intrinsic::arm_neon_vqshiftsu:
4799 VShiftOpc = ARMISD::VQSHLsu; break;
4800 case Intrinsic::arm_neon_vqshiftns:
4801 VShiftOpc = ARMISD::VQSHRNs; break;
4802 case Intrinsic::arm_neon_vqshiftnu:
4803 VShiftOpc = ARMISD::VQSHRNu; break;
4804 case Intrinsic::arm_neon_vqshiftnsu:
4805 VShiftOpc = ARMISD::VQSHRNsu; break;
4806 case Intrinsic::arm_neon_vqrshiftns:
4807 VShiftOpc = ARMISD::VQRSHRNs; break;
4808 case Intrinsic::arm_neon_vqrshiftnu:
4809 VShiftOpc = ARMISD::VQRSHRNu; break;
4810 case Intrinsic::arm_neon_vqrshiftnsu:
4811 VShiftOpc = ARMISD::VQRSHRNsu; break;
4812 }
4813
4814 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004816 }
4817
4818 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004819 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004820 int64_t Cnt;
4821 unsigned VShiftOpc = 0;
4822
4823 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4824 VShiftOpc = ARMISD::VSLI;
4825 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4826 VShiftOpc = ARMISD::VSRI;
4827 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004828 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004829 }
4830
4831 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4832 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004834 }
4835
4836 case Intrinsic::arm_neon_vqrshifts:
4837 case Intrinsic::arm_neon_vqrshiftu:
4838 // No immediate versions of these to check for.
4839 break;
4840 }
4841
4842 return SDValue();
4843}
4844
4845/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4846/// lowers them. As with the vector shift intrinsics, this is done during DAG
4847/// combining instead of DAG legalizing because the build_vectors for 64-bit
4848/// vector element shift counts are generally not legal, and it is hard to see
4849/// their values after they get legalized to loads from a constant pool.
4850static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4851 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004852 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004853
4854 // Nothing to be done for scalar shifts.
4855 if (! VT.isVector())
4856 return SDValue();
4857
4858 assert(ST->hasNEON() && "unexpected vector shift");
4859 int64_t Cnt;
4860
4861 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004862 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004863
4864 case ISD::SHL:
4865 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4866 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004868 break;
4869
4870 case ISD::SRA:
4871 case ISD::SRL:
4872 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4873 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4874 ARMISD::VSHRs : ARMISD::VSHRu);
4875 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004877 }
4878 }
4879 return SDValue();
4880}
4881
4882/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4883/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4884static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4885 const ARMSubtarget *ST) {
4886 SDValue N0 = N->getOperand(0);
4887
4888 // Check for sign- and zero-extensions of vector extract operations of 8-
4889 // and 16-bit vector elements. NEON supports these directly. They are
4890 // handled during DAG combining because type legalization will promote them
4891 // to 32-bit types and it is messy to recognize the operations after that.
4892 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4893 SDValue Vec = N0.getOperand(0);
4894 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004895 EVT VT = N->getValueType(0);
4896 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004897 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4898
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 if (VT == MVT::i32 &&
4900 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004901 TLI.isTypeLegal(Vec.getValueType())) {
4902
4903 unsigned Opc = 0;
4904 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004905 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004906 case ISD::SIGN_EXTEND:
4907 Opc = ARMISD::VGETLANEs;
4908 break;
4909 case ISD::ZERO_EXTEND:
4910 case ISD::ANY_EXTEND:
4911 Opc = ARMISD::VGETLANEu;
4912 break;
4913 }
4914 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4915 }
4916 }
4917
4918 return SDValue();
4919}
4920
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004921/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4922/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4923static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4924 const ARMSubtarget *ST) {
4925 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004926 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004927 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4928 // a NaN; only do the transformation when it matches that behavior.
4929
4930 // For now only do this when using NEON for FP operations; if using VFP, it
4931 // is not obvious that the benefit outweighs the cost of switching to the
4932 // NEON pipeline.
4933 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4934 N->getValueType(0) != MVT::f32)
4935 return SDValue();
4936
4937 SDValue CondLHS = N->getOperand(0);
4938 SDValue CondRHS = N->getOperand(1);
4939 SDValue LHS = N->getOperand(2);
4940 SDValue RHS = N->getOperand(3);
4941 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4942
4943 unsigned Opcode = 0;
4944 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004945 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004946 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004947 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004948 IsReversed = true ; // x CC y ? y : x
4949 } else {
4950 return SDValue();
4951 }
4952
Bob Wilsone742bb52010-02-24 22:15:53 +00004953 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004954 switch (CC) {
4955 default: break;
4956 case ISD::SETOLT:
4957 case ISD::SETOLE:
4958 case ISD::SETLT:
4959 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004960 case ISD::SETULT:
4961 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004962 // If LHS is NaN, an ordered comparison will be false and the result will
4963 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4964 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4965 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4966 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4967 break;
4968 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4969 // will return -0, so vmin can only be used for unsafe math or if one of
4970 // the operands is known to be nonzero.
4971 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4972 !UnsafeFPMath &&
4973 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4974 break;
4975 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004976 break;
4977
4978 case ISD::SETOGT:
4979 case ISD::SETOGE:
4980 case ISD::SETGT:
4981 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004982 case ISD::SETUGT:
4983 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004984 // If LHS is NaN, an ordered comparison will be false and the result will
4985 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4986 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4987 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4988 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4989 break;
4990 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4991 // will return +0, so vmax can only be used for unsafe math or if one of
4992 // the operands is known to be nonzero.
4993 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4994 !UnsafeFPMath &&
4995 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4996 break;
4997 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004998 break;
4999 }
5000
5001 if (!Opcode)
5002 return SDValue();
5003 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5004}
5005
Dan Gohman475871a2008-07-27 21:46:04 +00005006SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005007 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005008 switch (N->getOpcode()) {
5009 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005010 case ISD::ADD: return PerformADDCombine(N, DCI);
5011 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005012 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005013 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00005014 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005015 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5016 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005017 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005018 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005019 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005020 case ISD::SHL:
5021 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005022 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005023 case ISD::SIGN_EXTEND:
5024 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005025 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5026 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005027 }
Dan Gohman475871a2008-07-27 21:46:04 +00005028 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005029}
5030
Bill Wendlingaf566342009-08-15 21:21:19 +00005031bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005032 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005033 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005034
5035 switch (VT.getSimpleVT().SimpleTy) {
5036 default:
5037 return false;
5038 case MVT::i8:
5039 case MVT::i16:
5040 case MVT::i32:
5041 return true;
5042 // FIXME: VLD1 etc with standard alignment is legal.
5043 }
5044}
5045
Evan Chenge6c835f2009-08-14 20:09:37 +00005046static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5047 if (V < 0)
5048 return false;
5049
5050 unsigned Scale = 1;
5051 switch (VT.getSimpleVT().SimpleTy) {
5052 default: return false;
5053 case MVT::i1:
5054 case MVT::i8:
5055 // Scale == 1;
5056 break;
5057 case MVT::i16:
5058 // Scale == 2;
5059 Scale = 2;
5060 break;
5061 case MVT::i32:
5062 // Scale == 4;
5063 Scale = 4;
5064 break;
5065 }
5066
5067 if ((V & (Scale - 1)) != 0)
5068 return false;
5069 V /= Scale;
5070 return V == (V & ((1LL << 5) - 1));
5071}
5072
5073static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5074 const ARMSubtarget *Subtarget) {
5075 bool isNeg = false;
5076 if (V < 0) {
5077 isNeg = true;
5078 V = - V;
5079 }
5080
5081 switch (VT.getSimpleVT().SimpleTy) {
5082 default: return false;
5083 case MVT::i1:
5084 case MVT::i8:
5085 case MVT::i16:
5086 case MVT::i32:
5087 // + imm12 or - imm8
5088 if (isNeg)
5089 return V == (V & ((1LL << 8) - 1));
5090 return V == (V & ((1LL << 12) - 1));
5091 case MVT::f32:
5092 case MVT::f64:
5093 // Same as ARM mode. FIXME: NEON?
5094 if (!Subtarget->hasVFP2())
5095 return false;
5096 if ((V & 3) != 0)
5097 return false;
5098 V >>= 2;
5099 return V == (V & ((1LL << 8) - 1));
5100 }
5101}
5102
Evan Chengb01fad62007-03-12 23:30:29 +00005103/// isLegalAddressImmediate - Return true if the integer value can be used
5104/// as the offset of the target addressing mode for load / store of the
5105/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005106static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005107 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005108 if (V == 0)
5109 return true;
5110
Evan Cheng65011532009-03-09 19:15:00 +00005111 if (!VT.isSimple())
5112 return false;
5113
Evan Chenge6c835f2009-08-14 20:09:37 +00005114 if (Subtarget->isThumb1Only())
5115 return isLegalT1AddressImmediate(V, VT);
5116 else if (Subtarget->isThumb2())
5117 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005118
Evan Chenge6c835f2009-08-14 20:09:37 +00005119 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005120 if (V < 0)
5121 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005123 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 case MVT::i1:
5125 case MVT::i8:
5126 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005127 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005128 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005130 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005131 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 case MVT::f32:
5133 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005134 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005135 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005136 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005137 return false;
5138 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005139 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005140 }
Evan Chenga8e29892007-01-19 07:51:42 +00005141}
5142
Evan Chenge6c835f2009-08-14 20:09:37 +00005143bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5144 EVT VT) const {
5145 int Scale = AM.Scale;
5146 if (Scale < 0)
5147 return false;
5148
5149 switch (VT.getSimpleVT().SimpleTy) {
5150 default: return false;
5151 case MVT::i1:
5152 case MVT::i8:
5153 case MVT::i16:
5154 case MVT::i32:
5155 if (Scale == 1)
5156 return true;
5157 // r + r << imm
5158 Scale = Scale & ~1;
5159 return Scale == 2 || Scale == 4 || Scale == 8;
5160 case MVT::i64:
5161 // r + r
5162 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5163 return true;
5164 return false;
5165 case MVT::isVoid:
5166 // Note, we allow "void" uses (basically, uses that aren't loads or
5167 // stores), because arm allows folding a scale into many arithmetic
5168 // operations. This should be made more precise and revisited later.
5169
5170 // Allow r << imm, but the imm has to be a multiple of two.
5171 if (Scale & 1) return false;
5172 return isPowerOf2_32(Scale);
5173 }
5174}
5175
Chris Lattner37caf8c2007-04-09 23:33:39 +00005176/// isLegalAddressingMode - Return true if the addressing mode represented
5177/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005178bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005179 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005180 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005181 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005182 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005183
Chris Lattner37caf8c2007-04-09 23:33:39 +00005184 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005185 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005186 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005187
Chris Lattner37caf8c2007-04-09 23:33:39 +00005188 switch (AM.Scale) {
5189 case 0: // no scale reg, must be "r+i" or "r", or "i".
5190 break;
5191 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005192 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005193 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005194 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005195 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005196 // ARM doesn't support any R+R*scale+imm addr modes.
5197 if (AM.BaseOffs)
5198 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005199
Bob Wilson2c7dab12009-04-08 17:55:28 +00005200 if (!VT.isSimple())
5201 return false;
5202
Evan Chenge6c835f2009-08-14 20:09:37 +00005203 if (Subtarget->isThumb2())
5204 return isLegalT2ScaledAddressingMode(AM, VT);
5205
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005206 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005208 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 case MVT::i1:
5210 case MVT::i8:
5211 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005212 if (Scale < 0) Scale = -Scale;
5213 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005214 return true;
5215 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005216 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005218 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005219 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005220 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005221 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005222 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005223
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005225 // Note, we allow "void" uses (basically, uses that aren't loads or
5226 // stores), because arm allows folding a scale into many arithmetic
5227 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005228
Chris Lattner37caf8c2007-04-09 23:33:39 +00005229 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005230 if (Scale & 1) return false;
5231 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005232 }
5233 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005234 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005235 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005236}
5237
Evan Cheng77e47512009-11-11 19:05:52 +00005238/// isLegalICmpImmediate - Return true if the specified immediate is legal
5239/// icmp immediate, that is the target has icmp instructions which can compare
5240/// a register against the immediate without having to materialize the
5241/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005242bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005243 if (!Subtarget->isThumb())
5244 return ARM_AM::getSOImmVal(Imm) != -1;
5245 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005246 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005247 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005248}
5249
Owen Andersone50ed302009-08-10 22:56:29 +00005250static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005251 bool isSEXTLoad, SDValue &Base,
5252 SDValue &Offset, bool &isInc,
5253 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005254 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5255 return false;
5256
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005258 // AddressingMode 3
5259 Base = Ptr->getOperand(0);
5260 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005261 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005262 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005263 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005264 isInc = false;
5265 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5266 return true;
5267 }
5268 }
5269 isInc = (Ptr->getOpcode() == ISD::ADD);
5270 Offset = Ptr->getOperand(1);
5271 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005273 // AddressingMode 2
5274 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005275 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005276 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005277 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005278 isInc = false;
5279 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5280 Base = Ptr->getOperand(0);
5281 return true;
5282 }
5283 }
5284
5285 if (Ptr->getOpcode() == ISD::ADD) {
5286 isInc = true;
5287 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5288 if (ShOpcVal != ARM_AM::no_shift) {
5289 Base = Ptr->getOperand(1);
5290 Offset = Ptr->getOperand(0);
5291 } else {
5292 Base = Ptr->getOperand(0);
5293 Offset = Ptr->getOperand(1);
5294 }
5295 return true;
5296 }
5297
5298 isInc = (Ptr->getOpcode() == ISD::ADD);
5299 Base = Ptr->getOperand(0);
5300 Offset = Ptr->getOperand(1);
5301 return true;
5302 }
5303
Jim Grosbache5165492009-11-09 00:11:35 +00005304 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005305 return false;
5306}
5307
Owen Andersone50ed302009-08-10 22:56:29 +00005308static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005309 bool isSEXTLoad, SDValue &Base,
5310 SDValue &Offset, bool &isInc,
5311 SelectionDAG &DAG) {
5312 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5313 return false;
5314
5315 Base = Ptr->getOperand(0);
5316 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5317 int RHSC = (int)RHS->getZExtValue();
5318 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5319 assert(Ptr->getOpcode() == ISD::ADD);
5320 isInc = false;
5321 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5322 return true;
5323 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5324 isInc = Ptr->getOpcode() == ISD::ADD;
5325 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5326 return true;
5327 }
5328 }
5329
5330 return false;
5331}
5332
Evan Chenga8e29892007-01-19 07:51:42 +00005333/// getPreIndexedAddressParts - returns true by value, base pointer and
5334/// offset pointer and addressing mode by reference if the node's address
5335/// can be legally represented as pre-indexed load / store address.
5336bool
Dan Gohman475871a2008-07-27 21:46:04 +00005337ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5338 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005339 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005340 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005341 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005342 return false;
5343
Owen Andersone50ed302009-08-10 22:56:29 +00005344 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005346 bool isSEXTLoad = false;
5347 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5348 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005349 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005350 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5351 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5352 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005353 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005354 } else
5355 return false;
5356
5357 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005358 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005359 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005360 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5361 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005362 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005363 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005364 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005365 if (!isLegal)
5366 return false;
5367
5368 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5369 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005370}
5371
5372/// getPostIndexedAddressParts - returns true by value, base pointer and
5373/// offset pointer and addressing mode by reference if this node can be
5374/// combined with a load / store to form a post-indexed load / store.
5375bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue &Base,
5377 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005378 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005379 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005380 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005381 return false;
5382
Owen Andersone50ed302009-08-10 22:56:29 +00005383 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005385 bool isSEXTLoad = false;
5386 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005387 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005388 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005389 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5390 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005391 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005392 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005393 } else
5394 return false;
5395
5396 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005397 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005398 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005399 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005400 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005401 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005402 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5403 isInc, DAG);
5404 if (!isLegal)
5405 return false;
5406
Evan Cheng28dad2a2010-05-18 21:31:17 +00005407 if (Ptr != Base) {
5408 // Swap base ptr and offset to catch more post-index load / store when
5409 // it's legal. In Thumb2 mode, offset must be an immediate.
5410 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5411 !Subtarget->isThumb2())
5412 std::swap(Base, Offset);
5413
5414 // Post-indexed load / store update the base pointer.
5415 if (Ptr != Base)
5416 return false;
5417 }
5418
Evan Chenge88d5ce2009-07-02 07:28:31 +00005419 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5420 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005421}
5422
Dan Gohman475871a2008-07-27 21:46:04 +00005423void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005424 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005425 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005426 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005427 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005428 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005429 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005430 switch (Op.getOpcode()) {
5431 default: break;
5432 case ARMISD::CMOV: {
5433 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005434 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005435 if (KnownZero == 0 && KnownOne == 0) return;
5436
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005437 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005438 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5439 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005440 KnownZero &= KnownZeroRHS;
5441 KnownOne &= KnownOneRHS;
5442 return;
5443 }
5444 }
5445}
5446
5447//===----------------------------------------------------------------------===//
5448// ARM Inline Assembly Support
5449//===----------------------------------------------------------------------===//
5450
5451/// getConstraintType - Given a constraint letter, return the type of
5452/// constraint it is for this target.
5453ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005454ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5455 if (Constraint.size() == 1) {
5456 switch (Constraint[0]) {
5457 default: break;
5458 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005459 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005460 }
Evan Chenga8e29892007-01-19 07:51:42 +00005461 }
Chris Lattner4234f572007-03-25 02:14:49 +00005462 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005463}
5464
John Thompson44ab89e2010-10-29 17:29:13 +00005465/// Examine constraint type and operand type and determine a weight value.
5466/// This object must already have been set up with the operand type
5467/// and the current alternative constraint selected.
5468TargetLowering::ConstraintWeight
5469ARMTargetLowering::getSingleConstraintMatchWeight(
5470 AsmOperandInfo &info, const char *constraint) const {
5471 ConstraintWeight weight = CW_Invalid;
5472 Value *CallOperandVal = info.CallOperandVal;
5473 // If we don't have a value, we can't do a match,
5474 // but allow it at the lowest weight.
5475 if (CallOperandVal == NULL)
5476 return CW_Default;
5477 const Type *type = CallOperandVal->getType();
5478 // Look at the constraint type.
5479 switch (*constraint) {
5480 default:
5481 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5482 break;
5483 case 'l':
5484 if (type->isIntegerTy()) {
5485 if (Subtarget->isThumb())
5486 weight = CW_SpecificReg;
5487 else
5488 weight = CW_Register;
5489 }
5490 break;
5491 case 'w':
5492 if (type->isFloatingPointTy())
5493 weight = CW_Register;
5494 break;
5495 }
5496 return weight;
5497}
5498
Bob Wilson2dc4f542009-03-20 22:42:55 +00005499std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005500ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005501 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005502 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005503 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005504 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005505 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005506 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005507 return std::make_pair(0U, ARM::tGPRRegisterClass);
5508 else
5509 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005510 case 'r':
5511 return std::make_pair(0U, ARM::GPRRegisterClass);
5512 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005514 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005515 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005516 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005517 if (VT.getSizeInBits() == 128)
5518 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005519 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005520 }
5521 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005522 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005523 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005524
Evan Chenga8e29892007-01-19 07:51:42 +00005525 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5526}
5527
5528std::vector<unsigned> ARMTargetLowering::
5529getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005530 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005531 if (Constraint.size() != 1)
5532 return std::vector<unsigned>();
5533
5534 switch (Constraint[0]) { // GCC ARM Constraint Letters
5535 default: break;
5536 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005537 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5538 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5539 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005540 case 'r':
5541 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5542 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5543 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5544 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005545 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005547 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5548 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5549 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5550 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5551 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5552 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5553 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5554 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005555 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005556 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5557 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5558 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5559 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005560 if (VT.getSizeInBits() == 128)
5561 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5562 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005563 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005564 }
5565
5566 return std::vector<unsigned>();
5567}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005568
5569/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5570/// vector. If it is invalid, don't add anything to Ops.
5571void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5572 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005573 std::vector<SDValue>&Ops,
5574 SelectionDAG &DAG) const {
5575 SDValue Result(0, 0);
5576
5577 switch (Constraint) {
5578 default: break;
5579 case 'I': case 'J': case 'K': case 'L':
5580 case 'M': case 'N': case 'O':
5581 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5582 if (!C)
5583 return;
5584
5585 int64_t CVal64 = C->getSExtValue();
5586 int CVal = (int) CVal64;
5587 // None of these constraints allow values larger than 32 bits. Check
5588 // that the value fits in an int.
5589 if (CVal != CVal64)
5590 return;
5591
5592 switch (Constraint) {
5593 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005594 if (Subtarget->isThumb1Only()) {
5595 // This must be a constant between 0 and 255, for ADD
5596 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005597 if (CVal >= 0 && CVal <= 255)
5598 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005599 } else if (Subtarget->isThumb2()) {
5600 // A constant that can be used as an immediate value in a
5601 // data-processing instruction.
5602 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5603 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005604 } else {
5605 // A constant that can be used as an immediate value in a
5606 // data-processing instruction.
5607 if (ARM_AM::getSOImmVal(CVal) != -1)
5608 break;
5609 }
5610 return;
5611
5612 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005613 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005614 // This must be a constant between -255 and -1, for negated ADD
5615 // immediates. This can be used in GCC with an "n" modifier that
5616 // prints the negated value, for use with SUB instructions. It is
5617 // not useful otherwise but is implemented for compatibility.
5618 if (CVal >= -255 && CVal <= -1)
5619 break;
5620 } else {
5621 // This must be a constant between -4095 and 4095. It is not clear
5622 // what this constraint is intended for. Implemented for
5623 // compatibility with GCC.
5624 if (CVal >= -4095 && CVal <= 4095)
5625 break;
5626 }
5627 return;
5628
5629 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005630 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005631 // A 32-bit value where only one byte has a nonzero value. Exclude
5632 // zero to match GCC. This constraint is used by GCC internally for
5633 // constants that can be loaded with a move/shift combination.
5634 // It is not useful otherwise but is implemented for compatibility.
5635 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5636 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005637 } else if (Subtarget->isThumb2()) {
5638 // A constant whose bitwise inverse can be used as an immediate
5639 // value in a data-processing instruction. This can be used in GCC
5640 // with a "B" modifier that prints the inverted value, for use with
5641 // BIC and MVN instructions. It is not useful otherwise but is
5642 // implemented for compatibility.
5643 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5644 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005645 } else {
5646 // A constant whose bitwise inverse can be used as an immediate
5647 // value in a data-processing instruction. This can be used in GCC
5648 // with a "B" modifier that prints the inverted value, for use with
5649 // BIC and MVN instructions. It is not useful otherwise but is
5650 // implemented for compatibility.
5651 if (ARM_AM::getSOImmVal(~CVal) != -1)
5652 break;
5653 }
5654 return;
5655
5656 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005657 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005658 // This must be a constant between -7 and 7,
5659 // for 3-operand ADD/SUB immediate instructions.
5660 if (CVal >= -7 && CVal < 7)
5661 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005662 } else if (Subtarget->isThumb2()) {
5663 // A constant whose negation can be used as an immediate value in a
5664 // data-processing instruction. This can be used in GCC with an "n"
5665 // modifier that prints the negated value, for use with SUB
5666 // instructions. It is not useful otherwise but is implemented for
5667 // compatibility.
5668 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5669 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005670 } else {
5671 // A constant whose negation can be used as an immediate value in a
5672 // data-processing instruction. This can be used in GCC with an "n"
5673 // modifier that prints the negated value, for use with SUB
5674 // instructions. It is not useful otherwise but is implemented for
5675 // compatibility.
5676 if (ARM_AM::getSOImmVal(-CVal) != -1)
5677 break;
5678 }
5679 return;
5680
5681 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005682 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005683 // This must be a multiple of 4 between 0 and 1020, for
5684 // ADD sp + immediate.
5685 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5686 break;
5687 } else {
5688 // A power of two or a constant between 0 and 32. This is used in
5689 // GCC for the shift amount on shifted register operands, but it is
5690 // useful in general for any shift amounts.
5691 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5692 break;
5693 }
5694 return;
5695
5696 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005697 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005698 // This must be a constant between 0 and 31, for shift amounts.
5699 if (CVal >= 0 && CVal <= 31)
5700 break;
5701 }
5702 return;
5703
5704 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005705 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005706 // This must be a multiple of 4 between -508 and 508, for
5707 // ADD/SUB sp = sp + immediate.
5708 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5709 break;
5710 }
5711 return;
5712 }
5713 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5714 break;
5715 }
5716
5717 if (Result.getNode()) {
5718 Ops.push_back(Result);
5719 return;
5720 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005721 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005722}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005723
5724bool
5725ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5726 // The ARM target isn't yet aware of offsets.
5727 return false;
5728}
Evan Cheng39382422009-10-28 01:44:26 +00005729
5730int ARM::getVFPf32Imm(const APFloat &FPImm) {
5731 APInt Imm = FPImm.bitcastToAPInt();
5732 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5733 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5734 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5735
5736 // We can handle 4 bits of mantissa.
5737 // mantissa = (16+UInt(e:f:g:h))/16.
5738 if (Mantissa & 0x7ffff)
5739 return -1;
5740 Mantissa >>= 19;
5741 if ((Mantissa & 0xf) != Mantissa)
5742 return -1;
5743
5744 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5745 if (Exp < -3 || Exp > 4)
5746 return -1;
5747 Exp = ((Exp+3) & 0x7) ^ 4;
5748
5749 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5750}
5751
5752int ARM::getVFPf64Imm(const APFloat &FPImm) {
5753 APInt Imm = FPImm.bitcastToAPInt();
5754 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5755 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5756 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5757
5758 // We can handle 4 bits of mantissa.
5759 // mantissa = (16+UInt(e:f:g:h))/16.
5760 if (Mantissa & 0xffffffffffffLL)
5761 return -1;
5762 Mantissa >>= 48;
5763 if ((Mantissa & 0xf) != Mantissa)
5764 return -1;
5765
5766 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5767 if (Exp < -3 || Exp > 4)
5768 return -1;
5769 Exp = ((Exp+3) & 0x7) ^ 4;
5770
5771 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5772}
5773
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005774bool ARM::isBitFieldInvertedMask(unsigned v) {
5775 if (v == 0xffffffff)
5776 return 0;
5777 // there can be 1's on either or both "outsides", all the "inside"
5778 // bits must be 0's
5779 unsigned int lsb = 0, msb = 31;
5780 while (v & (1 << msb)) --msb;
5781 while (v & (1 << lsb)) ++lsb;
5782 for (unsigned int i = lsb; i <= msb; ++i) {
5783 if (v & (1 << i))
5784 return 0;
5785 }
5786 return 1;
5787}
5788
Evan Cheng39382422009-10-28 01:44:26 +00005789/// isFPImmLegal - Returns true if the target can instruction select the
5790/// specified FP immediate natively. If false, the legalizer will
5791/// materialize the FP immediate as a load from a constant pool.
5792bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5793 if (!Subtarget->hasVFP3())
5794 return false;
5795 if (VT == MVT::f32)
5796 return ARM::getVFPf32Imm(Imm) != -1;
5797 if (VT == MVT::f64)
5798 return ARM::getVFPf64Imm(Imm) != -1;
5799 return false;
5800}
Bob Wilson65ffec42010-09-21 17:56:22 +00005801
5802/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5803/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5804/// specified in the intrinsic calls.
5805bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5806 const CallInst &I,
5807 unsigned Intrinsic) const {
5808 switch (Intrinsic) {
5809 case Intrinsic::arm_neon_vld1:
5810 case Intrinsic::arm_neon_vld2:
5811 case Intrinsic::arm_neon_vld3:
5812 case Intrinsic::arm_neon_vld4:
5813 case Intrinsic::arm_neon_vld2lane:
5814 case Intrinsic::arm_neon_vld3lane:
5815 case Intrinsic::arm_neon_vld4lane: {
5816 Info.opc = ISD::INTRINSIC_W_CHAIN;
5817 // Conservatively set memVT to the entire set of vectors loaded.
5818 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5819 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5820 Info.ptrVal = I.getArgOperand(0);
5821 Info.offset = 0;
5822 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5823 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5824 Info.vol = false; // volatile loads with NEON intrinsics not supported
5825 Info.readMem = true;
5826 Info.writeMem = false;
5827 return true;
5828 }
5829 case Intrinsic::arm_neon_vst1:
5830 case Intrinsic::arm_neon_vst2:
5831 case Intrinsic::arm_neon_vst3:
5832 case Intrinsic::arm_neon_vst4:
5833 case Intrinsic::arm_neon_vst2lane:
5834 case Intrinsic::arm_neon_vst3lane:
5835 case Intrinsic::arm_neon_vst4lane: {
5836 Info.opc = ISD::INTRINSIC_VOID;
5837 // Conservatively set memVT to the entire set of vectors stored.
5838 unsigned NumElts = 0;
5839 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5840 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5841 if (!ArgTy->isVectorTy())
5842 break;
5843 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5844 }
5845 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5846 Info.ptrVal = I.getArgOperand(0);
5847 Info.offset = 0;
5848 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5849 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5850 Info.vol = false; // volatile stores with NEON intrinsics not supported
5851 Info.readMem = false;
5852 Info.writeMem = true;
5853 return true;
5854 }
5855 default:
5856 break;
5857 }
5858
5859 return false;
5860}