blob: f2ab06f328f22eb8ebad659ec12ba85ba92d0874 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
127def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
128def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
129def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000130def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
131def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000132def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000133def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000134def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000135def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000136def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
137def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000138
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000139// FIXME: Eventually this will be just "hasV6T2Ops".
140def UseMovt : Predicate<"Subtarget->useMovt()">;
141def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
142
Jim Grosbach26767372010-03-24 22:31:46 +0000143def UseVMLx : Predicate<"Subtarget->useVMLx()">;
144
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000145//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000146// ARM Flag Definitions.
147
148class RegConstraint<string C> {
149 string Constraints = C;
150}
151
152//===----------------------------------------------------------------------===//
153// ARM specific transformation functions and pattern fragments.
154//
155
Evan Chenga8e29892007-01-19 07:51:42 +0000156// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
157// so_imm_neg def below.
158def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000160}]>;
161
162// so_imm_not_XFORM - Return a so_imm value packed into the format described for
163// so_imm_not def below.
164def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000166}]>;
167
168// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
169def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000170 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000171 return v == 8 || v == 16 || v == 24;
172}]>;
173
174/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
175def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000177}]>;
178
179/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
180def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000181 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000182}]>;
183
Jim Grosbach64171712010-02-16 21:07:46 +0000184def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 PatLeaf<(imm), [{
186 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
187 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000188
Evan Chenga2515702007-03-19 07:09:02 +0000189def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000190 PatLeaf<(imm), [{
191 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
192 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
195def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000196 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000199/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
200/// e.g., 0xf000ffff
201def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000202 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000203 uint32_t v = (uint32_t)N->getZExtValue();
204 if (v == 0xffffffff)
205 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000206 // there can be 1's on either or both "outsides", all the "inside"
207 // bits must be 0's
208 unsigned int lsb = 0, msb = 31;
209 while (v & (1 << msb)) --msb;
210 while (v & (1 << lsb)) ++lsb;
211 for (unsigned int i = lsb; i <= msb; ++i) {
212 if (v & (1 << i))
213 return 0;
214 }
215 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000216}] > {
217 let PrintMethod = "printBitfieldInvMaskImmOperand";
218}
219
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000220/// Split a 32-bit immediate into two 16 bit parts.
221def lo16 : SDNodeXForm<imm, [{
222 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
223 MVT::i32);
224}]>;
225
226def hi16 : SDNodeXForm<imm, [{
227 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
228}]>;
229
230def lo16AllZero : PatLeaf<(i32 imm), [{
231 // Returns true if all low 16-bits are 0.
232 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000233}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234
Jim Grosbach64171712010-02-16 21:07:46 +0000235/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// [0.65535].
237def imm0_65535 : PatLeaf<(i32 imm), [{
238 return (uint32_t)N->getZExtValue() < 65536;
239}]>;
240
Evan Cheng37f25d92008-08-28 23:39:26 +0000241class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
242class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000243
Jim Grosbach0a145f32010-02-16 20:17:57 +0000244/// adde and sube predicates - True based on whether the carry flag output
245/// will be needed or not.
246def adde_dead_carry :
247 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
248 [{return !N->hasAnyUseOfValue(1);}]>;
249def sube_dead_carry :
250 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
251 [{return !N->hasAnyUseOfValue(1);}]>;
252def adde_live_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
254 [{return N->hasAnyUseOfValue(1);}]>;
255def sube_live_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
257 [{return N->hasAnyUseOfValue(1);}]>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259//===----------------------------------------------------------------------===//
260// Operand Definitions.
261//
262
263// Branch target.
264def brtarget : Operand<OtherVT>;
265
Evan Chenga8e29892007-01-19 07:51:42 +0000266// A list of registers separated by comma. Used by load/store multiple.
267def reglist : Operand<i32> {
268 let PrintMethod = "printRegisterList";
269}
270
271// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
272def cpinst_operand : Operand<i32> {
273 let PrintMethod = "printCPInstOperand";
274}
275
276def jtblock_operand : Operand<i32> {
277 let PrintMethod = "printJTBlockOperand";
278}
Evan Cheng66ac5312009-07-25 00:33:29 +0000279def jt2block_operand : Operand<i32> {
280 let PrintMethod = "printJT2BlockOperand";
281}
Evan Chenga8e29892007-01-19 07:51:42 +0000282
283// Local PC labels.
284def pclabel : Operand<i32> {
285 let PrintMethod = "printPCLabel";
286}
287
288// shifter_operand operands: so_reg and so_imm.
289def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000290 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000291 [shl,srl,sra,rotr]> {
292 let PrintMethod = "printSORegOperand";
293 let MIOperandInfo = (ops GPR, GPR, i32imm);
294}
295
296// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
297// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
298// represented in the imm field in the same 12-bit form that they are encoded
299// into so_imm instructions: the 8-bit immediate is the least significant bits
300// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
301def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000302 PatLeaf<(imm), [{
303 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
304 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000305 let PrintMethod = "printSOImmOperand";
306}
307
Evan Chengc70d1842007-03-20 08:11:30 +0000308// Break so_imm's up into two pieces. This handles immediates with up to 16
309// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
310// get the first/second pieces.
311def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 PatLeaf<(imm), [{
313 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
314 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000315 let PrintMethod = "printSOImm2PartOperand";
316}
317
318def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000319 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000321}]>;
322
323def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000324 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000326}]>;
327
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000328def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
329 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
330 }]> {
331 let PrintMethod = "printSOImm2PartOperand";
332}
333
334def so_neg_imm2part_1 : SDNodeXForm<imm, [{
335 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
336 return CurDAG->getTargetConstant(V, MVT::i32);
337}]>;
338
339def so_neg_imm2part_2 : SDNodeXForm<imm, [{
340 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
341 return CurDAG->getTargetConstant(V, MVT::i32);
342}]>;
343
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000344/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
345def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
346 return (int32_t)N->getZExtValue() < 32;
347}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000348
349// Define ARM specific addressing modes.
350
351// addrmode2 := reg +/- reg shop imm
352// addrmode2 := reg +/- imm12
353//
354def addrmode2 : Operand<i32>,
355 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
356 let PrintMethod = "printAddrMode2Operand";
357 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
358}
359
360def am2offset : Operand<i32>,
361 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
362 let PrintMethod = "printAddrMode2OffsetOperand";
363 let MIOperandInfo = (ops GPR, i32imm);
364}
365
366// addrmode3 := reg +/- reg
367// addrmode3 := reg +/- imm8
368//
369def addrmode3 : Operand<i32>,
370 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
371 let PrintMethod = "printAddrMode3Operand";
372 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
373}
374
375def am3offset : Operand<i32>,
376 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
377 let PrintMethod = "printAddrMode3OffsetOperand";
378 let MIOperandInfo = (ops GPR, i32imm);
379}
380
381// addrmode4 := reg, <mode|W>
382//
383def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000384 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000385 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000386 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000387}
388
389// addrmode5 := reg +/- imm8*4
390//
391def addrmode5 : Operand<i32>,
392 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
393 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000394 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000395}
396
Bob Wilson8b024a52009-07-01 23:16:05 +0000397// addrmode6 := reg with optional writeback
398//
399def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000400 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000401 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000402 let MIOperandInfo = (ops GPR:$addr, i32imm);
403}
404
405def am6offset : Operand<i32> {
406 let PrintMethod = "printAddrMode6OffsetOperand";
407 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410// addrmodepc := pc + reg
411//
412def addrmodepc : Operand<i32>,
413 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
414 let PrintMethod = "printAddrModePCOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
Bob Wilson4f38b382009-08-21 21:58:55 +0000418def nohash_imm : Operand<i32> {
419 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000420}
421
Evan Chenga8e29892007-01-19 07:51:42 +0000422//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000423
Evan Cheng37f25d92008-08-28 23:39:26 +0000424include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000425
426//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000427// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000428//
429
Evan Cheng3924f782008-08-29 07:36:24 +0000430/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000431/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000432multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
433 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
437 let Inst{25} = 1;
438 }
Evan Chengedda31c2008-11-05 18:35:52 +0000439 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000440 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000442 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000443 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000444 let isCommutable = Commutable;
445 }
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000447 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
449 let Inst{25} = 0;
450 }
Evan Chenga8e29892007-01-19 07:51:42 +0000451}
452
Evan Cheng1e249e32009-06-25 20:59:23 +0000453/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000454/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000455let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000456multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
457 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000458 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000459 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000460 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000461 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 let Inst{25} = 1;
463 }
Evan Chengedda31c2008-11-05 18:35:52 +0000464 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000465 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000466 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
467 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000468 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000469 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000470 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000471 }
Evan Chengedda31c2008-11-05 18:35:52 +0000472 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000473 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000474 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000475 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000476 let Inst{25} = 0;
477 }
Evan Cheng071a2792007-09-11 19:55:27 +0000478}
Evan Chengc85e8322007-07-05 07:13:32 +0000479}
480
481/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000482/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000483/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000484let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000485multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
486 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000487 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000488 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 1;
492 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000493 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000494 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000495 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000496 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000497 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000498 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000499 let isCommutable = Commutable;
500 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000501 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000502 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 0;
506 }
Evan Cheng071a2792007-09-11 19:55:27 +0000507}
Evan Chenga8e29892007-01-19 07:51:42 +0000508}
509
Evan Chenga8e29892007-01-19 07:51:42 +0000510/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
511/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000512/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
513multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000515 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000516 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000517 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000518 let Inst{11-10} = 0b00;
519 let Inst{19-16} = 0b1111;
520 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000521 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000522 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000523 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000524 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000525 let Inst{19-16} = 0b1111;
526 }
Evan Chenga8e29892007-01-19 07:51:42 +0000527}
528
Johnny Chen2ec5e492010-02-22 21:50:40 +0000529multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
530 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
531 IIC_iUNAr, opc, "\t$dst, $src",
532 [/* For disassembly only; pattern left blank */]>,
533 Requires<[IsARM, HasV6]> {
534 let Inst{11-10} = 0b00;
535 let Inst{19-16} = 0b1111;
536 }
537 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
538 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
539 [/* For disassembly only; pattern left blank */]>,
540 Requires<[IsARM, HasV6]> {
541 let Inst{19-16} = 0b1111;
542 }
543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
546/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000547multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
548 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000549 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000550 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000551 Requires<[IsARM, HasV6]> {
552 let Inst{11-10} = 0b00;
553 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000554 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
555 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000556 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000557 [(set GPR:$dst, (opnode GPR:$LHS,
558 (rotr GPR:$RHS, rot_imm:$rot)))]>,
559 Requires<[IsARM, HasV6]>;
560}
561
Johnny Chen2ec5e492010-02-22 21:50:40 +0000562// For disassembly only.
563multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
564 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
565 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
566 [/* For disassembly only; pattern left blank */]>,
567 Requires<[IsARM, HasV6]> {
568 let Inst{11-10} = 0b00;
569 }
570 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
571 i32imm:$rot),
572 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
573 [/* For disassembly only; pattern left blank */]>,
574 Requires<[IsARM, HasV6]>;
575}
576
Evan Cheng62674222009-06-25 23:34:10 +0000577/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
578let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000579multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
580 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000581 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000582 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000583 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000584 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000585 let Inst{25} = 1;
586 }
Evan Cheng62674222009-06-25 23:34:10 +0000587 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000588 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000589 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000590 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000591 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000592 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000593 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 }
Evan Cheng62674222009-06-25 23:34:10 +0000595 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000596 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000597 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000598 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 let Inst{25} = 0;
600 }
Jim Grosbache5165492009-11-09 00:11:35 +0000601}
602// Carry setting variants
603let Defs = [CPSR] in {
604multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
605 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000606 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000607 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000608 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000609 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000610 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000612 }
Evan Cheng62674222009-06-25 23:34:10 +0000613 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000614 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000615 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000616 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000617 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000618 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000619 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000620 }
Evan Cheng62674222009-06-25 23:34:10 +0000621 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000622 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000623 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000624 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000625 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000627 }
Evan Cheng071a2792007-09-11 19:55:27 +0000628}
Evan Chengc85e8322007-07-05 07:13:32 +0000629}
Jim Grosbache5165492009-11-09 00:11:35 +0000630}
Evan Chengc85e8322007-07-05 07:13:32 +0000631
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000632//===----------------------------------------------------------------------===//
633// Instructions
634//===----------------------------------------------------------------------===//
635
Evan Chenga8e29892007-01-19 07:51:42 +0000636//===----------------------------------------------------------------------===//
637// Miscellaneous Instructions.
638//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000639
Evan Chenga8e29892007-01-19 07:51:42 +0000640/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
641/// the function. The first operand is the ID# for this instruction, the second
642/// is the index into the MachineConstantPool that this is, the third is the
643/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000644let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000645def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000646PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000647 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000648 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000649
Jim Grosbach4642ad32010-02-22 23:10:38 +0000650// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
651// from removing one half of the matched pairs. That breaks PEI, which assumes
652// these will always be in pairs, and asserts if it finds otherwise. Better way?
653let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000654def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000655PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000656 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000657 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000658
Jim Grosbach64171712010-02-16 21:07:46 +0000659def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000660PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000661 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000662 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000663}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000664
Johnny Chenf4d81052010-02-12 22:53:19 +0000665def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000666 [/* For disassembly only; pattern left blank */]>,
667 Requires<[IsARM, HasV6T2]> {
668 let Inst{27-16} = 0b001100100000;
669 let Inst{7-0} = 0b00000000;
670}
671
Johnny Chenf4d81052010-02-12 22:53:19 +0000672def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
673 [/* For disassembly only; pattern left blank */]>,
674 Requires<[IsARM, HasV6T2]> {
675 let Inst{27-16} = 0b001100100000;
676 let Inst{7-0} = 0b00000001;
677}
678
679def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
680 [/* For disassembly only; pattern left blank */]>,
681 Requires<[IsARM, HasV6T2]> {
682 let Inst{27-16} = 0b001100100000;
683 let Inst{7-0} = 0b00000010;
684}
685
686def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6T2]> {
689 let Inst{27-16} = 0b001100100000;
690 let Inst{7-0} = 0b00000011;
691}
692
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
694 "\t$dst, $a, $b",
695 [/* For disassembly only; pattern left blank */]>,
696 Requires<[IsARM, HasV6]> {
697 let Inst{27-20} = 0b01101000;
698 let Inst{7-4} = 0b1011;
699}
700
Johnny Chenf4d81052010-02-12 22:53:19 +0000701def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6T2]> {
704 let Inst{27-16} = 0b001100100000;
705 let Inst{7-0} = 0b00000100;
706}
707
Johnny Chenc6f7b272010-02-11 18:12:29 +0000708// The i32imm operand $val can be used by a debugger to store more information
709// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000710def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000711 [/* For disassembly only; pattern left blank */]>,
712 Requires<[IsARM]> {
713 let Inst{27-20} = 0b00010010;
714 let Inst{7-4} = 0b0111;
715}
716
Johnny Chenb98e1602010-02-12 18:55:33 +0000717// Change Processor State is a system instruction -- for disassembly only.
718// The singleton $opt operand contains the following information:
719// opt{4-0} = mode from Inst{4-0}
720// opt{5} = changemode from Inst{17}
721// opt{8-6} = AIF from Inst{8-6}
722// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000723def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000724 [/* For disassembly only; pattern left blank */]>,
725 Requires<[IsARM]> {
726 let Inst{31-28} = 0b1111;
727 let Inst{27-20} = 0b00010000;
728 let Inst{16} = 0;
729 let Inst{5} = 0;
730}
731
Johnny Chenb92a23f2010-02-21 04:42:01 +0000732// Preload signals the memory system of possible future data/instruction access.
733// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000734//
735// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
736// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000737multiclass APreLoad<bit data, bit read, string opc> {
738
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000739 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000740 !strconcat(opc, "\t[$base, $imm]"), []> {
741 let Inst{31-26} = 0b111101;
742 let Inst{25} = 0; // 0 for immediate form
743 let Inst{24} = data;
744 let Inst{22} = read;
745 let Inst{21-20} = 0b01;
746 }
747
748 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
749 !strconcat(opc, "\t$addr"), []> {
750 let Inst{31-26} = 0b111101;
751 let Inst{25} = 1; // 1 for register form
752 let Inst{24} = data;
753 let Inst{22} = read;
754 let Inst{21-20} = 0b01;
755 let Inst{4} = 0;
756 }
757}
758
759defm PLD : APreLoad<1, 1, "pld">;
760defm PLDW : APreLoad<1, 0, "pldw">;
761defm PLI : APreLoad<0, 1, "pli">;
762
Johnny Chena1e76212010-02-13 02:51:09 +0000763def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM]> {
766 let Inst{31-28} = 0b1111;
767 let Inst{27-20} = 0b00010000;
768 let Inst{16} = 1;
769 let Inst{9} = 1;
770 let Inst{7-4} = 0b0000;
771}
772
773def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
774 [/* For disassembly only; pattern left blank */]>,
775 Requires<[IsARM]> {
776 let Inst{31-28} = 0b1111;
777 let Inst{27-20} = 0b00010000;
778 let Inst{16} = 1;
779 let Inst{9} = 0;
780 let Inst{7-4} = 0b0000;
781}
782
Johnny Chenf4d81052010-02-12 22:53:19 +0000783def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000784 [/* For disassembly only; pattern left blank */]>,
785 Requires<[IsARM, HasV7]> {
786 let Inst{27-16} = 0b001100100000;
787 let Inst{7-4} = 0b1111;
788}
789
Johnny Chenba6e0332010-02-11 17:14:31 +0000790// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000791def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000792 [/* For disassembly only; pattern left blank */]>,
793 Requires<[IsARM]> {
794 let Inst{27-25} = 0b011;
795 let Inst{24-20} = 0b11111;
796 let Inst{7-5} = 0b111;
797 let Inst{4} = 0b1;
798}
799
Evan Cheng12c3a532008-11-06 17:48:05 +0000800// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000801let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000802def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000803 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000804 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000805
Evan Cheng325474e2008-01-07 23:56:57 +0000806let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000807def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000808 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000809 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000810
Evan Chengd87293c2008-11-06 08:47:38 +0000811def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000812 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000813 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
814
Evan Chengd87293c2008-11-06 08:47:38 +0000815def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000816 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000817 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
818
Evan Chengd87293c2008-11-06 08:47:38 +0000819def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000820 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000821 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
822
Evan Chengd87293c2008-11-06 08:47:38 +0000823def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000824 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000825 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
826}
Chris Lattner13c63102008-01-06 05:55:01 +0000827let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000828def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000829 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000830 [(store GPR:$src, addrmodepc:$addr)]>;
831
Evan Chengd87293c2008-11-06 08:47:38 +0000832def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000833 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000834 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
835
Evan Chengd87293c2008-11-06 08:47:38 +0000836def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000837 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000838 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
839}
Evan Cheng12c3a532008-11-06 17:48:05 +0000840} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000841
Evan Chenge07715c2009-06-23 05:25:29 +0000842
843// LEApcrel - Load a pc-relative address into a register without offending the
844// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000845def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000846 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000847 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
848 "${:private}PCRELL${:uid}+8))\n"),
849 !strconcat("${:private}PCRELL${:uid}:\n\t",
850 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000851 []>;
852
Evan Cheng023dd3f2009-06-24 23:14:45 +0000853def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000854 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000855 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000856 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000857 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000858 "${:private}PCRELL${:uid}+8))\n"),
859 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000860 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 []> {
862 let Inst{25} = 1;
863}
Evan Chenge07715c2009-06-23 05:25:29 +0000864
Evan Chenga8e29892007-01-19 07:51:42 +0000865//===----------------------------------------------------------------------===//
866// Control Flow Instructions.
867//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000868
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000869let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
870 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000871 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000872 "bx", "\tlr", [(ARMretflag)]>,
873 Requires<[IsARM, HasV4T]> {
874 let Inst{3-0} = 0b1110;
875 let Inst{7-4} = 0b0001;
876 let Inst{19-8} = 0b111111111111;
877 let Inst{27-20} = 0b00010010;
878 }
879
880 // ARMV4 only
881 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
882 "mov", "\tpc, lr", [(ARMretflag)]>,
883 Requires<[IsARM, NoV4T]> {
884 let Inst{11-0} = 0b000000001110;
885 let Inst{15-12} = 0b1111;
886 let Inst{19-16} = 0b0000;
887 let Inst{27-20} = 0b00011010;
888 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000889}
Rafael Espindola27185192006-09-29 21:20:16 +0000890
Bob Wilson04ea6e52009-10-28 00:37:03 +0000891// Indirect branches
892let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000893 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000894 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000895 [(brind GPR:$dst)]>,
896 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000897 let Inst{7-4} = 0b0001;
898 let Inst{19-8} = 0b111111111111;
899 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000900 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000901 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000902
903 // ARMV4 only
904 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
905 [(brind GPR:$dst)]>,
906 Requires<[IsARM, NoV4T]> {
907 let Inst{11-4} = 0b00000000;
908 let Inst{15-12} = 0b1111;
909 let Inst{19-16} = 0b0000;
910 let Inst{27-20} = 0b00011010;
911 let Inst{31-28} = 0b1110;
912 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000913}
914
Evan Chenga8e29892007-01-19 07:51:42 +0000915// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000916// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000917let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
918 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000919 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
920 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000921 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000922 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000923 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000924
Bob Wilson54fc1242009-06-22 21:01:46 +0000925// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000926let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000927 Defs = [R0, R1, R2, R3, R12, LR,
928 D0, D1, D2, D3, D4, D5, D6, D7,
929 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000930 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000931 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000932 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000933 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000934 Requires<[IsARM, IsNotDarwin]> {
935 let Inst{31-28} = 0b1110;
936 }
Evan Cheng277f0742007-06-19 21:05:09 +0000937
Evan Cheng12c3a532008-11-06 17:48:05 +0000938 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000939 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000940 [(ARMcall_pred tglobaladdr:$func)]>,
941 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000942
Evan Chenga8e29892007-01-19 07:51:42 +0000943 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000944 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000945 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000946 [(ARMcall GPR:$func)]>,
947 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000948 let Inst{7-4} = 0b0011;
949 let Inst{19-8} = 0b111111111111;
950 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000951 }
952
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000953 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000954 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
955 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000956 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000957 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000958 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000959 let Inst{7-4} = 0b0001;
960 let Inst{19-8} = 0b111111111111;
961 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000962 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000963
964 // ARMv4
965 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
966 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
967 [(ARMcall_nolink tGPR:$func)]>,
968 Requires<[IsARM, NoV4T, IsNotDarwin]> {
969 let Inst{11-4} = 0b00000000;
970 let Inst{15-12} = 0b1111;
971 let Inst{19-16} = 0b0000;
972 let Inst{27-20} = 0b00011010;
973 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000974}
975
976// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000977let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000978 Defs = [R0, R1, R2, R3, R9, R12, LR,
979 D0, D1, D2, D3, D4, D5, D6, D7,
980 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000981 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000982 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000983 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000984 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
985 let Inst{31-28} = 0b1110;
986 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000987
988 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000989 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000990 [(ARMcall_pred tglobaladdr:$func)]>,
991 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000992
993 // ARMv5T and above
994 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000995 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000996 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
997 let Inst{7-4} = 0b0011;
998 let Inst{19-8} = 0b111111111111;
999 let Inst{27-20} = 0b00010010;
1000 }
1001
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001002 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001003 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1004 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001005 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001006 [(ARMcall_nolink tGPR:$func)]>,
1007 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001008 let Inst{7-4} = 0b0001;
1009 let Inst{19-8} = 0b111111111111;
1010 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001011 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001012
1013 // ARMv4
1014 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1015 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1016 [(ARMcall_nolink tGPR:$func)]>,
1017 Requires<[IsARM, NoV4T, IsDarwin]> {
1018 let Inst{11-4} = 0b00000000;
1019 let Inst{15-12} = 0b1111;
1020 let Inst{19-16} = 0b0000;
1021 let Inst{27-20} = 0b00011010;
1022 }
Rafael Espindola35574632006-07-18 17:00:30 +00001023}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001024
David Goodwin1a8f36e2009-08-12 18:31:53 +00001025let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001026 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001027 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001028 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001029 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001030 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001031
Owen Anderson20ab2902007-11-12 07:39:39 +00001032 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001033 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001034 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001035 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001036 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001037 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001038 let Inst{20} = 0; // S Bit
1039 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001040 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001041 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001042 def BR_JTm : JTI<(outs),
1043 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001044 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001045 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1046 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001047 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001048 let Inst{20} = 1; // L bit
1049 let Inst{21} = 0; // W bit
1050 let Inst{22} = 0; // B bit
1051 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001052 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001053 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001054 def BR_JTadd : JTI<(outs),
1055 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001056 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001057 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1058 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001059 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001060 let Inst{20} = 0; // S bit
1061 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001062 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001063 }
1064 } // isNotDuplicable = 1, isIndirectBranch = 1
1065 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001066
Evan Chengc85e8322007-07-05 07:13:32 +00001067 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001068 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001069 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001070 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001071 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001072}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001073
Johnny Chena1e76212010-02-13 02:51:09 +00001074// Branch and Exchange Jazelle -- for disassembly only
1075def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1076 [/* For disassembly only; pattern left blank */]> {
1077 let Inst{23-20} = 0b0010;
1078 //let Inst{19-8} = 0xfff;
1079 let Inst{7-4} = 0b0010;
1080}
1081
Johnny Chen0296f3e2010-02-16 21:59:54 +00001082// Secure Monitor Call is a system instruction -- for disassembly only
1083def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1084 [/* For disassembly only; pattern left blank */]> {
1085 let Inst{23-20} = 0b0110;
1086 let Inst{7-4} = 0b0111;
1087}
1088
Johnny Chen64dfb782010-02-16 20:04:27 +00001089// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001090let isCall = 1 in {
1091def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1092 [/* For disassembly only; pattern left blank */]>;
1093}
1094
Johnny Chenfb566792010-02-17 21:39:10 +00001095// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001096def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1097 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001098 [/* For disassembly only; pattern left blank */]> {
1099 let Inst{31-28} = 0b1111;
1100 let Inst{22-20} = 0b110; // W = 1
1101}
1102
1103def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1104 NoItinerary, "srs${addr:submode}\tsp, $mode",
1105 [/* For disassembly only; pattern left blank */]> {
1106 let Inst{31-28} = 0b1111;
1107 let Inst{22-20} = 0b100; // W = 0
1108}
1109
Johnny Chenfb566792010-02-17 21:39:10 +00001110// Return From Exception is a system instruction -- for disassembly only
1111def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1112 NoItinerary, "rfe${addr:submode}\t$base!",
1113 [/* For disassembly only; pattern left blank */]> {
1114 let Inst{31-28} = 0b1111;
1115 let Inst{22-20} = 0b011; // W = 1
1116}
1117
1118def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1119 NoItinerary, "rfe${addr:submode}\t$base",
1120 [/* For disassembly only; pattern left blank */]> {
1121 let Inst{31-28} = 0b1111;
1122 let Inst{22-20} = 0b001; // W = 0
1123}
1124
Evan Chenga8e29892007-01-19 07:51:42 +00001125//===----------------------------------------------------------------------===//
1126// Load / store Instructions.
1127//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001128
Evan Chenga8e29892007-01-19 07:51:42 +00001129// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001130let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001131def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001132 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001133 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001134
Evan Chengfa775d02007-03-19 07:20:03 +00001135// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001136let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001137def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001138 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001139
Evan Chenga8e29892007-01-19 07:51:42 +00001140// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001141def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001142 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001143 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001144
Jim Grosbach64171712010-02-16 21:07:46 +00001145def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001146 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001147 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001148
Evan Chenga8e29892007-01-19 07:51:42 +00001149// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001150def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001151 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001152 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001153
David Goodwin5d598aa2009-08-19 18:00:44 +00001154def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001155 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001156 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001157
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001158let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001159// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001160def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001161 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001162 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001163
Evan Chenga8e29892007-01-19 07:51:42 +00001164// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001165def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001166 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001167 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001168
Evan Chengd87293c2008-11-06 08:47:38 +00001169def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001170 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001171 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001172
Evan Chengd87293c2008-11-06 08:47:38 +00001173def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001174 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001175 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001176
Evan Chengd87293c2008-11-06 08:47:38 +00001177def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001178 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001179 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001180
Evan Chengd87293c2008-11-06 08:47:38 +00001181def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001182 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001183 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001184
Evan Chengd87293c2008-11-06 08:47:38 +00001185def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001186 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001187 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001188
Evan Chengd87293c2008-11-06 08:47:38 +00001189def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001190 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001191 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001192
Evan Chengd87293c2008-11-06 08:47:38 +00001193def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001194 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001195 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Evan Chengd87293c2008-11-06 08:47:38 +00001197def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001198 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001199 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001200
Evan Chengd87293c2008-11-06 08:47:38 +00001201def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001202 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001203 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001204
1205// For disassembly only
1206def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1207 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1208 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1209 Requires<[IsARM, HasV5TE]>;
1210
1211// For disassembly only
1212def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1213 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1214 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1215 Requires<[IsARM, HasV5TE]>;
1216
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001217}
Evan Chenga8e29892007-01-19 07:51:42 +00001218
Johnny Chenadb561d2010-02-18 03:27:42 +00001219// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001220
1221def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1222 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1223 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1224 let Inst{21} = 1; // overwrite
1225}
1226
1227def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001228 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1229 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1230 let Inst{21} = 1; // overwrite
1231}
1232
1233def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1234 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1235 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1236 let Inst{21} = 1; // overwrite
1237}
1238
1239def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1240 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1241 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1242 let Inst{21} = 1; // overwrite
1243}
1244
1245def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1246 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1247 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001248 let Inst{21} = 1; // overwrite
1249}
1250
Evan Chenga8e29892007-01-19 07:51:42 +00001251// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001252def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001253 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001254 [(store GPR:$src, addrmode2:$addr)]>;
1255
1256// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001257def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1258 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001259 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1260
David Goodwin5d598aa2009-08-19 18:00:44 +00001261def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001262 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001263 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1264
1265// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001266let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001267def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001268 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001269 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
1271// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001272def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001273 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001275 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001276 [(set GPR:$base_wb,
1277 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1278
Evan Chengd87293c2008-11-06 08:47:38 +00001279def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001280 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001282 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001283 [(set GPR:$base_wb,
1284 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001287 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001289 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001290 [(set GPR:$base_wb,
1291 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1292
Evan Chengd87293c2008-11-06 08:47:38 +00001293def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001294 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001295 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001297 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1298 GPR:$base, am3offset:$offset))]>;
1299
Evan Chengd87293c2008-11-06 08:47:38 +00001300def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001301 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001302 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001303 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001304 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1305 GPR:$base, am2offset:$offset))]>;
1306
Evan Chengd87293c2008-11-06 08:47:38 +00001307def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001308 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001309 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001310 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001311 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1312 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001313
Johnny Chen39a4bb32010-02-18 22:31:18 +00001314// For disassembly only
1315def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1316 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1317 StMiscFrm, IIC_iStoreru,
1318 "strd", "\t$src1, $src2, [$base, $offset]!",
1319 "$base = $base_wb", []>;
1320
1321// For disassembly only
1322def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1323 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1324 StMiscFrm, IIC_iStoreru,
1325 "strd", "\t$src1, $src2, [$base], $offset",
1326 "$base = $base_wb", []>;
1327
Johnny Chenad4df4c2010-03-01 19:22:00 +00001328// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001329
1330def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001331 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001332 StFrm, IIC_iStoreru,
1333 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1334 [/* For disassembly only; pattern left blank */]> {
1335 let Inst{21} = 1; // overwrite
1336}
1337
1338def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001339 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001340 StFrm, IIC_iStoreru,
1341 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1342 [/* For disassembly only; pattern left blank */]> {
1343 let Inst{21} = 1; // overwrite
1344}
1345
Johnny Chenad4df4c2010-03-01 19:22:00 +00001346def STRHT: AI3sthpo<(outs GPR:$base_wb),
1347 (ins GPR:$src, GPR:$base,am3offset:$offset),
1348 StMiscFrm, IIC_iStoreru,
1349 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1350 [/* For disassembly only; pattern left blank */]> {
1351 let Inst{21} = 1; // overwrite
1352}
1353
Evan Chenga8e29892007-01-19 07:51:42 +00001354//===----------------------------------------------------------------------===//
1355// Load / store multiple Instructions.
1356//
1357
Bob Wilson815baeb2010-03-13 01:08:20 +00001358let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1359def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001360 reglist:$dsts, variable_ops),
1361 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001362 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001363
Bob Wilson815baeb2010-03-13 01:08:20 +00001364def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1365 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001366 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001367 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001368 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001369} // mayLoad, hasExtraDefRegAllocReq
1370
1371let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1372def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001373 reglist:$srcs, variable_ops),
1374 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001375 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1376
1377def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1378 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001379 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001380 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001381 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001382} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001383
1384//===----------------------------------------------------------------------===//
1385// Move Instructions.
1386//
1387
Evan Chengcd799b92009-06-12 20:46:18 +00001388let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001389def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001390 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001391 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001392 let Inst{25} = 0;
1393}
1394
Jim Grosbach64171712010-02-16 21:07:46 +00001395def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001396 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001397 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001398 let Inst{25} = 0;
1399}
Evan Chenga2515702007-03-19 07:09:02 +00001400
Evan Chengb3379fb2009-02-05 08:42:55 +00001401let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001402def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001403 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001404 let Inst{25} = 1;
1405}
1406
1407let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001408def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001409 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001410 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001411 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001412 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001413 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001414 let Inst{25} = 1;
1415}
1416
Evan Cheng5adb66a2009-09-28 09:14:39 +00001417let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001418def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1419 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001420 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001421 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001422 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001423 lo16AllZero:$imm))]>, UnaryDP,
1424 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001425 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001426 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001427}
Evan Cheng13ab0202007-07-10 18:08:01 +00001428
Evan Cheng20956592009-10-21 08:15:52 +00001429def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1430 Requires<[IsARM, HasV6T2]>;
1431
David Goodwinca01a8d2009-09-01 18:32:09 +00001432let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001433def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001434 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001435 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001436
1437// These aren't really mov instructions, but we have to define them this way
1438// due to flag operands.
1439
Evan Cheng071a2792007-09-11 19:55:27 +00001440let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001441def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001442 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001443 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001444def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001445 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001446 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001447}
Evan Chenga8e29892007-01-19 07:51:42 +00001448
Evan Chenga8e29892007-01-19 07:51:42 +00001449//===----------------------------------------------------------------------===//
1450// Extend Instructions.
1451//
1452
1453// Sign extenders
1454
Evan Cheng97f48c32008-11-06 22:15:19 +00001455defm SXTB : AI_unary_rrot<0b01101010,
1456 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1457defm SXTH : AI_unary_rrot<0b01101011,
1458 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001459
Evan Cheng97f48c32008-11-06 22:15:19 +00001460defm SXTAB : AI_bin_rrot<0b01101010,
1461 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1462defm SXTAH : AI_bin_rrot<0b01101011,
1463 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001464
Johnny Chen2ec5e492010-02-22 21:50:40 +00001465// For disassembly only
1466defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1467
1468// For disassembly only
1469defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001470
1471// Zero extenders
1472
1473let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001474defm UXTB : AI_unary_rrot<0b01101110,
1475 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1476defm UXTH : AI_unary_rrot<0b01101111,
1477 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1478defm UXTB16 : AI_unary_rrot<0b01101100,
1479 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001480
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001481def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001482 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001483def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001484 (UXTB16r_rot GPR:$Src, 8)>;
1485
Evan Cheng97f48c32008-11-06 22:15:19 +00001486defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001487 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001488defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001489 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001490}
1491
Evan Chenga8e29892007-01-19 07:51:42 +00001492// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001493// For disassembly only
1494defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001495
Evan Chenga8e29892007-01-19 07:51:42 +00001496
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001497def SBFX : I<(outs GPR:$dst),
1498 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1499 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001500 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001501 Requires<[IsARM, HasV6T2]> {
1502 let Inst{27-21} = 0b0111101;
1503 let Inst{6-4} = 0b101;
1504}
1505
1506def UBFX : I<(outs GPR:$dst),
1507 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1508 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001509 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001510 Requires<[IsARM, HasV6T2]> {
1511 let Inst{27-21} = 0b0111111;
1512 let Inst{6-4} = 0b101;
1513}
1514
Evan Chenga8e29892007-01-19 07:51:42 +00001515//===----------------------------------------------------------------------===//
1516// Arithmetic Instructions.
1517//
1518
Jim Grosbach26421962008-10-14 20:36:24 +00001519defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001520 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001521defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001522 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001523
Evan Chengc85e8322007-07-05 07:13:32 +00001524// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001525defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1526 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1527defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001528 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001529
Evan Cheng62674222009-06-25 23:34:10 +00001530defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001531 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001532defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001533 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001534defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001535 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001536defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001537 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chengc85e8322007-07-05 07:13:32 +00001539// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001540def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001541 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001542 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1543 let Inst{25} = 1;
1544}
Evan Cheng13ab0202007-07-10 18:08:01 +00001545
Evan Chengedda31c2008-11-05 18:35:52 +00001546def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001547 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001548 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001549 let Inst{25} = 0;
1550}
Evan Chengc85e8322007-07-05 07:13:32 +00001551
1552// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001553let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001554def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001555 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001556 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001557 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001558 let Inst{25} = 1;
1559}
Evan Chengedda31c2008-11-05 18:35:52 +00001560def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001561 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001562 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001563 let Inst{20} = 1;
1564 let Inst{25} = 0;
1565}
Evan Cheng071a2792007-09-11 19:55:27 +00001566}
Evan Chengc85e8322007-07-05 07:13:32 +00001567
Evan Cheng62674222009-06-25 23:34:10 +00001568let Uses = [CPSR] in {
1569def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001570 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001571 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1572 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001573 let Inst{25} = 1;
1574}
Evan Cheng62674222009-06-25 23:34:10 +00001575def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001576 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001577 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1578 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001579 let Inst{25} = 0;
1580}
Evan Cheng62674222009-06-25 23:34:10 +00001581}
1582
1583// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001584let Defs = [CPSR], Uses = [CPSR] in {
1585def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001586 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001587 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1588 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001589 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001590 let Inst{25} = 1;
1591}
Evan Cheng1e249e32009-06-25 20:59:23 +00001592def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001593 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001594 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1595 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001596 let Inst{20} = 1;
1597 let Inst{25} = 0;
1598}
Evan Cheng071a2792007-09-11 19:55:27 +00001599}
Evan Cheng2c614c52007-06-06 10:17:05 +00001600
Evan Chenga8e29892007-01-19 07:51:42 +00001601// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1602def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1603 (SUBri GPR:$src, so_imm_neg:$imm)>;
1604
1605//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1606// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1607//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1608// (SBCri GPR:$src, so_imm_neg:$imm)>;
1609
1610// Note: These are implemented in C++ code, because they have to generate
1611// ADD/SUBrs instructions, which use a complex pattern that a xform function
1612// cannot produce.
1613// (mul X, 2^n+1) -> (add (X << n), X)
1614// (mul X, 2^n-1) -> (rsb X, (X << n))
1615
Johnny Chen667d1272010-02-22 18:50:54 +00001616// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001617// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001618class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001619 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001620 opc, "\t$dst, $a, $b",
1621 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001622 let Inst{27-20} = op27_20;
1623 let Inst{7-4} = op7_4;
1624}
1625
Johnny Chen667d1272010-02-22 18:50:54 +00001626// Saturating add/subtract -- for disassembly only
1627
1628def QADD : AAI<0b00010000, 0b0101, "qadd">;
1629def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1630def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1631def QASX : AAI<0b01100010, 0b0011, "qasx">;
1632def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1633def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1634def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1635def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1636def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1637def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1638def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1639def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1640def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1641def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1642def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1643def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1644
1645// Signed/Unsigned add/subtract -- for disassembly only
1646
1647def SASX : AAI<0b01100001, 0b0011, "sasx">;
1648def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1649def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1650def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1651def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1652def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1653def UASX : AAI<0b01100101, 0b0011, "uasx">;
1654def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1655def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1656def USAX : AAI<0b01100101, 0b0101, "usax">;
1657def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1658def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1659
1660// Signed/Unsigned halving add/subtract -- for disassembly only
1661
1662def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1663def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1664def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1665def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1666def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1667def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1668def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1669def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1670def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1671def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1672def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1673def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1674
Johnny Chenadc77332010-02-26 22:04:29 +00001675// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001676
Johnny Chenadc77332010-02-26 22:04:29 +00001677def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001678 MulFrm /* for convenience */, NoItinerary, "usad8",
1679 "\t$dst, $a, $b", []>,
1680 Requires<[IsARM, HasV6]> {
1681 let Inst{27-20} = 0b01111000;
1682 let Inst{15-12} = 0b1111;
1683 let Inst{7-4} = 0b0001;
1684}
1685def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1686 MulFrm /* for convenience */, NoItinerary, "usada8",
1687 "\t$dst, $a, $b, $acc", []>,
1688 Requires<[IsARM, HasV6]> {
1689 let Inst{27-20} = 0b01111000;
1690 let Inst{7-4} = 0b0001;
1691}
1692
1693// Signed/Unsigned saturate -- for disassembly only
1694
1695def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001696 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001697 [/* For disassembly only; pattern left blank */]> {
1698 let Inst{27-21} = 0b0110101;
1699 let Inst{6-4} = 0b001;
1700}
1701
1702def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001703 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001704 [/* For disassembly only; pattern left blank */]> {
1705 let Inst{27-21} = 0b0110101;
1706 let Inst{6-4} = 0b101;
1707}
1708
1709def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1710 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1711 [/* For disassembly only; pattern left blank */]> {
1712 let Inst{27-20} = 0b01101010;
1713 let Inst{7-4} = 0b0011;
1714}
1715
1716def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001717 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001718 [/* For disassembly only; pattern left blank */]> {
1719 let Inst{27-21} = 0b0110111;
1720 let Inst{6-4} = 0b001;
1721}
1722
1723def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001724 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001725 [/* For disassembly only; pattern left blank */]> {
1726 let Inst{27-21} = 0b0110111;
1727 let Inst{6-4} = 0b101;
1728}
1729
1730def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1731 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1732 [/* For disassembly only; pattern left blank */]> {
1733 let Inst{27-20} = 0b01101110;
1734 let Inst{7-4} = 0b0011;
1735}
Evan Chenga8e29892007-01-19 07:51:42 +00001736
1737//===----------------------------------------------------------------------===//
1738// Bitwise Instructions.
1739//
1740
Jim Grosbach26421962008-10-14 20:36:24 +00001741defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001742 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001743defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001744 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001745defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001746 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001747defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001748 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001749
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001750def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001751 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001752 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001753 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1754 Requires<[IsARM, HasV6T2]> {
1755 let Inst{27-21} = 0b0111110;
1756 let Inst{6-0} = 0b0011111;
1757}
1758
Johnny Chenb2503c02010-02-17 06:31:48 +00001759// A8.6.18 BFI - Bitfield insert (Encoding A1)
1760// Added for disassembler with the pattern field purposely left blank.
1761def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1762 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1763 "bfi", "\t$dst, $src, $imm", "",
1764 [/* For disassembly only; pattern left blank */]>,
1765 Requires<[IsARM, HasV6T2]> {
1766 let Inst{27-21} = 0b0111110;
1767 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1768}
1769
David Goodwin5d598aa2009-08-19 18:00:44 +00001770def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001771 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001772 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001773 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001774 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001775}
Evan Chengedda31c2008-11-05 18:35:52 +00001776def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001777 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001778 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1779 let Inst{25} = 0;
1780}
Evan Chengb3379fb2009-02-05 08:42:55 +00001781let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001782def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001783 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001784 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1785 let Inst{25} = 1;
1786}
Evan Chenga8e29892007-01-19 07:51:42 +00001787
1788def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1789 (BICri GPR:$src, so_imm_not:$imm)>;
1790
1791//===----------------------------------------------------------------------===//
1792// Multiply Instructions.
1793//
1794
Evan Cheng8de898a2009-06-26 00:19:44 +00001795let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001796def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001797 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001798 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001799
Evan Chengfbc9d412008-11-06 01:21:28 +00001800def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001801 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001802 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001803
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001804def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001805 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001806 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1807 Requires<[IsARM, HasV6T2]>;
1808
Evan Chenga8e29892007-01-19 07:51:42 +00001809// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001810let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001811let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001812def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001813 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001814 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001815
Evan Chengfbc9d412008-11-06 01:21:28 +00001816def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001817 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001818 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001819}
Evan Chenga8e29892007-01-19 07:51:42 +00001820
1821// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001822def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001823 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001824 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001825
Evan Chengfbc9d412008-11-06 01:21:28 +00001826def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001827 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001828 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001829
Evan Chengfbc9d412008-11-06 01:21:28 +00001830def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001831 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001832 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001833 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001834} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001835
1836// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001837def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001838 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001839 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001840 Requires<[IsARM, HasV6]> {
1841 let Inst{7-4} = 0b0001;
1842 let Inst{15-12} = 0b1111;
1843}
Evan Cheng13ab0202007-07-10 18:08:01 +00001844
Johnny Chen2ec5e492010-02-22 21:50:40 +00001845def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1846 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1847 [/* For disassembly only; pattern left blank */]>,
1848 Requires<[IsARM, HasV6]> {
1849 let Inst{7-4} = 0b0011; // R = 1
1850 let Inst{15-12} = 0b1111;
1851}
1852
Evan Chengfbc9d412008-11-06 01:21:28 +00001853def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001854 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001855 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001856 Requires<[IsARM, HasV6]> {
1857 let Inst{7-4} = 0b0001;
1858}
Evan Chenga8e29892007-01-19 07:51:42 +00001859
Johnny Chen2ec5e492010-02-22 21:50:40 +00001860def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1861 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1862 [/* For disassembly only; pattern left blank */]>,
1863 Requires<[IsARM, HasV6]> {
1864 let Inst{7-4} = 0b0011; // R = 1
1865}
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Evan Chengfbc9d412008-11-06 01:21:28 +00001867def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001868 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001869 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001870 Requires<[IsARM, HasV6]> {
1871 let Inst{7-4} = 0b1101;
1872}
Evan Chenga8e29892007-01-19 07:51:42 +00001873
Johnny Chen2ec5e492010-02-22 21:50:40 +00001874def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1875 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1876 [/* For disassembly only; pattern left blank */]>,
1877 Requires<[IsARM, HasV6]> {
1878 let Inst{7-4} = 0b1111; // R = 1
1879}
1880
Raul Herbster37fb5b12007-08-30 23:25:47 +00001881multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001882 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001883 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001884 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1885 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001886 Requires<[IsARM, HasV5TE]> {
1887 let Inst{5} = 0;
1888 let Inst{6} = 0;
1889 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001890
Evan Chengeb4f52e2008-11-06 03:35:07 +00001891 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001892 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001893 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001894 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001895 Requires<[IsARM, HasV5TE]> {
1896 let Inst{5} = 0;
1897 let Inst{6} = 1;
1898 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001899
Evan Chengeb4f52e2008-11-06 03:35:07 +00001900 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001901 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001902 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001903 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001904 Requires<[IsARM, HasV5TE]> {
1905 let Inst{5} = 1;
1906 let Inst{6} = 0;
1907 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001908
Evan Chengeb4f52e2008-11-06 03:35:07 +00001909 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001910 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001911 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1912 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001913 Requires<[IsARM, HasV5TE]> {
1914 let Inst{5} = 1;
1915 let Inst{6} = 1;
1916 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001917
Evan Chengeb4f52e2008-11-06 03:35:07 +00001918 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001919 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001920 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001921 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001922 Requires<[IsARM, HasV5TE]> {
1923 let Inst{5} = 1;
1924 let Inst{6} = 0;
1925 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001926
Evan Chengeb4f52e2008-11-06 03:35:07 +00001927 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001928 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001929 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001930 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001931 Requires<[IsARM, HasV5TE]> {
1932 let Inst{5} = 1;
1933 let Inst{6} = 1;
1934 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001935}
1936
Raul Herbster37fb5b12007-08-30 23:25:47 +00001937
1938multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001939 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001940 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001941 [(set GPR:$dst, (add GPR:$acc,
1942 (opnode (sext_inreg GPR:$a, i16),
1943 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001944 Requires<[IsARM, HasV5TE]> {
1945 let Inst{5} = 0;
1946 let Inst{6} = 0;
1947 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001948
Evan Chengeb4f52e2008-11-06 03:35:07 +00001949 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001950 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001951 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001952 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001953 Requires<[IsARM, HasV5TE]> {
1954 let Inst{5} = 0;
1955 let Inst{6} = 1;
1956 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001957
Evan Chengeb4f52e2008-11-06 03:35:07 +00001958 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001959 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001960 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001961 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001962 Requires<[IsARM, HasV5TE]> {
1963 let Inst{5} = 1;
1964 let Inst{6} = 0;
1965 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001966
Evan Chengeb4f52e2008-11-06 03:35:07 +00001967 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001968 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1969 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1970 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001971 Requires<[IsARM, HasV5TE]> {
1972 let Inst{5} = 1;
1973 let Inst{6} = 1;
1974 }
Evan Chenga8e29892007-01-19 07:51:42 +00001975
Evan Chengeb4f52e2008-11-06 03:35:07 +00001976 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001977 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001978 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001979 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001980 Requires<[IsARM, HasV5TE]> {
1981 let Inst{5} = 0;
1982 let Inst{6} = 0;
1983 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001984
Evan Chengeb4f52e2008-11-06 03:35:07 +00001985 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001986 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001987 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001988 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001989 Requires<[IsARM, HasV5TE]> {
1990 let Inst{5} = 0;
1991 let Inst{6} = 1;
1992 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001993}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001994
Raul Herbster37fb5b12007-08-30 23:25:47 +00001995defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1996defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001997
Johnny Chen83498e52010-02-12 21:59:23 +00001998// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1999def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2000 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2001 [/* For disassembly only; pattern left blank */]>,
2002 Requires<[IsARM, HasV5TE]> {
2003 let Inst{5} = 0;
2004 let Inst{6} = 0;
2005}
2006
2007def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2008 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2009 [/* For disassembly only; pattern left blank */]>,
2010 Requires<[IsARM, HasV5TE]> {
2011 let Inst{5} = 0;
2012 let Inst{6} = 1;
2013}
2014
2015def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2016 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2017 [/* For disassembly only; pattern left blank */]>,
2018 Requires<[IsARM, HasV5TE]> {
2019 let Inst{5} = 1;
2020 let Inst{6} = 0;
2021}
2022
2023def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2024 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2025 [/* For disassembly only; pattern left blank */]>,
2026 Requires<[IsARM, HasV5TE]> {
2027 let Inst{5} = 1;
2028 let Inst{6} = 1;
2029}
2030
Johnny Chen667d1272010-02-22 18:50:54 +00002031// Helper class for AI_smld -- for disassembly only
2032class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2033 InstrItinClass itin, string opc, string asm>
2034 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2035 let Inst{4} = 1;
2036 let Inst{5} = swap;
2037 let Inst{6} = sub;
2038 let Inst{7} = 0;
2039 let Inst{21-20} = 0b00;
2040 let Inst{22} = long;
2041 let Inst{27-23} = 0b01110;
2042}
2043
2044multiclass AI_smld<bit sub, string opc> {
2045
2046 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2047 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2048
2049 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2050 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2051
2052 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2053 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2054
2055 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2056 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2057
2058}
2059
2060defm SMLA : AI_smld<0, "smla">;
2061defm SMLS : AI_smld<1, "smls">;
2062
Johnny Chen2ec5e492010-02-22 21:50:40 +00002063multiclass AI_sdml<bit sub, string opc> {
2064
2065 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2066 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2067 let Inst{15-12} = 0b1111;
2068 }
2069
2070 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2071 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2072 let Inst{15-12} = 0b1111;
2073 }
2074
2075}
2076
2077defm SMUA : AI_sdml<0, "smua">;
2078defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002079
Evan Chenga8e29892007-01-19 07:51:42 +00002080//===----------------------------------------------------------------------===//
2081// Misc. Arithmetic Instructions.
2082//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002083
David Goodwin5d598aa2009-08-19 18:00:44 +00002084def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002085 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002086 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2087 let Inst{7-4} = 0b0001;
2088 let Inst{11-8} = 0b1111;
2089 let Inst{19-16} = 0b1111;
2090}
Rafael Espindola199dd672006-10-17 13:13:23 +00002091
Jim Grosbach3482c802010-01-18 19:58:49 +00002092def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002093 "rbit", "\t$dst, $src",
2094 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2095 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002096 let Inst{7-4} = 0b0011;
2097 let Inst{11-8} = 0b1111;
2098 let Inst{19-16} = 0b1111;
2099}
2100
David Goodwin5d598aa2009-08-19 18:00:44 +00002101def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002102 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002103 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2104 let Inst{7-4} = 0b0011;
2105 let Inst{11-8} = 0b1111;
2106 let Inst{19-16} = 0b1111;
2107}
Rafael Espindola199dd672006-10-17 13:13:23 +00002108
David Goodwin5d598aa2009-08-19 18:00:44 +00002109def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002110 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002111 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002112 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2113 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2114 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2115 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002116 Requires<[IsARM, HasV6]> {
2117 let Inst{7-4} = 0b1011;
2118 let Inst{11-8} = 0b1111;
2119 let Inst{19-16} = 0b1111;
2120}
Rafael Espindola27185192006-09-29 21:20:16 +00002121
David Goodwin5d598aa2009-08-19 18:00:44 +00002122def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002123 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002124 [(set GPR:$dst,
2125 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002126 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2127 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002128 Requires<[IsARM, HasV6]> {
2129 let Inst{7-4} = 0b1011;
2130 let Inst{11-8} = 0b1111;
2131 let Inst{19-16} = 0b1111;
2132}
Rafael Espindola27185192006-09-29 21:20:16 +00002133
Evan Cheng8b59db32008-11-07 01:41:35 +00002134def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2135 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002136 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002137 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2138 (and (shl GPR:$src2, (i32 imm:$shamt)),
2139 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002140 Requires<[IsARM, HasV6]> {
2141 let Inst{6-4} = 0b001;
2142}
Rafael Espindola27185192006-09-29 21:20:16 +00002143
Evan Chenga8e29892007-01-19 07:51:42 +00002144// Alternate cases for PKHBT where identities eliminate some nodes.
2145def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2146 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2147def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2148 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002149
Rafael Espindolaa2845842006-10-05 16:48:49 +00002150
Evan Cheng8b59db32008-11-07 01:41:35 +00002151def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2152 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002153 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002154 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2155 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002156 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2157 let Inst{6-4} = 0b101;
2158}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002159
Evan Chenga8e29892007-01-19 07:51:42 +00002160// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2161// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002162def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002163 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2164def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2165 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2166 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002167
Evan Chenga8e29892007-01-19 07:51:42 +00002168//===----------------------------------------------------------------------===//
2169// Comparison Instructions...
2170//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002171
Jim Grosbach26421962008-10-14 20:36:24 +00002172defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002173 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002174//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2175// Compare-to-zero still works out, just not the relationals
2176//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2177// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002178
Evan Chenga8e29892007-01-19 07:51:42 +00002179// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002180defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002181 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002182defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002183 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002184
David Goodwinc0309b42009-06-29 15:33:01 +00002185defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2186 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2187defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2188 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002189
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002190//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2191// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002192
David Goodwinc0309b42009-06-29 15:33:01 +00002193def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002194 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002195
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002196
Evan Chenga8e29892007-01-19 07:51:42 +00002197// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002198// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002199// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002200def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002201 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002202 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002203 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002204 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002205 let Inst{25} = 0;
2206}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002207
Evan Chengd87293c2008-11-06 08:47:38 +00002208def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002209 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002210 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002211 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002212 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002213 let Inst{25} = 0;
2214}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002215
Evan Chengd87293c2008-11-06 08:47:38 +00002216def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002217 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002218 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002219 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002220 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002221 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002222}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002223
Jim Grosbach3728e962009-12-10 00:11:09 +00002224//===----------------------------------------------------------------------===//
2225// Atomic operations intrinsics
2226//
2227
2228// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002229let hasSideEffects = 1 in {
2230def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002231 Pseudo, NoItinerary,
2232 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002233 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002234 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002235 let Inst{31-4} = 0xf57ff05;
2236 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002237 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002238 let Inst{3-0} = 0b1111;
2239}
Jim Grosbach3728e962009-12-10 00:11:09 +00002240
Jim Grosbachf6b28622009-12-14 18:31:20 +00002241def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002242 Pseudo, NoItinerary,
2243 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002244 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002245 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002246 let Inst{31-4} = 0xf57ff04;
2247 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002248 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002249 let Inst{3-0} = 0b1111;
2250}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002251
2252def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2253 Pseudo, NoItinerary,
2254 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2255 [(ARMMemBarrierV6 GPR:$zero)]>,
2256 Requires<[IsARM, HasV6]> {
2257 // FIXME: add support for options other than a full system DMB
2258 // FIXME: add encoding
2259}
2260
2261def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2262 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002263 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002264 [(ARMSyncBarrierV6 GPR:$zero)]>,
2265 Requires<[IsARM, HasV6]> {
2266 // FIXME: add support for options other than a full system DSB
2267 // FIXME: add encoding
2268}
Jim Grosbach3728e962009-12-10 00:11:09 +00002269}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002270
Johnny Chenfd6037d2010-02-18 00:19:08 +00002271// Helper class for multiclass MemB -- for disassembly only
2272class AMBI<string opc, string asm>
2273 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2274 [/* For disassembly only; pattern left blank */]>,
2275 Requires<[IsARM, HasV7]> {
2276 let Inst{31-20} = 0xf57;
2277}
2278
2279multiclass MemB<bits<4> op7_4, string opc> {
2280
2281 def st : AMBI<opc, "\tst"> {
2282 let Inst{7-4} = op7_4;
2283 let Inst{3-0} = 0b1110;
2284 }
2285
2286 def ish : AMBI<opc, "\tish"> {
2287 let Inst{7-4} = op7_4;
2288 let Inst{3-0} = 0b1011;
2289 }
2290
2291 def ishst : AMBI<opc, "\tishst"> {
2292 let Inst{7-4} = op7_4;
2293 let Inst{3-0} = 0b1010;
2294 }
2295
2296 def nsh : AMBI<opc, "\tnsh"> {
2297 let Inst{7-4} = op7_4;
2298 let Inst{3-0} = 0b0111;
2299 }
2300
2301 def nshst : AMBI<opc, "\tnshst"> {
2302 let Inst{7-4} = op7_4;
2303 let Inst{3-0} = 0b0110;
2304 }
2305
2306 def osh : AMBI<opc, "\tosh"> {
2307 let Inst{7-4} = op7_4;
2308 let Inst{3-0} = 0b0011;
2309 }
2310
2311 def oshst : AMBI<opc, "\toshst"> {
2312 let Inst{7-4} = op7_4;
2313 let Inst{3-0} = 0b0010;
2314 }
2315}
2316
2317// These DMB variants are for disassembly only.
2318defm DMB : MemB<0b0101, "dmb">;
2319
2320// These DSB variants are for disassembly only.
2321defm DSB : MemB<0b0100, "dsb">;
2322
2323// ISB has only full system option -- for disassembly only
2324def ISBsy : AMBI<"isb", ""> {
2325 let Inst{7-4} = 0b0110;
2326 let Inst{3-0} = 0b1111;
2327}
2328
Jim Grosbach66869102009-12-11 18:52:41 +00002329let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002330 let Uses = [CPSR] in {
2331 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2333 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2334 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2335 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2337 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2338 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2339 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2341 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2342 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2343 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2345 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2346 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2347 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2349 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2350 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2351 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2352 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2353 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2354 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2355 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2357 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2358 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2359 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2361 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2362 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2363 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2365 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2366 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2367 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2369 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2370 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2371 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2373 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2374 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2375 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2377 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2378 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2379 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2380 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2381 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2382 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2383 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2385 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2386 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2387 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2388 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2389 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2390 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2391 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2392 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2393 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2394 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2395 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2396 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2397 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2398 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2399 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2400 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2401 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2402 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2403
2404 def ATOMIC_SWAP_I8 : PseudoInst<
2405 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2406 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2407 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2408 def ATOMIC_SWAP_I16 : PseudoInst<
2409 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2410 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2411 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2412 def ATOMIC_SWAP_I32 : PseudoInst<
2413 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2414 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2415 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2416
Jim Grosbache801dc42009-12-12 01:40:06 +00002417 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2418 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2419 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2420 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2421 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2422 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2423 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2424 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2425 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2426 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2427 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2428 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2429}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002430}
2431
2432let mayLoad = 1 in {
2433def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2434 "ldrexb", "\t$dest, [$ptr]",
2435 []>;
2436def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2437 "ldrexh", "\t$dest, [$ptr]",
2438 []>;
2439def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2440 "ldrex", "\t$dest, [$ptr]",
2441 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002442def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002443 NoItinerary,
2444 "ldrexd", "\t$dest, $dest2, [$ptr]",
2445 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002446}
2447
Jim Grosbach587b0722009-12-16 19:44:06 +00002448let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002449def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002450 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002451 "strexb", "\t$success, $src, [$ptr]",
2452 []>;
2453def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2454 NoItinerary,
2455 "strexh", "\t$success, $src, [$ptr]",
2456 []>;
2457def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002458 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002459 "strex", "\t$success, $src, [$ptr]",
2460 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002461def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002462 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2463 NoItinerary,
2464 "strexd", "\t$success, $src, $src2, [$ptr]",
2465 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002466}
2467
Johnny Chenb9436272010-02-17 22:37:58 +00002468// Clear-Exclusive is for disassembly only.
2469def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2470 [/* For disassembly only; pattern left blank */]>,
2471 Requires<[IsARM, HasV7]> {
2472 let Inst{31-20} = 0xf57;
2473 let Inst{7-4} = 0b0001;
2474}
2475
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002476// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2477let mayLoad = 1 in {
2478def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2479 "swp", "\t$dst, $src, [$ptr]",
2480 [/* For disassembly only; pattern left blank */]> {
2481 let Inst{27-23} = 0b00010;
2482 let Inst{22} = 0; // B = 0
2483 let Inst{21-20} = 0b00;
2484 let Inst{7-4} = 0b1001;
2485}
2486
2487def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2488 "swpb", "\t$dst, $src, [$ptr]",
2489 [/* For disassembly only; pattern left blank */]> {
2490 let Inst{27-23} = 0b00010;
2491 let Inst{22} = 1; // B = 1
2492 let Inst{21-20} = 0b00;
2493 let Inst{7-4} = 0b1001;
2494}
2495}
2496
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002497//===----------------------------------------------------------------------===//
2498// TLS Instructions
2499//
2500
2501// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002502let isCall = 1,
2503 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002504 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002505 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002506 [(set R0, ARMthread_pointer)]>;
2507}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002508
Evan Chenga8e29892007-01-19 07:51:42 +00002509//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002510// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002511// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002512// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002513// Since by its nature we may be coming from some other function to get
2514// here, and we're using the stack frame for the containing function to
2515// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002516// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002517// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002518// except for our own input by listing the relevant registers in Defs. By
2519// doing so, we also cause the prologue/epilogue code to actively preserve
2520// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002521// A constant value is passed in $val, and we use the location as a scratch.
2522let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002523 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2524 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002525 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002526 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002527 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002528 AddrModeNone, SizeSpecial, IndexModeNone,
2529 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002530 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002531 "add\t$val, pc, #8\n\t"
2532 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002533 "mov\tr0, #0\n\t"
2534 "add\tpc, pc, #0\n\t"
2535 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002536 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002537}
2538
2539//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002540// Non-Instruction Patterns
2541//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002542
Evan Chenga8e29892007-01-19 07:51:42 +00002543// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002544
Evan Chenga8e29892007-01-19 07:51:42 +00002545// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002546let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002547def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002548 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002549 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002550 [(set GPR:$dst, so_imm2part:$src)]>,
2551 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002552
Evan Chenga8e29892007-01-19 07:51:42 +00002553def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002554 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2555 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002556def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002557 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2558 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002559def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2560 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2561 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002562def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2563 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2564 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002565
Evan Cheng5adb66a2009-09-28 09:14:39 +00002566// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002567// This is a single pseudo instruction, the benefit is that it can be remat'd
2568// as a single unit instead of having to handle reg inputs.
2569// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002570let isReMaterializable = 1 in
2571def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002572 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002573 [(set GPR:$dst, (i32 imm:$src))]>,
2574 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002575
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002576// ConstantPool, GlobalAddress, and JumpTable
2577def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2578 Requires<[IsARM, DontUseMovt]>;
2579def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2580def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2581 Requires<[IsARM, UseMovt]>;
2582def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2583 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2584
Evan Chenga8e29892007-01-19 07:51:42 +00002585// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002586
Rafael Espindola24357862006-10-19 17:05:03 +00002587
Evan Chenga8e29892007-01-19 07:51:42 +00002588// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002589def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002590 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002591def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002592 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002593
Evan Chenga8e29892007-01-19 07:51:42 +00002594// zextload i1 -> zextload i8
2595def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002596
Evan Chenga8e29892007-01-19 07:51:42 +00002597// extload -> zextload
2598def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2599def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2600def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002601
Evan Cheng83b5cf02008-11-05 23:22:34 +00002602def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2603def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2604
Evan Cheng34b12d22007-01-19 20:27:35 +00002605// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002606def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2607 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002608 (SMULBB GPR:$a, GPR:$b)>;
2609def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2610 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002611def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2612 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002613 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002615 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002616def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2617 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002618 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002619def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002620 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002621def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2622 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002623 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002624def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002625 (SMULWB GPR:$a, GPR:$b)>;
2626
2627def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002628 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2629 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002630 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2631def : ARMV5TEPat<(add GPR:$acc,
2632 (mul sext_16_node:$a, sext_16_node:$b)),
2633 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2634def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002635 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2636 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002637 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2638def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002639 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002640 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2641def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002642 (mul (sra GPR:$a, (i32 16)),
2643 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002644 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2645def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002646 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002647 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2648def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002649 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2650 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002651 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2652def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002653 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002654 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2655
Evan Chenga8e29892007-01-19 07:51:42 +00002656//===----------------------------------------------------------------------===//
2657// Thumb Support
2658//
2659
2660include "ARMInstrThumb.td"
2661
2662//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002663// Thumb2 Support
2664//
2665
2666include "ARMInstrThumb2.td"
2667
2668//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002669// Floating Point Support
2670//
2671
2672include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002673
2674//===----------------------------------------------------------------------===//
2675// Advanced SIMD (NEON) Support
2676//
2677
2678include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002679
2680//===----------------------------------------------------------------------===//
2681// Coprocessor Instructions. For disassembly only.
2682//
2683
2684def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2685 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2686 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2687 [/* For disassembly only; pattern left blank */]> {
2688 let Inst{4} = 0;
2689}
2690
2691def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2692 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2693 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2694 [/* For disassembly only; pattern left blank */]> {
2695 let Inst{31-28} = 0b1111;
2696 let Inst{4} = 0;
2697}
2698
Johnny Chen64dfb782010-02-16 20:04:27 +00002699class ACI<dag oops, dag iops, string opc, string asm>
2700 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2701 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2702 let Inst{27-25} = 0b110;
2703}
2704
2705multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2706
2707 def _OFFSET : ACI<(outs),
2708 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2709 opc, "\tp$cop, cr$CRd, $addr"> {
2710 let Inst{31-28} = op31_28;
2711 let Inst{24} = 1; // P = 1
2712 let Inst{21} = 0; // W = 0
2713 let Inst{22} = 0; // D = 0
2714 let Inst{20} = load;
2715 }
2716
2717 def _PRE : ACI<(outs),
2718 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2719 opc, "\tp$cop, cr$CRd, $addr!"> {
2720 let Inst{31-28} = op31_28;
2721 let Inst{24} = 1; // P = 1
2722 let Inst{21} = 1; // W = 1
2723 let Inst{22} = 0; // D = 0
2724 let Inst{20} = load;
2725 }
2726
2727 def _POST : ACI<(outs),
2728 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2729 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2730 let Inst{31-28} = op31_28;
2731 let Inst{24} = 0; // P = 0
2732 let Inst{21} = 1; // W = 1
2733 let Inst{22} = 0; // D = 0
2734 let Inst{20} = load;
2735 }
2736
2737 def _OPTION : ACI<(outs),
2738 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2739 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2740 let Inst{31-28} = op31_28;
2741 let Inst{24} = 0; // P = 0
2742 let Inst{23} = 1; // U = 1
2743 let Inst{21} = 0; // W = 0
2744 let Inst{22} = 0; // D = 0
2745 let Inst{20} = load;
2746 }
2747
2748 def L_OFFSET : ACI<(outs),
2749 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2750 opc, "l\tp$cop, cr$CRd, $addr"> {
2751 let Inst{31-28} = op31_28;
2752 let Inst{24} = 1; // P = 1
2753 let Inst{21} = 0; // W = 0
2754 let Inst{22} = 1; // D = 1
2755 let Inst{20} = load;
2756 }
2757
2758 def L_PRE : ACI<(outs),
2759 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2760 opc, "l\tp$cop, cr$CRd, $addr!"> {
2761 let Inst{31-28} = op31_28;
2762 let Inst{24} = 1; // P = 1
2763 let Inst{21} = 1; // W = 1
2764 let Inst{22} = 1; // D = 1
2765 let Inst{20} = load;
2766 }
2767
2768 def L_POST : ACI<(outs),
2769 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2770 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2771 let Inst{31-28} = op31_28;
2772 let Inst{24} = 0; // P = 0
2773 let Inst{21} = 1; // W = 1
2774 let Inst{22} = 1; // D = 1
2775 let Inst{20} = load;
2776 }
2777
2778 def L_OPTION : ACI<(outs),
2779 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2780 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2781 let Inst{31-28} = op31_28;
2782 let Inst{24} = 0; // P = 0
2783 let Inst{23} = 1; // U = 1
2784 let Inst{21} = 0; // W = 0
2785 let Inst{22} = 1; // D = 1
2786 let Inst{20} = load;
2787 }
2788}
2789
2790defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2791defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2792defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2793defm STC2 : LdStCop<0b1111, 0, "stc2">;
2794
Johnny Chen906d57f2010-02-12 01:44:23 +00002795def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2796 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2797 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2798 [/* For disassembly only; pattern left blank */]> {
2799 let Inst{20} = 0;
2800 let Inst{4} = 1;
2801}
2802
2803def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2804 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2805 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2806 [/* For disassembly only; pattern left blank */]> {
2807 let Inst{31-28} = 0b1111;
2808 let Inst{20} = 0;
2809 let Inst{4} = 1;
2810}
2811
2812def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2813 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2814 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2815 [/* For disassembly only; pattern left blank */]> {
2816 let Inst{20} = 1;
2817 let Inst{4} = 1;
2818}
2819
2820def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2821 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2822 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2823 [/* For disassembly only; pattern left blank */]> {
2824 let Inst{31-28} = 0b1111;
2825 let Inst{20} = 1;
2826 let Inst{4} = 1;
2827}
2828
2829def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2830 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2831 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2832 [/* For disassembly only; pattern left blank */]> {
2833 let Inst{23-20} = 0b0100;
2834}
2835
2836def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2837 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2838 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2839 [/* For disassembly only; pattern left blank */]> {
2840 let Inst{31-28} = 0b1111;
2841 let Inst{23-20} = 0b0100;
2842}
2843
2844def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2845 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2846 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2847 [/* For disassembly only; pattern left blank */]> {
2848 let Inst{23-20} = 0b0101;
2849}
2850
2851def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2852 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2853 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2854 [/* For disassembly only; pattern left blank */]> {
2855 let Inst{31-28} = 0b1111;
2856 let Inst{23-20} = 0b0101;
2857}
2858
Johnny Chenb98e1602010-02-12 18:55:33 +00002859//===----------------------------------------------------------------------===//
2860// Move between special register and ARM core register -- for disassembly only
2861//
2862
2863def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2864 [/* For disassembly only; pattern left blank */]> {
2865 let Inst{23-20} = 0b0000;
2866 let Inst{7-4} = 0b0000;
2867}
2868
2869def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2870 [/* For disassembly only; pattern left blank */]> {
2871 let Inst{23-20} = 0b0100;
2872 let Inst{7-4} = 0b0000;
2873}
2874
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002875def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2876 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002877 [/* For disassembly only; pattern left blank */]> {
2878 let Inst{23-20} = 0b0010;
2879 let Inst{7-4} = 0b0000;
2880}
2881
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002882def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2883 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002884 [/* For disassembly only; pattern left blank */]> {
2885 let Inst{23-20} = 0b0010;
2886 let Inst{7-4} = 0b0000;
2887}
2888
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002889def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2890 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002891 [/* For disassembly only; pattern left blank */]> {
2892 let Inst{23-20} = 0b0110;
2893 let Inst{7-4} = 0b0000;
2894}
2895
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002896def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2897 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002898 [/* For disassembly only; pattern left blank */]> {
2899 let Inst{23-20} = 0b0110;
2900 let Inst{7-4} = 0b0000;
2901}