blob: 7a3a747f50c2946fa25daf74a5e533c1a9d371fa [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Owen Andersond9668172010-11-03 22:44:51 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000105 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
106 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000107 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
108 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
109 setTruncStoreAction(VT.getSimpleVT(),
110 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000111 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113
114 // Promote all bit-wise operations.
115 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
118 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000120 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
Bob Wilson16330762009-09-16 00:17:28 +0000126
127 // Neon does not support vector divide/remainder operations.
128 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134}
135
Owen Andersone50ed302009-08-10 22:56:29 +0000136void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000139}
140
Owen Andersone50ed302009-08-10 22:56:29 +0000141void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
147 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000148 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000149
Chris Lattner80ec2792009-08-02 00:34:36 +0000150 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000151}
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000154 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000156 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000157 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000160 // Uses VFP for Thumb libfuncs if available.
161 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
162 // Single-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
164 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
165 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
166 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Double-precision floating-point arithmetic.
169 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
170 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
171 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
172 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000173
Evan Chengb1df8f22007-04-27 08:15:43 +0000174 // Single-precision comparisons.
175 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
176 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
177 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
178 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
179 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
180 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
181 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
182 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision comparisons.
194 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
195 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
196 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
197 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
198 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
199 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
200 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
201 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 // Floating-point to integer conversions.
213 // i64 conversions are done via library routines even when generating VFP
214 // instructions, so use the same ones.
215 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
216 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
217 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Conversions between floating types.
221 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
222 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
223
224 // Integer to floating-point conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000227 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
228 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000229 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
230 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
231 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
233 }
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
235
Bob Wilson2f954612009-05-22 17:38:41 +0000236 // These libcalls are not available in 32-bit.
237 setLibcallName(RTLIB::SHL_I128, 0);
238 setLibcallName(RTLIB::SRL_I128, 0);
239 setLibcallName(RTLIB::SRA_I128, 0);
240
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000241 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // Double-precision floating-point arithmetic helper functions
243 // RTABI chapter 4.1.2, Table 2
244 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
245 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
246 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
247 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
248 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
252
253 // Double-precision floating-point comparison helper functions
254 // RTABI chapter 4.1.2, Table 3
255 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
256 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
257 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
259 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
260 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
262 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
264 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
266 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
267 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
268 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
269 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
271 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
279
280 // Single-precision floating-point arithmetic helper functions
281 // RTABI chapter 4.1.2, Table 4
282 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
283 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
284 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
285 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
286 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
290
291 // Single-precision floating-point comparison helper functions
292 // RTABI chapter 4.1.2, Table 5
293 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
294 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
295 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
297 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
298 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
300 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
302 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
304 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
305 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
306 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
307 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
309 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
317
318 // Floating-point to integer conversions.
319 // RTABI chapter 4.1.2, Table 6
320 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
321 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
324 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
325 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
328 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
336
337 // Conversions between floating types.
338 // RTABI chapter 4.1.2, Table 7
339 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
340 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
341 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
343
344 // Integer to floating-point conversions.
345 // RTABI chapter 4.1.2, Table 8
346 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
347 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
348 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
349 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
350 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
351 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
352 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
353 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
362
363 // Long long helper functions
364 // RTABI chapter 4.2, Table 9
365 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
366 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
367 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
368 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
369 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
370 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
371 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
377
378 // Integer division functions
379 // RTABI chapter 4.3.1
380 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
382 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
383 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
385 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
386 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000392 }
393
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000396 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000398 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000400 if (!Subtarget->isFPOnlySP())
401 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000404 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000405
406 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 addDRTypeForNEON(MVT::v2f32);
408 addDRTypeForNEON(MVT::v8i8);
409 addDRTypeForNEON(MVT::v4i16);
410 addDRTypeForNEON(MVT::v2i32);
411 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 addQRTypeForNEON(MVT::v4f32);
414 addQRTypeForNEON(MVT::v2f64);
415 addQRTypeForNEON(MVT::v16i8);
416 addQRTypeForNEON(MVT::v8i16);
417 addQRTypeForNEON(MVT::v4i32);
418 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000419
Bob Wilson74dc72e2009-09-15 23:55:57 +0000420 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
421 // neither Neon nor VFP support any arithmetic operations on it.
422 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
423 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
424 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
425 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
426 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
428 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
429 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
430 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
432 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
433 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
435 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
440 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
442 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
443 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
446
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000447 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
448
Bob Wilson642b3292009-09-16 00:32:15 +0000449 // Neon does not support some operations on v1i64 and v2i64 types.
450 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000451 // Custom handling for some quad-vector types to detect VMULL.
452 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
453 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
454 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000455 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
456 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
457
Bob Wilson5bafff32009-06-22 23:27:02 +0000458 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
459 setTargetDAGCombine(ISD::SHL);
460 setTargetDAGCombine(ISD::SRL);
461 setTargetDAGCombine(ISD::SRA);
462 setTargetDAGCombine(ISD::SIGN_EXTEND);
463 setTargetDAGCombine(ISD::ZERO_EXTEND);
464 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000465 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000466 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000467 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000468 }
469
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000470 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000471
472 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000474
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000475 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000479 if (!Subtarget->isThumb1Only()) {
480 for (unsigned im = (unsigned)ISD::PRE_INC;
481 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setIndexedLoadAction(im, MVT::i1, Legal);
483 setIndexedLoadAction(im, MVT::i8, Legal);
484 setIndexedLoadAction(im, MVT::i16, Legal);
485 setIndexedLoadAction(im, MVT::i32, Legal);
486 setIndexedStoreAction(im, MVT::i1, Legal);
487 setIndexedStoreAction(im, MVT::i8, Legal);
488 setIndexedStoreAction(im, MVT::i16, Legal);
489 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 }
Evan Chenga8e29892007-01-19 07:51:42 +0000491 }
492
493 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000494 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::MUL, MVT::i64, Expand);
496 setOperationAction(ISD::MULHU, MVT::i32, Expand);
497 setOperationAction(ISD::MULHS, MVT::i32, Expand);
498 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
499 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::MUL, MVT::i64, Expand);
502 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000503 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000506 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000507 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000508 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::SRL, MVT::i64, Custom);
510 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000511
512 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000514 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000516 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000519 // Only ARMv6 has BSWAP.
520 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000524 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000525 // v7M has a hardware divider
526 setOperationAction(ISD::SDIV, MVT::i32, Expand);
527 setOperationAction(ISD::UDIV, MVT::i32, Expand);
528 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::SREM, MVT::i32, Expand);
530 setOperationAction(ISD::UREM, MVT::i32, Expand);
531 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
532 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
535 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
536 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
537 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000538 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000539
Evan Chengfb3611d2010-05-11 07:26:32 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART, MVT::Other, Custom);
544 setOperationAction(ISD::VAARG, MVT::Other, Expand);
545 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
546 setOperationAction(ISD::VAEND, MVT::Other, Expand);
547 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
548 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000549 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
550 // FIXME: Shouldn't need this, since no register is used, but the legalizer
551 // doesn't yet know how to not do that for SjLj.
552 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000554 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
555 // the default expansion.
556 if (Subtarget->hasDataBarrier() ||
557 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000558 // membarrier needs custom lowering; the rest are legal and handled
559 // normally.
560 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
561 } else {
562 // Set them all for expansion, which will force libcalls.
563 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000588 // Since the libcalls include locking, fold in the fences
589 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000590 }
591 // 64-bit versions are always libcalls (for now)
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000593 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Evan Chengdfed19f2010-11-03 06:34:55 +0000601 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000602
Eli Friedmana2c6f452010-06-26 04:36:50 +0000603 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
604 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000607 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000609
Nate Begemand1fb5832010-08-03 21:31:55 +0000610 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000611 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
612 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000614 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
615 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000616
617 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000619 if (Subtarget->isTargetDarwin()) {
620 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
621 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000622 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000623 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::SETCC, MVT::i32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f32, Expand);
627 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000628 setOperationAction(ISD::SELECT, MVT::i32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f32, Custom);
630 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
633 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
636 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
638 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
639 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000640
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000641 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::FSIN, MVT::f64, Expand);
643 setOperationAction(ISD::FSIN, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f32, Expand);
645 setOperationAction(ISD::FCOS, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f64, Expand);
647 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000648 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
650 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000651 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::FPOW, MVT::f64, Expand);
653 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000654
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000655 // Various VFP goodness
656 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000657 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
658 if (Subtarget->hasVFP2()) {
659 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
662 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
663 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000664 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000665 if (!Subtarget->hasFP16()) {
666 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
667 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000668 }
Evan Cheng110cf482008-04-01 01:50:16 +0000669 }
Evan Chenga8e29892007-01-19 07:51:42 +0000670
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000671 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000672 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000673 setTargetDAGCombine(ISD::ADD);
674 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000675 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000676
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 if (Subtarget->hasV6T2Ops())
678 setTargetDAGCombine(ISD::OR);
679
Evan Chenga8e29892007-01-19 07:51:42 +0000680 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000681
Evan Chengf7d87ee2010-05-21 00:43:17 +0000682 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
683 setSchedulingPreference(Sched::RegPressure);
684 else
685 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000686
687 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000688
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000689 // On ARM arguments smaller than 4 bytes are extended, so all arguments
690 // are at least 4 bytes aligned.
691 setMinStackArgumentAlignment(4);
692
Evan Chengfff606d2010-09-24 19:07:23 +0000693 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000694}
695
Evan Cheng4f6b4672010-07-21 06:09:07 +0000696std::pair<const TargetRegisterClass*, uint8_t>
697ARMTargetLowering::findRepresentativeClass(EVT VT) const{
698 const TargetRegisterClass *RRC = 0;
699 uint8_t Cost = 1;
700 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000701 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000702 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000703 // Use DPR as representative register class for all floating point
704 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
705 // the cost is 1 for both f32 and f64.
706 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000707 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000708 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000709 break;
710 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
711 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000712 RRC = ARM::DPRRegisterClass;
713 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000714 break;
715 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000716 RRC = ARM::DPRRegisterClass;
717 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000718 break;
719 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000720 RRC = ARM::DPRRegisterClass;
721 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000722 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000723 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000724 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000725}
726
Evan Chenga8e29892007-01-19 07:51:42 +0000727const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
728 switch (Opcode) {
729 default: return 0;
730 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000731 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
732 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000733 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000734 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
735 case ARMISD::tCALL: return "ARMISD::tCALL";
736 case ARMISD::BRCOND: return "ARMISD::BRCOND";
737 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000738 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
740 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
741 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000742 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000743 case ARMISD::CMPFP: return "ARMISD::CMPFP";
744 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000745 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000746 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
747 case ARMISD::CMOV: return "ARMISD::CMOV";
748 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000749
Jim Grosbach3482c802010-01-18 19:58:49 +0000750 case ARMISD::RBIT: return "ARMISD::RBIT";
751
Bob Wilson76a312b2010-03-19 22:51:32 +0000752 case ARMISD::FTOSI: return "ARMISD::FTOSI";
753 case ARMISD::FTOUI: return "ARMISD::FTOUI";
754 case ARMISD::SITOF: return "ARMISD::SITOF";
755 case ARMISD::UITOF: return "ARMISD::UITOF";
756
Evan Chenga8e29892007-01-19 07:51:42 +0000757 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
758 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
759 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000760
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000761 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
762 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000763
Evan Chengc5942082009-10-28 06:55:03 +0000764 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
765 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000766 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000767
Dale Johannesen51e28e62010-06-03 21:09:53 +0000768 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000769
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000770 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000771
Evan Cheng86198642009-08-07 00:34:42 +0000772 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
773
Jim Grosbach3728e962009-12-10 00:11:09 +0000774 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000775 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000776
Evan Chengdfed19f2010-11-03 06:34:55 +0000777 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
778
Bob Wilson5bafff32009-06-22 23:27:02 +0000779 case ARMISD::VCEQ: return "ARMISD::VCEQ";
780 case ARMISD::VCGE: return "ARMISD::VCGE";
781 case ARMISD::VCGEU: return "ARMISD::VCGEU";
782 case ARMISD::VCGT: return "ARMISD::VCGT";
783 case ARMISD::VCGTU: return "ARMISD::VCGTU";
784 case ARMISD::VTST: return "ARMISD::VTST";
785
786 case ARMISD::VSHL: return "ARMISD::VSHL";
787 case ARMISD::VSHRs: return "ARMISD::VSHRs";
788 case ARMISD::VSHRu: return "ARMISD::VSHRu";
789 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
790 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
791 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
792 case ARMISD::VSHRN: return "ARMISD::VSHRN";
793 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
794 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
795 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
796 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
797 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
798 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
799 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
800 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
801 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
802 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
803 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
804 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
805 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
806 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000807 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000808 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000809 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000810 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000811 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000812 case ARMISD::VREV64: return "ARMISD::VREV64";
813 case ARMISD::VREV32: return "ARMISD::VREV32";
814 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000815 case ARMISD::VZIP: return "ARMISD::VZIP";
816 case ARMISD::VUZP: return "ARMISD::VUZP";
817 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000818 case ARMISD::VMULLs: return "ARMISD::VMULLs";
819 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000820 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000821 case ARMISD::FMAX: return "ARMISD::FMAX";
822 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000823 case ARMISD::BFI: return "ARMISD::BFI";
Owen Andersond9668172010-11-03 22:44:51 +0000824 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
Evan Chenga8e29892007-01-19 07:51:42 +0000825 }
826}
827
Evan Cheng06b666c2010-05-15 02:18:07 +0000828/// getRegClassFor - Return the register class that should be used for the
829/// specified value type.
830TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
831 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
832 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
833 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000834 if (Subtarget->hasNEON()) {
835 if (VT == MVT::v4i64)
836 return ARM::QQPRRegisterClass;
837 else if (VT == MVT::v8i64)
838 return ARM::QQQQPRRegisterClass;
839 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000840 return TargetLowering::getRegClassFor(VT);
841}
842
Eric Christopherab695882010-07-21 22:26:11 +0000843// Create a fast isel object.
844FastISel *
845ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
846 return ARM::createFastISel(funcInfo);
847}
848
Bill Wendlingb4202b82009-07-01 18:50:55 +0000849/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000850unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000851 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000852}
853
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000854/// getMaximalGlobalOffset - Returns the maximal possible offset which can
855/// be used for loads / stores from the global.
856unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
857 return (Subtarget->isThumb1Only() ? 127 : 4095);
858}
859
Evan Cheng1cc39842010-05-20 23:26:43 +0000860Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000861 unsigned NumVals = N->getNumValues();
862 if (!NumVals)
863 return Sched::RegPressure;
864
865 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000866 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000867 if (VT == MVT::Flag || VT == MVT::Other)
868 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000869 if (VT.isFloatingPoint() || VT.isVector())
870 return Sched::Latency;
871 }
Evan Chengc10f5432010-05-28 23:25:23 +0000872
873 if (!N->isMachineOpcode())
874 return Sched::RegPressure;
875
876 // Load are scheduled for latency even if there instruction itinerary
877 // is not available.
878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
879 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000880
881 if (TID.getNumDefs() == 0)
882 return Sched::RegPressure;
883 if (!Itins->isEmpty() &&
884 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000885 return Sched::Latency;
886
Evan Cheng1cc39842010-05-20 23:26:43 +0000887 return Sched::RegPressure;
888}
889
Evan Cheng31446872010-07-23 22:39:59 +0000890unsigned
891ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
892 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000893 switch (RC->getID()) {
894 default:
895 return 0;
896 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000897 return RegInfo->hasFP(MF) ? 4 : 5;
898 case ARM::GPRRegClassID: {
899 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
900 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
901 }
Evan Cheng31446872010-07-23 22:39:59 +0000902 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
903 case ARM::DPRRegClassID:
904 return 32 - 10;
905 }
906}
907
Evan Chenga8e29892007-01-19 07:51:42 +0000908//===----------------------------------------------------------------------===//
909// Lowering Code
910//===----------------------------------------------------------------------===//
911
Evan Chenga8e29892007-01-19 07:51:42 +0000912/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
913static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
914 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000916 case ISD::SETNE: return ARMCC::NE;
917 case ISD::SETEQ: return ARMCC::EQ;
918 case ISD::SETGT: return ARMCC::GT;
919 case ISD::SETGE: return ARMCC::GE;
920 case ISD::SETLT: return ARMCC::LT;
921 case ISD::SETLE: return ARMCC::LE;
922 case ISD::SETUGT: return ARMCC::HI;
923 case ISD::SETUGE: return ARMCC::HS;
924 case ISD::SETULT: return ARMCC::LO;
925 case ISD::SETULE: return ARMCC::LS;
926 }
927}
928
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000929/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
930static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000931 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000932 CondCode2 = ARMCC::AL;
933 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000934 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000935 case ISD::SETEQ:
936 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
937 case ISD::SETGT:
938 case ISD::SETOGT: CondCode = ARMCC::GT; break;
939 case ISD::SETGE:
940 case ISD::SETOGE: CondCode = ARMCC::GE; break;
941 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000942 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000943 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
944 case ISD::SETO: CondCode = ARMCC::VC; break;
945 case ISD::SETUO: CondCode = ARMCC::VS; break;
946 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
947 case ISD::SETUGT: CondCode = ARMCC::HI; break;
948 case ISD::SETUGE: CondCode = ARMCC::PL; break;
949 case ISD::SETLT:
950 case ISD::SETULT: CondCode = ARMCC::LT; break;
951 case ISD::SETLE:
952 case ISD::SETULE: CondCode = ARMCC::LE; break;
953 case ISD::SETNE:
954 case ISD::SETUNE: CondCode = ARMCC::NE; break;
955 }
Evan Chenga8e29892007-01-19 07:51:42 +0000956}
957
Bob Wilson1f595bb2009-04-17 19:07:39 +0000958//===----------------------------------------------------------------------===//
959// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960//===----------------------------------------------------------------------===//
961
962#include "ARMGenCallingConv.inc"
963
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
965/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000966CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000967 bool Return,
968 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000969 switch (CC) {
970 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000971 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000972 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000973 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000974 if (!Subtarget->isAAPCS_ABI())
975 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
976 // For AAPCS ABI targets, just use VFP variant of the calling convention.
977 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
978 }
979 // Fallthrough
980 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000981 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000982 if (!Subtarget->isAAPCS_ABI())
983 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
984 else if (Subtarget->hasVFP2() &&
985 FloatABIType == FloatABI::Hard && !isVarArg)
986 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
987 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
988 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000989 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000990 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000991 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000992 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000993 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000994 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000995 }
996}
997
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998/// LowerCallResult - Lower the result values of a call into the
999/// appropriate copies out of appropriate physical registers.
1000SDValue
1001ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001002 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003 const SmallVectorImpl<ISD::InputArg> &Ins,
1004 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001005 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007 // Assign locations to each value returned by this call.
1008 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001009 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001010 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001012 CCAssignFnForNode(CallConv, /* Return*/ true,
1013 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001014
1015 // Copy all of the result registers out of their specified physreg.
1016 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1017 CCValAssign VA = RVLocs[i];
1018
Bob Wilson80915242009-04-25 00:33:20 +00001019 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001020 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001021 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001023 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001024 Chain = Lo.getValue(1);
1025 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001028 InFlag);
1029 Chain = Hi.getValue(1);
1030 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001031 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 if (VA.getLocVT() == MVT::v2f64) {
1034 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1035 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1036 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001037
1038 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001040 Chain = Lo.getValue(1);
1041 InFlag = Lo.getValue(2);
1042 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 Chain = Hi.getValue(1);
1045 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001046 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1048 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001049 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001051 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1052 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001053 Chain = Val.getValue(1);
1054 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 }
Bob Wilson80915242009-04-25 00:33:20 +00001056
1057 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001058 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001059 case CCValAssign::Full: break;
1060 case CCValAssign::BCvt:
1061 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1062 break;
1063 }
1064
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066 }
1067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069}
1070
1071/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1072/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001073/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074/// a byval function parameter.
1075/// Sometimes what we are copying is the end of a larger object, the part that
1076/// does not fit in registers.
1077static SDValue
1078CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1079 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1080 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001083 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001084 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085}
1086
Bob Wilsondee46d72009-04-17 20:35:10 +00001087/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1090 SDValue StackPtr, SDValue Arg,
1091 DebugLoc dl, SelectionDAG &DAG,
1092 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001093 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 unsigned LocMemOffset = VA.getLocMemOffset();
1095 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1096 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001097 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001099
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001101 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001102 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001103}
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 SDValue Chain, SDValue &Arg,
1107 RegsToPassVector &RegsToPass,
1108 CCValAssign &VA, CCValAssign &NextVA,
1109 SDValue &StackPtr,
1110 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001111 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001112
Jim Grosbache5165492009-11-09 00:11:35 +00001113 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1116
1117 if (NextVA.isRegLoc())
1118 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1119 else {
1120 assert(NextVA.isMemLoc());
1121 if (StackPtr.getNode() == 0)
1122 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1125 dl, DAG, NextVA,
1126 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 }
1128}
1129
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001131/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1132/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001134ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001138 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 const SmallVectorImpl<ISD::InputArg> &Ins,
1140 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001141 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001142 MachineFunction &MF = DAG.getMachineFunction();
1143 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1144 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001145 // Temporarily disable tail calls so things don't break.
1146 if (!EnableARMTailCalls)
1147 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001148 if (isTailCall) {
1149 // Check if it's really possible to do a tail call.
1150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001153 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1154 // detected sibcalls.
1155 if (isTailCall) {
1156 ++NumTailCalls;
1157 IsSibCall = true;
1158 }
1159 }
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161 // Analyze operands of the call, assigning locations to each operand.
1162 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1164 *DAG.getContext());
1165 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001166 CCAssignFnForNode(CallConv, /* Return*/ false,
1167 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 // Get a count of how many bytes are to be pushed on the stack.
1170 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001171
Dale Johannesen51e28e62010-06-03 21:09:53 +00001172 // For tail calls, memory operands are available in our caller's stack.
1173 if (IsSibCall)
1174 NumBytes = 0;
1175
Evan Chenga8e29892007-01-19 07:51:42 +00001176 // Adjust the stack pointer for the new arguments...
1177 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001178 if (!IsSibCall)
1179 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001181 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001187 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1189 i != e;
1190 ++i, ++realArgIdx) {
1191 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001192 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195 // Promote the value if needed.
1196 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001197 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 case CCValAssign::Full: break;
1199 case CCValAssign::SExt:
1200 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1201 break;
1202 case CCValAssign::ZExt:
1203 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1204 break;
1205 case CCValAssign::AExt:
1206 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1207 break;
1208 case CCValAssign::BCvt:
1209 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1210 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001211 }
1212
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001213 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 if (VA.getLocVT() == MVT::v2f64) {
1216 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1217 DAG.getConstant(0, MVT::i32));
1218 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1219 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001220
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1223
1224 VA = ArgLocs[++i]; // skip ahead to next loc
1225 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1228 } else {
1229 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001230
Dan Gohman98ca4f22009-08-05 01:29:28 +00001231 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1232 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001233 }
1234 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001237 }
1238 } else if (VA.isRegLoc()) {
1239 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001240 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1244 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 }
Evan Chenga8e29892007-01-19 07:51:42 +00001246 }
1247
1248 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001250 &MemOpChains[0], MemOpChains.size());
1251
1252 // Build a sequence of copy-to-reg nodes chained together with token chain
1253 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001255 // Tail call byval lowering might overwrite argument registers so in case of
1256 // tail call optimization the copies to registers are lowered later.
1257 if (!isTailCall)
1258 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1259 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1260 RegsToPass[i].second, InFlag);
1261 InFlag = Chain.getValue(1);
1262 }
Evan Chenga8e29892007-01-19 07:51:42 +00001263
Dale Johannesen51e28e62010-06-03 21:09:53 +00001264 // For tail calls lower the arguments to the 'real' stack slot.
1265 if (isTailCall) {
1266 // Force all the incoming stack arguments to be loaded from the stack
1267 // before any new outgoing arguments are stored to the stack, because the
1268 // outgoing stack slots may alias the incoming argument stack slots, and
1269 // the alias isn't otherwise explicit. This is slightly more conservative
1270 // than necessary, because it means that each store effectively depends
1271 // on every argument instead of just those arguments it would clobber.
1272
1273 // Do not flag preceeding copytoreg stuff together with the following stuff.
1274 InFlag = SDValue();
1275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1277 RegsToPass[i].second, InFlag);
1278 InFlag = Chain.getValue(1);
1279 }
1280 InFlag =SDValue();
1281 }
1282
Bill Wendling056292f2008-09-16 21:48:12 +00001283 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1284 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1285 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001286 bool isDirect = false;
1287 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001288 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001289 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001290
1291 if (EnableARMLongCalls) {
1292 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1293 && "long-calls with non-static relocation model!");
1294 // Handle a global address or an external symbol. If it's not one of
1295 // those, the target's already in a register, so we don't need to do
1296 // anything extra.
1297 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001298 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001299 // Create a constant pool entry for the callee address
1300 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1301 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1302 ARMPCLabelIndex,
1303 ARMCP::CPValue, 0);
1304 // Get the address of the callee into a register
1305 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1306 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1307 Callee = DAG.getLoad(getPointerTy(), dl,
1308 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001309 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001310 false, false, 0);
1311 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1312 const char *Sym = S->getSymbol();
1313
1314 // Create a constant pool entry for the callee address
1315 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1316 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1317 Sym, ARMPCLabelIndex, 0);
1318 // Get the address of the callee into a register
1319 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1320 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1321 Callee = DAG.getLoad(getPointerTy(), dl,
1322 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001323 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001324 false, false, 0);
1325 }
1326 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001327 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001328 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001329 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001330 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001331 getTargetMachine().getRelocationModel() != Reloc::Static;
1332 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001333 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001334 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001335 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001336 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001337 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001338 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001339 ARMPCLabelIndex,
1340 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001341 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001343 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001344 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001345 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001346 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001347 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001348 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001350 } else {
1351 // On ELF targets for PIC code, direct calls should go through the PLT
1352 unsigned OpFlags = 0;
1353 if (Subtarget->isTargetELF() &&
1354 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1355 OpFlags = ARMII::MO_PLT;
1356 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1357 }
Bill Wendling056292f2008-09-16 21:48:12 +00001358 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001359 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001360 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001361 getTargetMachine().getRelocationModel() != Reloc::Static;
1362 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001363 // tBX takes a register source operand.
1364 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001365 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001366 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001367 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001368 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001369 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001371 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001372 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001373 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001374 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001375 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001376 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001377 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001378 } else {
1379 unsigned OpFlags = 0;
1380 // On ELF targets for PIC code, direct calls should go through the PLT
1381 if (Subtarget->isTargetELF() &&
1382 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1383 OpFlags = ARMII::MO_PLT;
1384 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1385 }
Evan Chenga8e29892007-01-19 07:51:42 +00001386 }
1387
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001388 // FIXME: handle tail calls differently.
1389 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001390 if (Subtarget->isThumb()) {
1391 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001392 CallOpc = ARMISD::CALL_NOLINK;
1393 else
1394 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1395 } else {
1396 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001397 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1398 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001399 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001400
Dan Gohman475871a2008-07-27 21:46:04 +00001401 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001402 Ops.push_back(Chain);
1403 Ops.push_back(Callee);
1404
1405 // Add argument registers to the end of the list so that they are known live
1406 // into the call.
1407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1408 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1409 RegsToPass[i].second.getValueType()));
1410
Gabor Greifba36cb52008-08-28 21:40:38 +00001411 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001412 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413
1414 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001415 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
Duncan Sands4bdcb612008-07-02 17:40:58 +00001418 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001420 InFlag = Chain.getValue(1);
1421
Chris Lattnere563bbc2008-10-11 22:08:30 +00001422 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1423 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001425 InFlag = Chain.getValue(1);
1426
Bob Wilson1f595bb2009-04-17 19:07:39 +00001427 // Handle result values, copying them out of physregs into vregs that we
1428 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1430 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001431}
1432
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433/// MatchingStackOffset - Return true if the given stack call argument is
1434/// already available in the same position (relatively) of the caller's
1435/// incoming argument stack.
1436static
1437bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1438 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1439 const ARMInstrInfo *TII) {
1440 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1441 int FI = INT_MAX;
1442 if (Arg.getOpcode() == ISD::CopyFromReg) {
1443 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1444 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1445 return false;
1446 MachineInstr *Def = MRI->getVRegDef(VR);
1447 if (!Def)
1448 return false;
1449 if (!Flags.isByVal()) {
1450 if (!TII->isLoadFromStackSlot(Def, FI))
1451 return false;
1452 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001453 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454 }
1455 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1456 if (Flags.isByVal())
1457 // ByVal argument is passed in as a pointer but it's now being
1458 // dereferenced. e.g.
1459 // define @foo(%struct.X* %A) {
1460 // tail call @bar(%struct.X* byval %A)
1461 // }
1462 return false;
1463 SDValue Ptr = Ld->getBasePtr();
1464 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1465 if (!FINode)
1466 return false;
1467 FI = FINode->getIndex();
1468 } else
1469 return false;
1470
1471 assert(FI != INT_MAX);
1472 if (!MFI->isFixedObjectIndex(FI))
1473 return false;
1474 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1475}
1476
1477/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1478/// for tail call optimization. Targets which want to do tail call
1479/// optimization should implement this function.
1480bool
1481ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1482 CallingConv::ID CalleeCC,
1483 bool isVarArg,
1484 bool isCalleeStructRet,
1485 bool isCallerStructRet,
1486 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001487 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001488 const SmallVectorImpl<ISD::InputArg> &Ins,
1489 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001490 const Function *CallerF = DAG.getMachineFunction().getFunction();
1491 CallingConv::ID CallerCC = CallerF->getCallingConv();
1492 bool CCMatch = CallerCC == CalleeCC;
1493
1494 // Look for obvious safe cases to perform tail call optimization that do not
1495 // require ABI changes. This is what gcc calls sibcall.
1496
Jim Grosbach7616b642010-06-16 23:45:49 +00001497 // Do not sibcall optimize vararg calls unless the call site is not passing
1498 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001499 if (isVarArg && !Outs.empty())
1500 return false;
1501
1502 // Also avoid sibcall optimization if either caller or callee uses struct
1503 // return semantics.
1504 if (isCalleeStructRet || isCallerStructRet)
1505 return false;
1506
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001507 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001508 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001509 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1510 // LR. This means if we need to reload LR, it takes an extra instructions,
1511 // which outweighs the value of the tail call; but here we don't know yet
1512 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001513 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001514 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001515 if (Subtarget->isThumb1Only())
1516 return false;
1517
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001518 // For the moment, we can only do this to functions defined in this
1519 // compilation, or to indirect calls. A Thumb B to an ARM function,
1520 // or vice versa, is not easily fixed up in the linker unlike BL.
1521 // (We could do this by loading the address of the callee into a register;
1522 // that is an extra instruction over the direct call and burns a register
1523 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001524
1525 // It might be safe to remove this restriction on non-Darwin.
1526
1527 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1528 // but we need to make sure there are enough registers; the only valid
1529 // registers are the 4 used for parameters. We don't currently do this
1530 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001531 if (isa<ExternalSymbolSDNode>(Callee))
1532 return false;
1533
1534 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001535 const GlobalValue *GV = G->getGlobal();
1536 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001537 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001538 }
1539
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540 // If the calling conventions do not match, then we'd better make sure the
1541 // results are returned in the same way as what the caller expects.
1542 if (!CCMatch) {
1543 SmallVector<CCValAssign, 16> RVLocs1;
1544 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1545 RVLocs1, *DAG.getContext());
1546 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1547
1548 SmallVector<CCValAssign, 16> RVLocs2;
1549 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1550 RVLocs2, *DAG.getContext());
1551 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1552
1553 if (RVLocs1.size() != RVLocs2.size())
1554 return false;
1555 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1556 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1557 return false;
1558 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1559 return false;
1560 if (RVLocs1[i].isRegLoc()) {
1561 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1562 return false;
1563 } else {
1564 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1565 return false;
1566 }
1567 }
1568 }
1569
1570 // If the callee takes no arguments then go on to check the results of the
1571 // call.
1572 if (!Outs.empty()) {
1573 // Check if stack adjustment is needed. For now, do not do this if any
1574 // argument is passed on the stack.
1575 SmallVector<CCValAssign, 16> ArgLocs;
1576 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1577 ArgLocs, *DAG.getContext());
1578 CCInfo.AnalyzeCallOperands(Outs,
1579 CCAssignFnForNode(CalleeCC, false, isVarArg));
1580 if (CCInfo.getNextStackOffset()) {
1581 MachineFunction &MF = DAG.getMachineFunction();
1582
1583 // Check if the arguments are already laid out in the right way as
1584 // the caller's fixed stack objects.
1585 MachineFrameInfo *MFI = MF.getFrameInfo();
1586 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1587 const ARMInstrInfo *TII =
1588 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001589 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1590 i != e;
1591 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001592 CCValAssign &VA = ArgLocs[i];
1593 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001594 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001595 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001596 if (VA.getLocInfo() == CCValAssign::Indirect)
1597 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001598 if (VA.needsCustom()) {
1599 // f64 and vector types are split into multiple registers or
1600 // register/stack-slot combinations. The types will not match
1601 // the registers; give up on memory f64 refs until we figure
1602 // out what to do about this.
1603 if (!VA.isRegLoc())
1604 return false;
1605 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001606 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001607 if (RegVT == MVT::v2f64) {
1608 if (!ArgLocs[++i].isRegLoc())
1609 return false;
1610 if (!ArgLocs[++i].isRegLoc())
1611 return false;
1612 }
1613 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001614 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1615 MFI, MRI, TII))
1616 return false;
1617 }
1618 }
1619 }
1620 }
1621
1622 return true;
1623}
1624
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625SDValue
1626ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001627 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001629 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001630 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001631
Bob Wilsondee46d72009-04-17 20:35:10 +00001632 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001634
Bob Wilsondee46d72009-04-17 20:35:10 +00001635 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1637 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001640 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1641 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642
1643 // If this is the first return lowered for this function, add
1644 // the regs to the liveout set for the function.
1645 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1646 for (unsigned i = 0; i != RVLocs.size(); ++i)
1647 if (RVLocs[i].isRegLoc())
1648 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001649 }
1650
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651 SDValue Flag;
1652
1653 // Copy the result values into the output registers.
1654 for (unsigned i = 0, realRVLocIdx = 0;
1655 i != RVLocs.size();
1656 ++i, ++realRVLocIdx) {
1657 CCValAssign &VA = RVLocs[i];
1658 assert(VA.isRegLoc() && "Can only return in registers!");
1659
Dan Gohmanc9403652010-07-07 15:54:55 +00001660 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661
1662 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001663 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 case CCValAssign::Full: break;
1665 case CCValAssign::BCvt:
1666 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1667 break;
1668 }
1669
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001672 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1674 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001675 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001677
1678 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1679 Flag = Chain.getValue(1);
1680 VA = RVLocs[++i]; // skip ahead to next loc
1681 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1682 HalfGPRs.getValue(1), Flag);
1683 Flag = Chain.getValue(1);
1684 VA = RVLocs[++i]; // skip ahead to next loc
1685
1686 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1688 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 }
1690 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1691 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001692 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001695 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696 VA = RVLocs[++i]; // skip ahead to next loc
1697 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1698 Flag);
1699 } else
1700 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1701
Bob Wilsondee46d72009-04-17 20:35:10 +00001702 // Guarantee that all emitted copies are
1703 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 Flag = Chain.getValue(1);
1705 }
1706
1707 SDValue result;
1708 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001710 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712
1713 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001714}
1715
Bob Wilsonb62d2572009-11-03 00:02:05 +00001716// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1717// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1718// one of the above mentioned nodes. It has to be wrapped because otherwise
1719// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1720// be used to form addressing mode. These wrapped nodes will be selected
1721// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001722static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001724 // FIXME there is no actual debug info here
1725 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001726 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001728 if (CP->isMachineConstantPoolEntry())
1729 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1730 CP->getAlignment());
1731 else
1732 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1733 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001735}
1736
Jim Grosbache1102ca2010-07-19 17:20:38 +00001737unsigned ARMTargetLowering::getJumpTableEncoding() const {
1738 return MachineJumpTableInfo::EK_Inline;
1739}
1740
Dan Gohmand858e902010-04-17 15:26:15 +00001741SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1742 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001743 MachineFunction &MF = DAG.getMachineFunction();
1744 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1745 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001746 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001747 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001748 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001749 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1750 SDValue CPAddr;
1751 if (RelocM == Reloc::Static) {
1752 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1753 } else {
1754 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001755 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001756 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1757 ARMCP::CPBlockAddress,
1758 PCAdj);
1759 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1760 }
1761 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1762 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001763 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001764 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001765 if (RelocM == Reloc::Static)
1766 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001767 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001768 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001769}
1770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001772SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001773ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001774 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001777 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001778 MachineFunction &MF = DAG.getMachineFunction();
1779 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1780 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001782 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001783 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001784 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001786 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001787 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001788 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001790
Evan Chenge7e0d622009-11-06 22:24:13 +00001791 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001792 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001793
1794 // call __tls_get_addr.
1795 ArgListTy Args;
1796 ArgListEntry Entry;
1797 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001798 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001800 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001801 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001802 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1803 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001805 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001806 return CallResult.first;
1807}
1808
1809// Lower ISD::GlobalTLSAddress using the "initial exec" or
1810// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001811SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001813 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001814 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001815 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue Offset;
1817 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001819 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001820 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821
Chris Lattner4fb63d02009-07-15 04:12:33 +00001822 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001823 MachineFunction &MF = DAG.getMachineFunction();
1824 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1825 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1826 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001827 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1828 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001829 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001830 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001831 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001833 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001834 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001835 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001836 Chain = Offset.getValue(1);
1837
Evan Chenge7e0d622009-11-06 22:24:13 +00001838 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001839 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001840
Evan Cheng9eda6892009-10-31 03:39:36 +00001841 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001842 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001843 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001844 } else {
1845 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001846 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001847 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001849 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001850 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001851 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001852 }
1853
1854 // The address of the thread local variable is the add of the thread
1855 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001856 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001857}
1858
Dan Gohman475871a2008-07-27 21:46:04 +00001859SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001860ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001861 // TODO: implement the "local dynamic" model
1862 assert(Subtarget->isTargetELF() &&
1863 "TLS not implemented for non-ELF targets");
1864 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1865 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1866 // otherwise use the "Local Exec" TLS Model
1867 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1868 return LowerToTLSGeneralDynamicModel(GA, DAG);
1869 else
1870 return LowerToTLSExecModels(GA, DAG);
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001875 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001876 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001877 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001878 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1879 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001880 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001881 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001882 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001883 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001885 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001886 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001887 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001888 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001889 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001890 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001891 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001892 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001893 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001894 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001895 return Result;
1896 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001897 // If we have T2 ops, we can materialize the address directly via movt/movw
1898 // pair. This is always cheaper.
1899 if (Subtarget->useMovt()) {
1900 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001901 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001902 } else {
1903 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1904 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1905 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001906 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001907 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001908 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001909 }
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001914 MachineFunction &MF = DAG.getMachineFunction();
1915 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1916 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001918 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001919 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001920 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001922 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001923 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001924 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001925 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001926 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1927 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001928 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001929 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001932
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001937
1938 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001939 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001940 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001941 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001942
Evan Cheng63476a82009-09-03 07:04:02 +00001943 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001944 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001945 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001946
1947 return Result;
1948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001951 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001952 assert(Subtarget->isTargetELF() &&
1953 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001954 MachineFunction &MF = DAG.getMachineFunction();
1955 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1956 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001958 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001959 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001960 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1961 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001962 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001963 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001965 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001966 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001967 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001968 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001969 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001970}
1971
Jim Grosbach0e0da732009-05-12 23:59:14 +00001972SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001973ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1974 const {
1975 DebugLoc dl = Op.getDebugLoc();
1976 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1977 Op.getOperand(0), Op.getOperand(1));
1978}
1979
1980SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001981ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1982 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001983 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001984 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1985 Op.getOperand(1), Val);
1986}
1987
1988SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001989ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1990 DebugLoc dl = Op.getDebugLoc();
1991 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1992 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1993}
1994
1995SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001996ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001997 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001998 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001999 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002000 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002001 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002002 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002003 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002004 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2005 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002007 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002008 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2009 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002010 EVT PtrVT = getPointerTy();
2011 DebugLoc dl = Op.getDebugLoc();
2012 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2013 SDValue CPAddr;
2014 unsigned PCAdj = (RelocM != Reloc::PIC_)
2015 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002016 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002017 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2018 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002019 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002021 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002022 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002023 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002024 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002025
2026 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002027 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002028 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2029 }
2030 return Result;
2031 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002032 }
2033}
2034
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002035static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002036 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002037 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002038 if (!Subtarget->hasDataBarrier()) {
2039 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2040 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2041 // here.
Evan Cheng11db0682010-08-11 06:22:01 +00002042 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2043 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002044 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002045 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002046 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002047
2048 SDValue Op5 = Op.getOperand(5);
2049 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2050 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2051 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2052 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2053
2054 ARM_MB::MemBOpt DMBOpt;
2055 if (isDeviceBarrier)
2056 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2057 else
2058 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2059 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2060 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002061}
2062
Evan Chengdfed19f2010-11-03 06:34:55 +00002063static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2064 const ARMSubtarget *Subtarget) {
2065 // ARM pre v5TE and Thumb1 does not have preload instructions.
2066 if (!(Subtarget->isThumb2() ||
2067 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2068 // Just preserve the chain.
2069 return Op.getOperand(0);
2070
2071 DebugLoc dl = Op.getDebugLoc();
2072 unsigned Flavor = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
2073 if (Flavor != 3) {
2074 if (!Subtarget->hasV7Ops())
2075 return Op.getOperand(0);
2076 else if (Flavor == 2 && !Subtarget->hasMPExtension())
2077 return Op.getOperand(0);
2078 }
2079
2080 if (Subtarget->isThumb())
2081 // Invert the bits.
2082 Flavor = ~Flavor & 0x3;
2083
2084 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
2085 Op.getOperand(1), DAG.getConstant(Flavor, MVT::i32));
2086}
2087
Dan Gohman1e93df62010-04-17 14:41:14 +00002088static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2089 MachineFunction &MF = DAG.getMachineFunction();
2090 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2091
Evan Chenga8e29892007-01-19 07:51:42 +00002092 // vastart just stores the address of the VarArgsFrameIndex slot into the
2093 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002094 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002095 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002097 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002098 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2099 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002100}
2101
Dan Gohman475871a2008-07-27 21:46:04 +00002102SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002103ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2104 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002105 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 MachineFunction &MF = DAG.getMachineFunction();
2107 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2108
2109 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002110 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 RC = ARM::tGPRRegisterClass;
2112 else
2113 RC = ARM::GPRRegisterClass;
2114
2115 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002116 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002118
2119 SDValue ArgValue2;
2120 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002121 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002122 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124 // Create load node to retrieve arguments from the stack.
2125 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002126 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002127 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002128 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 } else {
2130 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 }
2133
Jim Grosbache5165492009-11-09 00:11:35 +00002134 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002135}
2136
2137SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002139 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 const SmallVectorImpl<ISD::InputArg>
2141 &Ins,
2142 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002143 SmallVectorImpl<SDValue> &InVals)
2144 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145
Bob Wilson1f595bb2009-04-17 19:07:39 +00002146 MachineFunction &MF = DAG.getMachineFunction();
2147 MachineFrameInfo *MFI = MF.getFrameInfo();
2148
Bob Wilson1f595bb2009-04-17 19:07:39 +00002149 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2150
2151 // Assign locations to all of the incoming arguments.
2152 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2154 *DAG.getContext());
2155 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002156 CCAssignFnForNode(CallConv, /* Return*/ false,
2157 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002158
2159 SmallVector<SDValue, 16> ArgValues;
2160
2161 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2162 CCValAssign &VA = ArgLocs[i];
2163
Bob Wilsondee46d72009-04-17 20:35:10 +00002164 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002166 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 // f64 and vector types are split up into multiple registers or
2171 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002176 SDValue ArgValue2;
2177 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002178 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002179 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2180 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002181 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002182 false, false, 0);
2183 } else {
2184 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2185 Chain, DAG, dl);
2186 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2188 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2192 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002194
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 } else {
2196 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002197
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002203 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002205 RC = (AFI->isThumb1OnlyFunction() ?
2206 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002208 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002209
2210 // Transform the arguments in physical registers into virtual ones.
2211 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002213 }
2214
2215 // If this is an 8 or 16-bit value, it is really passed promoted
2216 // to 32 bits. Insert an assert[sz]ext to capture this, then
2217 // truncate to the right size.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::BCvt:
2222 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2223 break;
2224 case CCValAssign::SExt:
2225 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2226 DAG.getValueType(VA.getValVT()));
2227 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2228 break;
2229 case CCValAssign::ZExt:
2230 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2231 DAG.getValueType(VA.getValVT()));
2232 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2233 break;
2234 }
2235
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002237
2238 } else { // VA.isRegLoc()
2239
2240 // sanity check
2241 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002243
2244 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002245 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002246
Bob Wilsondee46d72009-04-17 20:35:10 +00002247 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002248 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002249 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002251 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002252 }
2253 }
2254
2255 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002256 if (isVarArg) {
2257 static const unsigned GPRArgRegs[] = {
2258 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2259 };
2260
Bob Wilsondee46d72009-04-17 20:35:10 +00002261 unsigned NumGPRs = CCInfo.getFirstUnallocated
2262 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002263
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002264 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2265 unsigned VARegSize = (4 - NumGPRs) * 4;
2266 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002267 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002268 if (VARegSaveSize) {
2269 // If this function is vararg, store any remaining integer argument regs
2270 // to their spots on the stack so that they may be loaded by deferencing
2271 // the result of va_next.
2272 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002273 AFI->setVarArgsFrameIndex(
2274 MFI->CreateFixedObject(VARegSaveSize,
2275 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002276 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002277 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2278 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002279
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002281 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002282 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002283 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002285 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286 RC = ARM::GPRRegisterClass;
2287
Bob Wilson998e1252009-04-20 18:36:57 +00002288 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002290 SDValue Store =
2291 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002292 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2293 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002294 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002295 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002296 DAG.getConstant(4, getPointerTy()));
2297 }
2298 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002301 } else
2302 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002303 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002304 }
2305
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002307}
2308
2309/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002310static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002311 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002312 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002313 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002314 // Maybe this has already been legalized into the constant pool?
2315 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002318 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002319 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002320 }
2321 }
2322 return false;
2323}
2324
Evan Chenga8e29892007-01-19 07:51:42 +00002325/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2326/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002327SDValue
2328ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002329 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002330 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002331 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002332 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002333 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002334 // Constant does not fit, try adjusting it by one?
2335 switch (CC) {
2336 default: break;
2337 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002338 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002339 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002340 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002342 }
2343 break;
2344 case ISD::SETULT:
2345 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002346 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002347 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002349 }
2350 break;
2351 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002352 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002353 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002354 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002355 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002356 }
2357 break;
2358 case ISD::SETULE:
2359 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002360 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002361 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002363 }
2364 break;
2365 }
2366 }
2367 }
2368
2369 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002370 ARMISD::NodeType CompareType;
2371 switch (CondCode) {
2372 default:
2373 CompareType = ARMISD::CMP;
2374 break;
2375 case ARMCC::EQ:
2376 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002377 // Uses only Z Flag
2378 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002379 break;
2380 }
Evan Cheng218977b2010-07-13 19:27:42 +00002381 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002383}
2384
2385/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002386SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002387ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002388 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002390 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2394 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002395}
2396
Bill Wendlingde2b1512010-08-11 08:43:16 +00002397SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2398 SDValue Cond = Op.getOperand(0);
2399 SDValue SelectTrue = Op.getOperand(1);
2400 SDValue SelectFalse = Op.getOperand(2);
2401 DebugLoc dl = Op.getDebugLoc();
2402
2403 // Convert:
2404 //
2405 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2406 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2407 //
2408 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2409 const ConstantSDNode *CMOVTrue =
2410 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2411 const ConstantSDNode *CMOVFalse =
2412 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2413
2414 if (CMOVTrue && CMOVFalse) {
2415 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2416 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2417
2418 SDValue True;
2419 SDValue False;
2420 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2421 True = SelectTrue;
2422 False = SelectFalse;
2423 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2424 True = SelectFalse;
2425 False = SelectTrue;
2426 }
2427
2428 if (True.getNode() && False.getNode()) {
2429 EVT VT = Cond.getValueType();
2430 SDValue ARMcc = Cond.getOperand(2);
2431 SDValue CCR = Cond.getOperand(3);
2432 SDValue Cmp = Cond.getOperand(4);
2433 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2434 }
2435 }
2436 }
2437
2438 return DAG.getSelectCC(dl, Cond,
2439 DAG.getConstant(0, Cond.getValueType()),
2440 SelectTrue, SelectFalse, ISD::SETNE);
2441}
2442
Dan Gohmand858e902010-04-17 15:26:15 +00002443SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002444 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SDValue LHS = Op.getOperand(0);
2446 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002447 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue TrueVal = Op.getOperand(2);
2449 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002450 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002453 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002455 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2456 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002457 }
2458
2459 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002460 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Evan Cheng218977b2010-07-13 19:27:42 +00002462 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2463 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002465 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002466 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002467 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002468 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002469 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002470 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002471 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002472 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002473 }
2474 return Result;
2475}
2476
Evan Cheng218977b2010-07-13 19:27:42 +00002477/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2478/// to morph to an integer compare sequence.
2479static bool canChangeToInt(SDValue Op, bool &SeenZero,
2480 const ARMSubtarget *Subtarget) {
2481 SDNode *N = Op.getNode();
2482 if (!N->hasOneUse())
2483 // Otherwise it requires moving the value from fp to integer registers.
2484 return false;
2485 if (!N->getNumValues())
2486 return false;
2487 EVT VT = Op.getValueType();
2488 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2489 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2490 // vmrs are very slow, e.g. cortex-a8.
2491 return false;
2492
2493 if (isFloatingPointZero(Op)) {
2494 SeenZero = true;
2495 return true;
2496 }
2497 return ISD::isNormalLoad(N);
2498}
2499
2500static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2501 if (isFloatingPointZero(Op))
2502 return DAG.getConstant(0, MVT::i32);
2503
2504 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2505 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002506 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002507 Ld->isVolatile(), Ld->isNonTemporal(),
2508 Ld->getAlignment());
2509
2510 llvm_unreachable("Unknown VFP cmp argument!");
2511}
2512
2513static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2514 SDValue &RetVal1, SDValue &RetVal2) {
2515 if (isFloatingPointZero(Op)) {
2516 RetVal1 = DAG.getConstant(0, MVT::i32);
2517 RetVal2 = DAG.getConstant(0, MVT::i32);
2518 return;
2519 }
2520
2521 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2522 SDValue Ptr = Ld->getBasePtr();
2523 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2524 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002525 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002526 Ld->isVolatile(), Ld->isNonTemporal(),
2527 Ld->getAlignment());
2528
2529 EVT PtrType = Ptr.getValueType();
2530 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2531 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2532 PtrType, Ptr, DAG.getConstant(4, PtrType));
2533 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2534 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002535 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002536 Ld->isVolatile(), Ld->isNonTemporal(),
2537 NewAlign);
2538 return;
2539 }
2540
2541 llvm_unreachable("Unknown VFP cmp argument!");
2542}
2543
2544/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2545/// f32 and even f64 comparisons to integer ones.
2546SDValue
2547ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2548 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002549 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002550 SDValue LHS = Op.getOperand(2);
2551 SDValue RHS = Op.getOperand(3);
2552 SDValue Dest = Op.getOperand(4);
2553 DebugLoc dl = Op.getDebugLoc();
2554
2555 bool SeenZero = false;
2556 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2557 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002558 // If one of the operand is zero, it's safe to ignore the NaN case since
2559 // we only care about equality comparisons.
2560 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002561 // If unsafe fp math optimization is enabled and there are no othter uses of
2562 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2563 // to an integer comparison.
2564 if (CC == ISD::SETOEQ)
2565 CC = ISD::SETEQ;
2566 else if (CC == ISD::SETUNE)
2567 CC = ISD::SETNE;
2568
2569 SDValue ARMcc;
2570 if (LHS.getValueType() == MVT::f32) {
2571 LHS = bitcastf32Toi32(LHS, DAG);
2572 RHS = bitcastf32Toi32(RHS, DAG);
2573 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2574 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2575 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2576 Chain, Dest, ARMcc, CCR, Cmp);
2577 }
2578
2579 SDValue LHS1, LHS2;
2580 SDValue RHS1, RHS2;
2581 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2582 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2583 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2584 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2585 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2586 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2587 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2588 }
2589
2590 return SDValue();
2591}
2592
2593SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2594 SDValue Chain = Op.getOperand(0);
2595 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2596 SDValue LHS = Op.getOperand(2);
2597 SDValue RHS = Op.getOperand(3);
2598 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002599 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002600
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002602 SDValue ARMcc;
2603 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002606 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002607 }
2608
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002610
2611 if (UnsafeFPMath &&
2612 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2613 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2614 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2615 if (Result.getNode())
2616 return Result;
2617 }
2618
Evan Chenga8e29892007-01-19 07:51:42 +00002619 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002620 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002621
Evan Cheng218977b2010-07-13 19:27:42 +00002622 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2623 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2625 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002626 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002627 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002628 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002629 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2630 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002631 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002632 }
2633 return Res;
2634}
2635
Dan Gohmand858e902010-04-17 15:26:15 +00002636SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002637 SDValue Chain = Op.getOperand(0);
2638 SDValue Table = Op.getOperand(1);
2639 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002640 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002641
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002643 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2644 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002645 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002646 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002648 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2649 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002650 if (Subtarget->isThumb2()) {
2651 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2652 // which does another jump to the destination. This also makes it easier
2653 // to translate it to TBB / TBH later.
2654 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002656 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002657 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002658 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002659 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002660 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002661 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002662 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002663 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002665 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002666 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002667 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002668 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002670 }
Evan Chenga8e29892007-01-19 07:51:42 +00002671}
2672
Bob Wilson76a312b2010-03-19 22:51:32 +00002673static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2674 DebugLoc dl = Op.getDebugLoc();
2675 unsigned Opc;
2676
2677 switch (Op.getOpcode()) {
2678 default:
2679 assert(0 && "Invalid opcode!");
2680 case ISD::FP_TO_SINT:
2681 Opc = ARMISD::FTOSI;
2682 break;
2683 case ISD::FP_TO_UINT:
2684 Opc = ARMISD::FTOUI;
2685 break;
2686 }
2687 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2688 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2689}
2690
2691static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2692 EVT VT = Op.getValueType();
2693 DebugLoc dl = Op.getDebugLoc();
2694 unsigned Opc;
2695
2696 switch (Op.getOpcode()) {
2697 default:
2698 assert(0 && "Invalid opcode!");
2699 case ISD::SINT_TO_FP:
2700 Opc = ARMISD::SITOF;
2701 break;
2702 case ISD::UINT_TO_FP:
2703 Opc = ARMISD::UITOF;
2704 break;
2705 }
2706
2707 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2708 return DAG.getNode(Opc, dl, VT, Op);
2709}
2710
Evan Cheng515fe3a2010-07-08 02:08:50 +00002711SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002712 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002713 SDValue Tmp0 = Op.getOperand(0);
2714 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002715 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002716 EVT VT = Op.getValueType();
2717 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002718 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002719 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002720 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002721 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002722 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002723 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002724}
2725
Evan Cheng2457f2c2010-05-22 01:47:14 +00002726SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2727 MachineFunction &MF = DAG.getMachineFunction();
2728 MachineFrameInfo *MFI = MF.getFrameInfo();
2729 MFI->setReturnAddressIsTaken(true);
2730
2731 EVT VT = Op.getValueType();
2732 DebugLoc dl = Op.getDebugLoc();
2733 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2734 if (Depth) {
2735 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2736 SDValue Offset = DAG.getConstant(4, MVT::i32);
2737 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2738 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002739 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002740 }
2741
2742 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002743 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002744 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2745}
2746
Dan Gohmand858e902010-04-17 15:26:15 +00002747SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002748 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2749 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002750
Owen Andersone50ed302009-08-10 22:56:29 +00002751 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002752 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2753 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002754 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002755 ? ARM::R7 : ARM::R11;
2756 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2757 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002758 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2759 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002760 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002761 return FrameAddr;
2762}
2763
Bob Wilson9f3f0612010-04-17 05:30:19 +00002764/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2765/// expand a bit convert where either the source or destination type is i64 to
2766/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2767/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2768/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002769static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002770 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2771 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002773
Bob Wilson9f3f0612010-04-17 05:30:19 +00002774 // This function is only supposed to be called for i64 types, either as the
2775 // source or destination of the bit convert.
2776 EVT SrcVT = Op.getValueType();
2777 EVT DstVT = N->getValueType(0);
2778 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2779 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002780
Bob Wilson9f3f0612010-04-17 05:30:19 +00002781 // Turn i64->f64 into VMOVDRR.
2782 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2784 DAG.getConstant(0, MVT::i32));
2785 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2786 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002787 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2788 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002789 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002790
Jim Grosbache5165492009-11-09 00:11:35 +00002791 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002792 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2793 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2794 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2795 // Merge the pieces into a single i64 value.
2796 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2797 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002798
Bob Wilson9f3f0612010-04-17 05:30:19 +00002799 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002800}
2801
Bob Wilson5bafff32009-06-22 23:27:02 +00002802/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002803/// Zero vectors are used to represent vector negation and in those cases
2804/// will be implemented with the NEON VNEG instruction. However, VNEG does
2805/// not support i64 elements, so sometimes the zero vectors will need to be
2806/// explicitly constructed. Regardless, use a canonical VMOV to create the
2807/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002808static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002810 // The canonical modified immediate encoding of a zero vector is....0!
2811 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2812 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2813 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2814 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002815}
2816
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002817/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2818/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002819SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2820 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002821 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2822 EVT VT = Op.getValueType();
2823 unsigned VTBits = VT.getSizeInBits();
2824 DebugLoc dl = Op.getDebugLoc();
2825 SDValue ShOpLo = Op.getOperand(0);
2826 SDValue ShOpHi = Op.getOperand(1);
2827 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002828 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002829 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002830
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002831 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2832
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002833 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2834 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2835 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2836 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2837 DAG.getConstant(VTBits, MVT::i32));
2838 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2839 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002840 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002841
2842 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2843 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002844 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002845 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002846 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002847 CCR, Cmp);
2848
2849 SDValue Ops[2] = { Lo, Hi };
2850 return DAG.getMergeValues(Ops, 2, dl);
2851}
2852
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002853/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2854/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002855SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2856 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002857 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2858 EVT VT = Op.getValueType();
2859 unsigned VTBits = VT.getSizeInBits();
2860 DebugLoc dl = Op.getDebugLoc();
2861 SDValue ShOpLo = Op.getOperand(0);
2862 SDValue ShOpHi = Op.getOperand(1);
2863 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002864 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002865
2866 assert(Op.getOpcode() == ISD::SHL_PARTS);
2867 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2868 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2869 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2870 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2871 DAG.getConstant(VTBits, MVT::i32));
2872 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2873 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2874
2875 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2876 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2877 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002878 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002879 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002880 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002881 CCR, Cmp);
2882
2883 SDValue Ops[2] = { Lo, Hi };
2884 return DAG.getMergeValues(Ops, 2, dl);
2885}
2886
Jim Grosbach4725ca72010-09-08 03:54:02 +00002887SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002888 SelectionDAG &DAG) const {
2889 // The rounding mode is in bits 23:22 of the FPSCR.
2890 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2891 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2892 // so that the shift + and get folded into a bitfield extract.
2893 DebugLoc dl = Op.getDebugLoc();
2894 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2895 DAG.getConstant(Intrinsic::arm_get_fpscr,
2896 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002897 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002898 DAG.getConstant(1U << 22, MVT::i32));
2899 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2900 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002901 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002902 DAG.getConstant(3, MVT::i32));
2903}
2904
Jim Grosbach3482c802010-01-18 19:58:49 +00002905static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2906 const ARMSubtarget *ST) {
2907 EVT VT = N->getValueType(0);
2908 DebugLoc dl = N->getDebugLoc();
2909
2910 if (!ST->hasV6T2Ops())
2911 return SDValue();
2912
2913 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2914 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2915}
2916
Bob Wilson5bafff32009-06-22 23:27:02 +00002917static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2918 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002919 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 DebugLoc dl = N->getDebugLoc();
2921
2922 // Lower vector shifts on NEON to use VSHL.
2923 if (VT.isVector()) {
2924 assert(ST->hasNEON() && "unexpected vector shift");
2925
2926 // Left shifts translate directly to the vshiftu intrinsic.
2927 if (N->getOpcode() == ISD::SHL)
2928 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 N->getOperand(0), N->getOperand(1));
2931
2932 assert((N->getOpcode() == ISD::SRA ||
2933 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2934
2935 // NEON uses the same intrinsics for both left and right shifts. For
2936 // right shifts, the shift amounts are negative, so negate the vector of
2937 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002938 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2940 getZeroVector(ShiftVT, DAG, dl),
2941 N->getOperand(1));
2942 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2943 Intrinsic::arm_neon_vshifts :
2944 Intrinsic::arm_neon_vshiftu);
2945 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 N->getOperand(0), NegatedCount);
2948 }
2949
Eli Friedmance392eb2009-08-22 03:13:10 +00002950 // We can get here for a node like i32 = ISD::SHL i32, i64
2951 if (VT != MVT::i64)
2952 return SDValue();
2953
2954 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002955 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002956
Chris Lattner27a6c732007-11-24 07:07:01 +00002957 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2958 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002959 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002960 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002961
Chris Lattner27a6c732007-11-24 07:07:01 +00002962 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002963 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002964
Chris Lattner27a6c732007-11-24 07:07:01 +00002965 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002967 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002968 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002969 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002970
Chris Lattner27a6c732007-11-24 07:07:01 +00002971 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2972 // captures the result into a carry flag.
2973 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002974 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002975
Chris Lattner27a6c732007-11-24 07:07:01 +00002976 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002978
Chris Lattner27a6c732007-11-24 07:07:01 +00002979 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002981}
2982
Bob Wilson5bafff32009-06-22 23:27:02 +00002983static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2984 SDValue TmpOp0, TmpOp1;
2985 bool Invert = false;
2986 bool Swap = false;
2987 unsigned Opc = 0;
2988
2989 SDValue Op0 = Op.getOperand(0);
2990 SDValue Op1 = Op.getOperand(1);
2991 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002992 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002993 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2994 DebugLoc dl = Op.getDebugLoc();
2995
2996 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2997 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002998 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 case ISD::SETUNE:
3000 case ISD::SETNE: Invert = true; // Fallthrough
3001 case ISD::SETOEQ:
3002 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3003 case ISD::SETOLT:
3004 case ISD::SETLT: Swap = true; // Fallthrough
3005 case ISD::SETOGT:
3006 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3007 case ISD::SETOLE:
3008 case ISD::SETLE: Swap = true; // Fallthrough
3009 case ISD::SETOGE:
3010 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3011 case ISD::SETUGE: Swap = true; // Fallthrough
3012 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3013 case ISD::SETUGT: Swap = true; // Fallthrough
3014 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3015 case ISD::SETUEQ: Invert = true; // Fallthrough
3016 case ISD::SETONE:
3017 // Expand this to (OLT | OGT).
3018 TmpOp0 = Op0;
3019 TmpOp1 = Op1;
3020 Opc = ISD::OR;
3021 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3022 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3023 break;
3024 case ISD::SETUO: Invert = true; // Fallthrough
3025 case ISD::SETO:
3026 // Expand this to (OLT | OGE).
3027 TmpOp0 = Op0;
3028 TmpOp1 = Op1;
3029 Opc = ISD::OR;
3030 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3031 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3032 break;
3033 }
3034 } else {
3035 // Integer comparisons.
3036 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003037 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 case ISD::SETNE: Invert = true;
3039 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3040 case ISD::SETLT: Swap = true;
3041 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3042 case ISD::SETLE: Swap = true;
3043 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3044 case ISD::SETULT: Swap = true;
3045 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3046 case ISD::SETULE: Swap = true;
3047 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3048 }
3049
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003050 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 if (Opc == ARMISD::VCEQ) {
3052
3053 SDValue AndOp;
3054 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3055 AndOp = Op0;
3056 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3057 AndOp = Op1;
3058
3059 // Ignore bitconvert.
3060 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3061 AndOp = AndOp.getOperand(0);
3062
3063 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3064 Opc = ARMISD::VTST;
3065 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3066 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3067 Invert = !Invert;
3068 }
3069 }
3070 }
3071
3072 if (Swap)
3073 std::swap(Op0, Op1);
3074
3075 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3076
3077 if (Invert)
3078 Result = DAG.getNOT(dl, Result, VT);
3079
3080 return Result;
3081}
3082
Bob Wilsond3c42842010-06-14 22:19:57 +00003083/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3084/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003085/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003086static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3087 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003088 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003089 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003090
Bob Wilson827b2102010-06-15 19:05:35 +00003091 // SplatBitSize is set to the smallest size that splats the vector, so a
3092 // zero vector will always have SplatBitSize == 8. However, NEON modified
3093 // immediate instructions others than VMOV do not support the 8-bit encoding
3094 // of a zero vector, and the default encoding of zero is supposed to be the
3095 // 32-bit version.
3096 if (SplatBits == 0)
3097 SplatBitSize = 32;
3098
Bob Wilson5bafff32009-06-22 23:27:02 +00003099 switch (SplatBitSize) {
3100 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003101 if (!isVMOV)
3102 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003105 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003107 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003108 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109
3110 case 16:
3111 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003112 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003113 if ((SplatBits & ~0xff) == 0) {
3114 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003115 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 Imm = SplatBits;
3117 break;
3118 }
3119 if ((SplatBits & ~0xff00) == 0) {
3120 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003121 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003122 Imm = SplatBits >> 8;
3123 break;
3124 }
3125 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127 case 32:
3128 // NEON's 32-bit VMOV supports splat values where:
3129 // * only one byte is nonzero, or
3130 // * the least significant byte is 0xff and the second byte is nonzero, or
3131 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003132 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133 if ((SplatBits & ~0xff) == 0) {
3134 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003135 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003136 Imm = SplatBits;
3137 break;
3138 }
3139 if ((SplatBits & ~0xff00) == 0) {
3140 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003141 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003142 Imm = SplatBits >> 8;
3143 break;
3144 }
3145 if ((SplatBits & ~0xff0000) == 0) {
3146 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003147 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 Imm = SplatBits >> 16;
3149 break;
3150 }
3151 if ((SplatBits & ~0xff000000) == 0) {
3152 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003153 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003154 Imm = SplatBits >> 24;
3155 break;
3156 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003159 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3160 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003161 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 Imm = SplatBits >> 8;
3163 SplatBits |= 0xff;
3164 break;
3165 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003166
3167 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003168 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3169 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003170 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003171 Imm = SplatBits >> 16;
3172 SplatBits |= 0xffff;
3173 break;
3174 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
3176 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3177 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3178 // VMOV.I32. A (very) minor optimization would be to replicate the value
3179 // and fall through here to test for a valid 64-bit splat. But, then the
3180 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003181 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003184 if (!isVMOV)
3185 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003186 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 uint64_t BitMask = 0xff;
3188 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003189 unsigned ImmMask = 1;
3190 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003192 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003194 Imm |= ImmMask;
3195 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003199 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003201 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003202 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003203 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003204 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205 break;
3206 }
3207
Bob Wilson1a913ed2010-06-11 21:34:50 +00003208 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003209 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003210 return SDValue();
3211 }
3212
Bob Wilsoncba270d2010-07-13 21:16:48 +00003213 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3214 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003215}
3216
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003217static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3218 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003219 unsigned NumElts = VT.getVectorNumElements();
3220 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003221
3222 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3223 if (M[0] < 0)
3224 return false;
3225
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003226 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003227
3228 // If this is a VEXT shuffle, the immediate value is the index of the first
3229 // element. The other shuffle indices must be the successive elements after
3230 // the first one.
3231 unsigned ExpectedElt = Imm;
3232 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003233 // Increment the expected index. If it wraps around, it may still be
3234 // a VEXT but the source vectors must be swapped.
3235 ExpectedElt += 1;
3236 if (ExpectedElt == NumElts * 2) {
3237 ExpectedElt = 0;
3238 ReverseVEXT = true;
3239 }
3240
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003241 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003242 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003243 return false;
3244 }
3245
3246 // Adjust the index value if the source operands will be swapped.
3247 if (ReverseVEXT)
3248 Imm -= NumElts;
3249
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003250 return true;
3251}
3252
Bob Wilson8bb9e482009-07-26 00:39:34 +00003253/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3254/// instruction with the specified blocksize. (The order of the elements
3255/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003256static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3257 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003258 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3259 "Only possible block sizes for VREV are: 16, 32, 64");
3260
Bob Wilson8bb9e482009-07-26 00:39:34 +00003261 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003262 if (EltSz == 64)
3263 return false;
3264
3265 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003266 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003267 // If the first shuffle index is UNDEF, be optimistic.
3268 if (M[0] < 0)
3269 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003270
3271 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3272 return false;
3273
3274 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003275 if (M[i] < 0) continue; // ignore UNDEF indices
3276 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003277 return false;
3278 }
3279
3280 return true;
3281}
3282
Bob Wilsonc692cb72009-08-21 20:54:19 +00003283static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3284 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003285 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3286 if (EltSz == 64)
3287 return false;
3288
Bob Wilsonc692cb72009-08-21 20:54:19 +00003289 unsigned NumElts = VT.getVectorNumElements();
3290 WhichResult = (M[0] == 0 ? 0 : 1);
3291 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003292 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3293 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003294 return false;
3295 }
3296 return true;
3297}
3298
Bob Wilson324f4f12009-12-03 06:40:55 +00003299/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3300/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3301/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3302static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3303 unsigned &WhichResult) {
3304 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3305 if (EltSz == 64)
3306 return false;
3307
3308 unsigned NumElts = VT.getVectorNumElements();
3309 WhichResult = (M[0] == 0 ? 0 : 1);
3310 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003311 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3312 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003313 return false;
3314 }
3315 return true;
3316}
3317
Bob Wilsonc692cb72009-08-21 20:54:19 +00003318static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3319 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003320 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3321 if (EltSz == 64)
3322 return false;
3323
Bob Wilsonc692cb72009-08-21 20:54:19 +00003324 unsigned NumElts = VT.getVectorNumElements();
3325 WhichResult = (M[0] == 0 ? 0 : 1);
3326 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003327 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003328 if ((unsigned) M[i] != 2 * i + WhichResult)
3329 return false;
3330 }
3331
3332 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003333 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003334 return false;
3335
3336 return true;
3337}
3338
Bob Wilson324f4f12009-12-03 06:40:55 +00003339/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3340/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3341/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3342static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3343 unsigned &WhichResult) {
3344 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3345 if (EltSz == 64)
3346 return false;
3347
3348 unsigned Half = VT.getVectorNumElements() / 2;
3349 WhichResult = (M[0] == 0 ? 0 : 1);
3350 for (unsigned j = 0; j != 2; ++j) {
3351 unsigned Idx = WhichResult;
3352 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003353 int MIdx = M[i + j * Half];
3354 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003355 return false;
3356 Idx += 2;
3357 }
3358 }
3359
3360 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3361 if (VT.is64BitVector() && EltSz == 32)
3362 return false;
3363
3364 return true;
3365}
3366
Bob Wilsonc692cb72009-08-21 20:54:19 +00003367static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3368 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003369 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3370 if (EltSz == 64)
3371 return false;
3372
Bob Wilsonc692cb72009-08-21 20:54:19 +00003373 unsigned NumElts = VT.getVectorNumElements();
3374 WhichResult = (M[0] == 0 ? 0 : 1);
3375 unsigned Idx = WhichResult * NumElts / 2;
3376 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003377 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3378 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003379 return false;
3380 Idx += 1;
3381 }
3382
3383 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003384 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003385 return false;
3386
3387 return true;
3388}
3389
Bob Wilson324f4f12009-12-03 06:40:55 +00003390/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3391/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3392/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3393static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3394 unsigned &WhichResult) {
3395 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3396 if (EltSz == 64)
3397 return false;
3398
3399 unsigned NumElts = VT.getVectorNumElements();
3400 WhichResult = (M[0] == 0 ? 0 : 1);
3401 unsigned Idx = WhichResult * NumElts / 2;
3402 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003403 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3404 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003405 return false;
3406 Idx += 1;
3407 }
3408
3409 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3410 if (VT.is64BitVector() && EltSz == 32)
3411 return false;
3412
3413 return true;
3414}
3415
Dale Johannesenf630c712010-07-29 20:10:08 +00003416// If N is an integer constant that can be moved into a register in one
3417// instruction, return an SDValue of such a constant (will become a MOV
3418// instruction). Otherwise return null.
3419static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3420 const ARMSubtarget *ST, DebugLoc dl) {
3421 uint64_t Val;
3422 if (!isa<ConstantSDNode>(N))
3423 return SDValue();
3424 Val = cast<ConstantSDNode>(N)->getZExtValue();
3425
3426 if (ST->isThumb1Only()) {
3427 if (Val <= 255 || ~Val <= 255)
3428 return DAG.getConstant(Val, MVT::i32);
3429 } else {
3430 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3431 return DAG.getConstant(Val, MVT::i32);
3432 }
3433 return SDValue();
3434}
3435
Owen Andersond9668172010-11-03 22:44:51 +00003436static SDValue LowerOR(SDValue Op, SelectionDAG &DAG) {
3437 SDValue Op1 = Op.getOperand(1);
3438 while (Op1.getOpcode() == ISD::BIT_CONVERT && Op1.getOperand(0) != Op1)
3439 Op1 = Op1.getOperand(0);
3440 if (Op1.getOpcode() != ARMISD::VMOVIMM) return Op;
3441
3442 ConstantSDNode* TargetConstant = cast<ConstantSDNode>(Op1.getOperand(0));
3443 uint32_t ConstVal = TargetConstant->getZExtValue();
3444
3445 // FIXME: VORRIMM only supports immediate encodings of 16 and 32 bit size.
3446 // In theory for VMOVIMMs whose value is already encoded as with an
3447 // 8 bit encoding, we could re-encode it as a 16 or 32 bit immediate.
3448 EVT VorrVT = Op1.getValueType();
3449 EVT EltVT = VorrVT.getVectorElementType();
3450 if (EltVT != MVT::i16 && EltVT != MVT::i32) return Op;
3451
3452 ConstVal |= 0x0100;
3453 SDValue OrConst = DAG.getTargetConstant(ConstVal, MVT::i32);
3454
3455 DebugLoc dl = Op.getDebugLoc();
3456 EVT VT = Op.getValueType();
3457 SDValue toTy = DAG.getNode(ISD::BIT_CONVERT, dl, VorrVT, Op.getOperand(0));
3458 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, toTy, OrConst);
3459 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vorr);
3460}
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462// If this is a case we can't handle, return null and let the default
3463// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003464static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003465 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003466 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003467 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003468 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003469
3470 APInt SplatBits, SplatUndef;
3471 unsigned SplatBitSize;
3472 bool HasAnyUndefs;
3473 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003474 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003475 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003476 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003477 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003478 SplatUndef.getZExtValue(), SplatBitSize,
3479 DAG, VmovVT, VT.is128BitVector(), true);
3480 if (Val.getNode()) {
3481 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3482 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3483 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003484
3485 // Try an immediate VMVN.
3486 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3487 ((1LL << SplatBitSize) - 1));
3488 Val = isNEONModifiedImm(NegatedImm,
3489 SplatUndef.getZExtValue(), SplatBitSize,
3490 DAG, VmovVT, VT.is128BitVector(), false);
3491 if (Val.getNode()) {
3492 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3493 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3494 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003495 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003496 }
3497
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003498 // Scan through the operands to see if only one value is used.
3499 unsigned NumElts = VT.getVectorNumElements();
3500 bool isOnlyLowElement = true;
3501 bool usesOnlyOneValue = true;
3502 bool isConstant = true;
3503 SDValue Value;
3504 for (unsigned i = 0; i < NumElts; ++i) {
3505 SDValue V = Op.getOperand(i);
3506 if (V.getOpcode() == ISD::UNDEF)
3507 continue;
3508 if (i > 0)
3509 isOnlyLowElement = false;
3510 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3511 isConstant = false;
3512
3513 if (!Value.getNode())
3514 Value = V;
3515 else if (V != Value)
3516 usesOnlyOneValue = false;
3517 }
3518
3519 if (!Value.getNode())
3520 return DAG.getUNDEF(VT);
3521
3522 if (isOnlyLowElement)
3523 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3524
Dale Johannesenf630c712010-07-29 20:10:08 +00003525 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3526
Dale Johannesen575cd142010-10-19 20:00:17 +00003527 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3528 // i32 and try again.
3529 if (usesOnlyOneValue && EltSize <= 32) {
3530 if (!isConstant)
3531 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3532 if (VT.getVectorElementType().isFloatingPoint()) {
3533 SmallVector<SDValue, 8> Ops;
3534 for (unsigned i = 0; i < NumElts; ++i)
3535 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3536 Op.getOperand(i)));
3537 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3538 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003539 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3540 if (Val.getNode())
3541 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003542 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003543 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3544 if (Val.getNode())
3545 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003546 }
3547
3548 // If all elements are constants and the case above didn't get hit, fall back
3549 // to the default expansion, which will generate a load from the constant
3550 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003551 if (isConstant)
3552 return SDValue();
3553
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003554 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003555 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3556 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003557 if (EltSize >= 32) {
3558 // Do the expansion with floating-point types, since that is what the VFP
3559 // registers are defined to use, and since i64 is not legal.
3560 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3561 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003562 SmallVector<SDValue, 8> Ops;
3563 for (unsigned i = 0; i < NumElts; ++i)
3564 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3565 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003566 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003567 }
3568
3569 return SDValue();
3570}
3571
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003572/// isShuffleMaskLegal - Targets can use this to indicate that they only
3573/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3574/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3575/// are assumed to be legal.
3576bool
3577ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3578 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003579 if (VT.getVectorNumElements() == 4 &&
3580 (VT.is128BitVector() || VT.is64BitVector())) {
3581 unsigned PFIndexes[4];
3582 for (unsigned i = 0; i != 4; ++i) {
3583 if (M[i] < 0)
3584 PFIndexes[i] = 8;
3585 else
3586 PFIndexes[i] = M[i];
3587 }
3588
3589 // Compute the index in the perfect shuffle table.
3590 unsigned PFTableIndex =
3591 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3592 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3593 unsigned Cost = (PFEntry >> 30);
3594
3595 if (Cost <= 4)
3596 return true;
3597 }
3598
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003599 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003600 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003601
Bob Wilson53dd2452010-06-07 23:53:38 +00003602 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3603 return (EltSize >= 32 ||
3604 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003605 isVREVMask(M, VT, 64) ||
3606 isVREVMask(M, VT, 32) ||
3607 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003608 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3609 isVTRNMask(M, VT, WhichResult) ||
3610 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003611 isVZIPMask(M, VT, WhichResult) ||
3612 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3613 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3614 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003615}
3616
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003617/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3618/// the specified operations to build the shuffle.
3619static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3620 SDValue RHS, SelectionDAG &DAG,
3621 DebugLoc dl) {
3622 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3623 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3624 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3625
3626 enum {
3627 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3628 OP_VREV,
3629 OP_VDUP0,
3630 OP_VDUP1,
3631 OP_VDUP2,
3632 OP_VDUP3,
3633 OP_VEXT1,
3634 OP_VEXT2,
3635 OP_VEXT3,
3636 OP_VUZPL, // VUZP, left result
3637 OP_VUZPR, // VUZP, right result
3638 OP_VZIPL, // VZIP, left result
3639 OP_VZIPR, // VZIP, right result
3640 OP_VTRNL, // VTRN, left result
3641 OP_VTRNR // VTRN, right result
3642 };
3643
3644 if (OpNum == OP_COPY) {
3645 if (LHSID == (1*9+2)*9+3) return LHS;
3646 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3647 return RHS;
3648 }
3649
3650 SDValue OpLHS, OpRHS;
3651 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3652 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3653 EVT VT = OpLHS.getValueType();
3654
3655 switch (OpNum) {
3656 default: llvm_unreachable("Unknown shuffle opcode!");
3657 case OP_VREV:
3658 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3659 case OP_VDUP0:
3660 case OP_VDUP1:
3661 case OP_VDUP2:
3662 case OP_VDUP3:
3663 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003664 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003665 case OP_VEXT1:
3666 case OP_VEXT2:
3667 case OP_VEXT3:
3668 return DAG.getNode(ARMISD::VEXT, dl, VT,
3669 OpLHS, OpRHS,
3670 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3671 case OP_VUZPL:
3672 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003673 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003674 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3675 case OP_VZIPL:
3676 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003677 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003678 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3679 case OP_VTRNL:
3680 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003681 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3682 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003683 }
3684}
3685
Bob Wilson5bafff32009-06-22 23:27:02 +00003686static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003687 SDValue V1 = Op.getOperand(0);
3688 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003689 DebugLoc dl = Op.getDebugLoc();
3690 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003691 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003692 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003693
Bob Wilson28865062009-08-13 02:13:04 +00003694 // Convert shuffles that are directly supported on NEON to target-specific
3695 // DAG nodes, instead of keeping them as shuffles and matching them again
3696 // during code selection. This is more efficient and avoids the possibility
3697 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003698 // FIXME: floating-point vectors should be canonicalized to integer vectors
3699 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003700 SVN->getMask(ShuffleMask);
3701
Bob Wilson53dd2452010-06-07 23:53:38 +00003702 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3703 if (EltSize <= 32) {
3704 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3705 int Lane = SVN->getSplatIndex();
3706 // If this is undef splat, generate it via "just" vdup, if possible.
3707 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003708
Bob Wilson53dd2452010-06-07 23:53:38 +00003709 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3710 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3711 }
3712 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3713 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003714 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003715
3716 bool ReverseVEXT;
3717 unsigned Imm;
3718 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3719 if (ReverseVEXT)
3720 std::swap(V1, V2);
3721 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3722 DAG.getConstant(Imm, MVT::i32));
3723 }
3724
3725 if (isVREVMask(ShuffleMask, VT, 64))
3726 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3727 if (isVREVMask(ShuffleMask, VT, 32))
3728 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3729 if (isVREVMask(ShuffleMask, VT, 16))
3730 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3731
3732 // Check for Neon shuffles that modify both input vectors in place.
3733 // If both results are used, i.e., if there are two shuffles with the same
3734 // source operands and with masks corresponding to both results of one of
3735 // these operations, DAG memoization will ensure that a single node is
3736 // used for both shuffles.
3737 unsigned WhichResult;
3738 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3739 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3740 V1, V2).getValue(WhichResult);
3741 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3742 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3743 V1, V2).getValue(WhichResult);
3744 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3745 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3746 V1, V2).getValue(WhichResult);
3747
3748 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3749 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3750 V1, V1).getValue(WhichResult);
3751 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3752 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3753 V1, V1).getValue(WhichResult);
3754 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3755 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3756 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003757 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003758
Bob Wilsonc692cb72009-08-21 20:54:19 +00003759 // If the shuffle is not directly supported and it has 4 elements, use
3760 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003761 unsigned NumElts = VT.getVectorNumElements();
3762 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003763 unsigned PFIndexes[4];
3764 for (unsigned i = 0; i != 4; ++i) {
3765 if (ShuffleMask[i] < 0)
3766 PFIndexes[i] = 8;
3767 else
3768 PFIndexes[i] = ShuffleMask[i];
3769 }
3770
3771 // Compute the index in the perfect shuffle table.
3772 unsigned PFTableIndex =
3773 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003774 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3775 unsigned Cost = (PFEntry >> 30);
3776
3777 if (Cost <= 4)
3778 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3779 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003780
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003781 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003782 if (EltSize >= 32) {
3783 // Do the expansion with floating-point types, since that is what the VFP
3784 // registers are defined to use, and since i64 is not legal.
3785 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3786 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3787 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3788 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003789 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003790 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003791 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003792 Ops.push_back(DAG.getUNDEF(EltVT));
3793 else
3794 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3795 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3796 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3797 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003798 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003799 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003800 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3801 }
3802
Bob Wilson22cac0d2009-08-14 05:16:33 +00003803 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003804}
3805
Bob Wilson5bafff32009-06-22 23:27:02 +00003806static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003807 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003808 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003809 if (!isa<ConstantSDNode>(Lane))
3810 return SDValue();
3811
3812 SDValue Vec = Op.getOperand(0);
3813 if (Op.getValueType() == MVT::i32 &&
3814 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3815 DebugLoc dl = Op.getDebugLoc();
3816 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3817 }
3818
3819 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003820}
3821
Bob Wilsona6d65862009-08-03 20:36:38 +00003822static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3823 // The only time a CONCAT_VECTORS operation can have legal types is when
3824 // two 64-bit vectors are concatenated to a 128-bit vector.
3825 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3826 "unexpected CONCAT_VECTORS");
3827 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003829 SDValue Op0 = Op.getOperand(0);
3830 SDValue Op1 = Op.getOperand(1);
3831 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3833 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003834 DAG.getIntPtrConstant(0));
3835 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3837 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003838 DAG.getIntPtrConstant(1));
3839 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003840}
3841
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003842/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3843/// an extending load, return the unextended value.
3844static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3845 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3846 return N->getOperand(0);
3847 LoadSDNode *LD = cast<LoadSDNode>(N);
3848 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003849 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003850 LD->isNonTemporal(), LD->getAlignment());
3851}
3852
3853static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3854 // Multiplications are only custom-lowered for 128-bit vectors so that
3855 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3856 EVT VT = Op.getValueType();
3857 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3858 SDNode *N0 = Op.getOperand(0).getNode();
3859 SDNode *N1 = Op.getOperand(1).getNode();
3860 unsigned NewOpc = 0;
3861 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3862 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3863 NewOpc = ARMISD::VMULLs;
3864 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3865 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3866 NewOpc = ARMISD::VMULLu;
Duncan Sandscdfad362010-11-03 12:17:33 +00003867 } else if (VT == MVT::v2i64) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003868 // Fall through to expand this. It is not legal.
3869 return SDValue();
3870 } else {
3871 // Other vector multiplications are legal.
3872 return Op;
3873 }
3874
3875 // Legalize to a VMULL instruction.
3876 DebugLoc DL = Op.getDebugLoc();
3877 SDValue Op0 = SkipExtension(N0, DAG);
3878 SDValue Op1 = SkipExtension(N1, DAG);
3879
3880 assert(Op0.getValueType().is64BitVector() &&
3881 Op1.getValueType().is64BitVector() &&
3882 "unexpected types for extended operands to VMULL");
3883 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3884}
3885
Dan Gohmand858e902010-04-17 15:26:15 +00003886SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003887 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003888 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003889 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003890 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003891 case ISD::GlobalAddress:
3892 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3893 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003894 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003895 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003896 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3897 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003898 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003899 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003900 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00003901 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003902 case ISD::SINT_TO_FP:
3903 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3904 case ISD::FP_TO_SINT:
3905 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003906 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003907 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003908 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003909 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003910 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003911 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003912 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003913 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3914 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003915 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003916 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003917 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003918 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003919 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003920 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003921 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003922 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003923 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003924 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003925 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003926 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003927 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003928 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003929 case ISD::MUL: return LowerMUL(Op, DAG);
Owen Andersond9668172010-11-03 22:44:51 +00003930 case ISD::OR: return LowerOR(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003931 }
Dan Gohman475871a2008-07-27 21:46:04 +00003932 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003933}
3934
Duncan Sands1607f052008-12-01 11:39:25 +00003935/// ReplaceNodeResults - Replace the results of node with an illegal result
3936/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003937void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3938 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003939 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003940 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003941 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003942 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003943 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003944 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003945 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003946 Res = ExpandBIT_CONVERT(N, DAG);
3947 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003948 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003949 case ISD::SRA:
3950 Res = LowerShift(N, DAG, Subtarget);
3951 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003952 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003953 if (Res.getNode())
3954 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003955}
Chris Lattner27a6c732007-11-24 07:07:01 +00003956
Evan Chenga8e29892007-01-19 07:51:42 +00003957//===----------------------------------------------------------------------===//
3958// ARM Scheduler Hooks
3959//===----------------------------------------------------------------------===//
3960
3961MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003962ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3963 MachineBasicBlock *BB,
3964 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003965 unsigned dest = MI->getOperand(0).getReg();
3966 unsigned ptr = MI->getOperand(1).getReg();
3967 unsigned oldval = MI->getOperand(2).getReg();
3968 unsigned newval = MI->getOperand(3).getReg();
3969 unsigned scratch = BB->getParent()->getRegInfo()
3970 .createVirtualRegister(ARM::GPRRegisterClass);
3971 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3972 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003973 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003974
3975 unsigned ldrOpc, strOpc;
3976 switch (Size) {
3977 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003978 case 1:
3979 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3980 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3981 break;
3982 case 2:
3983 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3984 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3985 break;
3986 case 4:
3987 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3988 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3989 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003990 }
3991
3992 MachineFunction *MF = BB->getParent();
3993 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3994 MachineFunction::iterator It = BB;
3995 ++It; // insert the new blocks after the current block
3996
3997 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3998 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3999 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4000 MF->insert(It, loop1MBB);
4001 MF->insert(It, loop2MBB);
4002 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004003
4004 // Transfer the remainder of BB and its successor edges to exitMBB.
4005 exitMBB->splice(exitMBB->begin(), BB,
4006 llvm::next(MachineBasicBlock::iterator(MI)),
4007 BB->end());
4008 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004009
4010 // thisMBB:
4011 // ...
4012 // fallthrough --> loop1MBB
4013 BB->addSuccessor(loop1MBB);
4014
4015 // loop1MBB:
4016 // ldrex dest, [ptr]
4017 // cmp dest, oldval
4018 // bne exitMBB
4019 BB = loop1MBB;
4020 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004021 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004022 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004023 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4024 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004025 BB->addSuccessor(loop2MBB);
4026 BB->addSuccessor(exitMBB);
4027
4028 // loop2MBB:
4029 // strex scratch, newval, [ptr]
4030 // cmp scratch, #0
4031 // bne loop1MBB
4032 BB = loop2MBB;
4033 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4034 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004035 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004036 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004037 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4038 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004039 BB->addSuccessor(loop1MBB);
4040 BB->addSuccessor(exitMBB);
4041
4042 // exitMBB:
4043 // ...
4044 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004045
Dan Gohman14152b42010-07-06 20:24:04 +00004046 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004047
Jim Grosbach5278eb82009-12-11 01:42:04 +00004048 return BB;
4049}
4050
4051MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004052ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4053 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004054 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4055 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4056
4057 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004058 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004059 MachineFunction::iterator It = BB;
4060 ++It;
4061
4062 unsigned dest = MI->getOperand(0).getReg();
4063 unsigned ptr = MI->getOperand(1).getReg();
4064 unsigned incr = MI->getOperand(2).getReg();
4065 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004066
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004067 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004068 unsigned ldrOpc, strOpc;
4069 switch (Size) {
4070 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004071 case 1:
4072 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004073 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004074 break;
4075 case 2:
4076 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4077 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4078 break;
4079 case 4:
4080 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4081 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4082 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004083 }
4084
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004085 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4086 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4087 MF->insert(It, loopMBB);
4088 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004089
4090 // Transfer the remainder of BB and its successor edges to exitMBB.
4091 exitMBB->splice(exitMBB->begin(), BB,
4092 llvm::next(MachineBasicBlock::iterator(MI)),
4093 BB->end());
4094 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004095
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004096 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004097 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4098 unsigned scratch2 = (!BinOpcode) ? incr :
4099 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4100
4101 // thisMBB:
4102 // ...
4103 // fallthrough --> loopMBB
4104 BB->addSuccessor(loopMBB);
4105
4106 // loopMBB:
4107 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004108 // <binop> scratch2, dest, incr
4109 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004110 // cmp scratch, #0
4111 // bne- loopMBB
4112 // fallthrough --> exitMBB
4113 BB = loopMBB;
4114 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004115 if (BinOpcode) {
4116 // operand order needs to go the other way for NAND
4117 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4118 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4119 addReg(incr).addReg(dest)).addReg(0);
4120 else
4121 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4122 addReg(dest).addReg(incr)).addReg(0);
4123 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004124
4125 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4126 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004127 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004128 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004129 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4130 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004131
4132 BB->addSuccessor(loopMBB);
4133 BB->addSuccessor(exitMBB);
4134
4135 // exitMBB:
4136 // ...
4137 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004138
Dan Gohman14152b42010-07-06 20:24:04 +00004139 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004140
Jim Grosbachc3c23542009-12-14 04:22:04 +00004141 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004142}
4143
Evan Cheng218977b2010-07-13 19:27:42 +00004144static
4145MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4146 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4147 E = MBB->succ_end(); I != E; ++I)
4148 if (*I != Succ)
4149 return *I;
4150 llvm_unreachable("Expecting a BB with two successors!");
4151}
4152
Jim Grosbache801dc42009-12-12 01:40:06 +00004153MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004154ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004155 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004156 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004157 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004158 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004159 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004160 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004161 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004162 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004163
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004164 case ARM::ATOMIC_LOAD_ADD_I8:
4165 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4166 case ARM::ATOMIC_LOAD_ADD_I16:
4167 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4168 case ARM::ATOMIC_LOAD_ADD_I32:
4169 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004170
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004171 case ARM::ATOMIC_LOAD_AND_I8:
4172 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4173 case ARM::ATOMIC_LOAD_AND_I16:
4174 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4175 case ARM::ATOMIC_LOAD_AND_I32:
4176 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004177
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004178 case ARM::ATOMIC_LOAD_OR_I8:
4179 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4180 case ARM::ATOMIC_LOAD_OR_I16:
4181 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4182 case ARM::ATOMIC_LOAD_OR_I32:
4183 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004184
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004185 case ARM::ATOMIC_LOAD_XOR_I8:
4186 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4187 case ARM::ATOMIC_LOAD_XOR_I16:
4188 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4189 case ARM::ATOMIC_LOAD_XOR_I32:
4190 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004191
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004192 case ARM::ATOMIC_LOAD_NAND_I8:
4193 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4194 case ARM::ATOMIC_LOAD_NAND_I16:
4195 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4196 case ARM::ATOMIC_LOAD_NAND_I32:
4197 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004198
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004199 case ARM::ATOMIC_LOAD_SUB_I8:
4200 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4201 case ARM::ATOMIC_LOAD_SUB_I16:
4202 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4203 case ARM::ATOMIC_LOAD_SUB_I32:
4204 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004205
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004206 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4207 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4208 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004209
4210 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4211 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4212 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004213
Evan Cheng007ea272009-08-12 05:17:19 +00004214 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004215 // To "insert" a SELECT_CC instruction, we actually have to insert the
4216 // diamond control-flow pattern. The incoming instruction knows the
4217 // destination vreg to set, the condition code register to branch on, the
4218 // true/false values to select between, and a branch opcode to use.
4219 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004220 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004221 ++It;
4222
4223 // thisMBB:
4224 // ...
4225 // TrueVal = ...
4226 // cmpTY ccX, r1, r2
4227 // bCC copy1MBB
4228 // fallthrough --> copy0MBB
4229 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004230 MachineFunction *F = BB->getParent();
4231 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4232 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004233 F->insert(It, copy0MBB);
4234 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004235
4236 // Transfer the remainder of BB and its successor edges to sinkMBB.
4237 sinkMBB->splice(sinkMBB->begin(), BB,
4238 llvm::next(MachineBasicBlock::iterator(MI)),
4239 BB->end());
4240 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4241
Dan Gohman258c58c2010-07-06 15:49:48 +00004242 BB->addSuccessor(copy0MBB);
4243 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004244
Dan Gohman14152b42010-07-06 20:24:04 +00004245 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4246 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4247
Evan Chenga8e29892007-01-19 07:51:42 +00004248 // copy0MBB:
4249 // %FalseValue = ...
4250 // # fallthrough to sinkMBB
4251 BB = copy0MBB;
4252
4253 // Update machine-CFG edges
4254 BB->addSuccessor(sinkMBB);
4255
4256 // sinkMBB:
4257 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4258 // ...
4259 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004260 BuildMI(*BB, BB->begin(), dl,
4261 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004262 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4263 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4264
Dan Gohman14152b42010-07-06 20:24:04 +00004265 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004266 return BB;
4267 }
Evan Cheng86198642009-08-07 00:34:42 +00004268
Evan Cheng218977b2010-07-13 19:27:42 +00004269 case ARM::BCCi64:
4270 case ARM::BCCZi64: {
4271 // Compare both parts that make up the double comparison separately for
4272 // equality.
4273 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4274
4275 unsigned LHS1 = MI->getOperand(1).getReg();
4276 unsigned LHS2 = MI->getOperand(2).getReg();
4277 if (RHSisZero) {
4278 AddDefaultPred(BuildMI(BB, dl,
4279 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4280 .addReg(LHS1).addImm(0));
4281 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4282 .addReg(LHS2).addImm(0)
4283 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4284 } else {
4285 unsigned RHS1 = MI->getOperand(3).getReg();
4286 unsigned RHS2 = MI->getOperand(4).getReg();
4287 AddDefaultPred(BuildMI(BB, dl,
4288 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4289 .addReg(LHS1).addReg(RHS1));
4290 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4291 .addReg(LHS2).addReg(RHS2)
4292 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4293 }
4294
4295 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4296 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4297 if (MI->getOperand(0).getImm() == ARMCC::NE)
4298 std::swap(destMBB, exitMBB);
4299
4300 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4301 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4302 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4303 .addMBB(exitMBB);
4304
4305 MI->eraseFromParent(); // The pseudo instruction is gone now.
4306 return BB;
4307 }
Evan Chenga8e29892007-01-19 07:51:42 +00004308 }
4309}
4310
4311//===----------------------------------------------------------------------===//
4312// ARM Optimization Hooks
4313//===----------------------------------------------------------------------===//
4314
Chris Lattnerd1980a52009-03-12 06:52:53 +00004315static
4316SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4317 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004318 SelectionDAG &DAG = DCI.DAG;
4319 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004320 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004321 unsigned Opc = N->getOpcode();
4322 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4323 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4324 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4325 ISD::CondCode CC = ISD::SETCC_INVALID;
4326
4327 if (isSlctCC) {
4328 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4329 } else {
4330 SDValue CCOp = Slct.getOperand(0);
4331 if (CCOp.getOpcode() == ISD::SETCC)
4332 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4333 }
4334
4335 bool DoXform = false;
4336 bool InvCC = false;
4337 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4338 "Bad input!");
4339
4340 if (LHS.getOpcode() == ISD::Constant &&
4341 cast<ConstantSDNode>(LHS)->isNullValue()) {
4342 DoXform = true;
4343 } else if (CC != ISD::SETCC_INVALID &&
4344 RHS.getOpcode() == ISD::Constant &&
4345 cast<ConstantSDNode>(RHS)->isNullValue()) {
4346 std::swap(LHS, RHS);
4347 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004348 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004349 Op0.getOperand(0).getValueType();
4350 bool isInt = OpVT.isInteger();
4351 CC = ISD::getSetCCInverse(CC, isInt);
4352
4353 if (!TLI.isCondCodeLegal(CC, OpVT))
4354 return SDValue(); // Inverse operator isn't legal.
4355
4356 DoXform = true;
4357 InvCC = true;
4358 }
4359
4360 if (DoXform) {
4361 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4362 if (isSlctCC)
4363 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4364 Slct.getOperand(0), Slct.getOperand(1), CC);
4365 SDValue CCOp = Slct.getOperand(0);
4366 if (InvCC)
4367 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4368 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4369 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4370 CCOp, OtherOp, Result);
4371 }
4372 return SDValue();
4373}
4374
Bob Wilson3d5792a2010-07-29 20:34:14 +00004375/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4376/// operands N0 and N1. This is a helper for PerformADDCombine that is
4377/// called with the default operands, and if that fails, with commuted
4378/// operands.
4379static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4380 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004381 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4382 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4383 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4384 if (Result.getNode()) return Result;
4385 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004386 return SDValue();
4387}
4388
Bob Wilson3d5792a2010-07-29 20:34:14 +00004389/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4390///
4391static SDValue PerformADDCombine(SDNode *N,
4392 TargetLowering::DAGCombinerInfo &DCI) {
4393 SDValue N0 = N->getOperand(0);
4394 SDValue N1 = N->getOperand(1);
4395
4396 // First try with the default operand order.
4397 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4398 if (Result.getNode())
4399 return Result;
4400
4401 // If that didn't work, try again with the operands commuted.
4402 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4403}
4404
Chris Lattnerd1980a52009-03-12 06:52:53 +00004405/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004406///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004407static SDValue PerformSUBCombine(SDNode *N,
4408 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004409 SDValue N0 = N->getOperand(0);
4410 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004411
Chris Lattnerd1980a52009-03-12 06:52:53 +00004412 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4413 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4414 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4415 if (Result.getNode()) return Result;
4416 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004417
Chris Lattnerd1980a52009-03-12 06:52:53 +00004418 return SDValue();
4419}
4420
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004421static SDValue PerformMULCombine(SDNode *N,
4422 TargetLowering::DAGCombinerInfo &DCI,
4423 const ARMSubtarget *Subtarget) {
4424 SelectionDAG &DAG = DCI.DAG;
4425
4426 if (Subtarget->isThumb1Only())
4427 return SDValue();
4428
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004429 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4430 return SDValue();
4431
4432 EVT VT = N->getValueType(0);
4433 if (VT != MVT::i32)
4434 return SDValue();
4435
4436 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4437 if (!C)
4438 return SDValue();
4439
4440 uint64_t MulAmt = C->getZExtValue();
4441 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4442 ShiftAmt = ShiftAmt & (32 - 1);
4443 SDValue V = N->getOperand(0);
4444 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004445
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004446 SDValue Res;
4447 MulAmt >>= ShiftAmt;
4448 if (isPowerOf2_32(MulAmt - 1)) {
4449 // (mul x, 2^N + 1) => (add (shl x, N), x)
4450 Res = DAG.getNode(ISD::ADD, DL, VT,
4451 V, DAG.getNode(ISD::SHL, DL, VT,
4452 V, DAG.getConstant(Log2_32(MulAmt-1),
4453 MVT::i32)));
4454 } else if (isPowerOf2_32(MulAmt + 1)) {
4455 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4456 Res = DAG.getNode(ISD::SUB, DL, VT,
4457 DAG.getNode(ISD::SHL, DL, VT,
4458 V, DAG.getConstant(Log2_32(MulAmt+1),
4459 MVT::i32)),
4460 V);
4461 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004462 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004463
4464 if (ShiftAmt != 0)
4465 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4466 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004467
4468 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004469 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004470 return SDValue();
4471}
4472
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004473/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4474static SDValue PerformORCombine(SDNode *N,
4475 TargetLowering::DAGCombinerInfo &DCI,
4476 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004477 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4478 // reasonable.
4479
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004480 // BFI is only available on V6T2+
4481 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4482 return SDValue();
4483
4484 SelectionDAG &DAG = DCI.DAG;
4485 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004486 DebugLoc DL = N->getDebugLoc();
4487 // 1) or (and A, mask), val => ARMbfi A, val, mask
4488 // iff (val & mask) == val
4489 //
4490 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4491 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4492 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4493 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4494 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4495 // (i.e., copy a bitfield value into another bitfield of the same width)
4496 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004497 return SDValue();
4498
4499 EVT VT = N->getValueType(0);
4500 if (VT != MVT::i32)
4501 return SDValue();
4502
Jim Grosbach54238562010-07-17 03:30:54 +00004503
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004504 // The value and the mask need to be constants so we can verify this is
4505 // actually a bitfield set. If the mask is 0xffff, we can do better
4506 // via a movt instruction, so don't use BFI in that case.
4507 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4508 if (!C)
4509 return SDValue();
4510 unsigned Mask = C->getZExtValue();
4511 if (Mask == 0xffff)
4512 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004513 SDValue Res;
4514 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4515 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4516 unsigned Val = C->getZExtValue();
4517 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4518 return SDValue();
4519 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004520
Jim Grosbach54238562010-07-17 03:30:54 +00004521 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4522 DAG.getConstant(Val, MVT::i32),
4523 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004524
Jim Grosbach54238562010-07-17 03:30:54 +00004525 // Do not add new nodes to DAG combiner worklist.
4526 DCI.CombineTo(N, Res, false);
4527 } else if (N1.getOpcode() == ISD::AND) {
4528 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4529 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4530 if (!C)
4531 return SDValue();
4532 unsigned Mask2 = C->getZExtValue();
4533
4534 if (ARM::isBitFieldInvertedMask(Mask) &&
4535 ARM::isBitFieldInvertedMask(~Mask2) &&
4536 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4537 // The pack halfword instruction works better for masks that fit it,
4538 // so use that when it's available.
4539 if (Subtarget->hasT2ExtractPack() &&
4540 (Mask == 0xffff || Mask == 0xffff0000))
4541 return SDValue();
4542 // 2a
4543 unsigned lsb = CountTrailingZeros_32(Mask2);
4544 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4545 DAG.getConstant(lsb, MVT::i32));
4546 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4547 DAG.getConstant(Mask, MVT::i32));
4548 // Do not add new nodes to DAG combiner worklist.
4549 DCI.CombineTo(N, Res, false);
4550 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4551 ARM::isBitFieldInvertedMask(Mask2) &&
4552 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4553 // The pack halfword instruction works better for masks that fit it,
4554 // so use that when it's available.
4555 if (Subtarget->hasT2ExtractPack() &&
4556 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4557 return SDValue();
4558 // 2b
4559 unsigned lsb = CountTrailingZeros_32(Mask);
4560 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4561 DAG.getConstant(lsb, MVT::i32));
4562 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4563 DAG.getConstant(Mask2, MVT::i32));
4564 // Do not add new nodes to DAG combiner worklist.
4565 DCI.CombineTo(N, Res, false);
4566 }
4567 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004568
4569 return SDValue();
4570}
4571
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004572/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4573/// ARMISD::VMOVRRD.
4574static SDValue PerformVMOVRRDCombine(SDNode *N,
4575 TargetLowering::DAGCombinerInfo &DCI) {
4576 // vmovrrd(vmovdrr x, y) -> x,y
4577 SDValue InDouble = N->getOperand(0);
4578 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4579 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4580 return SDValue();
4581}
4582
4583/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4584/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4585static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4586 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4587 SDValue Op0 = N->getOperand(0);
4588 SDValue Op1 = N->getOperand(1);
4589 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4590 Op0 = Op0.getOperand(0);
4591 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4592 Op1 = Op1.getOperand(0);
4593 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4594 Op0.getNode() == Op1.getNode() &&
4595 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4596 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4597 N->getValueType(0), Op0.getOperand(0));
4598 return SDValue();
4599}
4600
Bob Wilson75f02882010-09-17 22:59:05 +00004601/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4602/// ISD::BUILD_VECTOR.
4603static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4604 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4605 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4606 // into a pair of GPRs, which is fine when the value is used as a scalar,
4607 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004608 if (N->getNumOperands() == 2)
4609 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004610
4611 return SDValue();
4612}
4613
Bob Wilsonf20700c2010-10-27 20:38:28 +00004614/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4615/// ISD::VECTOR_SHUFFLE.
4616static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4617 // The LLVM shufflevector instruction does not require the shuffle mask
4618 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4619 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4620 // operands do not match the mask length, they are extended by concatenating
4621 // them with undef vectors. That is probably the right thing for other
4622 // targets, but for NEON it is better to concatenate two double-register
4623 // size vector operands into a single quad-register size vector. Do that
4624 // transformation here:
4625 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4626 // shuffle(concat(v1, v2), undef)
4627 SDValue Op0 = N->getOperand(0);
4628 SDValue Op1 = N->getOperand(1);
4629 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4630 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4631 Op0.getNumOperands() != 2 ||
4632 Op1.getNumOperands() != 2)
4633 return SDValue();
4634 SDValue Concat0Op1 = Op0.getOperand(1);
4635 SDValue Concat1Op1 = Op1.getOperand(1);
4636 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4637 Concat1Op1.getOpcode() != ISD::UNDEF)
4638 return SDValue();
4639 // Skip the transformation if any of the types are illegal.
4640 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4641 EVT VT = N->getValueType(0);
4642 if (!TLI.isTypeLegal(VT) ||
4643 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4644 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4645 return SDValue();
4646
4647 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4648 Op0.getOperand(0), Op1.getOperand(0));
4649 // Translate the shuffle mask.
4650 SmallVector<int, 16> NewMask;
4651 unsigned NumElts = VT.getVectorNumElements();
4652 unsigned HalfElts = NumElts/2;
4653 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4654 for (unsigned n = 0; n < NumElts; ++n) {
4655 int MaskElt = SVN->getMaskElt(n);
4656 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004657 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004658 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004659 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004660 NewElt = HalfElts + MaskElt - NumElts;
4661 NewMask.push_back(NewElt);
4662 }
4663 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4664 DAG.getUNDEF(VT), NewMask.data());
4665}
4666
Bob Wilson9e82bf12010-07-14 01:22:12 +00004667/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4668/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004669static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004670 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4671 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004672 SDValue Op = N->getOperand(0);
4673 EVT VT = N->getValueType(0);
4674
4675 // Ignore bit_converts.
4676 while (Op.getOpcode() == ISD::BIT_CONVERT)
4677 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004678 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004679 return SDValue();
4680
4681 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4682 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4683 // The canonical VMOV for a zero vector uses a 32-bit element size.
4684 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4685 unsigned EltBits;
4686 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4687 EltSize = 8;
4688 if (EltSize > VT.getVectorElementType().getSizeInBits())
4689 return SDValue();
4690
Bob Wilsonb68987e2010-09-22 22:27:30 +00004691 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004692}
4693
Bob Wilson5bafff32009-06-22 23:27:02 +00004694/// getVShiftImm - Check if this is a valid build_vector for the immediate
4695/// operand of a vector shift operation, where all the elements of the
4696/// build_vector must have the same constant integer value.
4697static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4698 // Ignore bit_converts.
4699 while (Op.getOpcode() == ISD::BIT_CONVERT)
4700 Op = Op.getOperand(0);
4701 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4702 APInt SplatBits, SplatUndef;
4703 unsigned SplatBitSize;
4704 bool HasAnyUndefs;
4705 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4706 HasAnyUndefs, ElementBits) ||
4707 SplatBitSize > ElementBits)
4708 return false;
4709 Cnt = SplatBits.getSExtValue();
4710 return true;
4711}
4712
4713/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4714/// operand of a vector shift left operation. That value must be in the range:
4715/// 0 <= Value < ElementBits for a left shift; or
4716/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004717static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004718 assert(VT.isVector() && "vector shift count is not a vector type");
4719 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4720 if (! getVShiftImm(Op, ElementBits, Cnt))
4721 return false;
4722 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4723}
4724
4725/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4726/// operand of a vector shift right operation. For a shift opcode, the value
4727/// is positive, but for an intrinsic the value count must be negative. The
4728/// absolute value must be in the range:
4729/// 1 <= |Value| <= ElementBits for a right shift; or
4730/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004731static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004732 int64_t &Cnt) {
4733 assert(VT.isVector() && "vector shift count is not a vector type");
4734 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4735 if (! getVShiftImm(Op, ElementBits, Cnt))
4736 return false;
4737 if (isIntrinsic)
4738 Cnt = -Cnt;
4739 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4740}
4741
4742/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4743static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4744 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4745 switch (IntNo) {
4746 default:
4747 // Don't do anything for most intrinsics.
4748 break;
4749
4750 // Vector shifts: check for immediate versions and lower them.
4751 // Note: This is done during DAG combining instead of DAG legalizing because
4752 // the build_vectors for 64-bit vector element shift counts are generally
4753 // not legal, and it is hard to see their values after they get legalized to
4754 // loads from a constant pool.
4755 case Intrinsic::arm_neon_vshifts:
4756 case Intrinsic::arm_neon_vshiftu:
4757 case Intrinsic::arm_neon_vshiftls:
4758 case Intrinsic::arm_neon_vshiftlu:
4759 case Intrinsic::arm_neon_vshiftn:
4760 case Intrinsic::arm_neon_vrshifts:
4761 case Intrinsic::arm_neon_vrshiftu:
4762 case Intrinsic::arm_neon_vrshiftn:
4763 case Intrinsic::arm_neon_vqshifts:
4764 case Intrinsic::arm_neon_vqshiftu:
4765 case Intrinsic::arm_neon_vqshiftsu:
4766 case Intrinsic::arm_neon_vqshiftns:
4767 case Intrinsic::arm_neon_vqshiftnu:
4768 case Intrinsic::arm_neon_vqshiftnsu:
4769 case Intrinsic::arm_neon_vqrshiftns:
4770 case Intrinsic::arm_neon_vqrshiftnu:
4771 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004772 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004773 int64_t Cnt;
4774 unsigned VShiftOpc = 0;
4775
4776 switch (IntNo) {
4777 case Intrinsic::arm_neon_vshifts:
4778 case Intrinsic::arm_neon_vshiftu:
4779 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4780 VShiftOpc = ARMISD::VSHL;
4781 break;
4782 }
4783 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4784 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4785 ARMISD::VSHRs : ARMISD::VSHRu);
4786 break;
4787 }
4788 return SDValue();
4789
4790 case Intrinsic::arm_neon_vshiftls:
4791 case Intrinsic::arm_neon_vshiftlu:
4792 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4793 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004794 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004795
4796 case Intrinsic::arm_neon_vrshifts:
4797 case Intrinsic::arm_neon_vrshiftu:
4798 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4799 break;
4800 return SDValue();
4801
4802 case Intrinsic::arm_neon_vqshifts:
4803 case Intrinsic::arm_neon_vqshiftu:
4804 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4805 break;
4806 return SDValue();
4807
4808 case Intrinsic::arm_neon_vqshiftsu:
4809 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4810 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004811 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004812
4813 case Intrinsic::arm_neon_vshiftn:
4814 case Intrinsic::arm_neon_vrshiftn:
4815 case Intrinsic::arm_neon_vqshiftns:
4816 case Intrinsic::arm_neon_vqshiftnu:
4817 case Intrinsic::arm_neon_vqshiftnsu:
4818 case Intrinsic::arm_neon_vqrshiftns:
4819 case Intrinsic::arm_neon_vqrshiftnu:
4820 case Intrinsic::arm_neon_vqrshiftnsu:
4821 // Narrowing shifts require an immediate right shift.
4822 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4823 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004824 llvm_unreachable("invalid shift count for narrowing vector shift "
4825 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004826
4827 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004828 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004829 }
4830
4831 switch (IntNo) {
4832 case Intrinsic::arm_neon_vshifts:
4833 case Intrinsic::arm_neon_vshiftu:
4834 // Opcode already set above.
4835 break;
4836 case Intrinsic::arm_neon_vshiftls:
4837 case Intrinsic::arm_neon_vshiftlu:
4838 if (Cnt == VT.getVectorElementType().getSizeInBits())
4839 VShiftOpc = ARMISD::VSHLLi;
4840 else
4841 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4842 ARMISD::VSHLLs : ARMISD::VSHLLu);
4843 break;
4844 case Intrinsic::arm_neon_vshiftn:
4845 VShiftOpc = ARMISD::VSHRN; break;
4846 case Intrinsic::arm_neon_vrshifts:
4847 VShiftOpc = ARMISD::VRSHRs; break;
4848 case Intrinsic::arm_neon_vrshiftu:
4849 VShiftOpc = ARMISD::VRSHRu; break;
4850 case Intrinsic::arm_neon_vrshiftn:
4851 VShiftOpc = ARMISD::VRSHRN; break;
4852 case Intrinsic::arm_neon_vqshifts:
4853 VShiftOpc = ARMISD::VQSHLs; break;
4854 case Intrinsic::arm_neon_vqshiftu:
4855 VShiftOpc = ARMISD::VQSHLu; break;
4856 case Intrinsic::arm_neon_vqshiftsu:
4857 VShiftOpc = ARMISD::VQSHLsu; break;
4858 case Intrinsic::arm_neon_vqshiftns:
4859 VShiftOpc = ARMISD::VQSHRNs; break;
4860 case Intrinsic::arm_neon_vqshiftnu:
4861 VShiftOpc = ARMISD::VQSHRNu; break;
4862 case Intrinsic::arm_neon_vqshiftnsu:
4863 VShiftOpc = ARMISD::VQSHRNsu; break;
4864 case Intrinsic::arm_neon_vqrshiftns:
4865 VShiftOpc = ARMISD::VQRSHRNs; break;
4866 case Intrinsic::arm_neon_vqrshiftnu:
4867 VShiftOpc = ARMISD::VQRSHRNu; break;
4868 case Intrinsic::arm_neon_vqrshiftnsu:
4869 VShiftOpc = ARMISD::VQRSHRNsu; break;
4870 }
4871
4872 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004874 }
4875
4876 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004877 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004878 int64_t Cnt;
4879 unsigned VShiftOpc = 0;
4880
4881 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4882 VShiftOpc = ARMISD::VSLI;
4883 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4884 VShiftOpc = ARMISD::VSRI;
4885 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004886 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004887 }
4888
4889 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4890 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004892 }
4893
4894 case Intrinsic::arm_neon_vqrshifts:
4895 case Intrinsic::arm_neon_vqrshiftu:
4896 // No immediate versions of these to check for.
4897 break;
4898 }
4899
4900 return SDValue();
4901}
4902
4903/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4904/// lowers them. As with the vector shift intrinsics, this is done during DAG
4905/// combining instead of DAG legalizing because the build_vectors for 64-bit
4906/// vector element shift counts are generally not legal, and it is hard to see
4907/// their values after they get legalized to loads from a constant pool.
4908static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4909 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004910 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004911
4912 // Nothing to be done for scalar shifts.
4913 if (! VT.isVector())
4914 return SDValue();
4915
4916 assert(ST->hasNEON() && "unexpected vector shift");
4917 int64_t Cnt;
4918
4919 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004920 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004921
4922 case ISD::SHL:
4923 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4924 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004926 break;
4927
4928 case ISD::SRA:
4929 case ISD::SRL:
4930 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4931 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4932 ARMISD::VSHRs : ARMISD::VSHRu);
4933 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004935 }
4936 }
4937 return SDValue();
4938}
4939
4940/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4941/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4942static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4943 const ARMSubtarget *ST) {
4944 SDValue N0 = N->getOperand(0);
4945
4946 // Check for sign- and zero-extensions of vector extract operations of 8-
4947 // and 16-bit vector elements. NEON supports these directly. They are
4948 // handled during DAG combining because type legalization will promote them
4949 // to 32-bit types and it is messy to recognize the operations after that.
4950 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4951 SDValue Vec = N0.getOperand(0);
4952 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT VT = N->getValueType(0);
4954 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004955 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4956
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 if (VT == MVT::i32 &&
4958 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00004959 TLI.isTypeLegal(Vec.getValueType()) &&
4960 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004961
4962 unsigned Opc = 0;
4963 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004964 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004965 case ISD::SIGN_EXTEND:
4966 Opc = ARMISD::VGETLANEs;
4967 break;
4968 case ISD::ZERO_EXTEND:
4969 case ISD::ANY_EXTEND:
4970 Opc = ARMISD::VGETLANEu;
4971 break;
4972 }
4973 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4974 }
4975 }
4976
4977 return SDValue();
4978}
4979
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004980/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4981/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4982static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4983 const ARMSubtarget *ST) {
4984 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004985 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004986 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4987 // a NaN; only do the transformation when it matches that behavior.
4988
4989 // For now only do this when using NEON for FP operations; if using VFP, it
4990 // is not obvious that the benefit outweighs the cost of switching to the
4991 // NEON pipeline.
4992 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4993 N->getValueType(0) != MVT::f32)
4994 return SDValue();
4995
4996 SDValue CondLHS = N->getOperand(0);
4997 SDValue CondRHS = N->getOperand(1);
4998 SDValue LHS = N->getOperand(2);
4999 SDValue RHS = N->getOperand(3);
5000 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5001
5002 unsigned Opcode = 0;
5003 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005004 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005005 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005006 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005007 IsReversed = true ; // x CC y ? y : x
5008 } else {
5009 return SDValue();
5010 }
5011
Bob Wilsone742bb52010-02-24 22:15:53 +00005012 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005013 switch (CC) {
5014 default: break;
5015 case ISD::SETOLT:
5016 case ISD::SETOLE:
5017 case ISD::SETLT:
5018 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005019 case ISD::SETULT:
5020 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005021 // If LHS is NaN, an ordered comparison will be false and the result will
5022 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5023 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5024 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5025 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5026 break;
5027 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5028 // will return -0, so vmin can only be used for unsafe math or if one of
5029 // the operands is known to be nonzero.
5030 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5031 !UnsafeFPMath &&
5032 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5033 break;
5034 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005035 break;
5036
5037 case ISD::SETOGT:
5038 case ISD::SETOGE:
5039 case ISD::SETGT:
5040 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005041 case ISD::SETUGT:
5042 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005043 // If LHS is NaN, an ordered comparison will be false and the result will
5044 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5045 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5046 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5047 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5048 break;
5049 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5050 // will return +0, so vmax can only be used for unsafe math or if one of
5051 // the operands is known to be nonzero.
5052 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5053 !UnsafeFPMath &&
5054 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5055 break;
5056 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005057 break;
5058 }
5059
5060 if (!Opcode)
5061 return SDValue();
5062 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5063}
5064
Dan Gohman475871a2008-07-27 21:46:04 +00005065SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005066 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005067 switch (N->getOpcode()) {
5068 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005069 case ISD::ADD: return PerformADDCombine(N, DCI);
5070 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005071 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005072 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00005073 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005074 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5075 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005076 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005077 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005078 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005079 case ISD::SHL:
5080 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005081 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005082 case ISD::SIGN_EXTEND:
5083 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005084 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5085 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005086 }
Dan Gohman475871a2008-07-27 21:46:04 +00005087 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005088}
5089
Bill Wendlingaf566342009-08-15 21:21:19 +00005090bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005091 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005092 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005093
5094 switch (VT.getSimpleVT().SimpleTy) {
5095 default:
5096 return false;
5097 case MVT::i8:
5098 case MVT::i16:
5099 case MVT::i32:
5100 return true;
5101 // FIXME: VLD1 etc with standard alignment is legal.
5102 }
5103}
5104
Evan Chenge6c835f2009-08-14 20:09:37 +00005105static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5106 if (V < 0)
5107 return false;
5108
5109 unsigned Scale = 1;
5110 switch (VT.getSimpleVT().SimpleTy) {
5111 default: return false;
5112 case MVT::i1:
5113 case MVT::i8:
5114 // Scale == 1;
5115 break;
5116 case MVT::i16:
5117 // Scale == 2;
5118 Scale = 2;
5119 break;
5120 case MVT::i32:
5121 // Scale == 4;
5122 Scale = 4;
5123 break;
5124 }
5125
5126 if ((V & (Scale - 1)) != 0)
5127 return false;
5128 V /= Scale;
5129 return V == (V & ((1LL << 5) - 1));
5130}
5131
5132static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5133 const ARMSubtarget *Subtarget) {
5134 bool isNeg = false;
5135 if (V < 0) {
5136 isNeg = true;
5137 V = - V;
5138 }
5139
5140 switch (VT.getSimpleVT().SimpleTy) {
5141 default: return false;
5142 case MVT::i1:
5143 case MVT::i8:
5144 case MVT::i16:
5145 case MVT::i32:
5146 // + imm12 or - imm8
5147 if (isNeg)
5148 return V == (V & ((1LL << 8) - 1));
5149 return V == (V & ((1LL << 12) - 1));
5150 case MVT::f32:
5151 case MVT::f64:
5152 // Same as ARM mode. FIXME: NEON?
5153 if (!Subtarget->hasVFP2())
5154 return false;
5155 if ((V & 3) != 0)
5156 return false;
5157 V >>= 2;
5158 return V == (V & ((1LL << 8) - 1));
5159 }
5160}
5161
Evan Chengb01fad62007-03-12 23:30:29 +00005162/// isLegalAddressImmediate - Return true if the integer value can be used
5163/// as the offset of the target addressing mode for load / store of the
5164/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005165static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005166 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005167 if (V == 0)
5168 return true;
5169
Evan Cheng65011532009-03-09 19:15:00 +00005170 if (!VT.isSimple())
5171 return false;
5172
Evan Chenge6c835f2009-08-14 20:09:37 +00005173 if (Subtarget->isThumb1Only())
5174 return isLegalT1AddressImmediate(V, VT);
5175 else if (Subtarget->isThumb2())
5176 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005177
Evan Chenge6c835f2009-08-14 20:09:37 +00005178 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005179 if (V < 0)
5180 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005182 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005183 case MVT::i1:
5184 case MVT::i8:
5185 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005186 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005187 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005189 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005190 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 case MVT::f32:
5192 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005193 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005194 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005195 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005196 return false;
5197 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005198 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005199 }
Evan Chenga8e29892007-01-19 07:51:42 +00005200}
5201
Evan Chenge6c835f2009-08-14 20:09:37 +00005202bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5203 EVT VT) const {
5204 int Scale = AM.Scale;
5205 if (Scale < 0)
5206 return false;
5207
5208 switch (VT.getSimpleVT().SimpleTy) {
5209 default: return false;
5210 case MVT::i1:
5211 case MVT::i8:
5212 case MVT::i16:
5213 case MVT::i32:
5214 if (Scale == 1)
5215 return true;
5216 // r + r << imm
5217 Scale = Scale & ~1;
5218 return Scale == 2 || Scale == 4 || Scale == 8;
5219 case MVT::i64:
5220 // r + r
5221 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5222 return true;
5223 return false;
5224 case MVT::isVoid:
5225 // Note, we allow "void" uses (basically, uses that aren't loads or
5226 // stores), because arm allows folding a scale into many arithmetic
5227 // operations. This should be made more precise and revisited later.
5228
5229 // Allow r << imm, but the imm has to be a multiple of two.
5230 if (Scale & 1) return false;
5231 return isPowerOf2_32(Scale);
5232 }
5233}
5234
Chris Lattner37caf8c2007-04-09 23:33:39 +00005235/// isLegalAddressingMode - Return true if the addressing mode represented
5236/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005237bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005238 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005239 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005240 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005241 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005242
Chris Lattner37caf8c2007-04-09 23:33:39 +00005243 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005244 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005245 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005246
Chris Lattner37caf8c2007-04-09 23:33:39 +00005247 switch (AM.Scale) {
5248 case 0: // no scale reg, must be "r+i" or "r", or "i".
5249 break;
5250 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005251 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005252 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005253 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005254 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005255 // ARM doesn't support any R+R*scale+imm addr modes.
5256 if (AM.BaseOffs)
5257 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005258
Bob Wilson2c7dab12009-04-08 17:55:28 +00005259 if (!VT.isSimple())
5260 return false;
5261
Evan Chenge6c835f2009-08-14 20:09:37 +00005262 if (Subtarget->isThumb2())
5263 return isLegalT2ScaledAddressingMode(AM, VT);
5264
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005265 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005267 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 case MVT::i1:
5269 case MVT::i8:
5270 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005271 if (Scale < 0) Scale = -Scale;
5272 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005273 return true;
5274 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005275 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005277 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005278 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005279 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005280 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005281 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005282
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005284 // Note, we allow "void" uses (basically, uses that aren't loads or
5285 // stores), because arm allows folding a scale into many arithmetic
5286 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005287
Chris Lattner37caf8c2007-04-09 23:33:39 +00005288 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005289 if (Scale & 1) return false;
5290 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005291 }
5292 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005293 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005294 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005295}
5296
Evan Cheng77e47512009-11-11 19:05:52 +00005297/// isLegalICmpImmediate - Return true if the specified immediate is legal
5298/// icmp immediate, that is the target has icmp instructions which can compare
5299/// a register against the immediate without having to materialize the
5300/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005301bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005302 if (!Subtarget->isThumb())
5303 return ARM_AM::getSOImmVal(Imm) != -1;
5304 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005305 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005306 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005307}
5308
Owen Andersone50ed302009-08-10 22:56:29 +00005309static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005310 bool isSEXTLoad, SDValue &Base,
5311 SDValue &Offset, bool &isInc,
5312 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005313 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5314 return false;
5315
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005317 // AddressingMode 3
5318 Base = Ptr->getOperand(0);
5319 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005320 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005321 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005322 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005323 isInc = false;
5324 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5325 return true;
5326 }
5327 }
5328 isInc = (Ptr->getOpcode() == ISD::ADD);
5329 Offset = Ptr->getOperand(1);
5330 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005332 // AddressingMode 2
5333 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005334 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005335 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005336 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005337 isInc = false;
5338 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5339 Base = Ptr->getOperand(0);
5340 return true;
5341 }
5342 }
5343
5344 if (Ptr->getOpcode() == ISD::ADD) {
5345 isInc = true;
5346 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5347 if (ShOpcVal != ARM_AM::no_shift) {
5348 Base = Ptr->getOperand(1);
5349 Offset = Ptr->getOperand(0);
5350 } else {
5351 Base = Ptr->getOperand(0);
5352 Offset = Ptr->getOperand(1);
5353 }
5354 return true;
5355 }
5356
5357 isInc = (Ptr->getOpcode() == ISD::ADD);
5358 Base = Ptr->getOperand(0);
5359 Offset = Ptr->getOperand(1);
5360 return true;
5361 }
5362
Jim Grosbache5165492009-11-09 00:11:35 +00005363 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005364 return false;
5365}
5366
Owen Andersone50ed302009-08-10 22:56:29 +00005367static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005368 bool isSEXTLoad, SDValue &Base,
5369 SDValue &Offset, bool &isInc,
5370 SelectionDAG &DAG) {
5371 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5372 return false;
5373
5374 Base = Ptr->getOperand(0);
5375 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5376 int RHSC = (int)RHS->getZExtValue();
5377 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5378 assert(Ptr->getOpcode() == ISD::ADD);
5379 isInc = false;
5380 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5381 return true;
5382 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5383 isInc = Ptr->getOpcode() == ISD::ADD;
5384 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5385 return true;
5386 }
5387 }
5388
5389 return false;
5390}
5391
Evan Chenga8e29892007-01-19 07:51:42 +00005392/// getPreIndexedAddressParts - returns true by value, base pointer and
5393/// offset pointer and addressing mode by reference if the node's address
5394/// can be legally represented as pre-indexed load / store address.
5395bool
Dan Gohman475871a2008-07-27 21:46:04 +00005396ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5397 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005398 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005399 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005400 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005401 return false;
5402
Owen Andersone50ed302009-08-10 22:56:29 +00005403 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005405 bool isSEXTLoad = false;
5406 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5407 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005408 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005409 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5410 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5411 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005412 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005413 } else
5414 return false;
5415
5416 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005417 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005418 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005419 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5420 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005421 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005422 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005423 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005424 if (!isLegal)
5425 return false;
5426
5427 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5428 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005429}
5430
5431/// getPostIndexedAddressParts - returns true by value, base pointer and
5432/// offset pointer and addressing mode by reference if this node can be
5433/// combined with a load / store to form a post-indexed load / store.
5434bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue &Base,
5436 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005437 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005438 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005439 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005440 return false;
5441
Owen Andersone50ed302009-08-10 22:56:29 +00005442 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005444 bool isSEXTLoad = false;
5445 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005446 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005447 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005448 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5449 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005450 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005451 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005452 } else
5453 return false;
5454
5455 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005456 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005457 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005458 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005459 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005460 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005461 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5462 isInc, DAG);
5463 if (!isLegal)
5464 return false;
5465
Evan Cheng28dad2a2010-05-18 21:31:17 +00005466 if (Ptr != Base) {
5467 // Swap base ptr and offset to catch more post-index load / store when
5468 // it's legal. In Thumb2 mode, offset must be an immediate.
5469 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5470 !Subtarget->isThumb2())
5471 std::swap(Base, Offset);
5472
5473 // Post-indexed load / store update the base pointer.
5474 if (Ptr != Base)
5475 return false;
5476 }
5477
Evan Chenge88d5ce2009-07-02 07:28:31 +00005478 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5479 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005480}
5481
Dan Gohman475871a2008-07-27 21:46:04 +00005482void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005483 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005484 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005485 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005486 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005487 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005488 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005489 switch (Op.getOpcode()) {
5490 default: break;
5491 case ARMISD::CMOV: {
5492 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005493 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005494 if (KnownZero == 0 && KnownOne == 0) return;
5495
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005496 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005497 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5498 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005499 KnownZero &= KnownZeroRHS;
5500 KnownOne &= KnownOneRHS;
5501 return;
5502 }
5503 }
5504}
5505
5506//===----------------------------------------------------------------------===//
5507// ARM Inline Assembly Support
5508//===----------------------------------------------------------------------===//
5509
5510/// getConstraintType - Given a constraint letter, return the type of
5511/// constraint it is for this target.
5512ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005513ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5514 if (Constraint.size() == 1) {
5515 switch (Constraint[0]) {
5516 default: break;
5517 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005518 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005519 }
Evan Chenga8e29892007-01-19 07:51:42 +00005520 }
Chris Lattner4234f572007-03-25 02:14:49 +00005521 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005522}
5523
John Thompson44ab89e2010-10-29 17:29:13 +00005524/// Examine constraint type and operand type and determine a weight value.
5525/// This object must already have been set up with the operand type
5526/// and the current alternative constraint selected.
5527TargetLowering::ConstraintWeight
5528ARMTargetLowering::getSingleConstraintMatchWeight(
5529 AsmOperandInfo &info, const char *constraint) const {
5530 ConstraintWeight weight = CW_Invalid;
5531 Value *CallOperandVal = info.CallOperandVal;
5532 // If we don't have a value, we can't do a match,
5533 // but allow it at the lowest weight.
5534 if (CallOperandVal == NULL)
5535 return CW_Default;
5536 const Type *type = CallOperandVal->getType();
5537 // Look at the constraint type.
5538 switch (*constraint) {
5539 default:
5540 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5541 break;
5542 case 'l':
5543 if (type->isIntegerTy()) {
5544 if (Subtarget->isThumb())
5545 weight = CW_SpecificReg;
5546 else
5547 weight = CW_Register;
5548 }
5549 break;
5550 case 'w':
5551 if (type->isFloatingPointTy())
5552 weight = CW_Register;
5553 break;
5554 }
5555 return weight;
5556}
5557
Bob Wilson2dc4f542009-03-20 22:42:55 +00005558std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005559ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005560 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005561 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005562 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005563 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005564 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005565 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005566 return std::make_pair(0U, ARM::tGPRRegisterClass);
5567 else
5568 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005569 case 'r':
5570 return std::make_pair(0U, ARM::GPRRegisterClass);
5571 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005573 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005574 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005575 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005576 if (VT.getSizeInBits() == 128)
5577 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005578 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005579 }
5580 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005581 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005582 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005583
Evan Chenga8e29892007-01-19 07:51:42 +00005584 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5585}
5586
5587std::vector<unsigned> ARMTargetLowering::
5588getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005589 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005590 if (Constraint.size() != 1)
5591 return std::vector<unsigned>();
5592
5593 switch (Constraint[0]) { // GCC ARM Constraint Letters
5594 default: break;
5595 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005596 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5597 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5598 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005599 case 'r':
5600 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5601 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5602 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5603 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005604 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005606 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5607 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5608 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5609 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5610 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5611 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5612 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5613 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005614 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005615 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5616 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5617 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5618 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005619 if (VT.getSizeInBits() == 128)
5620 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5621 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005622 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005623 }
5624
5625 return std::vector<unsigned>();
5626}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005627
5628/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5629/// vector. If it is invalid, don't add anything to Ops.
5630void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5631 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005632 std::vector<SDValue>&Ops,
5633 SelectionDAG &DAG) const {
5634 SDValue Result(0, 0);
5635
5636 switch (Constraint) {
5637 default: break;
5638 case 'I': case 'J': case 'K': case 'L':
5639 case 'M': case 'N': case 'O':
5640 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5641 if (!C)
5642 return;
5643
5644 int64_t CVal64 = C->getSExtValue();
5645 int CVal = (int) CVal64;
5646 // None of these constraints allow values larger than 32 bits. Check
5647 // that the value fits in an int.
5648 if (CVal != CVal64)
5649 return;
5650
5651 switch (Constraint) {
5652 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005653 if (Subtarget->isThumb1Only()) {
5654 // This must be a constant between 0 and 255, for ADD
5655 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005656 if (CVal >= 0 && CVal <= 255)
5657 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005658 } else if (Subtarget->isThumb2()) {
5659 // A constant that can be used as an immediate value in a
5660 // data-processing instruction.
5661 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5662 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005663 } else {
5664 // A constant that can be used as an immediate value in a
5665 // data-processing instruction.
5666 if (ARM_AM::getSOImmVal(CVal) != -1)
5667 break;
5668 }
5669 return;
5670
5671 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005672 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005673 // This must be a constant between -255 and -1, for negated ADD
5674 // immediates. This can be used in GCC with an "n" modifier that
5675 // prints the negated value, for use with SUB instructions. It is
5676 // not useful otherwise but is implemented for compatibility.
5677 if (CVal >= -255 && CVal <= -1)
5678 break;
5679 } else {
5680 // This must be a constant between -4095 and 4095. It is not clear
5681 // what this constraint is intended for. Implemented for
5682 // compatibility with GCC.
5683 if (CVal >= -4095 && CVal <= 4095)
5684 break;
5685 }
5686 return;
5687
5688 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005689 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005690 // A 32-bit value where only one byte has a nonzero value. Exclude
5691 // zero to match GCC. This constraint is used by GCC internally for
5692 // constants that can be loaded with a move/shift combination.
5693 // It is not useful otherwise but is implemented for compatibility.
5694 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5695 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005696 } else if (Subtarget->isThumb2()) {
5697 // A constant whose bitwise inverse can be used as an immediate
5698 // value in a data-processing instruction. This can be used in GCC
5699 // with a "B" modifier that prints the inverted value, for use with
5700 // BIC and MVN instructions. It is not useful otherwise but is
5701 // implemented for compatibility.
5702 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5703 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005704 } else {
5705 // A constant whose bitwise inverse can be used as an immediate
5706 // value in a data-processing instruction. This can be used in GCC
5707 // with a "B" modifier that prints the inverted value, for use with
5708 // BIC and MVN instructions. It is not useful otherwise but is
5709 // implemented for compatibility.
5710 if (ARM_AM::getSOImmVal(~CVal) != -1)
5711 break;
5712 }
5713 return;
5714
5715 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005716 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005717 // This must be a constant between -7 and 7,
5718 // for 3-operand ADD/SUB immediate instructions.
5719 if (CVal >= -7 && CVal < 7)
5720 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005721 } else if (Subtarget->isThumb2()) {
5722 // A constant whose negation can be used as an immediate value in a
5723 // data-processing instruction. This can be used in GCC with an "n"
5724 // modifier that prints the negated value, for use with SUB
5725 // instructions. It is not useful otherwise but is implemented for
5726 // compatibility.
5727 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5728 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005729 } else {
5730 // A constant whose negation can be used as an immediate value in a
5731 // data-processing instruction. This can be used in GCC with an "n"
5732 // modifier that prints the negated value, for use with SUB
5733 // instructions. It is not useful otherwise but is implemented for
5734 // compatibility.
5735 if (ARM_AM::getSOImmVal(-CVal) != -1)
5736 break;
5737 }
5738 return;
5739
5740 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005741 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005742 // This must be a multiple of 4 between 0 and 1020, for
5743 // ADD sp + immediate.
5744 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5745 break;
5746 } else {
5747 // A power of two or a constant between 0 and 32. This is used in
5748 // GCC for the shift amount on shifted register operands, but it is
5749 // useful in general for any shift amounts.
5750 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5751 break;
5752 }
5753 return;
5754
5755 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005756 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005757 // This must be a constant between 0 and 31, for shift amounts.
5758 if (CVal >= 0 && CVal <= 31)
5759 break;
5760 }
5761 return;
5762
5763 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005764 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005765 // This must be a multiple of 4 between -508 and 508, for
5766 // ADD/SUB sp = sp + immediate.
5767 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5768 break;
5769 }
5770 return;
5771 }
5772 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5773 break;
5774 }
5775
5776 if (Result.getNode()) {
5777 Ops.push_back(Result);
5778 return;
5779 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005780 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005781}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005782
5783bool
5784ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5785 // The ARM target isn't yet aware of offsets.
5786 return false;
5787}
Evan Cheng39382422009-10-28 01:44:26 +00005788
5789int ARM::getVFPf32Imm(const APFloat &FPImm) {
5790 APInt Imm = FPImm.bitcastToAPInt();
5791 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5792 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5793 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5794
5795 // We can handle 4 bits of mantissa.
5796 // mantissa = (16+UInt(e:f:g:h))/16.
5797 if (Mantissa & 0x7ffff)
5798 return -1;
5799 Mantissa >>= 19;
5800 if ((Mantissa & 0xf) != Mantissa)
5801 return -1;
5802
5803 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5804 if (Exp < -3 || Exp > 4)
5805 return -1;
5806 Exp = ((Exp+3) & 0x7) ^ 4;
5807
5808 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5809}
5810
5811int ARM::getVFPf64Imm(const APFloat &FPImm) {
5812 APInt Imm = FPImm.bitcastToAPInt();
5813 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5814 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5815 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5816
5817 // We can handle 4 bits of mantissa.
5818 // mantissa = (16+UInt(e:f:g:h))/16.
5819 if (Mantissa & 0xffffffffffffLL)
5820 return -1;
5821 Mantissa >>= 48;
5822 if ((Mantissa & 0xf) != Mantissa)
5823 return -1;
5824
5825 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5826 if (Exp < -3 || Exp > 4)
5827 return -1;
5828 Exp = ((Exp+3) & 0x7) ^ 4;
5829
5830 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5831}
5832
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005833bool ARM::isBitFieldInvertedMask(unsigned v) {
5834 if (v == 0xffffffff)
5835 return 0;
5836 // there can be 1's on either or both "outsides", all the "inside"
5837 // bits must be 0's
5838 unsigned int lsb = 0, msb = 31;
5839 while (v & (1 << msb)) --msb;
5840 while (v & (1 << lsb)) ++lsb;
5841 for (unsigned int i = lsb; i <= msb; ++i) {
5842 if (v & (1 << i))
5843 return 0;
5844 }
5845 return 1;
5846}
5847
Evan Cheng39382422009-10-28 01:44:26 +00005848/// isFPImmLegal - Returns true if the target can instruction select the
5849/// specified FP immediate natively. If false, the legalizer will
5850/// materialize the FP immediate as a load from a constant pool.
5851bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5852 if (!Subtarget->hasVFP3())
5853 return false;
5854 if (VT == MVT::f32)
5855 return ARM::getVFPf32Imm(Imm) != -1;
5856 if (VT == MVT::f64)
5857 return ARM::getVFPf64Imm(Imm) != -1;
5858 return false;
5859}
Bob Wilson65ffec42010-09-21 17:56:22 +00005860
5861/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5862/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5863/// specified in the intrinsic calls.
5864bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5865 const CallInst &I,
5866 unsigned Intrinsic) const {
5867 switch (Intrinsic) {
5868 case Intrinsic::arm_neon_vld1:
5869 case Intrinsic::arm_neon_vld2:
5870 case Intrinsic::arm_neon_vld3:
5871 case Intrinsic::arm_neon_vld4:
5872 case Intrinsic::arm_neon_vld2lane:
5873 case Intrinsic::arm_neon_vld3lane:
5874 case Intrinsic::arm_neon_vld4lane: {
5875 Info.opc = ISD::INTRINSIC_W_CHAIN;
5876 // Conservatively set memVT to the entire set of vectors loaded.
5877 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5878 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5879 Info.ptrVal = I.getArgOperand(0);
5880 Info.offset = 0;
5881 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5882 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5883 Info.vol = false; // volatile loads with NEON intrinsics not supported
5884 Info.readMem = true;
5885 Info.writeMem = false;
5886 return true;
5887 }
5888 case Intrinsic::arm_neon_vst1:
5889 case Intrinsic::arm_neon_vst2:
5890 case Intrinsic::arm_neon_vst3:
5891 case Intrinsic::arm_neon_vst4:
5892 case Intrinsic::arm_neon_vst2lane:
5893 case Intrinsic::arm_neon_vst3lane:
5894 case Intrinsic::arm_neon_vst4lane: {
5895 Info.opc = ISD::INTRINSIC_VOID;
5896 // Conservatively set memVT to the entire set of vectors stored.
5897 unsigned NumElts = 0;
5898 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5899 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5900 if (!ArgTy->isVectorTy())
5901 break;
5902 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5903 }
5904 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5905 Info.ptrVal = I.getArgOperand(0);
5906 Info.offset = 0;
5907 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5908 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5909 Info.vol = false; // volatile stores with NEON intrinsics not supported
5910 Info.readMem = false;
5911 Info.writeMem = true;
5912 return true;
5913 }
5914 default:
5915 break;
5916 }
5917
5918 return false;
5919}