blob: d3c4486b3db95405aa917ba57e74df2a728ee52d [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Jim Grosbach59216752011-10-24 23:26:05 +0000386multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
387 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
388 (ins addrmode6:$Rn), IIC_VLD1x2u,
389 "vld1", Dt, "$Vd, $Rn!",
390 "$Rn.addr = $wb", []> {
391 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000392 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000393 let DecoderMethod = "DecodeVLDInstruction";
394 let AsmMatchConverter = "cvtVLDwbFixed";
395 }
396 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
397 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
398 "vld1", Dt, "$Vd, $Rn, $Rm",
399 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000400 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000401 let DecoderMethod = "DecodeVLDInstruction";
402 let AsmMatchConverter = "cvtVLDwbRegister";
403 }
Owen Andersone85bd772010-11-02 00:24:52 +0000404}
Bob Wilson052ba452010-03-22 18:22:06 +0000405
Owen Andersone85bd772010-11-02 00:24:52 +0000406def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
407def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
408def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
409def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Jim Grosbach59216752011-10-24 23:26:05 +0000411defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
412defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
413defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
414defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000419class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000420 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000427multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
433 let Inst{5-4} = Rn{5-4};
434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
441 let Inst{5-4} = Rn{5-4};
442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Johnny Chend7283d92010-02-23 20:51:23 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
448def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
449def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
450def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000451
Jim Grosbach399cdca2011-10-25 00:14:01 +0000452defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
453defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
454defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
455defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000459// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000460class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
461 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000463 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000467}
Jim Grosbach224180e2011-10-21 23:58:57 +0000468class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000469 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000470 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000471 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000472 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 let Rm = 0b1111;
474 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000476}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000477
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000478def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
479def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
480def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000481
Jim Grosbach224180e2011-10-21 23:58:57 +0000482def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
483def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
484def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000485
Bob Wilson9d84fb32010-09-14 20:59:49 +0000486def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
487def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
488def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000489
Evan Chengd2ca8132010-10-09 01:03:04 +0000490def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
491def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
492def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000493
Bob Wilson92cb9322010-03-20 20:10:51 +0000494// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000495class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
496 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000498 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 "$Rn.addr = $wb", []> {
500 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000502}
Jim Grosbach224180e2011-10-21 23:58:57 +0000503class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000504 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000505 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000507 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000508 "$Rn.addr = $wb", []> {
509 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000511}
Bob Wilson92cb9322010-03-20 20:10:51 +0000512
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000513def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
514def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
515def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000516
Jim Grosbach224180e2011-10-21 23:58:57 +0000517def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
518def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
519def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000520
Evan Chengd2ca8132010-10-09 01:03:04 +0000521def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
522def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
523def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000524
Evan Chengd2ca8132010-10-09 01:03:04 +0000525def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
526def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
527def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000528
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000529// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000530def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
531def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
532def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
533def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
534def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
535def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000536
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000537// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000538class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000539 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 (ins addrmode6:$Rn), IIC_VLD3,
541 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
542 let Rm = 0b1111;
543 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000544 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000545}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000546
Owen Andersoncf667be2010-11-02 01:24:55 +0000547def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
548def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
549def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000550
Bob Wilson9d84fb32010-09-14 20:59:49 +0000551def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
552def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
553def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000554
Bob Wilson92cb9322010-03-20 20:10:51 +0000555// ...with address register writeback:
556class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
557 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000558 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000559 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
560 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
561 "$Rn.addr = $wb", []> {
562 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000564}
Bob Wilson92cb9322010-03-20 20:10:51 +0000565
Owen Andersoncf667be2010-11-02 01:24:55 +0000566def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
567def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
568def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000569
Evan Cheng84f69e82010-10-09 01:45:34 +0000570def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
571def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
572def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000573
Bob Wilson7de68142011-02-07 17:43:15 +0000574// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000575def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
576def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
577def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
578def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
579def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
580def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000581
Evan Cheng84f69e82010-10-09 01:45:34 +0000582def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
583def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
584def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000585
Bob Wilson92cb9322010-03-20 20:10:51 +0000586// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000587def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
588def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
589def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
590
Evan Cheng84f69e82010-10-09 01:45:34 +0000591def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
592def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
593def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000594
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000595// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000596class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
597 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000598 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 (ins addrmode6:$Rn), IIC_VLD4,
600 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
601 let Rm = 0b1111;
602 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000604}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000605
Owen Andersoncf667be2010-11-02 01:24:55 +0000606def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
607def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
608def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000609
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
611def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
612def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000613
Bob Wilson92cb9322010-03-20 20:10:51 +0000614// ...with address register writeback:
615class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
616 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000617 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000618 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000619 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
620 "$Rn.addr = $wb", []> {
621 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000622 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000623}
Bob Wilson92cb9322010-03-20 20:10:51 +0000624
Owen Andersoncf667be2010-11-02 01:24:55 +0000625def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
626def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
627def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000628
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000629def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
630def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
631def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000632
Bob Wilson7de68142011-02-07 17:43:15 +0000633// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000634def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
635def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
636def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
637def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
638def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
639def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000640
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000641def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
642def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
643def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000644
Bob Wilson92cb9322010-03-20 20:10:51 +0000645// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
647def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
648def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
649
650def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
651def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
652def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000653
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000654} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
655
Bob Wilson8466fa12010-09-13 23:01:35 +0000656// Classes for VLD*LN pseudo-instructions with multi-register operands.
657// These are expanded to real instructions after register allocation.
658class VLDQLNPseudo<InstrItinClass itin>
659 : PseudoNLdSt<(outs QPR:$dst),
660 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
661 itin, "$src = $dst">;
662class VLDQLNWBPseudo<InstrItinClass itin>
663 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
664 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
665 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
666class VLDQQLNPseudo<InstrItinClass itin>
667 : PseudoNLdSt<(outs QQPR:$dst),
668 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
669 itin, "$src = $dst">;
670class VLDQQLNWBPseudo<InstrItinClass itin>
671 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
672 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
673 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
674class VLDQQQQLNPseudo<InstrItinClass itin>
675 : PseudoNLdSt<(outs QQQQPR:$dst),
676 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
677 itin, "$src = $dst">;
678class VLDQQQQLNWBPseudo<InstrItinClass itin>
679 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
680 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
681 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
682
Bob Wilsonb07c1712009-10-07 21:53:04 +0000683// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000684class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
685 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000686 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
688 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000689 "$src = $Vd",
690 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000692 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000694 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695}
Mon P Wang183c6272011-05-09 17:47:27 +0000696class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
697 PatFrag LoadOp>
698 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
699 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
700 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
701 "$src = $Vd",
702 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
703 (i32 (LoadOp addrmode6oneL32:$Rn)),
704 imm:$lane))]> {
705 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000706 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000707}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000708class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
709 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
710 (i32 (LoadOp addrmode6:$addr)),
711 imm:$lane))];
712}
713
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
715 let Inst{7-5} = lane{2-0};
716}
717def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
718 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720}
Mon P Wang183c6272011-05-09 17:47:27 +0000721def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Inst{5} = Rn{4};
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000726
727def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
728def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
729def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
730
Bob Wilson746fa172010-12-10 22:13:32 +0000731def : Pat<(vector_insert (v2f32 DPR:$src),
732 (f32 (load addrmode6:$addr)), imm:$lane),
733 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
734def : Pat<(vector_insert (v4f32 QPR:$src),
735 (f32 (load addrmode6:$addr)), imm:$lane),
736 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
737
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000738let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
739
740// ...with address register writeback:
741class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000742 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000744 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000746 "$src = $Vd, $Rn.addr = $wb", []> {
747 let DecoderMethod = "DecodeVLD1LN";
748}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
751 let Inst{7-5} = lane{2-0};
752}
753def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
754 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
757def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
758 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000759 let Inst{5} = Rn{4};
760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000762
763def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
764def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
765def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000766
Bob Wilson243fcc52009-09-01 04:26:28 +0000767// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000768class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000769 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000770 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
771 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 let Rm = 0b1111;
774 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000775 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilson243fcc52009-09-01 04:26:28 +0000777
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
779 let Inst{7-5} = lane{2-0};
780}
781def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
782 let Inst{7-6} = lane{1-0};
783}
784def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
785 let Inst{7} = lane{0};
786}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000787
Evan Chengd2ca8132010-10-09 01:03:04 +0000788def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
789def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
790def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000791
Bob Wilson41315282010-03-20 20:39:53 +0000792// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
794 let Inst{7-6} = lane{1-0};
795}
796def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
797 let Inst{7} = lane{0};
798}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000799
Evan Chengd2ca8132010-10-09 01:03:04 +0000800def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
801def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000802
Bob Wilsona1023642010-03-20 20:47:18 +0000803// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000804class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000805 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000806 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000807 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
809 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
810 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000811 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000812}
Bob Wilsona1023642010-03-20 20:47:18 +0000813
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
815 let Inst{7-5} = lane{2-0};
816}
817def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
818 let Inst{7-6} = lane{1-0};
819}
820def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
821 let Inst{7} = lane{0};
822}
Bob Wilsona1023642010-03-20 20:47:18 +0000823
Evan Chengd2ca8132010-10-09 01:03:04 +0000824def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
825def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
826def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000827
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
829 let Inst{7-6} = lane{1-0};
830}
831def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
832 let Inst{7} = lane{0};
833}
Bob Wilsona1023642010-03-20 20:47:18 +0000834
Evan Chengd2ca8132010-10-09 01:03:04 +0000835def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
836def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000837
Bob Wilson243fcc52009-09-01 04:26:28 +0000838// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000839class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000840 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000842 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000843 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000844 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000845 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000846 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847}
Bob Wilson243fcc52009-09-01 04:26:28 +0000848
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
850 let Inst{7-5} = lane{2-0};
851}
852def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
853 let Inst{7-6} = lane{1-0};
854}
855def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
856 let Inst{7} = lane{0};
857}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
860def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
861def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000862
Bob Wilson41315282010-03-20 20:39:53 +0000863// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
865 let Inst{7-6} = lane{1-0};
866}
867def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
868 let Inst{7} = lane{0};
869}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000870
Evan Cheng84f69e82010-10-09 01:45:34 +0000871def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
872def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000873
Bob Wilsona1023642010-03-20 20:47:18 +0000874// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000875class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000876 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000879 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000880 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000881 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
882 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 []> {
884 let DecoderMethod = "DecodeVLD3LN";
885}
Bob Wilsona1023642010-03-20 20:47:18 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
891 let Inst{7-6} = lane{1-0};
892}
893def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
894 let Inst{7} = lane{0};
895}
Bob Wilsona1023642010-03-20 20:47:18 +0000896
Evan Cheng84f69e82010-10-09 01:45:34 +0000897def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
898def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
899def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000900
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
902 let Inst{7-6} = lane{1-0};
903}
904def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
905 let Inst{7} = lane{0};
906}
Bob Wilsona1023642010-03-20 20:47:18 +0000907
Evan Cheng84f69e82010-10-09 01:45:34 +0000908def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
909def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000910
Bob Wilson243fcc52009-09-01 04:26:28 +0000911// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000912class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000913 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000914 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000915 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000916 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000917 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000918 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000919 let Rm = 0b1111;
920 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000921 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000922}
Bob Wilson243fcc52009-09-01 04:26:28 +0000923
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000924def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
925 let Inst{7-5} = lane{2-0};
926}
927def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
928 let Inst{7-6} = lane{1-0};
929}
930def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
931 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000932 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000933}
Bob Wilson62e053e2009-10-08 22:53:57 +0000934
Evan Cheng10dc63f2010-10-09 04:07:58 +0000935def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
936def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
937def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000938
Bob Wilson41315282010-03-20 20:39:53 +0000939// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
941 let Inst{7-6} = lane{1-0};
942}
943def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
944 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000946}
Bob Wilson62e053e2009-10-08 22:53:57 +0000947
Evan Cheng10dc63f2010-10-09 04:07:58 +0000948def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
949def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000950
Bob Wilsona1023642010-03-20 20:47:18 +0000951// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000952class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000953 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000956 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000957 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000958"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
959"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000960 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000961 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000962 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilsona1023642010-03-20 20:47:18 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
966 let Inst{7-5} = lane{2-0};
967}
968def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
969 let Inst{7-6} = lane{1-0};
970}
971def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
972 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000974}
Bob Wilsona1023642010-03-20 20:47:18 +0000975
Evan Cheng10dc63f2010-10-09 04:07:58 +0000976def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
977def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
978def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000979
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000980def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilsona1023642010-03-20 20:47:18 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
989def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000990
Bob Wilson2a0e9742010-11-27 06:35:16 +0000991} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
992
Bob Wilsonb07c1712009-10-07 21:53:04 +0000993// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000994class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000995 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000997 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000998 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000999 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001000 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001}
1002class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1003 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001004 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001005}
1006
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001007def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1008def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1009def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010
1011def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1012def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1013def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1014
Bob Wilson746fa172010-12-10 22:13:32 +00001015def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1016 (VLD1DUPd32 addrmode6:$addr)>;
1017def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1018 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1019
Bob Wilson2a0e9742010-11-27 06:35:16 +00001020let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1021
Bob Wilson20d55152010-12-10 22:13:24 +00001022class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001023 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001024 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1026 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001027 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001028 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001029}
1030
Bob Wilson20d55152010-12-10 22:13:24 +00001031def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1032def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1033def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034
1035// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001036class VLD1DUPWB<bits<4> op7_4, string Dt>
1037 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001038 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001039 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1040 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001042}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001043class VLD1QDUPWB<bits<4> op7_4, string Dt>
1044 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001045 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001046 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1047 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001049}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001050
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001051def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1052def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1053def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001054
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001055def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1056def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1057def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001058
1059def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1060def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1061def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1062
Bob Wilsonb07c1712009-10-07 21:53:04 +00001063// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001064class VLD2DUP<bits<4> op7_4, string Dt>
1065 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001066 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001067 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1068 let Rm = 0b1111;
1069 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001070 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001071}
1072
1073def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1074def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1075def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1076
1077def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1078def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1079def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1080
1081// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001082def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1083def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1084def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001085
1086// ...with address register writeback:
1087class VLD2DUPWB<bits<4> op7_4, string Dt>
1088 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1091 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001092 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001093}
1094
1095def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1096def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1097def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1098
Bob Wilson173fb142010-11-30 00:00:38 +00001099def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1100def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1101def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001102
1103def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1104def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1105def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1106
Bob Wilsonb07c1712009-10-07 21:53:04 +00001107// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001108class VLD3DUP<bits<4> op7_4, string Dt>
1109 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001110 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001111 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1112 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001113 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001114 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001115}
1116
1117def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1118def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1119def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1120
1121def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1122def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1123def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1124
1125// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001126def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1127def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1128def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001129
1130// ...with address register writeback:
1131class VLD3DUPWB<bits<4> op7_4, string Dt>
1132 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001134 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1135 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001136 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001138}
1139
1140def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1141def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1142def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1143
Bob Wilson173fb142010-11-30 00:00:38 +00001144def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1145def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1146def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001147
1148def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1149def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1150def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1151
Bob Wilsonb07c1712009-10-07 21:53:04 +00001152// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001153class VLD4DUP<bits<4> op7_4, string Dt>
1154 : NLdSt<1, 0b10, 0b1111, op7_4,
1155 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001156 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001157 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1158 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001159 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001160 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001161}
1162
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1164def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1165def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166
1167def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1168def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1169def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1170
1171// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001172def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1173def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1174def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001175
1176// ...with address register writeback:
1177class VLD4DUPWB<bits<4> op7_4, string Dt>
1178 : NLdSt<1, 0b10, 0b1111, op7_4,
1179 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001180 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001181 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001182 "$Rn.addr = $wb", []> {
1183 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001185}
1186
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1188def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1189def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1190
1191def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1192def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1193def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001194
1195def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1196def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1197def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1198
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001199} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001200
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001201let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001202
Bob Wilson709d5922010-08-25 23:27:42 +00001203// Classes for VST* pseudo-instructions with multi-register operands.
1204// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001205class VSTQPseudo<InstrItinClass itin>
1206 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1207class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001208 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001209 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001210 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001211class VSTQWBfixedPseudo<InstrItinClass itin>
1212 : PseudoNLdSt<(outs GPR:$wb),
1213 (ins addrmode6:$addr, QPR:$src), itin,
1214 "$addr.addr = $wb">;
1215class VSTQWBregisterPseudo<InstrItinClass itin>
1216 : PseudoNLdSt<(outs GPR:$wb),
1217 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1218 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001219class VSTQQPseudo<InstrItinClass itin>
1220 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1221class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001222 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001223 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001224 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001225class VSTQQQQPseudo<InstrItinClass itin>
1226 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001227class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001228 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001229 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001230 "$addr.addr = $wb">;
1231
Bob Wilson11d98992010-03-23 06:20:33 +00001232// VST1 : Vector Store (multiple single elements)
1233class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001234 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1235 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 let Rm = 0b1111;
1237 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001239}
Bob Wilson11d98992010-03-23 06:20:33 +00001240class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach4d061382011-11-11 23:51:31 +00001241 : NLdSt<0,0b00,0b1010,op7_4, (outs),
1242 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1243 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001244 let Rm = 0b1111;
1245 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001246 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001247}
Bob Wilson11d98992010-03-23 06:20:33 +00001248
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001249def VST1d8 : VST1D<{0,0,0,?}, "8">;
1250def VST1d16 : VST1D<{0,1,0,?}, "16">;
1251def VST1d32 : VST1D<{1,0,0,?}, "32">;
1252def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001253
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001254def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1255def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1256def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1257def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1260def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1261def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1262def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001263
Bob Wilson25eb5012010-03-20 20:54:36 +00001264// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001265multiclass VST1DWB<bits<4> op7_4, string Dt> {
1266 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1267 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1268 "vst1", Dt, "$Vd, $Rn!",
1269 "$Rn.addr = $wb", []> {
1270 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1271 let Inst{4} = Rn{4};
1272 let DecoderMethod = "DecodeVSTInstruction";
1273 let AsmMatchConverter = "cvtVSTwbFixed";
1274 }
1275 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1276 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1277 IIC_VLD1u,
1278 "vst1", Dt, "$Vd, $Rn, $Rm",
1279 "$Rn.addr = $wb", []> {
1280 let Inst{4} = Rn{4};
1281 let DecoderMethod = "DecodeVSTInstruction";
1282 let AsmMatchConverter = "cvtVSTwbRegister";
1283 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001284}
Jim Grosbach4334e032011-10-31 21:50:31 +00001285multiclass VST1QWB<bits<4> op7_4, string Dt> {
1286 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1287 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1288 "vst1", Dt, "$Vd, $Rn!",
1289 "$Rn.addr = $wb", []> {
1290 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1291 let Inst{5-4} = Rn{5-4};
1292 let DecoderMethod = "DecodeVSTInstruction";
1293 let AsmMatchConverter = "cvtVSTwbFixed";
1294 }
1295 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1296 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1297 IIC_VLD1x2u,
1298 "vst1", Dt, "$Vd, $Rn, $Rm",
1299 "$Rn.addr = $wb", []> {
1300 let Inst{5-4} = Rn{5-4};
1301 let DecoderMethod = "DecodeVSTInstruction";
1302 let AsmMatchConverter = "cvtVSTwbRegister";
1303 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001304}
Bob Wilson25eb5012010-03-20 20:54:36 +00001305
Jim Grosbach4334e032011-10-31 21:50:31 +00001306defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1307defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1308defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1309defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001310
Jim Grosbach4334e032011-10-31 21:50:31 +00001311defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1312defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1313defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1314defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001315
Jim Grosbach4334e032011-10-31 21:50:31 +00001316def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1317def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1318def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1319def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1320def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1321def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1322def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1323def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001324
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001325// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001326class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001327 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001328 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1329 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1330 let Rm = 0b1111;
1331 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001332 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001333}
Bob Wilson25eb5012010-03-20 20:54:36 +00001334class VST1D3WB<bits<4> op7_4, string Dt>
1335 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001336 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001337 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001338 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1339 "$Rn.addr = $wb", []> {
1340 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001342}
Bob Wilson052ba452010-03-22 18:22:06 +00001343
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001344def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1345def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1346def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1347def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001348
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001349def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1350def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1351def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1352def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001353
Evan Cheng60ff8792010-10-11 22:03:18 +00001354def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1355def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001356
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001357// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001358class VST1D4<bits<4> op7_4, string Dt>
1359 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001360 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1361 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001362 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001363 let Rm = 0b1111;
1364 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001365 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001366}
Bob Wilson25eb5012010-03-20 20:54:36 +00001367class VST1D4WB<bits<4> op7_4, string Dt>
1368 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001370 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001371 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1372 "$Rn.addr = $wb", []> {
1373 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001375}
Bob Wilson25eb5012010-03-20 20:54:36 +00001376
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001377def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1378def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1379def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1380def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001381
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001382def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1383def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1384def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1385def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001386
Evan Cheng60ff8792010-10-11 22:03:18 +00001387def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1388def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001389
Bob Wilsonb36ec862009-08-06 18:47:44 +00001390// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001391class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1392 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001393 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1394 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1395 let Rm = 0b1111;
1396 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001398}
Bob Wilson95808322010-03-18 20:18:39 +00001399class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001400 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001401 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1402 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001403 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001404 let Rm = 0b1111;
1405 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001406 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001407}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001408
Owen Andersond2f37942010-11-02 21:16:58 +00001409def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1410def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1411def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001412
Owen Andersond2f37942010-11-02 21:16:58 +00001413def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1414def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1415def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001416
Evan Cheng60ff8792010-10-11 22:03:18 +00001417def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1418def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1419def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001420
Evan Cheng60ff8792010-10-11 22:03:18 +00001421def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1422def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1423def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001424
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001425// ...with address register writeback:
1426class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1427 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001428 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1429 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1430 "$Rn.addr = $wb", []> {
1431 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001433}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001434class VST2QWB<bits<4> op7_4, string Dt>
1435 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001436 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001437 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1439 "$Rn.addr = $wb", []> {
1440 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001441 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001442}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001443
Owen Andersond2f37942010-11-02 21:16:58 +00001444def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1445def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1446def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001447
Owen Andersond2f37942010-11-02 21:16:58 +00001448def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1449def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1450def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001451
Evan Cheng60ff8792010-10-11 22:03:18 +00001452def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1453def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1454def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001455
Evan Cheng60ff8792010-10-11 22:03:18 +00001456def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1457def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1458def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001459
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001460// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001461def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1462def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1463def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1464def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1465def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1466def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001467
Bob Wilsonb36ec862009-08-06 18:47:44 +00001468// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001469class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1470 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001471 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1472 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1473 let Rm = 0b1111;
1474 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001475 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001476}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001477
Owen Andersona1a45fd2010-11-02 21:47:03 +00001478def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1479def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1480def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001481
Evan Cheng60ff8792010-10-11 22:03:18 +00001482def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1483def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1484def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001485
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001486// ...with address register writeback:
1487class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1488 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001489 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001490 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001491 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1492 "$Rn.addr = $wb", []> {
1493 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001494 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001495}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001496
Owen Andersona1a45fd2010-11-02 21:47:03 +00001497def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1498def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1499def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001500
Evan Cheng60ff8792010-10-11 22:03:18 +00001501def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1502def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1503def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001504
Bob Wilson7de68142011-02-07 17:43:15 +00001505// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001506def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1507def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1508def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1509def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1510def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1511def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001512
Evan Cheng60ff8792010-10-11 22:03:18 +00001513def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1514def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1515def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001516
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001517// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001518def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1519def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1520def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1521
Evan Cheng60ff8792010-10-11 22:03:18 +00001522def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1523def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1524def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001525
Bob Wilsonb36ec862009-08-06 18:47:44 +00001526// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001527class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1528 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001529 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1530 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001531 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001532 let Rm = 0b1111;
1533 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001534 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001535}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001536
Owen Andersona1a45fd2010-11-02 21:47:03 +00001537def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1538def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1539def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001540
Evan Cheng60ff8792010-10-11 22:03:18 +00001541def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1542def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1543def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001544
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001545// ...with address register writeback:
1546class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1547 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001548 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001549 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001550 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1551 "$Rn.addr = $wb", []> {
1552 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001553 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001554}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001555
Owen Andersona1a45fd2010-11-02 21:47:03 +00001556def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1557def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1558def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001559
Evan Cheng60ff8792010-10-11 22:03:18 +00001560def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1561def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1562def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001563
Bob Wilson7de68142011-02-07 17:43:15 +00001564// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001565def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1566def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1567def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1568def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1569def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1570def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001571
Evan Cheng60ff8792010-10-11 22:03:18 +00001572def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1573def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1574def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001575
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001576// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001577def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1578def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1579def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1580
Evan Cheng60ff8792010-10-11 22:03:18 +00001581def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1582def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1583def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001584
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001585} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1586
Bob Wilson8466fa12010-09-13 23:01:35 +00001587// Classes for VST*LN pseudo-instructions with multi-register operands.
1588// These are expanded to real instructions after register allocation.
1589class VSTQLNPseudo<InstrItinClass itin>
1590 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1591 itin, "">;
1592class VSTQLNWBPseudo<InstrItinClass itin>
1593 : PseudoNLdSt<(outs GPR:$wb),
1594 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1595 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1596class VSTQQLNPseudo<InstrItinClass itin>
1597 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1598 itin, "">;
1599class VSTQQLNWBPseudo<InstrItinClass itin>
1600 : PseudoNLdSt<(outs GPR:$wb),
1601 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1602 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1603class VSTQQQQLNPseudo<InstrItinClass itin>
1604 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1605 itin, "">;
1606class VSTQQQQLNWBPseudo<InstrItinClass itin>
1607 : PseudoNLdSt<(outs GPR:$wb),
1608 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1609 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1610
Bob Wilsonb07c1712009-10-07 21:53:04 +00001611// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001612class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1613 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001614 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001615 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001616 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1617 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001619 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001620}
Mon P Wang183c6272011-05-09 17:47:27 +00001621class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1622 PatFrag StoreOp, SDNode ExtractOp>
1623 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1624 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1625 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001626 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001627 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001628 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001629}
Bob Wilsond168cef2010-11-03 16:24:53 +00001630class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1631 : VSTQLNPseudo<IIC_VST1ln> {
1632 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1633 addrmode6:$addr)];
1634}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001635
Bob Wilsond168cef2010-11-03 16:24:53 +00001636def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1637 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001638 let Inst{7-5} = lane{2-0};
1639}
Bob Wilsond168cef2010-11-03 16:24:53 +00001640def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1641 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001642 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001644}
Mon P Wang183c6272011-05-09 17:47:27 +00001645
1646def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001647 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001648 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001649}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001650
Bob Wilsond168cef2010-11-03 16:24:53 +00001651def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1652def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1653def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001654
Bob Wilson746fa172010-12-10 22:13:32 +00001655def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1656 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1657def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1658 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1659
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001660// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001661class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1662 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001663 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001664 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001665 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001666 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001667 "$Rn.addr = $wb",
1668 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001669 addrmode6:$Rn, am6offset:$Rm))]> {
1670 let DecoderMethod = "DecodeVST1LN";
1671}
Bob Wilsonda525062011-02-25 06:42:42 +00001672class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1673 : VSTQLNWBPseudo<IIC_VST1lnu> {
1674 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1675 addrmode6:$addr, am6offset:$offset))];
1676}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001677
Bob Wilsonda525062011-02-25 06:42:42 +00001678def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1679 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001680 let Inst{7-5} = lane{2-0};
1681}
Bob Wilsonda525062011-02-25 06:42:42 +00001682def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1683 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001684 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001685 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001686}
Bob Wilsonda525062011-02-25 06:42:42 +00001687def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1688 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001689 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001690 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001691}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001692
Bob Wilsonda525062011-02-25 06:42:42 +00001693def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1694def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1695def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1696
1697let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001698
Bob Wilson8a3198b2009-09-01 18:51:56 +00001699// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001700class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001701 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001702 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1703 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001704 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001705 let Rm = 0b1111;
1706 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001707 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001708}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001709
Owen Andersonb20594f2010-11-02 22:18:18 +00001710def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1711 let Inst{7-5} = lane{2-0};
1712}
1713def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1714 let Inst{7-6} = lane{1-0};
1715}
1716def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1717 let Inst{7} = lane{0};
1718}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001719
Evan Cheng60ff8792010-10-11 22:03:18 +00001720def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1721def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1722def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001723
Bob Wilson41315282010-03-20 20:39:53 +00001724// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001725def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1726 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001728}
1729def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1730 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001731 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001732}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001733
Evan Cheng60ff8792010-10-11 22:03:18 +00001734def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1735def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001736
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001737// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001738class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001739 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001740 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001741 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001742 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001743 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001744 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001745 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001746}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001747
Owen Andersonb20594f2010-11-02 22:18:18 +00001748def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1749 let Inst{7-5} = lane{2-0};
1750}
1751def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1752 let Inst{7-6} = lane{1-0};
1753}
1754def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1755 let Inst{7} = lane{0};
1756}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001757
Evan Cheng60ff8792010-10-11 22:03:18 +00001758def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1759def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1760def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001761
Owen Andersonb20594f2010-11-02 22:18:18 +00001762def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1763 let Inst{7-6} = lane{1-0};
1764}
1765def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1766 let Inst{7} = lane{0};
1767}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001768
Evan Cheng60ff8792010-10-11 22:03:18 +00001769def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1770def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001771
Bob Wilson8a3198b2009-09-01 18:51:56 +00001772// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001773class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001774 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001775 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001776 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001777 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1778 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001779 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001780}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001781
Owen Andersonb20594f2010-11-02 22:18:18 +00001782def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1783 let Inst{7-5} = lane{2-0};
1784}
1785def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1786 let Inst{7-6} = lane{1-0};
1787}
1788def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1789 let Inst{7} = lane{0};
1790}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001791
Evan Cheng60ff8792010-10-11 22:03:18 +00001792def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1793def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1794def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001795
Bob Wilson41315282010-03-20 20:39:53 +00001796// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001797def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1798 let Inst{7-6} = lane{1-0};
1799}
1800def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1801 let Inst{7} = lane{0};
1802}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001803
Evan Cheng60ff8792010-10-11 22:03:18 +00001804def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1805def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001806
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001807// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001808class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001809 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001810 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001811 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001812 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001813 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001814 "$Rn.addr = $wb", []> {
1815 let DecoderMethod = "DecodeVST3LN";
1816}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001817
Owen Andersonb20594f2010-11-02 22:18:18 +00001818def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1819 let Inst{7-5} = lane{2-0};
1820}
1821def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1822 let Inst{7-6} = lane{1-0};
1823}
1824def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1825 let Inst{7} = lane{0};
1826}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001827
Evan Cheng60ff8792010-10-11 22:03:18 +00001828def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1829def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1830def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001831
Owen Andersonb20594f2010-11-02 22:18:18 +00001832def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1833 let Inst{7-6} = lane{1-0};
1834}
1835def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1836 let Inst{7} = lane{0};
1837}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001838
Evan Cheng60ff8792010-10-11 22:03:18 +00001839def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1840def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001841
Bob Wilson8a3198b2009-09-01 18:51:56 +00001842// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001843class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001844 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001845 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001846 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001847 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001848 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001849 let Rm = 0b1111;
1850 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001851 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001852}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001853
Owen Andersonb20594f2010-11-02 22:18:18 +00001854def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1855 let Inst{7-5} = lane{2-0};
1856}
1857def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1858 let Inst{7-6} = lane{1-0};
1859}
1860def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1861 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001862 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001863}
Bob Wilson56311392009-10-09 00:01:36 +00001864
Evan Cheng60ff8792010-10-11 22:03:18 +00001865def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1866def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1867def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001868
Bob Wilson41315282010-03-20 20:39:53 +00001869// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001870def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1871 let Inst{7-6} = lane{1-0};
1872}
1873def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1874 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001875 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001876}
Bob Wilson56311392009-10-09 00:01:36 +00001877
Evan Cheng60ff8792010-10-11 22:03:18 +00001878def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1879def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001880
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001881// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001882class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001883 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001884 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001885 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001886 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001887 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1888 "$Rn.addr = $wb", []> {
1889 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001890 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001891}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001892
Owen Andersonb20594f2010-11-02 22:18:18 +00001893def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1894 let Inst{7-5} = lane{2-0};
1895}
1896def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1897 let Inst{7-6} = lane{1-0};
1898}
1899def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1900 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001901 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001902}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001903
Evan Cheng60ff8792010-10-11 22:03:18 +00001904def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1905def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1906def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001907
Owen Andersonb20594f2010-11-02 22:18:18 +00001908def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1909 let Inst{7-6} = lane{1-0};
1910}
1911def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1912 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001913 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001914}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001915
Evan Cheng60ff8792010-10-11 22:03:18 +00001916def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1917def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001918
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001919} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001920
Bob Wilson205a5ca2009-07-08 18:11:30 +00001921
Bob Wilson5bafff32009-06-22 23:27:02 +00001922//===----------------------------------------------------------------------===//
1923// NEON pattern fragments
1924//===----------------------------------------------------------------------===//
1925
1926// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001927def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001928 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1929 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001930}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001931def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001932 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1933 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001934}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001935def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001936 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1937 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001938}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001939def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001940 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1941 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001942}]>;
1943
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001944// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001945def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001946 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1947 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001948}]>;
1949
Bob Wilson5bafff32009-06-22 23:27:02 +00001950// Translate lane numbers from Q registers to D subregs.
1951def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001953}]>;
1954def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001956}]>;
1957def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001959}]>;
1960
1961//===----------------------------------------------------------------------===//
1962// Instruction Classes
1963//===----------------------------------------------------------------------===//
1964
Bob Wilson4711d5c2010-12-13 23:02:37 +00001965// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001966class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001967 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1968 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001969 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1970 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1971 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001972class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001973 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1974 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001975 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1976 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1977 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001978
Bob Wilson69bfbd62010-02-17 22:42:54 +00001979// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001980class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001981 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001983 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001984 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1985 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1986 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001987class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001988 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001989 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1992 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1993 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994
Bob Wilson973a0742010-08-30 20:02:30 +00001995// Narrow 2-register operations.
1996class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1997 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1998 InstrItinClass itin, string OpcodeStr, string Dt,
1999 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002000 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2001 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2002 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002003
Bob Wilson5bafff32009-06-22 23:27:02 +00002004// Narrow 2-register intrinsics.
2005class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2006 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002008 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002009 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2010 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2011 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002013// Long 2-register operations (currently only used for VMOVL).
2014class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2015 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2016 InstrItinClass itin, string OpcodeStr, string Dt,
2017 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002018 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2019 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2020 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021
Bob Wilson04063562010-12-15 22:14:12 +00002022// Long 2-register intrinsics.
2023class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2024 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2025 InstrItinClass itin, string OpcodeStr, string Dt,
2026 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2027 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2028 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2029 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2030
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002031// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002032class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002033 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002034 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002035 OpcodeStr, Dt, "$Vd, $Vm",
2036 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002037class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002038 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002039 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2040 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2041 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002042
Bob Wilson4711d5c2010-12-13 23:02:37 +00002043// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002044class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002045 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002046 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002048 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2049 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2050 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002051 let isCommutable = Commutable;
2052}
2053// Same as N3VD but no data type.
2054class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2055 InstrItinClass itin, string OpcodeStr,
2056 ValueType ResTy, ValueType OpTy,
2057 SDNode OpNode, bit Commutable>
2058 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002059 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2060 OpcodeStr, "$Vd, $Vn, $Vm", "",
2061 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 let isCommutable = Commutable;
2063}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002064
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002065class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 InstrItinClass itin, string OpcodeStr, string Dt,
2067 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002068 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002069 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2070 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002071 [(set (Ty DPR:$Vd),
2072 (Ty (ShOp (Ty DPR:$Vn),
2073 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002074 let isCommutable = 0;
2075}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002076class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002078 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002079 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2080 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002081 [(set (Ty DPR:$Vd),
2082 (Ty (ShOp (Ty DPR:$Vn),
2083 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002084 let isCommutable = 0;
2085}
2086
Bob Wilson5bafff32009-06-22 23:27:02 +00002087class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002088 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002089 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002091 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2092 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2093 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002094 let isCommutable = Commutable;
2095}
2096class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2097 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002098 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002099 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002100 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2101 OpcodeStr, "$Vd, $Vn, $Vm", "",
2102 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 let isCommutable = Commutable;
2104}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002105class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002106 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002107 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002108 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002109 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2110 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002111 [(set (ResTy QPR:$Vd),
2112 (ResTy (ShOp (ResTy QPR:$Vn),
2113 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002114 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002115 let isCommutable = 0;
2116}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002119 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002120 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2121 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002122 [(set (ResTy QPR:$Vd),
2123 (ResTy (ShOp (ResTy QPR:$Vn),
2124 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002125 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002126 let isCommutable = 0;
2127}
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129// Basic 3-register intrinsics, both double- and quad-register.
2130class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002131 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002132 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002133 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002134 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2135 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2136 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002137 let isCommutable = Commutable;
2138}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002139class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002140 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002141 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002142 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2143 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002144 [(set (Ty DPR:$Vd),
2145 (Ty (IntOp (Ty DPR:$Vn),
2146 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002147 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002148 let isCommutable = 0;
2149}
David Goodwin658ea602009-09-25 18:38:29 +00002150class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002151 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002152 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002153 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2154 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002155 [(set (Ty DPR:$Vd),
2156 (Ty (IntOp (Ty DPR:$Vn),
2157 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002158 let isCommutable = 0;
2159}
Owen Anderson3557d002010-10-26 20:56:57 +00002160class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2161 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002162 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002163 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2164 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2165 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2166 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002167 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002168}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002169
Bob Wilson5bafff32009-06-22 23:27:02 +00002170class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002171 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002172 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002173 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002174 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2175 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2176 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 let isCommutable = Commutable;
2178}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002179class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 string OpcodeStr, string Dt,
2181 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002182 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002183 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2184 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 [(set (ResTy QPR:$Vd),
2186 (ResTy (IntOp (ResTy QPR:$Vn),
2187 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002188 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002189 let isCommutable = 0;
2190}
David Goodwin658ea602009-09-25 18:38:29 +00002191class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 string OpcodeStr, string Dt,
2193 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002194 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002195 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2196 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 [(set (ResTy QPR:$Vd),
2198 (ResTy (IntOp (ResTy QPR:$Vn),
2199 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002200 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201 let isCommutable = 0;
2202}
Owen Anderson3557d002010-10-26 20:56:57 +00002203class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2204 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002205 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002206 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2207 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2208 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2209 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002210 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002211}
Bob Wilson5bafff32009-06-22 23:27:02 +00002212
Bob Wilson4711d5c2010-12-13 23:02:37 +00002213// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002214class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002216 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002217 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002218 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2219 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2220 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2221 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2222
David Goodwin658ea602009-09-25 18:38:29 +00002223class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002224 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002225 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002226 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002227 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002228 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002229 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002230 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002232 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002233 (Ty (MulOp DPR:$Vn,
2234 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002235 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002236class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 string OpcodeStr, string Dt,
2238 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002239 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002240 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002241 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002242 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002243 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002244 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002245 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002246 (Ty (MulOp DPR:$Vn,
2247 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002248 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002249
Bob Wilson5bafff32009-06-22 23:27:02 +00002250class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002252 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002254 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2255 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2256 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2257 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002258class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002260 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002261 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002263 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002264 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002265 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002266 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002267 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002268 (ResTy (MulOp QPR:$Vn,
2269 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002270 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002271class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 string OpcodeStr, string Dt,
2273 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002274 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002275 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002276 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002277 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002278 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002279 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002280 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002281 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 (ResTy (MulOp QPR:$Vn,
2283 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002284 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002286// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2287class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2288 InstrItinClass itin, string OpcodeStr, string Dt,
2289 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2290 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002291 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2292 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2293 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2294 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002295class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2296 InstrItinClass itin, string OpcodeStr, string Dt,
2297 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2298 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002299 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2300 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2301 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2302 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002303
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// Neon 3-argument intrinsics, both double- and quad-register.
2305// The destination register is also used as the first source operand register.
2306class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002307 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002308 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2311 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2312 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2313 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002316 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002318 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2319 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2320 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2321 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002323// Long Multiply-Add/Sub operations.
2324class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2325 InstrItinClass itin, string OpcodeStr, string Dt,
2326 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2327 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002328 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2329 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2330 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2331 (TyQ (MulOp (TyD DPR:$Vn),
2332 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002333class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2334 InstrItinClass itin, string OpcodeStr, string Dt,
2335 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002336 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002337 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002338 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002339 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002340 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002341 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002342 (TyQ (MulOp (TyD DPR:$Vn),
2343 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002344 imm:$lane))))))]>;
2345class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2346 InstrItinClass itin, string OpcodeStr, string Dt,
2347 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002348 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002349 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002350 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002351 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002353 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 (TyQ (MulOp (TyD DPR:$Vn),
2355 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002356 imm:$lane))))))]>;
2357
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002358// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2359class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2360 InstrItinClass itin, string OpcodeStr, string Dt,
2361 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2362 SDNode OpNode>
2363 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002364 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2365 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2366 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2367 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2368 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002369
Bob Wilson5bafff32009-06-22 23:27:02 +00002370// Neon Long 3-argument intrinsic. The destination register is
2371// a quad-register and is also used as the first source operand register.
2372class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002374 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002376 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2377 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2378 [(set QPR:$Vd,
2379 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002380class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002381 string OpcodeStr, string Dt,
2382 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002383 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002384 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002385 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002386 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002387 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002388 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002389 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002390 (OpTy DPR:$Vn),
2391 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002392 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002393class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2394 InstrItinClass itin, string OpcodeStr, string Dt,
2395 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002396 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002398 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002399 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002400 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002402 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 (OpTy DPR:$Vn),
2404 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002405 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002406
Bob Wilson5bafff32009-06-22 23:27:02 +00002407// Narrowing 3-register intrinsics.
2408class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 Intrinsic IntOp, bit Commutable>
2411 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002412 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2413 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2414 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 let isCommutable = Commutable;
2416}
2417
Bob Wilson04d6c282010-08-29 05:57:34 +00002418// Long 3-register operations.
2419class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2420 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002421 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2422 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002423 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2424 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2425 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002426 let isCommutable = Commutable;
2427}
2428class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2429 InstrItinClass itin, string OpcodeStr, string Dt,
2430 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002431 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002432 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2433 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002434 [(set QPR:$Vd,
2435 (TyQ (OpNode (TyD DPR:$Vn),
2436 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002437class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2438 InstrItinClass itin, string OpcodeStr, string Dt,
2439 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002440 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002441 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2442 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002443 [(set QPR:$Vd,
2444 (TyQ (OpNode (TyD DPR:$Vn),
2445 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002446
2447// Long 3-register operations with explicitly extended operands.
2448class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2449 InstrItinClass itin, string OpcodeStr, string Dt,
2450 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2451 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002452 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002453 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2454 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2455 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2456 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002457 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002458}
2459
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002460// Long 3-register intrinsics with explicit extend (VABDL).
2461class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2462 InstrItinClass itin, string OpcodeStr, string Dt,
2463 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2464 bit Commutable>
2465 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002466 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2467 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2468 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2469 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002470 let isCommutable = Commutable;
2471}
2472
Bob Wilson5bafff32009-06-22 23:27:02 +00002473// Long 3-register intrinsics.
2474class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 InstrItinClass itin, string OpcodeStr, string Dt,
2476 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002477 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002478 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2479 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2480 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 let isCommutable = Commutable;
2482}
David Goodwin658ea602009-09-25 18:38:29 +00002483class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 string OpcodeStr, string Dt,
2485 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002486 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002487 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2488 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002489 [(set (ResTy QPR:$Vd),
2490 (ResTy (IntOp (OpTy DPR:$Vn),
2491 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002492 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002493class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2494 InstrItinClass itin, string OpcodeStr, string Dt,
2495 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002496 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002497 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2498 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002499 [(set (ResTy QPR:$Vd),
2500 (ResTy (IntOp (OpTy DPR:$Vn),
2501 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002502 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002503
Bob Wilson04d6c282010-08-29 05:57:34 +00002504// Wide 3-register operations.
2505class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2506 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2507 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002509 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2510 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2511 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2512 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 let isCommutable = Commutable;
2514}
2515
2516// Pairwise long 2-register intrinsics, both double- and quad-register.
2517class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 bits<2> op17_16, bits<5> op11_7, bit op4,
2519 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2522 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2523 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002525 bits<2> op17_16, bits<5> op11_7, bit op4,
2526 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002528 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2529 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2530 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002531
2532// Pairwise long 2-register accumulate intrinsics,
2533// both double- and quad-register.
2534// The destination register is also used as the first source operand register.
2535class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002536 bits<2> op17_16, bits<5> op11_7, bit op4,
2537 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2539 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002540 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2541 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2542 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002543class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 bits<2> op17_16, bits<5> op11_7, bit op4,
2545 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002546 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2547 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002548 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2549 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2550 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002551
2552// Shift by immediate,
2553// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002554class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002555 Format f, InstrItinClass itin, Operand ImmTy,
2556 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002557 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002558 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2560 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002561class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002562 Format f, InstrItinClass itin, Operand ImmTy,
2563 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002564 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002565 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002566 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2567 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002568
Johnny Chen6c8648b2010-03-17 23:26:50 +00002569// Long shift by immediate.
2570class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2571 string OpcodeStr, string Dt,
2572 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2573 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002574 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2575 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2576 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002577 (i32 imm:$SIMM))))]>;
2578
Bob Wilson5bafff32009-06-22 23:27:02 +00002579// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002580class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002582 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002583 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002584 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002585 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2586 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002587 (i32 imm:$SIMM))))]>;
2588
2589// Shift right by immediate and accumulate,
2590// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002591class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002592 Operand ImmTy, string OpcodeStr, string Dt,
2593 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002594 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002595 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002596 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2597 [(set DPR:$Vd, (Ty (add DPR:$src1,
2598 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002599class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002600 Operand ImmTy, string OpcodeStr, string Dt,
2601 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002602 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002603 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002604 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2605 [(set QPR:$Vd, (Ty (add QPR:$src1,
2606 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
2608// Shift by immediate and insert,
2609// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002610class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002611 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2612 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002613 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002614 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002615 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2616 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002617class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002618 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2619 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002620 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002621 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002622 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2623 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624
2625// Convert, with fractional bits immediate,
2626// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002627class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002630 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002631 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2632 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2633 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002634class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002636 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002637 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002638 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2639 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2640 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002641
2642//===----------------------------------------------------------------------===//
2643// Multiclasses
2644//===----------------------------------------------------------------------===//
2645
Bob Wilson916ac5b2009-10-03 04:44:16 +00002646// Abbreviations used in multiclass suffixes:
2647// Q = quarter int (8 bit) elements
2648// H = half int (16 bit) elements
2649// S = single int (32 bit) elements
2650// D = double int (64 bit) elements
2651
Bob Wilson094dd802010-12-18 00:42:58 +00002652// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002653
Bob Wilson094dd802010-12-18 00:42:58 +00002654// Neon 2-register comparisons.
2655// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002656multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2657 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002658 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002659 // 64-bit vector types.
2660 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002661 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002662 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002663 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002664 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002665 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002666 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002667 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002668 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002669 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002670 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002671 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002672 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002673 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002674 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002675 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002676 let Inst{10} = 1; // overwrite F = 1
2677 }
2678
2679 // 128-bit vector types.
2680 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002681 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002682 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002683 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002684 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002685 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002686 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002687 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002688 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002690 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002691 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002692 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002693 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002694 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002695 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002696 let Inst{10} = 1; // overwrite F = 1
2697 }
2698}
2699
Bob Wilson094dd802010-12-18 00:42:58 +00002700
2701// Neon 2-register vector intrinsics,
2702// element sizes of 8, 16 and 32 bits:
2703multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2704 bits<5> op11_7, bit op4,
2705 InstrItinClass itinD, InstrItinClass itinQ,
2706 string OpcodeStr, string Dt, Intrinsic IntOp> {
2707 // 64-bit vector types.
2708 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2709 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2710 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2711 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2712 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2713 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2714
2715 // 128-bit vector types.
2716 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2717 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2718 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2719 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2720 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2721 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2722}
2723
2724
2725// Neon Narrowing 2-register vector operations,
2726// source operand element sizes of 16, 32 and 64 bits:
2727multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2728 bits<5> op11_7, bit op6, bit op4,
2729 InstrItinClass itin, string OpcodeStr, string Dt,
2730 SDNode OpNode> {
2731 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2732 itin, OpcodeStr, !strconcat(Dt, "16"),
2733 v8i8, v8i16, OpNode>;
2734 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2735 itin, OpcodeStr, !strconcat(Dt, "32"),
2736 v4i16, v4i32, OpNode>;
2737 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2738 itin, OpcodeStr, !strconcat(Dt, "64"),
2739 v2i32, v2i64, OpNode>;
2740}
2741
2742// Neon Narrowing 2-register vector intrinsics,
2743// source operand element sizes of 16, 32 and 64 bits:
2744multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2745 bits<5> op11_7, bit op6, bit op4,
2746 InstrItinClass itin, string OpcodeStr, string Dt,
2747 Intrinsic IntOp> {
2748 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2749 itin, OpcodeStr, !strconcat(Dt, "16"),
2750 v8i8, v8i16, IntOp>;
2751 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2752 itin, OpcodeStr, !strconcat(Dt, "32"),
2753 v4i16, v4i32, IntOp>;
2754 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2755 itin, OpcodeStr, !strconcat(Dt, "64"),
2756 v2i32, v2i64, IntOp>;
2757}
2758
2759
2760// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2761// source operand element sizes of 16, 32 and 64 bits:
2762multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2763 string OpcodeStr, string Dt, SDNode OpNode> {
2764 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2765 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2766 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2767 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2768 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2769 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2770}
2771
2772
Bob Wilson5bafff32009-06-22 23:27:02 +00002773// Neon 3-register vector operations.
2774
2775// First with only element sizes of 8, 16 and 32 bits:
2776multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002777 InstrItinClass itinD16, InstrItinClass itinD32,
2778 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 string OpcodeStr, string Dt,
2780 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002782 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "8"),
2784 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002785 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002786 OpcodeStr, !strconcat(Dt, "16"),
2787 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002788 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002789 OpcodeStr, !strconcat(Dt, "32"),
2790 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791
2792 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002793 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002794 OpcodeStr, !strconcat(Dt, "8"),
2795 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002796 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002797 OpcodeStr, !strconcat(Dt, "16"),
2798 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002799 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002800 OpcodeStr, !strconcat(Dt, "32"),
2801 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002802}
2803
Evan Chengf81bf152009-11-23 21:57:23 +00002804multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2805 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2806 v4i16, ShOp>;
2807 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002808 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002809 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002810 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002811 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002812 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002813}
2814
Bob Wilson5bafff32009-06-22 23:27:02 +00002815// ....then also with element size 64 bits:
2816multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002817 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 string OpcodeStr, string Dt,
2819 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002820 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002822 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "64"),
2824 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002825 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 OpcodeStr, !strconcat(Dt, "64"),
2827 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002828}
2829
2830
Bob Wilson5bafff32009-06-22 23:27:02 +00002831// Neon 3-register vector intrinsics.
2832
2833// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002834multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002835 InstrItinClass itinD16, InstrItinClass itinD32,
2836 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 string OpcodeStr, string Dt,
2838 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002840 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002842 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002843 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002844 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 v2i32, v2i32, IntOp, Commutable>;
2846
2847 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002848 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002849 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002851 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002852 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 v4i32, v4i32, IntOp, Commutable>;
2854}
Owen Anderson3557d002010-10-26 20:56:57 +00002855multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2856 InstrItinClass itinD16, InstrItinClass itinD32,
2857 InstrItinClass itinQ16, InstrItinClass itinQ32,
2858 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002859 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002860 // 64-bit vector types.
2861 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2862 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002863 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002864 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2865 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002866 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002867
2868 // 128-bit vector types.
2869 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2870 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002871 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002872 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2873 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002874 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002875}
Bob Wilson5bafff32009-06-22 23:27:02 +00002876
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002877multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002878 InstrItinClass itinD16, InstrItinClass itinD32,
2879 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002881 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002883 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002885 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002887 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002889}
2890
Bob Wilson5bafff32009-06-22 23:27:02 +00002891// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002892multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002893 InstrItinClass itinD16, InstrItinClass itinD32,
2894 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 string OpcodeStr, string Dt,
2896 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002897 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002899 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002900 OpcodeStr, !strconcat(Dt, "8"),
2901 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002902 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 OpcodeStr, !strconcat(Dt, "8"),
2904 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905}
Owen Anderson3557d002010-10-26 20:56:57 +00002906multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2907 InstrItinClass itinD16, InstrItinClass itinD32,
2908 InstrItinClass itinQ16, InstrItinClass itinQ32,
2909 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002910 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002911 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002912 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002913 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2914 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002915 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002916 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2917 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002918 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002919}
2920
Bob Wilson5bafff32009-06-22 23:27:02 +00002921
2922// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002923multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002924 InstrItinClass itinD16, InstrItinClass itinD32,
2925 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 string OpcodeStr, string Dt,
2927 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002928 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002930 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002931 OpcodeStr, !strconcat(Dt, "64"),
2932 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002933 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002934 OpcodeStr, !strconcat(Dt, "64"),
2935 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002936}
Owen Anderson3557d002010-10-26 20:56:57 +00002937multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2938 InstrItinClass itinD16, InstrItinClass itinD32,
2939 InstrItinClass itinQ16, InstrItinClass itinQ32,
2940 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002941 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002942 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002943 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002944 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2945 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002946 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002947 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2948 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002949 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002950}
Bob Wilson5bafff32009-06-22 23:27:02 +00002951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952// Neon Narrowing 3-register vector intrinsics,
2953// source operand element sizes of 16, 32 and 64 bits:
2954multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 string OpcodeStr, string Dt,
2956 Intrinsic IntOp, bit Commutable = 0> {
2957 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2958 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002960 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2961 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002962 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002963 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2964 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002965 v2i32, v2i64, IntOp, Commutable>;
2966}
2967
2968
Bob Wilson04d6c282010-08-29 05:57:34 +00002969// Neon Long 3-register vector operations.
2970
2971multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2972 InstrItinClass itin16, InstrItinClass itin32,
2973 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002974 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002975 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2976 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002977 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002978 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002979 OpcodeStr, !strconcat(Dt, "16"),
2980 v4i32, v4i16, OpNode, Commutable>;
2981 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2982 OpcodeStr, !strconcat(Dt, "32"),
2983 v2i64, v2i32, OpNode, Commutable>;
2984}
2985
2986multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2987 InstrItinClass itin, string OpcodeStr, string Dt,
2988 SDNode OpNode> {
2989 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2990 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2991 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2992 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2993}
2994
2995multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2996 InstrItinClass itin16, InstrItinClass itin32,
2997 string OpcodeStr, string Dt,
2998 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2999 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3000 OpcodeStr, !strconcat(Dt, "8"),
3001 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003002 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003003 OpcodeStr, !strconcat(Dt, "16"),
3004 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3005 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3006 OpcodeStr, !strconcat(Dt, "32"),
3007 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003008}
3009
Bob Wilson5bafff32009-06-22 23:27:02 +00003010// Neon Long 3-register vector intrinsics.
3011
3012// First with only element sizes of 16 and 32 bits:
3013multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003014 InstrItinClass itin16, InstrItinClass itin32,
3015 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003016 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003017 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 OpcodeStr, !strconcat(Dt, "16"),
3019 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003020 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 OpcodeStr, !strconcat(Dt, "32"),
3022 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003023}
3024
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003025multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 InstrItinClass itin, string OpcodeStr, string Dt,
3027 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003028 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003030 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003031 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003032}
3033
Bob Wilson5bafff32009-06-22 23:27:02 +00003034// ....then also with element size of 8 bits:
3035multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003036 InstrItinClass itin16, InstrItinClass itin32,
3037 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003038 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003039 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003041 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "8"),
3043 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044}
3045
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003046// ....with explicit extend (VABDL).
3047multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3048 InstrItinClass itin, string OpcodeStr, string Dt,
3049 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3050 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3051 OpcodeStr, !strconcat(Dt, "8"),
3052 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003053 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003054 OpcodeStr, !strconcat(Dt, "16"),
3055 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3056 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3057 OpcodeStr, !strconcat(Dt, "32"),
3058 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3059}
3060
Bob Wilson5bafff32009-06-22 23:27:02 +00003061
3062// Neon Wide 3-register vector intrinsics,
3063// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003064multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3065 string OpcodeStr, string Dt,
3066 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3067 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3068 OpcodeStr, !strconcat(Dt, "8"),
3069 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3070 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3071 OpcodeStr, !strconcat(Dt, "16"),
3072 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3073 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3074 OpcodeStr, !strconcat(Dt, "32"),
3075 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003076}
3077
3078
3079// Neon Multiply-Op vector operations,
3080// element sizes of 8, 16 and 32 bits:
3081multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003082 InstrItinClass itinD16, InstrItinClass itinD32,
3083 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003084 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003086 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003087 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003088 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003089 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003090 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092
3093 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003094 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003096 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003097 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003098 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003100}
3101
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003102multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003103 InstrItinClass itinD16, InstrItinClass itinD32,
3104 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003106 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003108 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003110 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003111 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3112 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003113 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003114 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3115 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003116}
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003118// Neon Intrinsic-Op vector operations,
3119// element sizes of 8, 16 and 32 bits:
3120multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3121 InstrItinClass itinD, InstrItinClass itinQ,
3122 string OpcodeStr, string Dt, Intrinsic IntOp,
3123 SDNode OpNode> {
3124 // 64-bit vector types.
3125 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3126 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3127 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3128 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3129 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3130 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3131
3132 // 128-bit vector types.
3133 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3134 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3135 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3136 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3137 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3138 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3139}
3140
Bob Wilson5bafff32009-06-22 23:27:02 +00003141// Neon 3-argument intrinsics,
3142// element sizes of 8, 16 and 32 bits:
3143multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003144 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003147 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003148 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003149 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003150 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003151 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003152 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153
3154 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003155 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003156 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003157 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003158 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003159 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003160 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161}
3162
3163
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003164// Neon Long Multiply-Op vector operations,
3165// element sizes of 8, 16 and 32 bits:
3166multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3167 InstrItinClass itin16, InstrItinClass itin32,
3168 string OpcodeStr, string Dt, SDNode MulOp,
3169 SDNode OpNode> {
3170 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3171 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3172 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3173 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3174 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3175 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3176}
3177
3178multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3179 string Dt, SDNode MulOp, SDNode OpNode> {
3180 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3181 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3182 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3183 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3184}
3185
3186
Bob Wilson5bafff32009-06-22 23:27:02 +00003187// Neon Long 3-argument intrinsics.
3188
3189// First with only element sizes of 16 and 32 bits:
3190multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003191 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003193 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003195 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003197}
3198
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003199multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003201 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003203 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003205}
3206
Bob Wilson5bafff32009-06-22 23:27:02 +00003207// ....then also with element size of 8 bits:
3208multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003209 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003211 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3212 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003213 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003214}
3215
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003216// ....with explicit extend (VABAL).
3217multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3218 InstrItinClass itin, string OpcodeStr, string Dt,
3219 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3220 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3221 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3222 IntOp, ExtOp, OpNode>;
3223 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3224 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3225 IntOp, ExtOp, OpNode>;
3226 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3227 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3228 IntOp, ExtOp, OpNode>;
3229}
3230
Bob Wilson5bafff32009-06-22 23:27:02 +00003231
Bob Wilson5bafff32009-06-22 23:27:02 +00003232// Neon Pairwise long 2-register intrinsics,
3233// element sizes of 8, 16 and 32 bits:
3234multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3235 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 // 64-bit vector types.
3238 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003240 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245 // 128-bit vector types.
3246 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252}
3253
3254
3255// Neon Pairwise long 2-register accumulate intrinsics,
3256// element sizes of 8, 16 and 32 bits:
3257multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3258 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003259 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003260 // 64-bit vector types.
3261 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003262 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003263 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267
3268 // 128-bit vector types.
3269 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003273 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003274 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275}
3276
3277
3278// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003279// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003280// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003281multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3282 InstrItinClass itin, string OpcodeStr, string Dt,
3283 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003284 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003285 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003286 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003287 let Inst{21-19} = 0b001; // imm6 = 001xxx
3288 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003289 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003291 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3292 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003293 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003295 let Inst{21} = 0b1; // imm6 = 1xxxxx
3296 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003297 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003299 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
3301 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003302 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003303 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003304 let Inst{21-19} = 0b001; // imm6 = 001xxx
3305 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003306 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003308 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3309 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003310 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003311 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003312 let Inst{21} = 0b1; // imm6 = 1xxxxx
3313 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003314 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3315 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3316 // imm6 = xxxxxx
3317}
3318multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3319 InstrItinClass itin, string OpcodeStr, string Dt,
3320 SDNode OpNode> {
3321 // 64-bit vector types.
3322 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3323 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3324 let Inst{21-19} = 0b001; // imm6 = 001xxx
3325 }
3326 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3327 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3328 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3329 }
3330 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3331 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3332 let Inst{21} = 0b1; // imm6 = 1xxxxx
3333 }
3334 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3335 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3336 // imm6 = xxxxxx
3337
3338 // 128-bit vector types.
3339 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3340 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3341 let Inst{21-19} = 0b001; // imm6 = 001xxx
3342 }
3343 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3344 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3345 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3346 }
3347 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3348 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3349 let Inst{21} = 0b1; // imm6 = 1xxxxx
3350 }
3351 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003352 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003353 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003354}
3355
Bob Wilson5bafff32009-06-22 23:27:02 +00003356// Neon Shift-Accumulate vector operations,
3357// element sizes of 8, 16, 32 and 64 bits:
3358multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003359 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003361 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003363 let Inst{21-19} = 0b001; // imm6 = 001xxx
3364 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003365 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003367 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3368 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003369 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003371 let Inst{21} = 0b1; // imm6 = 1xxxxx
3372 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003373 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003375 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003376
3377 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003378 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003379 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003380 let Inst{21-19} = 0b001; // imm6 = 001xxx
3381 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003382 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003384 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3385 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003386 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003388 let Inst{21} = 0b1; // imm6 = 1xxxxx
3389 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003390 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003391 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003392 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003393}
3394
Bob Wilson5bafff32009-06-22 23:27:02 +00003395// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003396// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003397// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003398multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3399 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003400 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003401 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3402 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003403 let Inst{21-19} = 0b001; // imm6 = 001xxx
3404 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003405 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3406 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003407 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3408 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003409 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3410 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003411 let Inst{21} = 0b1; // imm6 = 1xxxxx
3412 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003413 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3414 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003415 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003416
3417 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003418 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3419 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003420 let Inst{21-19} = 0b001; // imm6 = 001xxx
3421 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003422 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3423 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003424 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3425 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003426 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3427 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003428 let Inst{21} = 0b1; // imm6 = 1xxxxx
3429 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003430 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3431 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3432 // imm6 = xxxxxx
3433}
3434multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3435 string OpcodeStr> {
3436 // 64-bit vector types.
3437 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3438 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3439 let Inst{21-19} = 0b001; // imm6 = 001xxx
3440 }
3441 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3442 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3443 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3444 }
3445 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3446 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3447 let Inst{21} = 0b1; // imm6 = 1xxxxx
3448 }
3449 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3450 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3451 // imm6 = xxxxxx
3452
3453 // 128-bit vector types.
3454 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3455 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3456 let Inst{21-19} = 0b001; // imm6 = 001xxx
3457 }
3458 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3459 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3460 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3461 }
3462 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3463 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3464 let Inst{21} = 0b1; // imm6 = 1xxxxx
3465 }
3466 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3467 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003468 // imm6 = xxxxxx
3469}
3470
3471// Neon Shift Long operations,
3472// element sizes of 8, 16, 32 bits:
3473multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003475 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003477 let Inst{21-19} = 0b001; // imm6 = 001xxx
3478 }
3479 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003481 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3482 }
3483 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003484 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003485 let Inst{21} = 0b1; // imm6 = 1xxxxx
3486 }
3487}
3488
3489// Neon Shift Narrow operations,
3490// element sizes of 16, 32, 64 bits:
3491multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003492 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003493 SDNode OpNode> {
3494 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003495 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003496 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003497 let Inst{21-19} = 0b001; // imm6 = 001xxx
3498 }
3499 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003500 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003501 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003502 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3503 }
3504 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003505 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003506 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003507 let Inst{21} = 0b1; // imm6 = 1xxxxx
3508 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003509}
3510
3511//===----------------------------------------------------------------------===//
3512// Instruction Definitions.
3513//===----------------------------------------------------------------------===//
3514
3515// Vector Add Operations.
3516
3517// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003518defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003519 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003520def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003521 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003522def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003523 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003525defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3526 "vaddl", "s", add, sext, 1>;
3527defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3528 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003529// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003530defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3531defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003532// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003533defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3534 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3535 "vhadd", "s", int_arm_neon_vhadds, 1>;
3536defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3537 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3538 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003539// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003540defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3541 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3542 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3543defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3544 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3545 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003546// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003547defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3548 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3549 "vqadd", "s", int_arm_neon_vqadds, 1>;
3550defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3551 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3552 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003553// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003554defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3555 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003556// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003557defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3558 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559
3560// Vector Multiply Operations.
3561
3562// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003563defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003565def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3566 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3567def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3568 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003569def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003570 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003571def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003572 v4f32, v4f32, fmul, 1>;
3573defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3574def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3575def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3576 v2f32, fmul>;
3577
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003578def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3579 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3580 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3581 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003582 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003583 (SubReg_i16_lane imm:$lane)))>;
3584def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3585 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3586 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3587 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003588 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589 (SubReg_i32_lane imm:$lane)))>;
3590def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3591 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3592 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3593 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003594 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003595 (SubReg_i32_lane imm:$lane)))>;
3596
Bob Wilson5bafff32009-06-22 23:27:02 +00003597// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003598defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003599 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003600 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003601defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3602 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003603 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003604def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003605 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3606 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003607 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3608 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003609 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003610 (SubReg_i16_lane imm:$lane)))>;
3611def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003612 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3613 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003614 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3615 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003616 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617 (SubReg_i32_lane imm:$lane)))>;
3618
Bob Wilson5bafff32009-06-22 23:27:02 +00003619// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003620defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3621 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003622 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003623defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3624 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003625 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003626def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003627 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3628 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003629 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3630 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003631 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003632 (SubReg_i16_lane imm:$lane)))>;
3633def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003634 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3635 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003636 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3637 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003638 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003639 (SubReg_i32_lane imm:$lane)))>;
3640
Bob Wilson5bafff32009-06-22 23:27:02 +00003641// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003642defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3643 "vmull", "s", NEONvmulls, 1>;
3644defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3645 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003646def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003647 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003648defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3649defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003650
Bob Wilson5bafff32009-06-22 23:27:02 +00003651// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003652defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3653 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3654defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3655 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656
3657// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3658
3659// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003660defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3662def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003663 v2f32, fmul_su, fadd_mlx>,
3664 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003665def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003666 v4f32, fmul_su, fadd_mlx>,
3667 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003668defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3670def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003671 v2f32, fmul_su, fadd_mlx>,
3672 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003673def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003674 v4f32, v2f32, fmul_su, fadd_mlx>,
3675 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003676
3677def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003678 (mul (v8i16 QPR:$src2),
3679 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3680 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003681 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003682 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003683 (SubReg_i16_lane imm:$lane)))>;
3684
3685def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003686 (mul (v4i32 QPR:$src2),
3687 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3688 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003689 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003690 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003691 (SubReg_i32_lane imm:$lane)))>;
3692
Evan Cheng48575f62010-12-05 22:04:16 +00003693def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3694 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003695 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003696 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3697 (v4f32 QPR:$src2),
3698 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003699 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003700 (SubReg_i32_lane imm:$lane)))>,
3701 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003702
Bob Wilson5bafff32009-06-22 23:27:02 +00003703// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003704defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3705 "vmlal", "s", NEONvmulls, add>;
3706defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3707 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003708
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003709defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3710defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003711
Bob Wilson5bafff32009-06-22 23:27:02 +00003712// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003713defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003714 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003715defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003716
Bob Wilson5bafff32009-06-22 23:27:02 +00003717// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003718defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003719 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3720def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003721 v2f32, fmul_su, fsub_mlx>,
3722 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003723def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003724 v4f32, fmul_su, fsub_mlx>,
3725 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003726defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003727 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3728def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003729 v2f32, fmul_su, fsub_mlx>,
3730 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003731def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003732 v4f32, v2f32, fmul_su, fsub_mlx>,
3733 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003734
3735def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003736 (mul (v8i16 QPR:$src2),
3737 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3738 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003739 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003740 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003741 (SubReg_i16_lane imm:$lane)))>;
3742
3743def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003744 (mul (v4i32 QPR:$src2),
3745 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3746 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003747 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003748 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003749 (SubReg_i32_lane imm:$lane)))>;
3750
Evan Cheng48575f62010-12-05 22:04:16 +00003751def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3752 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003753 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3754 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003755 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003756 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003757 (SubReg_i32_lane imm:$lane)))>,
3758 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003759
Bob Wilson5bafff32009-06-22 23:27:02 +00003760// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003761defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3762 "vmlsl", "s", NEONvmulls, sub>;
3763defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3764 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003765
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003766defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3767defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003768
Bob Wilson5bafff32009-06-22 23:27:02 +00003769// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003770defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003771 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003772defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003773
3774// Vector Subtract Operations.
3775
3776// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003777defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003778 "vsub", "i", sub, 0>;
3779def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003780 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003781def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003782 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003783// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003784defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3785 "vsubl", "s", sub, sext, 0>;
3786defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3787 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003788// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003789defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3790defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003792defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003793 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003794 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003795defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003796 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003797 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003798// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003799defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003800 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003801 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003802defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003803 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003804 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003805// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003806defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3807 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003808// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003809defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3810 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003811
3812// Vector Comparisons.
3813
3814// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003815defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3816 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003817def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003818 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003819def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003820 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003821
Johnny Chen363ac582010-02-23 01:42:58 +00003822defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003823 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003824
Bob Wilson5bafff32009-06-22 23:27:02 +00003825// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003826defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3827 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003828defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003829 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003830def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3831 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003832def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003833 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003834
Johnny Chen363ac582010-02-23 01:42:58 +00003835defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003836 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003837defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003838 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003839
Bob Wilson5bafff32009-06-22 23:27:02 +00003840// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003841defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3842 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3843defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3844 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003845def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003846 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003847def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003848 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003849
Johnny Chen363ac582010-02-23 01:42:58 +00003850defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003851 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003852defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003853 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003854
Bob Wilson5bafff32009-06-22 23:27:02 +00003855// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003856def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3857 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3858def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3859 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003860// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003861def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3862 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3863def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3864 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003865// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003866defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003867 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003868
3869// Vector Bitwise Operations.
3870
Bob Wilsoncba270d2010-07-13 21:16:48 +00003871def vnotd : PatFrag<(ops node:$in),
3872 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3873def vnotq : PatFrag<(ops node:$in),
3874 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003875
3876
Bob Wilson5bafff32009-06-22 23:27:02 +00003877// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003878def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3879 v2i32, v2i32, and, 1>;
3880def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3881 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003882
3883// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003884def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3885 v2i32, v2i32, xor, 1>;
3886def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3887 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888
3889// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003890def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3891 v2i32, v2i32, or, 1>;
3892def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3893 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003894
Owen Andersond9668172010-11-03 22:44:51 +00003895def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003896 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003897 IIC_VMOVImm,
3898 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3899 [(set DPR:$Vd,
3900 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3901 let Inst{9} = SIMM{9};
3902}
3903
Owen Anderson080c0922010-11-05 19:27:46 +00003904def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003905 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003906 IIC_VMOVImm,
3907 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3908 [(set DPR:$Vd,
3909 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003910 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003911}
3912
3913def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003914 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003915 IIC_VMOVImm,
3916 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3917 [(set QPR:$Vd,
3918 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3919 let Inst{9} = SIMM{9};
3920}
3921
Owen Anderson080c0922010-11-05 19:27:46 +00003922def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003923 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003924 IIC_VMOVImm,
3925 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3926 [(set QPR:$Vd,
3927 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003928 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003929}
3930
3931
Bob Wilson5bafff32009-06-22 23:27:02 +00003932// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003933def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3934 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3935 "vbic", "$Vd, $Vn, $Vm", "",
3936 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3937 (vnotd DPR:$Vm))))]>;
3938def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3939 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3940 "vbic", "$Vd, $Vn, $Vm", "",
3941 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3942 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003943
Owen Anderson080c0922010-11-05 19:27:46 +00003944def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003945 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003946 IIC_VMOVImm,
3947 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3948 [(set DPR:$Vd,
3949 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3950 let Inst{9} = SIMM{9};
3951}
3952
3953def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003954 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003955 IIC_VMOVImm,
3956 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3957 [(set DPR:$Vd,
3958 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3959 let Inst{10-9} = SIMM{10-9};
3960}
3961
3962def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003963 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003964 IIC_VMOVImm,
3965 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3966 [(set QPR:$Vd,
3967 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3968 let Inst{9} = SIMM{9};
3969}
3970
3971def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003972 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003973 IIC_VMOVImm,
3974 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3975 [(set QPR:$Vd,
3976 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3977 let Inst{10-9} = SIMM{10-9};
3978}
3979
Bob Wilson5bafff32009-06-22 23:27:02 +00003980// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003981def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3982 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3983 "vorn", "$Vd, $Vn, $Vm", "",
3984 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3985 (vnotd DPR:$Vm))))]>;
3986def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3987 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3988 "vorn", "$Vd, $Vn, $Vm", "",
3989 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3990 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003992// VMVN : Vector Bitwise NOT (Immediate)
3993
3994let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003995
Owen Andersonca6945e2010-12-01 00:28:25 +00003996def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003997 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003998 "vmvn", "i16", "$Vd, $SIMM", "",
3999 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004000 let Inst{9} = SIMM{9};
4001}
4002
Owen Andersonca6945e2010-12-01 00:28:25 +00004003def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004004 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004005 "vmvn", "i16", "$Vd, $SIMM", "",
4006 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004007 let Inst{9} = SIMM{9};
4008}
4009
Owen Andersonca6945e2010-12-01 00:28:25 +00004010def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004011 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004012 "vmvn", "i32", "$Vd, $SIMM", "",
4013 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004014 let Inst{11-8} = SIMM{11-8};
4015}
4016
Owen Andersonca6945e2010-12-01 00:28:25 +00004017def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004018 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004019 "vmvn", "i32", "$Vd, $SIMM", "",
4020 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004021 let Inst{11-8} = SIMM{11-8};
4022}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004023}
4024
Bob Wilson5bafff32009-06-22 23:27:02 +00004025// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004026def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004027 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4028 "vmvn", "$Vd, $Vm", "",
4029 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004030def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004031 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4032 "vmvn", "$Vd, $Vm", "",
4033 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004034def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4035def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004036
4037// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004038def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4039 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004040 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004041 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004042 [(set DPR:$Vd,
4043 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004044
4045def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4046 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4047 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4048
Owen Anderson4110b432010-10-25 20:13:13 +00004049def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4050 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004051 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004052 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004053 [(set QPR:$Vd,
4054 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004055
4056def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4057 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4058 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004059
4060// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004061// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004062// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004063def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004064 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004065 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004066 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004067 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004068def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004069 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004070 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004071 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004072 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004073
Bob Wilson5bafff32009-06-22 23:27:02 +00004074// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004075// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004076// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004077def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004078 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004079 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004080 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004081 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004082def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004083 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004084 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004085 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004086 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004087
4088// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004089// for equivalent operations with different register constraints; it just
4090// inserts copies.
4091
4092// Vector Absolute Differences.
4093
4094// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004095defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004096 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004097 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004098defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004099 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004100 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004101def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004102 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004103def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004104 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004105
4106// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004107defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4108 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4109defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4110 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004111
4112// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004113defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4114 "vaba", "s", int_arm_neon_vabds, add>;
4115defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4116 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004117
4118// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004119defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4120 "vabal", "s", int_arm_neon_vabds, zext, add>;
4121defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4122 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123
4124// Vector Maximum and Minimum.
4125
4126// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004127defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004128 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004129 "vmax", "s", int_arm_neon_vmaxs, 1>;
4130defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004131 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004132 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004133def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4134 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004135 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004136def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4137 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004138 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4139
4140// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004141defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4142 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4143 "vmin", "s", int_arm_neon_vmins, 1>;
4144defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4145 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4146 "vmin", "u", int_arm_neon_vminu, 1>;
4147def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4148 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004149 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004150def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4151 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004152 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004153
4154// Vector Pairwise Operations.
4155
4156// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004157def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4158 "vpadd", "i8",
4159 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4160def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4161 "vpadd", "i16",
4162 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4163def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4164 "vpadd", "i32",
4165 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004166def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004167 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004168 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004169
4170// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004171defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004172 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004173defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004174 int_arm_neon_vpaddlu>;
4175
4176// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004177defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004178 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004179defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004180 int_arm_neon_vpadalu>;
4181
4182// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004183def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004184 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004185def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004186 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004187def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004188 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004189def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004190 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004191def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004192 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004193def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004194 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004195def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004196 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004199def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004201def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004202 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004203def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004205def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004206 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004207def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004208 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004209def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004210 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004211def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004213
4214// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4215
4216// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004217def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004218 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004219 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004220def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004221 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004222 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004223def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004224 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004225 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004226def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004227 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004228 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004231def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004232 IIC_VRECSD, "vrecps", "f32",
4233 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004234def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004235 IIC_VRECSQ, "vrecps", "f32",
4236 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004237
4238// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004239def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004240 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004241 v2i32, v2i32, int_arm_neon_vrsqrte>;
4242def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004243 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004244 v4i32, v4i32, int_arm_neon_vrsqrte>;
4245def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004246 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004247 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004248def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004249 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004250 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004251
4252// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004253def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004254 IIC_VRECSD, "vrsqrts", "f32",
4255 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004256def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004257 IIC_VRECSQ, "vrsqrts", "f32",
4258 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
4260// Vector Shifts.
4261
4262// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004263defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004264 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004265 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004266defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004267 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004268 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004269
Bob Wilson5bafff32009-06-22 23:27:02 +00004270// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004271defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4272
Bob Wilson5bafff32009-06-22 23:27:02 +00004273// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004274defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4275defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004276
4277// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004278defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4279defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280
4281// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004282class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004283 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004284 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004285 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4286 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004287 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004288 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004289}
Evan Chengf81bf152009-11-23 21:57:23 +00004290def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004291 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004292def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004293 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004294def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004295 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004296
4297// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004298defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004299 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
4301// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004302defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004303 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004304 "vrshl", "s", int_arm_neon_vrshifts>;
4305defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004306 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004307 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004309defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4310defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004311
4312// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004313defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004314 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004317defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004318 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004319 "vqshl", "s", int_arm_neon_vqshifts>;
4320defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004321 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004322 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004324defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4325defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4326
Bob Wilson5bafff32009-06-22 23:27:02 +00004327// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004328defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004329
4330// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004331defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004332 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004333defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004334 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335
4336// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004337defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004338 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339
4340// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004341defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004342 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004343 "vqrshl", "s", int_arm_neon_vqrshifts>;
4344defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004345 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004346 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004347
4348// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004349defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004350 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004351defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004352 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004353
4354// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004355defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004356 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
4358// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004359defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4360defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004361// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004362defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4363defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004364
4365// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004366defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4367
Bob Wilson5bafff32009-06-22 23:27:02 +00004368// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004369defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004370
4371// Vector Absolute and Saturating Absolute.
4372
4373// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004374defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004375 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004376 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004377def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004378 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004379 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004380def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004381 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004382 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004383
4384// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004385defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004386 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004387 int_arm_neon_vqabs>;
4388
4389// Vector Negate.
4390
Bob Wilsoncba270d2010-07-13 21:16:48 +00004391def vnegd : PatFrag<(ops node:$in),
4392 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4393def vnegq : PatFrag<(ops node:$in),
4394 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004395
Evan Chengf81bf152009-11-23 21:57:23 +00004396class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004397 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4398 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4399 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004400class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004401 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4402 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4403 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
Chris Lattner0a00ed92010-03-28 08:39:10 +00004405// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004406def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4407def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4408def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4409def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4410def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4411def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412
4413// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004414def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004415 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4416 "vneg", "f32", "$Vd, $Vm", "",
4417 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004418def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004419 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4420 "vneg", "f32", "$Vd, $Vm", "",
4421 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422
Bob Wilsoncba270d2010-07-13 21:16:48 +00004423def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4424def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4425def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4426def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4427def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4428def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004429
4430// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004431defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004432 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004433 int_arm_neon_vqneg>;
4434
4435// Vector Bit Counting Operations.
4436
4437// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004438defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004439 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004440 int_arm_neon_vcls>;
4441// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004442defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004443 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004444 int_arm_neon_vclz>;
4445// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004446def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004447 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004449def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004450 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004451 v16i8, v16i8, int_arm_neon_vcnt>;
4452
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004453// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004454def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004455 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4456 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004457def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004458 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4459 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004460
Bob Wilson5bafff32009-06-22 23:27:02 +00004461// Vector Move Operations.
4462
4463// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004464def : InstAlias<"vmov${p} $Vd, $Vm",
4465 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4466def : InstAlias<"vmov${p} $Vd, $Vm",
4467 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004468
Bob Wilson5bafff32009-06-22 23:27:02 +00004469// VMOV : Vector Move (Immediate)
4470
Evan Cheng47006be2010-05-17 21:54:50 +00004471let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004472def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004473 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004474 "vmov", "i8", "$Vd, $SIMM", "",
4475 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4476def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004477 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004478 "vmov", "i8", "$Vd, $SIMM", "",
4479 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004480
Owen Andersonca6945e2010-12-01 00:28:25 +00004481def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004482 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004483 "vmov", "i16", "$Vd, $SIMM", "",
4484 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004485 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004486}
4487
Owen Andersonca6945e2010-12-01 00:28:25 +00004488def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004489 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004490 "vmov", "i16", "$Vd, $SIMM", "",
4491 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004492 let Inst{9} = SIMM{9};
4493}
Bob Wilson5bafff32009-06-22 23:27:02 +00004494
Owen Andersonca6945e2010-12-01 00:28:25 +00004495def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004496 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004497 "vmov", "i32", "$Vd, $SIMM", "",
4498 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004499 let Inst{11-8} = SIMM{11-8};
4500}
4501
Owen Andersonca6945e2010-12-01 00:28:25 +00004502def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004503 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004504 "vmov", "i32", "$Vd, $SIMM", "",
4505 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004506 let Inst{11-8} = SIMM{11-8};
4507}
Bob Wilson5bafff32009-06-22 23:27:02 +00004508
Owen Andersonca6945e2010-12-01 00:28:25 +00004509def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004510 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004511 "vmov", "i64", "$Vd, $SIMM", "",
4512 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4513def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004514 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004515 "vmov", "i64", "$Vd, $SIMM", "",
4516 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004517} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004518
4519// VMOV : Vector Get Lane (move scalar to ARM core register)
4520
Johnny Chen131c4a52009-11-23 17:48:17 +00004521def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004522 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4523 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004524 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4525 imm:$lane))]> {
4526 let Inst{21} = lane{2};
4527 let Inst{6-5} = lane{1-0};
4528}
Johnny Chen131c4a52009-11-23 17:48:17 +00004529def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004530 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4531 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004532 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4533 imm:$lane))]> {
4534 let Inst{21} = lane{1};
4535 let Inst{6} = lane{0};
4536}
Johnny Chen131c4a52009-11-23 17:48:17 +00004537def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004538 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4539 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004540 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4541 imm:$lane))]> {
4542 let Inst{21} = lane{2};
4543 let Inst{6-5} = lane{1-0};
4544}
Johnny Chen131c4a52009-11-23 17:48:17 +00004545def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004546 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4547 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004548 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4549 imm:$lane))]> {
4550 let Inst{21} = lane{1};
4551 let Inst{6} = lane{0};
4552}
Johnny Chen131c4a52009-11-23 17:48:17 +00004553def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004554 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4555 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004556 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4557 imm:$lane))]> {
4558 let Inst{21} = lane{0};
4559}
Bob Wilson5bafff32009-06-22 23:27:02 +00004560// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4561def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4562 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004563 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004564 (SubReg_i8_lane imm:$lane))>;
4565def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4566 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004567 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004568 (SubReg_i16_lane imm:$lane))>;
4569def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4570 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004571 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004572 (SubReg_i8_lane imm:$lane))>;
4573def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4574 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004575 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004576 (SubReg_i16_lane imm:$lane))>;
4577def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4578 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004579 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004580 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004581def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004582 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004583 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004584def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004585 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004586 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004587//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004588// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004589def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004590 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004591
4592
4593// VMOV : Vector Set Lane (move ARM core register to scalar)
4594
Owen Andersond2fbdb72010-10-27 21:28:09 +00004595let Constraints = "$src1 = $V" in {
4596def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004597 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4598 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004599 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4600 GPR:$R, imm:$lane))]> {
4601 let Inst{21} = lane{2};
4602 let Inst{6-5} = lane{1-0};
4603}
4604def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004605 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4606 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004607 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4608 GPR:$R, imm:$lane))]> {
4609 let Inst{21} = lane{1};
4610 let Inst{6} = lane{0};
4611}
4612def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004613 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4614 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004615 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4616 GPR:$R, imm:$lane))]> {
4617 let Inst{21} = lane{0};
4618}
Bob Wilson5bafff32009-06-22 23:27:02 +00004619}
4620def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004621 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004622 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004623 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004624 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004625 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004626def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004627 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004628 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004629 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004630 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004631 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004633 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004634 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004635 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004636 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004637 (DSubReg_i32_reg imm:$lane)))>;
4638
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004639def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004640 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4641 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004642def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004643 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4644 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004645
4646//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004647// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004648def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004649 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004650
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004651def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004652 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004653def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004654 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004655def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004656 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004657
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004658def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4659 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4660def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4661 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4662def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4663 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4664
4665def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4666 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4667 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004668 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004669def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4670 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4671 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004672 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004673def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4674 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4675 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004676 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004677
Bob Wilson5bafff32009-06-22 23:27:02 +00004678// VDUP : Vector Duplicate (from ARM core register to all elements)
4679
Evan Chengf81bf152009-11-23 21:57:23 +00004680class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004681 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4682 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4683 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004684class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004685 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4686 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4687 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
Evan Chengf81bf152009-11-23 21:57:23 +00004689def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4690def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4691def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4692def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4693def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4694def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004695
Jim Grosbach958108a2011-03-11 20:44:08 +00004696def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4697def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004698
4699// VDUP : Vector Duplicate Lane (from scalar to all elements)
4700
Johnny Chene4614f72010-03-25 17:01:27 +00004701class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004702 ValueType Ty, Operand IdxTy>
4703 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4704 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004705 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004706
Johnny Chene4614f72010-03-25 17:01:27 +00004707class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004708 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4709 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4710 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004711 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004712 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004713
Bob Wilson507df402009-10-21 02:15:46 +00004714// Inst{19-16} is partially specified depending on the element size.
4715
Jim Grosbach460a9052011-10-07 23:56:00 +00004716def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4717 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004718 let Inst{19-17} = lane{2-0};
4719}
Jim Grosbach460a9052011-10-07 23:56:00 +00004720def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4721 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004722 let Inst{19-18} = lane{1-0};
4723}
Jim Grosbach460a9052011-10-07 23:56:00 +00004724def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4725 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004726 let Inst{19} = lane{0};
4727}
Jim Grosbach460a9052011-10-07 23:56:00 +00004728def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4729 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004730 let Inst{19-17} = lane{2-0};
4731}
Jim Grosbach460a9052011-10-07 23:56:00 +00004732def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4733 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004734 let Inst{19-18} = lane{1-0};
4735}
Jim Grosbach460a9052011-10-07 23:56:00 +00004736def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4737 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004738 let Inst{19} = lane{0};
4739}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004740
4741def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4742 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4743
4744def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4745 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004746
Bob Wilson0ce37102009-08-14 05:08:32 +00004747def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4748 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4749 (DSubReg_i8_reg imm:$lane))),
4750 (SubReg_i8_lane imm:$lane)))>;
4751def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4752 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4753 (DSubReg_i16_reg imm:$lane))),
4754 (SubReg_i16_lane imm:$lane)))>;
4755def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4756 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4757 (DSubReg_i32_reg imm:$lane))),
4758 (SubReg_i32_lane imm:$lane)))>;
4759def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004760 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004761 (DSubReg_i32_reg imm:$lane))),
4762 (SubReg_i32_lane imm:$lane)))>;
4763
Jim Grosbach65dc3032010-10-06 21:16:16 +00004764def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004765 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004766def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004767 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004768
Bob Wilson5bafff32009-06-22 23:27:02 +00004769// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004770defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004771 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004772// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004773defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4774 "vqmovn", "s", int_arm_neon_vqmovns>;
4775defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4776 "vqmovn", "u", int_arm_neon_vqmovnu>;
4777defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4778 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004779// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004780defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4781defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
4783// Vector Conversions.
4784
Johnny Chen9e088762010-03-17 17:52:21 +00004785// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004786def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4787 v2i32, v2f32, fp_to_sint>;
4788def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4789 v2i32, v2f32, fp_to_uint>;
4790def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4791 v2f32, v2i32, sint_to_fp>;
4792def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4793 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004794
Johnny Chen6c8648b2010-03-17 23:26:50 +00004795def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4796 v4i32, v4f32, fp_to_sint>;
4797def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4798 v4i32, v4f32, fp_to_uint>;
4799def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4800 v4f32, v4i32, sint_to_fp>;
4801def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4802 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004803
4804// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004805def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004806 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004807def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004808 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004809def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004810 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004811def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004812 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4813
Evan Chengf81bf152009-11-23 21:57:23 +00004814def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004815 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004816def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004817 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004818def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004820def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004821 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4822
Bob Wilson04063562010-12-15 22:14:12 +00004823// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4824def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4825 IIC_VUNAQ, "vcvt", "f16.f32",
4826 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4827 Requires<[HasNEON, HasFP16]>;
4828def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4829 IIC_VUNAQ, "vcvt", "f32.f16",
4830 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4831 Requires<[HasNEON, HasFP16]>;
4832
Bob Wilsond8e17572009-08-12 22:31:50 +00004833// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004834
4835// VREV64 : Vector Reverse elements within 64-bit doublewords
4836
Evan Chengf81bf152009-11-23 21:57:23 +00004837class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004838 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4839 (ins DPR:$Vm), IIC_VMOVD,
4840 OpcodeStr, Dt, "$Vd, $Vm", "",
4841 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004842class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004843 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4844 (ins QPR:$Vm), IIC_VMOVQ,
4845 OpcodeStr, Dt, "$Vd, $Vm", "",
4846 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004847
Evan Chengf81bf152009-11-23 21:57:23 +00004848def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4849def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4850def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004851def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004852
Evan Chengf81bf152009-11-23 21:57:23 +00004853def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4854def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4855def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004856def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004857
4858// VREV32 : Vector Reverse elements within 32-bit words
4859
Evan Chengf81bf152009-11-23 21:57:23 +00004860class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004861 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4862 (ins DPR:$Vm), IIC_VMOVD,
4863 OpcodeStr, Dt, "$Vd, $Vm", "",
4864 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004865class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004866 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4867 (ins QPR:$Vm), IIC_VMOVQ,
4868 OpcodeStr, Dt, "$Vd, $Vm", "",
4869 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004870
Evan Chengf81bf152009-11-23 21:57:23 +00004871def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4872def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004873
Evan Chengf81bf152009-11-23 21:57:23 +00004874def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4875def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004876
4877// VREV16 : Vector Reverse elements within 16-bit halfwords
4878
Evan Chengf81bf152009-11-23 21:57:23 +00004879class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004880 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4881 (ins DPR:$Vm), IIC_VMOVD,
4882 OpcodeStr, Dt, "$Vd, $Vm", "",
4883 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004884class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004885 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4886 (ins QPR:$Vm), IIC_VMOVQ,
4887 OpcodeStr, Dt, "$Vd, $Vm", "",
4888 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004889
Evan Chengf81bf152009-11-23 21:57:23 +00004890def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4891def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004892
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004893// Other Vector Shuffles.
4894
Bob Wilson5e8b8332011-01-07 04:59:04 +00004895// Aligned extractions: really just dropping registers
4896
4897class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4898 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4899 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4900
4901def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4902
4903def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4904
4905def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4906
4907def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4908
4909def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4910
4911
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004912// VEXT : Vector Extract
4913
Evan Chengf81bf152009-11-23 21:57:23 +00004914class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004915 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4916 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4917 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4918 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4919 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004920 bits<4> index;
4921 let Inst{11-8} = index{3-0};
4922}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004923
Evan Chengf81bf152009-11-23 21:57:23 +00004924class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004925 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4926 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4927 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4928 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4929 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004930 bits<4> index;
4931 let Inst{11-8} = index{3-0};
4932}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004933
Owen Anderson7a258252010-11-03 18:16:27 +00004934def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4935 let Inst{11-8} = index{3-0};
4936}
4937def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4938 let Inst{11-9} = index{2-0};
4939 let Inst{8} = 0b0;
4940}
4941def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4942 let Inst{11-10} = index{1-0};
4943 let Inst{9-8} = 0b00;
4944}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004945def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4946 (v2f32 DPR:$Vm),
4947 (i32 imm:$index))),
4948 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004949
Owen Anderson7a258252010-11-03 18:16:27 +00004950def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4951 let Inst{11-8} = index{3-0};
4952}
4953def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4954 let Inst{11-9} = index{2-0};
4955 let Inst{8} = 0b0;
4956}
4957def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4958 let Inst{11-10} = index{1-0};
4959 let Inst{9-8} = 0b00;
4960}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004961def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4962 (v4f32 QPR:$Vm),
4963 (i32 imm:$index))),
4964 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004965
Bob Wilson64efd902009-08-08 05:53:00 +00004966// VTRN : Vector Transpose
4967
Evan Chengf81bf152009-11-23 21:57:23 +00004968def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4969def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4970def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004971
Evan Chengf81bf152009-11-23 21:57:23 +00004972def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4973def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4974def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004975
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004976// VUZP : Vector Unzip (Deinterleave)
4977
Evan Chengf81bf152009-11-23 21:57:23 +00004978def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4979def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4980def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004981
Evan Chengf81bf152009-11-23 21:57:23 +00004982def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4983def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4984def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004985
4986// VZIP : Vector Zip (Interleave)
4987
Evan Chengf81bf152009-11-23 21:57:23 +00004988def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4989def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4990def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004991
Evan Chengf81bf152009-11-23 21:57:23 +00004992def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4993def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4994def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004995
Bob Wilson114a2662009-08-12 20:51:55 +00004996// Vector Table Lookup and Table Extension.
4997
4998// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004999let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005000def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005001 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005002 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5003 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5004 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005005let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005006def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005007 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5008 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5009 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005010def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005011 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5012 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5013 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005014def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005015 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5016 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005017 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005018 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005019} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005020
Bob Wilsonbd916c52010-09-13 23:55:10 +00005021def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005022 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005023def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005024 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005025def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005026 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005027
Bob Wilson114a2662009-08-12 20:51:55 +00005028// VTBX : Vector Table Extension
5029def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005030 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005031 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5032 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005033 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005034 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005035let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005036def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005037 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5038 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5039 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005040def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005041 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5042 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005043 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005044 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5045 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005046def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005047 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5048 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5049 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5050 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005051} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005052
Bob Wilsonbd916c52010-09-13 23:55:10 +00005053def VTBX2Pseudo
5054 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005055 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005056def VTBX3Pseudo
5057 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005058 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005059def VTBX4Pseudo
5060 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005061 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005062} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005063
Bob Wilson5bafff32009-06-22 23:27:02 +00005064//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005065// NEON instructions for single-precision FP math
5066//===----------------------------------------------------------------------===//
5067
Bob Wilson0e6d5402010-12-13 23:02:31 +00005068class N2VSPat<SDNode OpNode, NeonI Inst>
5069 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005070 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005071 (v2f32 (COPY_TO_REGCLASS (Inst
5072 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005073 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5074 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005075
5076class N3VSPat<SDNode OpNode, NeonI Inst>
5077 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005078 (EXTRACT_SUBREG
5079 (v2f32 (COPY_TO_REGCLASS (Inst
5080 (INSERT_SUBREG
5081 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5082 SPR:$a, ssub_0),
5083 (INSERT_SUBREG
5084 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5085 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005086
5087class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5088 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005089 (EXTRACT_SUBREG
5090 (v2f32 (COPY_TO_REGCLASS (Inst
5091 (INSERT_SUBREG
5092 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5093 SPR:$acc, ssub_0),
5094 (INSERT_SUBREG
5095 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5096 SPR:$a, ssub_0),
5097 (INSERT_SUBREG
5098 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5099 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005100
Bob Wilson4711d5c2010-12-13 23:02:37 +00005101def : N3VSPat<fadd, VADDfd>;
5102def : N3VSPat<fsub, VSUBfd>;
5103def : N3VSPat<fmul, VMULfd>;
5104def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005105 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005106def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005107 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005108def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005109def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005110def : N3VSPat<NEONfmax, VMAXfd>;
5111def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005112def : N2VSPat<arm_ftosi, VCVTf2sd>;
5113def : N2VSPat<arm_ftoui, VCVTf2ud>;
5114def : N2VSPat<arm_sitof, VCVTs2fd>;
5115def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005116
Evan Cheng1d2426c2009-08-07 19:30:41 +00005117//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005118// Non-Instruction Patterns
5119//===----------------------------------------------------------------------===//
5120
5121// bit_convert
5122def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5123def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5124def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5125def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5126def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5127def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5128def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5129def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5130def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5131def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5132def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5133def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5134def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5135def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5136def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5137def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5138def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5139def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5140def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5141def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5142def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5143def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5144def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5145def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5146def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5147def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5148def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5149def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5150def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5151def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5152
5153def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5154def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5155def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5156def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5157def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5158def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5159def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5160def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5161def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5162def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5163def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5164def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5165def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5166def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5167def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5168def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5169def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5170def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5171def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5172def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5173def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5174def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5175def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5176def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5177def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5178def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5179def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5180def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5181def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5182def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;