blob: 5e4564b91f58f44b7016cff457a260fb727bc56b [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000047static const uint16_t O32IntRegs[4] = {
48 Mips::A0, Mips::A1, Mips::A2, Mips::A3
49};
50
51static const uint16_t Mips64IntRegs[8] = {
52 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
53 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
54};
55
56static const uint16_t Mips64DPRegs[8] = {
57 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
58 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
59};
60
Jia Liubb481f82012-02-28 07:46:26 +000061// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000062// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000063// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000064static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000065 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000067
Akira Hatanakad6bc5232011-12-05 21:26:34 +000068 Size = CountPopulation_64(I);
69 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000070 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071}
72
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000073SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000074 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
75 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
76}
77
Akira Hatanaka6b28b802012-11-21 20:26:38 +000078static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
79 EVT Ty = Op.getValueType();
80
81 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
82 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
83 Flag);
84 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
85 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
86 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
87 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
88 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
89 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
90 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
91 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
92 N->getOffset(), Flag);
93
94 llvm_unreachable("Unexpected node type.");
95 return SDValue();
96}
97
98static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
99 DebugLoc DL = Op.getDebugLoc();
100 EVT Ty = Op.getValueType();
101 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
102 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
103 return DAG.getNode(ISD::ADD, DL, Ty,
104 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
105 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
106}
107
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000108SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
109 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000110 DebugLoc DL = Op.getDebugLoc();
111 EVT Ty = Op.getValueType();
112 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000113 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000114 getTargetNode(Op, DAG, GOTFlag));
115 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
116 MachinePointerInfo::getGOT(), false, false, false,
117 0);
118 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
119 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
120 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
121}
122
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000123SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
124 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000125 DebugLoc DL = Op.getDebugLoc();
126 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000127 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000128 getTargetNode(Op, DAG, Flag));
129 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
130 MachinePointerInfo::getGOT(), false, false, false, 0);
131}
132
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000133SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
134 unsigned HiFlag,
135 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000139 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000140 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
141 getTargetNode(Op, DAG, LoFlag));
142 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
143 MachinePointerInfo::getGOT(), false, false, false, 0);
144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
147 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000148 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000149 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000150 case MipsISD::Hi: return "MipsISD::Hi";
151 case MipsISD::Lo: return "MipsISD::Lo";
152 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000153 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000155 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000156 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
157 case MipsISD::FPCmp: return "MipsISD::FPCmp";
158 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
159 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
160 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000161 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
162 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
163 case MipsISD::Mult: return "MipsISD::Mult";
164 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000165 case MipsISD::MAdd: return "MipsISD::MAdd";
166 case MipsISD::MAddu: return "MipsISD::MAddu";
167 case MipsISD::MSub: return "MipsISD::MSub";
168 case MipsISD::MSubu: return "MipsISD::MSubu";
169 case MipsISD::DivRem: return "MipsISD::DivRem";
170 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000171 case MipsISD::DivRem16: return "MipsISD::DivRem16";
172 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000173 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
174 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000175 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000176 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000177 case MipsISD::Ext: return "MipsISD::Ext";
178 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000179 case MipsISD::LWL: return "MipsISD::LWL";
180 case MipsISD::LWR: return "MipsISD::LWR";
181 case MipsISD::SWL: return "MipsISD::SWL";
182 case MipsISD::SWR: return "MipsISD::SWR";
183 case MipsISD::LDL: return "MipsISD::LDL";
184 case MipsISD::LDR: return "MipsISD::LDR";
185 case MipsISD::SDL: return "MipsISD::SDL";
186 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000187 case MipsISD::EXTP: return "MipsISD::EXTP";
188 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
189 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
190 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
191 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
192 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
193 case MipsISD::SHILO: return "MipsISD::SHILO";
194 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
195 case MipsISD::MULT: return "MipsISD::MULT";
196 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000197 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000198 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
199 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
200 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 }
203}
204
205MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000206MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000207 : TargetLowering(TM, new MipsTargetObjectFile()),
208 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000209 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
210 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000213 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000214 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
219 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220
Eli Friedman6055a6a2009-07-17 04:07:24 +0000221 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Used by legalize types to correctly generate the setcc result.
226 // Without this, every float setcc comes with a AND/OR with the result,
227 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000228 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000231 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000232 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000234 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
236 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
237 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT, MVT::f64, Custom);
240 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000241 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000243 setOperationAction(ISD::SETCC, MVT::f32, Custom);
244 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000246 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000247 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000250 if (!TM.Options.NoNaNsFPMath) {
251 setOperationAction(ISD::FABS, MVT::f32, Custom);
252 setOperationAction(ISD::FABS, MVT::f64, Custom);
253 }
254
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000255 if (HasMips64) {
256 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
257 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
258 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
259 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
260 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
261 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000262 setOperationAction(ISD::LOAD, MVT::i64, Custom);
263 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000265
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000284
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000308
Akira Hatanaka56633442011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000332
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000338 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000342
Akira Hatanaka544cc212013-01-30 00:26:49 +0000343 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
344
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000345 setOperationAction(ISD::VAARG, MVT::Other, Expand);
346 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
347 setOperationAction(ISD::VAEND, MVT::Other, Expand);
348
Akira Hatanakab430cec2012-09-21 23:58:31 +0000349 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
350 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
351
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000352 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
354 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000355
Jia Liubb481f82012-02-28 07:46:26 +0000356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
359 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000360
Eli Friedman26689ac2011-08-03 21:06:02 +0000361 setInsertFencesForAtomic(true);
362
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000363 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000366 }
367
Akira Hatanakac79507a2011-12-21 00:20:27 +0000368 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
371 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000372
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000373 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
376 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377
Akira Hatanaka7664f052012-06-02 00:04:42 +0000378 if (HasMips64) {
379 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
381 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
382 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
383 }
384
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 setTargetDAGCombine(ISD::ADDE);
386 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000387 setTargetDAGCombine(ISD::SDIVREM);
388 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000389 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000390 setTargetDAGCombine(ISD::AND);
391 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000392 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000393
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000394 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000395
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000396 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000397
Akira Hatanaka590baca2012-02-02 03:13:40 +0000398 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
399 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000400
Jim Grosbach3450f802013-02-20 21:13:59 +0000401 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402}
403
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000404const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
405 if (TM.getSubtargetImpl()->inMips16Mode())
406 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000407
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000408 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000409}
410
Duncan Sands28b77e92011-09-06 19:07:46 +0000411EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000412 if (!VT.isVector())
413 return MVT::i32;
414 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000415}
416
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000417// selectMADD -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000418// Transforms a subgraph in CurDAG if the following pattern is found:
419// (addc multLo, Lo0), (adde multHi, Hi0),
420// where,
421// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000422// Lo0: initial value of Lo register
423// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000424// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000425static bool selectMADD(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000426 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000428 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000429
430 if (ADDCNode->getOpcode() != ISD::ADDC)
431 return false;
432
433 SDValue MultHi = ADDENode->getOperand(0);
434 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000435 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000436 unsigned MultOpc = MultHi.getOpcode();
437
438 // MultHi and MultLo must be generated by the same node,
439 if (MultLo.getNode() != MultNode)
440 return false;
441
442 // and it must be a multiplication.
443 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
444 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445
446 // MultLo amd MultHi must be the first and second output of MultNode
447 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
449 return false;
450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 // of the values of MultNode, in which case MultNode will be removed in later
453 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000454 // If there exist users other than ADDENode or ADDCNode, this function returns
455 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000456 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000457 // produced.
458 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
459 return false;
460
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000461 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000462 DebugLoc DL = ADDENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000463
464 // create MipsMAdd(u) node
465 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000466
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000467 SDValue MAdd = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000468 MultNode->getOperand(0),// Factor 0
469 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000470 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 ADDENode->getOperand(1));// Hi0
472
473 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000474 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 MAdd);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000476 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000477 Mips::HI, MVT::i32,
478 CopyFromLo.getValue(2));
479
480 // replace uses of adde and addc here
481 if (!SDValue(ADDCNode, 0).use_empty())
482 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
483
484 if (!SDValue(ADDENode, 0).use_empty())
485 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
486
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000487 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000488}
489
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000490// selectMSUB -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000491// Transforms a subgraph in CurDAG if the following pattern is found:
492// (addc Lo0, multLo), (sube Hi0, multHi),
493// where,
494// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000495// Lo0: initial value of Lo register
496// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000497// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000498static bool selectMSUB(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000499 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000500 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000501 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000502
503 if (SUBCNode->getOpcode() != ISD::SUBC)
504 return false;
505
506 SDValue MultHi = SUBENode->getOperand(1);
507 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000508 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000509 unsigned MultOpc = MultHi.getOpcode();
510
511 // MultHi and MultLo must be generated by the same node,
512 if (MultLo.getNode() != MultNode)
513 return false;
514
515 // and it must be a multiplication.
516 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
517 return false;
518
519 // MultLo amd MultHi must be the first and second output of MultNode
520 // respectively.
521 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
522 return false;
523
524 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
525 // of the values of MultNode, in which case MultNode will be removed in later
526 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000527 // If there exist users other than SUBENode or SUBCNode, this function returns
528 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000529 // instruction node rather than a pair of MULT and MSUB instructions being
530 // produced.
531 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
532 return false;
533
534 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000535 DebugLoc DL = SUBENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000536
537 // create MipsSub(u) node
538 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
539
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000540 SDValue MSub = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000541 MultNode->getOperand(0),// Factor 0
542 MultNode->getOperand(1),// Factor 1
543 SUBCNode->getOperand(0),// Lo0
544 SUBENode->getOperand(0));// Hi0
545
546 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000547 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000548 MSub);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000549 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000550 Mips::HI, MVT::i32,
551 CopyFromLo.getValue(2));
552
553 // replace uses of sube and subc here
554 if (!SDValue(SUBCNode, 0).use_empty())
555 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
556
557 if (!SDValue(SUBENode, 0).use_empty())
558 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
559
560 return true;
561}
562
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000563static SDValue performADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000564 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000565 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000566 if (DCI.isBeforeLegalize())
567 return SDValue();
568
Akira Hatanakae184fec2011-11-11 04:18:21 +0000569 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000570 selectMADD(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000572
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000573 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000574}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000576static SDValue performSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000577 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000578 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000579 if (DCI.isBeforeLegalize())
580 return SDValue();
581
Akira Hatanakae184fec2011-11-11 04:18:21 +0000582 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000583 selectMSUB(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000584 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000585
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000586 return SDValue();
587}
588
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000589static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000590 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000591 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000592 if (DCI.isBeforeLegalizeOps())
593 return SDValue();
594
Akira Hatanakadda4a072011-10-03 21:06:13 +0000595 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000596 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
597 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000598 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000599 MipsISD::DivRemU;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000600 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000601
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000602 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000603 N->getOperand(0), N->getOperand(1));
604 SDValue InChain = DAG.getEntryNode();
605 SDValue InGlue = DivRem;
606
607 // insert MFLO
608 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000609 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000610 InGlue);
611 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
612 InChain = CopyFromLo.getValue(1);
613 InGlue = CopyFromLo.getValue(2);
614 }
615
616 // insert MFHI
617 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000618 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000619 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000620 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
621 }
622
623 return SDValue();
624}
625
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000626static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
627 switch (CC) {
628 default: llvm_unreachable("Unknown fp condition code!");
629 case ISD::SETEQ:
630 case ISD::SETOEQ: return Mips::FCOND_OEQ;
631 case ISD::SETUNE: return Mips::FCOND_UNE;
632 case ISD::SETLT:
633 case ISD::SETOLT: return Mips::FCOND_OLT;
634 case ISD::SETGT:
635 case ISD::SETOGT: return Mips::FCOND_OGT;
636 case ISD::SETLE:
637 case ISD::SETOLE: return Mips::FCOND_OLE;
638 case ISD::SETGE:
639 case ISD::SETOGE: return Mips::FCOND_OGE;
640 case ISD::SETULT: return Mips::FCOND_ULT;
641 case ISD::SETULE: return Mips::FCOND_ULE;
642 case ISD::SETUGT: return Mips::FCOND_UGT;
643 case ISD::SETUGE: return Mips::FCOND_UGE;
644 case ISD::SETUO: return Mips::FCOND_UN;
645 case ISD::SETO: return Mips::FCOND_OR;
646 case ISD::SETNE:
647 case ISD::SETONE: return Mips::FCOND_ONE;
648 case ISD::SETUEQ: return Mips::FCOND_UEQ;
649 }
650}
651
652
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000653/// This function returns true if the floating point conditional branches and
654/// conditional moves which use condition code CC should be inverted.
655static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000656 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
657 return false;
658
Akira Hatanaka82099682011-12-19 19:52:25 +0000659 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
660 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000661
Akira Hatanaka82099682011-12-19 19:52:25 +0000662 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000663}
664
665// Creates and returns an FPCmp node from a setcc node.
666// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000667static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000668 // must be a SETCC node
669 if (Op.getOpcode() != ISD::SETCC)
670 return Op;
671
672 SDValue LHS = Op.getOperand(0);
673
674 if (!LHS.getValueType().isFloatingPoint())
675 return Op;
676
677 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000678 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000679
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000680 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
681 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000682 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
683
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000685 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
686}
687
688// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000689static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000690 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000691 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
692 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000693
694 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
695 True.getValueType(), True, False, Cond);
696}
697
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000698static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000699 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000700 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000701 if (DCI.isBeforeLegalizeOps())
702 return SDValue();
703
704 SDValue SetCC = N->getOperand(0);
705
706 if ((SetCC.getOpcode() != ISD::SETCC) ||
707 !SetCC.getOperand(0).getValueType().isInteger())
708 return SDValue();
709
710 SDValue False = N->getOperand(2);
711 EVT FalseTy = False.getValueType();
712
713 if (!FalseTy.isInteger())
714 return SDValue();
715
716 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
717
718 if (!CN || CN->getZExtValue())
719 return SDValue();
720
721 const DebugLoc DL = N->getDebugLoc();
722 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
723 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000724
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000725 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
726 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000727
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000728 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
729}
730
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000731static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000733 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000734 // Pattern match EXT.
735 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
736 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000737 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000738 return SDValue();
739
740 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000741 unsigned ShiftRightOpc = ShiftRight.getOpcode();
742
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000744 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000745 return SDValue();
746
747 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000748 ConstantSDNode *CN;
749 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
750 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000751
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000752 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000753 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000754
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000755 // Op's second operand must be a shifted mask.
756 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000757 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000758 return SDValue();
759
760 // Return if the shifted mask does not start at bit 0 or the sum of its size
761 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000762 EVT ValTy = N->getValueType(0);
763 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000764 return SDValue();
765
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000766 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000767 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000768 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000769}
Jia Liubb481f82012-02-28 07:46:26 +0000770
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000771static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000772 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000773 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000774 // Pattern match INS.
775 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000776 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000777 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000778 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000779 return SDValue();
780
781 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
782 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
783 ConstantSDNode *CN;
784
785 // See if Op's first operand matches (and $src1 , mask0).
786 if (And0.getOpcode() != ISD::AND)
787 return SDValue();
788
789 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000790 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000791 return SDValue();
792
793 // See if Op's second operand matches (and (shl $src, pos), mask1).
794 if (And1.getOpcode() != ISD::AND)
795 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000796
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000797 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000799 return SDValue();
800
801 // The shift masks must have the same position and size.
802 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
803 return SDValue();
804
805 SDValue Shl = And1.getOperand(0);
806 if (Shl.getOpcode() != ISD::SHL)
807 return SDValue();
808
809 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
810 return SDValue();
811
812 unsigned Shamt = CN->getZExtValue();
813
814 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000815 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000816 EVT ValTy = N->getValueType(0);
817 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000818 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000819
Akira Hatanaka82099682011-12-19 19:52:25 +0000820 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000821 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000822 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000823}
Jia Liubb481f82012-02-28 07:46:26 +0000824
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000825static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000826 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000827 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000828 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
829
830 if (DCI.isBeforeLegalizeOps())
831 return SDValue();
832
833 SDValue Add = N->getOperand(1);
834
835 if (Add.getOpcode() != ISD::ADD)
836 return SDValue();
837
838 SDValue Lo = Add.getOperand(1);
839
840 if ((Lo.getOpcode() != MipsISD::Lo) ||
841 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
842 return SDValue();
843
844 EVT ValTy = N->getValueType(0);
845 DebugLoc DL = N->getDebugLoc();
846
847 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
848 Add.getOperand(0));
849 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
850}
851
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000852SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000853 const {
854 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000856
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000858 default: break;
859 case ISD::ADDE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return performADDECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000861 case ISD::SUBE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000862 return performSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000863 case ISD::SDIVREM:
864 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000866 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000868 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000869 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000870 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000872 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000874 }
875
876 return SDValue();
877}
878
Akira Hatanakab430cec2012-09-21 23:58:31 +0000879void
880MipsTargetLowering::LowerOperationWrapper(SDNode *N,
881 SmallVectorImpl<SDValue> &Results,
882 SelectionDAG &DAG) const {
883 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
884
885 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
886 Results.push_back(Res.getValue(I));
887}
888
889void
890MipsTargetLowering::ReplaceNodeResults(SDNode *N,
891 SmallVectorImpl<SDValue> &Results,
892 SelectionDAG &DAG) const {
893 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
894
895 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
896 Results.push_back(Res.getValue(I));
897}
898
Dan Gohman475871a2008-07-27 21:46:04 +0000899SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000900LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000901{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000904 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
905 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
906 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
907 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
908 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
909 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
910 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
911 case ISD::SELECT: return lowerSELECT(Op, DAG);
912 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
913 case ISD::SETCC: return lowerSETCC(Op, DAG);
914 case ISD::VASTART: return lowerVASTART(Op, DAG);
915 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
916 case ISD::FABS: return lowerFABS(Op, DAG);
917 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
918 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
919 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
920 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
921 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
922 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
923 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
924 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
925 case ISD::LOAD: return lowerLOAD(Op, DAG);
926 case ISD::STORE: return lowerSTORE(Op, DAG);
927 case ISD::INTRINSIC_WO_CHAIN: return lowerINTRINSIC_WO_CHAIN(Op, DAG);
928 case ISD::INTRINSIC_W_CHAIN: return lowerINTRINSIC_W_CHAIN(Op, DAG);
929 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930 }
Dan Gohman475871a2008-07-27 21:46:04 +0000931 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000932}
933
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000934//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000935// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000936//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000938// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939// MachineFunction as a live in value. It also creates a corresponding
940// virtual register for it.
941static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000942addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000943{
Chris Lattner84bc5422007-12-31 04:13:23 +0000944 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
945 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000946 return VReg;
947}
948
Akira Hatanaka01f70892012-09-27 02:15:57 +0000949MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000950MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000951 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000952 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000953 default:
954 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000956 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000957 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000959 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000960 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000962 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000963 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_LOAD_ADD_I64:
965 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000966 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967
968 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000970 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000973 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000975 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000976 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 case Mips::ATOMIC_LOAD_AND_I64:
978 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000979 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980
981 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000983 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000986 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000988 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000989 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 case Mips::ATOMIC_LOAD_OR_I64:
991 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000992 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993
994 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000996 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000998 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000999 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001001 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001002 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 case Mips::ATOMIC_LOAD_XOR_I64:
1004 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001005 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006
1007 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001009 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001011 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001012 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001014 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001015 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 case Mips::ATOMIC_LOAD_NAND_I64:
1017 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001018 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019
1020 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001021 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001022 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001024 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001025 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001027 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001028 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 case Mips::ATOMIC_LOAD_SUB_I64:
1030 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001031 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032
1033 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001034 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001035 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001038 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001040 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001041 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 case Mips::ATOMIC_SWAP_I64:
1043 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001044 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045
1046 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001047 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001048 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001051 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001052 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001053 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001054 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 case Mips::ATOMIC_CMP_SWAP_I64:
1056 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001057 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001058 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001059}
1060
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1062// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1063MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001064MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001065 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001066 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001067 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068
1069 MachineFunction *MF = BB->getParent();
1070 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001071 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001073 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001074 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1075
1076 if (Size == 4) {
1077 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1078 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1079 AND = Mips::AND;
1080 NOR = Mips::NOR;
1081 ZERO = Mips::ZERO;
1082 BEQ = Mips::BEQ;
1083 }
1084 else {
1085 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1086 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1087 AND = Mips::AND64;
1088 NOR = Mips::NOR64;
1089 ZERO = Mips::ZERO_64;
1090 BEQ = Mips::BEQ64;
1091 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092
Akira Hatanaka4061da12011-07-19 20:11:17 +00001093 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 unsigned Ptr = MI->getOperand(1).getReg();
1095 unsigned Incr = MI->getOperand(2).getReg();
1096
Akira Hatanaka4061da12011-07-19 20:11:17 +00001097 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1098 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1099 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100
1101 // insert new blocks after the current block
1102 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1103 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1104 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1105 MachineFunction::iterator It = BB;
1106 ++It;
1107 MF->insert(It, loopMBB);
1108 MF->insert(It, exitMBB);
1109
1110 // Transfer the remainder of BB and its successor edges to exitMBB.
1111 exitMBB->splice(exitMBB->begin(), BB,
1112 llvm::next(MachineBasicBlock::iterator(MI)),
1113 BB->end());
1114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1115
1116 // thisMBB:
1117 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001120 loopMBB->addSuccessor(loopMBB);
1121 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122
1123 // loopMBB:
1124 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001125 // <binop> storeval, oldval, incr
1126 // sc success, storeval, 0(ptr)
1127 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001131 // and andres, oldval, incr
1132 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001133 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1134 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001137 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001141 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1142 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143
1144 MI->eraseFromParent(); // The instruction is gone now.
1145
Akira Hatanaka939ece12011-07-19 03:42:13 +00001146 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147}
1148
1149MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001150MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001151 MachineBasicBlock *BB,
1152 unsigned Size, unsigned BinOpcode,
1153 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154 assert((Size == 1 || Size == 2) &&
1155 "Unsupported size for EmitAtomicBinaryPartial.");
1156
1157 MachineFunction *MF = BB->getParent();
1158 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1159 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001161 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001162 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1163 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164
1165 unsigned Dest = MI->getOperand(0).getReg();
1166 unsigned Ptr = MI->getOperand(1).getReg();
1167 unsigned Incr = MI->getOperand(2).getReg();
1168
Akira Hatanaka4061da12011-07-19 20:11:17 +00001169 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1170 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 unsigned Mask = RegInfo.createVirtualRegister(RC);
1172 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001173 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1174 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001176 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1177 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1178 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1179 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1180 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001181 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001182 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1183 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1184 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1185 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1186 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187
1188 // insert new blocks after the current block
1189 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1190 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001191 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1193 MachineFunction::iterator It = BB;
1194 ++It;
1195 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001196 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001197 MF->insert(It, exitMBB);
1198
1199 // Transfer the remainder of BB and its successor edges to exitMBB.
1200 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001201 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1203
Akira Hatanaka81b44112011-07-19 17:09:53 +00001204 BB->addSuccessor(loopMBB);
1205 loopMBB->addSuccessor(loopMBB);
1206 loopMBB->addSuccessor(sinkMBB);
1207 sinkMBB->addSuccessor(exitMBB);
1208
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001210 // addiu masklsb2,$0,-4 # 0xfffffffc
1211 // and alignedaddr,ptr,masklsb2
1212 // andi ptrlsb2,ptr,3
1213 // sll shiftamt,ptrlsb2,3
1214 // ori maskupper,$0,255 # 0xff
1215 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001217 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001220 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001222 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001223 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001224 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1225 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1226 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001227 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001229 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1231 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001232
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001233 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001235 // ll oldval,0(alignedaddr)
1236 // binop binopres,oldval,incr2
1237 // and newval,binopres,mask
1238 // and maskedoldval0,oldval,mask2
1239 // or storeval,maskedoldval0,newval
1240 // sc success,storeval,0(alignedaddr)
1241 // beq success,$0,loopMBB
1242
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001243 // atomic.swap
1244 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001245 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001246 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001247 // and maskedoldval0,oldval,mask2
1248 // or storeval,maskedoldval0,newval
1249 // sc success,storeval,0(alignedaddr)
1250 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001251
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001253 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001254 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 // and andres, oldval, incr2
1256 // nor binopres, $0, andres
1257 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001258 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1259 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001260 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001261 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001263 // <binop> binopres, oldval, incr2
1264 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001265 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1266 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001267 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001269 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001270 }
Jia Liubb481f82012-02-28 07:46:26 +00001271
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001272 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001274 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001275 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001276 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001278 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001280
Akira Hatanaka939ece12011-07-19 03:42:13 +00001281 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001282 // and maskedoldval1,oldval,mask
1283 // srl srlres,maskedoldval1,shiftamt
1284 // sll sllres,srlres,24
1285 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001286 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001288
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001291 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001292 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001294 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001296 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297
1298 MI->eraseFromParent(); // The instruction is gone now.
1299
Akira Hatanaka939ece12011-07-19 03:42:13 +00001300 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301}
1302
1303MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001304MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001305 MachineBasicBlock *BB,
1306 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001307 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 MachineFunction *MF = BB->getParent();
1310 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001311 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001313 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001314 unsigned LL, SC, ZERO, BNE, BEQ;
1315
1316 if (Size == 4) {
1317 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1318 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1319 ZERO = Mips::ZERO;
1320 BNE = Mips::BNE;
1321 BEQ = Mips::BEQ;
1322 }
1323 else {
1324 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1325 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1326 ZERO = Mips::ZERO_64;
1327 BNE = Mips::BNE64;
1328 BEQ = Mips::BEQ64;
1329 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330
1331 unsigned Dest = MI->getOperand(0).getReg();
1332 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001333 unsigned OldVal = MI->getOperand(2).getReg();
1334 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001335
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337
1338 // insert new blocks after the current block
1339 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1340 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1341 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1342 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1343 MachineFunction::iterator It = BB;
1344 ++It;
1345 MF->insert(It, loop1MBB);
1346 MF->insert(It, loop2MBB);
1347 MF->insert(It, exitMBB);
1348
1349 // Transfer the remainder of BB and its successor edges to exitMBB.
1350 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001351 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1353
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354 // thisMBB:
1355 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001356 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001358 loop1MBB->addSuccessor(exitMBB);
1359 loop1MBB->addSuccessor(loop2MBB);
1360 loop2MBB->addSuccessor(loop1MBB);
1361 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362
1363 // loop1MBB:
1364 // ll dest, 0(ptr)
1365 // bne dest, oldval, exitMBB
1366 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001367 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1368 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001369 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001370
1371 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 // sc success, newval, 0(ptr)
1373 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001375 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001376 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001377 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001378 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379
1380 MI->eraseFromParent(); // The instruction is gone now.
1381
Akira Hatanaka939ece12011-07-19 03:42:13 +00001382 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383}
1384
1385MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001386MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001387 MachineBasicBlock *BB,
1388 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001389 assert((Size == 1 || Size == 2) &&
1390 "Unsupported size for EmitAtomicCmpSwapPartial.");
1391
1392 MachineFunction *MF = BB->getParent();
1393 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1394 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1395 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001396 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001397 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1398 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001399
1400 unsigned Dest = MI->getOperand(0).getReg();
1401 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001402 unsigned CmpVal = MI->getOperand(2).getReg();
1403 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1406 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001407 unsigned Mask = RegInfo.createVirtualRegister(RC);
1408 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1410 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1411 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1412 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1413 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1414 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1415 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1416 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1417 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1418 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1419 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1420 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1421 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1422 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001423
1424 // insert new blocks after the current block
1425 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1426 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1427 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001428 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001429 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1430 MachineFunction::iterator It = BB;
1431 ++It;
1432 MF->insert(It, loop1MBB);
1433 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001434 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435 MF->insert(It, exitMBB);
1436
1437 // Transfer the remainder of BB and its successor edges to exitMBB.
1438 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001439 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001440 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1441
Akira Hatanaka81b44112011-07-19 17:09:53 +00001442 BB->addSuccessor(loop1MBB);
1443 loop1MBB->addSuccessor(sinkMBB);
1444 loop1MBB->addSuccessor(loop2MBB);
1445 loop2MBB->addSuccessor(loop1MBB);
1446 loop2MBB->addSuccessor(sinkMBB);
1447 sinkMBB->addSuccessor(exitMBB);
1448
Akira Hatanaka70564a92011-07-19 18:14:26 +00001449 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001450 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001451 // addiu masklsb2,$0,-4 # 0xfffffffc
1452 // and alignedaddr,ptr,masklsb2
1453 // andi ptrlsb2,ptr,3
1454 // sll shiftamt,ptrlsb2,3
1455 // ori maskupper,$0,255 # 0xff
1456 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001457 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001458 // andi maskedcmpval,cmpval,255
1459 // sll shiftedcmpval,maskedcmpval,shiftamt
1460 // andi maskednewval,newval,255
1461 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001462 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001463 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001464 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001465 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001466 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001467 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1468 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1469 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001470 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001471 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001472 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001473 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1474 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001475 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001476 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001477 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001478 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001479 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001480 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001481 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001482
1483 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001484 // ll oldval,0(alginedaddr)
1485 // and maskedoldval0,oldval,mask
1486 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001487 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001488 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1489 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001490 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001491 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001492 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493
1494 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001495 // and maskedoldval1,oldval,mask2
1496 // or storeval,maskedoldval1,shiftednewval
1497 // sc success,storeval,0(alignedaddr)
1498 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001499 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001500 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001501 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001502 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001503 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001504 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001505 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001506 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001507 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001508
Akira Hatanaka939ece12011-07-19 03:42:13 +00001509 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001510 // srl srlres,maskedoldval0,shiftamt
1511 // sll sllres,srlres,24
1512 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001513 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001514 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001515
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001516 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001517 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001518 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001519 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001520 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001521 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522
1523 MI->eraseFromParent(); // The instruction is gone now.
1524
Akira Hatanaka939ece12011-07-19 03:42:13 +00001525 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001526}
1527
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001528//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001529// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001530//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001531SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001532 SDValue Chain = Op.getOperand(0);
1533 SDValue Table = Op.getOperand(1);
1534 SDValue Index = Op.getOperand(2);
1535 DebugLoc DL = Op.getDebugLoc();
1536 EVT PTy = getPointerTy();
1537 unsigned EntrySize =
1538 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1539
1540 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1541 DAG.getConstant(EntrySize, PTy));
1542 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1543
1544 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1545 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1546 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1547 0);
1548 Chain = Addr.getValue(1);
1549
1550 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1551 // For PIC, the sequence is:
1552 // BRIND(load(Jumptable + index) + RelocBase)
1553 // RelocBase can be JumpTable, GOT or some sort of global base.
1554 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1555 getPICJumpTableRelocBase(Table, DAG));
1556 }
1557
1558 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1559}
1560
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001561SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001562lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001563{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001565 // the block to branch to if the condition is true.
1566 SDValue Chain = Op.getOperand(0);
1567 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001568 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001569
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001570 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001571
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001572 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001573 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001574 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001576 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001577 Mips::CondCode CC =
1578 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001579 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1580 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001581 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001582 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001583}
1584
1585SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001586lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001587{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001588 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001589
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001590 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001591 if (Cond.getOpcode() != MipsISD::FPCmp)
1592 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001593
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001594 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001595 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001596}
1597
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001598SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001599lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001600{
1601 DebugLoc DL = Op.getDebugLoc();
1602 EVT Ty = Op.getOperand(0).getValueType();
1603 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1604 Op.getOperand(0), Op.getOperand(1),
1605 Op.getOperand(4));
1606
1607 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1608 Op.getOperand(3));
1609}
1610
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001611SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1612 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001613
1614 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1615 "Floating point operand expected.");
1616
1617 SDValue True = DAG.getConstant(1, MVT::i32);
1618 SDValue False = DAG.getConstant(0, MVT::i32);
1619
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001620 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001621}
1622
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001623SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001624 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001625 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001626 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001627 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001628
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001629 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001630 const MipsTargetObjectFile &TLOF =
1631 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632
Chris Lattnere3736f82009-08-13 05:41:27 +00001633 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001634 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001635 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001636 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001637 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001638 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001639 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001640 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001641 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001642
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001643 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001644 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001645 }
1646
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001647 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1648 return getAddrLocal(Op, DAG, HasMips64);
1649
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001650 if (LargeGOT)
1651 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1652 MipsII::MO_GOT_LO16);
1653
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001654 return getAddrGlobal(Op, DAG,
1655 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001656}
1657
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001658SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001659 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001660 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1661 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001662
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001663 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001664}
1665
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001666SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001667lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001668{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001669 // If the relocation model is PIC, use the General Dynamic TLS Model or
1670 // Local Dynamic TLS model, otherwise use the Initial Exec or
1671 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001672
1673 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001674 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001675 const GlobalValue *GV = GA->getGlobal();
1676 EVT PtrVT = getPointerTy();
1677
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001678 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1679
1680 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001681 // General Dynamic and Local Dynamic TLS Model.
1682 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1683 : MipsII::MO_TLSGD;
1684
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001685 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1686 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1687 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001688 unsigned PtrSize = PtrVT.getSizeInBits();
1689 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1690
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001691 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001692
1693 ArgListTy Args;
1694 ArgListEntry Entry;
1695 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001696 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001697 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001698
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001699 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001700 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001701 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001702 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001703 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001704 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001705
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001706 SDValue Ret = CallResult.first;
1707
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001708 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001709 return Ret;
1710
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001711 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001712 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001713 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1714 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001715 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001716 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1717 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1718 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001719 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001720
1721 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001722 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001723 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001724 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001725 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001726 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001727 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001728 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001729 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001730 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001731 } else {
1732 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001733 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001734 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001735 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001736 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001737 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001738 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1739 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1740 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001741 }
1742
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001743 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1744 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001745}
1746
1747SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001748lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001749{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001750 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1751 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001752
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001753 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001757lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001758{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001759 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001761 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001763 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001764 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1766 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001767 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001768
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001769 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1770 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001771
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001772 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001773}
1774
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001775SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 MachineFunction &MF = DAG.getMachineFunction();
1777 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1778
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001779 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1781 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001782
1783 // vastart just stores the address of the VarArgsFrameIndex slot into the
1784 // memory location argument.
1785 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001786 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001787 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001788}
Jia Liubb481f82012-02-28 07:46:26 +00001789
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001790static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001791 EVT TyX = Op.getOperand(0).getValueType();
1792 EVT TyY = Op.getOperand(1).getValueType();
1793 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1794 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1795 DebugLoc DL = Op.getDebugLoc();
1796 SDValue Res;
1797
1798 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1799 // to i32.
1800 SDValue X = (TyX == MVT::f32) ?
1801 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1802 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1803 Const1);
1804 SDValue Y = (TyY == MVT::f32) ?
1805 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1806 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1807 Const1);
1808
1809 if (HasR2) {
1810 // ext E, Y, 31, 1 ; extract bit31 of Y
1811 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1812 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1813 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1814 } else {
1815 // sll SllX, X, 1
1816 // srl SrlX, SllX, 1
1817 // srl SrlY, Y, 31
1818 // sll SllY, SrlX, 31
1819 // or Or, SrlX, SllY
1820 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1821 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1822 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1823 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1824 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1825 }
1826
1827 if (TyX == MVT::f32)
1828 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1829
1830 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1831 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1832 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001833}
1834
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001835static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001836 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1837 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1838 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1839 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1840 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001841
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001842 // Bitcast to integer nodes.
1843 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1844 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001845
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001846 if (HasR2) {
1847 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1848 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1849 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1850 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001851
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001852 if (WidthX > WidthY)
1853 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1854 else if (WidthY > WidthX)
1855 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001856
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001857 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1858 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1859 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1860 }
1861
1862 // (d)sll SllX, X, 1
1863 // (d)srl SrlX, SllX, 1
1864 // (d)srl SrlY, Y, width(Y)-1
1865 // (d)sll SllY, SrlX, width(Y)-1
1866 // or Or, SrlX, SllY
1867 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1868 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1869 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1870 DAG.getConstant(WidthY - 1, MVT::i32));
1871
1872 if (WidthX > WidthY)
1873 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1874 else if (WidthY > WidthX)
1875 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1876
1877 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1878 DAG.getConstant(WidthX - 1, MVT::i32));
1879 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1880 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001881}
1882
Akira Hatanaka82099682011-12-19 19:52:25 +00001883SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001884MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001885 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001886 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001887
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001888 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001889}
1890
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001891static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001892 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1893 DebugLoc DL = Op.getDebugLoc();
1894
1895 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1896 // to i32.
1897 SDValue X = (Op.getValueType() == MVT::f32) ?
1898 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1899 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1900 Const1);
1901
1902 // Clear MSB.
1903 if (HasR2)
1904 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1905 DAG.getRegister(Mips::ZERO, MVT::i32),
1906 DAG.getConstant(31, MVT::i32), Const1, X);
1907 else {
1908 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1909 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1910 }
1911
1912 if (Op.getValueType() == MVT::f32)
1913 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1914
1915 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1916 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1917 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1918}
1919
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001920static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001921 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1922 DebugLoc DL = Op.getDebugLoc();
1923
1924 // Bitcast to integer node.
1925 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1926
1927 // Clear MSB.
1928 if (HasR2)
1929 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1930 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1931 DAG.getConstant(63, MVT::i32), Const1, X);
1932 else {
1933 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1934 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1935 }
1936
1937 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1938}
1939
1940SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001941MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001942 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001943 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001944
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001945 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001946}
1947
Akira Hatanaka2e591472011-06-02 00:24:44 +00001948SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001949lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001950 // check the depth
1951 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001952 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001953
1954 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1955 MFI->setFrameAddressIsTaken(true);
1956 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001957 DebugLoc DL = Op.getDebugLoc();
1958 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001959 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001960 return FrameAddr;
1961}
1962
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001963SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001964 SelectionDAG &DAG) const {
1965 // check the depth
1966 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1967 "Return address can be determined only for current frame.");
1968
1969 MachineFunction &MF = DAG.getMachineFunction();
1970 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001971 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001972 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1973 MFI->setReturnAddressIsTaken(true);
1974
1975 // Return RA, which contains the return address. Mark it an implicit live-in.
1976 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1977 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1978}
1979
Akira Hatanaka544cc212013-01-30 00:26:49 +00001980// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1981// generated from __builtin_eh_return (offset, handler)
1982// The effect of this is to adjust the stack pointer by "offset"
1983// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001984SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001985 const {
1986 MachineFunction &MF = DAG.getMachineFunction();
1987 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1988
1989 MipsFI->setCallsEhReturn();
1990 SDValue Chain = Op.getOperand(0);
1991 SDValue Offset = Op.getOperand(1);
1992 SDValue Handler = Op.getOperand(2);
1993 DebugLoc DL = Op.getDebugLoc();
1994 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1995
1996 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1997 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1998 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1999 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2000 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2001 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2002 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2003 DAG.getRegister(OffsetReg, Ty),
2004 DAG.getRegister(AddrReg, getPointerTy()),
2005 Chain.getValue(1));
2006}
2007
Akira Hatanakadb548262011-07-19 23:30:50 +00002008// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002009SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002010MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002011 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002012 DebugLoc DL = Op.getDebugLoc();
2013 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00002014 DAG.getConstant(SType, MVT::i32));
2015}
2016
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002017SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002018 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002019 // FIXME: Need pseudo-fence for 'singlethread' fences
2020 // FIXME: Set SType for weaker fences where supported/appropriate.
2021 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002022 DebugLoc DL = Op.getDebugLoc();
2023 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002024 DAG.getConstant(SType, MVT::i32));
2025}
2026
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002027SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002028 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002029 DebugLoc DL = Op.getDebugLoc();
2030 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2031 SDValue Shamt = Op.getOperand(2);
2032
2033 // if shamt < 32:
2034 // lo = (shl lo, shamt)
2035 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2036 // else:
2037 // lo = 0
2038 // hi = (shl lo, shamt[4:0])
2039 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2040 DAG.getConstant(-1, MVT::i32));
2041 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2042 DAG.getConstant(1, MVT::i32));
2043 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2044 Not);
2045 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2046 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2047 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2048 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2049 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002050 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2051 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002052 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2053
2054 SDValue Ops[2] = {Lo, Hi};
2055 return DAG.getMergeValues(Ops, 2, DL);
2056}
2057
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002058SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002059 bool IsSRA) const {
2060 DebugLoc DL = Op.getDebugLoc();
2061 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2062 SDValue Shamt = Op.getOperand(2);
2063
2064 // if shamt < 32:
2065 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2066 // if isSRA:
2067 // hi = (sra hi, shamt)
2068 // else:
2069 // hi = (srl hi, shamt)
2070 // else:
2071 // if isSRA:
2072 // lo = (sra hi, shamt[4:0])
2073 // hi = (sra hi, 31)
2074 // else:
2075 // lo = (srl hi, shamt[4:0])
2076 // hi = 0
2077 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2078 DAG.getConstant(-1, MVT::i32));
2079 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2080 DAG.getConstant(1, MVT::i32));
2081 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2082 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2083 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2084 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2085 Hi, Shamt);
2086 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2087 DAG.getConstant(0x20, MVT::i32));
2088 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2089 DAG.getConstant(31, MVT::i32));
2090 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2091 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2092 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2093 ShiftRightHi);
2094
2095 SDValue Ops[2] = {Lo, Hi};
2096 return DAG.getMergeValues(Ops, 2, DL);
2097}
2098
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002099static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2100 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002101 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002102 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002103 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002104 DebugLoc DL = LD->getDebugLoc();
2105 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2106
2107 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002108 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002109 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002110
2111 SDValue Ops[] = { Chain, Ptr, Src };
2112 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2113 LD->getMemOperand());
2114}
2115
2116// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002117SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002118 LoadSDNode *LD = cast<LoadSDNode>(Op);
2119 EVT MemVT = LD->getMemoryVT();
2120
2121 // Return if load is aligned or if MemVT is neither i32 nor i64.
2122 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2123 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2124 return SDValue();
2125
2126 bool IsLittle = Subtarget->isLittle();
2127 EVT VT = Op.getValueType();
2128 ISD::LoadExtType ExtType = LD->getExtensionType();
2129 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2130
2131 assert((VT == MVT::i32) || (VT == MVT::i64));
2132
2133 // Expand
2134 // (set dst, (i64 (load baseptr)))
2135 // to
2136 // (set tmp, (ldl (add baseptr, 7), undef))
2137 // (set dst, (ldr baseptr, tmp))
2138 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2139 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2140 IsLittle ? 7 : 0);
2141 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2142 IsLittle ? 0 : 7);
2143 }
2144
2145 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2146 IsLittle ? 3 : 0);
2147 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2148 IsLittle ? 0 : 3);
2149
2150 // Expand
2151 // (set dst, (i32 (load baseptr))) or
2152 // (set dst, (i64 (sextload baseptr))) or
2153 // (set dst, (i64 (extload baseptr)))
2154 // to
2155 // (set tmp, (lwl (add baseptr, 3), undef))
2156 // (set dst, (lwr baseptr, tmp))
2157 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2158 (ExtType == ISD::EXTLOAD))
2159 return LWR;
2160
2161 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2162
2163 // Expand
2164 // (set dst, (i64 (zextload baseptr)))
2165 // to
2166 // (set tmp0, (lwl (add baseptr, 3), undef))
2167 // (set tmp1, (lwr baseptr, tmp0))
2168 // (set tmp2, (shl tmp1, 32))
2169 // (set dst, (srl tmp2, 32))
2170 DebugLoc DL = LD->getDebugLoc();
2171 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2172 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002173 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2174 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002175 return DAG.getMergeValues(Ops, 2, DL);
2176}
2177
2178static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2179 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002180 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2181 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002182 DebugLoc DL = SD->getDebugLoc();
2183 SDVTList VTList = DAG.getVTList(MVT::Other);
2184
2185 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002186 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002187 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002188
2189 SDValue Ops[] = { Chain, Value, Ptr };
2190 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2191 SD->getMemOperand());
2192}
2193
2194// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002195SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002196 StoreSDNode *SD = cast<StoreSDNode>(Op);
2197 EVT MemVT = SD->getMemoryVT();
2198
2199 // Return if store is aligned or if MemVT is neither i32 nor i64.
2200 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2201 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2202 return SDValue();
2203
2204 bool IsLittle = Subtarget->isLittle();
2205 SDValue Value = SD->getValue(), Chain = SD->getChain();
2206 EVT VT = Value.getValueType();
2207
2208 // Expand
2209 // (store val, baseptr) or
2210 // (truncstore val, baseptr)
2211 // to
2212 // (swl val, (add baseptr, 3))
2213 // (swr val, baseptr)
2214 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2215 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2216 IsLittle ? 3 : 0);
2217 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2218 }
2219
2220 assert(VT == MVT::i64);
2221
2222 // Expand
2223 // (store val, baseptr)
2224 // to
2225 // (sdl val, (add baseptr, 7))
2226 // (sdr val, baseptr)
2227 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2228 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2229}
2230
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002231// This function expands mips intrinsic nodes which have 64-bit input operands
2232// or output values.
2233//
2234// out64 = intrinsic-node in64
2235// =>
2236// lo = copy (extract-element (in64, 0))
2237// hi = copy (extract-element (in64, 1))
2238// mips-specific-node
2239// v0 = copy lo
2240// v1 = copy hi
2241// out64 = merge-values (v0, v1)
2242//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002243static SDValue lowerDSPIntr(SDValue Op, SelectionDAG &DAG,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002244 unsigned Opc, bool HasI64In, bool HasI64Out) {
2245 DebugLoc DL = Op.getDebugLoc();
2246 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2247 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2248 SmallVector<SDValue, 3> Ops;
2249
2250 if (HasI64In) {
2251 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2252 Op->getOperand(1 + HasChainIn),
2253 DAG.getConstant(0, MVT::i32));
2254 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2255 Op->getOperand(1 + HasChainIn),
2256 DAG.getConstant(1, MVT::i32));
2257
2258 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2259 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2260
2261 Ops.push_back(Chain);
2262 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2263 Ops.push_back(Chain.getValue(1));
2264 } else {
2265 Ops.push_back(Chain);
2266 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2267 }
2268
2269 if (!HasI64Out)
2270 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2271 Ops.begin(), Ops.size());
2272
2273 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2274 Ops.begin(), Ops.size());
2275 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2276 Intr.getValue(1));
2277 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2278 OutLo.getValue(2));
2279 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2280
2281 if (!HasChainIn)
2282 return Out;
2283
2284 SDValue Vals[] = { Out, OutHi.getValue(1) };
2285 return DAG.getMergeValues(Vals, 2, DL);
2286}
2287
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002288SDValue MipsTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002289 SelectionDAG &DAG) const {
2290 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2291 default:
2292 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002293 case Intrinsic::mips_shilo:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002294 return lowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002295 case Intrinsic::mips_dpau_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002296 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002297 case Intrinsic::mips_dpau_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002298 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002299 case Intrinsic::mips_dpsu_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002300 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002301 case Intrinsic::mips_dpsu_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002302 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002303 case Intrinsic::mips_dpa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002304 return lowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002305 case Intrinsic::mips_dps_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002306 return lowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002307 case Intrinsic::mips_dpax_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002308 return lowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002309 case Intrinsic::mips_dpsx_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002310 return lowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002311 case Intrinsic::mips_mulsa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002312 return lowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002313 case Intrinsic::mips_mult:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002314 return lowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002315 case Intrinsic::mips_multu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002316 return lowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002317 case Intrinsic::mips_madd:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002318 return lowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002319 case Intrinsic::mips_maddu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002320 return lowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002321 case Intrinsic::mips_msub:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002322 return lowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002323 case Intrinsic::mips_msubu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002324 return lowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002325 }
2326}
2327
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002328SDValue MipsTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002329 SelectionDAG &DAG) const {
2330 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2331 default:
2332 return SDValue();
2333 case Intrinsic::mips_extp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002334 return lowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002335 case Intrinsic::mips_extpdp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002336 return lowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002337 case Intrinsic::mips_extr_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002338 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002339 case Intrinsic::mips_extr_r_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002340 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002341 case Intrinsic::mips_extr_rs_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002342 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002343 case Intrinsic::mips_extr_s_h:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002344 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002345 case Intrinsic::mips_mthlip:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002346 return lowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002347 case Intrinsic::mips_mulsaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002348 return lowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002349 case Intrinsic::mips_maq_s_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002350 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002351 case Intrinsic::mips_maq_s_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002352 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002353 case Intrinsic::mips_maq_sa_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002354 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002355 case Intrinsic::mips_maq_sa_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002357 case Intrinsic::mips_dpaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002358 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002359 case Intrinsic::mips_dpsq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002360 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002361 case Intrinsic::mips_dpaq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002362 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002363 case Intrinsic::mips_dpsq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002364 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002365 case Intrinsic::mips_dpaqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002366 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002367 case Intrinsic::mips_dpaqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002368 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002369 case Intrinsic::mips_dpsqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002370 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002371 case Intrinsic::mips_dpsqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002372 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002373 }
2374}
2375
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002376SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002377 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2378 || cast<ConstantSDNode>
2379 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2380 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2381 return SDValue();
2382
2383 // The pattern
2384 // (add (frameaddr 0), (frame_to_args_offset))
2385 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2386 // (add FrameObject, 0)
2387 // where FrameObject is a fixed StackObject with offset 0 which points to
2388 // the old stack pointer.
2389 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2390 EVT ValTy = Op->getValueType(0);
2391 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2392 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2393 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2394 DAG.getConstant(0, ValTy));
2395}
2396
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002397//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002398// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002399//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002400
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002401//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002402// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002403// Mips O32 ABI rules:
2404// ---
2405// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002406// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002407// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002408// f64 - Only passed in two aliased f32 registers if no int reg has been used
2409// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002410// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2411// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002412//
2413// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002414//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002415
Duncan Sands1e96bab2010-11-04 10:49:57 +00002416static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002417 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002418 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2419
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002420 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002421
Craig Topperc5eaae42012-03-11 07:57:25 +00002422 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002423 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2424 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002425 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002426 Mips::F12, Mips::F14
2427 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002428 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002429 Mips::D6, Mips::D7
2430 };
2431
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002432 // Do not process byval args here.
2433 if (ArgFlags.isByVal())
2434 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002435
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002436 // Promote i8 and i16
2437 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2438 LocVT = MVT::i32;
2439 if (ArgFlags.isSExt())
2440 LocInfo = CCValAssign::SExt;
2441 else if (ArgFlags.isZExt())
2442 LocInfo = CCValAssign::ZExt;
2443 else
2444 LocInfo = CCValAssign::AExt;
2445 }
2446
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002447 unsigned Reg;
2448
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002449 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2450 // is true: function is vararg, argument is 3rd or higher, there is previous
2451 // argument which is not f32 or f64.
2452 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2453 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002454 unsigned OrigAlign = ArgFlags.getOrigAlign();
2455 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002456
2457 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002458 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002459 // If this is the first part of an i64 arg,
2460 // the allocated register must be either A0 or A2.
2461 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2462 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002463 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002464 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2465 // Allocate int register and shadow next int register. If first
2466 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002467 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2468 if (Reg == Mips::A1 || Reg == Mips::A3)
2469 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2470 State.AllocateReg(IntRegs, IntRegsSize);
2471 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002472 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2473 // we are guaranteed to find an available float register
2474 if (ValVT == MVT::f32) {
2475 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2476 // Shadow int register
2477 State.AllocateReg(IntRegs, IntRegsSize);
2478 } else {
2479 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2480 // Shadow int registers
2481 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2482 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2483 State.AllocateReg(IntRegs, IntRegsSize);
2484 State.AllocateReg(IntRegs, IntRegsSize);
2485 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002486 } else
2487 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002488
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002489 if (!Reg) {
2490 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2491 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002492 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002493 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002494 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002495
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002496 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002497}
2498
2499#include "MipsGenCallingConv.inc"
2500
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002501//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002503//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002504
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002505static const unsigned O32IntRegsSize = 4;
2506
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002507// Return next O32 integer argument register.
2508static unsigned getNextIntArgReg(unsigned Reg) {
2509 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2510 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2511}
2512
Akira Hatanaka7d712092012-10-30 19:23:25 +00002513SDValue
2514MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2515 SDValue Chain, SDValue Arg, DebugLoc DL,
2516 bool IsTailCall, SelectionDAG &DAG) const {
2517 if (!IsTailCall) {
2518 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2519 DAG.getIntPtrConstant(Offset));
2520 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2521 false, 0);
2522 }
2523
2524 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2525 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2526 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2527 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2528 /*isVolatile=*/ true, false, 0);
2529}
2530
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002531void MipsTargetLowering::
2532getOpndList(SmallVectorImpl<SDValue> &Ops,
2533 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2534 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2535 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2536 // Insert node "GP copy globalreg" before call to function.
2537 //
2538 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2539 // in PIC mode) allow symbols to be resolved via lazy binding.
2540 // The lazy binding stub requires GP to point to the GOT.
2541 if (IsPICCall && !InternalLinkage) {
2542 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2543 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2544 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2545 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002546
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002547 // Build a sequence of copy-to-reg nodes chained together with token
2548 // chain and flag operands which copy the outgoing args into registers.
2549 // The InFlag in necessary since all emitted instructions must be
2550 // stuck together.
2551 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002552
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002553 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2554 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2555 RegsToPass[i].second, InFlag);
2556 InFlag = Chain.getValue(1);
2557 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002558
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002559 // Add argument registers to the end of the list so that they are
2560 // known live into the call.
2561 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2562 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2563 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002564
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002565 // Add a register mask operand representing the call-preserved registers.
2566 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2567 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2568 assert(Mask && "Missing call preserved mask for calling convention");
2569 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2570
2571 if (InFlag.getNode())
2572 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002573}
2574
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002576/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002578MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002579 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002580 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002581 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002582 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2583 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2584 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002585 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002586 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002587 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002588 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002589 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002590
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002591 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002592 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002593 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002594 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002595
2596 // Analyze operands of the call, assigning locations to each operand.
2597 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002598 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002599 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002600 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002601
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002602 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002603 getTargetMachine().Options.UseSoftFloat,
2604 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002606 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002607 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002608
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002609 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002610 if (IsTailCall)
2611 IsTailCall =
2612 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002613 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002614
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002615 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002616 ++NumTailCalls;
2617
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002618 // Chain is the output chain of the last Load/Store or CopyToReg node.
2619 // ByValChain is the output chain of the last Memcpy node created for copying
2620 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002621 unsigned StackAlignment = TFL->getStackAlignment();
2622 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002623 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002624
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002625 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002626 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002627
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002628 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002629 IsN64 ? Mips::SP_64 : Mips::SP,
2630 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002631
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002632 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002633 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002634 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002635 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636
2637 // Walk the register/memloc assignments, inserting copies/loads.
2638 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002639 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002640 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002641 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002642 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2643
2644 // ByVal Arg.
2645 if (Flags.isByVal()) {
2646 assert(Flags.getByValSize() &&
2647 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002648 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002649 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002650 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002651 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002652 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2653 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002654 continue;
2655 }
Jia Liubb481f82012-02-28 07:46:26 +00002656
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002657 // Promote the value if needed.
2658 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002659 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002660 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002661 if (VA.isRegLoc()) {
2662 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002663 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2664 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002665 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002666 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002667 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002668 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002669 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002670 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002671 if (!Subtarget->isLittle())
2672 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002673 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002674 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2675 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2676 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002677 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002678 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002679 }
2680 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002681 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002682 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002683 break;
2684 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002685 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002686 break;
2687 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002688 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002689 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002690 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002691
2692 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002693 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002694 if (VA.isRegLoc()) {
2695 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002696 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002697 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002698
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002699 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002700 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002701
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002702 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002703 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002704 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002705 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002706 }
2707
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002708 // Transform all store nodes into one single node because all store
2709 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002710 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002711 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002712 &MemOpChains[0], MemOpChains.size());
2713
Bill Wendling056292f2008-09-16 21:48:12 +00002714 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002715 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2716 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002717 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002718 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002719 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002720
2721 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002722 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002723 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2724
2725 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002726 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002727 else if (LargeGOT)
2728 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2729 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002730 else
2731 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2732 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002733 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002734 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002735 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002736 }
2737 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002738 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002739 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2740 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002741 else if (LargeGOT)
2742 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2743 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002744 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002745 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2746
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002747 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002748 }
2749
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002750 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002751 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002752
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002753 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2754 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002755
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002756 if (IsTailCall)
2757 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002758
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002759 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002760 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002762 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002763 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002764 DAG.getIntPtrConstant(0, true), InFlag);
2765 InFlag = Chain.getValue(1);
2766
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002767 // Handle result values, copying them out of physregs into vregs that we
2768 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002769 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2770 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002771}
2772
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773/// LowerCallResult - Lower the result values of a call into the
2774/// appropriate copies out of appropriate physical registers.
2775SDValue
2776MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002777 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002779 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002780 SmallVectorImpl<SDValue> &InVals,
2781 const SDNode *CallNode,
2782 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002783 // Assign locations to each value returned by this call.
2784 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002785 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002786 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002787 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002788
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002789 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2790 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002792 // Copy all of the result registers out of their specified physreg.
2793 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002794 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002795 RVLocs[i].getLocVT(), InFlag);
2796 Chain = Val.getValue(1);
2797 InFlag = Val.getValue(2);
2798
2799 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002800 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002801
2802 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002803 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002804
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002806}
2807
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002808//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002810//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002812/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813SDValue
2814MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002815 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002816 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002817 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002818 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002819 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002820 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002821 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002822 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002823 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002824
Dan Gohman1e93df62010-04-17 14:41:14 +00002825 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002827 // Used with vargs to acumulate store chains.
2828 std::vector<SDValue> OutChains;
2829
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830 // Assign locations to all of the incoming arguments.
2831 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002832 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002833 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002834 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002835 Function::const_arg_iterator FuncArg =
2836 DAG.getMachineFunction().getFunction()->arg_begin();
2837 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002838
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002839 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002840 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2841 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002842
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002843 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002844 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002845
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002847 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002848 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2849 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002850 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002851 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2852 bool IsRegLoc = VA.isRegLoc();
2853
2854 if (Flags.isByVal()) {
2855 assert(Flags.getByValSize() &&
2856 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002857 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002858 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002859 MipsCCInfo, *ByValArg);
2860 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002861 continue;
2862 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002863
2864 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002865 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002866 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002867 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002868 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002869
Owen Anderson825b72b2009-08-11 20:47:22 +00002870 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002871 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2872 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002873 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002874 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002875 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002876 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002877 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002878 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002879 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002880 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002881
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002882 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002883 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002884 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2885 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002886
2887 // If this is an 8 or 16-bit value, it has been passed promoted
2888 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002889 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002890 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002891 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002892 if (VA.getLocInfo() == CCValAssign::SExt)
2893 Opcode = ISD::AssertSext;
2894 else if (VA.getLocInfo() == CCValAssign::ZExt)
2895 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002896 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002897 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002898 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002899 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002900 }
2901
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002902 // Handle floating point arguments passed in integer registers and
2903 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002904 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002905 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2906 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002907 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002908 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002909 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002910 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002911 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002912 if (!Subtarget->isLittle())
2913 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002914 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002915 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002916 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002917
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002919 } else { // VA.isRegLoc()
2920
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002921 // sanity check
2922 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002923
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002924 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002925 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002926 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002927
2928 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002929 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002930 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002931 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002932 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002933 }
2934 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002935
2936 // The mips ABIs for returning structs by value requires that we copy
2937 // the sret argument into $v0 for the return. Save the argument into
2938 // a virtual register so that we can access it from the return points.
2939 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2940 unsigned Reg = MipsFI->getSRetReturnReg();
2941 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002942 Reg = MF.getRegInfo().
2943 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002944 MipsFI->setSRetReturnReg(Reg);
2945 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002946 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2947 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002948 }
2949
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002950 if (IsVarArg)
2951 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002952
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002953 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002954 // the size of Ins and InVals. This only happens when on varg functions
2955 if (!OutChains.empty()) {
2956 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002957 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002958 &OutChains[0], OutChains.size());
2959 }
2960
Dan Gohman98ca4f22009-08-05 01:29:28 +00002961 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002962}
2963
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002964//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002965// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002966//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002967
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002968bool
2969MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002970 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002971 const SmallVectorImpl<ISD::OutputArg> &Outs,
2972 LLVMContext &Context) const {
2973 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002974 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002975 RVLocs, Context);
2976 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2977}
2978
Dan Gohman98ca4f22009-08-05 01:29:28 +00002979SDValue
2980MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002981 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002982 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002983 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002984 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002985 // CCValAssign - represent the assignment of
2986 // the return value to a location
2987 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002988 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002989
2990 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002991 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002992 *DAG.getContext());
2993 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002994
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002995 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002996 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2997 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002998
Dan Gohman475871a2008-07-27 21:46:04 +00002999 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003000 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003001
3002 // Copy the result values into the output registers.
3003 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003004 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003005 CCValAssign &VA = RVLocs[i];
3006 assert(VA.isRegLoc() && "Can only return in registers!");
3007
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003008 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003009 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003010
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003011 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003013 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003014 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003015 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003016 }
3017
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003018 // The mips ABIs for returning structs by value requires that we copy
3019 // the sret argument into $v0 for the return. We saved the argument into
3020 // a virtual register in the entry block, so now we copy the value out
3021 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003022 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003023 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3024 unsigned Reg = MipsFI->getSRetReturnReg();
3025
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003027 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003028 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003029 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003030
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003031 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003032 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003033 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003034 }
3035
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003036 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003037
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003038 // Add the flag if we have it.
3039 if (Flag.getNode())
3040 RetOps.push_back(Flag);
3041
3042 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003043 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003045
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003046//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003047// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003048//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003049
3050/// getConstraintType - Given a constraint letter, return the type of
3051/// constraint it is for this target.
3052MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003053getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003054{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003055 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003056 // GCC config/mips/constraints.md
3057 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058 // 'd' : An address register. Equivalent to r
3059 // unless generating MIPS16 code.
3060 // 'y' : Equivalent to r; retained for
3061 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003062 // 'c' : A register suitable for use in an indirect
3063 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003064 // 'l' : The lo register. 1 word storage.
3065 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003066 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003067 switch (Constraint[0]) {
3068 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069 case 'd':
3070 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003071 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003072 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003073 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003074 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003075 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00003076 case 'R':
3077 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003078 }
3079 }
3080 return TargetLowering::getConstraintType(Constraint);
3081}
3082
John Thompson44ab89e2010-10-29 17:29:13 +00003083/// Examine constraint type and operand type and determine a weight value.
3084/// This object must already have been set up with the operand type
3085/// and the current alternative constraint selected.
3086TargetLowering::ConstraintWeight
3087MipsTargetLowering::getSingleConstraintMatchWeight(
3088 AsmOperandInfo &info, const char *constraint) const {
3089 ConstraintWeight weight = CW_Invalid;
3090 Value *CallOperandVal = info.CallOperandVal;
3091 // If we don't have a value, we can't do a match,
3092 // but allow it at the lowest weight.
3093 if (CallOperandVal == NULL)
3094 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003095 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003096 // Look at the constraint type.
3097 switch (*constraint) {
3098 default:
3099 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3100 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003101 case 'd':
3102 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003103 if (type->isIntegerTy())
3104 weight = CW_Register;
3105 break;
3106 case 'f':
3107 if (type->isFloatTy())
3108 weight = CW_Register;
3109 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003110 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003111 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003112 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003113 if (type->isIntegerTy())
3114 weight = CW_SpecificReg;
3115 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003116 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003117 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003118 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003119 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003120 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003121 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003122 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003123 if (isa<ConstantInt>(CallOperandVal))
3124 weight = CW_Constant;
3125 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00003126 case 'R':
3127 weight = CW_Memory;
3128 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003129 }
3130 return weight;
3131}
3132
Eric Christopher38d64262011-06-29 19:33:04 +00003133/// Given a register class constraint, like 'r', if this corresponds directly
3134/// to an LLVM register class, return a register of 0 and the register class
3135/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003136std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003137getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003138{
3139 if (Constraint.size() == 1) {
3140 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003141 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3142 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003143 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003144 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3145 if (Subtarget->inMips16Mode())
3146 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003147 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003148 }
Jack Carter10de0252012-07-02 23:35:23 +00003149 if (VT == MVT::i64 && !HasMips64)
3150 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003151 if (VT == MVT::i64 && HasMips64)
3152 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3153 // This will generate an error message
3154 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003155 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003157 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003158 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3159 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003160 return std::make_pair(0U, &Mips::FGR64RegClass);
3161 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003162 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003163 break;
3164 case 'c': // register suitable for indirect jump
3165 if (VT == MVT::i32)
3166 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3167 assert(VT == MVT::i64 && "Unexpected type.");
3168 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003169 case 'l': // register suitable for indirect jump
3170 if (VT == MVT::i32)
3171 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3172 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003173 case 'x': // register suitable for indirect jump
3174 // Fixme: Not triggering the use of both hi and low
3175 // This will generate an error message
3176 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003177 }
3178 }
3179 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3180}
3181
Eric Christopher50ab0392012-05-07 03:13:32 +00003182/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3183/// vector. If it is invalid, don't add anything to Ops.
3184void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3185 std::string &Constraint,
3186 std::vector<SDValue>&Ops,
3187 SelectionDAG &DAG) const {
3188 SDValue Result(0, 0);
3189
3190 // Only support length 1 constraints for now.
3191 if (Constraint.length() > 1) return;
3192
3193 char ConstraintLetter = Constraint[0];
3194 switch (ConstraintLetter) {
3195 default: break; // This will fall through to the generic implementation
3196 case 'I': // Signed 16 bit constant
3197 // If this fails, the parent routine will give an error
3198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3199 EVT Type = Op.getValueType();
3200 int64_t Val = C->getSExtValue();
3201 if (isInt<16>(Val)) {
3202 Result = DAG.getTargetConstant(Val, Type);
3203 break;
3204 }
3205 }
3206 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003207 case 'J': // integer zero
3208 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3209 EVT Type = Op.getValueType();
3210 int64_t Val = C->getZExtValue();
3211 if (Val == 0) {
3212 Result = DAG.getTargetConstant(0, Type);
3213 break;
3214 }
3215 }
3216 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003217 case 'K': // unsigned 16 bit immediate
3218 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3219 EVT Type = Op.getValueType();
3220 uint64_t Val = (uint64_t)C->getZExtValue();
3221 if (isUInt<16>(Val)) {
3222 Result = DAG.getTargetConstant(Val, Type);
3223 break;
3224 }
3225 }
3226 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003227 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3229 EVT Type = Op.getValueType();
3230 int64_t Val = C->getSExtValue();
3231 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3232 Result = DAG.getTargetConstant(Val, Type);
3233 break;
3234 }
3235 }
3236 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003237 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3238 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3239 EVT Type = Op.getValueType();
3240 int64_t Val = C->getSExtValue();
3241 if ((Val >= -65535) && (Val <= -1)) {
3242 Result = DAG.getTargetConstant(Val, Type);
3243 break;
3244 }
3245 }
3246 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003247 case 'O': // signed 15 bit immediate
3248 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3249 EVT Type = Op.getValueType();
3250 int64_t Val = C->getSExtValue();
3251 if ((isInt<15>(Val))) {
3252 Result = DAG.getTargetConstant(Val, Type);
3253 break;
3254 }
3255 }
3256 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003257 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3258 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3259 EVT Type = Op.getValueType();
3260 int64_t Val = C->getSExtValue();
3261 if ((Val <= 65535) && (Val >= 1)) {
3262 Result = DAG.getTargetConstant(Val, Type);
3263 break;
3264 }
3265 }
3266 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003267 }
3268
3269 if (Result.getNode()) {
3270 Ops.push_back(Result);
3271 return;
3272 }
3273
3274 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3275}
3276
Dan Gohman6520e202008-10-18 02:06:02 +00003277bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003278MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3279 // No global is ever allowed as a base.
3280 if (AM.BaseGV)
3281 return false;
3282
3283 switch (AM.Scale) {
3284 case 0: // "r+i" or just "i", depending on HasBaseReg.
3285 break;
3286 case 1:
3287 if (!AM.HasBaseReg) // allow "r+i".
3288 break;
3289 return false; // disallow "r+r" or "r+r+i".
3290 default:
3291 return false;
3292 }
3293
3294 return true;
3295}
3296
3297bool
Dan Gohman6520e202008-10-18 02:06:02 +00003298MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3299 // The Mips target isn't yet aware of offsets.
3300 return false;
3301}
Evan Chengeb2f9692009-10-27 19:56:55 +00003302
Akira Hatanakae193b322012-06-13 19:33:32 +00003303EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003304 unsigned SrcAlign,
3305 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003306 bool MemcpyStrSrc,
3307 MachineFunction &MF) const {
3308 if (Subtarget->hasMips64())
3309 return MVT::i64;
3310
3311 return MVT::i32;
3312}
3313
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003314bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3315 if (VT != MVT::f32 && VT != MVT::f64)
3316 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003317 if (Imm.isNegZero())
3318 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003319 return Imm.isZero();
3320}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003321
3322unsigned MipsTargetLowering::getJumpTableEncoding() const {
3323 if (IsN64)
3324 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003325
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003326 return TargetLowering::getJumpTableEncoding();
3327}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003328
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003329/// This function returns true if CallSym is a long double emulation routine.
3330static bool isF128SoftLibCall(const char *CallSym) {
3331 const char *const LibCalls[] =
3332 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3333 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3334 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3335 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3336 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3337 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3338 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3339 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3340 "truncl"};
3341
3342 const char * const *End = LibCalls + array_lengthof(LibCalls);
3343
3344 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003345 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003346
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003347#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003348 for (const char * const *I = LibCalls; I < End - 1; ++I)
3349 assert(Comp(*I, *(I + 1)));
3350#endif
3351
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003352 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003353}
3354
3355/// This function returns true if Ty is fp128 or i128 which was originally a
3356/// fp128.
3357static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3358 if (Ty->isFP128Ty())
3359 return true;
3360
3361 const ExternalSymbolSDNode *ES =
3362 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3363
3364 // If the Ty is i128 and the function being called is a long double emulation
3365 // routine, then the original type is f128.
3366 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3367}
3368
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003369MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3370 CCState &Info)
3371 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003372 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003373 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003374}
3375
3376void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003377analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003378 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3379 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003380 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3381 "CallingConv::Fast shouldn't be used for vararg functions.");
3382
Akira Hatanaka7887c902012-10-26 23:56:38 +00003383 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003384 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003385
3386 for (unsigned I = 0; I != NumOpnds; ++I) {
3387 MVT ArgVT = Args[I].VT;
3388 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3389 bool R;
3390
3391 if (ArgFlags.isByVal()) {
3392 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3393 continue;
3394 }
3395
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003396 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003397 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003398 else {
3399 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3400 IsSoftFloat);
3401 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3402 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003403
3404 if (R) {
3405#ifndef NDEBUG
3406 dbgs() << "Call operand #" << I << " has unhandled type "
3407 << EVT(ArgVT).getEVTString();
3408#endif
3409 llvm_unreachable(0);
3410 }
3411 }
3412}
3413
3414void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003415analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3416 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003417 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003418 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003419 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003420
3421 for (unsigned I = 0; I != NumArgs; ++I) {
3422 MVT ArgVT = Args[I].VT;
3423 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003424 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3425 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003426
3427 if (ArgFlags.isByVal()) {
3428 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3429 continue;
3430 }
3431
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003432 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3433
3434 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003435 continue;
3436
3437#ifndef NDEBUG
3438 dbgs() << "Formal Arg #" << I << " has unhandled type "
3439 << EVT(ArgVT).getEVTString();
3440#endif
3441 llvm_unreachable(0);
3442 }
3443}
3444
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003445template<typename Ty>
3446void MipsTargetLowering::MipsCC::
3447analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3448 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003449 CCAssignFn *Fn;
3450
3451 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3452 Fn = RetCC_F128Soft;
3453 else
3454 Fn = RetCC_Mips;
3455
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003456 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3457 MVT VT = RetVals[I].VT;
3458 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3459 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3460
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003461 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003462#ifndef NDEBUG
3463 dbgs() << "Call result #" << I << " has unhandled type "
3464 << EVT(VT).getEVTString() << '\n';
3465#endif
3466 llvm_unreachable(0);
3467 }
3468 }
3469}
3470
3471void MipsTargetLowering::MipsCC::
3472analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3473 const SDNode *CallNode, const Type *RetTy) const {
3474 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3475}
3476
3477void MipsTargetLowering::MipsCC::
3478analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3479 const Type *RetTy) const {
3480 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3481}
3482
Akira Hatanaka7887c902012-10-26 23:56:38 +00003483void
3484MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3485 MVT LocVT,
3486 CCValAssign::LocInfo LocInfo,
3487 ISD::ArgFlagsTy ArgFlags) {
3488 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3489
3490 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003491 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003492 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3493 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3494 RegSize * 2);
3495
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003496 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003497 allocateRegs(ByVal, ByValSize, Align);
3498
3499 // Allocate space on caller's stack.
3500 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3501 Align);
3502 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3503 LocInfo));
3504 ByValArgs.push_back(ByVal);
3505}
3506
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003507unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3508 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3509}
3510
3511unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3512 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3513}
3514
3515const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3516 return IsO32 ? O32IntRegs : Mips64IntRegs;
3517}
3518
3519llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3520 if (CallConv == CallingConv::Fast)
3521 return CC_Mips_FastCC;
3522
3523 return IsO32 ? CC_MipsO32 : CC_MipsN;
3524}
3525
3526llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3527 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3528}
3529
3530const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3531 return IsO32 ? O32IntRegs : Mips64DPRegs;
3532}
3533
Akira Hatanaka7887c902012-10-26 23:56:38 +00003534void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3535 unsigned ByValSize,
3536 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003537 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3538 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003539 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3540 "Byval argument's size and alignment should be a multiple of"
3541 "RegSize.");
3542
3543 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3544
3545 // If Align > RegSize, the first arg register must be even.
3546 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3547 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3548 ++ByVal.FirstIdx;
3549 }
3550
3551 // Mark the registers allocated.
3552 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3553 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3554 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3555}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003556
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003557MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3558 const SDNode *CallNode,
3559 bool IsSoftFloat) const {
3560 if (IsSoftFloat || IsO32)
3561 return VT;
3562
3563 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003564 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003565 assert(VT == MVT::i64);
3566 return MVT::f64;
3567 }
3568
3569 return VT;
3570}
3571
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003572void MipsTargetLowering::
3573copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3574 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3575 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3576 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3577 MachineFunction &MF = DAG.getMachineFunction();
3578 MachineFrameInfo *MFI = MF.getFrameInfo();
3579 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3580 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3581 int FrameObjOffset;
3582
3583 if (RegAreaSize)
3584 FrameObjOffset = (int)CC.reservedArgArea() -
3585 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3586 else
3587 FrameObjOffset = ByVal.Address;
3588
3589 // Create frame object.
3590 EVT PtrTy = getPointerTy();
3591 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3592 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3593 InVals.push_back(FIN);
3594
3595 if (!ByVal.NumRegs)
3596 return;
3597
3598 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003599 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003600 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3601
3602 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3603 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003604 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003605 unsigned Offset = I * CC.regSize();
3606 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3607 DAG.getConstant(Offset, PtrTy));
3608 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3609 StorePtr, MachinePointerInfo(FuncArg, Offset),
3610 false, false, 0);
3611 OutChains.push_back(Store);
3612 }
3613}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003614
3615// Copy byVal arg to registers and stack.
3616void MipsTargetLowering::
3617passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003618 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003619 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3620 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3621 const MipsCC &CC, const ByValArgInfo &ByVal,
3622 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3623 unsigned ByValSize = Flags.getByValSize();
3624 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3625 unsigned RegSize = CC.regSize();
3626 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3627 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3628
3629 if (ByVal.NumRegs) {
3630 const uint16_t *ArgRegs = CC.intArgRegs();
3631 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3632 unsigned I = 0;
3633
3634 // Copy words to registers.
3635 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3636 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3637 DAG.getConstant(Offset, PtrTy));
3638 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3639 MachinePointerInfo(), false, false, false,
3640 Alignment);
3641 MemOpChains.push_back(LoadVal.getValue(1));
3642 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3643 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3644 }
3645
3646 // Return if the struct has been fully copied.
3647 if (ByValSize == Offset)
3648 return;
3649
3650 // Copy the remainder of the byval argument with sub-word loads and shifts.
3651 if (LeftoverBytes) {
3652 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3653 "Size of the remainder should be smaller than RegSize.");
3654 SDValue Val;
3655
3656 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3657 Offset < ByValSize; LoadSize /= 2) {
3658 unsigned RemSize = ByValSize - Offset;
3659
3660 if (RemSize < LoadSize)
3661 continue;
3662
3663 // Load subword.
3664 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3665 DAG.getConstant(Offset, PtrTy));
3666 SDValue LoadVal =
3667 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3668 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3669 false, false, Alignment);
3670 MemOpChains.push_back(LoadVal.getValue(1));
3671
3672 // Shift the loaded value.
3673 unsigned Shamt;
3674
3675 if (isLittle)
3676 Shamt = TotalSizeLoaded;
3677 else
3678 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3679
3680 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3681 DAG.getConstant(Shamt, MVT::i32));
3682
3683 if (Val.getNode())
3684 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3685 else
3686 Val = Shift;
3687
3688 Offset += LoadSize;
3689 TotalSizeLoaded += LoadSize;
3690 Alignment = std::min(Alignment, LoadSize);
3691 }
3692
3693 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3694 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3695 return;
3696 }
3697 }
3698
3699 // Copy remainder of byval arg to it with memcpy.
3700 unsigned MemCpySize = ByValSize - Offset;
3701 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3702 DAG.getConstant(Offset, PtrTy));
3703 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3704 DAG.getIntPtrConstant(ByVal.Address));
3705 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3706 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3707 /*isVolatile=*/false, /*AlwaysInline=*/false,
3708 MachinePointerInfo(0), MachinePointerInfo(0));
3709 MemOpChains.push_back(Chain);
3710}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003711
3712void
3713MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3714 const MipsCC &CC, SDValue Chain,
3715 DebugLoc DL, SelectionDAG &DAG) const {
3716 unsigned NumRegs = CC.numIntArgRegs();
3717 const uint16_t *ArgRegs = CC.intArgRegs();
3718 const CCState &CCInfo = CC.getCCInfo();
3719 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3720 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003721 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003722 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3723 MachineFunction &MF = DAG.getMachineFunction();
3724 MachineFrameInfo *MFI = MF.getFrameInfo();
3725 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3726
3727 // Offset of the first variable argument from stack pointer.
3728 int VaArgOffset;
3729
3730 if (NumRegs == Idx)
3731 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3732 else
3733 VaArgOffset =
3734 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3735
3736 // Record the frame index of the first variable argument
3737 // which is a value necessary to VASTART.
3738 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3739 MipsFI->setVarArgsFrameIndex(FI);
3740
3741 // Copy the integer registers that have not been used for argument passing
3742 // to the argument register save area. For O32, the save area is allocated
3743 // in the caller's stack frame, while for N32/64, it is allocated in the
3744 // callee's stack frame.
3745 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003746 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003747 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3748 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3749 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3750 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3751 MachinePointerInfo(), false, false, 0);
3752 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3753 OutChains.push_back(Store);
3754 }
3755}