blob: f641b11336bcf9486b617d41e6a6c80149da33c4 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Evan Chengdcea1632010-02-04 02:40:39 +00001198 // Add the regs to the liveout set for the function.
1199 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1200 for (unsigned i = 0; i != RVLocs.size(); ++i)
1201 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1202 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001207 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1208 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001209 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001211 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001212 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1213 CCValAssign &VA = RVLocs[i];
1214 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Chris Lattner447ff682008-03-11 03:23:40 +00001217 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1218 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001219 if (VA.getLocReg() == X86::ST0 ||
1220 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001221 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1222 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001223 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001225 RetOps.push_back(ValToCopy);
1226 // Don't emit a copytoreg.
1227 continue;
1228 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001229
Evan Cheng242b38b2009-02-23 09:03:22 +00001230 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1231 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001232 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001234 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001239 }
1240
Dale Johannesendd64c412009-02-04 00:33:20 +00001241 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001242 Flag = Chain.getValue(1);
1243 }
Dan Gohman61a92132008-04-21 23:59:07 +00001244
1245 // The x86-64 ABI for returning structs by value requires that we copy
1246 // the sret argument into %rax for the return. We saved the argument into
1247 // a virtual register in the entry block, so now we copy the value out
1248 // and into %rax.
1249 if (Subtarget->is64Bit() &&
1250 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1251 MachineFunction &MF = DAG.getMachineFunction();
1252 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1253 unsigned Reg = FuncInfo->getSRetReturnReg();
1254 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001255 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001256 FuncInfo->setSRetReturnReg(Reg);
1257 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001258 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001259
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001261 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001262
1263 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001264 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
Chris Lattner447ff682008-03-11 03:23:40 +00001267 RetOps[0] = Chain; // Update chain.
1268
1269 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001270 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
1273 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275}
1276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// LowerCallResult - Lower the result values of a call into the
1278/// appropriate copies out of appropriate physical registers.
1279///
1280SDValue
1281X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 const SmallVectorImpl<ISD::InputArg> &Ins,
1284 DebugLoc dl, SelectionDAG &DAG,
1285 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001286
Chris Lattnere32bbf62007-02-28 07:09:55 +00001287 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001291 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Chris Lattner3085e152007-02-25 08:59:22 +00001294 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001295 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001296 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Torok Edwin3f142c32009-02-01 18:15:56 +00001299 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001302 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001303 }
1304
Chris Lattner8e6da152008-03-10 21:08:41 +00001305 // If this is a call to a function that returns an fp value on the floating
1306 // point stack, but where we prefer to use the value in xmm registers, copy
1307 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001308 if ((VA.getLocReg() == X86::ST0 ||
1309 VA.getLocReg() == X86::ST1) &&
1310 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001313
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 SDValue Val;
1315 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001316 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1317 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1318 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1322 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 } else {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 Val = Chain.getValue(0);
1327 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001328 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1329 } else {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1331 CopyVT, InFlag).getValue(1);
1332 Val = Chain.getValue(0);
1333 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001334 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001335
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001337 // Round the F80 the right size, which also moves to the appropriate xmm
1338 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001339 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 // This truncation won't change the value.
1341 DAG.getIntPtrConstant(1));
1342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001345 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001348}
1349
1350
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001351//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001352// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001354// StdCall calling convention seems to be standard for many Windows' API
1355// routines and around. It differs from C calling convention just a little:
1356// callee should clean up the stack, not caller. Symbols should be also
1357// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001358// For info on fast calling convention see Fast Calling Convention (tail call)
1359// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001360
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001362/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1364 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001368}
1369
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001370/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001371/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372static bool
1373ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1374 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001375 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001378}
1379
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001380/// IsCalleePop - Determines whether the callee is required to pop its
1381/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001382bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 if (IsVarArg)
1384 return false;
1385
Dan Gohman095cc292008-09-13 01:54:27 +00001386 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 default:
1388 return false;
1389 case CallingConv::X86_StdCall:
1390 return !Subtarget->is64Bit();
1391 case CallingConv::X86_FastCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::Fast:
1394 return PerformTailCallOpt;
1395 }
1396}
1397
Dan Gohman095cc292008-09-13 01:54:27 +00001398/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1399/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001400CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001401 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001402 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001403 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001404 else
1405 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001406 }
1407
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 if (CC == CallingConv::X86_FastCall)
1409 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001410 else if (CC == CallingConv::Fast)
1411 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 else
1413 return CC_X86_32_C;
1414}
1415
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416/// NameDecorationForCallConv - Selects the appropriate decoration to
1417/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001418NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001419X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return StdCall;
1424 return None;
1425}
1426
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001427
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001428/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1429/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001430/// the specific parameter attribute. The copy will be passed as a byval
1431/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001432static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001433CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001434 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1435 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001438 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001439}
1440
Evan Cheng0c439eb2010-01-27 00:07:07 +00001441/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1442/// a tailcall target by changing its ABI.
1443static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1444 return PerformTailCallOpt && CC == CallingConv::Fast;
1445}
1446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447SDValue
1448X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001449 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 const SmallVectorImpl<ISD::InputArg> &Ins,
1451 DebugLoc dl, SelectionDAG &DAG,
1452 const CCValAssign &VA,
1453 MachineFrameInfo *MFI,
1454 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001455 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001459 EVT ValVT;
1460
1461 // If value is passed by pointer we have address passed instead of the value
1462 // itself.
1463 if (VA.getLocInfo() == CCValAssign::Indirect)
1464 ValVT = VA.getLocVT();
1465 else
1466 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001467
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001468 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001469 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // In case of tail call optimization mark all arguments mutable. Since they
1471 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001472 if (Flags.isByVal()) {
1473 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1474 VA.getLocMemOffset(), isImmutable, false);
1475 return DAG.getFrameIndex(FI, getPointerTy());
1476 } else {
1477 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1478 VA.getLocMemOffset(), isImmutable, false);
1479 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1480 return DAG.getLoad(ValVT, dl, Chain, FIN,
1481 PseudoSourceValue::getFixedStack(FI), 0);
1482 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001483}
1484
Dan Gohman475871a2008-07-27 21:46:04 +00001485SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001487 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 bool isVarArg,
1489 const SmallVectorImpl<ISD::InputArg> &Ins,
1490 DebugLoc dl,
1491 SelectionDAG &DAG,
1492 SmallVectorImpl<SDValue> &InVals) {
1493
Evan Cheng1bc78042006-04-26 01:20:17 +00001494 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 const Function* Fn = MF.getFunction();
1498 if (Fn->hasExternalLinkage() &&
1499 Subtarget->isTargetCygMing() &&
1500 Fn->getName() == "main")
1501 FuncInfo->setForceFramePointer(true);
1502
1503 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 "Var args not supported with calling convention fastcc");
1512
Chris Lattner638402b2007-02-28 07:00:42 +00001513 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1516 ArgLocs, *DAG.getContext());
1517 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001520 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1522 CCValAssign &VA = ArgLocs[i];
1523 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1524 // places.
1525 assert(VA.getValNo() != LastVal &&
1526 "Don't support value assigned to multiple locs yet");
1527 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001531 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001541 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1543 RC = X86::VR64RegisterClass;
1544 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001547 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattnerf39f7712007-02-28 05:46:49 +00001550 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1551 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1552 // right size.
1553 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 DAG.getValueType(VA.getValVT()));
1556 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001559 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001560 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 // Handle MMX values passed in XMM regs.
1564 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1566 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1568 } else
1569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001570 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 } else {
1572 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575
1576 // If value is passed via pointer - do a load.
1577 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582
Dan Gohman61a92132008-04-21 23:59:07 +00001583 // The x86-64 ABI for returning structs by value requires that we copy
1584 // the sret argument into %rax for the return. Save the argument into
1585 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001586 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001587 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1588 unsigned Reg = FuncInfo->getSRetReturnReg();
1589 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001591 FuncInfo->setSRetReturnReg(Reg);
1592 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001595 }
1596
Chris Lattnerf39f7712007-02-28 05:46:49 +00001597 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001598 // Align stack specially for tail calls.
1599 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001601
Evan Cheng1bc78042006-04-26 01:20:17 +00001602 // If the function takes variable number of arguments, make a frame index for
1603 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001606 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 }
1608 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001609 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1610
1611 // FIXME: We should really autogenerate these arrays
1612 static const unsigned GPR64ArgRegsWin64[] = {
1613 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 static const unsigned XMMArgRegsWin64[] = {
1616 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1617 };
1618 static const unsigned GPR64ArgRegs64Bit[] = {
1619 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1620 };
1621 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1623 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1624 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001625 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1626
1627 if (IsWin64) {
1628 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1629 GPR64ArgRegs = GPR64ArgRegsWin64;
1630 XMMArgRegs = XMMArgRegsWin64;
1631 } else {
1632 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1633 GPR64ArgRegs = GPR64ArgRegs64Bit;
1634 XMMArgRegs = XMMArgRegs64Bit;
1635 }
1636 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1637 TotalNumIntRegs);
1638 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1639 TotalNumXMMRegs);
1640
Devang Patel578efa92009-06-05 21:57:13 +00001641 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001642 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 // Kernel mode asks for SSE to be disabled, so don't push them
1648 // on the stack.
1649 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001650
Gordon Henriksen86737662008-01-05 16:56:59 +00001651 // For X86-64, if there are vararg parameters that are passed via
1652 // registers, then we must store them to their spots on the stack so they
1653 // may be loaded by deferencing the result of va_next.
1654 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1656 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001657 TotalNumXMMRegs * 16, 16,
1658 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001659
Gordon Henriksen86737662008-01-05 16:56:59 +00001660 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SmallVector<SDValue, 8> MemOps;
1662 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1666 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001667 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1668 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001670 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001671 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001672 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001675 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001677
Dan Gohmanface41a2009-08-16 21:24:25 +00001678 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1679 // Now store the XMM (fp + vector) parameter registers.
1680 SmallVector<SDValue, 11> SaveXMMOps;
1681 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001682
Dan Gohmanface41a2009-08-16 21:24:25 +00001683 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1684 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1685 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001686
Dan Gohmanface41a2009-08-16 21:24:25 +00001687 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1688 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohmanface41a2009-08-16 21:24:25 +00001690 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1691 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1692 X86::VR128RegisterClass);
1693 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1694 SaveXMMOps.push_back(Val);
1695 }
1696 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1697 MVT::Other,
1698 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001700
1701 if (!MemOps.empty())
1702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1703 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001711 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001712 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001714 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001715 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001716
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 if (!Is64Bit) {
1718 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1721 }
Evan Cheng25caf632006-05-23 21:06:34 +00001722
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001723 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001726}
1727
Dan Gohman475871a2008-07-27 21:46:04 +00001728SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1730 SDValue StackPtr, SDValue Arg,
1731 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001732 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001734 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001735 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001736 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001737 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001738 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001739 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001740 }
Dale Johannesenace16102009-02-03 19:33:06 +00001741 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001742 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001743}
1744
Bill Wendling64e87322009-01-16 19:25:27 +00001745/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001746/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001747SDValue
1748X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001749 SDValue &OutRetAddr, SDValue Chain,
1750 bool IsTailCall, bool Is64Bit,
1751 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 if (!IsTailCall || FPDiff==0) return Chain;
1753
1754 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001757
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001759 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001760 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761}
1762
1763/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1764/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001765static SDValue
1766EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001768 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001769 // Store the return address to the appropriate stack slot.
1770 if (!FPDiff) return Chain;
1771 // Calculate the new stack slot for the return address.
1772 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001773 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001774 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001778 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779 return Chain;
1780}
1781
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001783X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001784 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001785 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 const SmallVectorImpl<ISD::OutputArg> &Outs,
1787 const SmallVectorImpl<ISD::InputArg> &Ins,
1788 DebugLoc dl, SelectionDAG &DAG,
1789 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 MachineFunction &MF = DAG.getMachineFunction();
1791 bool Is64Bit = Subtarget->is64Bit();
1792 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001793 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794
Evan Cheng5f941932010-02-05 02:21:12 +00001795 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001797 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1798 Outs, Ins, DAG);
Evan Cheng5f941932010-02-05 02:21:12 +00001799 if (!PerformTailCallOpt && isTailCall)
1800 IsSibcall = true;
1801 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001804 "Var args not supported with calling convention fastcc");
1805
Chris Lattner638402b2007-02-28 07:00:42 +00001806 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001807 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1809 ArgLocs, *DAG.getContext());
1810 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Chris Lattner423c5f42007-02-28 05:31:48 +00001812 // Get a count of how many bytes are to be pushed on the stack.
1813 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001814 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001815 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Cheng5f941932010-02-05 02:21:12 +00001816 else if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001817 // This is a sibcall. The memory operands are available in caller's
1818 // own caller's stack.
1819 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001820
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001823 ++NumTailCalls;
1824
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1828 FPDiff = NumBytesCallerPushed - NumBytes;
1829
1830 // Set the delta of movement of the returnaddr stackslot.
1831 // But only set if delta is greater than previous delta.
1832 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1833 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1834 }
1835
Chris Lattnere563bbc2008-10-11 22:08:30 +00001836 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837
Dan Gohman475871a2008-07-27 21:46:04 +00001838 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001839 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001841 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001842
Dan Gohman475871a2008-07-27 21:46:04 +00001843 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1844 SmallVector<SDValue, 8> MemOpChains;
1845 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001846
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001847 // Walk the register/memloc assignments, inserting copies/loads. In the case
1848 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1850 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852 SDValue Arg = Outs[i].Val;
1853 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001854 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 // Promote the value if needed.
1857 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001858 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 case CCValAssign::Full: break;
1860 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001862 break;
1863 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001864 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001865 break;
1866 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001867 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1868 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1870 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1871 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 } else
1873 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1874 break;
1875 case CCValAssign::BCvt:
1876 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 case CCValAssign::Indirect: {
1879 // Store the argument.
1880 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001881 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001883 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 Arg = SpillSlot;
1885 break;
1886 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 if (VA.isRegLoc()) {
1890 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Cheng5f941932010-02-05 02:21:12 +00001891 } else if ((!isTailCall || isByVal) && !IsSibcall) {
1892 assert(VA.isMemLoc());
1893 if (StackPtr.getNode() == 0)
1894 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1895 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1896 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001897 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Evan Cheng32fe1032006-05-25 00:59:30 +00001900 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001902 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001903
Evan Cheng347d5f72006-04-28 21:29:37 +00001904 // Build a sequence of copy-to-reg nodes chained together with token chain
1905 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 // Tail call byval lowering might overwrite argument registers so in case of
1908 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001912 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001913 InFlag = Chain.getValue(1);
1914 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001915
Eric Christopherfd179292009-08-27 18:07:15 +00001916
Chris Lattner88e1fd52009-07-09 04:24:46 +00001917 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001918 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1919 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001921 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1922 DAG.getNode(X86ISD::GlobalBaseReg,
1923 DebugLoc::getUnknownLoc(),
1924 getPointerTy()),
1925 InFlag);
1926 InFlag = Chain.getValue(1);
1927 } else {
1928 // If we are tail calling and generating PIC/GOT style code load the
1929 // address of the callee into ECX. The value in ecx is used as target of
1930 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1931 // for tail calls on PIC/GOT architectures. Normally we would just put the
1932 // address of GOT into ebx and then call target@PLT. But for tail calls
1933 // ebx would be restored (since ebx is callee saved) before jumping to the
1934 // target@PLT.
1935
1936 // Note: The actual moving to ECX is done further down.
1937 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1938 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1939 !G->getGlobal()->hasProtectedVisibility())
1940 Callee = LowerGlobalAddress(Callee, DAG);
1941 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001942 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001943 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001944 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001945
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 if (Is64Bit && isVarArg) {
1947 // From AMD64 ABI document:
1948 // For calls that may call functions that use varargs or stdargs
1949 // (prototype-less calls or calls to functions containing ellipsis (...) in
1950 // the declaration) %al is used as hidden argument to specify the number
1951 // of SSE registers used. The contents of %al do not need to match exactly
1952 // the number of registers, but must be an ubound on the number of SSE
1953 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954
1955 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 // Count the number of XMM registers allocated.
1957 static const unsigned XMMArgRegs[] = {
1958 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1959 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1960 };
1961 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001963 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Dale Johannesendd64c412009-02-04 00:33:20 +00001965 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 InFlag = Chain.getValue(1);
1968 }
1969
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001970
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001971 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 if (isTailCall) {
1973 // Force all the incoming stack arguments to be loaded from the stack
1974 // before any new outgoing arguments are stored to the stack, because the
1975 // outgoing stack slots may alias the incoming argument stack slots, and
1976 // the alias isn't otherwise explicit. This is slightly more conservative
1977 // than necessary, because it means that each store effectively depends
1978 // on every argument instead of just those arguments it would clobber.
1979 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1980
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SmallVector<SDValue, 8> MemOpChains2;
1982 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001984 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001985 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001986 if (PerformTailCallOpt) {
1987 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1988 CCValAssign &VA = ArgLocs[i];
1989 if (VA.isRegLoc())
1990 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001991 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 SDValue Arg = Outs[i].Val;
1993 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 // Create frame index.
1995 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001996 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001997 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001999
Duncan Sands276dcbd2008-03-21 09:14:45 +00002000 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002001 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002003 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002005 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002006 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002007
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2009 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002010 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002012 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002013 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002015 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002016 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
2018 }
2019
2020 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002022 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002023
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 // Copy arguments to their registers.
2025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Dan Gohman475871a2008-07-27 21:46:04 +00002030 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002034 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
2036
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002037 bool WasGlobalOrExternal = false;
2038 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2039 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2040 // In the 64-bit large code model, we have to make all calls
2041 // through a register, since the call instruction's 32-bit
2042 // pc-relative offset may not be large enough to hold the whole
2043 // address.
2044 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2045 WasGlobalOrExternal = true;
2046 // If the callee is a GlobalAddress node (quite common, every direct call
2047 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2048 // it.
2049
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002050 // We should use extra load for direct calls to dllimported functions in
2051 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002052 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002053 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002055
Chris Lattner48a7d022009-07-09 05:02:21 +00002056 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2057 // external symbols most go through the PLT in PIC mode. If the symbol
2058 // has hidden or protected visibility, or if it is static or local, then
2059 // we don't need to use the PLT - we can directly call it.
2060 if (Subtarget->isTargetELF() &&
2061 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002064 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002072
Chris Lattner74e726e2009-07-09 05:27:35 +00002073 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 G->getOffset(), OpFlags);
2075 }
Bill Wendling056292f2008-09-16 21:48:12 +00002076 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002077 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002078 unsigned char OpFlags = 0;
2079
2080 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2081 // symbols should go through the PLT.
2082 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002085 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 Subtarget->getDarwinVers() < 9) {
2087 // PC-relative references to external symbols should go through $stub,
2088 // unless we're building with the leopard linker or later, which
2089 // automatically synthesizes these stubs.
2090 OpFlags = X86II::MO_DARWIN_STUB;
2091 }
Eric Christopherfd179292009-08-27 18:07:15 +00002092
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2094 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002095 }
2096
2097 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002098 // Force the address into a (call preserved) caller-saved register since
2099 // tailcall must happen after callee-saved registers are poped.
2100 // FIXME: Give it a special register class that contains caller-saved
2101 // register instead?
2102 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002103 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002104 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002106 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Chris Lattnerd96d0722007-02-25 06:40:16 +00002109 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002114 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2115 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002119 Ops.push_back(Chain);
2120 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002124
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Add argument registers to the end of the list so that they are known live
2126 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2128 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2129 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Evan Cheng586ccac2008-03-18 23:36:35 +00002131 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002133 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2134
2135 // Add an implicit use of AL for x86 vararg functions.
2136 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002138
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002140 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 if (isTailCall) {
2143 // If this is the first return lowered for this function, add the regs
2144 // to the liveout set for the function.
2145 if (MF.getRegInfo().liveout_empty()) {
2146 SmallVector<CCValAssign, 16> RVLocs;
2147 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2148 *DAG.getContext());
2149 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2150 for (unsigned i = 0; i != RVLocs.size(); ++i)
2151 if (RVLocs[i].isRegLoc())
2152 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 assert(((Callee.getOpcode() == ISD::Register &&
2156 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002157 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2159 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002160 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
2162 return DAG.getNode(X86ISD::TC_RETURN, dl,
2163 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 }
2165
Dale Johannesenace16102009-02-03 19:33:06 +00002166 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002167 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002168
Chris Lattner2d297092006-05-23 18:50:38 +00002169 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002174 // If this is is a call to a struct-return function, the callee
2175 // pops the hidden struct pointer, so we have to push it back.
2176 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002179 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Gordon Henriksenae636f82008-01-03 16:47:34 +00002181 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002182 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002183 DAG.getIntPtrConstant(NumBytes, true),
2184 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2185 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002186 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002187 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Chris Lattner3085e152007-02-25 08:59:22 +00002189 // Handle result values, copying them out of physregs into vregs that we
2190 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2192 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193}
2194
Evan Cheng25ab6902006-09-08 06:48:29 +00002195
2196//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// Fast Calling Convention (tail call) implementation
2198//===----------------------------------------------------------------------===//
2199
2200// Like std call, callee cleans arguments, convention except that ECX is
2201// reserved for storing the tail called function address. Only 2 registers are
2202// free for argument passing (inreg). Tail call optimization is performed
2203// provided:
2204// * tailcallopt is enabled
2205// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002206// On X86_64 architecture with GOT-style position independent code only local
2207// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// To keep the stack aligned according to platform abi the function
2209// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2210// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// If a tail called function callee has more arguments than the caller the
2212// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// original REtADDR, but before the saved framepointer or the spilled registers
2215// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2216// stack layout:
2217// arg1
2218// arg2
2219// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002220// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// move area ]
2222// (possible EBP)
2223// ESI
2224// EDI
2225// local1 ..
2226
2227/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2228/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 const TargetMachine &TM = MF.getTarget();
2233 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2234 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002237 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2239 // Number smaller than 12 so just add the difference.
2240 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2241 } else {
2242 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247}
2248
Evan Cheng5f941932010-02-05 02:21:12 +00002249/// MatchingStackOffset - Return true if the given stack call argument is
2250/// already available in the same position (relatively) of the caller's
2251/// incoming argument stack.
2252static
2253bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2254 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2255 const X86InstrInfo *TII) {
2256 int FI;
2257 if (Arg.getOpcode() == ISD::CopyFromReg) {
2258 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2259 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2260 return false;
2261 MachineInstr *Def = MRI->getVRegDef(VR);
2262 if (!Def)
2263 return false;
2264 if (!Flags.isByVal()) {
2265 if (!TII->isLoadFromStackSlot(Def, FI))
2266 return false;
2267 } else {
2268 unsigned Opcode = Def->getOpcode();
2269 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2270 Def->getOperand(1).isFI()) {
2271 FI = Def->getOperand(1).getIndex();
2272 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2273 return false;
2274 } else
2275 return false;
2276 }
2277 } else {
2278 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2279 if (!Ld)
2280 return false;
2281 SDValue Ptr = Ld->getBasePtr();
2282 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2283 if (!FINode)
2284 return false;
2285 FI = FINode->getIndex();
2286 }
2287
2288 if (!MFI->isFixedObjectIndex(FI))
2289 return false;
2290 return Offset == MFI->getObjectOffset(FI);
2291}
2292
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2294/// for tail call optimization. Targets which want to do tail call
2295/// optimization should implement this function.
2296bool
2297X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002298 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002300 const SmallVectorImpl<ISD::OutputArg> &Outs,
2301 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002303 if (CalleeCC != CallingConv::Fast &&
2304 CalleeCC != CallingConv::C)
2305 return false;
2306
Evan Cheng7096ae42010-01-29 06:45:59 +00002307 // If -tailcallopt is specified, make fastcc functions tail-callable.
2308 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002309 if (PerformTailCallOpt) {
2310 if (CalleeCC == CallingConv::Fast &&
2311 CallerF->getCallingConv() == CalleeCC)
2312 return true;
2313 return false;
2314 }
2315
Evan Chengb2c92902010-02-02 02:22:50 +00002316 // Look for obvious safe cases to perform tail call optimization that does not
2317 // requite ABI changes. This is what gcc calls sibcall.
2318
Evan Cheng843bd692010-01-31 06:44:49 +00002319 // Do not tail call optimize vararg calls for now.
2320 if (isVarArg)
2321 return false;
2322
Evan Chenga6bff982010-01-30 01:22:00 +00002323 // If the callee takes no arguments then go on to check the results of the
2324 // call.
2325 if (!Outs.empty()) {
2326 // Check if stack adjustment is needed. For now, do not do this if any
2327 // argument is passed on the stack.
2328 SmallVector<CCValAssign, 16> ArgLocs;
2329 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2330 ArgLocs, *DAG.getContext());
2331 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002332 if (CCInfo.getNextStackOffset()) {
2333 MachineFunction &MF = DAG.getMachineFunction();
2334 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2335 return false;
2336 if (Subtarget->isTargetWin64())
2337 // Win64 ABI has additional complications.
2338 return false;
2339
2340 // Check if the arguments are already laid out in the right way as
2341 // the caller's fixed stack objects.
2342 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002343 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2344 const X86InstrInfo *TII =
2345 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002346 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2347 CCValAssign &VA = ArgLocs[i];
2348 EVT RegVT = VA.getLocVT();
2349 SDValue Arg = Outs[i].Val;
2350 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002351 if (VA.getLocInfo() == CCValAssign::Indirect)
2352 return false;
2353 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002354 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2355 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002356 return false;
2357 }
2358 }
2359 }
Evan Chenga6bff982010-01-30 01:22:00 +00002360 }
Evan Chengb1712452010-01-27 06:25:16 +00002361
Evan Cheng86809cc2010-02-03 03:28:02 +00002362 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002363}
2364
Dan Gohman3df24e62008-09-03 23:12:08 +00002365FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002366X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2367 DwarfWriter *dw,
2368 DenseMap<const Value *, unsigned> &vm,
2369 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2370 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002371#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002372 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002373#endif
2374 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002375 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002376#ifndef NDEBUG
2377 , cil
2378#endif
2379 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002380}
2381
2382
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002383//===----------------------------------------------------------------------===//
2384// Other Lowering Hooks
2385//===----------------------------------------------------------------------===//
2386
2387
Dan Gohman475871a2008-07-27 21:46:04 +00002388SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002389 MachineFunction &MF = DAG.getMachineFunction();
2390 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2391 int ReturnAddrIndex = FuncInfo->getRAIndex();
2392
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002393 if (ReturnAddrIndex == 0) {
2394 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002395 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002396 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2397 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002398 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002399 }
2400
Evan Cheng25ab6902006-09-08 06:48:29 +00002401 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002402}
2403
2404
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002405bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2406 bool hasSymbolicDisplacement) {
2407 // Offset should fit into 32 bit immediate field.
2408 if (!isInt32(Offset))
2409 return false;
2410
2411 // If we don't have a symbolic displacement - we don't have any extra
2412 // restrictions.
2413 if (!hasSymbolicDisplacement)
2414 return true;
2415
2416 // FIXME: Some tweaks might be needed for medium code model.
2417 if (M != CodeModel::Small && M != CodeModel::Kernel)
2418 return false;
2419
2420 // For small code model we assume that latest object is 16MB before end of 31
2421 // bits boundary. We may also accept pretty large negative constants knowing
2422 // that all objects are in the positive half of address space.
2423 if (M == CodeModel::Small && Offset < 16*1024*1024)
2424 return true;
2425
2426 // For kernel code model we know that all object resist in the negative half
2427 // of 32bits address space. We may not accept negative offsets, since they may
2428 // be just off and we may accept pretty large positive ones.
2429 if (M == CodeModel::Kernel && Offset > 0)
2430 return true;
2431
2432 return false;
2433}
2434
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2436/// specific condition code, returning the condition code and the LHS/RHS of the
2437/// comparison to make.
2438static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2439 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002440 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002441 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2442 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2443 // X > -1 -> X == 0, jump !sign.
2444 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002445 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002446 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2447 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002448 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002449 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002450 // X < 1 -> X <= 0
2451 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002452 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002453 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002454 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002455
Evan Chengd9558e02006-01-06 00:43:03 +00002456 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002457 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002458 case ISD::SETEQ: return X86::COND_E;
2459 case ISD::SETGT: return X86::COND_G;
2460 case ISD::SETGE: return X86::COND_GE;
2461 case ISD::SETLT: return X86::COND_L;
2462 case ISD::SETLE: return X86::COND_LE;
2463 case ISD::SETNE: return X86::COND_NE;
2464 case ISD::SETULT: return X86::COND_B;
2465 case ISD::SETUGT: return X86::COND_A;
2466 case ISD::SETULE: return X86::COND_BE;
2467 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002468 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002470
Chris Lattner4c78e022008-12-23 23:42:27 +00002471 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002472
Chris Lattner4c78e022008-12-23 23:42:27 +00002473 // If LHS is a foldable load, but RHS is not, flip the condition.
2474 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2475 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2476 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2477 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002478 }
2479
Chris Lattner4c78e022008-12-23 23:42:27 +00002480 switch (SetCCOpcode) {
2481 default: break;
2482 case ISD::SETOLT:
2483 case ISD::SETOLE:
2484 case ISD::SETUGT:
2485 case ISD::SETUGE:
2486 std::swap(LHS, RHS);
2487 break;
2488 }
2489
2490 // On a floating point condition, the flags are set as follows:
2491 // ZF PF CF op
2492 // 0 | 0 | 0 | X > Y
2493 // 0 | 0 | 1 | X < Y
2494 // 1 | 0 | 0 | X == Y
2495 // 1 | 1 | 1 | unordered
2496 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002497 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002498 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002499 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002500 case ISD::SETOLT: // flipped
2501 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002502 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002503 case ISD::SETOLE: // flipped
2504 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002505 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 case ISD::SETUGT: // flipped
2507 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002508 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002509 case ISD::SETUGE: // flipped
2510 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002511 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002512 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002513 case ISD::SETNE: return X86::COND_NE;
2514 case ISD::SETUO: return X86::COND_P;
2515 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002516 case ISD::SETOEQ:
2517 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002518 }
Evan Chengd9558e02006-01-06 00:43:03 +00002519}
2520
Evan Cheng4a460802006-01-11 00:33:36 +00002521/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2522/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002523/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002524static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002525 switch (X86CC) {
2526 default:
2527 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002528 case X86::COND_B:
2529 case X86::COND_BE:
2530 case X86::COND_E:
2531 case X86::COND_P:
2532 case X86::COND_A:
2533 case X86::COND_AE:
2534 case X86::COND_NE:
2535 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002536 return true;
2537 }
2538}
2539
Evan Chengeb2f9692009-10-27 19:56:55 +00002540/// isFPImmLegal - Returns true if the target can instruction select the
2541/// specified FP immediate natively. If false, the legalizer will
2542/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002543bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002544 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2545 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2546 return true;
2547 }
2548 return false;
2549}
2550
Nate Begeman9008ca62009-04-27 18:41:29 +00002551/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2552/// the specified range (L, H].
2553static bool isUndefOrInRange(int Val, int Low, int Hi) {
2554 return (Val < 0) || (Val >= Low && Val < Hi);
2555}
2556
2557/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2558/// specified value.
2559static bool isUndefOrEqual(int Val, int CmpVal) {
2560 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002561 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002563}
2564
Nate Begeman9008ca62009-04-27 18:41:29 +00002565/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2566/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2567/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002568static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 return (Mask[0] < 2 && Mask[1] < 2);
2573 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002574}
2575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002577 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 N->getMask(M);
2579 return ::isPSHUFDMask(M, N->getValueType(0));
2580}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2583/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002584static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 // Lower quadword copied in order or undef.
2589 for (int i = 0; i != 4; ++i)
2590 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Evan Cheng506d3df2006-03-29 23:07:14 +00002593 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 for (int i = 4; i != 8; ++i)
2595 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002597
Evan Cheng506d3df2006-03-29 23:07:14 +00002598 return true;
2599}
2600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002602 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 N->getMask(M);
2604 return ::isPSHUFHWMask(M, N->getValueType(0));
2605}
Evan Cheng506d3df2006-03-29 23:07:14 +00002606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2608/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002609static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 for (int i = 4; i != 8; ++i)
2615 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Rafael Espindola15684b22009-04-24 12:40:33 +00002618 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 for (int i = 0; i != 4; ++i)
2620 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002624}
2625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002627 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 N->getMask(M);
2629 return ::isPSHUFLWMask(M, N->getValueType(0));
2630}
2631
Nate Begemana09008b2009-10-19 02:17:23 +00002632/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2633/// is suitable for input to PALIGNR.
2634static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2635 bool hasSSSE3) {
2636 int i, e = VT.getVectorNumElements();
2637
2638 // Do not handle v2i64 / v2f64 shuffles with palignr.
2639 if (e < 4 || !hasSSSE3)
2640 return false;
2641
2642 for (i = 0; i != e; ++i)
2643 if (Mask[i] >= 0)
2644 break;
2645
2646 // All undef, not a palignr.
2647 if (i == e)
2648 return false;
2649
2650 // Determine if it's ok to perform a palignr with only the LHS, since we
2651 // don't have access to the actual shuffle elements to see if RHS is undef.
2652 bool Unary = Mask[i] < (int)e;
2653 bool NeedsUnary = false;
2654
2655 int s = Mask[i] - i;
2656
2657 // Check the rest of the elements to see if they are consecutive.
2658 for (++i; i != e; ++i) {
2659 int m = Mask[i];
2660 if (m < 0)
2661 continue;
2662
2663 Unary = Unary && (m < (int)e);
2664 NeedsUnary = NeedsUnary || (m < s);
2665
2666 if (NeedsUnary && !Unary)
2667 return false;
2668 if (Unary && m != ((s+i) & (e-1)))
2669 return false;
2670 if (!Unary && m != (s+i))
2671 return false;
2672 }
2673 return true;
2674}
2675
2676bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isPALIGNRMask(M, N->getValueType(0), true);
2680}
2681
Evan Cheng14aed5e2006-03-24 01:18:28 +00002682/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2683/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002684static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 int NumElems = VT.getVectorNumElements();
2686 if (NumElems != 2 && NumElems != 4)
2687 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 int Half = NumElems / 2;
2690 for (int i = 0; i < Half; ++i)
2691 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002692 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 for (int i = Half; i < NumElems; ++i)
2694 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Evan Cheng14aed5e2006-03-24 01:18:28 +00002697 return true;
2698}
2699
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2701 SmallVector<int, 8> M;
2702 N->getMask(M);
2703 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002704}
2705
Evan Cheng213d2cf2007-05-17 18:45:50 +00002706/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002707/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2708/// half elements to come from vector 1 (which would equal the dest.) and
2709/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002712
2713 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 int Half = NumElems / 2;
2717 for (int i = 0; i < Half; ++i)
2718 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002719 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 for (int i = Half; i < NumElems; ++i)
2721 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002722 return false;
2723 return true;
2724}
2725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2727 SmallVector<int, 8> M;
2728 N->getMask(M);
2729 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002730}
2731
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002732/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2733/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002734bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2735 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002736 return false;
2737
Evan Cheng2064a2b2006-03-28 06:50:32 +00002738 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2740 isUndefOrEqual(N->getMaskElt(1), 7) &&
2741 isUndefOrEqual(N->getMaskElt(2), 2) &&
2742 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002743}
2744
Nate Begeman0b10b912009-11-07 23:17:15 +00002745/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2746/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2747/// <2, 3, 2, 3>
2748bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2749 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2750
2751 if (NumElems != 4)
2752 return false;
2753
2754 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2755 isUndefOrEqual(N->getMaskElt(1), 3) &&
2756 isUndefOrEqual(N->getMaskElt(2), 2) &&
2757 isUndefOrEqual(N->getMaskElt(3), 3);
2758}
2759
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2761/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002762bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2763 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002764
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765 if (NumElems != 2 && NumElems != 4)
2766 return false;
2767
Evan Chengc5cdff22006-04-07 21:53:05 +00002768 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002770 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771
Evan Chengc5cdff22006-04-07 21:53:05 +00002772 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002774 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775
2776 return true;
2777}
2778
Nate Begeman0b10b912009-11-07 23:17:15 +00002779/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2780/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2781bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784 if (NumElems != 2 && NumElems != 4)
2785 return false;
2786
Evan Chengc5cdff22006-04-07 21:53:05 +00002787 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002789 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 for (unsigned i = 0; i < NumElems/2; ++i)
2792 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794
2795 return true;
2796}
2797
Evan Cheng0038e592006-03-28 00:39:58 +00002798/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2799/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002800static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002801 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002803 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002804 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002805
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2807 int BitI = Mask[i];
2808 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002809 if (!isUndefOrEqual(BitI, j))
2810 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002811 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002812 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002813 return false;
2814 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002815 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002816 return false;
2817 }
Evan Cheng0038e592006-03-28 00:39:58 +00002818 }
Evan Cheng0038e592006-03-28 00:39:58 +00002819 return true;
2820}
2821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2823 SmallVector<int, 8> M;
2824 N->getMask(M);
2825 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002826}
2827
Evan Cheng4fcb9222006-03-28 02:43:26 +00002828/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2829/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002830static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002831 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002833 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002834 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002835
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2837 int BitI = Mask[i];
2838 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002839 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002840 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002841 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002842 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002843 return false;
2844 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002845 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002846 return false;
2847 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002848 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002849 return true;
2850}
2851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2853 SmallVector<int, 8> M;
2854 N->getMask(M);
2855 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002856}
2857
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002858/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2859/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2860/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002861static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002863 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002864 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2867 int BitI = Mask[i];
2868 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002869 if (!isUndefOrEqual(BitI, j))
2870 return false;
2871 if (!isUndefOrEqual(BitI1, j))
2872 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002873 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002874 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2878 SmallVector<int, 8> M;
2879 N->getMask(M);
2880 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2881}
2882
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002883/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2884/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2885/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002886static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002888 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2889 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2892 int BitI = Mask[i];
2893 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002894 if (!isUndefOrEqual(BitI, j))
2895 return false;
2896 if (!isUndefOrEqual(BitI1, j))
2897 return false;
2898 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002899 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002900}
2901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2903 SmallVector<int, 8> M;
2904 N->getMask(M);
2905 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2906}
2907
Evan Cheng017dcc62006-04-21 01:05:10 +00002908/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2909/// specifies a shuffle of elements that is suitable for input to MOVSS,
2910/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002911static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002912 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002913 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002914
2915 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 1; i < NumElts; ++i)
2921 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002924 return true;
2925}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002926
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2928 SmallVector<int, 8> M;
2929 N->getMask(M);
2930 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002931}
2932
Evan Cheng017dcc62006-04-21 01:05:10 +00002933/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2934/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002935/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002936static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 bool V2IsSplat = false, bool V2IsUndef = false) {
2938 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002939 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002940 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002943 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 for (int i = 1; i < NumOps; ++i)
2946 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2947 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2948 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002949 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002950
Evan Cheng39623da2006-04-20 08:58:49 +00002951 return true;
2952}
2953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002955 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 SmallVector<int, 8> M;
2957 N->getMask(M);
2958 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002959}
2960
Evan Chengd9539472006-04-14 21:59:03 +00002961/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2962/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002963bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2964 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002965 return false;
2966
2967 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002968 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 int Elt = N->getMaskElt(i);
2970 if (Elt >= 0 && Elt != 1)
2971 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002972 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002973
2974 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002975 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int Elt = N->getMaskElt(i);
2977 if (Elt >= 0 && Elt != 3)
2978 return false;
2979 if (Elt == 3)
2980 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002981 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002982 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002984 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002985}
2986
2987/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2988/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002989bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2990 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002991 return false;
2992
2993 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 for (unsigned i = 0; i < 2; ++i)
2995 if (N->getMaskElt(i) > 0)
2996 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002997
2998 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002999 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 int Elt = N->getMaskElt(i);
3001 if (Elt >= 0 && Elt != 2)
3002 return false;
3003 if (Elt == 2)
3004 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003005 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003007 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003008}
3009
Evan Cheng0b457f02008-09-25 20:50:48 +00003010/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3011/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003012bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3013 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 0; i < e; ++i)
3016 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003017 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 for (int i = 0; i < e; ++i)
3019 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003020 return false;
3021 return true;
3022}
3023
Evan Cheng63d33002006-03-22 08:01:21 +00003024/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003025/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003026unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3028 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3029
Evan Chengb9df0ca2006-03-22 02:53:00 +00003030 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3031 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 for (int i = 0; i < NumOperands; ++i) {
3033 int Val = SVOp->getMaskElt(NumOperands-i-1);
3034 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003035 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003036 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003037 if (i != NumOperands - 1)
3038 Mask <<= Shift;
3039 }
Evan Cheng63d33002006-03-22 08:01:21 +00003040 return Mask;
3041}
3042
Evan Cheng506d3df2006-03-29 23:07:14 +00003043/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003044/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003045unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003047 unsigned Mask = 0;
3048 // 8 nodes, but we only care about the last 4.
3049 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 int Val = SVOp->getMaskElt(i);
3051 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003052 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 if (i != 4)
3054 Mask <<= 2;
3055 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003056 return Mask;
3057}
3058
3059/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003060/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003061unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003063 unsigned Mask = 0;
3064 // 8 nodes, but we only care about the first 4.
3065 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 int Val = SVOp->getMaskElt(i);
3067 if (Val >= 0)
3068 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003069 if (i != 0)
3070 Mask <<= 2;
3071 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003072 return Mask;
3073}
3074
Nate Begemana09008b2009-10-19 02:17:23 +00003075/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3076/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3077unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3078 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3079 EVT VVT = N->getValueType(0);
3080 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3081 int Val = 0;
3082
3083 unsigned i, e;
3084 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3085 Val = SVOp->getMaskElt(i);
3086 if (Val >= 0)
3087 break;
3088 }
3089 return (Val - i) * EltSize;
3090}
3091
Evan Cheng37b73872009-07-30 08:33:02 +00003092/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3093/// constant +0.0.
3094bool X86::isZeroNode(SDValue Elt) {
3095 return ((isa<ConstantSDNode>(Elt) &&
3096 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3097 (isa<ConstantFPSDNode>(Elt) &&
3098 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3099}
3100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3102/// their permute mask.
3103static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3104 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003105 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003106 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003108
Nate Begeman5a5ca152009-04-29 05:20:52 +00003109 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int idx = SVOp->getMaskElt(i);
3111 if (idx < 0)
3112 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003113 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003115 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003117 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3119 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003120}
3121
Evan Cheng779ccea2007-12-07 21:30:01 +00003122/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3123/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003124static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003125 unsigned NumElems = VT.getVectorNumElements();
3126 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 int idx = Mask[i];
3128 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003129 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003130 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003132 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003134 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003135}
3136
Evan Cheng533a0aa2006-04-19 20:35:22 +00003137/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3138/// match movhlps. The lower half elements should come from upper half of
3139/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003140/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003141static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3142 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003143 return false;
3144 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003146 return false;
3147 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003149 return false;
3150 return true;
3151}
3152
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003154/// is promoted to a vector. It also returns the LoadSDNode by reference if
3155/// required.
3156static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003157 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3158 return false;
3159 N = N->getOperand(0).getNode();
3160 if (!ISD::isNON_EXTLoad(N))
3161 return false;
3162 if (LD)
3163 *LD = cast<LoadSDNode>(N);
3164 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165}
3166
Evan Cheng533a0aa2006-04-19 20:35:22 +00003167/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3168/// match movlp{s|d}. The lower half elements should come from lower half of
3169/// V1 (and in order), and the upper half elements should come from the upper
3170/// half of V2 (and in order). And since V1 will become the source of the
3171/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003172static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3173 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003174 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003175 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003176 // Is V2 is a vector load, don't do this transformation. We will try to use
3177 // load folding shufps op.
3178 if (ISD::isNON_EXTLoad(V2))
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180
Nate Begeman5a5ca152009-04-29 05:20:52 +00003181 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Evan Cheng533a0aa2006-04-19 20:35:22 +00003183 if (NumElems != 2 && NumElems != 4)
3184 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003185 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003187 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003188 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190 return false;
3191 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192}
3193
Evan Cheng39623da2006-04-20 08:58:49 +00003194/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3195/// all the same.
3196static bool isSplatVector(SDNode *N) {
3197 if (N->getOpcode() != ISD::BUILD_VECTOR)
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199
Dan Gohman475871a2008-07-27 21:46:04 +00003200 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003201 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3202 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003203 return false;
3204 return true;
3205}
3206
Evan Cheng213d2cf2007-05-17 18:45:50 +00003207/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003208/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003210static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003211 SDValue V1 = N->getOperand(0);
3212 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003213 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3214 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3219 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003220 if (Opc != ISD::BUILD_VECTOR ||
3221 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 return false;
3223 } else if (Idx >= 0) {
3224 unsigned Opc = V1.getOpcode();
3225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003227 if (Opc != ISD::BUILD_VECTOR ||
3228 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003229 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003230 }
3231 }
3232 return true;
3233}
3234
3235/// getZeroVector - Returns a vector of specified type with all zero elements.
3236///
Owen Andersone50ed302009-08-10 22:56:29 +00003237static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003238 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003240
Chris Lattner8a594482007-11-25 00:24:49 +00003241 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3242 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003244 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3246 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003247 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003250 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003253 }
Dale Johannesenace16102009-02-03 19:33:06 +00003254 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003255}
3256
Chris Lattner8a594482007-11-25 00:24:49 +00003257/// getOnesVector - Returns a vector of specified type with all bits set.
3258///
Owen Andersone50ed302009-08-10 22:56:29 +00003259static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003260 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003261
Chris Lattner8a594482007-11-25 00:24:49 +00003262 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3263 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003266 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003268 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003270 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003271}
3272
3273
Evan Cheng39623da2006-04-20 08:58:49 +00003274/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3275/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003276static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003277 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003278 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003279
Evan Cheng39623da2006-04-20 08:58:49 +00003280 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SmallVector<int, 8> MaskVec;
3282 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003283
Nate Begeman5a5ca152009-04-29 05:20:52 +00003284 for (unsigned i = 0; i != NumElems; ++i) {
3285 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 MaskVec[i] = NumElems;
3287 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003288 }
Evan Cheng39623da2006-04-20 08:58:49 +00003289 }
Evan Cheng39623da2006-04-20 08:58:49 +00003290 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3292 SVOp->getOperand(1), &MaskVec[0]);
3293 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003294}
3295
Evan Cheng017dcc62006-04-21 01:05:10 +00003296/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3297/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003298static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 SDValue V2) {
3300 unsigned NumElems = VT.getVectorNumElements();
3301 SmallVector<int, 8> Mask;
3302 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003303 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 Mask.push_back(i);
3305 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003306}
3307
Nate Begeman9008ca62009-04-27 18:41:29 +00003308/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003309static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 SDValue V2) {
3311 unsigned NumElems = VT.getVectorNumElements();
3312 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003313 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 Mask.push_back(i);
3315 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003316 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003318}
3319
Nate Begeman9008ca62009-04-27 18:41:29 +00003320/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SDValue V2) {
3323 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003324 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003326 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 Mask.push_back(i + Half);
3328 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003329 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003331}
3332
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003333/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003334static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 bool HasSSE2) {
3336 if (SV->getValueType(0).getVectorNumElements() <= 4)
3337 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003340 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 DebugLoc dl = SV->getDebugLoc();
3342 SDValue V1 = SV->getOperand(0);
3343 int NumElems = VT.getVectorNumElements();
3344 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003345
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 // unpack elements to the correct location
3347 while (NumElems > 4) {
3348 if (EltNo < NumElems/2) {
3349 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3350 } else {
3351 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3352 EltNo -= NumElems/2;
3353 }
3354 NumElems >>= 1;
3355 }
Eric Christopherfd179292009-08-27 18:07:15 +00003356
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 // Perform the splat.
3358 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003359 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3361 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003362}
3363
Evan Chengba05f722006-04-21 23:03:30 +00003364/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003365/// vector of zero or undef vector. This produces a shuffle where the low
3366/// element of V2 is swizzled into the zero/undef vector, landing at element
3367/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003368static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003369 bool isZero, bool HasSSE2,
3370 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003371 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3374 unsigned NumElems = VT.getVectorNumElements();
3375 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003376 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 // If this is the insertion idx, put the low elt of V2 here.
3378 MaskVec.push_back(i == Idx ? NumElems : i);
3379 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003380}
3381
Evan Chengf26ffe92008-05-29 08:22:04 +00003382/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3383/// a shuffle that is zero.
3384static
Nate Begeman9008ca62009-04-27 18:41:29 +00003385unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3386 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003387 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003389 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int Idx = SVOp->getMaskElt(Index);
3391 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 ++NumZeros;
3393 continue;
3394 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003396 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 ++NumZeros;
3398 else
3399 break;
3400 }
3401 return NumZeros;
3402}
3403
3404/// isVectorShift - Returns true if the shuffle can be implemented as a
3405/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003406/// FIXME: split into pslldqi, psrldqi, palignr variants.
3407static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003408 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003410
3411 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003413 if (!NumZeros) {
3414 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003416 if (!NumZeros)
3417 return false;
3418 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003419 bool SeenV1 = false;
3420 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 for (int i = NumZeros; i < NumElems; ++i) {
3422 int Val = isLeft ? (i - NumZeros) : i;
3423 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3424 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003427 SeenV1 = true;
3428 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003430 SeenV2 = true;
3431 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003433 return false;
3434 }
3435 if (SeenV1 && SeenV2)
3436 return false;
3437
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003439 ShAmt = NumZeros;
3440 return true;
3441}
3442
3443
Evan Chengc78d3b42006-04-24 18:01:45 +00003444/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3445///
Dan Gohman475871a2008-07-27 21:46:04 +00003446static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003448 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003449 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003450 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003451
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003452 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003454 bool First = true;
3455 for (unsigned i = 0; i < 16; ++i) {
3456 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3457 if (ThisIsNonZero && First) {
3458 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003462 First = false;
3463 }
3464
3465 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3468 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003469 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003471 }
3472 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3474 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3475 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003478 } else
3479 ThisElt = LastElt;
3480
Gabor Greifba36cb52008-08-28 21:40:38 +00003481 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003483 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 }
3485 }
3486
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003488}
3489
Bill Wendlinga348c562007-03-22 18:42:45 +00003490/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003491///
Dan Gohman475871a2008-07-27 21:46:04 +00003492static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003493 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003494 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003496 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003497
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003498 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003500 bool First = true;
3501 for (unsigned i = 0; i < 8; ++i) {
3502 bool isNonZero = (NonZeros & (1 << i)) != 0;
3503 if (isNonZero) {
3504 if (First) {
3505 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 First = false;
3510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003513 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003514 }
3515 }
3516
3517 return V;
3518}
3519
Evan Chengf26ffe92008-05-29 08:22:04 +00003520/// getVShift - Return a vector logical shift node.
3521///
Owen Andersone50ed302009-08-10 22:56:29 +00003522static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 unsigned NumBits, SelectionDAG &DAG,
3524 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003525 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003527 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003528 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3530 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003531 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003532}
3533
Dan Gohman475871a2008-07-27 21:46:04 +00003534SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003535X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3536 SelectionDAG &DAG) {
3537
3538 // Check if the scalar load can be widened into a vector load. And if
3539 // the address is "base + cst" see if the cst can be "absorbed" into
3540 // the shuffle mask.
3541 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3542 SDValue Ptr = LD->getBasePtr();
3543 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3544 return SDValue();
3545 EVT PVT = LD->getValueType(0);
3546 if (PVT != MVT::i32 && PVT != MVT::f32)
3547 return SDValue();
3548
3549 int FI = -1;
3550 int64_t Offset = 0;
3551 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3552 FI = FINode->getIndex();
3553 Offset = 0;
3554 } else if (Ptr.getOpcode() == ISD::ADD &&
3555 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3556 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3557 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3558 Offset = Ptr.getConstantOperandVal(1);
3559 Ptr = Ptr.getOperand(0);
3560 } else {
3561 return SDValue();
3562 }
3563
3564 SDValue Chain = LD->getChain();
3565 // Make sure the stack object alignment is at least 16.
3566 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3567 if (DAG.InferPtrAlignment(Ptr) < 16) {
3568 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003569 // Can't change the alignment. FIXME: It's possible to compute
3570 // the exact stack offset and reference FI + adjust offset instead.
3571 // If someone *really* cares about this. That's the way to implement it.
3572 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003573 } else {
3574 MFI->setObjectAlignment(FI, 16);
3575 }
3576 }
3577
3578 // (Offset % 16) must be multiple of 4. Then address is then
3579 // Ptr + (Offset & ~15).
3580 if (Offset < 0)
3581 return SDValue();
3582 if ((Offset % 16) & 3)
3583 return SDValue();
3584 int64_t StartOffset = Offset & ~15;
3585 if (StartOffset)
3586 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3587 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3588
3589 int EltNo = (Offset - StartOffset) >> 2;
3590 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3591 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3592 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3593 // Canonicalize it to a v4i32 shuffle.
3594 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3595 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3596 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3597 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3598 }
3599
3600 return SDValue();
3601}
3602
3603SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003604X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003605 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003606 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003607 if (ISD::isBuildVectorAllZeros(Op.getNode())
3608 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003609 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3610 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3611 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003613 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614
Gabor Greifba36cb52008-08-28 21:40:38 +00003615 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003616 return getOnesVector(Op.getValueType(), DAG, dl);
3617 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003618 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619
Owen Andersone50ed302009-08-10 22:56:29 +00003620 EVT VT = Op.getValueType();
3621 EVT ExtVT = VT.getVectorElementType();
3622 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003623
3624 unsigned NumElems = Op.getNumOperands();
3625 unsigned NumZero = 0;
3626 unsigned NumNonZero = 0;
3627 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003628 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003630 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003631 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003632 if (Elt.getOpcode() == ISD::UNDEF)
3633 continue;
3634 Values.insert(Elt);
3635 if (Elt.getOpcode() != ISD::Constant &&
3636 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003637 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003638 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003639 NumZero++;
3640 else {
3641 NonZeros |= (1 << i);
3642 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003643 }
3644 }
3645
Dan Gohman7f321562007-06-25 16:23:39 +00003646 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003647 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003648 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003649 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003650
Chris Lattner67f453a2008-03-09 05:42:06 +00003651 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003652 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003653 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003654 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003655
Chris Lattner62098042008-03-09 01:05:04 +00003656 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3657 // the value are obviously zero, truncate the value to i32 and do the
3658 // insertion that way. Only do this if the value is non-constant or if the
3659 // value is a constant being inserted into element 0. It is cheaper to do
3660 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003662 (!IsAllConstants || Idx == 0)) {
3663 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3664 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3666 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Chris Lattner62098042008-03-09 01:05:04 +00003668 // Truncate the value (which may itself be a constant) to i32, and
3669 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003671 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003672 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3673 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003674
Chris Lattner62098042008-03-09 01:05:04 +00003675 // Now we have our 32-bit value zero extended in the low element of
3676 // a vector. If Idx != 0, swizzle it into place.
3677 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 SmallVector<int, 4> Mask;
3679 Mask.push_back(Idx);
3680 for (unsigned i = 1; i != VecElts; ++i)
3681 Mask.push_back(i);
3682 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003683 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003684 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003685 }
Dale Johannesenace16102009-02-03 19:33:06 +00003686 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003687 }
3688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003689
Chris Lattner19f79692008-03-08 22:59:52 +00003690 // If we have a constant or non-constant insertion into the low element of
3691 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3692 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003693 // depending on what the source datatype is.
3694 if (Idx == 0) {
3695 if (NumZero == 0) {
3696 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3698 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003699 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3700 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3701 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3702 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3704 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3705 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003706 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3707 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3708 Subtarget->hasSSE2(), DAG);
3709 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3710 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003711 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003712
3713 // Is it a vector logical left shift?
3714 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003715 X86::isZeroNode(Op.getOperand(0)) &&
3716 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003717 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003718 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003719 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003720 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003721 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003723
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003724 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003725 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003726
Chris Lattner19f79692008-03-08 22:59:52 +00003727 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3728 // is a non-constant being inserted into an element other than the low one,
3729 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3730 // movd/movss) to move this into the low element, then shuffle it into
3731 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003733 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
Evan Cheng0db9fe62006-04-25 20:13:52 +00003735 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003736 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3737 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003739 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 MaskVec.push_back(i == Idx ? 0 : 1);
3741 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003742 }
3743 }
3744
Chris Lattner67f453a2008-03-09 05:42:06 +00003745 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003746 if (Values.size() == 1) {
3747 if (EVTBits == 32) {
3748 // Instead of a shuffle like this:
3749 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3750 // Check if it's possible to issue this instead.
3751 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3752 unsigned Idx = CountTrailingZeros_32(NonZeros);
3753 SDValue Item = Op.getOperand(Idx);
3754 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3755 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3756 }
Dan Gohman475871a2008-07-27 21:46:04 +00003757 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003758 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003759
Dan Gohmana3941172007-07-24 22:55:08 +00003760 // A vector full of immediates; various special cases are already
3761 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003762 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003763 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003764
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003765 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003766 if (EVTBits == 64) {
3767 if (NumNonZero == 1) {
3768 // One half is zero or undef.
3769 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003770 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003771 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003772 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3773 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003774 }
Dan Gohman475871a2008-07-27 21:46:04 +00003775 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003776 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777
3778 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003779 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003781 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003782 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783 }
3784
Bill Wendling826f36f2007-03-28 00:57:11 +00003785 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003787 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003788 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 }
3790
3791 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003792 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003793 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 if (NumElems == 4 && NumZero > 0) {
3795 for (unsigned i = 0; i < 4; ++i) {
3796 bool isZero = !(NonZeros & (1 << i));
3797 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003798 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003799 else
Dale Johannesenace16102009-02-03 19:33:06 +00003800 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 }
3802
3803 for (unsigned i = 0; i < 2; ++i) {
3804 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3805 default: break;
3806 case 0:
3807 V[i] = V[i*2]; // Must be a zero vector.
3808 break;
3809 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003811 break;
3812 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003814 break;
3815 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003817 break;
3818 }
3819 }
3820
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822 bool Reverse = (NonZeros & 0x3) == 2;
3823 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3826 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3828 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 }
3830
3831 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3833 // values to be inserted is equal to the number of elements, in which case
3834 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003835 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003837 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 getSubtarget()->hasSSE41()) {
3839 V[0] = DAG.getUNDEF(VT);
3840 for (unsigned i = 0; i < NumElems; ++i)
3841 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3842 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3843 Op.getOperand(i), DAG.getIntPtrConstant(i));
3844 return V[0];
3845 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003846 // Expand into a number of unpckl*.
3847 // e.g. for v4f32
3848 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3849 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3850 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003852 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003853 NumElems >>= 1;
3854 while (NumElems != 0) {
3855 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003857 NumElems >>= 1;
3858 }
3859 return V[0];
3860 }
3861
Dan Gohman475871a2008-07-27 21:46:04 +00003862 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003863}
3864
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003865SDValue
3866X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3867 // We support concatenate two MMX registers and place them in a MMX
3868 // register. This is better than doing a stack convert.
3869 DebugLoc dl = Op.getDebugLoc();
3870 EVT ResVT = Op.getValueType();
3871 assert(Op.getNumOperands() == 2);
3872 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3873 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3874 int Mask[2];
3875 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3876 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3877 InVec = Op.getOperand(1);
3878 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3879 unsigned NumElts = ResVT.getVectorNumElements();
3880 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3881 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3882 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3883 } else {
3884 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3885 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3886 Mask[0] = 0; Mask[1] = 2;
3887 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3888 }
3889 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3890}
3891
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892// v8i16 shuffles - Prefer shuffles in the following order:
3893// 1. [all] pshuflw, pshufhw, optional move
3894// 2. [ssse3] 1 x pshufb
3895// 3. [ssse3] 2 x pshufb + 1 x por
3896// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003897static
Nate Begeman9008ca62009-04-27 18:41:29 +00003898SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3899 SelectionDAG &DAG, X86TargetLowering &TLI) {
3900 SDValue V1 = SVOp->getOperand(0);
3901 SDValue V2 = SVOp->getOperand(1);
3902 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003904
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 // Determine if more than 1 of the words in each of the low and high quadwords
3906 // of the result come from the same quadword of one of the two inputs. Undef
3907 // mask values count as coming from any quadword, for better codegen.
3908 SmallVector<unsigned, 4> LoQuad(4);
3909 SmallVector<unsigned, 4> HiQuad(4);
3910 BitVector InputQuads(4);
3911 for (unsigned i = 0; i < 8; ++i) {
3912 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003914 MaskVals.push_back(EltIdx);
3915 if (EltIdx < 0) {
3916 ++Quad[0];
3917 ++Quad[1];
3918 ++Quad[2];
3919 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003920 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 }
3922 ++Quad[EltIdx / 4];
3923 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003924 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003927 unsigned MaxQuad = 1;
3928 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 if (LoQuad[i] > MaxQuad) {
3930 BestLoQuad = i;
3931 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003932 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003933 }
3934
Nate Begemanb9a47b82009-02-23 08:49:38 +00003935 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003936 MaxQuad = 1;
3937 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003938 if (HiQuad[i] > MaxQuad) {
3939 BestHiQuad = i;
3940 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003941 }
3942 }
3943
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003945 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 // single pshufb instruction is necessary. If There are more than 2 input
3947 // quads, disable the next transformation since it does not help SSSE3.
3948 bool V1Used = InputQuads[0] || InputQuads[1];
3949 bool V2Used = InputQuads[2] || InputQuads[3];
3950 if (TLI.getSubtarget()->hasSSSE3()) {
3951 if (InputQuads.count() == 2 && V1Used && V2Used) {
3952 BestLoQuad = InputQuads.find_first();
3953 BestHiQuad = InputQuads.find_next(BestLoQuad);
3954 }
3955 if (InputQuads.count() > 2) {
3956 BestLoQuad = -1;
3957 BestHiQuad = -1;
3958 }
3959 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003960
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3962 // the shuffle mask. If a quad is scored as -1, that means that it contains
3963 // words from all 4 input quadwords.
3964 SDValue NewV;
3965 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 SmallVector<int, 8> MaskV;
3967 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3968 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003969 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3971 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3972 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003973
Nate Begemanb9a47b82009-02-23 08:49:38 +00003974 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3975 // source words for the shuffle, to aid later transformations.
3976 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003977 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003978 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003980 if (idx != (int)i)
3981 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003982 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003983 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 AllWordsInNewV = false;
3985 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003986 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003987
Nate Begemanb9a47b82009-02-23 08:49:38 +00003988 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3989 if (AllWordsInNewV) {
3990 for (int i = 0; i != 8; ++i) {
3991 int idx = MaskVals[i];
3992 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003993 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003994 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995 if ((idx != i) && idx < 4)
3996 pshufhw = false;
3997 if ((idx != i) && idx > 3)
3998 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003999 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004000 V1 = NewV;
4001 V2Used = false;
4002 BestLoQuad = 0;
4003 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004004 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004005
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4007 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004008 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004009 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004011 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004012 }
Eric Christopherfd179292009-08-27 18:07:15 +00004013
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 // If we have SSSE3, and all words of the result are from 1 input vector,
4015 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4016 // is present, fall back to case 4.
4017 if (TLI.getSubtarget()->hasSSSE3()) {
4018 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004019
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004021 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 // mask, and elements that come from V1 in the V2 mask, so that the two
4023 // results can be OR'd together.
4024 bool TwoInputs = V1Used && V2Used;
4025 for (unsigned i = 0; i != 8; ++i) {
4026 int EltIdx = MaskVals[i] * 2;
4027 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4029 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 continue;
4031 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4033 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004036 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004037 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004041
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 // Calculate the shuffle mask for the second input, shuffle it, and
4043 // OR it with the first shuffled input.
4044 pshufbMask.clear();
4045 for (unsigned i = 0; i != 8; ++i) {
4046 int EltIdx = MaskVals[i] * 2;
4047 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4049 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 continue;
4051 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4053 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004056 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004057 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 MVT::v16i8, &pshufbMask[0], 16));
4059 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4060 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 }
4062
4063 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4064 // and update MaskVals with new element order.
4065 BitVector InOrder(8);
4066 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 for (int i = 0; i != 4; ++i) {
4069 int idx = MaskVals[i];
4070 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 InOrder.set(i);
4073 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 InOrder.set(i);
4076 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 }
4079 }
4080 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 }
Eric Christopherfd179292009-08-27 18:07:15 +00004085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4087 // and update MaskVals with the new element order.
4088 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 for (unsigned i = 4; i != 8; ++i) {
4093 int idx = MaskVals[i];
4094 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 InOrder.set(i);
4097 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 InOrder.set(i);
4100 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 }
4103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 }
Eric Christopherfd179292009-08-27 18:07:15 +00004107
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 // In case BestHi & BestLo were both -1, which means each quadword has a word
4109 // from each of the four input quadwords, calculate the InOrder bitvector now
4110 // before falling through to the insert/extract cleanup.
4111 if (BestLoQuad == -1 && BestHiQuad == -1) {
4112 NewV = V1;
4113 for (int i = 0; i != 8; ++i)
4114 if (MaskVals[i] < 0 || MaskVals[i] == i)
4115 InOrder.set(i);
4116 }
Eric Christopherfd179292009-08-27 18:07:15 +00004117
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 // The other elements are put in the right place using pextrw and pinsrw.
4119 for (unsigned i = 0; i != 8; ++i) {
4120 if (InOrder[i])
4121 continue;
4122 int EltIdx = MaskVals[i];
4123 if (EltIdx < 0)
4124 continue;
4125 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 DAG.getIntPtrConstant(i));
4132 }
4133 return NewV;
4134}
4135
4136// v16i8 shuffles - Prefer shuffles in the following order:
4137// 1. [ssse3] 1 x pshufb
4138// 2. [ssse3] 2 x pshufb + 1 x por
4139// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4140static
Nate Begeman9008ca62009-04-27 18:41:29 +00004141SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4142 SelectionDAG &DAG, X86TargetLowering &TLI) {
4143 SDValue V1 = SVOp->getOperand(0);
4144 SDValue V2 = SVOp->getOperand(1);
4145 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004150 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 // present, fall back to case 3.
4152 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4153 bool V1Only = true;
4154 bool V2Only = true;
4155 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 if (EltIdx < 0)
4158 continue;
4159 if (EltIdx < 16)
4160 V2Only = false;
4161 else
4162 V1Only = false;
4163 }
Eric Christopherfd179292009-08-27 18:07:15 +00004164
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4166 if (TLI.getSubtarget()->hasSSSE3()) {
4167 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004170 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 //
4172 // Otherwise, we have elements from both input vectors, and must zero out
4173 // elements that come from V2 in the first mask, and V1 in the second mask
4174 // so that we can OR them together.
4175 bool TwoInputs = !(V1Only || V2Only);
4176 for (unsigned i = 0; i != 16; ++i) {
4177 int EltIdx = MaskVals[i];
4178 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 continue;
4181 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 }
4184 // If all the elements are from V2, assign it to V1 and return after
4185 // building the first pshufb.
4186 if (V2Only)
4187 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004189 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 if (!TwoInputs)
4192 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004193
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 // Calculate the shuffle mask for the second input, shuffle it, and
4195 // OR it with the first shuffled input.
4196 pshufbMask.clear();
4197 for (unsigned i = 0; i != 16; ++i) {
4198 int EltIdx = MaskVals[i];
4199 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 continue;
4202 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004206 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 MVT::v16i8, &pshufbMask[0], 16));
4208 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
Eric Christopherfd179292009-08-27 18:07:15 +00004210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 // No SSSE3 - Calculate in place words and then fix all out of place words
4212 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4213 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4215 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 SDValue NewV = V2Only ? V2 : V1;
4217 for (int i = 0; i != 8; ++i) {
4218 int Elt0 = MaskVals[i*2];
4219 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // This word of the result is all undef, skip it.
4222 if (Elt0 < 0 && Elt1 < 0)
4223 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004224
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 // This word of the result is already in the correct place, skip it.
4226 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4227 continue;
4228 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4229 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004230
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4232 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4233 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004234
4235 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4236 // using a single extract together, load it and store it.
4237 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004239 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004241 DAG.getIntPtrConstant(i));
4242 continue;
4243 }
4244
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004246 // source byte is not also odd, shift the extracted word left 8 bits
4247 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 DAG.getIntPtrConstant(Elt1 / 2));
4251 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004254 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4256 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 }
4258 // If Elt0 is defined, extract it from the appropriate source. If the
4259 // source byte is not also even, shift the extracted word right 8 bits. If
4260 // Elt1 was also defined, OR the extracted values together before
4261 // inserting them in the result.
4262 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4265 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004268 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4270 DAG.getConstant(0x00FF, MVT::i16));
4271 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 : InsElt0;
4273 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 DAG.getIntPtrConstant(i));
4276 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004278}
4279
Evan Cheng7a831ce2007-12-15 03:00:47 +00004280/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4281/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4282/// done when every pair / quad of shuffle mask elements point to elements in
4283/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004284/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4285static
Nate Begeman9008ca62009-04-27 18:41:29 +00004286SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4287 SelectionDAG &DAG,
4288 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004289 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 SDValue V1 = SVOp->getOperand(0);
4291 SDValue V2 = SVOp->getOperand(1);
4292 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004293 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004295 EVT MaskEltVT = MaskVT.getVectorElementType();
4296 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004298 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 case MVT::v4f32: NewVT = MVT::v2f64; break;
4300 case MVT::v4i32: NewVT = MVT::v2i64; break;
4301 case MVT::v8i16: NewVT = MVT::v4i32; break;
4302 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004303 }
4304
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004305 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004306 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004308 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004310 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 int Scale = NumElems / NewWidth;
4312 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004313 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 int StartIdx = -1;
4315 for (int j = 0; j < Scale; ++j) {
4316 int EltIdx = SVOp->getMaskElt(i+j);
4317 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004318 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004320 StartIdx = EltIdx - (EltIdx % Scale);
4321 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004322 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004323 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 if (StartIdx == -1)
4325 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004326 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004328 }
4329
Dale Johannesenace16102009-02-03 19:33:06 +00004330 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4331 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004333}
4334
Evan Chengd880b972008-05-09 21:53:03 +00004335/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004336///
Owen Andersone50ed302009-08-10 22:56:29 +00004337static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 SDValue SrcOp, SelectionDAG &DAG,
4339 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004341 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004342 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343 LD = dyn_cast<LoadSDNode>(SrcOp);
4344 if (!LD) {
4345 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4346 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004347 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4348 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004349 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4350 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004351 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004352 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4355 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4356 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4357 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004358 SrcOp.getOperand(0)
4359 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004360 }
4361 }
4362 }
4363
Dale Johannesenace16102009-02-03 19:33:06 +00004364 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4365 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004366 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004367 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004368}
4369
Evan Chengace3c172008-07-22 21:13:36 +00004370/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4371/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004372static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004373LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4374 SDValue V1 = SVOp->getOperand(0);
4375 SDValue V2 = SVOp->getOperand(1);
4376 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004377 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Evan Chengace3c172008-07-22 21:13:36 +00004379 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004380 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 SmallVector<int, 8> Mask1(4U, -1);
4382 SmallVector<int, 8> PermMask;
4383 SVOp->getMask(PermMask);
4384
Evan Chengace3c172008-07-22 21:13:36 +00004385 unsigned NumHi = 0;
4386 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004387 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 int Idx = PermMask[i];
4389 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004390 Locs[i] = std::make_pair(-1, -1);
4391 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4393 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004394 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004396 NumLo++;
4397 } else {
4398 Locs[i] = std::make_pair(1, NumHi);
4399 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004401 NumHi++;
4402 }
4403 }
4404 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004405
Evan Chengace3c172008-07-22 21:13:36 +00004406 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004407 // If no more than two elements come from either vector. This can be
4408 // implemented with two shuffles. First shuffle gather the elements.
4409 // The second shuffle, which takes the first shuffle as both of its
4410 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004412
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004414
Evan Chengace3c172008-07-22 21:13:36 +00004415 for (unsigned i = 0; i != 4; ++i) {
4416 if (Locs[i].first == -1)
4417 continue;
4418 else {
4419 unsigned Idx = (i < 2) ? 0 : 4;
4420 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004422 }
4423 }
4424
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004426 } else if (NumLo == 3 || NumHi == 3) {
4427 // Otherwise, we must have three elements from one vector, call it X, and
4428 // one element from the other, call it Y. First, use a shufps to build an
4429 // intermediate vector with the one element from Y and the element from X
4430 // that will be in the same half in the final destination (the indexes don't
4431 // matter). Then, use a shufps to build the final vector, taking the half
4432 // containing the element from Y from the intermediate, and the other half
4433 // from X.
4434 if (NumHi == 3) {
4435 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004437 std::swap(V1, V2);
4438 }
4439
4440 // Find the element from V2.
4441 unsigned HiIndex;
4442 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 int Val = PermMask[HiIndex];
4444 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004445 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004446 if (Val >= 4)
4447 break;
4448 }
4449
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 Mask1[0] = PermMask[HiIndex];
4451 Mask1[1] = -1;
4452 Mask1[2] = PermMask[HiIndex^1];
4453 Mask1[3] = -1;
4454 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004455
4456 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 Mask1[0] = PermMask[0];
4458 Mask1[1] = PermMask[1];
4459 Mask1[2] = HiIndex & 1 ? 6 : 4;
4460 Mask1[3] = HiIndex & 1 ? 4 : 6;
4461 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004462 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 Mask1[0] = HiIndex & 1 ? 2 : 0;
4464 Mask1[1] = HiIndex & 1 ? 0 : 2;
4465 Mask1[2] = PermMask[2];
4466 Mask1[3] = PermMask[3];
4467 if (Mask1[2] >= 0)
4468 Mask1[2] += 4;
4469 if (Mask1[3] >= 0)
4470 Mask1[3] += 4;
4471 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004472 }
Evan Chengace3c172008-07-22 21:13:36 +00004473 }
4474
4475 // Break it into (shuffle shuffle_hi, shuffle_lo).
4476 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 SmallVector<int,8> LoMask(4U, -1);
4478 SmallVector<int,8> HiMask(4U, -1);
4479
4480 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004481 unsigned MaskIdx = 0;
4482 unsigned LoIdx = 0;
4483 unsigned HiIdx = 2;
4484 for (unsigned i = 0; i != 4; ++i) {
4485 if (i == 2) {
4486 MaskPtr = &HiMask;
4487 MaskIdx = 1;
4488 LoIdx = 0;
4489 HiIdx = 2;
4490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 int Idx = PermMask[i];
4492 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004493 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004495 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004497 LoIdx++;
4498 } else {
4499 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004501 HiIdx++;
4502 }
4503 }
4504
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4506 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4507 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004508 for (unsigned i = 0; i != 4; ++i) {
4509 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004511 } else {
4512 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004514 }
4515 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004517}
4518
Dan Gohman475871a2008-07-27 21:46:04 +00004519SDValue
4520X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue V1 = Op.getOperand(0);
4523 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004524 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004525 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004527 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004528 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4529 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004530 bool V1IsSplat = false;
4531 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004532
Nate Begeman9008ca62009-04-27 18:41:29 +00004533 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004534 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004535
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 // Promote splats to v4f32.
4537 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004538 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 return Op;
4540 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004541 }
4542
Evan Cheng7a831ce2007-12-15 03:00:47 +00004543 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4544 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004547 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004548 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004549 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004551 // FIXME: Figure out a cleaner way to do this.
4552 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004553 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004555 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4557 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4558 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004559 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004560 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4562 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004563 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004565 }
4566 }
Eric Christopherfd179292009-08-27 18:07:15 +00004567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 if (X86::isPSHUFDMask(SVOp))
4569 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004570
Evan Chengf26ffe92008-05-29 08:22:04 +00004571 // Check if this can be converted into a logical shift.
4572 bool isLeft = false;
4573 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004574 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004576 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004577 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004578 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004579 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004580 EVT EltVT = VT.getVectorElementType();
4581 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004582 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004583 }
Eric Christopherfd179292009-08-27 18:07:15 +00004584
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004586 if (V1IsUndef)
4587 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004588 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004589 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004590 if (!isMMX)
4591 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004592 }
Eric Christopherfd179292009-08-27 18:07:15 +00004593
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 // FIXME: fold these into legal mask.
4595 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4596 X86::isMOVSLDUPMask(SVOp) ||
4597 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004598 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004600 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004601
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 if (ShouldXformToMOVHLPS(SVOp) ||
4603 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4604 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004605
Evan Chengf26ffe92008-05-29 08:22:04 +00004606 if (isShift) {
4607 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004608 EVT EltVT = VT.getVectorElementType();
4609 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004610 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004611 }
Eric Christopherfd179292009-08-27 18:07:15 +00004612
Evan Cheng9eca5e82006-10-25 21:49:50 +00004613 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004614 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4615 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004616 V1IsSplat = isSplatVector(V1.getNode());
4617 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004618
Chris Lattner8a594482007-11-25 00:24:49 +00004619 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004620 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004621 Op = CommuteVectorShuffle(SVOp, DAG);
4622 SVOp = cast<ShuffleVectorSDNode>(Op);
4623 V1 = SVOp->getOperand(0);
4624 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004625 std::swap(V1IsSplat, V2IsSplat);
4626 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004627 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004628 }
4629
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4631 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004632 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 return V1;
4634 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4635 // the instruction selector will not match, so get a canonical MOVL with
4636 // swapped operands to undo the commute.
4637 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004638 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004639
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4641 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4642 X86::isUNPCKLMask(SVOp) ||
4643 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004644 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004645
Evan Cheng9bbbb982006-10-25 20:48:19 +00004646 if (V2IsSplat) {
4647 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004648 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004649 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 SDValue NewMask = NormalizeMask(SVOp, DAG);
4651 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4652 if (NSVOp != SVOp) {
4653 if (X86::isUNPCKLMask(NSVOp, true)) {
4654 return NewMask;
4655 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4656 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004657 }
4658 }
4659 }
4660
Evan Cheng9eca5e82006-10-25 21:49:50 +00004661 if (Commuted) {
4662 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 // FIXME: this seems wrong.
4664 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4665 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4666 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4667 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4668 X86::isUNPCKLMask(NewSVOp) ||
4669 X86::isUNPCKHMask(NewSVOp))
4670 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004671 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004672
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004674
4675 // Normalize the node to match x86 shuffle ops if needed
4676 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4677 return CommuteVectorShuffle(SVOp, DAG);
4678
4679 // Check for legal shuffle and return?
4680 SmallVector<int, 16> PermMask;
4681 SVOp->getMask(PermMask);
4682 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004683 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004684
Evan Cheng14b32e12007-12-11 01:46:18 +00004685 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004688 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004689 return NewOp;
4690 }
4691
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 if (NewOp.getNode())
4695 return NewOp;
4696 }
Eric Christopherfd179292009-08-27 18:07:15 +00004697
Evan Chengace3c172008-07-22 21:13:36 +00004698 // Handle all 4 wide cases with a number of shuffles except for MMX.
4699 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004701
Dan Gohman475871a2008-07-27 21:46:04 +00004702 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004703}
4704
Dan Gohman475871a2008-07-27 21:46:04 +00004705SDValue
4706X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004707 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004708 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004709 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004710 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004712 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004714 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004715 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004716 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004717 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4718 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4719 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4721 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004722 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004724 Op.getOperand(0)),
4725 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004727 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004729 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004730 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004732 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4733 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004734 // result has a single use which is a store or a bitcast to i32. And in
4735 // the case of a store, it's not worth it if the index is a constant 0,
4736 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004737 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004738 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004739 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004740 if ((User->getOpcode() != ISD::STORE ||
4741 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4742 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004743 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004745 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4747 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004748 Op.getOperand(0)),
4749 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4751 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004752 // ExtractPS works with constant index.
4753 if (isa<ConstantSDNode>(Op.getOperand(1)))
4754 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004755 }
Dan Gohman475871a2008-07-27 21:46:04 +00004756 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004757}
4758
4759
Dan Gohman475871a2008-07-27 21:46:04 +00004760SDValue
4761X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004763 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764
Evan Cheng62a3f152008-03-24 21:52:23 +00004765 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004766 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004767 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004768 return Res;
4769 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004770
Owen Andersone50ed302009-08-10 22:56:29 +00004771 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004772 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004773 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004774 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004775 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004776 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004777 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4779 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004780 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004782 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004784 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004785 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004787 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004789 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004790 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004791 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004792 if (Idx == 0)
4793 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004797 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004798 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004799 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004800 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004801 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004802 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004803 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4804 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4805 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004806 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004807 if (Idx == 0)
4808 return Op;
4809
4810 // UNPCKHPD the element to the lowest double word, then movsd.
4811 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4812 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004814 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004815 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004817 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004818 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 }
4820
Dan Gohman475871a2008-07-27 21:46:04 +00004821 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822}
4823
Dan Gohman475871a2008-07-27 21:46:04 +00004824SDValue
4825X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004826 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004827 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004828 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SDValue N0 = Op.getOperand(0);
4831 SDValue N1 = Op.getOperand(1);
4832 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004833
Dan Gohman8a55ce42009-09-23 21:02:20 +00004834 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004835 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004836 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4837 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004838 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4839 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 if (N1.getValueType() != MVT::i32)
4841 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4842 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004843 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004844 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004845 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004846 // Bits [7:6] of the constant are the source select. This will always be
4847 // zero here. The DAG Combiner may combine an extract_elt index into these
4848 // bits. For example (insert (extract, 3), 2) could be matched by putting
4849 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004850 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004851 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004852 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004853 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004854 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004855 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004857 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004858 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004859 // PINSR* works with constant index.
4860 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004861 }
Dan Gohman475871a2008-07-27 21:46:04 +00004862 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004863}
4864
Dan Gohman475871a2008-07-27 21:46:04 +00004865SDValue
4866X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004867 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004868 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004869
4870 if (Subtarget->hasSSE41())
4871 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4872
Dan Gohman8a55ce42009-09-23 21:02:20 +00004873 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004874 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004875
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004876 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue N0 = Op.getOperand(0);
4878 SDValue N1 = Op.getOperand(1);
4879 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004880
Dan Gohman8a55ce42009-09-23 21:02:20 +00004881 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004882 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4883 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 if (N1.getValueType() != MVT::i32)
4885 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4886 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004887 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004888 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 }
Dan Gohman475871a2008-07-27 21:46:04 +00004890 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891}
4892
Dan Gohman475871a2008-07-27 21:46:04 +00004893SDValue
4894X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004895 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 if (Op.getValueType() == MVT::v2f32)
4897 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4898 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4899 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004900 Op.getOperand(0))));
4901
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4903 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004904
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4906 EVT VT = MVT::v2i32;
4907 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004908 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 case MVT::v16i8:
4910 case MVT::v8i16:
4911 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004912 break;
4913 }
Dale Johannesenace16102009-02-03 19:33:06 +00004914 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4915 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916}
4917
Bill Wendling056292f2008-09-16 21:48:12 +00004918// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4919// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4920// one of the above mentioned nodes. It has to be wrapped because otherwise
4921// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4922// be used to form addressing mode. These wrapped nodes will be selected
4923// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004924SDValue
4925X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004926 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Chris Lattner41621a22009-06-26 19:22:52 +00004928 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4929 // global base reg.
4930 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004931 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004932 CodeModel::Model M = getTargetMachine().getCodeModel();
4933
Chris Lattner4f066492009-07-11 20:29:19 +00004934 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004935 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004936 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004937 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004939 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004940 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Evan Cheng1606e8e2009-03-13 07:51:59 +00004942 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004943 CP->getAlignment(),
4944 CP->getOffset(), OpFlag);
4945 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004946 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004947 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004948 if (OpFlag) {
4949 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004950 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004951 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004952 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 }
4954
4955 return Result;
4956}
4957
Chris Lattner18c59872009-06-27 04:16:01 +00004958SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4959 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004960
Chris Lattner18c59872009-06-27 04:16:01 +00004961 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4962 // global base reg.
4963 unsigned char OpFlag = 0;
4964 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004965 CodeModel::Model M = getTargetMachine().getCodeModel();
4966
Chris Lattner4f066492009-07-11 20:29:19 +00004967 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004968 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004969 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004970 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004971 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004972 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004973 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004974
Chris Lattner18c59872009-06-27 04:16:01 +00004975 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4976 OpFlag);
4977 DebugLoc DL = JT->getDebugLoc();
4978 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Chris Lattner18c59872009-06-27 04:16:01 +00004980 // With PIC, the address is actually $g + Offset.
4981 if (OpFlag) {
4982 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4983 DAG.getNode(X86ISD::GlobalBaseReg,
4984 DebugLoc::getUnknownLoc(), getPointerTy()),
4985 Result);
4986 }
Eric Christopherfd179292009-08-27 18:07:15 +00004987
Chris Lattner18c59872009-06-27 04:16:01 +00004988 return Result;
4989}
4990
4991SDValue
4992X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4993 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004994
Chris Lattner18c59872009-06-27 04:16:01 +00004995 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4996 // global base reg.
4997 unsigned char OpFlag = 0;
4998 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004999 CodeModel::Model M = getTargetMachine().getCodeModel();
5000
Chris Lattner4f066492009-07-11 20:29:19 +00005001 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005002 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005003 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005004 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005005 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005006 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005007 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Chris Lattner18c59872009-06-27 04:16:01 +00005009 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005010
Chris Lattner18c59872009-06-27 04:16:01 +00005011 DebugLoc DL = Op.getDebugLoc();
5012 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005013
5014
Chris Lattner18c59872009-06-27 04:16:01 +00005015 // With PIC, the address is actually $g + Offset.
5016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005017 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005018 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5019 DAG.getNode(X86ISD::GlobalBaseReg,
5020 DebugLoc::getUnknownLoc(),
5021 getPointerTy()),
5022 Result);
5023 }
Eric Christopherfd179292009-08-27 18:07:15 +00005024
Chris Lattner18c59872009-06-27 04:16:01 +00005025 return Result;
5026}
5027
Dan Gohman475871a2008-07-27 21:46:04 +00005028SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005029X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005030 // Create the TargetBlockAddressAddress node.
5031 unsigned char OpFlags =
5032 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005033 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005034 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5035 DebugLoc dl = Op.getDebugLoc();
5036 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5037 /*isTarget=*/true, OpFlags);
5038
Dan Gohmanf705adb2009-10-30 01:28:02 +00005039 if (Subtarget->isPICStyleRIPRel() &&
5040 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005041 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5042 else
5043 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005044
Dan Gohman29cbade2009-11-20 23:18:13 +00005045 // With PIC, the address is actually $g + Offset.
5046 if (isGlobalRelativeToPICBase(OpFlags)) {
5047 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5048 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5049 Result);
5050 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005051
5052 return Result;
5053}
5054
5055SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005056X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005057 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005058 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005059 // Create the TargetGlobalAddress node, folding in the constant
5060 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005061 unsigned char OpFlags =
5062 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005063 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005064 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005065 if (OpFlags == X86II::MO_NO_FLAG &&
5066 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005067 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005068 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005069 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005070 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005071 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005072 }
Eric Christopherfd179292009-08-27 18:07:15 +00005073
Chris Lattner4f066492009-07-11 20:29:19 +00005074 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005075 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005076 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5077 else
5078 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005079
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005080 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005081 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005082 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5083 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005084 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005086
Chris Lattner36c25012009-07-10 07:34:39 +00005087 // For globals that require a load from a stub to get the address, emit the
5088 // load.
5089 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005090 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005091 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Dan Gohman6520e202008-10-18 02:06:02 +00005093 // If there was a non-zero offset that we didn't fold, create an explicit
5094 // addition for it.
5095 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005096 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005097 DAG.getConstant(Offset, getPointerTy()));
5098
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099 return Result;
5100}
5101
Evan Chengda43bcf2008-09-24 00:05:32 +00005102SDValue
5103X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5104 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005105 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005106 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005107}
5108
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005109static SDValue
5110GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005111 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005112 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005113 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005115 DebugLoc dl = GA->getDebugLoc();
5116 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5117 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005118 GA->getOffset(),
5119 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005120 if (InFlag) {
5121 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005122 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005123 } else {
5124 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005125 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005126 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005127
5128 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5129 MFI->setHasCalls(true);
5130
Rafael Espindola15f1b662009-04-24 12:59:40 +00005131 SDValue Flag = Chain.getValue(1);
5132 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005133}
5134
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005135// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005136static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005137LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005138 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005140 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5141 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005143 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005144 PtrVT), InFlag);
5145 InFlag = Chain.getValue(1);
5146
Chris Lattnerb903bed2009-06-26 21:20:29 +00005147 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005148}
5149
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005150// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005151static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005152LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005153 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005154 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5155 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005156}
5157
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005158// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5159// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005160static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005161 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005162 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005163 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005164 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005165 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5166 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005167 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005169
5170 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5171 NULL, 0);
5172
Chris Lattnerb903bed2009-06-26 21:20:29 +00005173 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005174 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5175 // initialexec.
5176 unsigned WrapperKind = X86ISD::Wrapper;
5177 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005179 } else if (is64Bit) {
5180 assert(model == TLSModel::InitialExec);
5181 OperandFlags = X86II::MO_GOTTPOFF;
5182 WrapperKind = X86ISD::WrapperRIP;
5183 } else {
5184 assert(model == TLSModel::InitialExec);
5185 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005186 }
Eric Christopherfd179292009-08-27 18:07:15 +00005187
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005188 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5189 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005190 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005192 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005193
Rafael Espindola9a580232009-02-27 13:37:18 +00005194 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005195 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005196 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005197
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005198 // The address of the thread local variable is the add of the thread
5199 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005201}
5202
Dan Gohman475871a2008-07-27 21:46:04 +00005203SDValue
5204X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005205 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005206 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005207 assert(Subtarget->isTargetELF() &&
5208 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005209 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005210 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005211
Chris Lattnerb903bed2009-06-26 21:20:29 +00005212 // If GV is an alias then use the aliasee for determining
5213 // thread-localness.
5214 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5215 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 TLSModel::Model model = getTLSModel(GV,
5218 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005219
Chris Lattnerb903bed2009-06-26 21:20:29 +00005220 switch (model) {
5221 case TLSModel::GeneralDynamic:
5222 case TLSModel::LocalDynamic: // not implemented
5223 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005224 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005225 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005226
Chris Lattnerb903bed2009-06-26 21:20:29 +00005227 case TLSModel::InitialExec:
5228 case TLSModel::LocalExec:
5229 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5230 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005231 }
Eric Christopherfd179292009-08-27 18:07:15 +00005232
Torok Edwinc23197a2009-07-14 16:55:14 +00005233 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005234 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005235}
5236
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005238/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005239/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005240SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005241 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005242 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005243 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005244 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005245 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue ShOpLo = Op.getOperand(0);
5247 SDValue ShOpHi = Op.getOperand(1);
5248 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005249 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005251 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005252
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005254 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005255 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5256 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005257 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005258 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5259 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005260 }
Evan Chenge3413162006-01-09 18:33:28 +00005261
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5263 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005264 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005266
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005269 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5270 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005271
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005272 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005273 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5274 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005275 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005276 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5277 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005278 }
5279
Dan Gohman475871a2008-07-27 21:46:04 +00005280 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005281 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282}
Evan Chenga3195e82006-01-12 22:54:21 +00005283
Dan Gohman475871a2008-07-27 21:46:04 +00005284SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005285 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005286
5287 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005289 return Op;
5290 }
5291 return SDValue();
5292 }
5293
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005295 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Eli Friedman36df4992009-05-27 00:47:34 +00005297 // These are really Legal; return the operand so the caller accepts it as
5298 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005300 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005302 Subtarget->is64Bit()) {
5303 return Op;
5304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005306 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005307 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005309 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005311 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005312 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005313 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005314 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5315}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316
Owen Andersone50ed302009-08-10 22:56:29 +00005317SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005318 SDValue StackSlot,
5319 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005321 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005322 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005323 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005324 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005326 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005328 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005329 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005330 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005332 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335
5336 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5337 // shouldn't be necessary except that RFP cannot be live across
5338 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005339 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005340 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005341 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005343 SDValue Ops[] = {
5344 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5345 };
5346 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005347 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005348 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005349 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005350
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 return Result;
5352}
5353
Bill Wendling8b8a6362009-01-17 03:56:04 +00005354// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5355SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5356 // This algorithm is not obvious. Here it is in C code, more or less:
5357 /*
5358 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5359 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5360 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005361
Bill Wendling8b8a6362009-01-17 03:56:04 +00005362 // Copy ints to xmm registers.
5363 __m128i xh = _mm_cvtsi32_si128( hi );
5364 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005365
Bill Wendling8b8a6362009-01-17 03:56:04 +00005366 // Combine into low half of a single xmm register.
5367 __m128i x = _mm_unpacklo_epi32( xh, xl );
5368 __m128d d;
5369 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005370
Bill Wendling8b8a6362009-01-17 03:56:04 +00005371 // Merge in appropriate exponents to give the integer bits the right
5372 // magnitude.
5373 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005374
Bill Wendling8b8a6362009-01-17 03:56:04 +00005375 // Subtract away the biases to deal with the IEEE-754 double precision
5376 // implicit 1.
5377 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005378
Bill Wendling8b8a6362009-01-17 03:56:04 +00005379 // All conversions up to here are exact. The correctly rounded result is
5380 // calculated using the current rounding mode using the following
5381 // horizontal add.
5382 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5383 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5384 // store doesn't really need to be here (except
5385 // maybe to zero the other double)
5386 return sd;
5387 }
5388 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005389
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005390 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005391 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005392
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005393 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005394 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005395 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5396 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5397 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5398 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005399 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005400 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005401
Bill Wendling8b8a6362009-01-17 03:56:04 +00005402 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005403 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005404 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005405 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005406 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005407 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005408 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005409
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5411 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005412 Op.getOperand(0),
5413 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5415 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005416 Op.getOperand(0),
5417 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5419 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420 PseudoSourceValue::getConstantPool(), 0,
5421 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5423 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5424 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005425 PseudoSourceValue::getConstantPool(), 0,
5426 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005429 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005430 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5432 DAG.getUNDEF(MVT::v2f64), ShufMask);
5433 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5434 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005435 DAG.getIntPtrConstant(0));
5436}
5437
Bill Wendling8b8a6362009-01-17 03:56:04 +00005438// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5439SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005440 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005441 // FP constant to bias correct the final result.
5442 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005444
5445 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5447 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005448 Op.getOperand(0),
5449 DAG.getIntPtrConstant(0)));
5450
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5452 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453 DAG.getIntPtrConstant(0));
5454
5455 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5457 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005458 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 MVT::v2f64, Load)),
5460 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005461 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 MVT::v2f64, Bias)));
5463 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005465 DAG.getIntPtrConstant(0));
5466
5467 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005469
5470 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005471 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005472
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005474 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005475 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005477 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005478 }
5479
5480 // Handle final rounding.
5481 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005482}
5483
5484SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005485 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005486 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005487
Evan Chenga06ec9e2009-01-19 08:08:22 +00005488 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5489 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5490 // the optimization here.
5491 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005492 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005493
Owen Andersone50ed302009-08-10 22:56:29 +00005494 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005496 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005498 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005499
Bill Wendling8b8a6362009-01-17 03:56:04 +00005500 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005502 return LowerUINT_TO_FP_i32(Op, DAG);
5503 }
5504
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005506
5507 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005509 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5510 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5511 getPointerTy(), StackSlot, WordOff);
5512 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5513 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005515 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005517}
5518
Dan Gohman475871a2008-07-27 21:46:04 +00005519std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005520FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005521 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005522
Owen Andersone50ed302009-08-10 22:56:29 +00005523 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005524
5525 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5527 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005528 }
5529
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5531 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005533
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005534 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005536 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005537 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005538 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005540 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005541 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005542
Evan Cheng87c89352007-10-15 20:11:21 +00005543 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5544 // stack slot.
5545 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005546 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005547 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005549
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005552 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5554 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5555 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005557
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue Chain = DAG.getEntryNode();
5559 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005560 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005562 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005563 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005566 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5567 };
Dale Johannesenace16102009-02-03 19:33:06 +00005568 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005570 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005571 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5572 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005573
Evan Cheng0db9fe62006-04-25 20:13:52 +00005574 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005577
Chris Lattner27a6c732007-11-24 07:07:01 +00005578 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579}
5580
Dan Gohman475871a2008-07-27 21:46:04 +00005581SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005582 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 if (Op.getValueType() == MVT::v2i32 &&
5584 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005585 return Op;
5586 }
5587 return SDValue();
5588 }
5589
Eli Friedman948e95a2009-05-23 09:59:16 +00005590 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005591 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005592 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5593 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005594
Chris Lattner27a6c732007-11-24 07:07:01 +00005595 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005596 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005597 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005598}
5599
Eli Friedman948e95a2009-05-23 09:59:16 +00005600SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5601 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5602 SDValue FIST = Vals.first, StackSlot = Vals.second;
5603 assert(FIST.getNode() && "Unexpected failure");
5604
5605 // Load the result.
5606 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5607 FIST, StackSlot, NULL, 0);
5608}
5609
Dan Gohman475871a2008-07-27 21:46:04 +00005610SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005611 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005612 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005613 EVT VT = Op.getValueType();
5614 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005615 if (VT.isVector())
5616 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005617 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005619 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005620 CV.push_back(C);
5621 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005622 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005623 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005624 CV.push_back(C);
5625 CV.push_back(C);
5626 CV.push_back(C);
5627 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005628 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005629 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005630 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005631 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005632 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005633 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005634 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005635}
5636
Dan Gohman475871a2008-07-27 21:46:04 +00005637SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005638 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005639 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005640 EVT VT = Op.getValueType();
5641 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005642 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005643 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005646 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005647 CV.push_back(C);
5648 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005649 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005650 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005651 CV.push_back(C);
5652 CV.push_back(C);
5653 CV.push_back(C);
5654 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005656 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005657 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005658 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005659 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005660 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005661 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005662 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5664 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005665 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005667 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005668 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005669 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005670}
5671
Dan Gohman475871a2008-07-27 21:46:04 +00005672SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005673 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005674 SDValue Op0 = Op.getOperand(0);
5675 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005676 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005677 EVT VT = Op.getValueType();
5678 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005679
5680 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005681 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005682 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005683 SrcVT = VT;
5684 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005685 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005686 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005687 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005688 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005689 }
5690
5691 // At this point the operands and the result should have the same
5692 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005693
Evan Cheng68c47cb2007-01-05 07:55:56 +00005694 // First get the sign bit of second operand.
5695 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005697 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005699 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005700 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5701 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5702 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5703 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005704 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005705 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005706 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005707 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005708 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005709 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005710 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005711
5712 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005713 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 // Op0 is MVT::f32, Op1 is MVT::f64.
5715 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5716 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5717 DAG.getConstant(32, MVT::i32));
5718 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5719 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005720 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005721 }
5722
Evan Cheng73d6cf12007-01-05 21:37:56 +00005723 // Clear first operand sign bit.
5724 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005726 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5727 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005728 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005729 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5730 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5731 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005733 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005734 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005735 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005736 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005737 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005738 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005739 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005740
5741 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005742 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005743}
5744
Dan Gohman076aee32009-03-04 19:44:21 +00005745/// Emit nodes that will be selected as "test Op0,Op0", or something
5746/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005747SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5748 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005749 DebugLoc dl = Op.getDebugLoc();
5750
Dan Gohman31125812009-03-07 01:58:32 +00005751 // CF and OF aren't always set the way we want. Determine which
5752 // of these we need.
5753 bool NeedCF = false;
5754 bool NeedOF = false;
5755 switch (X86CC) {
5756 case X86::COND_A: case X86::COND_AE:
5757 case X86::COND_B: case X86::COND_BE:
5758 NeedCF = true;
5759 break;
5760 case X86::COND_G: case X86::COND_GE:
5761 case X86::COND_L: case X86::COND_LE:
5762 case X86::COND_O: case X86::COND_NO:
5763 NeedOF = true;
5764 break;
5765 default: break;
5766 }
5767
Dan Gohman076aee32009-03-04 19:44:21 +00005768 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005769 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5770 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5771 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005772 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005773 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005774 switch (Op.getNode()->getOpcode()) {
5775 case ISD::ADD:
5776 // Due to an isel shortcoming, be conservative if this add is likely to
5777 // be selected as part of a load-modify-store instruction. When the root
5778 // node in a match is a store, isel doesn't know how to remap non-chain
5779 // non-flag uses of other nodes in the match, such as the ADD in this
5780 // case. This leads to the ADD being left around and reselected, with
5781 // the result being two adds in the output.
5782 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5783 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5784 if (UI->getOpcode() == ISD::STORE)
5785 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005786 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005787 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5788 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005789 if (C->getAPIntValue() == 1) {
5790 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005791 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005792 break;
5793 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005794 // An add of negative one (subtract of one) will be selected as a DEC.
5795 if (C->getAPIntValue().isAllOnesValue()) {
5796 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005797 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005798 break;
5799 }
5800 }
Dan Gohman076aee32009-03-04 19:44:21 +00005801 // Otherwise use a regular EFLAGS-setting add.
5802 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005803 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005804 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005805 case ISD::AND: {
5806 // If the primary and result isn't used, don't bother using X86ISD::AND,
5807 // because a TEST instruction will be better.
5808 bool NonFlagUse = false;
5809 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005810 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5811 SDNode *User = *UI;
5812 unsigned UOpNo = UI.getOperandNo();
5813 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5814 // Look pass truncate.
5815 UOpNo = User->use_begin().getOperandNo();
5816 User = *User->use_begin();
5817 }
5818 if (User->getOpcode() != ISD::BRCOND &&
5819 User->getOpcode() != ISD::SETCC &&
5820 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005821 NonFlagUse = true;
5822 break;
5823 }
Evan Cheng17751da2010-01-07 00:54:06 +00005824 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005825 if (!NonFlagUse)
5826 break;
5827 }
5828 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005829 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005830 case ISD::OR:
5831 case ISD::XOR:
5832 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005833 // likely to be selected as part of a load-modify-store instruction.
5834 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5835 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5836 if (UI->getOpcode() == ISD::STORE)
5837 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005838 // Otherwise use a regular EFLAGS-setting instruction.
5839 switch (Op.getNode()->getOpcode()) {
5840 case ISD::SUB: Opcode = X86ISD::SUB; break;
5841 case ISD::OR: Opcode = X86ISD::OR; break;
5842 case ISD::XOR: Opcode = X86ISD::XOR; break;
5843 case ISD::AND: Opcode = X86ISD::AND; break;
5844 default: llvm_unreachable("unexpected operator!");
5845 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005846 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005847 break;
5848 case X86ISD::ADD:
5849 case X86ISD::SUB:
5850 case X86ISD::INC:
5851 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005852 case X86ISD::OR:
5853 case X86ISD::XOR:
5854 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005855 return SDValue(Op.getNode(), 1);
5856 default:
5857 default_case:
5858 break;
5859 }
5860 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005862 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005863 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005864 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005865 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005866 DAG.ReplaceAllUsesWith(Op, New);
5867 return SDValue(New.getNode(), 1);
5868 }
5869 }
5870
5871 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005873 DAG.getConstant(0, Op.getValueType()));
5874}
5875
5876/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5877/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005878SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5879 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005880 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5881 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005882 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005883
5884 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005886}
5887
Evan Chengd40d03e2010-01-06 19:38:29 +00005888/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5889/// if it's possible.
5890static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005891 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005892 SDValue LHS, RHS;
5893 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5894 if (ConstantSDNode *Op010C =
5895 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5896 if (Op010C->getZExtValue() == 1) {
5897 LHS = Op0.getOperand(0);
5898 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005899 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005900 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5901 if (ConstantSDNode *Op000C =
5902 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5903 if (Op000C->getZExtValue() == 1) {
5904 LHS = Op0.getOperand(1);
5905 RHS = Op0.getOperand(0).getOperand(1);
5906 }
5907 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5908 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5909 SDValue AndLHS = Op0.getOperand(0);
5910 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5911 LHS = AndLHS.getOperand(0);
5912 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005913 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005914 }
Evan Cheng0488db92007-09-25 01:57:46 +00005915
Evan Chengd40d03e2010-01-06 19:38:29 +00005916 if (LHS.getNode()) {
5917 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5918 // instruction. Since the shift amount is in-range-or-undefined, we know
5919 // that doing a bittest on the i16 value is ok. We extend to i32 because
5920 // the encoding for the i16 version is larger than the i32 version.
5921 if (LHS.getValueType() == MVT::i8)
5922 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005923
Evan Chengd40d03e2010-01-06 19:38:29 +00005924 // If the operand types disagree, extend the shift amount to match. Since
5925 // BT ignores high bits (like shifts) we can use anyextend.
5926 if (LHS.getValueType() != RHS.getValueType())
5927 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005928
Evan Chengd40d03e2010-01-06 19:38:29 +00005929 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5930 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5931 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5932 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005933 }
5934
Evan Cheng54de3ea2010-01-05 06:52:31 +00005935 return SDValue();
5936}
5937
5938SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5939 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5940 SDValue Op0 = Op.getOperand(0);
5941 SDValue Op1 = Op.getOperand(1);
5942 DebugLoc dl = Op.getDebugLoc();
5943 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5944
5945 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005946 // Lower (X & (1 << N)) == 0 to BT(X, N).
5947 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5948 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5949 if (Op0.getOpcode() == ISD::AND &&
5950 Op0.hasOneUse() &&
5951 Op1.getOpcode() == ISD::Constant &&
5952 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5953 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5954 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5955 if (NewSetCC.getNode())
5956 return NewSetCC;
5957 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005958
Chris Lattnere55484e2008-12-25 05:34:37 +00005959 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5960 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005961 if (X86CC == X86::COND_INVALID)
5962 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005963
Dan Gohman31125812009-03-07 01:58:32 +00005964 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005965
5966 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005967 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005968 return DAG.getNode(ISD::AND, dl, MVT::i8,
5969 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5970 DAG.getConstant(X86CC, MVT::i8), Cond),
5971 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005972
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5974 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005975}
5976
Dan Gohman475871a2008-07-27 21:46:04 +00005977SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5978 SDValue Cond;
5979 SDValue Op0 = Op.getOperand(0);
5980 SDValue Op1 = Op.getOperand(1);
5981 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005982 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005983 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5984 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005985 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005986
5987 if (isFP) {
5988 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005989 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5991 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005992 bool Swap = false;
5993
5994 switch (SetCCOpcode) {
5995 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005996 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005997 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005998 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005999 case ISD::SETGT: Swap = true; // Fallthrough
6000 case ISD::SETLT:
6001 case ISD::SETOLT: SSECC = 1; break;
6002 case ISD::SETOGE:
6003 case ISD::SETGE: Swap = true; // Fallthrough
6004 case ISD::SETLE:
6005 case ISD::SETOLE: SSECC = 2; break;
6006 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006007 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006008 case ISD::SETNE: SSECC = 4; break;
6009 case ISD::SETULE: Swap = true;
6010 case ISD::SETUGE: SSECC = 5; break;
6011 case ISD::SETULT: Swap = true;
6012 case ISD::SETUGT: SSECC = 6; break;
6013 case ISD::SETO: SSECC = 7; break;
6014 }
6015 if (Swap)
6016 std::swap(Op0, Op1);
6017
Nate Begemanfb8ead02008-07-25 19:05:58 +00006018 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006019 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006020 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006021 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006022 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6023 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006024 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006025 }
6026 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006027 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006028 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6029 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006030 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006031 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006032 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006033 }
6034 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006035 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006037
Nate Begeman30a0de92008-07-17 16:51:19 +00006038 // We are handling one of the integer comparisons here. Since SSE only has
6039 // GT and EQ comparisons for integer, swapping operands and multiple
6040 // operations may be required for some comparisons.
6041 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6042 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006043
Owen Anderson825b72b2009-08-11 20:47:22 +00006044 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006045 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 case MVT::v8i8:
6047 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6048 case MVT::v4i16:
6049 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6050 case MVT::v2i32:
6051 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6052 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006054
Nate Begeman30a0de92008-07-17 16:51:19 +00006055 switch (SetCCOpcode) {
6056 default: break;
6057 case ISD::SETNE: Invert = true;
6058 case ISD::SETEQ: Opc = EQOpc; break;
6059 case ISD::SETLT: Swap = true;
6060 case ISD::SETGT: Opc = GTOpc; break;
6061 case ISD::SETGE: Swap = true;
6062 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6063 case ISD::SETULT: Swap = true;
6064 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6065 case ISD::SETUGE: Swap = true;
6066 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6067 }
6068 if (Swap)
6069 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006070
Nate Begeman30a0de92008-07-17 16:51:19 +00006071 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6072 // bits of the inputs before performing those operations.
6073 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006074 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006075 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6076 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006077 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006078 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6079 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006080 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6081 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006083
Dale Johannesenace16102009-02-03 19:33:06 +00006084 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006085
6086 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006087 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006088 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006089
Nate Begeman30a0de92008-07-17 16:51:19 +00006090 return Result;
6091}
Evan Cheng0488db92007-09-25 01:57:46 +00006092
Evan Cheng370e5342008-12-03 08:38:43 +00006093// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006094static bool isX86LogicalCmp(SDValue Op) {
6095 unsigned Opc = Op.getNode()->getOpcode();
6096 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6097 return true;
6098 if (Op.getResNo() == 1 &&
6099 (Opc == X86ISD::ADD ||
6100 Opc == X86ISD::SUB ||
6101 Opc == X86ISD::SMUL ||
6102 Opc == X86ISD::UMUL ||
6103 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006104 Opc == X86ISD::DEC ||
6105 Opc == X86ISD::OR ||
6106 Opc == X86ISD::XOR ||
6107 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006108 return true;
6109
6110 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006111}
6112
Dan Gohman475871a2008-07-27 21:46:04 +00006113SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006114 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006115 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006116 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006117 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006118
Dan Gohman1a492952009-10-20 16:22:37 +00006119 if (Cond.getOpcode() == ISD::SETCC) {
6120 SDValue NewCond = LowerSETCC(Cond, DAG);
6121 if (NewCond.getNode())
6122 Cond = NewCond;
6123 }
Evan Cheng734503b2006-09-11 02:19:56 +00006124
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006125 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6126 SDValue Op1 = Op.getOperand(1);
6127 SDValue Op2 = Op.getOperand(2);
6128 if (Cond.getOpcode() == X86ISD::SETCC &&
6129 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6130 SDValue Cmp = Cond.getOperand(1);
6131 if (Cmp.getOpcode() == X86ISD::CMP) {
6132 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6133 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6134 ConstantSDNode *RHSC =
6135 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6136 if (N1C && N1C->isAllOnesValue() &&
6137 N2C && N2C->isNullValue() &&
6138 RHSC && RHSC->isNullValue()) {
6139 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006140 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006141 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6142 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6143 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6144 }
6145 }
6146 }
6147
Evan Chengad9c0a32009-12-15 00:53:42 +00006148 // Look pass (and (setcc_carry (cmp ...)), 1).
6149 if (Cond.getOpcode() == ISD::AND &&
6150 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6151 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6152 if (C && C->getAPIntValue() == 1)
6153 Cond = Cond.getOperand(0);
6154 }
6155
Evan Cheng3f41d662007-10-08 22:16:29 +00006156 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6157 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006158 if (Cond.getOpcode() == X86ISD::SETCC ||
6159 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006160 CC = Cond.getOperand(0);
6161
Dan Gohman475871a2008-07-27 21:46:04 +00006162 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006163 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006164 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006165
Evan Cheng3f41d662007-10-08 22:16:29 +00006166 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006167 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006168 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006169 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006170
Chris Lattnerd1980a52009-03-12 06:52:53 +00006171 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6172 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006173 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006174 addTest = false;
6175 }
6176 }
6177
6178 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006179 // Look pass the truncate.
6180 if (Cond.getOpcode() == ISD::TRUNCATE)
6181 Cond = Cond.getOperand(0);
6182
6183 // We know the result of AND is compared against zero. Try to match
6184 // it to BT.
6185 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6186 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6187 if (NewSetCC.getNode()) {
6188 CC = NewSetCC.getOperand(0);
6189 Cond = NewSetCC.getOperand(1);
6190 addTest = false;
6191 }
6192 }
6193 }
6194
6195 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006196 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006197 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006198 }
6199
Evan Cheng0488db92007-09-25 01:57:46 +00006200 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6201 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006202 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6203 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006204 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006205}
6206
Evan Cheng370e5342008-12-03 08:38:43 +00006207// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6208// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6209// from the AND / OR.
6210static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6211 Opc = Op.getOpcode();
6212 if (Opc != ISD::OR && Opc != ISD::AND)
6213 return false;
6214 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6215 Op.getOperand(0).hasOneUse() &&
6216 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6217 Op.getOperand(1).hasOneUse());
6218}
6219
Evan Cheng961d6d42009-02-02 08:19:07 +00006220// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6221// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006222static bool isXor1OfSetCC(SDValue Op) {
6223 if (Op.getOpcode() != ISD::XOR)
6224 return false;
6225 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6226 if (N1C && N1C->getAPIntValue() == 1) {
6227 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6228 Op.getOperand(0).hasOneUse();
6229 }
6230 return false;
6231}
6232
Dan Gohman475871a2008-07-27 21:46:04 +00006233SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006234 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006235 SDValue Chain = Op.getOperand(0);
6236 SDValue Cond = Op.getOperand(1);
6237 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006238 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006239 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006240
Dan Gohman1a492952009-10-20 16:22:37 +00006241 if (Cond.getOpcode() == ISD::SETCC) {
6242 SDValue NewCond = LowerSETCC(Cond, DAG);
6243 if (NewCond.getNode())
6244 Cond = NewCond;
6245 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006246#if 0
6247 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006248 else if (Cond.getOpcode() == X86ISD::ADD ||
6249 Cond.getOpcode() == X86ISD::SUB ||
6250 Cond.getOpcode() == X86ISD::SMUL ||
6251 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006252 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006253#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006254
Evan Chengad9c0a32009-12-15 00:53:42 +00006255 // Look pass (and (setcc_carry (cmp ...)), 1).
6256 if (Cond.getOpcode() == ISD::AND &&
6257 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6258 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6259 if (C && C->getAPIntValue() == 1)
6260 Cond = Cond.getOperand(0);
6261 }
6262
Evan Cheng3f41d662007-10-08 22:16:29 +00006263 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6264 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006265 if (Cond.getOpcode() == X86ISD::SETCC ||
6266 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006267 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006268
Dan Gohman475871a2008-07-27 21:46:04 +00006269 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006270 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006271 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006272 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006273 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006274 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006275 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006276 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006277 default: break;
6278 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006279 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006280 // These can only come from an arithmetic instruction with overflow,
6281 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006282 Cond = Cond.getNode()->getOperand(1);
6283 addTest = false;
6284 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006285 }
Evan Cheng0488db92007-09-25 01:57:46 +00006286 }
Evan Cheng370e5342008-12-03 08:38:43 +00006287 } else {
6288 unsigned CondOpc;
6289 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6290 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006291 if (CondOpc == ISD::OR) {
6292 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6293 // two branches instead of an explicit OR instruction with a
6294 // separate test.
6295 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006296 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006297 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006298 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006299 Chain, Dest, CC, Cmp);
6300 CC = Cond.getOperand(1).getOperand(0);
6301 Cond = Cmp;
6302 addTest = false;
6303 }
6304 } else { // ISD::AND
6305 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6306 // two branches instead of an explicit AND instruction with a
6307 // separate test. However, we only do this if this block doesn't
6308 // have a fall-through edge, because this requires an explicit
6309 // jmp when the condition is false.
6310 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006311 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006312 Op.getNode()->hasOneUse()) {
6313 X86::CondCode CCode =
6314 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6315 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006316 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006317 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6318 // Look for an unconditional branch following this conditional branch.
6319 // We need this because we need to reverse the successors in order
6320 // to implement FCMP_OEQ.
6321 if (User.getOpcode() == ISD::BR) {
6322 SDValue FalseBB = User.getOperand(1);
6323 SDValue NewBR =
6324 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6325 assert(NewBR == User);
6326 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006327
Dale Johannesene4d209d2009-02-03 20:21:25 +00006328 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006329 Chain, Dest, CC, Cmp);
6330 X86::CondCode CCode =
6331 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6332 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006334 Cond = Cmp;
6335 addTest = false;
6336 }
6337 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006338 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006339 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6340 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6341 // It should be transformed during dag combiner except when the condition
6342 // is set by a arithmetics with overflow node.
6343 X86::CondCode CCode =
6344 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6345 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006347 Cond = Cond.getOperand(0).getOperand(1);
6348 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006349 }
Evan Cheng0488db92007-09-25 01:57:46 +00006350 }
6351
6352 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006353 // Look pass the truncate.
6354 if (Cond.getOpcode() == ISD::TRUNCATE)
6355 Cond = Cond.getOperand(0);
6356
6357 // We know the result of AND is compared against zero. Try to match
6358 // it to BT.
6359 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6360 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6361 if (NewSetCC.getNode()) {
6362 CC = NewSetCC.getOperand(0);
6363 Cond = NewSetCC.getOperand(1);
6364 addTest = false;
6365 }
6366 }
6367 }
6368
6369 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006371 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006372 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006373 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006374 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006375}
6376
Anton Korobeynikove060b532007-04-17 19:34:00 +00006377
6378// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6379// Calls to _alloca is needed to probe the stack when allocating more than 4k
6380// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6381// that the guard pages used by the OS virtual memory manager are allocated in
6382// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006383SDValue
6384X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006385 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006386 assert(Subtarget->isTargetCygMing() &&
6387 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006388 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006389
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006390 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006391 SDValue Chain = Op.getOperand(0);
6392 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006393 // FIXME: Ensure alignment here
6394
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006396
Owen Andersone50ed302009-08-10 22:56:29 +00006397 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006398 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006399
Chris Lattnere563bbc2008-10-11 22:08:30 +00006400 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006401
Dale Johannesendd64c412009-02-04 00:33:20 +00006402 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006403 Flag = Chain.getValue(1);
6404
Owen Anderson825b72b2009-08-11 20:47:22 +00006405 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006407 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006408 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006409 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006410 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006411 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006412 Flag = Chain.getValue(1);
6413
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006414 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006415 DAG.getIntPtrConstant(0, true),
6416 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006417 Flag);
6418
Dale Johannesendd64c412009-02-04 00:33:20 +00006419 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006420
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006422 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006423}
6424
Dan Gohman475871a2008-07-27 21:46:04 +00006425SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006426X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006427 SDValue Chain,
6428 SDValue Dst, SDValue Src,
6429 SDValue Size, unsigned Align,
6430 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006431 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006432 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006433
Bill Wendling6f287b22008-09-30 21:22:07 +00006434 // If not DWORD aligned or size is more than the threshold, call the library.
6435 // The libc version is likely to be faster for these cases. It can use the
6436 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006437 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006438 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006439 ConstantSize->getZExtValue() >
6440 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006441 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006442
6443 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006444 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006445
Bill Wendling6158d842008-10-01 00:59:58 +00006446 if (const char *bzeroEntry = V &&
6447 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006448 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006449 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006450 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006451 TargetLowering::ArgListEntry Entry;
6452 Entry.Node = Dst;
6453 Entry.Ty = IntPtrTy;
6454 Args.push_back(Entry);
6455 Entry.Node = Size;
6456 Args.push_back(Entry);
6457 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006458 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6459 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006460 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006461 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6462 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006463 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006464 }
6465
Dan Gohman707e0182008-04-12 04:36:06 +00006466 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006467 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006468 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006469
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006470 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006472 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006473 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006474 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475 unsigned BytesLeft = 0;
6476 bool TwoRepStos = false;
6477 if (ValC) {
6478 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006479 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006480
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481 // If the value is a constant, then we can potentially use larger sets.
6482 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006483 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006485 ValReg = X86::AX;
6486 Val = (Val << 8) | Val;
6487 break;
6488 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006489 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006490 ValReg = X86::EAX;
6491 Val = (Val << 8) | Val;
6492 Val = (Val << 16) | Val;
6493 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006495 ValReg = X86::RAX;
6496 Val = (Val << 32) | Val;
6497 }
6498 break;
6499 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006500 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006501 ValReg = X86::AL;
6502 Count = DAG.getIntPtrConstant(SizeVal);
6503 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006504 }
6505
Owen Anderson825b72b2009-08-11 20:47:22 +00006506 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006507 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006508 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6509 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006510 }
6511
Dale Johannesen0f502f62009-02-03 22:26:09 +00006512 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006513 InFlag);
6514 InFlag = Chain.getValue(1);
6515 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006517 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006518 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006520 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006521
Scott Michelfdc40a02009-02-17 22:15:04 +00006522 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006523 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006524 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006526 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006527 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006528 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006530
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006532 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6533 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006534
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535 if (TwoRepStos) {
6536 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006537 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006538 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006539 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006540 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6541 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006542 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006543 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006544 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006546 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6547 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006548 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006549 // Handle the last 1 - 7 bytes.
6550 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006551 EVT AddrVT = Dst.getValueType();
6552 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006553
Dale Johannesen0f502f62009-02-03 22:26:09 +00006554 Chain = DAG.getMemset(Chain, dl,
6555 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006556 DAG.getConstant(Offset, AddrVT)),
6557 Src,
6558 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006559 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006560 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006561
Dan Gohman707e0182008-04-12 04:36:06 +00006562 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563 return Chain;
6564}
Evan Cheng11e15b32006-04-03 20:53:28 +00006565
Dan Gohman475871a2008-07-27 21:46:04 +00006566SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006567X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006568 SDValue Chain, SDValue Dst, SDValue Src,
6569 SDValue Size, unsigned Align,
6570 bool AlwaysInline,
6571 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006573 // This requires the copy size to be a constant, preferrably
6574 // within a subtarget-specific limit.
6575 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6576 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006577 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006578 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006579 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006580 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006581
Evan Cheng1887c1c2008-08-21 21:00:15 +00006582 /// If not DWORD aligned, call the library.
6583 if ((Align & 3) != 0)
6584 return SDValue();
6585
6586 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006588 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Duncan Sands83ec4b62008-06-06 12:08:01 +00006591 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006592 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006593 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006594 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006595
Dan Gohman475871a2008-07-27 21:46:04 +00006596 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006597 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006598 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006599 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006600 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006601 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006602 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006603 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006605 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006606 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006607 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006608 InFlag = Chain.getValue(1);
6609
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006611 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6612 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6613 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006616 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006617 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006618 // Handle the last 1 - 7 bytes.
6619 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006620 EVT DstVT = Dst.getValueType();
6621 EVT SrcVT = Src.getValueType();
6622 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006623 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006624 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006625 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006626 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006627 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006628 DAG.getConstant(BytesLeft, SizeVT),
6629 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006630 DstSV, DstSVOff + Offset,
6631 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006632 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006633
Owen Anderson825b72b2009-08-11 20:47:22 +00006634 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006635 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636}
6637
Dan Gohman475871a2008-07-27 21:46:04 +00006638SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006639 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006640 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006641
Evan Cheng25ab6902006-09-08 06:48:29 +00006642 if (!Subtarget->is64Bit()) {
6643 // vastart just stores the address of the VarArgsFrameIndex slot into the
6644 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006645 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006647 }
6648
6649 // __va_list_tag:
6650 // gp_offset (0 - 6 * 8)
6651 // fp_offset (48 - 48 + 8 * 16)
6652 // overflow_arg_area (point to parameters coming in memory).
6653 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SmallVector<SDValue, 8> MemOps;
6655 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006656 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006659 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006660 MemOps.push_back(Store);
6661
6662 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006663 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 FIN, DAG.getIntPtrConstant(4));
6665 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006667 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 MemOps.push_back(Store);
6669
6670 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006671 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006673 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006675 MemOps.push_back(Store);
6676
6677 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006678 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006680 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006682 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685}
6686
Dan Gohman475871a2008-07-27 21:46:04 +00006687SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006688 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6689 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006690 SDValue Chain = Op.getOperand(0);
6691 SDValue SrcPtr = Op.getOperand(1);
6692 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006693
Torok Edwindac237e2009-07-08 20:53:28 +00006694 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006695 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006696}
6697
Dan Gohman475871a2008-07-27 21:46:04 +00006698SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006699 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006700 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006701 SDValue Chain = Op.getOperand(0);
6702 SDValue DstPtr = Op.getOperand(1);
6703 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006704 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6705 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006707
Dale Johannesendd64c412009-02-04 00:33:20 +00006708 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006709 DAG.getIntPtrConstant(24), 8, false,
6710 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006711}
6712
Dan Gohman475871a2008-07-27 21:46:04 +00006713SDValue
6714X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006715 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006716 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006717 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006718 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006719 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006720 case Intrinsic::x86_sse_comieq_ss:
6721 case Intrinsic::x86_sse_comilt_ss:
6722 case Intrinsic::x86_sse_comile_ss:
6723 case Intrinsic::x86_sse_comigt_ss:
6724 case Intrinsic::x86_sse_comige_ss:
6725 case Intrinsic::x86_sse_comineq_ss:
6726 case Intrinsic::x86_sse_ucomieq_ss:
6727 case Intrinsic::x86_sse_ucomilt_ss:
6728 case Intrinsic::x86_sse_ucomile_ss:
6729 case Intrinsic::x86_sse_ucomigt_ss:
6730 case Intrinsic::x86_sse_ucomige_ss:
6731 case Intrinsic::x86_sse_ucomineq_ss:
6732 case Intrinsic::x86_sse2_comieq_sd:
6733 case Intrinsic::x86_sse2_comilt_sd:
6734 case Intrinsic::x86_sse2_comile_sd:
6735 case Intrinsic::x86_sse2_comigt_sd:
6736 case Intrinsic::x86_sse2_comige_sd:
6737 case Intrinsic::x86_sse2_comineq_sd:
6738 case Intrinsic::x86_sse2_ucomieq_sd:
6739 case Intrinsic::x86_sse2_ucomilt_sd:
6740 case Intrinsic::x86_sse2_ucomile_sd:
6741 case Intrinsic::x86_sse2_ucomigt_sd:
6742 case Intrinsic::x86_sse2_ucomige_sd:
6743 case Intrinsic::x86_sse2_ucomineq_sd: {
6744 unsigned Opc = 0;
6745 ISD::CondCode CC = ISD::SETCC_INVALID;
6746 switch (IntNo) {
6747 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006748 case Intrinsic::x86_sse_comieq_ss:
6749 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 Opc = X86ISD::COMI;
6751 CC = ISD::SETEQ;
6752 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006753 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006754 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::COMI;
6756 CC = ISD::SETLT;
6757 break;
6758 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::COMI;
6761 CC = ISD::SETLE;
6762 break;
6763 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::COMI;
6766 CC = ISD::SETGT;
6767 break;
6768 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::COMI;
6771 CC = ISD::SETGE;
6772 break;
6773 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::COMI;
6776 CC = ISD::SETNE;
6777 break;
6778 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::UCOMI;
6781 CC = ISD::SETEQ;
6782 break;
6783 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 Opc = X86ISD::UCOMI;
6786 CC = ISD::SETLT;
6787 break;
6788 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006789 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 Opc = X86ISD::UCOMI;
6791 CC = ISD::SETLE;
6792 break;
6793 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006794 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 Opc = X86ISD::UCOMI;
6796 CC = ISD::SETGT;
6797 break;
6798 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006799 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 Opc = X86ISD::UCOMI;
6801 CC = ISD::SETGE;
6802 break;
6803 case Intrinsic::x86_sse_ucomineq_ss:
6804 case Intrinsic::x86_sse2_ucomineq_sd:
6805 Opc = X86ISD::UCOMI;
6806 CC = ISD::SETNE;
6807 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 }
Evan Cheng734503b2006-09-11 02:19:56 +00006809
Dan Gohman475871a2008-07-27 21:46:04 +00006810 SDValue LHS = Op.getOperand(1);
6811 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006812 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006813 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6815 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6816 DAG.getConstant(X86CC, MVT::i8), Cond);
6817 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006818 }
Eric Christopher71c67532009-07-29 00:28:05 +00006819 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006820 // an integer value, not just an instruction so lower it to the ptest
6821 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006822 case Intrinsic::x86_sse41_ptestz:
6823 case Intrinsic::x86_sse41_ptestc:
6824 case Intrinsic::x86_sse41_ptestnzc:{
6825 unsigned X86CC = 0;
6826 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006827 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006828 case Intrinsic::x86_sse41_ptestz:
6829 // ZF = 1
6830 X86CC = X86::COND_E;
6831 break;
6832 case Intrinsic::x86_sse41_ptestc:
6833 // CF = 1
6834 X86CC = X86::COND_B;
6835 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006836 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006837 // ZF and CF = 0
6838 X86CC = X86::COND_A;
6839 break;
6840 }
Eric Christopherfd179292009-08-27 18:07:15 +00006841
Eric Christopher71c67532009-07-29 00:28:05 +00006842 SDValue LHS = Op.getOperand(1);
6843 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6845 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6846 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6847 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006848 }
Evan Cheng5759f972008-05-04 09:15:50 +00006849
6850 // Fix vector shift instructions where the last operand is a non-immediate
6851 // i32 value.
6852 case Intrinsic::x86_sse2_pslli_w:
6853 case Intrinsic::x86_sse2_pslli_d:
6854 case Intrinsic::x86_sse2_pslli_q:
6855 case Intrinsic::x86_sse2_psrli_w:
6856 case Intrinsic::x86_sse2_psrli_d:
6857 case Intrinsic::x86_sse2_psrli_q:
6858 case Intrinsic::x86_sse2_psrai_w:
6859 case Intrinsic::x86_sse2_psrai_d:
6860 case Intrinsic::x86_mmx_pslli_w:
6861 case Intrinsic::x86_mmx_pslli_d:
6862 case Intrinsic::x86_mmx_pslli_q:
6863 case Intrinsic::x86_mmx_psrli_w:
6864 case Intrinsic::x86_mmx_psrli_d:
6865 case Intrinsic::x86_mmx_psrli_q:
6866 case Intrinsic::x86_mmx_psrai_w:
6867 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006868 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006869 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006870 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006871
6872 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006874 switch (IntNo) {
6875 case Intrinsic::x86_sse2_pslli_w:
6876 NewIntNo = Intrinsic::x86_sse2_psll_w;
6877 break;
6878 case Intrinsic::x86_sse2_pslli_d:
6879 NewIntNo = Intrinsic::x86_sse2_psll_d;
6880 break;
6881 case Intrinsic::x86_sse2_pslli_q:
6882 NewIntNo = Intrinsic::x86_sse2_psll_q;
6883 break;
6884 case Intrinsic::x86_sse2_psrli_w:
6885 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6886 break;
6887 case Intrinsic::x86_sse2_psrli_d:
6888 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6889 break;
6890 case Intrinsic::x86_sse2_psrli_q:
6891 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6892 break;
6893 case Intrinsic::x86_sse2_psrai_w:
6894 NewIntNo = Intrinsic::x86_sse2_psra_w;
6895 break;
6896 case Intrinsic::x86_sse2_psrai_d:
6897 NewIntNo = Intrinsic::x86_sse2_psra_d;
6898 break;
6899 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006901 switch (IntNo) {
6902 case Intrinsic::x86_mmx_pslli_w:
6903 NewIntNo = Intrinsic::x86_mmx_psll_w;
6904 break;
6905 case Intrinsic::x86_mmx_pslli_d:
6906 NewIntNo = Intrinsic::x86_mmx_psll_d;
6907 break;
6908 case Intrinsic::x86_mmx_pslli_q:
6909 NewIntNo = Intrinsic::x86_mmx_psll_q;
6910 break;
6911 case Intrinsic::x86_mmx_psrli_w:
6912 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6913 break;
6914 case Intrinsic::x86_mmx_psrli_d:
6915 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6916 break;
6917 case Intrinsic::x86_mmx_psrli_q:
6918 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6919 break;
6920 case Intrinsic::x86_mmx_psrai_w:
6921 NewIntNo = Intrinsic::x86_mmx_psra_w;
6922 break;
6923 case Intrinsic::x86_mmx_psrai_d:
6924 NewIntNo = Intrinsic::x86_mmx_psra_d;
6925 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006926 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006927 }
6928 break;
6929 }
6930 }
Mon P Wangefa42202009-09-03 19:56:25 +00006931
6932 // The vector shift intrinsics with scalars uses 32b shift amounts but
6933 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6934 // to be zero.
6935 SDValue ShOps[4];
6936 ShOps[0] = ShAmt;
6937 ShOps[1] = DAG.getConstant(0, MVT::i32);
6938 if (ShAmtVT == MVT::v4i32) {
6939 ShOps[2] = DAG.getUNDEF(MVT::i32);
6940 ShOps[3] = DAG.getUNDEF(MVT::i32);
6941 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6942 } else {
6943 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6944 }
6945
Owen Andersone50ed302009-08-10 22:56:29 +00006946 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006947 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006950 Op.getOperand(1), ShAmt);
6951 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006952 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006953}
Evan Cheng72261582005-12-20 06:22:03 +00006954
Dan Gohman475871a2008-07-27 21:46:04 +00006955SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006956 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006957 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006958
6959 if (Depth > 0) {
6960 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6961 SDValue Offset =
6962 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006964 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006965 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006966 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006967 NULL, 0);
6968 }
6969
6970 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006971 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006972 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006974}
6975
Dan Gohman475871a2008-07-27 21:46:04 +00006976SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006977 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6978 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006980 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006981 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6982 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006983 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006984 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006985 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006986 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006987}
6988
Dan Gohman475871a2008-07-27 21:46:04 +00006989SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006990 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006991 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006992}
6993
Dan Gohman475871a2008-07-27 21:46:04 +00006994SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006995{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006996 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006997 SDValue Chain = Op.getOperand(0);
6998 SDValue Offset = Op.getOperand(1);
6999 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007000 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007001
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007002 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7003 getPointerTy());
7004 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007005
Dale Johannesene4d209d2009-02-03 20:21:25 +00007006 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007007 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007008 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
7009 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007010 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007011 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007012
Dale Johannesene4d209d2009-02-03 20:21:25 +00007013 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007015 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007016}
7017
Dan Gohman475871a2008-07-27 21:46:04 +00007018SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007019 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007020 SDValue Root = Op.getOperand(0);
7021 SDValue Trmp = Op.getOperand(1); // trampoline
7022 SDValue FPtr = Op.getOperand(2); // nested function
7023 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007024 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007025
Dan Gohman69de1932008-02-06 22:27:42 +00007026 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007027
Duncan Sands339e14f2008-01-16 22:55:25 +00007028 const X86InstrInfo *TII =
7029 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
7030
Duncan Sandsb116fac2007-07-27 20:02:49 +00007031 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007033
7034 // Large code-model.
7035
Chris Lattnera3a0db02010-02-05 19:16:26 +00007036 const unsigned char JMP64r = TII->getBaseOpcodeForOpcode(X86::JMP64r);
7037 const unsigned char MOV64ri = TII->getBaseOpcodeForOpcode(X86::MOV64ri);
Duncan Sands339e14f2008-01-16 22:55:25 +00007038
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007039 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7040 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
7042 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7043
7044 // Load the pointer to the nested function into R11.
7045 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007046 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007048 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007049
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7051 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007053
7054 // Load the 'nest' parameter value into R10.
7055 // R10 is specified in X86CallingConv.td
7056 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7058 DAG.getConstant(10, MVT::i64));
7059 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007060 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007061
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7063 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007064 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
7066 // Jump to the nested function.
7067 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7069 DAG.getConstant(20, MVT::i64));
7070 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007071 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007072
7073 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7075 DAG.getConstant(22, MVT::i64));
7076 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007077 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007078
Dan Gohman475871a2008-07-27 21:46:04 +00007079 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007080 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007081 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007082 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007083 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007084 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007085 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007086 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007087
7088 switch (CC) {
7089 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007090 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007091 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007092 case CallingConv::X86_StdCall: {
7093 // Pass 'nest' parameter in ECX.
7094 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007095 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007096
7097 // Check that ECX wasn't needed by an 'inreg' parameter.
7098 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007099 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100
Chris Lattner58d74912008-03-12 17:45:29 +00007101 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007102 unsigned InRegCount = 0;
7103 unsigned Idx = 1;
7104
7105 for (FunctionType::param_iterator I = FTy->param_begin(),
7106 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007107 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007109 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110
7111 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007112 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113 }
7114 }
7115 break;
7116 }
7117 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007118 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007119 // Pass 'nest' parameter in EAX.
7120 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007121 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007122 break;
7123 }
7124
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue OutChains[4];
7126 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7129 DAG.getConstant(10, MVT::i32));
7130 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131
Chris Lattnera3a0db02010-02-05 19:16:26 +00007132 const unsigned char MOV32ri = TII->getBaseOpcodeForOpcode(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007133 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007134 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007136 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007137
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7139 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007140 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007141
Chris Lattnera3a0db02010-02-05 19:16:26 +00007142 const unsigned char JMP = TII->getBaseOpcodeForOpcode(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7144 DAG.getConstant(5, MVT::i32));
7145 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007146 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007147
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7149 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007150 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007151
Dan Gohman475871a2008-07-27 21:46:04 +00007152 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007154 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007155 }
7156}
7157
Dan Gohman475871a2008-07-27 21:46:04 +00007158SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007159 /*
7160 The rounding mode is in bits 11:10 of FPSR, and has the following
7161 settings:
7162 00 Round to nearest
7163 01 Round to -inf
7164 10 Round to +inf
7165 11 Round to 0
7166
7167 FLT_ROUNDS, on the other hand, expects the following:
7168 -1 Undefined
7169 0 Round to 0
7170 1 Round to nearest
7171 2 Round to +inf
7172 3 Round to -inf
7173
7174 To perform the conversion, we do:
7175 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7176 */
7177
7178 MachineFunction &MF = DAG.getMachineFunction();
7179 const TargetMachine &TM = MF.getTarget();
7180 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7181 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007182 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007183 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007184
7185 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007186 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007188
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007190 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007191
7192 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007194
7195 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007196 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 DAG.getNode(ISD::SRL, dl, MVT::i16,
7198 DAG.getNode(ISD::AND, dl, MVT::i16,
7199 CWD, DAG.getConstant(0x800, MVT::i16)),
7200 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007201 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 DAG.getNode(ISD::SRL, dl, MVT::i16,
7203 DAG.getNode(ISD::AND, dl, MVT::i16,
7204 CWD, DAG.getConstant(0x400, MVT::i16)),
7205 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007206
Dan Gohman475871a2008-07-27 21:46:04 +00007207 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007208 DAG.getNode(ISD::AND, dl, MVT::i16,
7209 DAG.getNode(ISD::ADD, dl, MVT::i16,
7210 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7211 DAG.getConstant(1, MVT::i16)),
7212 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007213
7214
Duncan Sands83ec4b62008-06-06 12:08:01 +00007215 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007216 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007217}
7218
Dan Gohman475871a2008-07-27 21:46:04 +00007219SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007220 EVT VT = Op.getValueType();
7221 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007222 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007223 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007224
7225 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007227 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007229 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007230 }
Evan Cheng18efe262007-12-14 02:13:44 +00007231
Evan Cheng152804e2007-12-14 08:30:15 +00007232 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007235
7236 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007237 SDValue Ops[] = {
7238 Op,
7239 DAG.getConstant(NumBits+NumBits-1, OpVT),
7240 DAG.getConstant(X86::COND_E, MVT::i8),
7241 Op.getValue(1)
7242 };
7243 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007244
7245 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007247
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 if (VT == MVT::i8)
7249 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007250 return Op;
7251}
7252
Dan Gohman475871a2008-07-27 21:46:04 +00007253SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007254 EVT VT = Op.getValueType();
7255 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007256 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007257 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007258
7259 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 if (VT == MVT::i8) {
7261 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007262 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007263 }
Evan Cheng152804e2007-12-14 08:30:15 +00007264
7265 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007268
7269 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007270 SDValue Ops[] = {
7271 Op,
7272 DAG.getConstant(NumBits, OpVT),
7273 DAG.getConstant(X86::COND_E, MVT::i8),
7274 Op.getValue(1)
7275 };
7276 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007277
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 if (VT == MVT::i8)
7279 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007280 return Op;
7281}
7282
Mon P Wangaf9b9522008-12-18 21:42:19 +00007283SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007284 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007285 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007286 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007287
Mon P Wangaf9b9522008-12-18 21:42:19 +00007288 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7289 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7290 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7291 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7292 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7293 //
7294 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7295 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7296 // return AloBlo + AloBhi + AhiBlo;
7297
7298 SDValue A = Op.getOperand(0);
7299 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7303 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007304 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7306 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007307 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007309 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007312 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007313 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007315 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007316 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7318 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007320 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7321 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7323 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007324 return Res;
7325}
7326
7327
Bill Wendling74c37652008-12-09 22:08:41 +00007328SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7329 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7330 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007331 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7332 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007333 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007334 SDValue LHS = N->getOperand(0);
7335 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007336 unsigned BaseOp = 0;
7337 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007338 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007339
7340 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007341 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007342 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007343 // A subtract of one will be selected as a INC. Note that INC doesn't
7344 // set CF, so we can't do this for UADDO.
7345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7346 if (C->getAPIntValue() == 1) {
7347 BaseOp = X86ISD::INC;
7348 Cond = X86::COND_O;
7349 break;
7350 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007351 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007352 Cond = X86::COND_O;
7353 break;
7354 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007355 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007356 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007357 break;
7358 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007359 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7360 // set CF, so we can't do this for USUBO.
7361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7362 if (C->getAPIntValue() == 1) {
7363 BaseOp = X86ISD::DEC;
7364 Cond = X86::COND_O;
7365 break;
7366 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007367 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007368 Cond = X86::COND_O;
7369 break;
7370 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007371 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007372 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007373 break;
7374 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007375 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007376 Cond = X86::COND_O;
7377 break;
7378 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007379 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007380 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007381 break;
7382 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007383
Bill Wendling61edeb52008-12-02 01:06:39 +00007384 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007387
Bill Wendling61edeb52008-12-02 01:06:39 +00007388 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007391
Bill Wendling61edeb52008-12-02 01:06:39 +00007392 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7393 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007394}
7395
Dan Gohman475871a2008-07-27 21:46:04 +00007396SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007397 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007398 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007399 unsigned Reg = 0;
7400 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007402 default:
7403 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 case MVT::i8: Reg = X86::AL; size = 1; break;
7405 case MVT::i16: Reg = X86::AX; size = 2; break;
7406 case MVT::i32: Reg = X86::EAX; size = 4; break;
7407 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007408 assert(Subtarget->is64Bit() && "Node not type legal!");
7409 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007410 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007411 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007412 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007413 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007414 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007415 Op.getOperand(1),
7416 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007418 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007421 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007422 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007423 return cpOut;
7424}
7425
Duncan Sands1607f052008-12-01 11:39:25 +00007426SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007427 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007428 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007430 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007431 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7434 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007435 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7437 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007438 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007440 rdx.getValue(1)
7441 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007443}
7444
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007445SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7446 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007448 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007450 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007451 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007452 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007453 Node->getOperand(0),
7454 Node->getOperand(1), negOp,
7455 cast<AtomicSDNode>(Node)->getSrcValue(),
7456 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007457}
7458
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459/// LowerOperation - Provide custom lowering hooks for some operations.
7460///
Dan Gohman475871a2008-07-27 21:46:04 +00007461SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007462 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007463 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007464 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7465 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007466 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007467 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7469 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7470 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7471 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7472 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7473 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007474 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007475 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007476 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477 case ISD::SHL_PARTS:
7478 case ISD::SRA_PARTS:
7479 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7480 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007481 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007483 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 case ISD::FABS: return LowerFABS(Op, DAG);
7485 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007486 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007487 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007488 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007489 case ISD::SELECT: return LowerSELECT(Op, DAG);
7490 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007491 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007492 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007493 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007494 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007496 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7497 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007498 case ISD::FRAME_TO_ARGS_OFFSET:
7499 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007500 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007501 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007502 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007503 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007504 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7505 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007506 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007507 case ISD::SADDO:
7508 case ISD::UADDO:
7509 case ISD::SSUBO:
7510 case ISD::USUBO:
7511 case ISD::SMULO:
7512 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007513 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007515}
7516
Duncan Sands1607f052008-12-01 11:39:25 +00007517void X86TargetLowering::
7518ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7519 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007520 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007523
7524 SDValue Chain = Node->getOperand(0);
7525 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007527 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007529 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007530 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007532 SDValue Result =
7533 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7534 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007535 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007537 Results.push_back(Result.getValue(2));
7538}
7539
Duncan Sands126d9072008-07-04 11:47:58 +00007540/// ReplaceNodeResults - Replace a node with an illegal result type
7541/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007542void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7543 SmallVectorImpl<SDValue>&Results,
7544 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007546 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007547 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007548 assert(false && "Do not know how to custom type legalize this operation!");
7549 return;
7550 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007551 std::pair<SDValue,SDValue> Vals =
7552 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007553 SDValue FIST = Vals.first, StackSlot = Vals.second;
7554 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007555 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007556 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007558 }
7559 return;
7560 }
7561 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007563 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007566 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007568 eax.getValue(2));
7569 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7570 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007572 Results.push_back(edx.getValue(1));
7573 return;
7574 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007575 case ISD::SDIV:
7576 case ISD::UDIV:
7577 case ISD::SREM:
7578 case ISD::UREM: {
7579 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7580 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7581 return;
7582 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007583 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007584 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007586 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7588 DAG.getConstant(0, MVT::i32));
7589 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7590 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007591 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7592 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007593 cpInL.getValue(1));
7594 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7596 DAG.getConstant(0, MVT::i32));
7597 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7598 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007599 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007600 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007601 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007602 swapInL.getValue(1));
7603 SDValue Ops[] = { swapInH.getValue(0),
7604 N->getOperand(1),
7605 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007607 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007608 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007610 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007612 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007613 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007614 Results.push_back(cpOutH.getValue(1));
7615 return;
7616 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007617 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007618 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7619 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007620 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007621 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7622 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007623 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007624 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7625 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007626 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007627 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7628 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007629 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007630 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7631 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007632 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007633 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7634 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007635 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007636 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7637 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007638 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007639}
7640
Evan Cheng72261582005-12-20 06:22:03 +00007641const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7642 switch (Opcode) {
7643 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007644 case X86ISD::BSF: return "X86ISD::BSF";
7645 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007646 case X86ISD::SHLD: return "X86ISD::SHLD";
7647 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007648 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007649 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007650 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007651 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007652 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007653 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007654 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7655 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7656 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007657 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007658 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007659 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007660 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007661 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007662 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007663 case X86ISD::COMI: return "X86ISD::COMI";
7664 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007665 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007666 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007667 case X86ISD::CMOV: return "X86ISD::CMOV";
7668 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007669 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007670 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7671 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007672 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007673 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007674 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007675 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007676 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007677 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7678 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007679 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007680 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007681 case X86ISD::FMAX: return "X86ISD::FMAX";
7682 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007683 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7684 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007685 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007686 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007687 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007688 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007689 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007690 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7691 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007692 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7693 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7694 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7695 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7696 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7697 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007698 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7699 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007700 case X86ISD::VSHL: return "X86ISD::VSHL";
7701 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007702 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7703 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7704 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7705 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7706 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7707 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7708 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7709 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7710 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7711 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007712 case X86ISD::ADD: return "X86ISD::ADD";
7713 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007714 case X86ISD::SMUL: return "X86ISD::SMUL";
7715 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007716 case X86ISD::INC: return "X86ISD::INC";
7717 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007718 case X86ISD::OR: return "X86ISD::OR";
7719 case X86ISD::XOR: return "X86ISD::XOR";
7720 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007721 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007722 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007723 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007724 }
7725}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007726
Chris Lattnerc9addb72007-03-30 23:15:24 +00007727// isLegalAddressingMode - Return true if the addressing mode represented
7728// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007729bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007730 const Type *Ty) const {
7731 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007732 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007733
Chris Lattnerc9addb72007-03-30 23:15:24 +00007734 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007735 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007736 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007737
Chris Lattnerc9addb72007-03-30 23:15:24 +00007738 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007739 unsigned GVFlags =
7740 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007741
Chris Lattnerdfed4132009-07-10 07:38:24 +00007742 // If a reference to this global requires an extra load, we can't fold it.
7743 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007744 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007745
Chris Lattnerdfed4132009-07-10 07:38:24 +00007746 // If BaseGV requires a register for the PIC base, we cannot also have a
7747 // BaseReg specified.
7748 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007749 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007750
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007751 // If lower 4G is not available, then we must use rip-relative addressing.
7752 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7753 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007755
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 switch (AM.Scale) {
7757 case 0:
7758 case 1:
7759 case 2:
7760 case 4:
7761 case 8:
7762 // These scales always work.
7763 break;
7764 case 3:
7765 case 5:
7766 case 9:
7767 // These scales are formed with basereg+scalereg. Only accept if there is
7768 // no basereg yet.
7769 if (AM.HasBaseReg)
7770 return false;
7771 break;
7772 default: // Other stuff never works.
7773 return false;
7774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007775
Chris Lattnerc9addb72007-03-30 23:15:24 +00007776 return true;
7777}
7778
7779
Evan Cheng2bd122c2007-10-26 01:56:11 +00007780bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7781 if (!Ty1->isInteger() || !Ty2->isInteger())
7782 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007783 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7784 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007785 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007786 return false;
7787 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007788}
7789
Owen Andersone50ed302009-08-10 22:56:29 +00007790bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007791 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007792 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007793 unsigned NumBits1 = VT1.getSizeInBits();
7794 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007795 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007796 return false;
7797 return Subtarget->is64Bit() || NumBits1 < 64;
7798}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007799
Dan Gohman97121ba2009-04-08 00:15:30 +00007800bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007801 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007802 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007803}
7804
Owen Andersone50ed302009-08-10 22:56:29 +00007805bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007806 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007808}
7809
Owen Andersone50ed302009-08-10 22:56:29 +00007810bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007811 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007813}
7814
Evan Cheng60c07e12006-07-05 22:17:51 +00007815/// isShuffleMaskLegal - Targets can use this to indicate that they only
7816/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7817/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7818/// are assumed to be legal.
7819bool
Eric Christopherfd179292009-08-27 18:07:15 +00007820X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007821 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007822 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007823 if (VT.getSizeInBits() == 64)
7824 return false;
7825
Nate Begemana09008b2009-10-19 02:17:23 +00007826 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007827 return (VT.getVectorNumElements() == 2 ||
7828 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7829 isMOVLMask(M, VT) ||
7830 isSHUFPMask(M, VT) ||
7831 isPSHUFDMask(M, VT) ||
7832 isPSHUFHWMask(M, VT) ||
7833 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007834 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007835 isUNPCKLMask(M, VT) ||
7836 isUNPCKHMask(M, VT) ||
7837 isUNPCKL_v_undef_Mask(M, VT) ||
7838 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007839}
7840
Dan Gohman7d8143f2008-04-09 20:09:42 +00007841bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007842X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007843 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007844 unsigned NumElts = VT.getVectorNumElements();
7845 // FIXME: This collection of masks seems suspect.
7846 if (NumElts == 2)
7847 return true;
7848 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7849 return (isMOVLMask(Mask, VT) ||
7850 isCommutedMOVLMask(Mask, VT, true) ||
7851 isSHUFPMask(Mask, VT) ||
7852 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007853 }
7854 return false;
7855}
7856
7857//===----------------------------------------------------------------------===//
7858// X86 Scheduler Hooks
7859//===----------------------------------------------------------------------===//
7860
Mon P Wang63307c32008-05-05 19:05:59 +00007861// private utility function
7862MachineBasicBlock *
7863X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7864 MachineBasicBlock *MBB,
7865 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007866 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007867 unsigned LoadOpc,
7868 unsigned CXchgOpc,
7869 unsigned copyOpc,
7870 unsigned notOpc,
7871 unsigned EAXreg,
7872 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007873 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007874 // For the atomic bitwise operator, we generate
7875 // thisMBB:
7876 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007877 // ld t1 = [bitinstr.addr]
7878 // op t2 = t1, [bitinstr.val]
7879 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007880 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7881 // bz newMBB
7882 // fallthrough -->nextMBB
7883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7884 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007885 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007886 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007887
Mon P Wang63307c32008-05-05 19:05:59 +00007888 /// First build the CFG
7889 MachineFunction *F = MBB->getParent();
7890 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007891 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7892 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7893 F->insert(MBBIter, newMBB);
7894 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Mon P Wang63307c32008-05-05 19:05:59 +00007896 // Move all successors to thisMBB to nextMBB
7897 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007898
Mon P Wang63307c32008-05-05 19:05:59 +00007899 // Update thisMBB to fall through to newMBB
7900 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007901
Mon P Wang63307c32008-05-05 19:05:59 +00007902 // newMBB jumps to itself and fall through to nextMBB
7903 newMBB->addSuccessor(nextMBB);
7904 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Mon P Wang63307c32008-05-05 19:05:59 +00007906 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007907 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007908 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007909 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007910 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007911 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007912 int numArgs = bInstr->getNumOperands() - 1;
7913 for (int i=0; i < numArgs; ++i)
7914 argOpers[i] = &bInstr->getOperand(i+1);
7915
7916 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007917 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7918 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007919
Dale Johannesen140be2d2008-08-19 18:47:28 +00007920 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007922 for (int i=0; i <= lastAddrIndx; ++i)
7923 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007924
Dale Johannesen140be2d2008-08-19 18:47:28 +00007925 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007926 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007927 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007929 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007930 tt = t1;
7931
Dale Johannesen140be2d2008-08-19 18:47:28 +00007932 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007933 assert((argOpers[valArgIndx]->isReg() ||
7934 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007935 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007936 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007937 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007938 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007939 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007940 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007941 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007942
Dale Johannesene4d209d2009-02-03 20:21:25 +00007943 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007944 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007945
Dale Johannesene4d209d2009-02-03 20:21:25 +00007946 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007947 for (int i=0; i <= lastAddrIndx; ++i)
7948 (*MIB).addOperand(*argOpers[i]);
7949 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007950 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007951 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7952 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007953
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007955 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007956
Mon P Wang63307c32008-05-05 19:05:59 +00007957 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007959
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007960 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007961 return nextMBB;
7962}
7963
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007964// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007965MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007966X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7967 MachineBasicBlock *MBB,
7968 unsigned regOpcL,
7969 unsigned regOpcH,
7970 unsigned immOpcL,
7971 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007972 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007973 // For the atomic bitwise operator, we generate
7974 // thisMBB (instructions are in pairs, except cmpxchg8b)
7975 // ld t1,t2 = [bitinstr.addr]
7976 // newMBB:
7977 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7978 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007979 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007980 // mov ECX, EBX <- t5, t6
7981 // mov EAX, EDX <- t1, t2
7982 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7983 // mov t3, t4 <- EAX, EDX
7984 // bz newMBB
7985 // result in out1, out2
7986 // fallthrough -->nextMBB
7987
7988 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7989 const unsigned LoadOpc = X86::MOV32rm;
7990 const unsigned copyOpc = X86::MOV32rr;
7991 const unsigned NotOpc = X86::NOT32r;
7992 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7993 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7994 MachineFunction::iterator MBBIter = MBB;
7995 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 /// First build the CFG
7998 MachineFunction *F = MBB->getParent();
7999 MachineBasicBlock *thisMBB = MBB;
8000 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8001 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8002 F->insert(MBBIter, newMBB);
8003 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008004
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008005 // Move all successors to thisMBB to nextMBB
8006 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008008 // Update thisMBB to fall through to newMBB
8009 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008010
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008011 // newMBB jumps to itself and fall through to nextMBB
8012 newMBB->addSuccessor(nextMBB);
8013 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008014
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 // Insert instructions into newMBB based on incoming instruction
8017 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008018 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008019 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008020 MachineOperand& dest1Oper = bInstr->getOperand(0);
8021 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008022 MachineOperand* argOpers[2 + X86AddrNumOperands];
8023 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008024 argOpers[i] = &bInstr->getOperand(i+2);
8025
Evan Chengad5b52f2010-01-08 19:14:57 +00008026 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008027 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008029 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008030 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 for (int i=0; i <= lastAddrIndx; ++i)
8032 (*MIB).addOperand(*argOpers[i]);
8033 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008034 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008035 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008036 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008037 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008038 MachineOperand newOp3 = *(argOpers[3]);
8039 if (newOp3.isImm())
8040 newOp3.setImm(newOp3.getImm()+4);
8041 else
8042 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008044 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045
8046 // t3/4 are defined later, at the bottom of the loop
8047 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8048 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008052 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8053
Evan Cheng306b4ca2010-01-08 23:41:50 +00008054 // The subsequent operations should be using the destination registers of
8055 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008056 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008057 t1 = F->getRegInfo().createVirtualRegister(RC);
8058 t2 = F->getRegInfo().createVirtualRegister(RC);
8059 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8060 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008061 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008062 t1 = dest1Oper.getReg();
8063 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 }
8065
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008066 int valArgIndx = lastAddrIndx + 1;
8067 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008068 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069 "invalid operand");
8070 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8071 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008072 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008076 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008077 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008078 (*MIB).addOperand(*argOpers[valArgIndx]);
8079 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008080 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008081 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008082 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008083 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008085 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008086 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008087 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008088 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008089 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008090
Dale Johannesene4d209d2009-02-03 20:21:25 +00008091 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 MIB.addReg(t2);
8095
Dale Johannesene4d209d2009-02-03 20:21:25 +00008096 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008097 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008098 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008100
Dale Johannesene4d209d2009-02-03 20:21:25 +00008101 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 for (int i=0; i <= lastAddrIndx; ++i)
8103 (*MIB).addOperand(*argOpers[i]);
8104
8105 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008106 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8107 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008108
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008111 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008112 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116
8117 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8118 return nextMBB;
8119}
8120
8121// private utility function
8122MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008123X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8124 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008125 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008126 // For the atomic min/max operator, we generate
8127 // thisMBB:
8128 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008129 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008130 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008131 // cmp t1, t2
8132 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008133 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008134 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8135 // bz newMBB
8136 // fallthrough -->nextMBB
8137 //
8138 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8139 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008140 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008141 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008142
Mon P Wang63307c32008-05-05 19:05:59 +00008143 /// First build the CFG
8144 MachineFunction *F = MBB->getParent();
8145 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008146 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8147 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8148 F->insert(MBBIter, newMBB);
8149 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dan Gohmand6708ea2009-08-15 01:38:56 +00008151 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008152 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008153
Mon P Wang63307c32008-05-05 19:05:59 +00008154 // Update thisMBB to fall through to newMBB
8155 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Mon P Wang63307c32008-05-05 19:05:59 +00008157 // newMBB jumps to newMBB and fall through to nextMBB
8158 newMBB->addSuccessor(nextMBB);
8159 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008160
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008162 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008163 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008164 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008165 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008166 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008167 int numArgs = mInstr->getNumOperands() - 1;
8168 for (int i=0; i < numArgs; ++i)
8169 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Mon P Wang63307c32008-05-05 19:05:59 +00008171 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008172 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8173 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008174
Mon P Wangab3e7472008-05-05 22:56:23 +00008175 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008177 for (int i=0; i <= lastAddrIndx; ++i)
8178 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008179
Mon P Wang63307c32008-05-05 19:05:59 +00008180 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008181 assert((argOpers[valArgIndx]->isReg() ||
8182 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008183 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
8185 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008186 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008188 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008189 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008190 (*MIB).addOperand(*argOpers[valArgIndx]);
8191
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008193 MIB.addReg(t1);
8194
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008196 MIB.addReg(t1);
8197 MIB.addReg(t2);
8198
8199 // Generate movc
8200 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008202 MIB.addReg(t2);
8203 MIB.addReg(t1);
8204
8205 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008207 for (int i=0; i <= lastAddrIndx; ++i)
8208 (*MIB).addOperand(*argOpers[i]);
8209 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008210 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008211 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8212 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008213
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008215 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008216
Mon P Wang63307c32008-05-05 19:05:59 +00008217 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008219
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008220 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008221 return nextMBB;
8222}
8223
Eric Christopherf83a5de2009-08-27 18:08:16 +00008224// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8225// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008226MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008227X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008228 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008229
8230 MachineFunction *F = BB->getParent();
8231 DebugLoc dl = MI->getDebugLoc();
8232 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8233
8234 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008235 if (memArg)
8236 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8237 else
8238 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008239
8240 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8241
8242 for (unsigned i = 0; i < numArgs; ++i) {
8243 MachineOperand &Op = MI->getOperand(i+1);
8244
8245 if (!(Op.isReg() && Op.isImplicit()))
8246 MIB.addOperand(Op);
8247 }
8248
8249 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8250 .addReg(X86::XMM0);
8251
8252 F->DeleteMachineInstr(MI);
8253
8254 return BB;
8255}
8256
8257MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008258X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8259 MachineInstr *MI,
8260 MachineBasicBlock *MBB) const {
8261 // Emit code to save XMM registers to the stack. The ABI says that the
8262 // number of registers to save is given in %al, so it's theoretically
8263 // possible to do an indirect jump trick to avoid saving all of them,
8264 // however this code takes a simpler approach and just executes all
8265 // of the stores if %al is non-zero. It's less code, and it's probably
8266 // easier on the hardware branch predictor, and stores aren't all that
8267 // expensive anyway.
8268
8269 // Create the new basic blocks. One block contains all the XMM stores,
8270 // and one block is the final destination regardless of whether any
8271 // stores were performed.
8272 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8273 MachineFunction *F = MBB->getParent();
8274 MachineFunction::iterator MBBIter = MBB;
8275 ++MBBIter;
8276 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8277 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8278 F->insert(MBBIter, XMMSaveMBB);
8279 F->insert(MBBIter, EndMBB);
8280
8281 // Set up the CFG.
8282 // Move any original successors of MBB to the end block.
8283 EndMBB->transferSuccessors(MBB);
8284 // The original block will now fall through to the XMM save block.
8285 MBB->addSuccessor(XMMSaveMBB);
8286 // The XMMSaveMBB will fall through to the end block.
8287 XMMSaveMBB->addSuccessor(EndMBB);
8288
8289 // Now add the instructions.
8290 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8291 DebugLoc DL = MI->getDebugLoc();
8292
8293 unsigned CountReg = MI->getOperand(0).getReg();
8294 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8295 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8296
8297 if (!Subtarget->isTargetWin64()) {
8298 // If %al is 0, branch around the XMM save block.
8299 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8300 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8301 MBB->addSuccessor(EndMBB);
8302 }
8303
8304 // In the XMM save block, save all the XMM argument registers.
8305 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8306 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008307 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008308 F->getMachineMemOperand(
8309 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8310 MachineMemOperand::MOStore, Offset,
8311 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008312 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8313 .addFrameIndex(RegSaveFrameIndex)
8314 .addImm(/*Scale=*/1)
8315 .addReg(/*IndexReg=*/0)
8316 .addImm(/*Disp=*/Offset)
8317 .addReg(/*Segment=*/0)
8318 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008319 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008320 }
8321
8322 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8323
8324 return EndMBB;
8325}
Mon P Wang63307c32008-05-05 19:05:59 +00008326
Evan Cheng60c07e12006-07-05 22:17:51 +00008327MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008328X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008329 MachineBasicBlock *BB,
8330 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008331 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8332 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008333
Chris Lattner52600972009-09-02 05:57:00 +00008334 // To "insert" a SELECT_CC instruction, we actually have to insert the
8335 // diamond control-flow pattern. The incoming instruction knows the
8336 // destination vreg to set, the condition code register to branch on, the
8337 // true/false values to select between, and a branch opcode to use.
8338 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8339 MachineFunction::iterator It = BB;
8340 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008341
Chris Lattner52600972009-09-02 05:57:00 +00008342 // thisMBB:
8343 // ...
8344 // TrueVal = ...
8345 // cmpTY ccX, r1, r2
8346 // bCC copy1MBB
8347 // fallthrough --> copy0MBB
8348 MachineBasicBlock *thisMBB = BB;
8349 MachineFunction *F = BB->getParent();
8350 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8351 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8352 unsigned Opc =
8353 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8354 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8355 F->insert(It, copy0MBB);
8356 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008357 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008358 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008359 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008360 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008361 E = BB->succ_end(); I != E; ++I) {
8362 EM->insert(std::make_pair(*I, sinkMBB));
8363 sinkMBB->addSuccessor(*I);
8364 }
8365 // Next, remove all successors of the current block, and add the true
8366 // and fallthrough blocks as its successors.
8367 while (!BB->succ_empty())
8368 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008369 // Add the true and fallthrough blocks as its successors.
8370 BB->addSuccessor(copy0MBB);
8371 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008372
Chris Lattner52600972009-09-02 05:57:00 +00008373 // copy0MBB:
8374 // %FalseValue = ...
8375 // # fallthrough to sinkMBB
8376 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008377
Chris Lattner52600972009-09-02 05:57:00 +00008378 // Update machine-CFG edges
8379 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008380
Chris Lattner52600972009-09-02 05:57:00 +00008381 // sinkMBB:
8382 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8383 // ...
8384 BB = sinkMBB;
8385 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8386 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8387 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8388
8389 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8390 return BB;
8391}
8392
8393
8394MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008395X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008396 MachineBasicBlock *BB,
8397 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008398 switch (MI->getOpcode()) {
8399 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008400 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008401 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008402 case X86::CMOV_FR32:
8403 case X86::CMOV_FR64:
8404 case X86::CMOV_V4F32:
8405 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008406 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008407 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008408
Dale Johannesen849f2142007-07-03 00:53:03 +00008409 case X86::FP32_TO_INT16_IN_MEM:
8410 case X86::FP32_TO_INT32_IN_MEM:
8411 case X86::FP32_TO_INT64_IN_MEM:
8412 case X86::FP64_TO_INT16_IN_MEM:
8413 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008414 case X86::FP64_TO_INT64_IN_MEM:
8415 case X86::FP80_TO_INT16_IN_MEM:
8416 case X86::FP80_TO_INT32_IN_MEM:
8417 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008418 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8419 DebugLoc DL = MI->getDebugLoc();
8420
Evan Cheng60c07e12006-07-05 22:17:51 +00008421 // Change the floating point control register to use "round towards zero"
8422 // mode when truncating to an integer value.
8423 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008424 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008425 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008426
8427 // Load the old value of the high byte of the control word...
8428 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008429 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008430 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008431 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008432
8433 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008434 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008435 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008436
8437 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008438 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008439
8440 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008441 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008442 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008443
8444 // Get the X86 opcode to use.
8445 unsigned Opc;
8446 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008447 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008448 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8449 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8450 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8451 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8452 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8453 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008454 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8455 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8456 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008457 }
8458
8459 X86AddressMode AM;
8460 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008461 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008462 AM.BaseType = X86AddressMode::RegBase;
8463 AM.Base.Reg = Op.getReg();
8464 } else {
8465 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008466 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008467 }
8468 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008469 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008470 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008471 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008472 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008473 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008474 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008475 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008476 AM.GV = Op.getGlobal();
8477 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008478 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008479 }
Chris Lattner52600972009-09-02 05:57:00 +00008480 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008481 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008482
8483 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008484 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008485
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008486 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008487 return BB;
8488 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008489 // String/text processing lowering.
8490 case X86::PCMPISTRM128REG:
8491 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8492 case X86::PCMPISTRM128MEM:
8493 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8494 case X86::PCMPESTRM128REG:
8495 return EmitPCMP(MI, BB, 5, false /* in mem */);
8496 case X86::PCMPESTRM128MEM:
8497 return EmitPCMP(MI, BB, 5, true /* in mem */);
8498
8499 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008500 case X86::ATOMAND32:
8501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008502 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008503 X86::LCMPXCHG32, X86::MOV32rr,
8504 X86::NOT32r, X86::EAX,
8505 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008506 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008507 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8508 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008509 X86::LCMPXCHG32, X86::MOV32rr,
8510 X86::NOT32r, X86::EAX,
8511 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008512 case X86::ATOMXOR32:
8513 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008514 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008515 X86::LCMPXCHG32, X86::MOV32rr,
8516 X86::NOT32r, X86::EAX,
8517 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008518 case X86::ATOMNAND32:
8519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008520 X86::AND32ri, X86::MOV32rm,
8521 X86::LCMPXCHG32, X86::MOV32rr,
8522 X86::NOT32r, X86::EAX,
8523 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008524 case X86::ATOMMIN32:
8525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8526 case X86::ATOMMAX32:
8527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8528 case X86::ATOMUMIN32:
8529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8530 case X86::ATOMUMAX32:
8531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008532
8533 case X86::ATOMAND16:
8534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8535 X86::AND16ri, X86::MOV16rm,
8536 X86::LCMPXCHG16, X86::MOV16rr,
8537 X86::NOT16r, X86::AX,
8538 X86::GR16RegisterClass);
8539 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008540 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008541 X86::OR16ri, X86::MOV16rm,
8542 X86::LCMPXCHG16, X86::MOV16rr,
8543 X86::NOT16r, X86::AX,
8544 X86::GR16RegisterClass);
8545 case X86::ATOMXOR16:
8546 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8547 X86::XOR16ri, X86::MOV16rm,
8548 X86::LCMPXCHG16, X86::MOV16rr,
8549 X86::NOT16r, X86::AX,
8550 X86::GR16RegisterClass);
8551 case X86::ATOMNAND16:
8552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8553 X86::AND16ri, X86::MOV16rm,
8554 X86::LCMPXCHG16, X86::MOV16rr,
8555 X86::NOT16r, X86::AX,
8556 X86::GR16RegisterClass, true);
8557 case X86::ATOMMIN16:
8558 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8559 case X86::ATOMMAX16:
8560 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8561 case X86::ATOMUMIN16:
8562 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8563 case X86::ATOMUMAX16:
8564 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8565
8566 case X86::ATOMAND8:
8567 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8568 X86::AND8ri, X86::MOV8rm,
8569 X86::LCMPXCHG8, X86::MOV8rr,
8570 X86::NOT8r, X86::AL,
8571 X86::GR8RegisterClass);
8572 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008573 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008574 X86::OR8ri, X86::MOV8rm,
8575 X86::LCMPXCHG8, X86::MOV8rr,
8576 X86::NOT8r, X86::AL,
8577 X86::GR8RegisterClass);
8578 case X86::ATOMXOR8:
8579 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8580 X86::XOR8ri, X86::MOV8rm,
8581 X86::LCMPXCHG8, X86::MOV8rr,
8582 X86::NOT8r, X86::AL,
8583 X86::GR8RegisterClass);
8584 case X86::ATOMNAND8:
8585 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8586 X86::AND8ri, X86::MOV8rm,
8587 X86::LCMPXCHG8, X86::MOV8rr,
8588 X86::NOT8r, X86::AL,
8589 X86::GR8RegisterClass, true);
8590 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008591 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008592 case X86::ATOMAND64:
8593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008594 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008595 X86::LCMPXCHG64, X86::MOV64rr,
8596 X86::NOT64r, X86::RAX,
8597 X86::GR64RegisterClass);
8598 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8600 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008601 X86::LCMPXCHG64, X86::MOV64rr,
8602 X86::NOT64r, X86::RAX,
8603 X86::GR64RegisterClass);
8604 case X86::ATOMXOR64:
8605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008606 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008607 X86::LCMPXCHG64, X86::MOV64rr,
8608 X86::NOT64r, X86::RAX,
8609 X86::GR64RegisterClass);
8610 case X86::ATOMNAND64:
8611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8612 X86::AND64ri32, X86::MOV64rm,
8613 X86::LCMPXCHG64, X86::MOV64rr,
8614 X86::NOT64r, X86::RAX,
8615 X86::GR64RegisterClass, true);
8616 case X86::ATOMMIN64:
8617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8618 case X86::ATOMMAX64:
8619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8620 case X86::ATOMUMIN64:
8621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8622 case X86::ATOMUMAX64:
8623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008624
8625 // This group does 64-bit operations on a 32-bit host.
8626 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008627 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008628 X86::AND32rr, X86::AND32rr,
8629 X86::AND32ri, X86::AND32ri,
8630 false);
8631 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008632 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008633 X86::OR32rr, X86::OR32rr,
8634 X86::OR32ri, X86::OR32ri,
8635 false);
8636 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008637 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008638 X86::XOR32rr, X86::XOR32rr,
8639 X86::XOR32ri, X86::XOR32ri,
8640 false);
8641 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008642 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008643 X86::AND32rr, X86::AND32rr,
8644 X86::AND32ri, X86::AND32ri,
8645 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008646 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008647 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008648 X86::ADD32rr, X86::ADC32rr,
8649 X86::ADD32ri, X86::ADC32ri,
8650 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008651 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008652 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 X86::SUB32rr, X86::SBB32rr,
8654 X86::SUB32ri, X86::SBB32ri,
8655 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008656 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008657 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008658 X86::MOV32rr, X86::MOV32rr,
8659 X86::MOV32ri, X86::MOV32ri,
8660 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008661 case X86::VASTART_SAVE_XMM_REGS:
8662 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008663 }
8664}
8665
8666//===----------------------------------------------------------------------===//
8667// X86 Optimization Hooks
8668//===----------------------------------------------------------------------===//
8669
Dan Gohman475871a2008-07-27 21:46:04 +00008670void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008671 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008672 APInt &KnownZero,
8673 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008674 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008675 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008676 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008677 assert((Opc >= ISD::BUILTIN_OP_END ||
8678 Opc == ISD::INTRINSIC_WO_CHAIN ||
8679 Opc == ISD::INTRINSIC_W_CHAIN ||
8680 Opc == ISD::INTRINSIC_VOID) &&
8681 "Should use MaskedValueIsZero if you don't know whether Op"
8682 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008683
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008684 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008685 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008686 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008687 case X86ISD::ADD:
8688 case X86ISD::SUB:
8689 case X86ISD::SMUL:
8690 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008691 case X86ISD::INC:
8692 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008693 case X86ISD::OR:
8694 case X86ISD::XOR:
8695 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008696 // These nodes' second result is a boolean.
8697 if (Op.getResNo() == 0)
8698 break;
8699 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008700 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008701 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8702 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008703 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008704 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008705}
Chris Lattner259e97c2006-01-31 19:43:35 +00008706
Evan Cheng206ee9d2006-07-07 08:33:52 +00008707/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008708/// node is a GlobalAddress + offset.
8709bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8710 GlobalValue* &GA, int64_t &Offset) const{
8711 if (N->getOpcode() == X86ISD::Wrapper) {
8712 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008713 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008714 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008715 return true;
8716 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008717 }
Evan Chengad4196b2008-05-12 19:56:52 +00008718 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008719}
8720
Nate Begeman9008ca62009-04-27 18:41:29 +00008721static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008722 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008723 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008724 SelectionDAG &DAG, MachineFrameInfo *MFI,
8725 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008726 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008727 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008728 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008729 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008730 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008731 return false;
8732 continue;
8733 }
8734
Dan Gohman475871a2008-07-27 21:46:04 +00008735 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008736 if (!Elt.getNode() ||
8737 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008738 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008739 if (!LDBase) {
8740 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008741 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008742 LDBase = cast<LoadSDNode>(Elt.getNode());
8743 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008744 continue;
8745 }
8746 if (Elt.getOpcode() == ISD::UNDEF)
8747 continue;
8748
Nate Begemanabc01992009-06-05 21:37:30 +00008749 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008750 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008751 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008752 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008753 }
8754 return true;
8755}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008756
8757/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8758/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8759/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008760/// order. In the case of v2i64, it will see if it can rewrite the
8761/// shuffle to be an appropriate build vector so it can take advantage of
8762// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008763static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008764 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008765 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008766 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008767 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008768 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8769 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008770
Eli Friedman7a5e5552009-06-07 06:52:44 +00008771 if (VT.getSizeInBits() != 128)
8772 return SDValue();
8773
Mon P Wang1e955802009-04-03 02:43:30 +00008774 // Try to combine a vector_shuffle into a 128-bit load.
8775 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008776 LoadSDNode *LD = NULL;
8777 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008778 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008779 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008780 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008781
Eli Friedman7a5e5552009-06-07 06:52:44 +00008782 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008783 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008784 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8785 LD->getSrcValue(), LD->getSrcValueOffset(),
8786 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008787 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008788 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008789 LD->isVolatile(), LD->getAlignment());
8790 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008791 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008792 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8793 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008794 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8795 }
8796 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008797}
Evan Chengd880b972008-05-09 21:53:03 +00008798
Chris Lattner83e6c992006-10-04 06:57:07 +00008799/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008800static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008801 const X86Subtarget *Subtarget) {
8802 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008803 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008804 // Get the LHS/RHS of the select.
8805 SDValue LHS = N->getOperand(1);
8806 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008807
Dan Gohman670e5392009-09-21 18:03:22 +00008808 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8809 // instructions have the peculiarity that if either operand is a NaN,
8810 // they chose what we call the RHS operand (and as such are not symmetric).
8811 // It happens that this matches the semantics of the common C idiom
8812 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008813 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008814 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008815 Cond.getOpcode() == ISD::SETCC) {
8816 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008817
Chris Lattner47b4ce82009-03-11 05:48:52 +00008818 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008819 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008820 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8821 switch (CC) {
8822 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008823 case ISD::SETULT:
8824 // This can be a min if we can prove that at least one of the operands
8825 // is not a nan.
8826 if (!FiniteOnlyFPMath()) {
8827 if (DAG.isKnownNeverNaN(RHS)) {
8828 // Put the potential NaN in the RHS so that SSE will preserve it.
8829 std::swap(LHS, RHS);
8830 } else if (!DAG.isKnownNeverNaN(LHS))
8831 break;
8832 }
8833 Opcode = X86ISD::FMIN;
8834 break;
8835 case ISD::SETOLE:
8836 // This can be a min if we can prove that at least one of the operands
8837 // is not a nan.
8838 if (!FiniteOnlyFPMath()) {
8839 if (DAG.isKnownNeverNaN(LHS)) {
8840 // Put the potential NaN in the RHS so that SSE will preserve it.
8841 std::swap(LHS, RHS);
8842 } else if (!DAG.isKnownNeverNaN(RHS))
8843 break;
8844 }
8845 Opcode = X86ISD::FMIN;
8846 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008847 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008848 // This can be a min, but if either operand is a NaN we need it to
8849 // preserve the original LHS.
8850 std::swap(LHS, RHS);
8851 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008852 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008853 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008854 Opcode = X86ISD::FMIN;
8855 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008856
Dan Gohman670e5392009-09-21 18:03:22 +00008857 case ISD::SETOGE:
8858 // This can be a max if we can prove that at least one of the operands
8859 // is not a nan.
8860 if (!FiniteOnlyFPMath()) {
8861 if (DAG.isKnownNeverNaN(LHS)) {
8862 // Put the potential NaN in the RHS so that SSE will preserve it.
8863 std::swap(LHS, RHS);
8864 } else if (!DAG.isKnownNeverNaN(RHS))
8865 break;
8866 }
8867 Opcode = X86ISD::FMAX;
8868 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008869 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008870 // This can be a max if we can prove that at least one of the operands
8871 // is not a nan.
8872 if (!FiniteOnlyFPMath()) {
8873 if (DAG.isKnownNeverNaN(RHS)) {
8874 // Put the potential NaN in the RHS so that SSE will preserve it.
8875 std::swap(LHS, RHS);
8876 } else if (!DAG.isKnownNeverNaN(LHS))
8877 break;
8878 }
8879 Opcode = X86ISD::FMAX;
8880 break;
8881 case ISD::SETUGE:
8882 // This can be a max, but if either operand is a NaN we need it to
8883 // preserve the original LHS.
8884 std::swap(LHS, RHS);
8885 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008886 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008887 case ISD::SETGE:
8888 Opcode = X86ISD::FMAX;
8889 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008890 }
Dan Gohman670e5392009-09-21 18:03:22 +00008891 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008892 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8893 switch (CC) {
8894 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008895 case ISD::SETOGE:
8896 // This can be a min if we can prove that at least one of the operands
8897 // is not a nan.
8898 if (!FiniteOnlyFPMath()) {
8899 if (DAG.isKnownNeverNaN(RHS)) {
8900 // Put the potential NaN in the RHS so that SSE will preserve it.
8901 std::swap(LHS, RHS);
8902 } else if (!DAG.isKnownNeverNaN(LHS))
8903 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008904 }
Dan Gohman670e5392009-09-21 18:03:22 +00008905 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008906 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008907 case ISD::SETUGT:
8908 // This can be a min if we can prove that at least one of the operands
8909 // is not a nan.
8910 if (!FiniteOnlyFPMath()) {
8911 if (DAG.isKnownNeverNaN(LHS)) {
8912 // Put the potential NaN in the RHS so that SSE will preserve it.
8913 std::swap(LHS, RHS);
8914 } else if (!DAG.isKnownNeverNaN(RHS))
8915 break;
8916 }
8917 Opcode = X86ISD::FMIN;
8918 break;
8919 case ISD::SETUGE:
8920 // This can be a min, but if either operand is a NaN we need it to
8921 // preserve the original LHS.
8922 std::swap(LHS, RHS);
8923 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008925 case ISD::SETGE:
8926 Opcode = X86ISD::FMIN;
8927 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008928
Dan Gohman670e5392009-09-21 18:03:22 +00008929 case ISD::SETULT:
8930 // This can be a max if we can prove that at least one of the operands
8931 // is not a nan.
8932 if (!FiniteOnlyFPMath()) {
8933 if (DAG.isKnownNeverNaN(LHS)) {
8934 // Put the potential NaN in the RHS so that SSE will preserve it.
8935 std::swap(LHS, RHS);
8936 } else if (!DAG.isKnownNeverNaN(RHS))
8937 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008938 }
Dan Gohman670e5392009-09-21 18:03:22 +00008939 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008940 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008941 case ISD::SETOLE:
8942 // This can be a max if we can prove that at least one of the operands
8943 // is not a nan.
8944 if (!FiniteOnlyFPMath()) {
8945 if (DAG.isKnownNeverNaN(RHS)) {
8946 // Put the potential NaN in the RHS so that SSE will preserve it.
8947 std::swap(LHS, RHS);
8948 } else if (!DAG.isKnownNeverNaN(LHS))
8949 break;
8950 }
8951 Opcode = X86ISD::FMAX;
8952 break;
8953 case ISD::SETULE:
8954 // This can be a max, but if either operand is a NaN we need it to
8955 // preserve the original LHS.
8956 std::swap(LHS, RHS);
8957 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008958 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008959 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008960 Opcode = X86ISD::FMAX;
8961 break;
8962 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008963 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008964
Chris Lattner47b4ce82009-03-11 05:48:52 +00008965 if (Opcode)
8966 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008967 }
Eric Christopherfd179292009-08-27 18:07:15 +00008968
Chris Lattnerd1980a52009-03-12 06:52:53 +00008969 // If this is a select between two integer constants, try to do some
8970 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008971 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8972 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008973 // Don't do this for crazy integer types.
8974 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8975 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008977 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008978
Chris Lattnercee56e72009-03-13 05:53:31 +00008979 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008980 // Efficiently invertible.
8981 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8982 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8983 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8984 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008985 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008986 }
Eric Christopherfd179292009-08-27 18:07:15 +00008987
Chris Lattnerd1980a52009-03-12 06:52:53 +00008988 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008989 if (FalseC->getAPIntValue() == 0 &&
8990 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008991 if (NeedsCondInvert) // Invert the condition if needed.
8992 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8993 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008994
Chris Lattnerd1980a52009-03-12 06:52:53 +00008995 // Zero extend the condition if needed.
8996 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008997
Chris Lattnercee56e72009-03-13 05:53:31 +00008998 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008999 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009000 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009001 }
Eric Christopherfd179292009-08-27 18:07:15 +00009002
Chris Lattner97a29a52009-03-13 05:22:11 +00009003 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009004 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009005 if (NeedsCondInvert) // Invert the condition if needed.
9006 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9007 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009008
Chris Lattner97a29a52009-03-13 05:22:11 +00009009 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009010 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9011 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009012 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009013 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009014 }
Eric Christopherfd179292009-08-27 18:07:15 +00009015
Chris Lattnercee56e72009-03-13 05:53:31 +00009016 // Optimize cases that will turn into an LEA instruction. This requires
9017 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009018 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009019 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009021
Chris Lattnercee56e72009-03-13 05:53:31 +00009022 bool isFastMultiplier = false;
9023 if (Diff < 10) {
9024 switch ((unsigned char)Diff) {
9025 default: break;
9026 case 1: // result = add base, cond
9027 case 2: // result = lea base( , cond*2)
9028 case 3: // result = lea base(cond, cond*2)
9029 case 4: // result = lea base( , cond*4)
9030 case 5: // result = lea base(cond, cond*4)
9031 case 8: // result = lea base( , cond*8)
9032 case 9: // result = lea base(cond, cond*8)
9033 isFastMultiplier = true;
9034 break;
9035 }
9036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnercee56e72009-03-13 05:53:31 +00009038 if (isFastMultiplier) {
9039 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9040 if (NeedsCondInvert) // Invert the condition if needed.
9041 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9042 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009043
Chris Lattnercee56e72009-03-13 05:53:31 +00009044 // Zero extend the condition if needed.
9045 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9046 Cond);
9047 // Scale the condition by the difference.
9048 if (Diff != 1)
9049 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9050 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009051
Chris Lattnercee56e72009-03-13 05:53:31 +00009052 // Add the base if non-zero.
9053 if (FalseC->getAPIntValue() != 0)
9054 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9055 SDValue(FalseC, 0));
9056 return Cond;
9057 }
Eric Christopherfd179292009-08-27 18:07:15 +00009058 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009059 }
9060 }
Eric Christopherfd179292009-08-27 18:07:15 +00009061
Dan Gohman475871a2008-07-27 21:46:04 +00009062 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009063}
9064
Chris Lattnerd1980a52009-03-12 06:52:53 +00009065/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9066static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9067 TargetLowering::DAGCombinerInfo &DCI) {
9068 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Chris Lattnerd1980a52009-03-12 06:52:53 +00009070 // If the flag operand isn't dead, don't touch this CMOV.
9071 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9072 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009073
Chris Lattnerd1980a52009-03-12 06:52:53 +00009074 // If this is a select between two integer constants, try to do some
9075 // optimizations. Note that the operands are ordered the opposite of SELECT
9076 // operands.
9077 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9078 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9079 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9080 // larger than FalseC (the false value).
9081 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattnerd1980a52009-03-12 06:52:53 +00009083 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9084 CC = X86::GetOppositeBranchCondition(CC);
9085 std::swap(TrueC, FalseC);
9086 }
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Chris Lattnerd1980a52009-03-12 06:52:53 +00009088 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009089 // This is efficient for any integer data type (including i8/i16) and
9090 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009091 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9092 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9094 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009095
Chris Lattnerd1980a52009-03-12 06:52:53 +00009096 // Zero extend the condition if needed.
9097 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009098
Chris Lattnerd1980a52009-03-12 06:52:53 +00009099 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9100 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009102 if (N->getNumValues() == 2) // Dead flag value?
9103 return DCI.CombineTo(N, Cond, SDValue());
9104 return Cond;
9105 }
Eric Christopherfd179292009-08-27 18:07:15 +00009106
Chris Lattnercee56e72009-03-13 05:53:31 +00009107 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9108 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009109 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9110 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9112 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009113
Chris Lattner97a29a52009-03-13 05:22:11 +00009114 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9116 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009117 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9118 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009119
Chris Lattner97a29a52009-03-13 05:22:11 +00009120 if (N->getNumValues() == 2) // Dead flag value?
9121 return DCI.CombineTo(N, Cond, SDValue());
9122 return Cond;
9123 }
Eric Christopherfd179292009-08-27 18:07:15 +00009124
Chris Lattnercee56e72009-03-13 05:53:31 +00009125 // Optimize cases that will turn into an LEA instruction. This requires
9126 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009127 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009128 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009130
Chris Lattnercee56e72009-03-13 05:53:31 +00009131 bool isFastMultiplier = false;
9132 if (Diff < 10) {
9133 switch ((unsigned char)Diff) {
9134 default: break;
9135 case 1: // result = add base, cond
9136 case 2: // result = lea base( , cond*2)
9137 case 3: // result = lea base(cond, cond*2)
9138 case 4: // result = lea base( , cond*4)
9139 case 5: // result = lea base(cond, cond*4)
9140 case 8: // result = lea base( , cond*8)
9141 case 9: // result = lea base(cond, cond*8)
9142 isFastMultiplier = true;
9143 break;
9144 }
9145 }
Eric Christopherfd179292009-08-27 18:07:15 +00009146
Chris Lattnercee56e72009-03-13 05:53:31 +00009147 if (isFastMultiplier) {
9148 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9149 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009150 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9151 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009152 // Zero extend the condition if needed.
9153 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9154 Cond);
9155 // Scale the condition by the difference.
9156 if (Diff != 1)
9157 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9158 DAG.getConstant(Diff, Cond.getValueType()));
9159
9160 // Add the base if non-zero.
9161 if (FalseC->getAPIntValue() != 0)
9162 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9163 SDValue(FalseC, 0));
9164 if (N->getNumValues() == 2) // Dead flag value?
9165 return DCI.CombineTo(N, Cond, SDValue());
9166 return Cond;
9167 }
Eric Christopherfd179292009-08-27 18:07:15 +00009168 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009169 }
9170 }
9171 return SDValue();
9172}
9173
9174
Evan Cheng0b0cd912009-03-28 05:57:29 +00009175/// PerformMulCombine - Optimize a single multiply with constant into two
9176/// in order to implement it with two cheaper instructions, e.g.
9177/// LEA + SHL, LEA + LEA.
9178static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9179 TargetLowering::DAGCombinerInfo &DCI) {
9180 if (DAG.getMachineFunction().
9181 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9182 return SDValue();
9183
9184 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9185 return SDValue();
9186
Owen Andersone50ed302009-08-10 22:56:29 +00009187 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009189 return SDValue();
9190
9191 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9192 if (!C)
9193 return SDValue();
9194 uint64_t MulAmt = C->getZExtValue();
9195 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9196 return SDValue();
9197
9198 uint64_t MulAmt1 = 0;
9199 uint64_t MulAmt2 = 0;
9200 if ((MulAmt % 9) == 0) {
9201 MulAmt1 = 9;
9202 MulAmt2 = MulAmt / 9;
9203 } else if ((MulAmt % 5) == 0) {
9204 MulAmt1 = 5;
9205 MulAmt2 = MulAmt / 5;
9206 } else if ((MulAmt % 3) == 0) {
9207 MulAmt1 = 3;
9208 MulAmt2 = MulAmt / 3;
9209 }
9210 if (MulAmt2 &&
9211 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9212 DebugLoc DL = N->getDebugLoc();
9213
9214 if (isPowerOf2_64(MulAmt2) &&
9215 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9216 // If second multiplifer is pow2, issue it first. We want the multiply by
9217 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9218 // is an add.
9219 std::swap(MulAmt1, MulAmt2);
9220
9221 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009222 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009223 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009224 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009225 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009226 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009227 DAG.getConstant(MulAmt1, VT));
9228
Eric Christopherfd179292009-08-27 18:07:15 +00009229 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009230 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009231 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009232 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009233 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009234 DAG.getConstant(MulAmt2, VT));
9235
9236 // Do not add new nodes to DAG combiner worklist.
9237 DCI.CombineTo(N, NewMul, false);
9238 }
9239 return SDValue();
9240}
9241
Evan Chengad9c0a32009-12-15 00:53:42 +00009242static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9243 SDValue N0 = N->getOperand(0);
9244 SDValue N1 = N->getOperand(1);
9245 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9246 EVT VT = N0.getValueType();
9247
9248 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9249 // since the result of setcc_c is all zero's or all ones.
9250 if (N1C && N0.getOpcode() == ISD::AND &&
9251 N0.getOperand(1).getOpcode() == ISD::Constant) {
9252 SDValue N00 = N0.getOperand(0);
9253 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9254 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9255 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9256 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9257 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9258 APInt ShAmt = N1C->getAPIntValue();
9259 Mask = Mask.shl(ShAmt);
9260 if (Mask != 0)
9261 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9262 N00, DAG.getConstant(Mask, VT));
9263 }
9264 }
9265
9266 return SDValue();
9267}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009268
Nate Begeman740ab032009-01-26 00:52:55 +00009269/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9270/// when possible.
9271static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9272 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009273 EVT VT = N->getValueType(0);
9274 if (!VT.isVector() && VT.isInteger() &&
9275 N->getOpcode() == ISD::SHL)
9276 return PerformSHLCombine(N, DAG);
9277
Nate Begeman740ab032009-01-26 00:52:55 +00009278 // On X86 with SSE2 support, we can transform this to a vector shift if
9279 // all elements are shifted by the same amount. We can't do this in legalize
9280 // because the a constant vector is typically transformed to a constant pool
9281 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009282 if (!Subtarget->hasSSE2())
9283 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009284
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009286 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009287
Mon P Wang3becd092009-01-28 08:12:05 +00009288 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009289 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009290 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009291 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009292 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9293 unsigned NumElts = VT.getVectorNumElements();
9294 unsigned i = 0;
9295 for (; i != NumElts; ++i) {
9296 SDValue Arg = ShAmtOp.getOperand(i);
9297 if (Arg.getOpcode() == ISD::UNDEF) continue;
9298 BaseShAmt = Arg;
9299 break;
9300 }
9301 for (; i != NumElts; ++i) {
9302 SDValue Arg = ShAmtOp.getOperand(i);
9303 if (Arg.getOpcode() == ISD::UNDEF) continue;
9304 if (Arg != BaseShAmt) {
9305 return SDValue();
9306 }
9307 }
9308 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009309 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009310 SDValue InVec = ShAmtOp.getOperand(0);
9311 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9312 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9313 unsigned i = 0;
9314 for (; i != NumElts; ++i) {
9315 SDValue Arg = InVec.getOperand(i);
9316 if (Arg.getOpcode() == ISD::UNDEF) continue;
9317 BaseShAmt = Arg;
9318 break;
9319 }
9320 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9322 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9323 if (C->getZExtValue() == SplatIdx)
9324 BaseShAmt = InVec.getOperand(1);
9325 }
9326 }
9327 if (BaseShAmt.getNode() == 0)
9328 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9329 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009330 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009331 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009332
Mon P Wangefa42202009-09-03 19:56:25 +00009333 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 if (EltVT.bitsGT(MVT::i32))
9335 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9336 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009337 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009338
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009339 // The shift amount is identical so we can do a vector shift.
9340 SDValue ValOp = N->getOperand(0);
9341 switch (N->getOpcode()) {
9342 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009343 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009344 break;
9345 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009347 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009349 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009353 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009355 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009357 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009358 break;
9359 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009361 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009362 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009363 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009366 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009367 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009368 break;
9369 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009371 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009372 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009373 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009377 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009381 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009382 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009383 }
9384 return SDValue();
9385}
9386
Evan Cheng760d1942010-01-04 21:22:48 +00009387static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9388 const X86Subtarget *Subtarget) {
9389 EVT VT = N->getValueType(0);
9390 if (VT != MVT::i64 || !Subtarget->is64Bit())
9391 return SDValue();
9392
9393 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9394 SDValue N0 = N->getOperand(0);
9395 SDValue N1 = N->getOperand(1);
9396 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9397 std::swap(N0, N1);
9398 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9399 return SDValue();
9400
9401 SDValue ShAmt0 = N0.getOperand(1);
9402 if (ShAmt0.getValueType() != MVT::i8)
9403 return SDValue();
9404 SDValue ShAmt1 = N1.getOperand(1);
9405 if (ShAmt1.getValueType() != MVT::i8)
9406 return SDValue();
9407 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9408 ShAmt0 = ShAmt0.getOperand(0);
9409 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9410 ShAmt1 = ShAmt1.getOperand(0);
9411
9412 DebugLoc DL = N->getDebugLoc();
9413 unsigned Opc = X86ISD::SHLD;
9414 SDValue Op0 = N0.getOperand(0);
9415 SDValue Op1 = N1.getOperand(0);
9416 if (ShAmt0.getOpcode() == ISD::SUB) {
9417 Opc = X86ISD::SHRD;
9418 std::swap(Op0, Op1);
9419 std::swap(ShAmt0, ShAmt1);
9420 }
9421
9422 if (ShAmt1.getOpcode() == ISD::SUB) {
9423 SDValue Sum = ShAmt1.getOperand(0);
9424 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9425 if (SumC->getSExtValue() == 64 &&
9426 ShAmt1.getOperand(1) == ShAmt0)
9427 return DAG.getNode(Opc, DL, VT,
9428 Op0, Op1,
9429 DAG.getNode(ISD::TRUNCATE, DL,
9430 MVT::i8, ShAmt0));
9431 }
9432 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9433 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9434 if (ShAmt0C &&
9435 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9436 return DAG.getNode(Opc, DL, VT,
9437 N0.getOperand(0), N1.getOperand(0),
9438 DAG.getNode(ISD::TRUNCATE, DL,
9439 MVT::i8, ShAmt0));
9440 }
9441
9442 return SDValue();
9443}
9444
Chris Lattner149a4e52008-02-22 02:09:43 +00009445/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009446static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009447 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009448 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9449 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009450 // A preferable solution to the general problem is to figure out the right
9451 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009452
9453 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009454 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009455 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009456 if (VT.getSizeInBits() != 64)
9457 return SDValue();
9458
Devang Patel578efa92009-06-05 21:57:13 +00009459 const Function *F = DAG.getMachineFunction().getFunction();
9460 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009461 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009462 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009463 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009464 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009465 isa<LoadSDNode>(St->getValue()) &&
9466 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9467 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009468 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009469 LoadSDNode *Ld = 0;
9470 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009471 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009472 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009473 // Must be a store of a load. We currently handle two cases: the load
9474 // is a direct child, and it's under an intervening TokenFactor. It is
9475 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009476 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477 Ld = cast<LoadSDNode>(St->getChain());
9478 else if (St->getValue().hasOneUse() &&
9479 ChainVal->getOpcode() == ISD::TokenFactor) {
9480 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009481 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009482 TokenFactorIndex = i;
9483 Ld = cast<LoadSDNode>(St->getValue());
9484 } else
9485 Ops.push_back(ChainVal->getOperand(i));
9486 }
9487 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009488
Evan Cheng536e6672009-03-12 05:59:15 +00009489 if (!Ld || !ISD::isNormalLoad(Ld))
9490 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009491
Evan Cheng536e6672009-03-12 05:59:15 +00009492 // If this is not the MMX case, i.e. we are just turning i64 load/store
9493 // into f64 load/store, avoid the transformation if there are multiple
9494 // uses of the loaded value.
9495 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9496 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009497
Evan Cheng536e6672009-03-12 05:59:15 +00009498 DebugLoc LdDL = Ld->getDebugLoc();
9499 DebugLoc StDL = N->getDebugLoc();
9500 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9501 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9502 // pair instead.
9503 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009505 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9506 Ld->getBasePtr(), Ld->getSrcValue(),
9507 Ld->getSrcValueOffset(), Ld->isVolatile(),
9508 Ld->getAlignment());
9509 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009510 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009511 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009513 Ops.size());
9514 }
Evan Cheng536e6672009-03-12 05:59:15 +00009515 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009516 St->getSrcValue(), St->getSrcValueOffset(),
9517 St->isVolatile(), St->getAlignment());
9518 }
Evan Cheng536e6672009-03-12 05:59:15 +00009519
9520 // Otherwise, lower to two pairs of 32-bit loads / stores.
9521 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9523 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009524
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009526 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9527 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009529 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9530 Ld->isVolatile(),
9531 MinAlign(Ld->getAlignment(), 4));
9532
9533 SDValue NewChain = LoLd.getValue(1);
9534 if (TokenFactorIndex != -1) {
9535 Ops.push_back(LoLd);
9536 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009538 Ops.size());
9539 }
9540
9541 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9543 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009544
9545 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9546 St->getSrcValue(), St->getSrcValueOffset(),
9547 St->isVolatile(), St->getAlignment());
9548 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9549 St->getSrcValue(),
9550 St->getSrcValueOffset() + 4,
9551 St->isVolatile(),
9552 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009554 }
Dan Gohman475871a2008-07-27 21:46:04 +00009555 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009556}
9557
Chris Lattner6cf73262008-01-25 06:14:17 +00009558/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9559/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009560static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009561 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9562 // F[X]OR(0.0, x) -> x
9563 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009564 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9565 if (C->getValueAPF().isPosZero())
9566 return N->getOperand(1);
9567 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9568 if (C->getValueAPF().isPosZero())
9569 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009570 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009571}
9572
9573/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009574static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009575 // FAND(0.0, x) -> 0.0
9576 // FAND(x, 0.0) -> 0.0
9577 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9578 if (C->getValueAPF().isPosZero())
9579 return N->getOperand(0);
9580 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9581 if (C->getValueAPF().isPosZero())
9582 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009583 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009584}
9585
Dan Gohmane5af2d32009-01-29 01:59:02 +00009586static SDValue PerformBTCombine(SDNode *N,
9587 SelectionDAG &DAG,
9588 TargetLowering::DAGCombinerInfo &DCI) {
9589 // BT ignores high bits in the bit index operand.
9590 SDValue Op1 = N->getOperand(1);
9591 if (Op1.hasOneUse()) {
9592 unsigned BitWidth = Op1.getValueSizeInBits();
9593 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9594 APInt KnownZero, KnownOne;
9595 TargetLowering::TargetLoweringOpt TLO(DAG);
9596 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9597 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9598 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9599 DCI.CommitTargetLoweringOpt(TLO);
9600 }
9601 return SDValue();
9602}
Chris Lattner83e6c992006-10-04 06:57:07 +00009603
Eli Friedman7a5e5552009-06-07 06:52:44 +00009604static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9605 SDValue Op = N->getOperand(0);
9606 if (Op.getOpcode() == ISD::BIT_CONVERT)
9607 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009608 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009609 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009610 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009611 OpVT.getVectorElementType().getSizeInBits()) {
9612 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9613 }
9614 return SDValue();
9615}
9616
Owen Anderson99177002009-06-29 18:04:45 +00009617// On X86 and X86-64, atomic operations are lowered to locked instructions.
9618// Locked instructions, in turn, have implicit fence semantics (all memory
9619// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009620// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009621// fence-atomic-fence.
9622static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9623 SDValue atomic = N->getOperand(0);
9624 switch (atomic.getOpcode()) {
9625 case ISD::ATOMIC_CMP_SWAP:
9626 case ISD::ATOMIC_SWAP:
9627 case ISD::ATOMIC_LOAD_ADD:
9628 case ISD::ATOMIC_LOAD_SUB:
9629 case ISD::ATOMIC_LOAD_AND:
9630 case ISD::ATOMIC_LOAD_OR:
9631 case ISD::ATOMIC_LOAD_XOR:
9632 case ISD::ATOMIC_LOAD_NAND:
9633 case ISD::ATOMIC_LOAD_MIN:
9634 case ISD::ATOMIC_LOAD_MAX:
9635 case ISD::ATOMIC_LOAD_UMIN:
9636 case ISD::ATOMIC_LOAD_UMAX:
9637 break;
9638 default:
9639 return SDValue();
9640 }
Eric Christopherfd179292009-08-27 18:07:15 +00009641
Owen Anderson99177002009-06-29 18:04:45 +00009642 SDValue fence = atomic.getOperand(0);
9643 if (fence.getOpcode() != ISD::MEMBARRIER)
9644 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009645
Owen Anderson99177002009-06-29 18:04:45 +00009646 switch (atomic.getOpcode()) {
9647 case ISD::ATOMIC_CMP_SWAP:
9648 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9649 atomic.getOperand(1), atomic.getOperand(2),
9650 atomic.getOperand(3));
9651 case ISD::ATOMIC_SWAP:
9652 case ISD::ATOMIC_LOAD_ADD:
9653 case ISD::ATOMIC_LOAD_SUB:
9654 case ISD::ATOMIC_LOAD_AND:
9655 case ISD::ATOMIC_LOAD_OR:
9656 case ISD::ATOMIC_LOAD_XOR:
9657 case ISD::ATOMIC_LOAD_NAND:
9658 case ISD::ATOMIC_LOAD_MIN:
9659 case ISD::ATOMIC_LOAD_MAX:
9660 case ISD::ATOMIC_LOAD_UMIN:
9661 case ISD::ATOMIC_LOAD_UMAX:
9662 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9663 atomic.getOperand(1), atomic.getOperand(2));
9664 default:
9665 return SDValue();
9666 }
9667}
9668
Evan Cheng2e489c42009-12-16 00:53:11 +00009669static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9670 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9671 // (and (i32 x86isd::setcc_carry), 1)
9672 // This eliminates the zext. This transformation is necessary because
9673 // ISD::SETCC is always legalized to i8.
9674 DebugLoc dl = N->getDebugLoc();
9675 SDValue N0 = N->getOperand(0);
9676 EVT VT = N->getValueType(0);
9677 if (N0.getOpcode() == ISD::AND &&
9678 N0.hasOneUse() &&
9679 N0.getOperand(0).hasOneUse()) {
9680 SDValue N00 = N0.getOperand(0);
9681 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9682 return SDValue();
9683 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9684 if (!C || C->getZExtValue() != 1)
9685 return SDValue();
9686 return DAG.getNode(ISD::AND, dl, VT,
9687 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9688 N00.getOperand(0), N00.getOperand(1)),
9689 DAG.getConstant(1, VT));
9690 }
9691
9692 return SDValue();
9693}
9694
Dan Gohman475871a2008-07-27 21:46:04 +00009695SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009696 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009697 SelectionDAG &DAG = DCI.DAG;
9698 switch (N->getOpcode()) {
9699 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009700 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009701 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009702 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009703 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009704 case ISD::SHL:
9705 case ISD::SRA:
9706 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009707 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009708 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009709 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009710 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9711 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009712 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009713 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009714 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009715 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009716 }
9717
Dan Gohman475871a2008-07-27 21:46:04 +00009718 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009719}
9720
Evan Cheng60c07e12006-07-05 22:17:51 +00009721//===----------------------------------------------------------------------===//
9722// X86 Inline Assembly Support
9723//===----------------------------------------------------------------------===//
9724
Chris Lattnerb8105652009-07-20 17:51:36 +00009725static bool LowerToBSwap(CallInst *CI) {
9726 // FIXME: this should verify that we are targetting a 486 or better. If not,
9727 // we will turn this bswap into something that will be lowered to logical ops
9728 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9729 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009730
Chris Lattnerb8105652009-07-20 17:51:36 +00009731 // Verify this is a simple bswap.
9732 if (CI->getNumOperands() != 2 ||
9733 CI->getType() != CI->getOperand(1)->getType() ||
9734 !CI->getType()->isInteger())
9735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009736
Chris Lattnerb8105652009-07-20 17:51:36 +00009737 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9738 if (!Ty || Ty->getBitWidth() % 16 != 0)
9739 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009740
Chris Lattnerb8105652009-07-20 17:51:36 +00009741 // Okay, we can do this xform, do so now.
9742 const Type *Tys[] = { Ty };
9743 Module *M = CI->getParent()->getParent()->getParent();
9744 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009745
Chris Lattnerb8105652009-07-20 17:51:36 +00009746 Value *Op = CI->getOperand(1);
9747 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009748
Chris Lattnerb8105652009-07-20 17:51:36 +00009749 CI->replaceAllUsesWith(Op);
9750 CI->eraseFromParent();
9751 return true;
9752}
9753
9754bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9755 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9756 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9757
9758 std::string AsmStr = IA->getAsmString();
9759
9760 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009761 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009762 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9763
9764 switch (AsmPieces.size()) {
9765 default: return false;
9766 case 1:
9767 AsmStr = AsmPieces[0];
9768 AsmPieces.clear();
9769 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9770
9771 // bswap $0
9772 if (AsmPieces.size() == 2 &&
9773 (AsmPieces[0] == "bswap" ||
9774 AsmPieces[0] == "bswapq" ||
9775 AsmPieces[0] == "bswapl") &&
9776 (AsmPieces[1] == "$0" ||
9777 AsmPieces[1] == "${0:q}")) {
9778 // No need to check constraints, nothing other than the equivalent of
9779 // "=r,0" would be valid here.
9780 return LowerToBSwap(CI);
9781 }
9782 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009783 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009784 AsmPieces.size() == 3 &&
9785 AsmPieces[0] == "rorw" &&
9786 AsmPieces[1] == "$$8," &&
9787 AsmPieces[2] == "${0:w}" &&
9788 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9789 return LowerToBSwap(CI);
9790 }
9791 break;
9792 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009793 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009794 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009795 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9796 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9797 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009798 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009799 SplitString(AsmPieces[0], Words, " \t");
9800 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9801 Words.clear();
9802 SplitString(AsmPieces[1], Words, " \t");
9803 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9804 Words.clear();
9805 SplitString(AsmPieces[2], Words, " \t,");
9806 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9807 Words[2] == "%edx") {
9808 return LowerToBSwap(CI);
9809 }
9810 }
9811 }
9812 }
9813 break;
9814 }
9815 return false;
9816}
9817
9818
9819
Chris Lattnerf4dff842006-07-11 02:54:03 +00009820/// getConstraintType - Given a constraint letter, return the type of
9821/// constraint it is for this target.
9822X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009823X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9824 if (Constraint.size() == 1) {
9825 switch (Constraint[0]) {
9826 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009827 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009828 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009829 case 'r':
9830 case 'R':
9831 case 'l':
9832 case 'q':
9833 case 'Q':
9834 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009835 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009836 case 'Y':
9837 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009838 case 'e':
9839 case 'Z':
9840 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009841 default:
9842 break;
9843 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009844 }
Chris Lattner4234f572007-03-25 02:14:49 +00009845 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009846}
9847
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009848/// LowerXConstraint - try to replace an X constraint, which matches anything,
9849/// with another that has more specific requirements based on the type of the
9850/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009851const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009852LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009853 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9854 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009855 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009856 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009857 return "Y";
9858 if (Subtarget->hasSSE1())
9859 return "x";
9860 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009861
Chris Lattner5e764232008-04-26 23:02:14 +00009862 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009863}
9864
Chris Lattner48884cd2007-08-25 00:47:38 +00009865/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9866/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009867void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009868 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009869 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009870 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009871 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009872 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009873
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009874 switch (Constraint) {
9875 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009876 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009878 if (C->getZExtValue() <= 31) {
9879 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009880 break;
9881 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009882 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009883 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009884 case 'J':
9885 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009886 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009887 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9888 break;
9889 }
9890 }
9891 return;
9892 case 'K':
9893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009894 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009895 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9896 break;
9897 }
9898 }
9899 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009900 case 'N':
9901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009902 if (C->getZExtValue() <= 255) {
9903 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009904 break;
9905 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009906 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009907 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009908 case 'e': {
9909 // 32-bit signed value
9910 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9911 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009912 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9913 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009914 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009915 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009916 break;
9917 }
9918 // FIXME gcc accepts some relocatable values here too, but only in certain
9919 // memory models; it's complicated.
9920 }
9921 return;
9922 }
9923 case 'Z': {
9924 // 32-bit unsigned value
9925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9926 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009927 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9928 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009929 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9930 break;
9931 }
9932 }
9933 // FIXME gcc accepts some relocatable values here too, but only in certain
9934 // memory models; it's complicated.
9935 return;
9936 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009937 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009938 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009939 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009940 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009941 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009942 break;
9943 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009944
Chris Lattnerdc43a882007-05-03 16:52:29 +00009945 // If we are in non-pic codegen mode, we allow the address of a global (with
9946 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009947 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009948 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009949
Chris Lattner49921962009-05-08 18:23:14 +00009950 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9951 while (1) {
9952 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9953 Offset += GA->getOffset();
9954 break;
9955 } else if (Op.getOpcode() == ISD::ADD) {
9956 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9957 Offset += C->getZExtValue();
9958 Op = Op.getOperand(0);
9959 continue;
9960 }
9961 } else if (Op.getOpcode() == ISD::SUB) {
9962 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9963 Offset += -C->getZExtValue();
9964 Op = Op.getOperand(0);
9965 continue;
9966 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009967 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009968
Chris Lattner49921962009-05-08 18:23:14 +00009969 // Otherwise, this isn't something we can handle, reject it.
9970 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009971 }
Eric Christopherfd179292009-08-27 18:07:15 +00009972
Chris Lattner36c25012009-07-10 07:34:39 +00009973 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009974 // If we require an extra load to get this address, as in PIC mode, we
9975 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009976 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9977 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009978 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009979
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009980 if (hasMemory)
9981 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9982 else
9983 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009984 Result = Op;
9985 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009986 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009988
Gabor Greifba36cb52008-08-28 21:40:38 +00009989 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009990 Ops.push_back(Result);
9991 return;
9992 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009993 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9994 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009995}
9996
Chris Lattner259e97c2006-01-31 19:43:35 +00009997std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009998getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009999 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010000 if (Constraint.size() == 1) {
10001 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010002 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010003 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010004 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10005 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010007 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10008 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10009 X86::R10D,X86::R11D,X86::R12D,
10010 X86::R13D,X86::R14D,X86::R15D,
10011 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010013 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10014 X86::SI, X86::DI, X86::R8W,X86::R9W,
10015 X86::R10W,X86::R11W,X86::R12W,
10016 X86::R13W,X86::R14W,X86::R15W,
10017 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010019 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10020 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10021 X86::R10B,X86::R11B,X86::R12B,
10022 X86::R13B,X86::R14B,X86::R15B,
10023 X86::BPL, X86::SPL, 0);
10024
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010026 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10027 X86::RSI, X86::RDI, X86::R8, X86::R9,
10028 X86::R10, X86::R11, X86::R12,
10029 X86::R13, X86::R14, X86::R15,
10030 X86::RBP, X86::RSP, 0);
10031
10032 break;
10033 }
Eric Christopherfd179292009-08-27 18:07:15 +000010034 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010035 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010036 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010037 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010039 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010041 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010043 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10044 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010045 }
10046 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010047
Chris Lattner1efa40f2006-02-22 00:56:39 +000010048 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010049}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010050
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010051std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010052X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010053 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010054 // First, see if this is a constraint that directly corresponds to an LLVM
10055 // register class.
10056 if (Constraint.size() == 1) {
10057 // GCC Constraint Letters
10058 switch (Constraint[0]) {
10059 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010060 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010061 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010062 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010063 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010065 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010066 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010067 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010068 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010069 case 'R': // LEGACY_REGS
10070 if (VT == MVT::i8)
10071 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10072 if (VT == MVT::i16)
10073 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10074 if (VT == MVT::i32 || !Subtarget->is64Bit())
10075 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10076 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010077 case 'f': // FP Stack registers.
10078 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10079 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010081 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010083 return std::make_pair(0U, X86::RFP64RegisterClass);
10084 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010085 case 'y': // MMX_REGS if MMX allowed.
10086 if (!Subtarget->hasMMX()) break;
10087 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010088 case 'Y': // SSE_REGS if SSE2 allowed
10089 if (!Subtarget->hasSSE2()) break;
10090 // FALL THROUGH.
10091 case 'x': // SSE_REGS if SSE1 allowed
10092 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010093
Owen Anderson825b72b2009-08-11 20:47:22 +000010094 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010095 default: break;
10096 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 case MVT::f32:
10098 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010099 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010100 case MVT::f64:
10101 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010102 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010103 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010104 case MVT::v16i8:
10105 case MVT::v8i16:
10106 case MVT::v4i32:
10107 case MVT::v2i64:
10108 case MVT::v4f32:
10109 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010110 return std::make_pair(0U, X86::VR128RegisterClass);
10111 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010112 break;
10113 }
10114 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010115
Chris Lattnerf76d1802006-07-31 23:26:50 +000010116 // Use the default implementation in TargetLowering to convert the register
10117 // constraint into a member of a register class.
10118 std::pair<unsigned, const TargetRegisterClass*> Res;
10119 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010120
10121 // Not found as a standard register?
10122 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010123 // Map st(0) -> st(7) -> ST0
10124 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10125 tolower(Constraint[1]) == 's' &&
10126 tolower(Constraint[2]) == 't' &&
10127 Constraint[3] == '(' &&
10128 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10129 Constraint[5] == ')' &&
10130 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010131
Chris Lattner56d77c72009-09-13 22:41:48 +000010132 Res.first = X86::ST0+Constraint[4]-'0';
10133 Res.second = X86::RFP80RegisterClass;
10134 return Res;
10135 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010136
Chris Lattner56d77c72009-09-13 22:41:48 +000010137 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010138 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010139 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010140 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010141 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010142 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010143
10144 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010145 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010146 Res.first = X86::EFLAGS;
10147 Res.second = X86::CCRRegisterClass;
10148 return Res;
10149 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010150
Dale Johannesen330169f2008-11-13 21:52:36 +000010151 // 'A' means EAX + EDX.
10152 if (Constraint == "A") {
10153 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010154 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010155 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010156 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010157 return Res;
10158 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010159
Chris Lattnerf76d1802006-07-31 23:26:50 +000010160 // Otherwise, check to see if this is a register class of the wrong value
10161 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10162 // turn into {ax},{dx}.
10163 if (Res.second->hasType(VT))
10164 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010165
Chris Lattnerf76d1802006-07-31 23:26:50 +000010166 // All of the single-register GCC register classes map their values onto
10167 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10168 // really want an 8-bit or 32-bit register, map to the appropriate register
10169 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010170 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010171 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010172 unsigned DestReg = 0;
10173 switch (Res.first) {
10174 default: break;
10175 case X86::AX: DestReg = X86::AL; break;
10176 case X86::DX: DestReg = X86::DL; break;
10177 case X86::CX: DestReg = X86::CL; break;
10178 case X86::BX: DestReg = X86::BL; break;
10179 }
10180 if (DestReg) {
10181 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010182 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010183 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010185 unsigned DestReg = 0;
10186 switch (Res.first) {
10187 default: break;
10188 case X86::AX: DestReg = X86::EAX; break;
10189 case X86::DX: DestReg = X86::EDX; break;
10190 case X86::CX: DestReg = X86::ECX; break;
10191 case X86::BX: DestReg = X86::EBX; break;
10192 case X86::SI: DestReg = X86::ESI; break;
10193 case X86::DI: DestReg = X86::EDI; break;
10194 case X86::BP: DestReg = X86::EBP; break;
10195 case X86::SP: DestReg = X86::ESP; break;
10196 }
10197 if (DestReg) {
10198 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010199 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010200 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010202 unsigned DestReg = 0;
10203 switch (Res.first) {
10204 default: break;
10205 case X86::AX: DestReg = X86::RAX; break;
10206 case X86::DX: DestReg = X86::RDX; break;
10207 case X86::CX: DestReg = X86::RCX; break;
10208 case X86::BX: DestReg = X86::RBX; break;
10209 case X86::SI: DestReg = X86::RSI; break;
10210 case X86::DI: DestReg = X86::RDI; break;
10211 case X86::BP: DestReg = X86::RBP; break;
10212 case X86::SP: DestReg = X86::RSP; break;
10213 }
10214 if (DestReg) {
10215 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010216 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010217 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010218 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010219 } else if (Res.second == X86::FR32RegisterClass ||
10220 Res.second == X86::FR64RegisterClass ||
10221 Res.second == X86::VR128RegisterClass) {
10222 // Handle references to XMM physical registers that got mapped into the
10223 // wrong class. This can happen with constraints like {xmm0} where the
10224 // target independent register mapper will just pick the first match it can
10225 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010227 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010229 Res.second = X86::FR64RegisterClass;
10230 else if (X86::VR128RegisterClass->hasType(VT))
10231 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010232 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010233
Chris Lattnerf76d1802006-07-31 23:26:50 +000010234 return Res;
10235}
Mon P Wang0c397192008-10-30 08:01:45 +000010236
10237//===----------------------------------------------------------------------===//
10238// X86 Widen vector type
10239//===----------------------------------------------------------------------===//
10240
10241/// getWidenVectorType: given a vector type, returns the type to widen
10242/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010243/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010244/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010245/// scalarizing vs using the wider vector type.
10246
Owen Andersone50ed302009-08-10 22:56:29 +000010247EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010248 assert(VT.isVector());
10249 if (isTypeLegal(VT))
10250 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010251
Mon P Wang0c397192008-10-30 08:01:45 +000010252 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10253 // type based on element type. This would speed up our search (though
10254 // it may not be worth it since the size of the list is relatively
10255 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010256 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010257 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010258
Mon P Wang0c397192008-10-30 08:01:45 +000010259 // On X86, it make sense to widen any vector wider than 1
10260 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010262
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10264 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10265 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010266
10267 if (isTypeLegal(SVT) &&
10268 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010269 SVT.getVectorNumElements() > NElts)
10270 return SVT;
10271 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010273}