blob: ff429c7bc3306653bbc902e1089a527bd89dea2b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000241 // Double-precision floating-point arithmetic helper functions
242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000523 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000556 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Owen Anderson080c0922010-11-05 19:27:46 +0000676 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasNEON())
679 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000682
Evan Chengf7d87ee2010-05-21 00:43:17 +0000683 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
684 setSchedulingPreference(Sched::RegPressure);
685 else
686 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000687
688 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000689
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000690 // On ARM arguments smaller than 4 bytes are extended, so all arguments
691 // are at least 4 bytes aligned.
692 setMinStackArgumentAlignment(4);
693
Evan Chengfff606d2010-09-24 19:07:23 +0000694 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Evan Cheng4f6b4672010-07-21 06:09:07 +0000697std::pair<const TargetRegisterClass*, uint8_t>
698ARMTargetLowering::findRepresentativeClass(EVT VT) const{
699 const TargetRegisterClass *RRC = 0;
700 uint8_t Cost = 1;
701 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000702 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000704 // Use DPR as representative register class for all floating point
705 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
706 // the cost is 1 for both f32 and f64.
707 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 break;
711 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
712 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
720 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000721 RRC = ARM::DPRRegisterClass;
722 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000724 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000726}
727
Evan Chenga8e29892007-01-19 07:51:42 +0000728const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
729 switch (Opcode) {
730 default: return 0;
731 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
733 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000734 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
736 case ARMISD::tCALL: return "ARMISD::tCALL";
737 case ARMISD::BRCOND: return "ARMISD::BRCOND";
738 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000739 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
741 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
742 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000743 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::CMPFP: return "ARMISD::CMPFP";
745 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000746 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
748 case ARMISD::CMOV: return "ARMISD::CMOV";
749 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000750
Jim Grosbach3482c802010-01-18 19:58:49 +0000751 case ARMISD::RBIT: return "ARMISD::RBIT";
752
Bob Wilson76a312b2010-03-19 22:51:32 +0000753 case ARMISD::FTOSI: return "ARMISD::FTOSI";
754 case ARMISD::FTOUI: return "ARMISD::FTOUI";
755 case ARMISD::SITOF: return "ARMISD::SITOF";
756 case ARMISD::UITOF: return "ARMISD::UITOF";
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
759 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
760 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000761
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000762 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
763 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764
Evan Chengc5942082009-10-28 06:55:03 +0000765 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
766 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000767 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000768
Dale Johannesen51e28e62010-06-03 21:09:53 +0000769 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000771 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000772
Evan Cheng86198642009-08-07 00:34:42 +0000773 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
774
Jim Grosbach3728e962009-12-10 00:11:09 +0000775 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000776 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000777
Evan Chengdfed19f2010-11-03 06:34:55 +0000778 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
781 case ARMISD::VCGE: return "ARMISD::VCGE";
782 case ARMISD::VCGEU: return "ARMISD::VCGEU";
783 case ARMISD::VCGT: return "ARMISD::VCGT";
784 case ARMISD::VCGTU: return "ARMISD::VCGTU";
785 case ARMISD::VTST: return "ARMISD::VTST";
786
787 case ARMISD::VSHL: return "ARMISD::VSHL";
788 case ARMISD::VSHRs: return "ARMISD::VSHRs";
789 case ARMISD::VSHRu: return "ARMISD::VSHRu";
790 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
791 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
792 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
793 case ARMISD::VSHRN: return "ARMISD::VSHRN";
794 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
795 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
796 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
797 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
798 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
799 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
800 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
801 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
802 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
803 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
804 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
805 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
806 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
807 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000808 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000809 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000810 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000811 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000812 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000813 case ARMISD::VREV64: return "ARMISD::VREV64";
814 case ARMISD::VREV32: return "ARMISD::VREV32";
815 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000816 case ARMISD::VZIP: return "ARMISD::VZIP";
817 case ARMISD::VUZP: return "ARMISD::VUZP";
818 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000819 case ARMISD::VMULLs: return "ARMISD::VMULLs";
820 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000821 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000822 case ARMISD::FMAX: return "ARMISD::FMAX";
823 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000824 case ARMISD::BFI: return "ARMISD::BFI";
Owen Andersond9668172010-11-03 22:44:51 +0000825 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
Evan Chenga8e29892007-01-19 07:51:42 +0000826 }
827}
828
Evan Cheng06b666c2010-05-15 02:18:07 +0000829/// getRegClassFor - Return the register class that should be used for the
830/// specified value type.
831TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
832 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
833 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
834 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000835 if (Subtarget->hasNEON()) {
836 if (VT == MVT::v4i64)
837 return ARM::QQPRRegisterClass;
838 else if (VT == MVT::v8i64)
839 return ARM::QQQQPRRegisterClass;
840 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000841 return TargetLowering::getRegClassFor(VT);
842}
843
Eric Christopherab695882010-07-21 22:26:11 +0000844// Create a fast isel object.
845FastISel *
846ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
847 return ARM::createFastISel(funcInfo);
848}
849
Bill Wendlingb4202b82009-07-01 18:50:55 +0000850/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000851unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000852 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000853}
854
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000855/// getMaximalGlobalOffset - Returns the maximal possible offset which can
856/// be used for loads / stores from the global.
857unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
858 return (Subtarget->isThumb1Only() ? 127 : 4095);
859}
860
Evan Cheng1cc39842010-05-20 23:26:43 +0000861Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000862 unsigned NumVals = N->getNumValues();
863 if (!NumVals)
864 return Sched::RegPressure;
865
866 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000867 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000868 if (VT == MVT::Flag || VT == MVT::Other)
869 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000870 if (VT.isFloatingPoint() || VT.isVector())
871 return Sched::Latency;
872 }
Evan Chengc10f5432010-05-28 23:25:23 +0000873
874 if (!N->isMachineOpcode())
875 return Sched::RegPressure;
876
877 // Load are scheduled for latency even if there instruction itinerary
878 // is not available.
879 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
880 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000881
882 if (TID.getNumDefs() == 0)
883 return Sched::RegPressure;
884 if (!Itins->isEmpty() &&
885 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000886 return Sched::Latency;
887
Evan Cheng1cc39842010-05-20 23:26:43 +0000888 return Sched::RegPressure;
889}
890
Evan Cheng31446872010-07-23 22:39:59 +0000891unsigned
892ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
893 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000894 switch (RC->getID()) {
895 default:
896 return 0;
897 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000898 return RegInfo->hasFP(MF) ? 4 : 5;
899 case ARM::GPRRegClassID: {
900 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
901 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
902 }
Evan Cheng31446872010-07-23 22:39:59 +0000903 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
904 case ARM::DPRRegClassID:
905 return 32 - 10;
906 }
907}
908
Evan Chenga8e29892007-01-19 07:51:42 +0000909//===----------------------------------------------------------------------===//
910// Lowering Code
911//===----------------------------------------------------------------------===//
912
Evan Chenga8e29892007-01-19 07:51:42 +0000913/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
914static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
915 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000917 case ISD::SETNE: return ARMCC::NE;
918 case ISD::SETEQ: return ARMCC::EQ;
919 case ISD::SETGT: return ARMCC::GT;
920 case ISD::SETGE: return ARMCC::GE;
921 case ISD::SETLT: return ARMCC::LT;
922 case ISD::SETLE: return ARMCC::LE;
923 case ISD::SETUGT: return ARMCC::HI;
924 case ISD::SETUGE: return ARMCC::HS;
925 case ISD::SETULT: return ARMCC::LO;
926 case ISD::SETULE: return ARMCC::LS;
927 }
928}
929
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000930/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
931static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000932 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000933 CondCode2 = ARMCC::AL;
934 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000935 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000936 case ISD::SETEQ:
937 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
938 case ISD::SETGT:
939 case ISD::SETOGT: CondCode = ARMCC::GT; break;
940 case ISD::SETGE:
941 case ISD::SETOGE: CondCode = ARMCC::GE; break;
942 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000943 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000944 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
945 case ISD::SETO: CondCode = ARMCC::VC; break;
946 case ISD::SETUO: CondCode = ARMCC::VS; break;
947 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
948 case ISD::SETUGT: CondCode = ARMCC::HI; break;
949 case ISD::SETUGE: CondCode = ARMCC::PL; break;
950 case ISD::SETLT:
951 case ISD::SETULT: CondCode = ARMCC::LT; break;
952 case ISD::SETLE:
953 case ISD::SETULE: CondCode = ARMCC::LE; break;
954 case ISD::SETNE:
955 case ISD::SETUNE: CondCode = ARMCC::NE; break;
956 }
Evan Chenga8e29892007-01-19 07:51:42 +0000957}
958
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959//===----------------------------------------------------------------------===//
960// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000961//===----------------------------------------------------------------------===//
962
963#include "ARMGenCallingConv.inc"
964
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000965/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
966/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000967CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000968 bool Return,
969 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000970 switch (CC) {
971 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000972 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000973 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000974 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000975 if (!Subtarget->isAAPCS_ABI())
976 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
977 // For AAPCS ABI targets, just use VFP variant of the calling convention.
978 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
979 }
980 // Fallthrough
981 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000982 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000983 if (!Subtarget->isAAPCS_ABI())
984 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
985 else if (Subtarget->hasVFP2() &&
986 FloatABIType == FloatABI::Hard && !isVarArg)
987 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
988 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
989 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000990 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000991 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000992 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000993 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000994 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000995 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000996 }
997}
998
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999/// LowerCallResult - Lower the result values of a call into the
1000/// appropriate copies out of appropriate physical registers.
1001SDValue
1002ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001003 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004 const SmallVectorImpl<ISD::InputArg> &Ins,
1005 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001006 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007
Bob Wilson1f595bb2009-04-17 19:07:39 +00001008 // Assign locations to each value returned by this call.
1009 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001011 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001013 CCAssignFnForNode(CallConv, /* Return*/ true,
1014 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001015
1016 // Copy all of the result registers out of their specified physreg.
1017 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1018 CCValAssign VA = RVLocs[i];
1019
Bob Wilson80915242009-04-25 00:33:20 +00001020 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001022 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001024 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001025 Chain = Lo.getValue(1);
1026 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001027 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001029 InFlag);
1030 Chain = Hi.getValue(1);
1031 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001032 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 if (VA.getLocVT() == MVT::v2f64) {
1035 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1036 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1037 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001038
1039 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001041 Chain = Lo.getValue(1);
1042 InFlag = Lo.getValue(2);
1043 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001045 Chain = Hi.getValue(1);
1046 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001047 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1049 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001050 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001052 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1053 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001054 Chain = Val.getValue(1);
1055 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 }
Bob Wilson80915242009-04-25 00:33:20 +00001057
1058 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001059 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001060 case CCValAssign::Full: break;
1061 case CCValAssign::BCvt:
1062 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1063 break;
1064 }
1065
Dan Gohman98ca4f22009-08-05 01:29:28 +00001066 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067 }
1068
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070}
1071
1072/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1073/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001074/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001075/// a byval function parameter.
1076/// Sometimes what we are copying is the end of a larger object, the part that
1077/// does not fit in registers.
1078static SDValue
1079CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1080 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1081 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001084 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001085 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086}
1087
Bob Wilsondee46d72009-04-17 20:35:10 +00001088/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1091 SDValue StackPtr, SDValue Arg,
1092 DebugLoc dl, SelectionDAG &DAG,
1093 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001094 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001095 unsigned LocMemOffset = VA.getLocMemOffset();
1096 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1097 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001098 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001100
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001102 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001103 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001104}
1105
Dan Gohman98ca4f22009-08-05 01:29:28 +00001106void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 SDValue Chain, SDValue &Arg,
1108 RegsToPassVector &RegsToPass,
1109 CCValAssign &VA, CCValAssign &NextVA,
1110 SDValue &StackPtr,
1111 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001112 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001113
Jim Grosbache5165492009-11-09 00:11:35 +00001114 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001116 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1117
1118 if (NextVA.isRegLoc())
1119 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1120 else {
1121 assert(NextVA.isMemLoc());
1122 if (StackPtr.getNode() == 0)
1123 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1124
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1126 dl, DAG, NextVA,
1127 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 }
1129}
1130
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001132/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1133/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001135ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001136 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001137 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001139 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140 const SmallVectorImpl<ISD::InputArg> &Ins,
1141 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001142 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001143 MachineFunction &MF = DAG.getMachineFunction();
1144 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1145 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001146 // Temporarily disable tail calls so things don't break.
1147 if (!EnableARMTailCalls)
1148 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001149 if (isTailCall) {
1150 // Check if it's really possible to do a tail call.
1151 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1152 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001153 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001154 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1155 // detected sibcalls.
1156 if (isTailCall) {
1157 ++NumTailCalls;
1158 IsSibCall = true;
1159 }
1160 }
Evan Chenga8e29892007-01-19 07:51:42 +00001161
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 // Analyze operands of the call, assigning locations to each operand.
1163 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1165 *DAG.getContext());
1166 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001167 CCAssignFnForNode(CallConv, /* Return*/ false,
1168 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001169
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 // Get a count of how many bytes are to be pushed on the stack.
1171 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Dale Johannesen51e28e62010-06-03 21:09:53 +00001173 // For tail calls, memory operands are available in our caller's stack.
1174 if (IsSibCall)
1175 NumBytes = 0;
1176
Evan Chenga8e29892007-01-19 07:51:42 +00001177 // Adjust the stack pointer for the new arguments...
1178 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001179 if (!IsSibCall)
1180 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001182 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Bob Wilson5bafff32009-06-22 23:27:02 +00001184 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001188 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001189 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1190 i != e;
1191 ++i, ++realArgIdx) {
1192 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001193 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001195
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 // Promote the value if needed.
1197 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001198 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 case CCValAssign::Full: break;
1200 case CCValAssign::SExt:
1201 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1202 break;
1203 case CCValAssign::ZExt:
1204 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1205 break;
1206 case CCValAssign::AExt:
1207 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1208 break;
1209 case CCValAssign::BCvt:
1210 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1211 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001212 }
1213
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001214 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if (VA.getLocVT() == MVT::v2f64) {
1217 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1218 DAG.getConstant(0, MVT::i32));
1219 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1220 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001221
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1224
1225 VA = ArgLocs[++i]; // skip ahead to next loc
1226 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1229 } else {
1230 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001231
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1233 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001234 }
1235 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001237 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001238 }
1239 } else if (VA.isRegLoc()) {
1240 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001241 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1245 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 }
Evan Chenga8e29892007-01-19 07:51:42 +00001247 }
1248
1249 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001251 &MemOpChains[0], MemOpChains.size());
1252
1253 // Build a sequence of copy-to-reg nodes chained together with token chain
1254 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001256 // Tail call byval lowering might overwrite argument registers so in case of
1257 // tail call optimization the copies to registers are lowered later.
1258 if (!isTailCall)
1259 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1260 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1261 RegsToPass[i].second, InFlag);
1262 InFlag = Chain.getValue(1);
1263 }
Evan Chenga8e29892007-01-19 07:51:42 +00001264
Dale Johannesen51e28e62010-06-03 21:09:53 +00001265 // For tail calls lower the arguments to the 'real' stack slot.
1266 if (isTailCall) {
1267 // Force all the incoming stack arguments to be loaded from the stack
1268 // before any new outgoing arguments are stored to the stack, because the
1269 // outgoing stack slots may alias the incoming argument stack slots, and
1270 // the alias isn't otherwise explicit. This is slightly more conservative
1271 // than necessary, because it means that each store effectively depends
1272 // on every argument instead of just those arguments it would clobber.
1273
1274 // Do not flag preceeding copytoreg stuff together with the following stuff.
1275 InFlag = SDValue();
1276 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1277 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1278 RegsToPass[i].second, InFlag);
1279 InFlag = Chain.getValue(1);
1280 }
1281 InFlag =SDValue();
1282 }
1283
Bill Wendling056292f2008-09-16 21:48:12 +00001284 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1285 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1286 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001287 bool isDirect = false;
1288 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001289 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001290 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001291
1292 if (EnableARMLongCalls) {
1293 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1294 && "long-calls with non-static relocation model!");
1295 // Handle a global address or an external symbol. If it's not one of
1296 // those, the target's already in a register, so we don't need to do
1297 // anything extra.
1298 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001299 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001300 // Create a constant pool entry for the callee address
1301 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1302 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1303 ARMPCLabelIndex,
1304 ARMCP::CPValue, 0);
1305 // Get the address of the callee into a register
1306 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1307 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1308 Callee = DAG.getLoad(getPointerTy(), dl,
1309 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001310 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001311 false, false, 0);
1312 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1313 const char *Sym = S->getSymbol();
1314
1315 // Create a constant pool entry for the callee address
1316 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1317 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1318 Sym, ARMPCLabelIndex, 0);
1319 // Get the address of the callee into a register
1320 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1321 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1322 Callee = DAG.getLoad(getPointerTy(), dl,
1323 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001324 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001325 false, false, 0);
1326 }
1327 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001328 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001329 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001330 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001331 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001332 getTargetMachine().getRelocationModel() != Reloc::Static;
1333 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001334 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001335 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001336 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001337 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001338 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001339 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001340 ARMPCLabelIndex,
1341 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001342 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001344 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001345 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001346 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001347 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001348 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001349 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001351 } else {
1352 // On ELF targets for PIC code, direct calls should go through the PLT
1353 unsigned OpFlags = 0;
1354 if (Subtarget->isTargetELF() &&
1355 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1356 OpFlags = ARMII::MO_PLT;
1357 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1358 }
Bill Wendling056292f2008-09-16 21:48:12 +00001359 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001360 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001361 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001362 getTargetMachine().getRelocationModel() != Reloc::Static;
1363 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001364 // tBX takes a register source operand.
1365 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001366 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001367 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001368 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001369 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001370 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001371 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001372 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001373 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001374 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001375 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001376 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001377 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001378 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001379 } else {
1380 unsigned OpFlags = 0;
1381 // On ELF targets for PIC code, direct calls should go through the PLT
1382 if (Subtarget->isTargetELF() &&
1383 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1384 OpFlags = ARMII::MO_PLT;
1385 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1386 }
Evan Chenga8e29892007-01-19 07:51:42 +00001387 }
1388
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001389 // FIXME: handle tail calls differently.
1390 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001391 if (Subtarget->isThumb()) {
1392 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001393 CallOpc = ARMISD::CALL_NOLINK;
1394 else
1395 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1396 } else {
1397 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001398 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1399 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001400 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001401
Dan Gohman475871a2008-07-27 21:46:04 +00001402 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001403 Ops.push_back(Chain);
1404 Ops.push_back(Callee);
1405
1406 // Add argument registers to the end of the list so that they are known live
1407 // into the call.
1408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1409 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1410 RegsToPass[i].second.getValueType()));
1411
Gabor Greifba36cb52008-08-28 21:40:38 +00001412 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001413 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414
1415 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001416 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418
Duncan Sands4bdcb612008-07-02 17:40:58 +00001419 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001421 InFlag = Chain.getValue(1);
1422
Chris Lattnere563bbc2008-10-11 22:08:30 +00001423 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1424 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001426 InFlag = Chain.getValue(1);
1427
Bob Wilson1f595bb2009-04-17 19:07:39 +00001428 // Handle result values, copying them out of physregs into vregs that we
1429 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1431 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001432}
1433
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434/// MatchingStackOffset - Return true if the given stack call argument is
1435/// already available in the same position (relatively) of the caller's
1436/// incoming argument stack.
1437static
1438bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1439 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1440 const ARMInstrInfo *TII) {
1441 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1442 int FI = INT_MAX;
1443 if (Arg.getOpcode() == ISD::CopyFromReg) {
1444 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1445 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1446 return false;
1447 MachineInstr *Def = MRI->getVRegDef(VR);
1448 if (!Def)
1449 return false;
1450 if (!Flags.isByVal()) {
1451 if (!TII->isLoadFromStackSlot(Def, FI))
1452 return false;
1453 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001454 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001455 }
1456 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1457 if (Flags.isByVal())
1458 // ByVal argument is passed in as a pointer but it's now being
1459 // dereferenced. e.g.
1460 // define @foo(%struct.X* %A) {
1461 // tail call @bar(%struct.X* byval %A)
1462 // }
1463 return false;
1464 SDValue Ptr = Ld->getBasePtr();
1465 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1466 if (!FINode)
1467 return false;
1468 FI = FINode->getIndex();
1469 } else
1470 return false;
1471
1472 assert(FI != INT_MAX);
1473 if (!MFI->isFixedObjectIndex(FI))
1474 return false;
1475 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1476}
1477
1478/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1479/// for tail call optimization. Targets which want to do tail call
1480/// optimization should implement this function.
1481bool
1482ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1483 CallingConv::ID CalleeCC,
1484 bool isVarArg,
1485 bool isCalleeStructRet,
1486 bool isCallerStructRet,
1487 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001488 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 const SmallVectorImpl<ISD::InputArg> &Ins,
1490 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 const Function *CallerF = DAG.getMachineFunction().getFunction();
1492 CallingConv::ID CallerCC = CallerF->getCallingConv();
1493 bool CCMatch = CallerCC == CalleeCC;
1494
1495 // Look for obvious safe cases to perform tail call optimization that do not
1496 // require ABI changes. This is what gcc calls sibcall.
1497
Jim Grosbach7616b642010-06-16 23:45:49 +00001498 // Do not sibcall optimize vararg calls unless the call site is not passing
1499 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 if (isVarArg && !Outs.empty())
1501 return false;
1502
1503 // Also avoid sibcall optimization if either caller or callee uses struct
1504 // return semantics.
1505 if (isCalleeStructRet || isCallerStructRet)
1506 return false;
1507
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001508 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001509 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001510 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1511 // LR. This means if we need to reload LR, it takes an extra instructions,
1512 // which outweighs the value of the tail call; but here we don't know yet
1513 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001514 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001515 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001516 if (Subtarget->isThumb1Only())
1517 return false;
1518
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001519 // For the moment, we can only do this to functions defined in this
1520 // compilation, or to indirect calls. A Thumb B to an ARM function,
1521 // or vice versa, is not easily fixed up in the linker unlike BL.
1522 // (We could do this by loading the address of the callee into a register;
1523 // that is an extra instruction over the direct call and burns a register
1524 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001525
1526 // It might be safe to remove this restriction on non-Darwin.
1527
1528 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1529 // but we need to make sure there are enough registers; the only valid
1530 // registers are the 4 used for parameters. We don't currently do this
1531 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001532 if (isa<ExternalSymbolSDNode>(Callee))
1533 return false;
1534
1535 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001536 const GlobalValue *GV = G->getGlobal();
1537 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001538 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001539 }
1540
Dale Johannesen51e28e62010-06-03 21:09:53 +00001541 // If the calling conventions do not match, then we'd better make sure the
1542 // results are returned in the same way as what the caller expects.
1543 if (!CCMatch) {
1544 SmallVector<CCValAssign, 16> RVLocs1;
1545 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1546 RVLocs1, *DAG.getContext());
1547 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1548
1549 SmallVector<CCValAssign, 16> RVLocs2;
1550 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1551 RVLocs2, *DAG.getContext());
1552 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1553
1554 if (RVLocs1.size() != RVLocs2.size())
1555 return false;
1556 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1557 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1558 return false;
1559 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1560 return false;
1561 if (RVLocs1[i].isRegLoc()) {
1562 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1563 return false;
1564 } else {
1565 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1566 return false;
1567 }
1568 }
1569 }
1570
1571 // If the callee takes no arguments then go on to check the results of the
1572 // call.
1573 if (!Outs.empty()) {
1574 // Check if stack adjustment is needed. For now, do not do this if any
1575 // argument is passed on the stack.
1576 SmallVector<CCValAssign, 16> ArgLocs;
1577 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1578 ArgLocs, *DAG.getContext());
1579 CCInfo.AnalyzeCallOperands(Outs,
1580 CCAssignFnForNode(CalleeCC, false, isVarArg));
1581 if (CCInfo.getNextStackOffset()) {
1582 MachineFunction &MF = DAG.getMachineFunction();
1583
1584 // Check if the arguments are already laid out in the right way as
1585 // the caller's fixed stack objects.
1586 MachineFrameInfo *MFI = MF.getFrameInfo();
1587 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1588 const ARMInstrInfo *TII =
1589 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001590 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1591 i != e;
1592 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001593 CCValAssign &VA = ArgLocs[i];
1594 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001595 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001596 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001597 if (VA.getLocInfo() == CCValAssign::Indirect)
1598 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001599 if (VA.needsCustom()) {
1600 // f64 and vector types are split into multiple registers or
1601 // register/stack-slot combinations. The types will not match
1602 // the registers; give up on memory f64 refs until we figure
1603 // out what to do about this.
1604 if (!VA.isRegLoc())
1605 return false;
1606 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001607 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001608 if (RegVT == MVT::v2f64) {
1609 if (!ArgLocs[++i].isRegLoc())
1610 return false;
1611 if (!ArgLocs[++i].isRegLoc())
1612 return false;
1613 }
1614 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001615 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1616 MFI, MRI, TII))
1617 return false;
1618 }
1619 }
1620 }
1621 }
1622
1623 return true;
1624}
1625
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626SDValue
1627ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001628 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001630 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001631 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001632
Bob Wilsondee46d72009-04-17 20:35:10 +00001633 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001634 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001635
Bob Wilsondee46d72009-04-17 20:35:10 +00001636 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1638 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001641 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1642 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643
1644 // If this is the first return lowered for this function, add
1645 // the regs to the liveout set for the function.
1646 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1647 for (unsigned i = 0; i != RVLocs.size(); ++i)
1648 if (RVLocs[i].isRegLoc())
1649 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001650 }
1651
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652 SDValue Flag;
1653
1654 // Copy the result values into the output registers.
1655 for (unsigned i = 0, realRVLocIdx = 0;
1656 i != RVLocs.size();
1657 ++i, ++realRVLocIdx) {
1658 CCValAssign &VA = RVLocs[i];
1659 assert(VA.isRegLoc() && "Can only return in registers!");
1660
Dan Gohmanc9403652010-07-07 15:54:55 +00001661 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662
1663 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001664 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 case CCValAssign::Full: break;
1666 case CCValAssign::BCvt:
1667 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1668 break;
1669 }
1670
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1675 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001676 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001678
1679 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1680 Flag = Chain.getValue(1);
1681 VA = RVLocs[++i]; // skip ahead to next loc
1682 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1683 HalfGPRs.getValue(1), Flag);
1684 Flag = Chain.getValue(1);
1685 VA = RVLocs[++i]; // skip ahead to next loc
1686
1687 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1689 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 }
1691 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1692 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001693 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001696 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 VA = RVLocs[++i]; // skip ahead to next loc
1698 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1699 Flag);
1700 } else
1701 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1702
Bob Wilsondee46d72009-04-17 20:35:10 +00001703 // Guarantee that all emitted copies are
1704 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001705 Flag = Chain.getValue(1);
1706 }
1707
1708 SDValue result;
1709 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001713
1714 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001715}
1716
Bob Wilsonb62d2572009-11-03 00:02:05 +00001717// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1718// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1719// one of the above mentioned nodes. It has to be wrapped because otherwise
1720// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1721// be used to form addressing mode. These wrapped nodes will be selected
1722// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001723static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001724 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001725 // FIXME there is no actual debug info here
1726 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001727 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001729 if (CP->isMachineConstantPoolEntry())
1730 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1731 CP->getAlignment());
1732 else
1733 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1734 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001736}
1737
Jim Grosbache1102ca2010-07-19 17:20:38 +00001738unsigned ARMTargetLowering::getJumpTableEncoding() const {
1739 return MachineJumpTableInfo::EK_Inline;
1740}
1741
Dan Gohmand858e902010-04-17 15:26:15 +00001742SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1743 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001744 MachineFunction &MF = DAG.getMachineFunction();
1745 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1746 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001747 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001748 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001749 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001750 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1751 SDValue CPAddr;
1752 if (RelocM == Reloc::Static) {
1753 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1754 } else {
1755 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001756 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001757 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1758 ARMCP::CPBlockAddress,
1759 PCAdj);
1760 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1761 }
1762 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1763 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001764 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001765 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001766 if (RelocM == Reloc::Static)
1767 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001768 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001769 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001770}
1771
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001773SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001774ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001775 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001776 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001777 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001778 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001779 MachineFunction &MF = DAG.getMachineFunction();
1780 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1781 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001782 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001783 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001784 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001785 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001787 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001788 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001789 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001790 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001791
Evan Chenge7e0d622009-11-06 22:24:13 +00001792 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001793 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001794
1795 // call __tls_get_addr.
1796 ArgListTy Args;
1797 ArgListEntry Entry;
1798 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001799 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001800 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001801 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001802 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001803 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1804 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001806 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001807 return CallResult.first;
1808}
1809
1810// Lower ISD::GlobalTLSAddress using the "initial exec" or
1811// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001812SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001813ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001814 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001815 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001816 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001817 SDValue Offset;
1818 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001819 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001820 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001821 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001822
Chris Lattner4fb63d02009-07-15 04:12:33 +00001823 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001824 MachineFunction &MF = DAG.getMachineFunction();
1825 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1826 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1827 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001828 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1829 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001830 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001831 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001832 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001834 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001835 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001836 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001837 Chain = Offset.getValue(1);
1838
Evan Chenge7e0d622009-11-06 22:24:13 +00001839 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001840 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001841
Evan Cheng9eda6892009-10-31 03:39:36 +00001842 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001843 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001844 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001845 } else {
1846 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001847 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001848 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001850 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001851 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001852 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001853 }
1854
1855 // The address of the thread local variable is the add of the thread
1856 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001857 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001858}
1859
Dan Gohman475871a2008-07-27 21:46:04 +00001860SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001861ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001862 // TODO: implement the "local dynamic" model
1863 assert(Subtarget->isTargetELF() &&
1864 "TLS not implemented for non-ELF targets");
1865 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1866 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1867 // otherwise use the "Local Exec" TLS Model
1868 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1869 return LowerToTLSGeneralDynamicModel(GA, DAG);
1870 else
1871 return LowerToTLSExecModels(GA, DAG);
1872}
1873
Dan Gohman475871a2008-07-27 21:46:04 +00001874SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001875 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001876 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001877 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001878 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001879 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1880 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001881 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001882 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001883 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001886 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001887 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001888 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001889 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001891 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001892 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001893 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001894 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001895 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001896 return Result;
1897 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001898 // If we have T2 ops, we can materialize the address directly via movt/movw
1899 // pair. This is always cheaper.
1900 if (Subtarget->useMovt()) {
1901 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001902 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001903 } else {
1904 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1905 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1906 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001907 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001908 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001909 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001910 }
1911}
1912
Dan Gohman475871a2008-07-27 21:46:04 +00001913SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001914 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001915 MachineFunction &MF = DAG.getMachineFunction();
1916 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1917 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001919 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001920 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001921 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001923 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001924 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001925 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001926 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001927 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1928 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001929 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001930 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001931 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001933
Evan Cheng9eda6892009-10-31 03:39:36 +00001934 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001935 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001936 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001938
1939 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001940 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001941 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001942 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001943
Evan Cheng63476a82009-09-03 07:04:02 +00001944 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001945 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001946 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001947
1948 return Result;
1949}
1950
Dan Gohman475871a2008-07-27 21:46:04 +00001951SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001952 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001953 assert(Subtarget->isTargetELF() &&
1954 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001955 MachineFunction &MF = DAG.getMachineFunction();
1956 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1957 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001959 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001960 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001961 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1962 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001963 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001964 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001966 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001967 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001968 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001969 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001970 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001971}
1972
Jim Grosbach0e0da732009-05-12 23:59:14 +00001973SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001974ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1975 const {
1976 DebugLoc dl = Op.getDebugLoc();
1977 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1978 Op.getOperand(0), Op.getOperand(1));
1979}
1980
1981SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001982ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1983 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001984 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001985 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1986 Op.getOperand(1), Val);
1987}
1988
1989SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001990ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1991 DebugLoc dl = Op.getDebugLoc();
1992 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1993 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1994}
1995
1996SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001997ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001998 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001999 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002000 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002001 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002002 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002003 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002004 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002005 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2006 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002007 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002008 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002009 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2010 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002011 EVT PtrVT = getPointerTy();
2012 DebugLoc dl = Op.getDebugLoc();
2013 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2014 SDValue CPAddr;
2015 unsigned PCAdj = (RelocM != Reloc::PIC_)
2016 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002017 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002018 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2019 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002020 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002022 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002023 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002024 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002025 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002026
2027 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002028 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002029 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2030 }
2031 return Result;
2032 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002033 }
2034}
2035
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002036static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002037 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002038 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002039 if (!Subtarget->hasDataBarrier()) {
2040 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2041 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2042 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002043 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002044 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002045 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002046 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002047 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002048
2049 SDValue Op5 = Op.getOperand(5);
2050 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2051 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2052 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2053 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2054
2055 ARM_MB::MemBOpt DMBOpt;
2056 if (isDeviceBarrier)
2057 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2058 else
2059 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2060 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2061 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002062}
2063
Evan Chengdfed19f2010-11-03 06:34:55 +00002064static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2065 const ARMSubtarget *Subtarget) {
2066 // ARM pre v5TE and Thumb1 does not have preload instructions.
2067 if (!(Subtarget->isThumb2() ||
2068 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2069 // Just preserve the chain.
2070 return Op.getOperand(0);
2071
2072 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002073 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2074 if (!isRead &&
2075 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2076 // ARMv7 with MP extension has PLDW.
2077 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002078
2079 if (Subtarget->isThumb())
2080 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002081 isRead = ~isRead & 1;
2082 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002083
Evan Cheng416941d2010-11-04 05:19:35 +00002084 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002085 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002086 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2087 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002088}
2089
Dan Gohman1e93df62010-04-17 14:41:14 +00002090static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2091 MachineFunction &MF = DAG.getMachineFunction();
2092 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2093
Evan Chenga8e29892007-01-19 07:51:42 +00002094 // vastart just stores the address of the VarArgsFrameIndex slot into the
2095 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002096 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002098 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002099 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002100 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2101 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002102}
2103
Dan Gohman475871a2008-07-27 21:46:04 +00002104SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002105ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2106 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002107 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 MachineFunction &MF = DAG.getMachineFunction();
2109 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2110
2111 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002112 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 RC = ARM::tGPRRegisterClass;
2114 else
2115 RC = ARM::GPRRegisterClass;
2116
2117 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002118 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002120
2121 SDValue ArgValue2;
2122 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002123 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002124 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002125
2126 // Create load node to retrieve arguments from the stack.
2127 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002128 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002129 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002130 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 } else {
2132 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 }
2135
Jim Grosbache5165492009-11-09 00:11:35 +00002136 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002137}
2138
2139SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002141 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 const SmallVectorImpl<ISD::InputArg>
2143 &Ins,
2144 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002145 SmallVectorImpl<SDValue> &InVals)
2146 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147
Bob Wilson1f595bb2009-04-17 19:07:39 +00002148 MachineFunction &MF = DAG.getMachineFunction();
2149 MachineFrameInfo *MFI = MF.getFrameInfo();
2150
Bob Wilson1f595bb2009-04-17 19:07:39 +00002151 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2152
2153 // Assign locations to all of the incoming arguments.
2154 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2156 *DAG.getContext());
2157 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002158 CCAssignFnForNode(CallConv, /* Return*/ false,
2159 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002160
2161 SmallVector<SDValue, 16> ArgValues;
2162
2163 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2164 CCValAssign &VA = ArgLocs[i];
2165
Bob Wilsondee46d72009-04-17 20:35:10 +00002166 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002168 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002171 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 // f64 and vector types are split up into multiple registers or
2173 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002178 SDValue ArgValue2;
2179 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002180 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002181 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2182 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002183 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002184 false, false, 0);
2185 } else {
2186 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2187 Chain, DAG, dl);
2188 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2190 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2194 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002196
Bob Wilson5bafff32009-06-22 23:27:02 +00002197 } else {
2198 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002199
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002205 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002207 RC = (AFI->isThumb1OnlyFunction() ?
2208 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002210 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002211
2212 // Transform the arguments in physical registers into virtual ones.
2213 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002215 }
2216
2217 // If this is an 8 or 16-bit value, it is really passed promoted
2218 // to 32 bits. Insert an assert[sz]ext to capture this, then
2219 // truncate to the right size.
2220 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002221 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002222 case CCValAssign::Full: break;
2223 case CCValAssign::BCvt:
2224 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2225 break;
2226 case CCValAssign::SExt:
2227 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2228 DAG.getValueType(VA.getValVT()));
2229 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2230 break;
2231 case CCValAssign::ZExt:
2232 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2233 DAG.getValueType(VA.getValVT()));
2234 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2235 break;
2236 }
2237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002239
2240 } else { // VA.isRegLoc()
2241
2242 // sanity check
2243 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002245
2246 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002247 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002248
Bob Wilsondee46d72009-04-17 20:35:10 +00002249 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002250 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002251 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002252 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002253 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002254 }
2255 }
2256
2257 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002258 if (isVarArg) {
2259 static const unsigned GPRArgRegs[] = {
2260 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2261 };
2262
Bob Wilsondee46d72009-04-17 20:35:10 +00002263 unsigned NumGPRs = CCInfo.getFirstUnallocated
2264 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002265
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002266 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2267 unsigned VARegSize = (4 - NumGPRs) * 4;
2268 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002269 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002270 if (VARegSaveSize) {
2271 // If this function is vararg, store any remaining integer argument regs
2272 // to their spots on the stack so that they may be loaded by deferencing
2273 // the result of va_next.
2274 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002275 AFI->setVarArgsFrameIndex(
2276 MFI->CreateFixedObject(VARegSaveSize,
2277 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002278 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002279 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2280 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002281
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002283 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002285 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002287 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002288 RC = ARM::GPRRegisterClass;
2289
Bob Wilson998e1252009-04-20 18:36:57 +00002290 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002292 SDValue Store =
2293 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002294 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2295 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002296 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002297 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002298 DAG.getConstant(4, getPointerTy()));
2299 }
2300 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002303 } else
2304 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002305 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002306 }
2307
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002309}
2310
2311/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002312static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002313 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002314 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002315 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002316 // Maybe this has already been legalized into the constant pool?
2317 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002318 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002319 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002320 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002321 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002322 }
2323 }
2324 return false;
2325}
2326
Evan Chenga8e29892007-01-19 07:51:42 +00002327/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2328/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002329SDValue
2330ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002331 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002332 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002333 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002334 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002335 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002336 // Constant does not fit, try adjusting it by one?
2337 switch (CC) {
2338 default: break;
2339 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002340 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002341 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002342 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002344 }
2345 break;
2346 case ISD::SETULT:
2347 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002348 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002349 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002351 }
2352 break;
2353 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002354 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002355 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002356 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002358 }
2359 break;
2360 case ISD::SETULE:
2361 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002362 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002363 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002365 }
2366 break;
2367 }
2368 }
2369 }
2370
2371 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002372 ARMISD::NodeType CompareType;
2373 switch (CondCode) {
2374 default:
2375 CompareType = ARMISD::CMP;
2376 break;
2377 case ARMCC::EQ:
2378 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002379 // Uses only Z Flag
2380 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002381 break;
2382 }
Evan Cheng218977b2010-07-13 19:27:42 +00002383 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002385}
2386
2387/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002388SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002389ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002390 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002391 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002392 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002394 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2396 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002397}
2398
Bill Wendlingde2b1512010-08-11 08:43:16 +00002399SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2400 SDValue Cond = Op.getOperand(0);
2401 SDValue SelectTrue = Op.getOperand(1);
2402 SDValue SelectFalse = Op.getOperand(2);
2403 DebugLoc dl = Op.getDebugLoc();
2404
2405 // Convert:
2406 //
2407 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2408 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2409 //
2410 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2411 const ConstantSDNode *CMOVTrue =
2412 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2413 const ConstantSDNode *CMOVFalse =
2414 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2415
2416 if (CMOVTrue && CMOVFalse) {
2417 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2418 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2419
2420 SDValue True;
2421 SDValue False;
2422 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2423 True = SelectTrue;
2424 False = SelectFalse;
2425 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2426 True = SelectFalse;
2427 False = SelectTrue;
2428 }
2429
2430 if (True.getNode() && False.getNode()) {
2431 EVT VT = Cond.getValueType();
2432 SDValue ARMcc = Cond.getOperand(2);
2433 SDValue CCR = Cond.getOperand(3);
2434 SDValue Cmp = Cond.getOperand(4);
2435 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2436 }
2437 }
2438 }
2439
2440 return DAG.getSelectCC(dl, Cond,
2441 DAG.getConstant(0, Cond.getValueType()),
2442 SelectTrue, SelectFalse, ISD::SETNE);
2443}
2444
Dan Gohmand858e902010-04-17 15:26:15 +00002445SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002446 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue LHS = Op.getOperand(0);
2448 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002449 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue TrueVal = Op.getOperand(2);
2451 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002452 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002453
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002455 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002457 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2458 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002459 }
2460
2461 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002462 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002463
Evan Cheng218977b2010-07-13 19:27:42 +00002464 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2465 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002467 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002468 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002469 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002470 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002471 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002472 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002473 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002474 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002475 }
2476 return Result;
2477}
2478
Evan Cheng218977b2010-07-13 19:27:42 +00002479/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2480/// to morph to an integer compare sequence.
2481static bool canChangeToInt(SDValue Op, bool &SeenZero,
2482 const ARMSubtarget *Subtarget) {
2483 SDNode *N = Op.getNode();
2484 if (!N->hasOneUse())
2485 // Otherwise it requires moving the value from fp to integer registers.
2486 return false;
2487 if (!N->getNumValues())
2488 return false;
2489 EVT VT = Op.getValueType();
2490 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2491 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2492 // vmrs are very slow, e.g. cortex-a8.
2493 return false;
2494
2495 if (isFloatingPointZero(Op)) {
2496 SeenZero = true;
2497 return true;
2498 }
2499 return ISD::isNormalLoad(N);
2500}
2501
2502static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2503 if (isFloatingPointZero(Op))
2504 return DAG.getConstant(0, MVT::i32);
2505
2506 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2507 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002508 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002509 Ld->isVolatile(), Ld->isNonTemporal(),
2510 Ld->getAlignment());
2511
2512 llvm_unreachable("Unknown VFP cmp argument!");
2513}
2514
2515static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2516 SDValue &RetVal1, SDValue &RetVal2) {
2517 if (isFloatingPointZero(Op)) {
2518 RetVal1 = DAG.getConstant(0, MVT::i32);
2519 RetVal2 = DAG.getConstant(0, MVT::i32);
2520 return;
2521 }
2522
2523 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2524 SDValue Ptr = Ld->getBasePtr();
2525 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2526 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002527 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002528 Ld->isVolatile(), Ld->isNonTemporal(),
2529 Ld->getAlignment());
2530
2531 EVT PtrType = Ptr.getValueType();
2532 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2533 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2534 PtrType, Ptr, DAG.getConstant(4, PtrType));
2535 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2536 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002537 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002538 Ld->isVolatile(), Ld->isNonTemporal(),
2539 NewAlign);
2540 return;
2541 }
2542
2543 llvm_unreachable("Unknown VFP cmp argument!");
2544}
2545
2546/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2547/// f32 and even f64 comparisons to integer ones.
2548SDValue
2549ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2550 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002551 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002552 SDValue LHS = Op.getOperand(2);
2553 SDValue RHS = Op.getOperand(3);
2554 SDValue Dest = Op.getOperand(4);
2555 DebugLoc dl = Op.getDebugLoc();
2556
2557 bool SeenZero = false;
2558 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2559 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002560 // If one of the operand is zero, it's safe to ignore the NaN case since
2561 // we only care about equality comparisons.
2562 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002563 // If unsafe fp math optimization is enabled and there are no othter uses of
2564 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2565 // to an integer comparison.
2566 if (CC == ISD::SETOEQ)
2567 CC = ISD::SETEQ;
2568 else if (CC == ISD::SETUNE)
2569 CC = ISD::SETNE;
2570
2571 SDValue ARMcc;
2572 if (LHS.getValueType() == MVT::f32) {
2573 LHS = bitcastf32Toi32(LHS, DAG);
2574 RHS = bitcastf32Toi32(RHS, DAG);
2575 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2576 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2577 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2578 Chain, Dest, ARMcc, CCR, Cmp);
2579 }
2580
2581 SDValue LHS1, LHS2;
2582 SDValue RHS1, RHS2;
2583 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2584 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2585 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2586 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2587 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2588 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2589 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2590 }
2591
2592 return SDValue();
2593}
2594
2595SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2596 SDValue Chain = Op.getOperand(0);
2597 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2598 SDValue LHS = Op.getOperand(2);
2599 SDValue RHS = Op.getOperand(3);
2600 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002601 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002602
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002604 SDValue ARMcc;
2605 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002608 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002609 }
2610
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002612
2613 if (UnsafeFPMath &&
2614 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2615 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2616 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2617 if (Result.getNode())
2618 return Result;
2619 }
2620
Evan Chenga8e29892007-01-19 07:51:42 +00002621 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002622 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002623
Evan Cheng218977b2010-07-13 19:27:42 +00002624 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2625 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2627 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002628 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002629 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002630 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002631 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2632 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002633 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002634 }
2635 return Res;
2636}
2637
Dan Gohmand858e902010-04-17 15:26:15 +00002638SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SDValue Chain = Op.getOperand(0);
2640 SDValue Table = Op.getOperand(1);
2641 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002642 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002643
Owen Andersone50ed302009-08-10 22:56:29 +00002644 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002645 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2646 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002647 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002648 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002649 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002650 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2651 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002652 if (Subtarget->isThumb2()) {
2653 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2654 // which does another jump to the destination. This also makes it easier
2655 // to translate it to TBB / TBH later.
2656 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002657 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002658 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002659 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002660 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002661 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002662 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002663 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002664 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002665 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002667 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002668 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002669 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002670 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002672 }
Evan Chenga8e29892007-01-19 07:51:42 +00002673}
2674
Bob Wilson76a312b2010-03-19 22:51:32 +00002675static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2676 DebugLoc dl = Op.getDebugLoc();
2677 unsigned Opc;
2678
2679 switch (Op.getOpcode()) {
2680 default:
2681 assert(0 && "Invalid opcode!");
2682 case ISD::FP_TO_SINT:
2683 Opc = ARMISD::FTOSI;
2684 break;
2685 case ISD::FP_TO_UINT:
2686 Opc = ARMISD::FTOUI;
2687 break;
2688 }
2689 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2690 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2691}
2692
2693static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2694 EVT VT = Op.getValueType();
2695 DebugLoc dl = Op.getDebugLoc();
2696 unsigned Opc;
2697
2698 switch (Op.getOpcode()) {
2699 default:
2700 assert(0 && "Invalid opcode!");
2701 case ISD::SINT_TO_FP:
2702 Opc = ARMISD::SITOF;
2703 break;
2704 case ISD::UINT_TO_FP:
2705 Opc = ARMISD::UITOF;
2706 break;
2707 }
2708
2709 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2710 return DAG.getNode(Opc, dl, VT, Op);
2711}
2712
Evan Cheng515fe3a2010-07-08 02:08:50 +00002713SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002714 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002715 SDValue Tmp0 = Op.getOperand(0);
2716 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002717 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT VT = Op.getValueType();
2719 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002720 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002721 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002722 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002723 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002725 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002726}
2727
Evan Cheng2457f2c2010-05-22 01:47:14 +00002728SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2729 MachineFunction &MF = DAG.getMachineFunction();
2730 MachineFrameInfo *MFI = MF.getFrameInfo();
2731 MFI->setReturnAddressIsTaken(true);
2732
2733 EVT VT = Op.getValueType();
2734 DebugLoc dl = Op.getDebugLoc();
2735 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2736 if (Depth) {
2737 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2738 SDValue Offset = DAG.getConstant(4, MVT::i32);
2739 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2740 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002741 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002742 }
2743
2744 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002745 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002746 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2747}
2748
Dan Gohmand858e902010-04-17 15:26:15 +00002749SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002750 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2751 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002752
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002754 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2755 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002756 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002757 ? ARM::R7 : ARM::R11;
2758 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2759 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002760 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2761 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002762 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002763 return FrameAddr;
2764}
2765
Bob Wilson9f3f0612010-04-17 05:30:19 +00002766/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2767/// expand a bit convert where either the source or destination type is i64 to
2768/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2769/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2770/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002771static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002772 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2773 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002774 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002775
Bob Wilson9f3f0612010-04-17 05:30:19 +00002776 // This function is only supposed to be called for i64 types, either as the
2777 // source or destination of the bit convert.
2778 EVT SrcVT = Op.getValueType();
2779 EVT DstVT = N->getValueType(0);
2780 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2781 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002782
Bob Wilson9f3f0612010-04-17 05:30:19 +00002783 // Turn i64->f64 into VMOVDRR.
2784 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002785 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2786 DAG.getConstant(0, MVT::i32));
2787 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2788 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002789 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2790 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002791 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002792
Jim Grosbache5165492009-11-09 00:11:35 +00002793 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002794 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2795 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2796 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2797 // Merge the pieces into a single i64 value.
2798 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2799 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002800
Bob Wilson9f3f0612010-04-17 05:30:19 +00002801 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002802}
2803
Bob Wilson5bafff32009-06-22 23:27:02 +00002804/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002805/// Zero vectors are used to represent vector negation and in those cases
2806/// will be implemented with the NEON VNEG instruction. However, VNEG does
2807/// not support i64 elements, so sometimes the zero vectors will need to be
2808/// explicitly constructed. Regardless, use a canonical VMOV to create the
2809/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002810static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002811 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002812 // The canonical modified immediate encoding of a zero vector is....0!
2813 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2814 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2815 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2816 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002817}
2818
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002819/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2820/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002821SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2822 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002823 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2824 EVT VT = Op.getValueType();
2825 unsigned VTBits = VT.getSizeInBits();
2826 DebugLoc dl = Op.getDebugLoc();
2827 SDValue ShOpLo = Op.getOperand(0);
2828 SDValue ShOpHi = Op.getOperand(1);
2829 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002830 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002831 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002832
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002833 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2834
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002835 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2836 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2837 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2838 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2839 DAG.getConstant(VTBits, MVT::i32));
2840 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2841 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002842 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002843
2844 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2845 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002846 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002847 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002848 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002849 CCR, Cmp);
2850
2851 SDValue Ops[2] = { Lo, Hi };
2852 return DAG.getMergeValues(Ops, 2, dl);
2853}
2854
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002855/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2856/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002857SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2858 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002859 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2860 EVT VT = Op.getValueType();
2861 unsigned VTBits = VT.getSizeInBits();
2862 DebugLoc dl = Op.getDebugLoc();
2863 SDValue ShOpLo = Op.getOperand(0);
2864 SDValue ShOpHi = Op.getOperand(1);
2865 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002866 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002867
2868 assert(Op.getOpcode() == ISD::SHL_PARTS);
2869 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2870 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2871 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2872 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2873 DAG.getConstant(VTBits, MVT::i32));
2874 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2875 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2876
2877 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2878 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2879 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002880 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002881 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002882 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002883 CCR, Cmp);
2884
2885 SDValue Ops[2] = { Lo, Hi };
2886 return DAG.getMergeValues(Ops, 2, dl);
2887}
2888
Jim Grosbach4725ca72010-09-08 03:54:02 +00002889SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002890 SelectionDAG &DAG) const {
2891 // The rounding mode is in bits 23:22 of the FPSCR.
2892 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2893 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2894 // so that the shift + and get folded into a bitfield extract.
2895 DebugLoc dl = Op.getDebugLoc();
2896 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2897 DAG.getConstant(Intrinsic::arm_get_fpscr,
2898 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002899 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002900 DAG.getConstant(1U << 22, MVT::i32));
2901 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2902 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002903 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002904 DAG.getConstant(3, MVT::i32));
2905}
2906
Jim Grosbach3482c802010-01-18 19:58:49 +00002907static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2908 const ARMSubtarget *ST) {
2909 EVT VT = N->getValueType(0);
2910 DebugLoc dl = N->getDebugLoc();
2911
2912 if (!ST->hasV6T2Ops())
2913 return SDValue();
2914
2915 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2916 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2917}
2918
Bob Wilson5bafff32009-06-22 23:27:02 +00002919static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2920 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002921 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 DebugLoc dl = N->getDebugLoc();
2923
Bob Wilsond5448bb2010-11-18 21:16:28 +00002924 if (!VT.isVector())
2925 return SDValue();
2926
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002928 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002929
Bob Wilsond5448bb2010-11-18 21:16:28 +00002930 // Left shifts translate directly to the vshiftu intrinsic.
2931 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002933 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2934 N->getOperand(0), N->getOperand(1));
2935
2936 assert((N->getOpcode() == ISD::SRA ||
2937 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2938
2939 // NEON uses the same intrinsics for both left and right shifts. For
2940 // right shifts, the shift amounts are negative, so negate the vector of
2941 // shift amounts.
2942 EVT ShiftVT = N->getOperand(1).getValueType();
2943 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2944 getZeroVector(ShiftVT, DAG, dl),
2945 N->getOperand(1));
2946 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2947 Intrinsic::arm_neon_vshifts :
2948 Intrinsic::arm_neon_vshiftu);
2949 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2950 DAG.getConstant(vshiftInt, MVT::i32),
2951 N->getOperand(0), NegatedCount);
2952}
2953
2954static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
2955 const ARMSubtarget *ST) {
2956 EVT VT = N->getValueType(0);
2957 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002958
Eli Friedmance392eb2009-08-22 03:13:10 +00002959 // We can get here for a node like i32 = ISD::SHL i32, i64
2960 if (VT != MVT::i64)
2961 return SDValue();
2962
2963 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002964 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002965
Chris Lattner27a6c732007-11-24 07:07:01 +00002966 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2967 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002968 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002969 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002970
Chris Lattner27a6c732007-11-24 07:07:01 +00002971 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002972 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002973
Chris Lattner27a6c732007-11-24 07:07:01 +00002974 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002976 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002978 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002979
Chris Lattner27a6c732007-11-24 07:07:01 +00002980 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2981 // captures the result into a carry flag.
2982 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002984
Chris Lattner27a6c732007-11-24 07:07:01 +00002985 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002987
Chris Lattner27a6c732007-11-24 07:07:01 +00002988 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002990}
2991
Bob Wilson5bafff32009-06-22 23:27:02 +00002992static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2993 SDValue TmpOp0, TmpOp1;
2994 bool Invert = false;
2995 bool Swap = false;
2996 unsigned Opc = 0;
2997
2998 SDValue Op0 = Op.getOperand(0);
2999 SDValue Op1 = Op.getOperand(1);
3000 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003001 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003002 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3003 DebugLoc dl = Op.getDebugLoc();
3004
3005 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3006 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003007 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003008 case ISD::SETUNE:
3009 case ISD::SETNE: Invert = true; // Fallthrough
3010 case ISD::SETOEQ:
3011 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3012 case ISD::SETOLT:
3013 case ISD::SETLT: Swap = true; // Fallthrough
3014 case ISD::SETOGT:
3015 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3016 case ISD::SETOLE:
3017 case ISD::SETLE: Swap = true; // Fallthrough
3018 case ISD::SETOGE:
3019 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3020 case ISD::SETUGE: Swap = true; // Fallthrough
3021 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3022 case ISD::SETUGT: Swap = true; // Fallthrough
3023 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3024 case ISD::SETUEQ: Invert = true; // Fallthrough
3025 case ISD::SETONE:
3026 // Expand this to (OLT | OGT).
3027 TmpOp0 = Op0;
3028 TmpOp1 = Op1;
3029 Opc = ISD::OR;
3030 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3031 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3032 break;
3033 case ISD::SETUO: Invert = true; // Fallthrough
3034 case ISD::SETO:
3035 // Expand this to (OLT | OGE).
3036 TmpOp0 = Op0;
3037 TmpOp1 = Op1;
3038 Opc = ISD::OR;
3039 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3040 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3041 break;
3042 }
3043 } else {
3044 // Integer comparisons.
3045 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003046 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047 case ISD::SETNE: Invert = true;
3048 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3049 case ISD::SETLT: Swap = true;
3050 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3051 case ISD::SETLE: Swap = true;
3052 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3053 case ISD::SETULT: Swap = true;
3054 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3055 case ISD::SETULE: Swap = true;
3056 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3057 }
3058
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003059 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 if (Opc == ARMISD::VCEQ) {
3061
3062 SDValue AndOp;
3063 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3064 AndOp = Op0;
3065 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3066 AndOp = Op1;
3067
3068 // Ignore bitconvert.
3069 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3070 AndOp = AndOp.getOperand(0);
3071
3072 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3073 Opc = ARMISD::VTST;
3074 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3075 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3076 Invert = !Invert;
3077 }
3078 }
3079 }
3080
3081 if (Swap)
3082 std::swap(Op0, Op1);
3083
Owen Andersonc24cb352010-11-08 23:21:22 +00003084 // If one of the operands is a constant vector zero, attempt to fold the
3085 // comparison to a specialized compare-against-zero form.
3086 SDValue SingleOp;
3087 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3088 SingleOp = Op0;
3089 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3090 if (Opc == ARMISD::VCGE)
3091 Opc = ARMISD::VCLEZ;
3092 else if (Opc == ARMISD::VCGT)
3093 Opc = ARMISD::VCLTZ;
3094 SingleOp = Op1;
3095 }
3096
3097 SDValue Result;
3098 if (SingleOp.getNode()) {
3099 switch (Opc) {
3100 case ARMISD::VCEQ:
3101 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3102 case ARMISD::VCGE:
3103 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3104 case ARMISD::VCLEZ:
3105 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3106 case ARMISD::VCGT:
3107 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3108 case ARMISD::VCLTZ:
3109 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3110 default:
3111 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3112 }
3113 } else {
3114 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3115 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003116
3117 if (Invert)
3118 Result = DAG.getNOT(dl, Result, VT);
3119
3120 return Result;
3121}
3122
Bob Wilsond3c42842010-06-14 22:19:57 +00003123/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3124/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003125/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003126static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3127 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003128 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003129 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003130
Bob Wilson827b2102010-06-15 19:05:35 +00003131 // SplatBitSize is set to the smallest size that splats the vector, so a
3132 // zero vector will always have SplatBitSize == 8. However, NEON modified
3133 // immediate instructions others than VMOV do not support the 8-bit encoding
3134 // of a zero vector, and the default encoding of zero is supposed to be the
3135 // 32-bit version.
3136 if (SplatBits == 0)
3137 SplatBitSize = 32;
3138
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 switch (SplatBitSize) {
3140 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003141 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003142 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003143 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003145 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003147 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149
3150 case 16:
3151 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003152 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003153 if ((SplatBits & ~0xff) == 0) {
3154 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003155 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003156 Imm = SplatBits;
3157 break;
3158 }
3159 if ((SplatBits & ~0xff00) == 0) {
3160 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003161 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 Imm = SplatBits >> 8;
3163 break;
3164 }
3165 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003166
3167 case 32:
3168 // NEON's 32-bit VMOV supports splat values where:
3169 // * only one byte is nonzero, or
3170 // * the least significant byte is 0xff and the second byte is nonzero, or
3171 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003172 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003173 if ((SplatBits & ~0xff) == 0) {
3174 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003175 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003176 Imm = SplatBits;
3177 break;
3178 }
3179 if ((SplatBits & ~0xff00) == 0) {
3180 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003181 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003182 Imm = SplatBits >> 8;
3183 break;
3184 }
3185 if ((SplatBits & ~0xff0000) == 0) {
3186 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003187 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003188 Imm = SplatBits >> 16;
3189 break;
3190 }
3191 if ((SplatBits & ~0xff000000) == 0) {
3192 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003193 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003194 Imm = SplatBits >> 24;
3195 break;
3196 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003197
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003198 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3199 if (type == OtherModImm) return SDValue();
3200
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003202 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3203 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003204 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003205 Imm = SplatBits >> 8;
3206 SplatBits |= 0xff;
3207 break;
3208 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003209
3210 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003211 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3212 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003213 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003214 Imm = SplatBits >> 16;
3215 SplatBits |= 0xffff;
3216 break;
3217 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3220 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3221 // VMOV.I32. A (very) minor optimization would be to replicate the value
3222 // and fall through here to test for a valid 64-bit splat. But, then the
3223 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003224 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003225
3226 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003227 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003228 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003229 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003230 uint64_t BitMask = 0xff;
3231 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003232 unsigned ImmMask = 1;
3233 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003234 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003235 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003237 Imm |= ImmMask;
3238 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003239 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003240 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003242 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003243 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003244 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003245 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003246 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003247 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248 break;
3249 }
3250
Bob Wilson1a913ed2010-06-11 21:34:50 +00003251 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003252 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003253 return SDValue();
3254 }
3255
Bob Wilsoncba270d2010-07-13 21:16:48 +00003256 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3257 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003258}
3259
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003260static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3261 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003262 unsigned NumElts = VT.getVectorNumElements();
3263 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003264
3265 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3266 if (M[0] < 0)
3267 return false;
3268
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003269 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003270
3271 // If this is a VEXT shuffle, the immediate value is the index of the first
3272 // element. The other shuffle indices must be the successive elements after
3273 // the first one.
3274 unsigned ExpectedElt = Imm;
3275 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003276 // Increment the expected index. If it wraps around, it may still be
3277 // a VEXT but the source vectors must be swapped.
3278 ExpectedElt += 1;
3279 if (ExpectedElt == NumElts * 2) {
3280 ExpectedElt = 0;
3281 ReverseVEXT = true;
3282 }
3283
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003284 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003285 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003286 return false;
3287 }
3288
3289 // Adjust the index value if the source operands will be swapped.
3290 if (ReverseVEXT)
3291 Imm -= NumElts;
3292
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003293 return true;
3294}
3295
Bob Wilson8bb9e482009-07-26 00:39:34 +00003296/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3297/// instruction with the specified blocksize. (The order of the elements
3298/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003299static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3300 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003301 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3302 "Only possible block sizes for VREV are: 16, 32, 64");
3303
Bob Wilson8bb9e482009-07-26 00:39:34 +00003304 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003305 if (EltSz == 64)
3306 return false;
3307
3308 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003309 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003310 // If the first shuffle index is UNDEF, be optimistic.
3311 if (M[0] < 0)
3312 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003313
3314 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3315 return false;
3316
3317 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003318 if (M[i] < 0) continue; // ignore UNDEF indices
3319 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003320 return false;
3321 }
3322
3323 return true;
3324}
3325
Bob Wilsonc692cb72009-08-21 20:54:19 +00003326static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3327 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003328 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3329 if (EltSz == 64)
3330 return false;
3331
Bob Wilsonc692cb72009-08-21 20:54:19 +00003332 unsigned NumElts = VT.getVectorNumElements();
3333 WhichResult = (M[0] == 0 ? 0 : 1);
3334 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003335 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3336 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003337 return false;
3338 }
3339 return true;
3340}
3341
Bob Wilson324f4f12009-12-03 06:40:55 +00003342/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3343/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3344/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3345static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3346 unsigned &WhichResult) {
3347 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3348 if (EltSz == 64)
3349 return false;
3350
3351 unsigned NumElts = VT.getVectorNumElements();
3352 WhichResult = (M[0] == 0 ? 0 : 1);
3353 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003354 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3355 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003356 return false;
3357 }
3358 return true;
3359}
3360
Bob Wilsonc692cb72009-08-21 20:54:19 +00003361static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3362 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003363 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3364 if (EltSz == 64)
3365 return false;
3366
Bob Wilsonc692cb72009-08-21 20:54:19 +00003367 unsigned NumElts = VT.getVectorNumElements();
3368 WhichResult = (M[0] == 0 ? 0 : 1);
3369 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003370 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003371 if ((unsigned) M[i] != 2 * i + WhichResult)
3372 return false;
3373 }
3374
3375 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003376 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003377 return false;
3378
3379 return true;
3380}
3381
Bob Wilson324f4f12009-12-03 06:40:55 +00003382/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3383/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3384/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3385static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3386 unsigned &WhichResult) {
3387 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3388 if (EltSz == 64)
3389 return false;
3390
3391 unsigned Half = VT.getVectorNumElements() / 2;
3392 WhichResult = (M[0] == 0 ? 0 : 1);
3393 for (unsigned j = 0; j != 2; ++j) {
3394 unsigned Idx = WhichResult;
3395 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003396 int MIdx = M[i + j * Half];
3397 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003398 return false;
3399 Idx += 2;
3400 }
3401 }
3402
3403 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3404 if (VT.is64BitVector() && EltSz == 32)
3405 return false;
3406
3407 return true;
3408}
3409
Bob Wilsonc692cb72009-08-21 20:54:19 +00003410static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3411 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003412 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3413 if (EltSz == 64)
3414 return false;
3415
Bob Wilsonc692cb72009-08-21 20:54:19 +00003416 unsigned NumElts = VT.getVectorNumElements();
3417 WhichResult = (M[0] == 0 ? 0 : 1);
3418 unsigned Idx = WhichResult * NumElts / 2;
3419 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003420 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3421 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003422 return false;
3423 Idx += 1;
3424 }
3425
3426 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003427 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003428 return false;
3429
3430 return true;
3431}
3432
Bob Wilson324f4f12009-12-03 06:40:55 +00003433/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3434/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3435/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3436static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3437 unsigned &WhichResult) {
3438 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3439 if (EltSz == 64)
3440 return false;
3441
3442 unsigned NumElts = VT.getVectorNumElements();
3443 WhichResult = (M[0] == 0 ? 0 : 1);
3444 unsigned Idx = WhichResult * NumElts / 2;
3445 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003446 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3447 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003448 return false;
3449 Idx += 1;
3450 }
3451
3452 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3453 if (VT.is64BitVector() && EltSz == 32)
3454 return false;
3455
3456 return true;
3457}
3458
Dale Johannesenf630c712010-07-29 20:10:08 +00003459// If N is an integer constant that can be moved into a register in one
3460// instruction, return an SDValue of such a constant (will become a MOV
3461// instruction). Otherwise return null.
3462static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3463 const ARMSubtarget *ST, DebugLoc dl) {
3464 uint64_t Val;
3465 if (!isa<ConstantSDNode>(N))
3466 return SDValue();
3467 Val = cast<ConstantSDNode>(N)->getZExtValue();
3468
3469 if (ST->isThumb1Only()) {
3470 if (Val <= 255 || ~Val <= 255)
3471 return DAG.getConstant(Val, MVT::i32);
3472 } else {
3473 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3474 return DAG.getConstant(Val, MVT::i32);
3475 }
3476 return SDValue();
3477}
3478
Bob Wilson5bafff32009-06-22 23:27:02 +00003479// If this is a case we can't handle, return null and let the default
3480// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003481static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003482 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003483 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003484 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003485 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003486
3487 APInt SplatBits, SplatUndef;
3488 unsigned SplatBitSize;
3489 bool HasAnyUndefs;
3490 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003491 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003492 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003493 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003494 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003495 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003496 DAG, VmovVT, VT.is128BitVector(),
3497 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003498 if (Val.getNode()) {
3499 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3500 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3501 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003502
3503 // Try an immediate VMVN.
3504 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3505 ((1LL << SplatBitSize) - 1));
3506 Val = isNEONModifiedImm(NegatedImm,
3507 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003508 DAG, VmovVT, VT.is128BitVector(),
3509 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003510 if (Val.getNode()) {
3511 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3512 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3513 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003514 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003515 }
3516
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003517 // Scan through the operands to see if only one value is used.
3518 unsigned NumElts = VT.getVectorNumElements();
3519 bool isOnlyLowElement = true;
3520 bool usesOnlyOneValue = true;
3521 bool isConstant = true;
3522 SDValue Value;
3523 for (unsigned i = 0; i < NumElts; ++i) {
3524 SDValue V = Op.getOperand(i);
3525 if (V.getOpcode() == ISD::UNDEF)
3526 continue;
3527 if (i > 0)
3528 isOnlyLowElement = false;
3529 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3530 isConstant = false;
3531
3532 if (!Value.getNode())
3533 Value = V;
3534 else if (V != Value)
3535 usesOnlyOneValue = false;
3536 }
3537
3538 if (!Value.getNode())
3539 return DAG.getUNDEF(VT);
3540
3541 if (isOnlyLowElement)
3542 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3543
Dale Johannesenf630c712010-07-29 20:10:08 +00003544 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3545
Dale Johannesen575cd142010-10-19 20:00:17 +00003546 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3547 // i32 and try again.
3548 if (usesOnlyOneValue && EltSize <= 32) {
3549 if (!isConstant)
3550 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3551 if (VT.getVectorElementType().isFloatingPoint()) {
3552 SmallVector<SDValue, 8> Ops;
3553 for (unsigned i = 0; i < NumElts; ++i)
3554 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3555 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003556 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3557 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003558 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3559 if (Val.getNode())
3560 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003561 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003562 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3563 if (Val.getNode())
3564 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003565 }
3566
3567 // If all elements are constants and the case above didn't get hit, fall back
3568 // to the default expansion, which will generate a load from the constant
3569 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003570 if (isConstant)
3571 return SDValue();
3572
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003573 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003574 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3575 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003576 if (EltSize >= 32) {
3577 // Do the expansion with floating-point types, since that is what the VFP
3578 // registers are defined to use, and since i64 is not legal.
3579 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3580 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003581 SmallVector<SDValue, 8> Ops;
3582 for (unsigned i = 0; i < NumElts; ++i)
3583 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3584 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003585 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 }
3587
3588 return SDValue();
3589}
3590
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003591/// isShuffleMaskLegal - Targets can use this to indicate that they only
3592/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3593/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3594/// are assumed to be legal.
3595bool
3596ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3597 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003598 if (VT.getVectorNumElements() == 4 &&
3599 (VT.is128BitVector() || VT.is64BitVector())) {
3600 unsigned PFIndexes[4];
3601 for (unsigned i = 0; i != 4; ++i) {
3602 if (M[i] < 0)
3603 PFIndexes[i] = 8;
3604 else
3605 PFIndexes[i] = M[i];
3606 }
3607
3608 // Compute the index in the perfect shuffle table.
3609 unsigned PFTableIndex =
3610 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3611 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3612 unsigned Cost = (PFEntry >> 30);
3613
3614 if (Cost <= 4)
3615 return true;
3616 }
3617
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003618 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003619 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003620
Bob Wilson53dd2452010-06-07 23:53:38 +00003621 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3622 return (EltSize >= 32 ||
3623 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003624 isVREVMask(M, VT, 64) ||
3625 isVREVMask(M, VT, 32) ||
3626 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003627 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3628 isVTRNMask(M, VT, WhichResult) ||
3629 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003630 isVZIPMask(M, VT, WhichResult) ||
3631 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3632 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3633 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003634}
3635
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003636/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3637/// the specified operations to build the shuffle.
3638static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3639 SDValue RHS, SelectionDAG &DAG,
3640 DebugLoc dl) {
3641 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3642 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3643 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3644
3645 enum {
3646 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3647 OP_VREV,
3648 OP_VDUP0,
3649 OP_VDUP1,
3650 OP_VDUP2,
3651 OP_VDUP3,
3652 OP_VEXT1,
3653 OP_VEXT2,
3654 OP_VEXT3,
3655 OP_VUZPL, // VUZP, left result
3656 OP_VUZPR, // VUZP, right result
3657 OP_VZIPL, // VZIP, left result
3658 OP_VZIPR, // VZIP, right result
3659 OP_VTRNL, // VTRN, left result
3660 OP_VTRNR // VTRN, right result
3661 };
3662
3663 if (OpNum == OP_COPY) {
3664 if (LHSID == (1*9+2)*9+3) return LHS;
3665 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3666 return RHS;
3667 }
3668
3669 SDValue OpLHS, OpRHS;
3670 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3671 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3672 EVT VT = OpLHS.getValueType();
3673
3674 switch (OpNum) {
3675 default: llvm_unreachable("Unknown shuffle opcode!");
3676 case OP_VREV:
3677 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3678 case OP_VDUP0:
3679 case OP_VDUP1:
3680 case OP_VDUP2:
3681 case OP_VDUP3:
3682 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003683 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003684 case OP_VEXT1:
3685 case OP_VEXT2:
3686 case OP_VEXT3:
3687 return DAG.getNode(ARMISD::VEXT, dl, VT,
3688 OpLHS, OpRHS,
3689 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3690 case OP_VUZPL:
3691 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003692 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003693 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3694 case OP_VZIPL:
3695 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003696 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003697 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3698 case OP_VTRNL:
3699 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003700 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3701 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003702 }
3703}
3704
Bob Wilson5bafff32009-06-22 23:27:02 +00003705static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003706 SDValue V1 = Op.getOperand(0);
3707 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003708 DebugLoc dl = Op.getDebugLoc();
3709 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003710 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003711 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003712
Bob Wilson28865062009-08-13 02:13:04 +00003713 // Convert shuffles that are directly supported on NEON to target-specific
3714 // DAG nodes, instead of keeping them as shuffles and matching them again
3715 // during code selection. This is more efficient and avoids the possibility
3716 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003717 // FIXME: floating-point vectors should be canonicalized to integer vectors
3718 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003719 SVN->getMask(ShuffleMask);
3720
Bob Wilson53dd2452010-06-07 23:53:38 +00003721 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3722 if (EltSize <= 32) {
3723 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3724 int Lane = SVN->getSplatIndex();
3725 // If this is undef splat, generate it via "just" vdup, if possible.
3726 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003727
Bob Wilson53dd2452010-06-07 23:53:38 +00003728 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3729 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3730 }
3731 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3732 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003733 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003734
3735 bool ReverseVEXT;
3736 unsigned Imm;
3737 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3738 if (ReverseVEXT)
3739 std::swap(V1, V2);
3740 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3741 DAG.getConstant(Imm, MVT::i32));
3742 }
3743
3744 if (isVREVMask(ShuffleMask, VT, 64))
3745 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3746 if (isVREVMask(ShuffleMask, VT, 32))
3747 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3748 if (isVREVMask(ShuffleMask, VT, 16))
3749 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3750
3751 // Check for Neon shuffles that modify both input vectors in place.
3752 // If both results are used, i.e., if there are two shuffles with the same
3753 // source operands and with masks corresponding to both results of one of
3754 // these operations, DAG memoization will ensure that a single node is
3755 // used for both shuffles.
3756 unsigned WhichResult;
3757 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3758 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3759 V1, V2).getValue(WhichResult);
3760 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3761 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3762 V1, V2).getValue(WhichResult);
3763 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3764 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3765 V1, V2).getValue(WhichResult);
3766
3767 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3768 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3769 V1, V1).getValue(WhichResult);
3770 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3771 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3772 V1, V1).getValue(WhichResult);
3773 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3774 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3775 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003776 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003777
Bob Wilsonc692cb72009-08-21 20:54:19 +00003778 // If the shuffle is not directly supported and it has 4 elements, use
3779 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003780 unsigned NumElts = VT.getVectorNumElements();
3781 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003782 unsigned PFIndexes[4];
3783 for (unsigned i = 0; i != 4; ++i) {
3784 if (ShuffleMask[i] < 0)
3785 PFIndexes[i] = 8;
3786 else
3787 PFIndexes[i] = ShuffleMask[i];
3788 }
3789
3790 // Compute the index in the perfect shuffle table.
3791 unsigned PFTableIndex =
3792 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003793 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3794 unsigned Cost = (PFEntry >> 30);
3795
3796 if (Cost <= 4)
3797 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3798 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003799
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003800 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003801 if (EltSize >= 32) {
3802 // Do the expansion with floating-point types, since that is what the VFP
3803 // registers are defined to use, and since i64 is not legal.
3804 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3805 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3806 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3807 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003808 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003809 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003810 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003811 Ops.push_back(DAG.getUNDEF(EltVT));
3812 else
3813 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3814 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3815 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3816 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003817 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003818 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003819 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3820 }
3821
Bob Wilson22cac0d2009-08-14 05:16:33 +00003822 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003823}
3824
Bob Wilson5bafff32009-06-22 23:27:02 +00003825static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003826 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003827 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003828 if (!isa<ConstantSDNode>(Lane))
3829 return SDValue();
3830
3831 SDValue Vec = Op.getOperand(0);
3832 if (Op.getValueType() == MVT::i32 &&
3833 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3834 DebugLoc dl = Op.getDebugLoc();
3835 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3836 }
3837
3838 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839}
3840
Bob Wilsona6d65862009-08-03 20:36:38 +00003841static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3842 // The only time a CONCAT_VECTORS operation can have legal types is when
3843 // two 64-bit vectors are concatenated to a 128-bit vector.
3844 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3845 "unexpected CONCAT_VECTORS");
3846 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003848 SDValue Op0 = Op.getOperand(0);
3849 SDValue Op1 = Op.getOperand(1);
3850 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3852 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003853 DAG.getIntPtrConstant(0));
3854 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3856 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003857 DAG.getIntPtrConstant(1));
3858 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003859}
3860
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003861/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3862/// an extending load, return the unextended value.
3863static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3864 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3865 return N->getOperand(0);
3866 LoadSDNode *LD = cast<LoadSDNode>(N);
3867 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003868 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003869 LD->isNonTemporal(), LD->getAlignment());
3870}
3871
3872static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3873 // Multiplications are only custom-lowered for 128-bit vectors so that
3874 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3875 EVT VT = Op.getValueType();
3876 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3877 SDNode *N0 = Op.getOperand(0).getNode();
3878 SDNode *N1 = Op.getOperand(1).getNode();
3879 unsigned NewOpc = 0;
3880 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3881 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3882 NewOpc = ARMISD::VMULLs;
3883 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3884 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3885 NewOpc = ARMISD::VMULLu;
Duncan Sandscdfad362010-11-03 12:17:33 +00003886 } else if (VT == MVT::v2i64) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003887 // Fall through to expand this. It is not legal.
3888 return SDValue();
3889 } else {
3890 // Other vector multiplications are legal.
3891 return Op;
3892 }
3893
3894 // Legalize to a VMULL instruction.
3895 DebugLoc DL = Op.getDebugLoc();
3896 SDValue Op0 = SkipExtension(N0, DAG);
3897 SDValue Op1 = SkipExtension(N1, DAG);
3898
3899 assert(Op0.getValueType().is64BitVector() &&
3900 Op1.getValueType().is64BitVector() &&
3901 "unexpected types for extended operands to VMULL");
3902 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3903}
3904
Dan Gohmand858e902010-04-17 15:26:15 +00003905SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003906 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003907 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003908 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003909 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003910 case ISD::GlobalAddress:
3911 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3912 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003913 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003914 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003915 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3916 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003917 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003918 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003919 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00003920 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003921 case ISD::SINT_TO_FP:
3922 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3923 case ISD::FP_TO_SINT:
3924 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003925 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003926 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003927 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003928 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003929 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003930 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003931 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003932 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3933 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003934 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003935 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003936 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003937 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003938 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003939 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003940 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003941 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003942 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003943 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003944 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003945 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003946 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003947 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003948 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003949 }
Dan Gohman475871a2008-07-27 21:46:04 +00003950 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003951}
3952
Duncan Sands1607f052008-12-01 11:39:25 +00003953/// ReplaceNodeResults - Replace the results of node with an illegal result
3954/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003955void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3956 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003957 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003958 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003959 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003960 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003961 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003962 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003963 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003964 Res = ExpandBIT_CONVERT(N, DAG);
3965 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003966 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003967 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00003968 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003969 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003970 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003971 if (Res.getNode())
3972 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003973}
Chris Lattner27a6c732007-11-24 07:07:01 +00003974
Evan Chenga8e29892007-01-19 07:51:42 +00003975//===----------------------------------------------------------------------===//
3976// ARM Scheduler Hooks
3977//===----------------------------------------------------------------------===//
3978
3979MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003980ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3981 MachineBasicBlock *BB,
3982 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003983 unsigned dest = MI->getOperand(0).getReg();
3984 unsigned ptr = MI->getOperand(1).getReg();
3985 unsigned oldval = MI->getOperand(2).getReg();
3986 unsigned newval = MI->getOperand(3).getReg();
3987 unsigned scratch = BB->getParent()->getRegInfo()
3988 .createVirtualRegister(ARM::GPRRegisterClass);
3989 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3990 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003991 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003992
3993 unsigned ldrOpc, strOpc;
3994 switch (Size) {
3995 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003996 case 1:
3997 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3998 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3999 break;
4000 case 2:
4001 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4002 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4003 break;
4004 case 4:
4005 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4006 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4007 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004008 }
4009
4010 MachineFunction *MF = BB->getParent();
4011 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4012 MachineFunction::iterator It = BB;
4013 ++It; // insert the new blocks after the current block
4014
4015 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4016 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4017 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4018 MF->insert(It, loop1MBB);
4019 MF->insert(It, loop2MBB);
4020 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004021
4022 // Transfer the remainder of BB and its successor edges to exitMBB.
4023 exitMBB->splice(exitMBB->begin(), BB,
4024 llvm::next(MachineBasicBlock::iterator(MI)),
4025 BB->end());
4026 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004027
4028 // thisMBB:
4029 // ...
4030 // fallthrough --> loop1MBB
4031 BB->addSuccessor(loop1MBB);
4032
4033 // loop1MBB:
4034 // ldrex dest, [ptr]
4035 // cmp dest, oldval
4036 // bne exitMBB
4037 BB = loop1MBB;
4038 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004039 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004040 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004041 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4042 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004043 BB->addSuccessor(loop2MBB);
4044 BB->addSuccessor(exitMBB);
4045
4046 // loop2MBB:
4047 // strex scratch, newval, [ptr]
4048 // cmp scratch, #0
4049 // bne loop1MBB
4050 BB = loop2MBB;
4051 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4052 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004053 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004054 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004055 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4056 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004057 BB->addSuccessor(loop1MBB);
4058 BB->addSuccessor(exitMBB);
4059
4060 // exitMBB:
4061 // ...
4062 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004063
Dan Gohman14152b42010-07-06 20:24:04 +00004064 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004065
Jim Grosbach5278eb82009-12-11 01:42:04 +00004066 return BB;
4067}
4068
4069MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004070ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4071 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004072 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4074
4075 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004076 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004077 MachineFunction::iterator It = BB;
4078 ++It;
4079
4080 unsigned dest = MI->getOperand(0).getReg();
4081 unsigned ptr = MI->getOperand(1).getReg();
4082 unsigned incr = MI->getOperand(2).getReg();
4083 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004084
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004085 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004086 unsigned ldrOpc, strOpc;
4087 switch (Size) {
4088 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004089 case 1:
4090 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004091 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004092 break;
4093 case 2:
4094 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4095 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4096 break;
4097 case 4:
4098 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4099 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4100 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004101 }
4102
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004103 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4104 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4105 MF->insert(It, loopMBB);
4106 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004107
4108 // Transfer the remainder of BB and its successor edges to exitMBB.
4109 exitMBB->splice(exitMBB->begin(), BB,
4110 llvm::next(MachineBasicBlock::iterator(MI)),
4111 BB->end());
4112 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004113
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004114 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004115 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4116 unsigned scratch2 = (!BinOpcode) ? incr :
4117 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4118
4119 // thisMBB:
4120 // ...
4121 // fallthrough --> loopMBB
4122 BB->addSuccessor(loopMBB);
4123
4124 // loopMBB:
4125 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004126 // <binop> scratch2, dest, incr
4127 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004128 // cmp scratch, #0
4129 // bne- loopMBB
4130 // fallthrough --> exitMBB
4131 BB = loopMBB;
4132 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004133 if (BinOpcode) {
4134 // operand order needs to go the other way for NAND
4135 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4136 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4137 addReg(incr).addReg(dest)).addReg(0);
4138 else
4139 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4140 addReg(dest).addReg(incr)).addReg(0);
4141 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004142
4143 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4144 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004145 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004146 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004147 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4148 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004149
4150 BB->addSuccessor(loopMBB);
4151 BB->addSuccessor(exitMBB);
4152
4153 // exitMBB:
4154 // ...
4155 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004156
Dan Gohman14152b42010-07-06 20:24:04 +00004157 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004158
Jim Grosbachc3c23542009-12-14 04:22:04 +00004159 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004160}
4161
Evan Cheng218977b2010-07-13 19:27:42 +00004162static
4163MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4164 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4165 E = MBB->succ_end(); I != E; ++I)
4166 if (*I != Succ)
4167 return *I;
4168 llvm_unreachable("Expecting a BB with two successors!");
4169}
4170
Jim Grosbache801dc42009-12-12 01:40:06 +00004171MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004172ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004173 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004174 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004175 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004176 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004177 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004178 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004179 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004180 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004181
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004182 case ARM::ATOMIC_LOAD_ADD_I8:
4183 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4184 case ARM::ATOMIC_LOAD_ADD_I16:
4185 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4186 case ARM::ATOMIC_LOAD_ADD_I32:
4187 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004188
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004189 case ARM::ATOMIC_LOAD_AND_I8:
4190 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4191 case ARM::ATOMIC_LOAD_AND_I16:
4192 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4193 case ARM::ATOMIC_LOAD_AND_I32:
4194 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004195
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004196 case ARM::ATOMIC_LOAD_OR_I8:
4197 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4198 case ARM::ATOMIC_LOAD_OR_I16:
4199 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4200 case ARM::ATOMIC_LOAD_OR_I32:
4201 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004202
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004203 case ARM::ATOMIC_LOAD_XOR_I8:
4204 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4205 case ARM::ATOMIC_LOAD_XOR_I16:
4206 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4207 case ARM::ATOMIC_LOAD_XOR_I32:
4208 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004209
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004210 case ARM::ATOMIC_LOAD_NAND_I8:
4211 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4212 case ARM::ATOMIC_LOAD_NAND_I16:
4213 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4214 case ARM::ATOMIC_LOAD_NAND_I32:
4215 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004216
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004217 case ARM::ATOMIC_LOAD_SUB_I8:
4218 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4219 case ARM::ATOMIC_LOAD_SUB_I16:
4220 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4221 case ARM::ATOMIC_LOAD_SUB_I32:
4222 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004223
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004224 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4225 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4226 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004227
4228 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4229 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4230 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004231
Evan Cheng007ea272009-08-12 05:17:19 +00004232 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004233 // To "insert" a SELECT_CC instruction, we actually have to insert the
4234 // diamond control-flow pattern. The incoming instruction knows the
4235 // destination vreg to set, the condition code register to branch on, the
4236 // true/false values to select between, and a branch opcode to use.
4237 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004238 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004239 ++It;
4240
4241 // thisMBB:
4242 // ...
4243 // TrueVal = ...
4244 // cmpTY ccX, r1, r2
4245 // bCC copy1MBB
4246 // fallthrough --> copy0MBB
4247 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004248 MachineFunction *F = BB->getParent();
4249 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4250 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004251 F->insert(It, copy0MBB);
4252 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004253
4254 // Transfer the remainder of BB and its successor edges to sinkMBB.
4255 sinkMBB->splice(sinkMBB->begin(), BB,
4256 llvm::next(MachineBasicBlock::iterator(MI)),
4257 BB->end());
4258 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4259
Dan Gohman258c58c2010-07-06 15:49:48 +00004260 BB->addSuccessor(copy0MBB);
4261 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004262
Dan Gohman14152b42010-07-06 20:24:04 +00004263 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4264 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4265
Evan Chenga8e29892007-01-19 07:51:42 +00004266 // copy0MBB:
4267 // %FalseValue = ...
4268 // # fallthrough to sinkMBB
4269 BB = copy0MBB;
4270
4271 // Update machine-CFG edges
4272 BB->addSuccessor(sinkMBB);
4273
4274 // sinkMBB:
4275 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4276 // ...
4277 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004278 BuildMI(*BB, BB->begin(), dl,
4279 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004280 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4281 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4282
Dan Gohman14152b42010-07-06 20:24:04 +00004283 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004284 return BB;
4285 }
Evan Cheng86198642009-08-07 00:34:42 +00004286
Evan Cheng218977b2010-07-13 19:27:42 +00004287 case ARM::BCCi64:
4288 case ARM::BCCZi64: {
4289 // Compare both parts that make up the double comparison separately for
4290 // equality.
4291 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4292
4293 unsigned LHS1 = MI->getOperand(1).getReg();
4294 unsigned LHS2 = MI->getOperand(2).getReg();
4295 if (RHSisZero) {
4296 AddDefaultPred(BuildMI(BB, dl,
4297 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4298 .addReg(LHS1).addImm(0));
4299 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4300 .addReg(LHS2).addImm(0)
4301 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4302 } else {
4303 unsigned RHS1 = MI->getOperand(3).getReg();
4304 unsigned RHS2 = MI->getOperand(4).getReg();
4305 AddDefaultPred(BuildMI(BB, dl,
4306 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4307 .addReg(LHS1).addReg(RHS1));
4308 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4309 .addReg(LHS2).addReg(RHS2)
4310 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4311 }
4312
4313 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4314 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4315 if (MI->getOperand(0).getImm() == ARMCC::NE)
4316 std::swap(destMBB, exitMBB);
4317
4318 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4319 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4320 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4321 .addMBB(exitMBB);
4322
4323 MI->eraseFromParent(); // The pseudo instruction is gone now.
4324 return BB;
4325 }
Evan Chenga8e29892007-01-19 07:51:42 +00004326 }
4327}
4328
4329//===----------------------------------------------------------------------===//
4330// ARM Optimization Hooks
4331//===----------------------------------------------------------------------===//
4332
Chris Lattnerd1980a52009-03-12 06:52:53 +00004333static
4334SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4335 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004336 SelectionDAG &DAG = DCI.DAG;
4337 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004338 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004339 unsigned Opc = N->getOpcode();
4340 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4341 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4342 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4343 ISD::CondCode CC = ISD::SETCC_INVALID;
4344
4345 if (isSlctCC) {
4346 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4347 } else {
4348 SDValue CCOp = Slct.getOperand(0);
4349 if (CCOp.getOpcode() == ISD::SETCC)
4350 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4351 }
4352
4353 bool DoXform = false;
4354 bool InvCC = false;
4355 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4356 "Bad input!");
4357
4358 if (LHS.getOpcode() == ISD::Constant &&
4359 cast<ConstantSDNode>(LHS)->isNullValue()) {
4360 DoXform = true;
4361 } else if (CC != ISD::SETCC_INVALID &&
4362 RHS.getOpcode() == ISD::Constant &&
4363 cast<ConstantSDNode>(RHS)->isNullValue()) {
4364 std::swap(LHS, RHS);
4365 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004366 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004367 Op0.getOperand(0).getValueType();
4368 bool isInt = OpVT.isInteger();
4369 CC = ISD::getSetCCInverse(CC, isInt);
4370
4371 if (!TLI.isCondCodeLegal(CC, OpVT))
4372 return SDValue(); // Inverse operator isn't legal.
4373
4374 DoXform = true;
4375 InvCC = true;
4376 }
4377
4378 if (DoXform) {
4379 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4380 if (isSlctCC)
4381 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4382 Slct.getOperand(0), Slct.getOperand(1), CC);
4383 SDValue CCOp = Slct.getOperand(0);
4384 if (InvCC)
4385 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4386 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4387 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4388 CCOp, OtherOp, Result);
4389 }
4390 return SDValue();
4391}
4392
Bob Wilson3d5792a2010-07-29 20:34:14 +00004393/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4394/// operands N0 and N1. This is a helper for PerformADDCombine that is
4395/// called with the default operands, and if that fails, with commuted
4396/// operands.
4397static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4398 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004399 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4400 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4401 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4402 if (Result.getNode()) return Result;
4403 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004404 return SDValue();
4405}
4406
Bob Wilson3d5792a2010-07-29 20:34:14 +00004407/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4408///
4409static SDValue PerformADDCombine(SDNode *N,
4410 TargetLowering::DAGCombinerInfo &DCI) {
4411 SDValue N0 = N->getOperand(0);
4412 SDValue N1 = N->getOperand(1);
4413
4414 // First try with the default operand order.
4415 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4416 if (Result.getNode())
4417 return Result;
4418
4419 // If that didn't work, try again with the operands commuted.
4420 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4421}
4422
Chris Lattnerd1980a52009-03-12 06:52:53 +00004423/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004424///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004425static SDValue PerformSUBCombine(SDNode *N,
4426 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004427 SDValue N0 = N->getOperand(0);
4428 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004429
Chris Lattnerd1980a52009-03-12 06:52:53 +00004430 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4431 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4432 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4433 if (Result.getNode()) return Result;
4434 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004435
Chris Lattnerd1980a52009-03-12 06:52:53 +00004436 return SDValue();
4437}
4438
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004439static SDValue PerformMULCombine(SDNode *N,
4440 TargetLowering::DAGCombinerInfo &DCI,
4441 const ARMSubtarget *Subtarget) {
4442 SelectionDAG &DAG = DCI.DAG;
4443
4444 if (Subtarget->isThumb1Only())
4445 return SDValue();
4446
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004447 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4448 return SDValue();
4449
4450 EVT VT = N->getValueType(0);
4451 if (VT != MVT::i32)
4452 return SDValue();
4453
4454 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4455 if (!C)
4456 return SDValue();
4457
4458 uint64_t MulAmt = C->getZExtValue();
4459 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4460 ShiftAmt = ShiftAmt & (32 - 1);
4461 SDValue V = N->getOperand(0);
4462 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004463
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004464 SDValue Res;
4465 MulAmt >>= ShiftAmt;
4466 if (isPowerOf2_32(MulAmt - 1)) {
4467 // (mul x, 2^N + 1) => (add (shl x, N), x)
4468 Res = DAG.getNode(ISD::ADD, DL, VT,
4469 V, DAG.getNode(ISD::SHL, DL, VT,
4470 V, DAG.getConstant(Log2_32(MulAmt-1),
4471 MVT::i32)));
4472 } else if (isPowerOf2_32(MulAmt + 1)) {
4473 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4474 Res = DAG.getNode(ISD::SUB, DL, VT,
4475 DAG.getNode(ISD::SHL, DL, VT,
4476 V, DAG.getConstant(Log2_32(MulAmt+1),
4477 MVT::i32)),
4478 V);
4479 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004480 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004481
4482 if (ShiftAmt != 0)
4483 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4484 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004485
4486 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004487 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004488 return SDValue();
4489}
4490
Owen Anderson080c0922010-11-05 19:27:46 +00004491static SDValue PerformANDCombine(SDNode *N,
4492 TargetLowering::DAGCombinerInfo &DCI) {
4493 // Attempt to use immediate-form VBIC
4494 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4495 DebugLoc dl = N->getDebugLoc();
4496 EVT VT = N->getValueType(0);
4497 SelectionDAG &DAG = DCI.DAG;
4498
4499 APInt SplatBits, SplatUndef;
4500 unsigned SplatBitSize;
4501 bool HasAnyUndefs;
4502 if (BVN &&
4503 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4504 if (SplatBitSize <= 64) {
4505 EVT VbicVT;
4506 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4507 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004508 DAG, VbicVT, VT.is128BitVector(),
4509 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004510 if (Val.getNode()) {
4511 SDValue Input =
4512 DAG.getNode(ISD::BIT_CONVERT, dl, VbicVT, N->getOperand(0));
4513 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
4514 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vbic);
4515 }
4516 }
4517 }
4518
4519 return SDValue();
4520}
4521
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004522/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4523static SDValue PerformORCombine(SDNode *N,
4524 TargetLowering::DAGCombinerInfo &DCI,
4525 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004526 // Attempt to use immediate-form VORR
4527 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4528 DebugLoc dl = N->getDebugLoc();
4529 EVT VT = N->getValueType(0);
4530 SelectionDAG &DAG = DCI.DAG;
4531
4532 APInt SplatBits, SplatUndef;
4533 unsigned SplatBitSize;
4534 bool HasAnyUndefs;
4535 if (BVN && Subtarget->hasNEON() &&
4536 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4537 if (SplatBitSize <= 64) {
4538 EVT VorrVT;
4539 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4540 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004541 DAG, VorrVT, VT.is128BitVector(),
4542 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004543 if (Val.getNode()) {
4544 SDValue Input =
4545 DAG.getNode(ISD::BIT_CONVERT, dl, VorrVT, N->getOperand(0));
4546 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
4547 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vorr);
4548 }
4549 }
4550 }
4551
Jim Grosbach54238562010-07-17 03:30:54 +00004552 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4553 // reasonable.
4554
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004555 // BFI is only available on V6T2+
4556 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4557 return SDValue();
4558
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004559 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004560 DebugLoc DL = N->getDebugLoc();
4561 // 1) or (and A, mask), val => ARMbfi A, val, mask
4562 // iff (val & mask) == val
4563 //
4564 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4565 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4566 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4567 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4568 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4569 // (i.e., copy a bitfield value into another bitfield of the same width)
4570 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004571 return SDValue();
4572
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004573 if (VT != MVT::i32)
4574 return SDValue();
4575
Jim Grosbach54238562010-07-17 03:30:54 +00004576
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004577 // The value and the mask need to be constants so we can verify this is
4578 // actually a bitfield set. If the mask is 0xffff, we can do better
4579 // via a movt instruction, so don't use BFI in that case.
4580 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4581 if (!C)
4582 return SDValue();
4583 unsigned Mask = C->getZExtValue();
4584 if (Mask == 0xffff)
4585 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004586 SDValue Res;
4587 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4588 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4589 unsigned Val = C->getZExtValue();
4590 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4591 return SDValue();
4592 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004593
Jim Grosbach54238562010-07-17 03:30:54 +00004594 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4595 DAG.getConstant(Val, MVT::i32),
4596 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004597
Jim Grosbach54238562010-07-17 03:30:54 +00004598 // Do not add new nodes to DAG combiner worklist.
4599 DCI.CombineTo(N, Res, false);
4600 } else if (N1.getOpcode() == ISD::AND) {
4601 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4602 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4603 if (!C)
4604 return SDValue();
4605 unsigned Mask2 = C->getZExtValue();
4606
4607 if (ARM::isBitFieldInvertedMask(Mask) &&
4608 ARM::isBitFieldInvertedMask(~Mask2) &&
4609 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4610 // The pack halfword instruction works better for masks that fit it,
4611 // so use that when it's available.
4612 if (Subtarget->hasT2ExtractPack() &&
4613 (Mask == 0xffff || Mask == 0xffff0000))
4614 return SDValue();
4615 // 2a
4616 unsigned lsb = CountTrailingZeros_32(Mask2);
4617 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4618 DAG.getConstant(lsb, MVT::i32));
4619 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4620 DAG.getConstant(Mask, MVT::i32));
4621 // Do not add new nodes to DAG combiner worklist.
4622 DCI.CombineTo(N, Res, false);
4623 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4624 ARM::isBitFieldInvertedMask(Mask2) &&
4625 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4626 // The pack halfword instruction works better for masks that fit it,
4627 // so use that when it's available.
4628 if (Subtarget->hasT2ExtractPack() &&
4629 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4630 return SDValue();
4631 // 2b
4632 unsigned lsb = CountTrailingZeros_32(Mask);
4633 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4634 DAG.getConstant(lsb, MVT::i32));
4635 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4636 DAG.getConstant(Mask2, MVT::i32));
4637 // Do not add new nodes to DAG combiner worklist.
4638 DCI.CombineTo(N, Res, false);
4639 }
4640 }
Owen Anderson60f48702010-11-03 23:15:26 +00004641
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004642 return SDValue();
4643}
4644
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004645/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4646/// ARMISD::VMOVRRD.
4647static SDValue PerformVMOVRRDCombine(SDNode *N,
4648 TargetLowering::DAGCombinerInfo &DCI) {
4649 // vmovrrd(vmovdrr x, y) -> x,y
4650 SDValue InDouble = N->getOperand(0);
4651 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4652 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4653 return SDValue();
4654}
4655
4656/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4657/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4658static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4659 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4660 SDValue Op0 = N->getOperand(0);
4661 SDValue Op1 = N->getOperand(1);
4662 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4663 Op0 = Op0.getOperand(0);
4664 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4665 Op1 = Op1.getOperand(0);
4666 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4667 Op0.getNode() == Op1.getNode() &&
4668 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4669 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4670 N->getValueType(0), Op0.getOperand(0));
4671 return SDValue();
4672}
4673
Bob Wilson75f02882010-09-17 22:59:05 +00004674/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4675/// ISD::BUILD_VECTOR.
4676static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4677 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4678 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4679 // into a pair of GPRs, which is fine when the value is used as a scalar,
4680 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004681 if (N->getNumOperands() == 2)
4682 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004683
4684 return SDValue();
4685}
4686
Bob Wilsonf20700c2010-10-27 20:38:28 +00004687/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4688/// ISD::VECTOR_SHUFFLE.
4689static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4690 // The LLVM shufflevector instruction does not require the shuffle mask
4691 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4692 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4693 // operands do not match the mask length, they are extended by concatenating
4694 // them with undef vectors. That is probably the right thing for other
4695 // targets, but for NEON it is better to concatenate two double-register
4696 // size vector operands into a single quad-register size vector. Do that
4697 // transformation here:
4698 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4699 // shuffle(concat(v1, v2), undef)
4700 SDValue Op0 = N->getOperand(0);
4701 SDValue Op1 = N->getOperand(1);
4702 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4703 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4704 Op0.getNumOperands() != 2 ||
4705 Op1.getNumOperands() != 2)
4706 return SDValue();
4707 SDValue Concat0Op1 = Op0.getOperand(1);
4708 SDValue Concat1Op1 = Op1.getOperand(1);
4709 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4710 Concat1Op1.getOpcode() != ISD::UNDEF)
4711 return SDValue();
4712 // Skip the transformation if any of the types are illegal.
4713 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4714 EVT VT = N->getValueType(0);
4715 if (!TLI.isTypeLegal(VT) ||
4716 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4717 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4718 return SDValue();
4719
4720 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4721 Op0.getOperand(0), Op1.getOperand(0));
4722 // Translate the shuffle mask.
4723 SmallVector<int, 16> NewMask;
4724 unsigned NumElts = VT.getVectorNumElements();
4725 unsigned HalfElts = NumElts/2;
4726 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4727 for (unsigned n = 0; n < NumElts; ++n) {
4728 int MaskElt = SVN->getMaskElt(n);
4729 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004730 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004731 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004732 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004733 NewElt = HalfElts + MaskElt - NumElts;
4734 NewMask.push_back(NewElt);
4735 }
4736 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4737 DAG.getUNDEF(VT), NewMask.data());
4738}
4739
Bob Wilson9e82bf12010-07-14 01:22:12 +00004740/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4741/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004742static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004743 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4744 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004745 SDValue Op = N->getOperand(0);
4746 EVT VT = N->getValueType(0);
4747
4748 // Ignore bit_converts.
4749 while (Op.getOpcode() == ISD::BIT_CONVERT)
4750 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004751 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004752 return SDValue();
4753
4754 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4755 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4756 // The canonical VMOV for a zero vector uses a 32-bit element size.
4757 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4758 unsigned EltBits;
4759 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4760 EltSize = 8;
4761 if (EltSize > VT.getVectorElementType().getSizeInBits())
4762 return SDValue();
4763
Bob Wilsonb68987e2010-09-22 22:27:30 +00004764 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004765}
4766
Bob Wilson5bafff32009-06-22 23:27:02 +00004767/// getVShiftImm - Check if this is a valid build_vector for the immediate
4768/// operand of a vector shift operation, where all the elements of the
4769/// build_vector must have the same constant integer value.
4770static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4771 // Ignore bit_converts.
4772 while (Op.getOpcode() == ISD::BIT_CONVERT)
4773 Op = Op.getOperand(0);
4774 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4775 APInt SplatBits, SplatUndef;
4776 unsigned SplatBitSize;
4777 bool HasAnyUndefs;
4778 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4779 HasAnyUndefs, ElementBits) ||
4780 SplatBitSize > ElementBits)
4781 return false;
4782 Cnt = SplatBits.getSExtValue();
4783 return true;
4784}
4785
4786/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4787/// operand of a vector shift left operation. That value must be in the range:
4788/// 0 <= Value < ElementBits for a left shift; or
4789/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004790static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004791 assert(VT.isVector() && "vector shift count is not a vector type");
4792 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4793 if (! getVShiftImm(Op, ElementBits, Cnt))
4794 return false;
4795 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4796}
4797
4798/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4799/// operand of a vector shift right operation. For a shift opcode, the value
4800/// is positive, but for an intrinsic the value count must be negative. The
4801/// absolute value must be in the range:
4802/// 1 <= |Value| <= ElementBits for a right shift; or
4803/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004804static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004805 int64_t &Cnt) {
4806 assert(VT.isVector() && "vector shift count is not a vector type");
4807 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4808 if (! getVShiftImm(Op, ElementBits, Cnt))
4809 return false;
4810 if (isIntrinsic)
4811 Cnt = -Cnt;
4812 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4813}
4814
4815/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4816static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4817 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4818 switch (IntNo) {
4819 default:
4820 // Don't do anything for most intrinsics.
4821 break;
4822
4823 // Vector shifts: check for immediate versions and lower them.
4824 // Note: This is done during DAG combining instead of DAG legalizing because
4825 // the build_vectors for 64-bit vector element shift counts are generally
4826 // not legal, and it is hard to see their values after they get legalized to
4827 // loads from a constant pool.
4828 case Intrinsic::arm_neon_vshifts:
4829 case Intrinsic::arm_neon_vshiftu:
4830 case Intrinsic::arm_neon_vshiftls:
4831 case Intrinsic::arm_neon_vshiftlu:
4832 case Intrinsic::arm_neon_vshiftn:
4833 case Intrinsic::arm_neon_vrshifts:
4834 case Intrinsic::arm_neon_vrshiftu:
4835 case Intrinsic::arm_neon_vrshiftn:
4836 case Intrinsic::arm_neon_vqshifts:
4837 case Intrinsic::arm_neon_vqshiftu:
4838 case Intrinsic::arm_neon_vqshiftsu:
4839 case Intrinsic::arm_neon_vqshiftns:
4840 case Intrinsic::arm_neon_vqshiftnu:
4841 case Intrinsic::arm_neon_vqshiftnsu:
4842 case Intrinsic::arm_neon_vqrshiftns:
4843 case Intrinsic::arm_neon_vqrshiftnu:
4844 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004846 int64_t Cnt;
4847 unsigned VShiftOpc = 0;
4848
4849 switch (IntNo) {
4850 case Intrinsic::arm_neon_vshifts:
4851 case Intrinsic::arm_neon_vshiftu:
4852 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4853 VShiftOpc = ARMISD::VSHL;
4854 break;
4855 }
4856 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4857 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4858 ARMISD::VSHRs : ARMISD::VSHRu);
4859 break;
4860 }
4861 return SDValue();
4862
4863 case Intrinsic::arm_neon_vshiftls:
4864 case Intrinsic::arm_neon_vshiftlu:
4865 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4866 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004867 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004868
4869 case Intrinsic::arm_neon_vrshifts:
4870 case Intrinsic::arm_neon_vrshiftu:
4871 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4872 break;
4873 return SDValue();
4874
4875 case Intrinsic::arm_neon_vqshifts:
4876 case Intrinsic::arm_neon_vqshiftu:
4877 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4878 break;
4879 return SDValue();
4880
4881 case Intrinsic::arm_neon_vqshiftsu:
4882 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4883 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004884 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004885
4886 case Intrinsic::arm_neon_vshiftn:
4887 case Intrinsic::arm_neon_vrshiftn:
4888 case Intrinsic::arm_neon_vqshiftns:
4889 case Intrinsic::arm_neon_vqshiftnu:
4890 case Intrinsic::arm_neon_vqshiftnsu:
4891 case Intrinsic::arm_neon_vqrshiftns:
4892 case Intrinsic::arm_neon_vqrshiftnu:
4893 case Intrinsic::arm_neon_vqrshiftnsu:
4894 // Narrowing shifts require an immediate right shift.
4895 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4896 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004897 llvm_unreachable("invalid shift count for narrowing vector shift "
4898 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004899
4900 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004901 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004902 }
4903
4904 switch (IntNo) {
4905 case Intrinsic::arm_neon_vshifts:
4906 case Intrinsic::arm_neon_vshiftu:
4907 // Opcode already set above.
4908 break;
4909 case Intrinsic::arm_neon_vshiftls:
4910 case Intrinsic::arm_neon_vshiftlu:
4911 if (Cnt == VT.getVectorElementType().getSizeInBits())
4912 VShiftOpc = ARMISD::VSHLLi;
4913 else
4914 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4915 ARMISD::VSHLLs : ARMISD::VSHLLu);
4916 break;
4917 case Intrinsic::arm_neon_vshiftn:
4918 VShiftOpc = ARMISD::VSHRN; break;
4919 case Intrinsic::arm_neon_vrshifts:
4920 VShiftOpc = ARMISD::VRSHRs; break;
4921 case Intrinsic::arm_neon_vrshiftu:
4922 VShiftOpc = ARMISD::VRSHRu; break;
4923 case Intrinsic::arm_neon_vrshiftn:
4924 VShiftOpc = ARMISD::VRSHRN; break;
4925 case Intrinsic::arm_neon_vqshifts:
4926 VShiftOpc = ARMISD::VQSHLs; break;
4927 case Intrinsic::arm_neon_vqshiftu:
4928 VShiftOpc = ARMISD::VQSHLu; break;
4929 case Intrinsic::arm_neon_vqshiftsu:
4930 VShiftOpc = ARMISD::VQSHLsu; break;
4931 case Intrinsic::arm_neon_vqshiftns:
4932 VShiftOpc = ARMISD::VQSHRNs; break;
4933 case Intrinsic::arm_neon_vqshiftnu:
4934 VShiftOpc = ARMISD::VQSHRNu; break;
4935 case Intrinsic::arm_neon_vqshiftnsu:
4936 VShiftOpc = ARMISD::VQSHRNsu; break;
4937 case Intrinsic::arm_neon_vqrshiftns:
4938 VShiftOpc = ARMISD::VQRSHRNs; break;
4939 case Intrinsic::arm_neon_vqrshiftnu:
4940 VShiftOpc = ARMISD::VQRSHRNu; break;
4941 case Intrinsic::arm_neon_vqrshiftnsu:
4942 VShiftOpc = ARMISD::VQRSHRNsu; break;
4943 }
4944
4945 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004946 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004947 }
4948
4949 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004950 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004951 int64_t Cnt;
4952 unsigned VShiftOpc = 0;
4953
4954 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4955 VShiftOpc = ARMISD::VSLI;
4956 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4957 VShiftOpc = ARMISD::VSRI;
4958 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004959 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004960 }
4961
4962 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4963 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004965 }
4966
4967 case Intrinsic::arm_neon_vqrshifts:
4968 case Intrinsic::arm_neon_vqrshiftu:
4969 // No immediate versions of these to check for.
4970 break;
4971 }
4972
4973 return SDValue();
4974}
4975
4976/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4977/// lowers them. As with the vector shift intrinsics, this is done during DAG
4978/// combining instead of DAG legalizing because the build_vectors for 64-bit
4979/// vector element shift counts are generally not legal, and it is hard to see
4980/// their values after they get legalized to loads from a constant pool.
4981static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4982 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004983 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004984
4985 // Nothing to be done for scalar shifts.
4986 if (! VT.isVector())
4987 return SDValue();
4988
4989 assert(ST->hasNEON() && "unexpected vector shift");
4990 int64_t Cnt;
4991
4992 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004993 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004994
4995 case ISD::SHL:
4996 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4997 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004999 break;
5000
5001 case ISD::SRA:
5002 case ISD::SRL:
5003 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5004 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5005 ARMISD::VSHRs : ARMISD::VSHRu);
5006 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005008 }
5009 }
5010 return SDValue();
5011}
5012
5013/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5014/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5015static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5016 const ARMSubtarget *ST) {
5017 SDValue N0 = N->getOperand(0);
5018
5019 // Check for sign- and zero-extensions of vector extract operations of 8-
5020 // and 16-bit vector elements. NEON supports these directly. They are
5021 // handled during DAG combining because type legalization will promote them
5022 // to 32-bit types and it is messy to recognize the operations after that.
5023 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5024 SDValue Vec = N0.getOperand(0);
5025 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005026 EVT VT = N->getValueType(0);
5027 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005028 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5029
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 if (VT == MVT::i32 &&
5031 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005032 TLI.isTypeLegal(Vec.getValueType()) &&
5033 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005034
5035 unsigned Opc = 0;
5036 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005037 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005038 case ISD::SIGN_EXTEND:
5039 Opc = ARMISD::VGETLANEs;
5040 break;
5041 case ISD::ZERO_EXTEND:
5042 case ISD::ANY_EXTEND:
5043 Opc = ARMISD::VGETLANEu;
5044 break;
5045 }
5046 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5047 }
5048 }
5049
5050 return SDValue();
5051}
5052
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005053/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5054/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5055static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5056 const ARMSubtarget *ST) {
5057 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005058 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005059 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5060 // a NaN; only do the transformation when it matches that behavior.
5061
5062 // For now only do this when using NEON for FP operations; if using VFP, it
5063 // is not obvious that the benefit outweighs the cost of switching to the
5064 // NEON pipeline.
5065 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5066 N->getValueType(0) != MVT::f32)
5067 return SDValue();
5068
5069 SDValue CondLHS = N->getOperand(0);
5070 SDValue CondRHS = N->getOperand(1);
5071 SDValue LHS = N->getOperand(2);
5072 SDValue RHS = N->getOperand(3);
5073 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5074
5075 unsigned Opcode = 0;
5076 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005077 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005078 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005079 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005080 IsReversed = true ; // x CC y ? y : x
5081 } else {
5082 return SDValue();
5083 }
5084
Bob Wilsone742bb52010-02-24 22:15:53 +00005085 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005086 switch (CC) {
5087 default: break;
5088 case ISD::SETOLT:
5089 case ISD::SETOLE:
5090 case ISD::SETLT:
5091 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005092 case ISD::SETULT:
5093 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005094 // If LHS is NaN, an ordered comparison will be false and the result will
5095 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5096 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5097 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5098 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5099 break;
5100 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5101 // will return -0, so vmin can only be used for unsafe math or if one of
5102 // the operands is known to be nonzero.
5103 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5104 !UnsafeFPMath &&
5105 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5106 break;
5107 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005108 break;
5109
5110 case ISD::SETOGT:
5111 case ISD::SETOGE:
5112 case ISD::SETGT:
5113 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005114 case ISD::SETUGT:
5115 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005116 // If LHS is NaN, an ordered comparison will be false and the result will
5117 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5118 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5119 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5120 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5121 break;
5122 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5123 // will return +0, so vmax can only be used for unsafe math or if one of
5124 // the operands is known to be nonzero.
5125 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5126 !UnsafeFPMath &&
5127 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5128 break;
5129 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005130 break;
5131 }
5132
5133 if (!Opcode)
5134 return SDValue();
5135 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5136}
5137
Dan Gohman475871a2008-07-27 21:46:04 +00005138SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005139 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005140 switch (N->getOpcode()) {
5141 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005142 case ISD::ADD: return PerformADDCombine(N, DCI);
5143 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005144 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005145 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005146 case ISD::AND: return PerformANDCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005147 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005148 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5149 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005150 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005151 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005152 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005153 case ISD::SHL:
5154 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005155 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005156 case ISD::SIGN_EXTEND:
5157 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005158 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5159 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005160 }
Dan Gohman475871a2008-07-27 21:46:04 +00005161 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005162}
5163
Bill Wendlingaf566342009-08-15 21:21:19 +00005164bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005165 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005166 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005167
5168 switch (VT.getSimpleVT().SimpleTy) {
5169 default:
5170 return false;
5171 case MVT::i8:
5172 case MVT::i16:
5173 case MVT::i32:
5174 return true;
5175 // FIXME: VLD1 etc with standard alignment is legal.
5176 }
5177}
5178
Evan Chenge6c835f2009-08-14 20:09:37 +00005179static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5180 if (V < 0)
5181 return false;
5182
5183 unsigned Scale = 1;
5184 switch (VT.getSimpleVT().SimpleTy) {
5185 default: return false;
5186 case MVT::i1:
5187 case MVT::i8:
5188 // Scale == 1;
5189 break;
5190 case MVT::i16:
5191 // Scale == 2;
5192 Scale = 2;
5193 break;
5194 case MVT::i32:
5195 // Scale == 4;
5196 Scale = 4;
5197 break;
5198 }
5199
5200 if ((V & (Scale - 1)) != 0)
5201 return false;
5202 V /= Scale;
5203 return V == (V & ((1LL << 5) - 1));
5204}
5205
5206static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5207 const ARMSubtarget *Subtarget) {
5208 bool isNeg = false;
5209 if (V < 0) {
5210 isNeg = true;
5211 V = - V;
5212 }
5213
5214 switch (VT.getSimpleVT().SimpleTy) {
5215 default: return false;
5216 case MVT::i1:
5217 case MVT::i8:
5218 case MVT::i16:
5219 case MVT::i32:
5220 // + imm12 or - imm8
5221 if (isNeg)
5222 return V == (V & ((1LL << 8) - 1));
5223 return V == (V & ((1LL << 12) - 1));
5224 case MVT::f32:
5225 case MVT::f64:
5226 // Same as ARM mode. FIXME: NEON?
5227 if (!Subtarget->hasVFP2())
5228 return false;
5229 if ((V & 3) != 0)
5230 return false;
5231 V >>= 2;
5232 return V == (V & ((1LL << 8) - 1));
5233 }
5234}
5235
Evan Chengb01fad62007-03-12 23:30:29 +00005236/// isLegalAddressImmediate - Return true if the integer value can be used
5237/// as the offset of the target addressing mode for load / store of the
5238/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005239static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005240 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005241 if (V == 0)
5242 return true;
5243
Evan Cheng65011532009-03-09 19:15:00 +00005244 if (!VT.isSimple())
5245 return false;
5246
Evan Chenge6c835f2009-08-14 20:09:37 +00005247 if (Subtarget->isThumb1Only())
5248 return isLegalT1AddressImmediate(V, VT);
5249 else if (Subtarget->isThumb2())
5250 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005251
Evan Chenge6c835f2009-08-14 20:09:37 +00005252 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005253 if (V < 0)
5254 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005256 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 case MVT::i1:
5258 case MVT::i8:
5259 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005260 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005261 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005263 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005264 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 case MVT::f32:
5266 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005267 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005268 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005269 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005270 return false;
5271 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005272 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005273 }
Evan Chenga8e29892007-01-19 07:51:42 +00005274}
5275
Evan Chenge6c835f2009-08-14 20:09:37 +00005276bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5277 EVT VT) const {
5278 int Scale = AM.Scale;
5279 if (Scale < 0)
5280 return false;
5281
5282 switch (VT.getSimpleVT().SimpleTy) {
5283 default: return false;
5284 case MVT::i1:
5285 case MVT::i8:
5286 case MVT::i16:
5287 case MVT::i32:
5288 if (Scale == 1)
5289 return true;
5290 // r + r << imm
5291 Scale = Scale & ~1;
5292 return Scale == 2 || Scale == 4 || Scale == 8;
5293 case MVT::i64:
5294 // r + r
5295 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5296 return true;
5297 return false;
5298 case MVT::isVoid:
5299 // Note, we allow "void" uses (basically, uses that aren't loads or
5300 // stores), because arm allows folding a scale into many arithmetic
5301 // operations. This should be made more precise and revisited later.
5302
5303 // Allow r << imm, but the imm has to be a multiple of two.
5304 if (Scale & 1) return false;
5305 return isPowerOf2_32(Scale);
5306 }
5307}
5308
Chris Lattner37caf8c2007-04-09 23:33:39 +00005309/// isLegalAddressingMode - Return true if the addressing mode represented
5310/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005311bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005312 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005313 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005314 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005315 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005316
Chris Lattner37caf8c2007-04-09 23:33:39 +00005317 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005318 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005319 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005320
Chris Lattner37caf8c2007-04-09 23:33:39 +00005321 switch (AM.Scale) {
5322 case 0: // no scale reg, must be "r+i" or "r", or "i".
5323 break;
5324 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005325 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005326 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005327 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005328 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005329 // ARM doesn't support any R+R*scale+imm addr modes.
5330 if (AM.BaseOffs)
5331 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005332
Bob Wilson2c7dab12009-04-08 17:55:28 +00005333 if (!VT.isSimple())
5334 return false;
5335
Evan Chenge6c835f2009-08-14 20:09:37 +00005336 if (Subtarget->isThumb2())
5337 return isLegalT2ScaledAddressingMode(AM, VT);
5338
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005339 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005341 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 case MVT::i1:
5343 case MVT::i8:
5344 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005345 if (Scale < 0) Scale = -Scale;
5346 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005347 return true;
5348 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005349 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005351 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005352 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005353 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005354 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005355 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005356
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005358 // Note, we allow "void" uses (basically, uses that aren't loads or
5359 // stores), because arm allows folding a scale into many arithmetic
5360 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005361
Chris Lattner37caf8c2007-04-09 23:33:39 +00005362 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005363 if (Scale & 1) return false;
5364 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005365 }
5366 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005367 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005368 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005369}
5370
Evan Cheng77e47512009-11-11 19:05:52 +00005371/// isLegalICmpImmediate - Return true if the specified immediate is legal
5372/// icmp immediate, that is the target has icmp instructions which can compare
5373/// a register against the immediate without having to materialize the
5374/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005375bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005376 if (!Subtarget->isThumb())
5377 return ARM_AM::getSOImmVal(Imm) != -1;
5378 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005379 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005380 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005381}
5382
Owen Andersone50ed302009-08-10 22:56:29 +00005383static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005384 bool isSEXTLoad, SDValue &Base,
5385 SDValue &Offset, bool &isInc,
5386 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005387 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5388 return false;
5389
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005391 // AddressingMode 3
5392 Base = Ptr->getOperand(0);
5393 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005394 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005395 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005396 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005397 isInc = false;
5398 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5399 return true;
5400 }
5401 }
5402 isInc = (Ptr->getOpcode() == ISD::ADD);
5403 Offset = Ptr->getOperand(1);
5404 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005406 // AddressingMode 2
5407 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005408 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005409 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005410 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005411 isInc = false;
5412 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5413 Base = Ptr->getOperand(0);
5414 return true;
5415 }
5416 }
5417
5418 if (Ptr->getOpcode() == ISD::ADD) {
5419 isInc = true;
5420 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5421 if (ShOpcVal != ARM_AM::no_shift) {
5422 Base = Ptr->getOperand(1);
5423 Offset = Ptr->getOperand(0);
5424 } else {
5425 Base = Ptr->getOperand(0);
5426 Offset = Ptr->getOperand(1);
5427 }
5428 return true;
5429 }
5430
5431 isInc = (Ptr->getOpcode() == ISD::ADD);
5432 Base = Ptr->getOperand(0);
5433 Offset = Ptr->getOperand(1);
5434 return true;
5435 }
5436
Jim Grosbache5165492009-11-09 00:11:35 +00005437 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005438 return false;
5439}
5440
Owen Andersone50ed302009-08-10 22:56:29 +00005441static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005442 bool isSEXTLoad, SDValue &Base,
5443 SDValue &Offset, bool &isInc,
5444 SelectionDAG &DAG) {
5445 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5446 return false;
5447
5448 Base = Ptr->getOperand(0);
5449 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5450 int RHSC = (int)RHS->getZExtValue();
5451 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5452 assert(Ptr->getOpcode() == ISD::ADD);
5453 isInc = false;
5454 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5455 return true;
5456 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5457 isInc = Ptr->getOpcode() == ISD::ADD;
5458 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5459 return true;
5460 }
5461 }
5462
5463 return false;
5464}
5465
Evan Chenga8e29892007-01-19 07:51:42 +00005466/// getPreIndexedAddressParts - returns true by value, base pointer and
5467/// offset pointer and addressing mode by reference if the node's address
5468/// can be legally represented as pre-indexed load / store address.
5469bool
Dan Gohman475871a2008-07-27 21:46:04 +00005470ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5471 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005472 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005473 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005474 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005475 return false;
5476
Owen Andersone50ed302009-08-10 22:56:29 +00005477 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005479 bool isSEXTLoad = false;
5480 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5481 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005482 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005483 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5484 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5485 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005486 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005487 } else
5488 return false;
5489
5490 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005491 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005492 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005493 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5494 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005495 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005496 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005497 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005498 if (!isLegal)
5499 return false;
5500
5501 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5502 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005503}
5504
5505/// getPostIndexedAddressParts - returns true by value, base pointer and
5506/// offset pointer and addressing mode by reference if this node can be
5507/// combined with a load / store to form a post-indexed load / store.
5508bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005509 SDValue &Base,
5510 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005511 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005512 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005513 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005514 return false;
5515
Owen Andersone50ed302009-08-10 22:56:29 +00005516 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005517 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005518 bool isSEXTLoad = false;
5519 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005520 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005521 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005522 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5523 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005524 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005525 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005526 } else
5527 return false;
5528
5529 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005530 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005531 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005532 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005533 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005534 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005535 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5536 isInc, DAG);
5537 if (!isLegal)
5538 return false;
5539
Evan Cheng28dad2a2010-05-18 21:31:17 +00005540 if (Ptr != Base) {
5541 // Swap base ptr and offset to catch more post-index load / store when
5542 // it's legal. In Thumb2 mode, offset must be an immediate.
5543 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5544 !Subtarget->isThumb2())
5545 std::swap(Base, Offset);
5546
5547 // Post-indexed load / store update the base pointer.
5548 if (Ptr != Base)
5549 return false;
5550 }
5551
Evan Chenge88d5ce2009-07-02 07:28:31 +00005552 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5553 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005554}
5555
Dan Gohman475871a2008-07-27 21:46:04 +00005556void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005557 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005558 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005559 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005560 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005561 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005562 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005563 switch (Op.getOpcode()) {
5564 default: break;
5565 case ARMISD::CMOV: {
5566 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005567 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005568 if (KnownZero == 0 && KnownOne == 0) return;
5569
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005570 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005571 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5572 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005573 KnownZero &= KnownZeroRHS;
5574 KnownOne &= KnownOneRHS;
5575 return;
5576 }
5577 }
5578}
5579
5580//===----------------------------------------------------------------------===//
5581// ARM Inline Assembly Support
5582//===----------------------------------------------------------------------===//
5583
5584/// getConstraintType - Given a constraint letter, return the type of
5585/// constraint it is for this target.
5586ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005587ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5588 if (Constraint.size() == 1) {
5589 switch (Constraint[0]) {
5590 default: break;
5591 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005592 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005593 }
Evan Chenga8e29892007-01-19 07:51:42 +00005594 }
Chris Lattner4234f572007-03-25 02:14:49 +00005595 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005596}
5597
John Thompson44ab89e2010-10-29 17:29:13 +00005598/// Examine constraint type and operand type and determine a weight value.
5599/// This object must already have been set up with the operand type
5600/// and the current alternative constraint selected.
5601TargetLowering::ConstraintWeight
5602ARMTargetLowering::getSingleConstraintMatchWeight(
5603 AsmOperandInfo &info, const char *constraint) const {
5604 ConstraintWeight weight = CW_Invalid;
5605 Value *CallOperandVal = info.CallOperandVal;
5606 // If we don't have a value, we can't do a match,
5607 // but allow it at the lowest weight.
5608 if (CallOperandVal == NULL)
5609 return CW_Default;
5610 const Type *type = CallOperandVal->getType();
5611 // Look at the constraint type.
5612 switch (*constraint) {
5613 default:
5614 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5615 break;
5616 case 'l':
5617 if (type->isIntegerTy()) {
5618 if (Subtarget->isThumb())
5619 weight = CW_SpecificReg;
5620 else
5621 weight = CW_Register;
5622 }
5623 break;
5624 case 'w':
5625 if (type->isFloatingPointTy())
5626 weight = CW_Register;
5627 break;
5628 }
5629 return weight;
5630}
5631
Bob Wilson2dc4f542009-03-20 22:42:55 +00005632std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005633ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005634 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005635 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005636 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005637 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005638 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005639 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005640 return std::make_pair(0U, ARM::tGPRRegisterClass);
5641 else
5642 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005643 case 'r':
5644 return std::make_pair(0U, ARM::GPRRegisterClass);
5645 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005647 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005648 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005649 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005650 if (VT.getSizeInBits() == 128)
5651 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005652 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005653 }
5654 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005655 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005656 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005657
Evan Chenga8e29892007-01-19 07:51:42 +00005658 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5659}
5660
5661std::vector<unsigned> ARMTargetLowering::
5662getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005663 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005664 if (Constraint.size() != 1)
5665 return std::vector<unsigned>();
5666
5667 switch (Constraint[0]) { // GCC ARM Constraint Letters
5668 default: break;
5669 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005670 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5671 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5672 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005673 case 'r':
5674 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5675 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5676 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5677 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005678 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005680 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5681 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5682 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5683 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5684 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5685 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5686 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5687 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005688 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005689 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5690 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5691 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5692 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005693 if (VT.getSizeInBits() == 128)
5694 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5695 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005696 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005697 }
5698
5699 return std::vector<unsigned>();
5700}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005701
5702/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5703/// vector. If it is invalid, don't add anything to Ops.
5704void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5705 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005706 std::vector<SDValue>&Ops,
5707 SelectionDAG &DAG) const {
5708 SDValue Result(0, 0);
5709
5710 switch (Constraint) {
5711 default: break;
5712 case 'I': case 'J': case 'K': case 'L':
5713 case 'M': case 'N': case 'O':
5714 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5715 if (!C)
5716 return;
5717
5718 int64_t CVal64 = C->getSExtValue();
5719 int CVal = (int) CVal64;
5720 // None of these constraints allow values larger than 32 bits. Check
5721 // that the value fits in an int.
5722 if (CVal != CVal64)
5723 return;
5724
5725 switch (Constraint) {
5726 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005727 if (Subtarget->isThumb1Only()) {
5728 // This must be a constant between 0 and 255, for ADD
5729 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005730 if (CVal >= 0 && CVal <= 255)
5731 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005732 } else if (Subtarget->isThumb2()) {
5733 // A constant that can be used as an immediate value in a
5734 // data-processing instruction.
5735 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5736 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005737 } else {
5738 // A constant that can be used as an immediate value in a
5739 // data-processing instruction.
5740 if (ARM_AM::getSOImmVal(CVal) != -1)
5741 break;
5742 }
5743 return;
5744
5745 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005746 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005747 // This must be a constant between -255 and -1, for negated ADD
5748 // immediates. This can be used in GCC with an "n" modifier that
5749 // prints the negated value, for use with SUB instructions. It is
5750 // not useful otherwise but is implemented for compatibility.
5751 if (CVal >= -255 && CVal <= -1)
5752 break;
5753 } else {
5754 // This must be a constant between -4095 and 4095. It is not clear
5755 // what this constraint is intended for. Implemented for
5756 // compatibility with GCC.
5757 if (CVal >= -4095 && CVal <= 4095)
5758 break;
5759 }
5760 return;
5761
5762 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005763 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005764 // A 32-bit value where only one byte has a nonzero value. Exclude
5765 // zero to match GCC. This constraint is used by GCC internally for
5766 // constants that can be loaded with a move/shift combination.
5767 // It is not useful otherwise but is implemented for compatibility.
5768 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5769 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005770 } else if (Subtarget->isThumb2()) {
5771 // A constant whose bitwise inverse can be used as an immediate
5772 // value in a data-processing instruction. This can be used in GCC
5773 // with a "B" modifier that prints the inverted value, for use with
5774 // BIC and MVN instructions. It is not useful otherwise but is
5775 // implemented for compatibility.
5776 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5777 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005778 } else {
5779 // A constant whose bitwise inverse can be used as an immediate
5780 // value in a data-processing instruction. This can be used in GCC
5781 // with a "B" modifier that prints the inverted value, for use with
5782 // BIC and MVN instructions. It is not useful otherwise but is
5783 // implemented for compatibility.
5784 if (ARM_AM::getSOImmVal(~CVal) != -1)
5785 break;
5786 }
5787 return;
5788
5789 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005790 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005791 // This must be a constant between -7 and 7,
5792 // for 3-operand ADD/SUB immediate instructions.
5793 if (CVal >= -7 && CVal < 7)
5794 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005795 } else if (Subtarget->isThumb2()) {
5796 // A constant whose negation can be used as an immediate value in a
5797 // data-processing instruction. This can be used in GCC with an "n"
5798 // modifier that prints the negated value, for use with SUB
5799 // instructions. It is not useful otherwise but is implemented for
5800 // compatibility.
5801 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5802 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005803 } else {
5804 // A constant whose negation can be used as an immediate value in a
5805 // data-processing instruction. This can be used in GCC with an "n"
5806 // modifier that prints the negated value, for use with SUB
5807 // instructions. It is not useful otherwise but is implemented for
5808 // compatibility.
5809 if (ARM_AM::getSOImmVal(-CVal) != -1)
5810 break;
5811 }
5812 return;
5813
5814 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005815 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005816 // This must be a multiple of 4 between 0 and 1020, for
5817 // ADD sp + immediate.
5818 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5819 break;
5820 } else {
5821 // A power of two or a constant between 0 and 32. This is used in
5822 // GCC for the shift amount on shifted register operands, but it is
5823 // useful in general for any shift amounts.
5824 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5825 break;
5826 }
5827 return;
5828
5829 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005830 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005831 // This must be a constant between 0 and 31, for shift amounts.
5832 if (CVal >= 0 && CVal <= 31)
5833 break;
5834 }
5835 return;
5836
5837 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005838 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005839 // This must be a multiple of 4 between -508 and 508, for
5840 // ADD/SUB sp = sp + immediate.
5841 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5842 break;
5843 }
5844 return;
5845 }
5846 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5847 break;
5848 }
5849
5850 if (Result.getNode()) {
5851 Ops.push_back(Result);
5852 return;
5853 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005854 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005855}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005856
5857bool
5858ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5859 // The ARM target isn't yet aware of offsets.
5860 return false;
5861}
Evan Cheng39382422009-10-28 01:44:26 +00005862
5863int ARM::getVFPf32Imm(const APFloat &FPImm) {
5864 APInt Imm = FPImm.bitcastToAPInt();
5865 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5866 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5867 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5868
5869 // We can handle 4 bits of mantissa.
5870 // mantissa = (16+UInt(e:f:g:h))/16.
5871 if (Mantissa & 0x7ffff)
5872 return -1;
5873 Mantissa >>= 19;
5874 if ((Mantissa & 0xf) != Mantissa)
5875 return -1;
5876
5877 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5878 if (Exp < -3 || Exp > 4)
5879 return -1;
5880 Exp = ((Exp+3) & 0x7) ^ 4;
5881
5882 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5883}
5884
5885int ARM::getVFPf64Imm(const APFloat &FPImm) {
5886 APInt Imm = FPImm.bitcastToAPInt();
5887 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5888 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5889 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5890
5891 // We can handle 4 bits of mantissa.
5892 // mantissa = (16+UInt(e:f:g:h))/16.
5893 if (Mantissa & 0xffffffffffffLL)
5894 return -1;
5895 Mantissa >>= 48;
5896 if ((Mantissa & 0xf) != Mantissa)
5897 return -1;
5898
5899 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5900 if (Exp < -3 || Exp > 4)
5901 return -1;
5902 Exp = ((Exp+3) & 0x7) ^ 4;
5903
5904 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5905}
5906
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005907bool ARM::isBitFieldInvertedMask(unsigned v) {
5908 if (v == 0xffffffff)
5909 return 0;
5910 // there can be 1's on either or both "outsides", all the "inside"
5911 // bits must be 0's
5912 unsigned int lsb = 0, msb = 31;
5913 while (v & (1 << msb)) --msb;
5914 while (v & (1 << lsb)) ++lsb;
5915 for (unsigned int i = lsb; i <= msb; ++i) {
5916 if (v & (1 << i))
5917 return 0;
5918 }
5919 return 1;
5920}
5921
Evan Cheng39382422009-10-28 01:44:26 +00005922/// isFPImmLegal - Returns true if the target can instruction select the
5923/// specified FP immediate natively. If false, the legalizer will
5924/// materialize the FP immediate as a load from a constant pool.
5925bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5926 if (!Subtarget->hasVFP3())
5927 return false;
5928 if (VT == MVT::f32)
5929 return ARM::getVFPf32Imm(Imm) != -1;
5930 if (VT == MVT::f64)
5931 return ARM::getVFPf64Imm(Imm) != -1;
5932 return false;
5933}
Bob Wilson65ffec42010-09-21 17:56:22 +00005934
5935/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5936/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5937/// specified in the intrinsic calls.
5938bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5939 const CallInst &I,
5940 unsigned Intrinsic) const {
5941 switch (Intrinsic) {
5942 case Intrinsic::arm_neon_vld1:
5943 case Intrinsic::arm_neon_vld2:
5944 case Intrinsic::arm_neon_vld3:
5945 case Intrinsic::arm_neon_vld4:
5946 case Intrinsic::arm_neon_vld2lane:
5947 case Intrinsic::arm_neon_vld3lane:
5948 case Intrinsic::arm_neon_vld4lane: {
5949 Info.opc = ISD::INTRINSIC_W_CHAIN;
5950 // Conservatively set memVT to the entire set of vectors loaded.
5951 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5952 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5953 Info.ptrVal = I.getArgOperand(0);
5954 Info.offset = 0;
5955 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5956 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5957 Info.vol = false; // volatile loads with NEON intrinsics not supported
5958 Info.readMem = true;
5959 Info.writeMem = false;
5960 return true;
5961 }
5962 case Intrinsic::arm_neon_vst1:
5963 case Intrinsic::arm_neon_vst2:
5964 case Intrinsic::arm_neon_vst3:
5965 case Intrinsic::arm_neon_vst4:
5966 case Intrinsic::arm_neon_vst2lane:
5967 case Intrinsic::arm_neon_vst3lane:
5968 case Intrinsic::arm_neon_vst4lane: {
5969 Info.opc = ISD::INTRINSIC_VOID;
5970 // Conservatively set memVT to the entire set of vectors stored.
5971 unsigned NumElts = 0;
5972 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5973 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5974 if (!ArgTy->isVectorTy())
5975 break;
5976 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5977 }
5978 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5979 Info.ptrVal = I.getArgOperand(0);
5980 Info.offset = 0;
5981 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5982 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5983 Info.vol = false; // volatile stores with NEON intrinsics not supported
5984 Info.readMem = false;
5985 Info.writeMem = true;
5986 return true;
5987 }
5988 default:
5989 break;
5990 }
5991
5992 return false;
5993}