blob: d327ffa5b753cb4779f38cd42acfe27ace0c23e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020067static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020071static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103072static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020073static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020074#ifdef CONFIG_SND_HDA_PATCH_LOADER
75static char *patch[SNDRV_CARDS];
76#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010077#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020078static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010079 CONFIG_SND_HDA_INPUT_BEEP_MODE};
80#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Takashi Iwai5aba4f82008-01-07 15:16:37 +010082module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010084module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(enable, bool, NULL, 0444);
87MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
88module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020091MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020092 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020093module_param_array(bdl_pos_adj, int, NULL, 0644);
94MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010095module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010096MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010097module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010098MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +020099module_param_array(jackpoll_ms, int, NULL, 0444);
100MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100101module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200102MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
103 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100104module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100105MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200106#ifdef CONFIG_SND_HDA_PATCH_LOADER
107module_param_array(patch, charp, NULL, 0444);
108MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
109#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100110#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200111module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100112MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200113 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100115
Takashi Iwai83012a72012-08-24 18:38:08 +0200116#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200117static int param_set_xint(const char *val, const struct kernel_param *kp);
118static struct kernel_param_ops param_ops_xint = {
119 .set = param_set_xint,
120 .get = param_get_int,
121};
122#define param_check_xint param_check_int
123
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100124static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200125module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100126MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
127 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Takashi Iwaidee1b662007-08-13 16:10:30 +0200129/* reset the HD-audio controller in power save mode.
130 * this may give more power-saving, but will take longer time to
131 * wake up.
132 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030133static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134module_param(power_save_controller, bool, 0644);
135MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200136#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200137
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100138static int align_buffer_size = -1;
139module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500140MODULE_PARM_DESC(align_buffer_size,
141 "Force buffer and period sizes to be multiple of 128 bytes.");
142
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200143#ifdef CONFIG_X86
144static bool hda_snoop = true;
145module_param_named(snoop, hda_snoop, bool, 0444);
146MODULE_PARM_DESC(snoop, "Enable/disable snooping");
147#define azx_snoop(chip) (chip)->snoop
148#else
149#define hda_snoop true
150#define azx_snoop(chip) true
151#endif
152
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154MODULE_LICENSE("GPL");
155MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
156 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700157 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200158 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100159 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100160 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100161 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700162 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800163 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700164 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800165 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700166 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800167 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700168 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100169 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200170 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200171 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200172 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200173 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200174 "{ATI, RS780},"
175 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100176 "{ATI, RV630},"
177 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100178 "{ATI, RV670},"
179 "{ATI, RV635},"
180 "{ATI, RV620},"
181 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200182 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200183 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200184 "{SiS, SIS966},"
185 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186MODULE_DESCRIPTION("Intel HDA driver");
187
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200188#ifdef CONFIG_SND_VERBOSE_PRINTK
189#define SFX /* nop */
190#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200193
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200194#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
195#ifdef CONFIG_SND_HDA_CODEC_HDMI
196#define SUPPORT_VGA_SWITCHEROO
197#endif
198#endif
199
200
Takashi Iwaicb53c622007-08-10 17:21:45 +0200201/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * registers
203 */
204#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200205#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
206#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
207#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
208#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
209#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define ICH6_REG_VMIN 0x02
211#define ICH6_REG_VMAJ 0x03
212#define ICH6_REG_OUTPAY 0x04
213#define ICH6_REG_INPAY 0x06
214#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200215#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200216#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
217#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define ICH6_REG_WAKEEN 0x0c
219#define ICH6_REG_STATESTS 0x0e
220#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_INTCTL 0x20
223#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200224#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200225#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
226#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_CORBLBASE 0x40
228#define ICH6_REG_CORBUBASE 0x44
229#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_REG_CORBRP 0x4a
231#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
234#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#define ICH6_REG_CORBSIZE 0x4e
238
239#define ICH6_REG_RIRBLBASE 0x50
240#define ICH6_REG_RIRBUBASE 0x54
241#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243#define ICH6_REG_RINTCNT 0x5a
244#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200245#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
246#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
247#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
250#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#define ICH6_REG_RIRBSIZE 0x5e
252
253#define ICH6_REG_IC 0x60
254#define ICH6_REG_IR 0x64
255#define ICH6_REG_IRS 0x68
256#define ICH6_IRS_VALID (1<<1)
257#define ICH6_IRS_BUSY (1<<0)
258
259#define ICH6_REG_DPLBASE 0x70
260#define ICH6_REG_DPUBASE 0x74
261#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
262
263/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
264enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
265
266/* stream register offsets from stream base */
267#define ICH6_REG_SD_CTL 0x00
268#define ICH6_REG_SD_STS 0x03
269#define ICH6_REG_SD_LPIB 0x04
270#define ICH6_REG_SD_CBL 0x08
271#define ICH6_REG_SD_LVI 0x0c
272#define ICH6_REG_SD_FIFOW 0x0e
273#define ICH6_REG_SD_FIFOSIZE 0x10
274#define ICH6_REG_SD_FORMAT 0x12
275#define ICH6_REG_SD_BDLPL 0x18
276#define ICH6_REG_SD_BDLPU 0x1c
277
278/* PCI space */
279#define ICH6_PCIREG_TCSEL 0x44
280
281/*
282 * other constants
283 */
284
285/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200286/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200287#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ICH6_NUM_PLAYBACK 4
289
290/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ULI_NUM_PLAYBACK 6
293
Felix Kuehling778b6e12006-05-17 11:22:21 +0200294/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200295#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200296#define ATIHDMI_NUM_PLAYBACK 1
297
Kailang Yangf2690022008-05-27 11:44:55 +0200298/* TERA has 4 playback and 3 capture */
299#define TERA_NUM_CAPTURE 3
300#define TERA_NUM_PLAYBACK 4
301
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200302/* this number is statically defined for simplicity */
303#define MAX_AZX_DEV 16
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100306#define BDL_SIZE 4096
307#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
308#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max buffer size - no h/w limit, you can increase as you like */
310#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/* RIRB int mask: overrun[2], response[0] */
313#define RIRB_INT_RESPONSE 0x01
314#define RIRB_INT_OVERRUN 0x04
315#define RIRB_INT_MASK 0x05
316
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200317/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800318#define AZX_MAX_CODECS 8
319#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800320#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322/* SD_CTL bits */
323#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
324#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100325#define SD_CTL_STRIPE (3 << 16) /* stripe control */
326#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
327#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
329#define SD_CTL_STREAM_TAG_SHIFT 20
330
331/* SD_CTL and SD_STS */
332#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
333#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
334#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200335#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
336 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338/* SD_STS */
339#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
340
341/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200342#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
343#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
344#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346/* below are so far hardcoded - should read registers in future */
347#define ICH6_MAX_CORB_ENTRIES 256
348#define ICH6_MAX_RIRB_ENTRIES 256
349
Takashi Iwaic74db862005-05-12 14:26:27 +0200350/* position fix mode */
351enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200352 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200353 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200354 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200355 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100356 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200357};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Frederick Lif5d40b32005-05-12 14:55:20 +0200359/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200360#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
361#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
362
Vinod Gda3fca22005-09-13 18:49:12 +0200363/* Defines for Nvidia HDA support */
364#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
365#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700366#define NVIDIA_HDA_ISTRM_COH 0x4d
367#define NVIDIA_HDA_OSTRM_COH 0x4c
368#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200369
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100370/* Defines for Intel SCH HDA snoop control */
371#define INTEL_SCH_HDA_DEVC 0x78
372#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
373
Joseph Chan0e153472008-08-26 14:38:03 +0200374/* Define IN stream 0 FIFO size offset in VIA controller */
375#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
376/* Define VIA HD Audio Device ID*/
377#define VIA_HDAC_DEVICE_ID 0x3288
378
Yang, Libinc4da29c2008-11-13 11:07:07 +0100379/* HD Audio class code */
380#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 */
384
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100385struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100386 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200387 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Takashi Iwaid01ce992007-07-27 16:52:19 +0200389 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200390 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 unsigned int frags; /* number for period in the play buffer */
392 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200393 unsigned long start_wallclk; /* start + minimum wallclk */
394 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Takashi Iwaid01ce992007-07-27 16:52:19 +0200396 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200401 struct snd_pcm_substream *substream; /* assigned substream,
402 * set in PCM open
403 */
404 unsigned int format_val; /* format value to be set in the
405 * controller and the codec
406 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 unsigned char stream_tag; /* assigned stream */
408 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200409 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Pavel Machek927fc862006-08-31 17:03:43 +0200411 unsigned int opened :1;
412 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200413 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200414 /*
415 * For VIA:
416 * A flag to ensure DMA position is 0
417 * when link position is not greater than FIFO size
418 */
419 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200420 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200421 unsigned int no_period_wakeup:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422};
423
424/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100425struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 u32 *buf; /* CORB/RIRB buffer
427 * Each CORB entry is 4byte, RIRB is 8byte
428 */
429 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
430 /* for RIRB */
431 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800432 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
433 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100436struct azx_pcm {
437 struct azx *chip;
438 struct snd_pcm *pcm;
439 struct hda_codec *codec;
440 struct hda_pcm_stream *hinfo[2];
441 struct list_head list;
442};
443
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444struct azx {
445 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200447 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449 /* chip type specific */
450 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200451 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200452 int playback_streams;
453 int playback_index_offset;
454 int capture_streams;
455 int capture_index_offset;
456 int num_streams;
457
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 /* pci resources */
459 unsigned long addr;
460 void __iomem *remap_addr;
461 int irq;
462
463 /* locks */
464 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100465 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200467 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100468 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100471 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473 /* HD codec */
474 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100475 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100477 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100480 struct azx_rb corb;
481 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100483 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct snd_dma_buffer rb;
485 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200486
Takashi Iwai4918cda2012-08-09 12:33:28 +0200487#ifdef CONFIG_SND_HDA_PATCH_LOADER
488 const struct firmware *fw;
489#endif
490
Takashi Iwaic74db862005-05-12 14:26:27 +0200491 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200492 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200493 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200494 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200495 unsigned int initialized :1;
496 unsigned int single_cmd :1;
497 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200498 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200499 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100500 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200501 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100502 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200503 unsigned int region_requested:1;
504
505 /* VGA-switcheroo setup */
506 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200507 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200508 unsigned int init_failed:1; /* delayed init failed */
509 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200510
511 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800512 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200513
514 /* for pending irqs */
515 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100516
517 /* reboot notifier (for mysterious hangup problem at power-down) */
518 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200519
520 /* card list (for power_save trigger) */
521 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522};
523
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200524/* driver types */
525enum {
526 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800527 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100528 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200529 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200530 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800531 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200532 AZX_DRIVER_VIA,
533 AZX_DRIVER_SIS,
534 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200535 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200536 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200537 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200538 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100539 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200540 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541};
542
Takashi Iwai9477c582011-05-25 09:11:37 +0200543/* driver quirks (capabilities) */
544/* bits 0-7 are used for indicating driver type */
545#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
546#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
547#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
548#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
549#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
550#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
551#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
552#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
553#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
554#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
555#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
556#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200557#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500558#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100559#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200560#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500561#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai9477c582011-05-25 09:11:37 +0200562
563/* quirks for ATI SB / AMD Hudson */
564#define AZX_DCAPS_PRESET_ATI_SB \
565 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
566 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
567
568/* quirks for ATI/AMD HDMI */
569#define AZX_DCAPS_PRESET_ATI_HDMI \
570 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
571
572/* quirks for Nvidia */
573#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100574 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
575 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200576
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200577#define AZX_DCAPS_PRESET_CTHDA \
578 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
579
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200580/*
581 * VGA-switcher support
582 */
583#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200584#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
585#else
586#define use_vga_switcheroo(chip) 0
587#endif
588
589#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200590#define DELAYED_INIT_MARK
591#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200592#else
593#define DELAYED_INIT_MARK __devinit
594#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200595#endif
596
597static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200598 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800599 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100600 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200601 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200602 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800603 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200604 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
605 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200606 [AZX_DRIVER_ULI] = "HDA ULI M5461",
607 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200608 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200609 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200610 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100611 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200612};
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/*
615 * macros for easy use
616 */
617#define azx_writel(chip,reg,value) \
618 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
619#define azx_readl(chip,reg) \
620 readl((chip)->remap_addr + ICH6_REG_##reg)
621#define azx_writew(chip,reg,value) \
622 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
623#define azx_readw(chip,reg) \
624 readw((chip)->remap_addr + ICH6_REG_##reg)
625#define azx_writeb(chip,reg,value) \
626 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
627#define azx_readb(chip,reg) \
628 readb((chip)->remap_addr + ICH6_REG_##reg)
629
630#define azx_sd_writel(dev,reg,value) \
631 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
632#define azx_sd_readl(dev,reg) \
633 readl((dev)->sd_addr + ICH6_REG_##reg)
634#define azx_sd_writew(dev,reg,value) \
635 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
636#define azx_sd_readw(dev,reg) \
637 readw((dev)->sd_addr + ICH6_REG_##reg)
638#define azx_sd_writeb(dev,reg,value) \
639 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
640#define azx_sd_readb(dev,reg) \
641 readb((dev)->sd_addr + ICH6_REG_##reg)
642
643/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100644#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200646#ifdef CONFIG_X86
647static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
648{
649 if (azx_snoop(chip))
650 return;
651 if (addr && size) {
652 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
653 if (on)
654 set_memory_wc((unsigned long)addr, pages);
655 else
656 set_memory_wb((unsigned long)addr, pages);
657 }
658}
659
660static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
661 bool on)
662{
663 __mark_pages_wc(chip, buf->area, buf->bytes, on);
664}
665static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
666 struct snd_pcm_runtime *runtime, bool on)
667{
668 if (azx_dev->wc_marked != on) {
669 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
670 azx_dev->wc_marked = on;
671 }
672}
673#else
674/* NOP for other archs */
675static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
676 bool on)
677{
678}
679static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
680 struct snd_pcm_runtime *runtime, bool on)
681{
682}
683#endif
684
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200685static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200686static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687/*
688 * Interface for HD codec
689 */
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691/*
692 * CORB / RIRB interface
693 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100694static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
696 int err;
697
698 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200699 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
700 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 PAGE_SIZE, &chip->rb);
702 if (err < 0) {
703 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
704 return err;
705 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200706 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return 0;
708}
709
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100710static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800712 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* CORB set up */
714 chip->corb.addr = chip->rb.addr;
715 chip->corb.buf = (u32 *)chip->rb.area;
716 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200717 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200719 /* set the corb size to 256 entries (ULI requires explicitly) */
720 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /* set the corb write pointer to 0 */
722 azx_writew(chip, CORBWP, 0);
723 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200724 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200726 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /* RIRB set up */
729 chip->rirb.addr = chip->rb.addr + 2048;
730 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731 chip->rirb.wp = chip->rirb.rp = 0;
732 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200734 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200736 /* set the rirb size to 256 entries (ULI requires explicitly) */
737 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200739 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200741 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200742 azx_writew(chip, RINTCNT, 0xc0);
743 else
744 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800747 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
749
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100750static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800752 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* disable ringbuffer DMAs */
754 azx_writeb(chip, RIRBCTL, 0);
755 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Wu Fengguangdeadff12009-08-01 18:45:16 +0800759static unsigned int azx_command_addr(u32 cmd)
760{
761 unsigned int addr = cmd >> 28;
762
763 if (addr >= AZX_MAX_CODECS) {
764 snd_BUG();
765 addr = 0;
766 }
767
768 return addr;
769}
770
771static unsigned int azx_response_addr(u32 res)
772{
773 unsigned int addr = res & 0xf;
774
775 if (addr >= AZX_MAX_CODECS) {
776 snd_BUG();
777 addr = 0;
778 }
779
780 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
783/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100784static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100786 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800787 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Wu Fengguangc32649f2009-08-01 18:48:12 +0800790 spin_lock_irq(&chip->reg_lock);
791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 /* add command to corb */
793 wp = azx_readb(chip, CORBWP);
794 wp++;
795 wp %= ICH6_MAX_CORB_ENTRIES;
796
Wu Fengguangdeadff12009-08-01 18:45:16 +0800797 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 chip->corb.buf[wp] = cpu_to_le32(val);
799 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 spin_unlock_irq(&chip->reg_lock);
802
803 return 0;
804}
805
806#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
807
808/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100809static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
811 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800812 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 u32 res, res_ex;
814
815 wp = azx_readb(chip, RIRBWP);
816 if (wp == chip->rirb.wp)
817 return;
818 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 while (chip->rirb.rp != wp) {
821 chip->rirb.rp++;
822 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
823
824 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
825 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
826 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800827 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
829 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800830 else if (chip->rirb.cmds[addr]) {
831 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100832 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800833 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800834 } else
835 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
836 "last cmd=%#08x\n",
837 res, res_ex,
838 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 }
840}
841
842/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800843static unsigned int azx_rirb_get_response(struct hda_bus *bus,
844 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100846 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200847 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200848 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200849 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200851 again:
852 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200853
854 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200855 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200856 spin_lock_irq(&chip->reg_lock);
857 azx_update_rirb(chip);
858 spin_unlock_irq(&chip->reg_lock);
859 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800860 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100861 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100862 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200863
864 if (!do_poll)
865 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800866 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100867 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100868 if (time_after(jiffies, timeout))
869 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200870 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100871 msleep(2); /* temporary workaround */
872 else {
873 udelay(10);
874 cond_resched();
875 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100876 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200877
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200878 if (!chip->polling_mode && chip->poll_count < 2) {
879 snd_printdd(SFX "azx_get_response timeout, "
880 "polling the codec once: last cmd=0x%08x\n",
881 chip->last_cmd[addr]);
882 do_poll = 1;
883 chip->poll_count++;
884 goto again;
885 }
886
887
Takashi Iwai23c4a882009-10-30 13:21:49 +0100888 if (!chip->polling_mode) {
889 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
890 "switching to polling mode: last cmd=0x%08x\n",
891 chip->last_cmd[addr]);
892 chip->polling_mode = 1;
893 goto again;
894 }
895
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200896 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200897 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800898 "disabling MSI: last cmd=0x%08x\n",
899 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200900 free_irq(chip->irq, chip);
901 chip->irq = -1;
902 pci_disable_msi(chip->pci);
903 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100904 if (azx_acquire_irq(chip, 1) < 0) {
905 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200906 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100907 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200908 goto again;
909 }
910
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100911 if (chip->probing) {
912 /* If this critical timeout happens during the codec probing
913 * phase, this is likely an access to a non-existing codec
914 * slot. Better to return an error and reset the system.
915 */
916 return -1;
917 }
918
Takashi Iwai8dd78332009-06-02 01:16:07 +0200919 /* a fatal communication error; need either to reset or to fallback
920 * to the single_cmd mode
921 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100922 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200923 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200924 bus->response_reset = 1;
925 return -1; /* give a chance to retry */
926 }
927
928 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
929 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800930 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200931 chip->single_cmd = 1;
932 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100933 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200934 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100935 /* disable unsolicited responses */
936 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200937 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940/*
941 * Use the single immediate command instead of CORB/RIRB for simplicity
942 *
943 * Note: according to Intel, this is not preferred use. The command was
944 * intended for the BIOS only, and may get confused with unsolicited
945 * responses. So, we shouldn't use it for normal operation from the
946 * driver.
947 * I left the codes, however, for debugging/testing purposes.
948 */
949
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200950/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800951static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200952{
953 int timeout = 50;
954
955 while (timeout--) {
956 /* check IRV busy bit */
957 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
958 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800959 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200960 return 0;
961 }
962 udelay(1);
963 }
964 if (printk_ratelimit())
965 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
966 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800967 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200968 return -EIO;
969}
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100972static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100974 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800975 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 int timeout = 50;
977
Takashi Iwai8dd78332009-06-02 01:16:07 +0200978 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 while (timeout--) {
980 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200981 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200983 azx_writew(chip, IRS, azx_readw(chip, IRS) |
984 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200986 azx_writew(chip, IRS, azx_readw(chip, IRS) |
987 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800988 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
990 udelay(1);
991 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100992 if (printk_ratelimit())
993 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
994 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 return -EIO;
996}
997
998/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800999static unsigned int azx_single_get_response(struct hda_bus *bus,
1000 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001002 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001003 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
Takashi Iwai111d3af2006-02-16 18:17:58 +01001006/*
1007 * The below are the main callbacks from hda_codec.
1008 *
1009 * They are just the skeleton to call sub-callbacks according to the
1010 * current setting of chip->single_cmd.
1011 */
1012
1013/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001014static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001015{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001016 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001017
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001018 if (chip->disabled)
1019 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001020 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001021 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001022 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001023 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001024 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001025}
1026
1027/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001028static unsigned int azx_get_response(struct hda_bus *bus,
1029 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001030{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001031 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001032 if (chip->disabled)
1033 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001034 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001035 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001036 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001037 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001038}
1039
Takashi Iwai83012a72012-08-24 18:38:08 +02001040#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001041static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001042#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001043
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001045static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
1047 int count;
1048
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001049 if (!full_reset)
1050 goto __skip;
1051
Danny Tholene8a7f132007-09-11 21:41:56 +02001052 /* clear STATESTS */
1053 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1054
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 /* reset controller */
1056 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1057
1058 count = 50;
1059 while (azx_readb(chip, GCTL) && --count)
1060 msleep(1);
1061
1062 /* delay for >= 100us for codec PLL to settle per spec
1063 * Rev 0.9 section 5.5.1
1064 */
1065 msleep(1);
1066
1067 /* Bring controller out of reset */
1068 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1069
1070 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001071 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 msleep(1);
1073
Pavel Machek927fc862006-08-31 17:03:43 +02001074 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 msleep(1);
1076
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001077 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001079 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001080 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 return -EBUSY;
1082 }
1083
Matt41e2fce2005-07-04 17:49:55 +02001084 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001085 if (!chip->single_cmd)
1086 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1087 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001090 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001092 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 }
1094
1095 return 0;
1096}
1097
1098
1099/*
1100 * Lowlevel interface
1101 */
1102
1103/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001104static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 /* enable controller CIE and GIE */
1107 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1108 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1109}
1110
1111/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001112static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113{
1114 int i;
1115
1116 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001117 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001118 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 azx_sd_writeb(azx_dev, SD_CTL,
1120 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1121 }
1122
1123 /* disable SIE for all streams */
1124 azx_writeb(chip, INTCTL, 0);
1125
1126 /* disable controller CIE and GIE */
1127 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1128 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1129}
1130
1131/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001132static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
1134 int i;
1135
1136 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001137 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001138 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1140 }
1141
1142 /* clear STATESTS */
1143 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1144
1145 /* clear rirb status */
1146 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1147
1148 /* clear int status */
1149 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1150}
1151
1152/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001153static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154{
Joseph Chan0e153472008-08-26 14:38:03 +02001155 /*
1156 * Before stream start, initialize parameter
1157 */
1158 azx_dev->insufficient = 1;
1159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001161 azx_writel(chip, INTCTL,
1162 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 /* set DMA start and interrupt mask */
1164 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1165 SD_CTL_DMA_START | SD_INT_MASK);
1166}
1167
Takashi Iwai1dddab42009-03-18 15:15:37 +01001168/* stop DMA */
1169static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1172 ~(SD_CTL_DMA_START | SD_INT_MASK));
1173 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001174}
1175
1176/* stop a stream */
1177static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1178{
1179 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001181 azx_writel(chip, INTCTL,
1182 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183}
1184
1185
1186/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001189static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001191 if (chip->initialized)
1192 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001195 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197 /* initialize interrupts */
1198 azx_int_clear(chip);
1199 azx_int_enable(chip);
1200
1201 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001202 if (!chip->single_cmd)
1203 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001205 /* program the position buffer */
1206 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001207 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001208
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209 chip->initialized = 1;
1210}
1211
1212/*
1213 * initialize the PCI registers
1214 */
1215/* update bits in a PCI register byte */
1216static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1217 unsigned char mask, unsigned char val)
1218{
1219 unsigned char data;
1220
1221 pci_read_config_byte(pci, reg, &data);
1222 data &= ~mask;
1223 data |= (val & mask);
1224 pci_write_config_byte(pci, reg, data);
1225}
1226
1227static void azx_init_pci(struct azx *chip)
1228{
1229 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1230 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1231 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001232 * codecs.
1233 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001234 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001235 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001236 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001237 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001238 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001239
Takashi Iwai9477c582011-05-25 09:11:37 +02001240 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1241 * we need to enable snoop.
1242 */
1243 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001244 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001245 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001246 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1247 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001248 }
1249
1250 /* For NVIDIA HDA, enable snoop */
1251 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001252 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001253 update_pci_byte(chip->pci,
1254 NVIDIA_HDA_TRANSREG_ADDR,
1255 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001256 update_pci_byte(chip->pci,
1257 NVIDIA_HDA_ISTRM_COH,
1258 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1259 update_pci_byte(chip->pci,
1260 NVIDIA_HDA_OSTRM_COH,
1261 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001262 }
1263
1264 /* Enable SCH/PCH snoop if needed */
1265 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001266 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001267 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001268 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1269 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1270 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1271 if (!azx_snoop(chip))
1272 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1273 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001274 pci_read_config_word(chip->pci,
1275 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001276 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001277 snd_printdd(SFX "SCH snoop: %s\n",
1278 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1279 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281}
1282
1283
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001284static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286/*
1287 * interrupt handler
1288 */
David Howells7d12e782006-10-05 14:55:46 +01001289static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001291 struct azx *chip = dev_id;
1292 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001294 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001295 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001297#ifdef CONFIG_PM_RUNTIME
1298 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1299 return IRQ_NONE;
1300#endif
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 spin_lock(&chip->reg_lock);
1303
Dan Carpenter60911062012-05-18 10:36:11 +03001304 if (chip->disabled) {
1305 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001306 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001307 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001308
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 status = azx_readl(chip, INTSTS);
1310 if (status == 0) {
1311 spin_unlock(&chip->reg_lock);
1312 return IRQ_NONE;
1313 }
1314
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001315 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 azx_dev = &chip->azx_dev[i];
1317 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001318 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001320 if (!azx_dev->substream || !azx_dev->running ||
1321 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001322 continue;
1323 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001324 ok = azx_position_ok(chip, azx_dev);
1325 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001326 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 spin_unlock(&chip->reg_lock);
1328 snd_pcm_period_elapsed(azx_dev->substream);
1329 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001330 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001331 /* bogus IRQ, process it later */
1332 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001333 queue_work(chip->bus->workq,
1334 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 }
1336 }
1337 }
1338
1339 /* clear rirb int */
1340 status = azx_readb(chip, RIRBSTS);
1341 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001342 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001343 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001344 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1348 }
1349
1350#if 0
1351 /* clear state status int */
1352 if (azx_readb(chip, STATESTS) & 0x04)
1353 azx_writeb(chip, STATESTS, 0x04);
1354#endif
1355 spin_unlock(&chip->reg_lock);
1356
1357 return IRQ_HANDLED;
1358}
1359
1360
1361/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001362 * set up a BDL entry
1363 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001364static int setup_bdle(struct azx *chip,
1365 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001366 struct azx_dev *azx_dev, u32 **bdlp,
1367 int ofs, int size, int with_ioc)
1368{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001369 u32 *bdl = *bdlp;
1370
1371 while (size > 0) {
1372 dma_addr_t addr;
1373 int chunk;
1374
1375 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1376 return -EINVAL;
1377
Takashi Iwai77a23f22008-08-21 13:00:13 +02001378 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 /* program the address field of the BDL entry */
1380 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001381 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001382 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001383 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001384 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1385 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1386 u32 remain = 0x1000 - (ofs & 0xfff);
1387 if (chunk > remain)
1388 chunk = remain;
1389 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001390 bdl[2] = cpu_to_le32(chunk);
1391 /* program the IOC to enable interrupt
1392 * only when the whole fragment is processed
1393 */
1394 size -= chunk;
1395 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1396 bdl += 4;
1397 azx_dev->frags++;
1398 ofs += chunk;
1399 }
1400 *bdlp = bdl;
1401 return ofs;
1402}
1403
1404/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 * set up BDL entries
1406 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001407static int azx_setup_periods(struct azx *chip,
1408 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001409 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001411 u32 *bdl;
1412 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001413 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
1415 /* reset BDL address */
1416 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1417 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1418
Takashi Iwai97b71c92009-03-18 15:09:13 +01001419 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001420 periods = azx_dev->bufsize / period_bytes;
1421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001423 bdl = (u32 *)azx_dev->bdl.area;
1424 ofs = 0;
1425 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001426 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001427 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001428 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001429 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001430 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001431 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001432 pos_adj = pos_align;
1433 else
1434 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1435 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001436 pos_adj = frames_to_bytes(runtime, pos_adj);
1437 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001438 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001439 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 pos_adj = 0;
1441 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001442 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001443 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001444 if (ofs < 0)
1445 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001446 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001447 } else
1448 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001449 for (i = 0; i < periods; i++) {
1450 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001451 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001452 period_bytes - pos_adj, 0);
1453 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001454 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001455 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001456 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001457 if (ofs < 0)
1458 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001460 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461
1462 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001463 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001464 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001465 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466}
1467
Takashi Iwai1dddab42009-03-18 15:15:37 +01001468/* reset stream */
1469static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470{
1471 unsigned char val;
1472 int timeout;
1473
Takashi Iwai1dddab42009-03-18 15:15:37 +01001474 azx_stream_clear(chip, azx_dev);
1475
Takashi Iwaid01ce992007-07-27 16:52:19 +02001476 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1477 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 udelay(3);
1479 timeout = 300;
1480 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1481 --timeout)
1482 ;
1483 val &= ~SD_CTL_STREAM_RESET;
1484 azx_sd_writeb(azx_dev, SD_CTL, val);
1485 udelay(3);
1486
1487 timeout = 300;
1488 /* waiting for hardware to report that the stream is out of reset */
1489 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1490 --timeout)
1491 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001492
1493 /* reset first position - may not be synced with hw at this time */
1494 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001495}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Takashi Iwai1dddab42009-03-18 15:15:37 +01001497/*
1498 * set up the SD for streaming
1499 */
1500static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1501{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001502 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001503 /* make sure the run bit is zero for SD */
1504 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001506 val = azx_sd_readl(azx_dev, SD_CTL);
1507 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1508 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1509 if (!azx_snoop(chip))
1510 val |= SD_CTL_TRAFFIC_PRIO;
1511 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
1513 /* program the length of samples in cyclic buffer */
1514 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1515
1516 /* program the stream format */
1517 /* this value needs to be the same as the one programmed */
1518 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1519
1520 /* program the stream LVI (last valid index) of the BDL */
1521 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1522
1523 /* program the BDL address */
1524 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001525 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001527 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001529 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001530 if (chip->position_fix[0] != POS_FIX_LPIB ||
1531 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001532 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1533 azx_writel(chip, DPLBASE,
1534 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1535 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001538 azx_sd_writel(azx_dev, SD_CTL,
1539 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
1541 return 0;
1542}
1543
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001544/*
1545 * Probe the given codec address
1546 */
1547static int probe_codec(struct azx *chip, int addr)
1548{
1549 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1550 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1551 unsigned int res;
1552
Wu Fengguanga678cde2009-08-01 18:46:46 +08001553 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001554 chip->probing = 1;
1555 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001556 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001557 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001558 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001559 if (res == -1)
1560 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001561 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001562 return 0;
1563}
1564
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001565static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1566 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001567static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
Takashi Iwai8dd78332009-06-02 01:16:07 +02001569static void azx_bus_reset(struct hda_bus *bus)
1570{
1571 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001572
1573 bus->in_reset = 1;
1574 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001575 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001576#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001577 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001578 struct azx_pcm *p;
1579 list_for_each_entry(p, &chip->pcm_list, list)
1580 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001581 snd_hda_suspend(chip->bus);
1582 snd_hda_resume(chip->bus);
1583 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001584#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001585 bus->in_reset = 0;
1586}
1587
David Henningsson26a6cb62012-10-09 15:04:21 +02001588static int get_jackpoll_interval(struct azx *chip)
1589{
1590 int i = jackpoll_ms[chip->dev_index];
1591 unsigned int j;
1592 if (i == 0)
1593 return 0;
1594 if (i < 50 || i > 60000)
1595 j = 0;
1596 else
1597 j = msecs_to_jiffies(i);
1598 if (j == 0)
1599 snd_printk(KERN_WARNING SFX
1600 "jackpoll_ms value out of range: %d\n", i);
1601 return j;
1602}
1603
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604/*
1605 * Codec initialization
1606 */
1607
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001608/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001609static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001610 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001611 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001612};
1613
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001614static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
1616 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001617 int c, codecs, err;
1618 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
1620 memset(&bus_temp, 0, sizeof(bus_temp));
1621 bus_temp.private_data = chip;
1622 bus_temp.modelname = model;
1623 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001624 bus_temp.ops.command = azx_send_cmd;
1625 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001626 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001627 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001628#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001629 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001630 bus_temp.ops.pm_notify = azx_power_notify;
1631#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
Takashi Iwaid01ce992007-07-27 16:52:19 +02001633 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1634 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 return err;
1636
Takashi Iwai9477c582011-05-25 09:11:37 +02001637 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1638 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001639 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001640 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001641
Takashi Iwai34c25352008-10-28 11:38:58 +01001642 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001643 max_slots = azx_max_codecs[chip->driver_type];
1644 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001645 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001646
1647 /* First try to probe all given codec slots */
1648 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001649 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001650 if (probe_codec(chip, c) < 0) {
1651 /* Some BIOSen give you wrong codec addresses
1652 * that don't exist
1653 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001654 snd_printk(KERN_WARNING SFX
1655 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001656 "disabling it...\n", c);
1657 chip->codec_mask &= ~(1 << c);
1658 /* More badly, accessing to a non-existing
1659 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001660 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001661 * Thus if an error occurs during probing,
1662 * better to reset the controller chip to
1663 * get back to the sanity state.
1664 */
1665 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001666 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001667 }
1668 }
1669 }
1670
Takashi Iwaid507cd62011-04-26 15:25:02 +02001671 /* AMD chipsets often cause the communication stalls upon certain
1672 * sequence like the pin-detection. It seems that forcing the synced
1673 * access works around the stall. Grrr...
1674 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001675 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1676 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001677 chip->bus->sync_write = 1;
1678 chip->bus->allow_bus_reset = 1;
1679 }
1680
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001681 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001682 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001683 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001684 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001685 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 if (err < 0)
1687 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001688 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001689 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001691 }
1692 }
1693 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1695 return -ENXIO;
1696 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001697 return 0;
1698}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001700/* configure each codec instance */
1701static int __devinit azx_codec_configure(struct azx *chip)
1702{
1703 struct hda_codec *codec;
1704 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1705 snd_hda_codec_configure(codec);
1706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 return 0;
1708}
1709
1710
1711/*
1712 * PCM support
1713 */
1714
1715/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001716static inline struct azx_dev *
1717azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001719 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001720 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001721 /* make a non-zero unique key for the substream */
1722 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1723 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001724
1725 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001726 dev = chip->playback_index_offset;
1727 nums = chip->playback_streams;
1728 } else {
1729 dev = chip->capture_index_offset;
1730 nums = chip->capture_streams;
1731 }
1732 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001733 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001734 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001735 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001736 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001738 if (res) {
1739 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001740 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001741 }
1742 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743}
1744
1745/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001746static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747{
1748 azx_dev->opened = 0;
1749}
1750
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001751static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001752 .info = (SNDRV_PCM_INFO_MMAP |
1753 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1755 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001756 /* No full-resume yet implemented */
1757 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001758 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001759 SNDRV_PCM_INFO_SYNC_START |
1760 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1762 .rates = SNDRV_PCM_RATE_48000,
1763 .rate_min = 48000,
1764 .rate_max = 48000,
1765 .channels_min = 2,
1766 .channels_max = 2,
1767 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1768 .period_bytes_min = 128,
1769 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1770 .periods_min = 2,
1771 .periods_max = AZX_MAX_FRAG,
1772 .fifo_size = 0,
1773};
1774
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001775static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776{
1777 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1778 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001779 struct azx *chip = apcm->chip;
1780 struct azx_dev *azx_dev;
1781 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 unsigned long flags;
1783 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001784 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
Ingo Molnar62932df2006-01-16 16:34:20 +01001786 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001787 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001789 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return -EBUSY;
1791 }
1792 runtime->hw = azx_pcm_hw;
1793 runtime->hw.channels_min = hinfo->channels_min;
1794 runtime->hw.channels_max = hinfo->channels_max;
1795 runtime->hw.formats = hinfo->formats;
1796 runtime->hw.rates = hinfo->rates;
1797 snd_pcm_limit_hw_rates(runtime);
1798 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001799 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001800 /* constrain buffer sizes to be multiple of 128
1801 bytes. This is more efficient in terms of memory
1802 access but isn't required by the HDA spec and
1803 prevents users from specifying exact period/buffer
1804 sizes. For example for 44.1kHz, a period size set
1805 to 20ms will be rounded to 19.59ms. */
1806 buff_step = 128;
1807 else
1808 /* Don't enforce steps on buffer sizes, still need to
1809 be multiple of 4 bytes (HDA spec). Tested on Intel
1810 HDA controllers, may not work on all devices where
1811 option needs to be disabled */
1812 buff_step = 4;
1813
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001814 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001815 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001816 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001817 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001818 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001819 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1820 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001822 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001823 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 return err;
1825 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001826 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001827 /* sanity check */
1828 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1829 snd_BUG_ON(!runtime->hw.channels_max) ||
1830 snd_BUG_ON(!runtime->hw.formats) ||
1831 snd_BUG_ON(!runtime->hw.rates)) {
1832 azx_release_device(azx_dev);
1833 hinfo->ops.close(hinfo, apcm->codec, substream);
1834 snd_hda_power_down(apcm->codec);
1835 mutex_unlock(&chip->open_mutex);
1836 return -EINVAL;
1837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 spin_lock_irqsave(&chip->reg_lock, flags);
1839 azx_dev->substream = substream;
1840 azx_dev->running = 0;
1841 spin_unlock_irqrestore(&chip->reg_lock, flags);
1842
1843 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001844 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001845 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 return 0;
1847}
1848
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001849static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
1851 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1852 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001853 struct azx *chip = apcm->chip;
1854 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 unsigned long flags;
1856
Ingo Molnar62932df2006-01-16 16:34:20 +01001857 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 spin_lock_irqsave(&chip->reg_lock, flags);
1859 azx_dev->substream = NULL;
1860 azx_dev->running = 0;
1861 spin_unlock_irqrestore(&chip->reg_lock, flags);
1862 azx_release_device(azx_dev);
1863 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001864 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001865 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 return 0;
1867}
1868
Takashi Iwaid01ce992007-07-27 16:52:19 +02001869static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1870 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001872 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1873 struct azx *chip = apcm->chip;
1874 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001875 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001876 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001877
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001878 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001879 azx_dev->bufsize = 0;
1880 azx_dev->period_bytes = 0;
1881 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001882 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001883 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001884 if (ret < 0)
1885 return ret;
1886 mark_runtime_wc(chip, azx_dev, runtime, true);
1887 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888}
1889
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001890static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891{
1892 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001893 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001894 struct azx *chip = apcm->chip;
1895 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1897
1898 /* reset BDL address */
1899 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1900 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1901 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001902 azx_dev->bufsize = 0;
1903 azx_dev->period_bytes = 0;
1904 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Takashi Iwaieb541332010-08-06 13:48:11 +02001906 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001908 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 return snd_pcm_lib_free_pages(substream);
1910}
1911
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001912static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913{
1914 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001915 struct azx *chip = apcm->chip;
1916 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001918 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001919 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001920 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001921 struct hda_spdif_out *spdif =
1922 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1923 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001925 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001926 format_val = snd_hda_calc_stream_format(runtime->rate,
1927 runtime->channels,
1928 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001929 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001930 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001931 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001932 snd_printk(KERN_ERR SFX
1933 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 runtime->rate, runtime->channels, runtime->format);
1935 return -EINVAL;
1936 }
1937
Takashi Iwai97b71c92009-03-18 15:09:13 +01001938 bufsize = snd_pcm_lib_buffer_bytes(substream);
1939 period_bytes = snd_pcm_lib_period_bytes(substream);
1940
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001941 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001942 bufsize, format_val);
1943
1944 if (bufsize != azx_dev->bufsize ||
1945 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02001946 format_val != azx_dev->format_val ||
1947 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01001948 azx_dev->bufsize = bufsize;
1949 azx_dev->period_bytes = period_bytes;
1950 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02001951 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001952 err = azx_setup_periods(chip, substream, azx_dev);
1953 if (err < 0)
1954 return err;
1955 }
1956
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001957 /* wallclk has 24Mhz clock source */
1958 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1959 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 azx_setup_controller(chip, azx_dev);
1961 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1962 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1963 else
1964 azx_dev->fifo_size = 0;
1965
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001966 stream_tag = azx_dev->stream_tag;
1967 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001968 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001969 stream_tag > chip->capture_streams)
1970 stream_tag -= chip->capture_streams;
1971 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001972 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973}
1974
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001975static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976{
1977 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001978 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 struct azx_dev *azx_dev;
1980 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001981 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001982 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001985 case SNDRV_PCM_TRIGGER_START:
1986 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1988 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001989 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 break;
1991 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001992 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001994 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 break;
1996 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001997 return -EINVAL;
1998 }
1999
2000 snd_pcm_group_for_each_entry(s, substream) {
2001 if (s->pcm->card != substream->pcm->card)
2002 continue;
2003 azx_dev = get_azx_dev(s);
2004 sbits |= 1 << azx_dev->index;
2005 nsync++;
2006 snd_pcm_trigger_done(s, substream);
2007 }
2008
2009 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002010
2011 /* first, set SYNC bits of corresponding streams */
2012 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2013 azx_writel(chip, OLD_SSYNC,
2014 azx_readl(chip, OLD_SSYNC) | sbits);
2015 else
2016 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2017
Takashi Iwai850f0e52008-03-18 17:11:05 +01002018 snd_pcm_group_for_each_entry(s, substream) {
2019 if (s->pcm->card != substream->pcm->card)
2020 continue;
2021 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002022 if (start) {
2023 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2024 if (!rstart)
2025 azx_dev->start_wallclk -=
2026 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002027 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002028 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002029 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002030 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002031 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 }
2033 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002034 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002035 /* wait until all FIFOs get ready */
2036 for (timeout = 5000; timeout; timeout--) {
2037 nwait = 0;
2038 snd_pcm_group_for_each_entry(s, substream) {
2039 if (s->pcm->card != substream->pcm->card)
2040 continue;
2041 azx_dev = get_azx_dev(s);
2042 if (!(azx_sd_readb(azx_dev, SD_STS) &
2043 SD_STS_FIFO_READY))
2044 nwait++;
2045 }
2046 if (!nwait)
2047 break;
2048 cpu_relax();
2049 }
2050 } else {
2051 /* wait until all RUN bits are cleared */
2052 for (timeout = 5000; timeout; timeout--) {
2053 nwait = 0;
2054 snd_pcm_group_for_each_entry(s, substream) {
2055 if (s->pcm->card != substream->pcm->card)
2056 continue;
2057 azx_dev = get_azx_dev(s);
2058 if (azx_sd_readb(azx_dev, SD_CTL) &
2059 SD_CTL_DMA_START)
2060 nwait++;
2061 }
2062 if (!nwait)
2063 break;
2064 cpu_relax();
2065 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002067 spin_lock(&chip->reg_lock);
2068 /* reset SYNC bits */
2069 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2070 azx_writel(chip, OLD_SSYNC,
2071 azx_readl(chip, OLD_SSYNC) & ~sbits);
2072 else
2073 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2074 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002075 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076}
2077
Joseph Chan0e153472008-08-26 14:38:03 +02002078/* get the current DMA position with correction on VIA chips */
2079static unsigned int azx_via_get_position(struct azx *chip,
2080 struct azx_dev *azx_dev)
2081{
2082 unsigned int link_pos, mini_pos, bound_pos;
2083 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2084 unsigned int fifo_size;
2085
2086 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002087 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002088 /* Playback, no problem using link position */
2089 return link_pos;
2090 }
2091
2092 /* Capture */
2093 /* For new chipset,
2094 * use mod to get the DMA position just like old chipset
2095 */
2096 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2097 mod_dma_pos %= azx_dev->period_bytes;
2098
2099 /* azx_dev->fifo_size can't get FIFO size of in stream.
2100 * Get from base address + offset.
2101 */
2102 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2103
2104 if (azx_dev->insufficient) {
2105 /* Link position never gather than FIFO size */
2106 if (link_pos <= fifo_size)
2107 return 0;
2108
2109 azx_dev->insufficient = 0;
2110 }
2111
2112 if (link_pos <= fifo_size)
2113 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2114 else
2115 mini_pos = link_pos - fifo_size;
2116
2117 /* Find nearest previous boudary */
2118 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2119 mod_link_pos = link_pos % azx_dev->period_bytes;
2120 if (mod_link_pos >= fifo_size)
2121 bound_pos = link_pos - mod_link_pos;
2122 else if (mod_dma_pos >= mod_mini_pos)
2123 bound_pos = mini_pos - mod_mini_pos;
2124 else {
2125 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2126 if (bound_pos >= azx_dev->bufsize)
2127 bound_pos = 0;
2128 }
2129
2130 /* Calculate real DMA position we want */
2131 return bound_pos + mod_dma_pos;
2132}
2133
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002134static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002135 struct azx_dev *azx_dev,
2136 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002139 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140
David Henningsson4cb36312010-09-30 10:12:50 +02002141 switch (chip->position_fix[stream]) {
2142 case POS_FIX_LPIB:
2143 /* read LPIB */
2144 pos = azx_sd_readl(azx_dev, SD_LPIB);
2145 break;
2146 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002147 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002148 break;
2149 default:
2150 /* use the position buffer */
2151 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002152 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002153 if (!pos || pos == (u32)-1) {
2154 printk(KERN_WARNING
2155 "hda-intel: Invalid position buffer, "
2156 "using LPIB read method instead.\n");
2157 chip->position_fix[stream] = POS_FIX_LPIB;
2158 pos = azx_sd_readl(azx_dev, SD_LPIB);
2159 } else
2160 chip->position_fix[stream] = POS_FIX_POSBUF;
2161 }
2162 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002163 }
David Henningsson4cb36312010-09-30 10:12:50 +02002164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 if (pos >= azx_dev->bufsize)
2166 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002167
2168 /* calculate runtime delay from LPIB */
2169 if (azx_dev->substream->runtime &&
2170 chip->position_fix[stream] == POS_FIX_POSBUF &&
2171 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2172 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
2173 int delay;
2174 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2175 delay = pos - lpib_pos;
2176 else
2177 delay = lpib_pos - pos;
2178 if (delay < 0)
2179 delay += azx_dev->bufsize;
2180 if (delay >= azx_dev->period_bytes) {
2181 snd_printdd("delay %d > period_bytes %d\n",
2182 delay, azx_dev->period_bytes);
2183 delay = 0; /* something is wrong */
2184 }
2185 azx_dev->substream->runtime->delay =
2186 bytes_to_frames(azx_dev->substream->runtime, delay);
2187 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002188 return pos;
2189}
2190
2191static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2192{
2193 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2194 struct azx *chip = apcm->chip;
2195 struct azx_dev *azx_dev = get_azx_dev(substream);
2196 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002197 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002198}
2199
2200/*
2201 * Check whether the current DMA position is acceptable for updating
2202 * periods. Returns non-zero if it's OK.
2203 *
2204 * Many HD-audio controllers appear pretty inaccurate about
2205 * the update-IRQ timing. The IRQ is issued before actually the
2206 * data is processed. So, we need to process it afterwords in a
2207 * workqueue.
2208 */
2209static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2210{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002211 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002212 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002213 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002214
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002215 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2216 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002217 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002218
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002219 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002220 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002221
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002222 if (WARN_ONCE(!azx_dev->period_bytes,
2223 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002224 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002225 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002226 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2227 /* NG - it's below the first next period boundary */
2228 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002229 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002230 return 1; /* OK, it's fine */
2231}
2232
2233/*
2234 * The work for pending PCM period updates.
2235 */
2236static void azx_irq_pending_work(struct work_struct *work)
2237{
2238 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002239 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002240
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002241 if (!chip->irq_pending_warned) {
2242 printk(KERN_WARNING
2243 "hda-intel: IRQ timing workaround is activated "
2244 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2245 chip->card->number);
2246 chip->irq_pending_warned = 1;
2247 }
2248
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002249 for (;;) {
2250 pending = 0;
2251 spin_lock_irq(&chip->reg_lock);
2252 for (i = 0; i < chip->num_streams; i++) {
2253 struct azx_dev *azx_dev = &chip->azx_dev[i];
2254 if (!azx_dev->irq_pending ||
2255 !azx_dev->substream ||
2256 !azx_dev->running)
2257 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002258 ok = azx_position_ok(chip, azx_dev);
2259 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002260 azx_dev->irq_pending = 0;
2261 spin_unlock(&chip->reg_lock);
2262 snd_pcm_period_elapsed(azx_dev->substream);
2263 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002264 } else if (ok < 0) {
2265 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002266 } else
2267 pending++;
2268 }
2269 spin_unlock_irq(&chip->reg_lock);
2270 if (!pending)
2271 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002272 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002273 }
2274}
2275
2276/* clear irq_pending flags and assure no on-going workq */
2277static void azx_clear_irq_pending(struct azx *chip)
2278{
2279 int i;
2280
2281 spin_lock_irq(&chip->reg_lock);
2282 for (i = 0; i < chip->num_streams; i++)
2283 chip->azx_dev[i].irq_pending = 0;
2284 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285}
2286
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002287#ifdef CONFIG_X86
2288static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2289 struct vm_area_struct *area)
2290{
2291 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2292 struct azx *chip = apcm->chip;
2293 if (!azx_snoop(chip))
2294 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2295 return snd_pcm_lib_default_mmap(substream, area);
2296}
2297#else
2298#define azx_pcm_mmap NULL
2299#endif
2300
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002301static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 .open = azx_pcm_open,
2303 .close = azx_pcm_close,
2304 .ioctl = snd_pcm_lib_ioctl,
2305 .hw_params = azx_pcm_hw_params,
2306 .hw_free = azx_pcm_hw_free,
2307 .prepare = azx_pcm_prepare,
2308 .trigger = azx_pcm_trigger,
2309 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002310 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002311 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312};
2313
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002314static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315{
Takashi Iwai176d5332008-07-30 15:01:44 +02002316 struct azx_pcm *apcm = pcm->private_data;
2317 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002318 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002319 kfree(apcm);
2320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321}
2322
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002323#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2324
Takashi Iwai176d5332008-07-30 15:01:44 +02002325static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002326azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2327 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002329 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002330 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002332 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002333 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002334 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002336 list_for_each_entry(apcm, &chip->pcm_list, list) {
2337 if (apcm->pcm->device == pcm_dev) {
2338 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2339 return -EBUSY;
2340 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002341 }
2342 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2343 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2344 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345 &pcm);
2346 if (err < 0)
2347 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002348 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002349 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 if (apcm == NULL)
2351 return -ENOMEM;
2352 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002353 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 pcm->private_data = apcm;
2356 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002357 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2358 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002359 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002360 cpcm->pcm = pcm;
2361 for (s = 0; s < 2; s++) {
2362 apcm->hinfo[s] = &cpcm->stream[s];
2363 if (cpcm->stream[s].substreams)
2364 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2365 }
2366 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002367 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2368 if (size > MAX_PREALLOC_SIZE)
2369 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002370 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002372 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 return 0;
2374}
2375
2376/*
2377 * mixer creation - all stuff is implemented in hda module
2378 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002379static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380{
2381 return snd_hda_build_controls(chip->bus);
2382}
2383
2384
2385/*
2386 * initialize SD streams
2387 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002388static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389{
2390 int i;
2391
2392 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002393 * assign the starting bdl address to each stream (device)
2394 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002396 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002397 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002398 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2400 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2401 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2402 azx_dev->sd_int_sta_mask = 1 << i;
2403 /* stream tag: must be non-zero and unique */
2404 azx_dev->index = i;
2405 azx_dev->stream_tag = i + 1;
2406 }
2407
2408 return 0;
2409}
2410
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002411static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2412{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002413 if (request_irq(chip->pci->irq, azx_interrupt,
2414 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002415 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002416 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2417 "disabling device\n", chip->pci->irq);
2418 if (do_disconnect)
2419 snd_card_disconnect(chip->card);
2420 return -1;
2421 }
2422 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002423 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002424 return 0;
2425}
2426
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Takashi Iwaicb53c622007-08-10 17:21:45 +02002428static void azx_stop_chip(struct azx *chip)
2429{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002430 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002431 return;
2432
2433 /* disable interrupts */
2434 azx_int_disable(chip);
2435 azx_int_clear(chip);
2436
2437 /* disable CORB/RIRB */
2438 azx_free_cmd_io(chip);
2439
2440 /* disable position buffer */
2441 azx_writel(chip, DPLBASE, 0);
2442 azx_writel(chip, DPUBASE, 0);
2443
2444 chip->initialized = 0;
2445}
2446
Takashi Iwai83012a72012-08-24 18:38:08 +02002447#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002448/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002449static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002450{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002451 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002452
Takashi Iwai68467f52012-08-28 09:14:29 -07002453 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002454 pm_runtime_get_sync(&chip->pci->dev);
2455 else
2456 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002457}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002458
2459static DEFINE_MUTEX(card_list_lock);
2460static LIST_HEAD(card_list);
2461
2462static void azx_add_card_list(struct azx *chip)
2463{
2464 mutex_lock(&card_list_lock);
2465 list_add(&chip->list, &card_list);
2466 mutex_unlock(&card_list_lock);
2467}
2468
2469static void azx_del_card_list(struct azx *chip)
2470{
2471 mutex_lock(&card_list_lock);
2472 list_del_init(&chip->list);
2473 mutex_unlock(&card_list_lock);
2474}
2475
2476/* trigger power-save check at writing parameter */
2477static int param_set_xint(const char *val, const struct kernel_param *kp)
2478{
2479 struct azx *chip;
2480 struct hda_codec *c;
2481 int prev = power_save;
2482 int ret = param_set_int(val, kp);
2483
2484 if (ret || prev == power_save)
2485 return ret;
2486
2487 mutex_lock(&card_list_lock);
2488 list_for_each_entry(chip, &card_list, list) {
2489 if (!chip->bus || chip->disabled)
2490 continue;
2491 list_for_each_entry(c, &chip->bus->codec_list, list)
2492 snd_hda_power_sync(c);
2493 }
2494 mutex_unlock(&card_list_lock);
2495 return 0;
2496}
2497#else
2498#define azx_add_card_list(chip) /* NOP */
2499#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002500#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002501
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002502#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002503/*
2504 * power management
2505 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002506static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002508 struct pci_dev *pci = to_pci_dev(dev);
2509 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002510 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002511 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512
Takashi Iwai421a1252005-11-17 16:11:09 +01002513 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002514 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002515 list_for_each_entry(p, &chip->pcm_list, list)
2516 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002517 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002518 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002519 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002520 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002521 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002522 chip->irq = -1;
2523 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002524 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002525 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002526 pci_disable_device(pci);
2527 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002528 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 return 0;
2530}
2531
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002532static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002534 struct pci_dev *pci = to_pci_dev(dev);
2535 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002536 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002538 pci_set_power_state(pci, PCI_D0);
2539 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002540 if (pci_enable_device(pci) < 0) {
2541 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2542 "disabling device\n");
2543 snd_card_disconnect(card);
2544 return -EIO;
2545 }
2546 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002547 if (chip->msi)
2548 if (pci_enable_msi(pci) < 0)
2549 chip->msi = 0;
2550 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002551 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002552 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002553
Takashi Iwai7f308302012-05-08 16:52:23 +02002554 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002555
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002557 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 return 0;
2559}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002560#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2561
2562#ifdef CONFIG_PM_RUNTIME
2563static int azx_runtime_suspend(struct device *dev)
2564{
2565 struct snd_card *card = dev_get_drvdata(dev);
2566 struct azx *chip = card->private_data;
2567
2568 if (!power_save_controller)
2569 return -EAGAIN;
2570
2571 azx_stop_chip(chip);
2572 azx_clear_irq_pending(chip);
2573 return 0;
2574}
2575
2576static int azx_runtime_resume(struct device *dev)
2577{
2578 struct snd_card *card = dev_get_drvdata(dev);
2579 struct azx *chip = card->private_data;
2580
2581 azx_init_pci(chip);
2582 azx_init_chip(chip, 1);
2583 return 0;
2584}
2585#endif /* CONFIG_PM_RUNTIME */
2586
2587#ifdef CONFIG_PM
2588static const struct dev_pm_ops azx_pm = {
2589 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2590 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2591};
2592
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002593#define AZX_PM_OPS &azx_pm
2594#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002595#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002596#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597
2598
2599/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002600 * reboot notifier for hang-up problem at power-down
2601 */
2602static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2603{
2604 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002605 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002606 azx_stop_chip(chip);
2607 return NOTIFY_OK;
2608}
2609
2610static void azx_notifier_register(struct azx *chip)
2611{
2612 chip->reboot_notifier.notifier_call = azx_halt;
2613 register_reboot_notifier(&chip->reboot_notifier);
2614}
2615
2616static void azx_notifier_unregister(struct azx *chip)
2617{
2618 if (chip->reboot_notifier.notifier_call)
2619 unregister_reboot_notifier(&chip->reboot_notifier);
2620}
2621
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002622static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2623static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2624
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002625#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002626static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2627
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002628static void azx_vs_set_state(struct pci_dev *pci,
2629 enum vga_switcheroo_state state)
2630{
2631 struct snd_card *card = pci_get_drvdata(pci);
2632 struct azx *chip = card->private_data;
2633 bool disabled;
2634
2635 if (chip->init_failed)
2636 return;
2637
2638 disabled = (state == VGA_SWITCHEROO_OFF);
2639 if (chip->disabled == disabled)
2640 return;
2641
2642 if (!chip->bus) {
2643 chip->disabled = disabled;
2644 if (!disabled) {
2645 snd_printk(KERN_INFO SFX
2646 "%s: Start delayed initialization\n",
2647 pci_name(chip->pci));
2648 if (azx_first_init(chip) < 0 ||
2649 azx_probe_continue(chip) < 0) {
2650 snd_printk(KERN_ERR SFX
2651 "%s: initialization error\n",
2652 pci_name(chip->pci));
2653 chip->init_failed = true;
2654 }
2655 }
2656 } else {
2657 snd_printk(KERN_INFO SFX
2658 "%s %s via VGA-switcheroo\n",
2659 disabled ? "Disabling" : "Enabling",
2660 pci_name(chip->pci));
2661 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002662 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002663 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002664 if (snd_hda_lock_devices(chip->bus))
2665 snd_printk(KERN_WARNING SFX
2666 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002667 } else {
2668 snd_hda_unlock_devices(chip->bus);
2669 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002670 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002671 }
2672 }
2673}
2674
2675static bool azx_vs_can_switch(struct pci_dev *pci)
2676{
2677 struct snd_card *card = pci_get_drvdata(pci);
2678 struct azx *chip = card->private_data;
2679
2680 if (chip->init_failed)
2681 return false;
2682 if (chip->disabled || !chip->bus)
2683 return true;
2684 if (snd_hda_lock_devices(chip->bus))
2685 return false;
2686 snd_hda_unlock_devices(chip->bus);
2687 return true;
2688}
2689
2690static void __devinit init_vga_switcheroo(struct azx *chip)
2691{
2692 struct pci_dev *p = get_bound_vga(chip->pci);
2693 if (p) {
2694 snd_printk(KERN_INFO SFX
2695 "%s: Handle VGA-switcheroo audio client\n",
2696 pci_name(chip->pci));
2697 chip->use_vga_switcheroo = 1;
2698 pci_dev_put(p);
2699 }
2700}
2701
2702static const struct vga_switcheroo_client_ops azx_vs_ops = {
2703 .set_gpu_state = azx_vs_set_state,
2704 .can_switch = azx_vs_can_switch,
2705};
2706
2707static int __devinit register_vga_switcheroo(struct azx *chip)
2708{
Takashi Iwai128960a2012-10-12 17:28:18 +02002709 int err;
2710
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002711 if (!chip->use_vga_switcheroo)
2712 return 0;
2713 /* FIXME: currently only handling DIS controller
2714 * is there any machine with two switchable HDMI audio controllers?
2715 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002716 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002717 VGA_SWITCHEROO_DIS,
2718 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002719 if (err < 0)
2720 return err;
2721 chip->vga_switcheroo_registered = 1;
2722 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002723}
2724#else
2725#define init_vga_switcheroo(chip) /* NOP */
2726#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002727#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002728#endif /* SUPPORT_VGA_SWITCHER */
2729
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002730/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731 * destructor
2732 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002733static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002735 int i;
2736
Takashi Iwai65fcd412012-08-14 17:13:32 +02002737 azx_del_card_list(chip);
2738
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002739 azx_notifier_unregister(chip);
2740
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002741 if (use_vga_switcheroo(chip)) {
2742 if (chip->disabled && chip->bus)
2743 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002744 if (chip->vga_switcheroo_registered)
2745 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002746 }
2747
Takashi Iwaice43fba2005-05-30 20:33:44 +02002748 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002749 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002750 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002752 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753 }
2754
Jeff Garzikf000fd82008-04-22 13:50:34 +02002755 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002757 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002758 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002759 if (chip->remap_addr)
2760 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002762 if (chip->azx_dev) {
2763 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002764 if (chip->azx_dev[i].bdl.area) {
2765 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002766 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002767 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002768 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002769 if (chip->rb.area) {
2770 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002772 }
2773 if (chip->posbuf.area) {
2774 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002776 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002777 if (chip->region_requested)
2778 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002780 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002781#ifdef CONFIG_SND_HDA_PATCH_LOADER
2782 if (chip->fw)
2783 release_firmware(chip->fw);
2784#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785 kfree(chip);
2786
2787 return 0;
2788}
2789
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002790static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 return azx_free(device->device_data);
2793}
2794
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002795#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796/*
Takashi Iwai91219472012-04-26 12:13:25 +02002797 * Check of disabled HDMI controller by vga-switcheroo
2798 */
2799static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2800{
2801 struct pci_dev *p;
2802
2803 /* check only discrete GPU */
2804 switch (pci->vendor) {
2805 case PCI_VENDOR_ID_ATI:
2806 case PCI_VENDOR_ID_AMD:
2807 case PCI_VENDOR_ID_NVIDIA:
2808 if (pci->devfn == 1) {
2809 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2810 pci->bus->number, 0);
2811 if (p) {
2812 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2813 return p;
2814 pci_dev_put(p);
2815 }
2816 }
2817 break;
2818 }
2819 return NULL;
2820}
2821
2822static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2823{
2824 bool vga_inactive = false;
2825 struct pci_dev *p = get_bound_vga(pci);
2826
2827 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002828 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002829 vga_inactive = true;
2830 pci_dev_put(p);
2831 }
2832 return vga_inactive;
2833}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002834#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002835
2836/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002837 * white/black-listing for position_fix
2838 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002839static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002840 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2841 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002842 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002843 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002844 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002845 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002846 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002847 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002848 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002849 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002850 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002851 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002852 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002853 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002854 {}
2855};
2856
2857static int __devinit check_position_fix(struct azx *chip, int fix)
2858{
2859 const struct snd_pci_quirk *q;
2860
Takashi Iwaic673ba12009-03-17 07:49:14 +01002861 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002862 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002863 case POS_FIX_LPIB:
2864 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002865 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002866 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002867 return fix;
2868 }
2869
Takashi Iwaic673ba12009-03-17 07:49:14 +01002870 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2871 if (q) {
2872 printk(KERN_INFO
2873 "hda_intel: position_fix set to %d "
2874 "for device %04x:%04x\n",
2875 q->value, q->subvendor, q->subdevice);
2876 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002877 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002878
2879 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002880 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2881 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002882 return POS_FIX_VIACOMBO;
2883 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002884 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2885 snd_printd(SFX "Using LPIB position fix\n");
2886 return POS_FIX_LPIB;
2887 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002888 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002889}
2890
2891/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002892 * black-lists for probe_mask
2893 */
2894static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2895 /* Thinkpad often breaks the controller communication when accessing
2896 * to the non-working (or non-existing) modem codec slot.
2897 */
2898 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2899 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2900 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002901 /* broken BIOS */
2902 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002903 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2904 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002905 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002906 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002907 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002908 /* WinFast VP200 H (Teradici) user reported broken communication */
2909 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002910 {}
2911};
2912
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002913#define AZX_FORCE_CODEC_MASK 0x100
2914
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002915static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002916{
2917 const struct snd_pci_quirk *q;
2918
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002919 chip->codec_probe_mask = probe_mask[dev];
2920 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002921 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2922 if (q) {
2923 printk(KERN_INFO
2924 "hda_intel: probe_mask set to 0x%x "
2925 "for device %04x:%04x\n",
2926 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002927 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002928 }
2929 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002930
2931 /* check forced option */
2932 if (chip->codec_probe_mask != -1 &&
2933 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2934 chip->codec_mask = chip->codec_probe_mask & 0xff;
2935 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2936 chip->codec_mask);
2937 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002938}
2939
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002940/*
Takashi Iwai716238552009-09-28 13:14:04 +02002941 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002942 */
Takashi Iwai716238552009-09-28 13:14:04 +02002943static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002944 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002945 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002946 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002947 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002948 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002949 {}
2950};
2951
2952static void __devinit check_msi(struct azx *chip)
2953{
2954 const struct snd_pci_quirk *q;
2955
Takashi Iwai716238552009-09-28 13:14:04 +02002956 if (enable_msi >= 0) {
2957 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002958 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002959 }
2960 chip->msi = 1; /* enable MSI as default */
2961 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002962 if (q) {
2963 printk(KERN_INFO
2964 "hda_intel: msi for device %04x:%04x set to %d\n",
2965 q->subvendor, q->subdevice, q->value);
2966 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002967 return;
2968 }
2969
2970 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002971 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2972 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002973 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002974 }
2975}
2976
Takashi Iwaia1585d72011-12-14 09:27:04 +01002977/* check the snoop mode availability */
2978static void __devinit azx_check_snoop_available(struct azx *chip)
2979{
2980 bool snoop = chip->snoop;
2981
2982 switch (chip->driver_type) {
2983 case AZX_DRIVER_VIA:
2984 /* force to non-snoop mode for a new VIA controller
2985 * when BIOS is set
2986 */
2987 if (snoop) {
2988 u8 val;
2989 pci_read_config_byte(chip->pci, 0x42, &val);
2990 if (!(val & 0x80) && chip->pci->revision == 0x30)
2991 snoop = false;
2992 }
2993 break;
2994 case AZX_DRIVER_ATIHDMI_NS:
2995 /* new ATI HDMI requires non-snoop */
2996 snoop = false;
2997 break;
2998 }
2999
3000 if (snoop != chip->snoop) {
3001 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3002 snoop ? "snoop" : "non-snoop");
3003 chip->snoop = snoop;
3004 }
3005}
Takashi Iwai669ba272007-08-17 09:17:36 +02003006
3007/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 * constructor
3009 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003010static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003011 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003012 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003014 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 .dev_free = azx_dev_free,
3016 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003017 struct azx *chip;
3018 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019
3020 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003021
Pavel Machek927fc862006-08-31 17:03:43 +02003022 err = pci_enable_device(pci);
3023 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024 return err;
3025
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003026 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003027 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3029 pci_disable_device(pci);
3030 return -ENOMEM;
3031 }
3032
3033 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003034 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035 chip->card = card;
3036 chip->pci = pci;
3037 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003038 chip->driver_caps = driver_caps;
3039 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003040 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003041 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003042 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003043 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003044 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003045 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003047 chip->position_fix[0] = chip->position_fix[1] =
3048 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003049 /* combo mode uses LPIB for playback */
3050 if (chip->position_fix[0] == POS_FIX_COMBO) {
3051 chip->position_fix[0] = POS_FIX_LPIB;
3052 chip->position_fix[1] = POS_FIX_AUTO;
3053 }
3054
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003055 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003056
Takashi Iwai27346162006-01-12 18:28:44 +01003057 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003058 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003059 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003060
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003061 if (bdl_pos_adj[dev] < 0) {
3062 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003063 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003064 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003065 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003066 break;
3067 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003068 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003069 break;
3070 }
3071 }
3072
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003073 if (check_hdmi_disabled(pci)) {
3074 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3075 pci_name(pci));
3076 if (use_vga_switcheroo(chip)) {
3077 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3078 chip->disabled = true;
3079 goto ok;
3080 }
3081 kfree(chip);
3082 pci_disable_device(pci);
3083 return -ENXIO;
3084 }
3085
3086 err = azx_first_init(chip);
3087 if (err < 0) {
3088 azx_free(chip);
3089 return err;
3090 }
3091
3092 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003093 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3094 if (err < 0) {
3095 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3096 azx_free(chip);
3097 return err;
3098 }
3099
3100 *rchip = chip;
3101 return 0;
3102}
3103
3104static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3105{
3106 int dev = chip->dev_index;
3107 struct pci_dev *pci = chip->pci;
3108 struct snd_card *card = chip->card;
3109 int i, err;
3110 unsigned short gcap;
3111
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003112#if BITS_PER_LONG != 64
3113 /* Fix up base address on ULI M5461 */
3114 if (chip->driver_type == AZX_DRIVER_ULI) {
3115 u16 tmp3;
3116 pci_read_config_word(pci, 0x40, &tmp3);
3117 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3118 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3119 }
3120#endif
3121
Pavel Machek927fc862006-08-31 17:03:43 +02003122 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003123 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003125 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126
Pavel Machek927fc862006-08-31 17:03:43 +02003127 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003128 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 if (chip->remap_addr == NULL) {
3130 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003131 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 }
3133
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003134 if (chip->msi)
3135 if (pci_enable_msi(pci) < 0)
3136 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003137
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003138 if (azx_acquire_irq(chip, 0) < 0)
3139 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140
3141 pci_set_master(pci);
3142 synchronize_irq(chip->irq);
3143
Tobin Davisbcd72002008-01-15 11:23:55 +01003144 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003145 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003146
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003147 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003148 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003149 struct pci_dev *p_smbus;
3150 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3151 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3152 NULL);
3153 if (p_smbus) {
3154 if (p_smbus->revision < 0x30)
3155 gcap &= ~ICH6_GCAP_64OK;
3156 pci_dev_put(p_smbus);
3157 }
3158 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003159
Takashi Iwai9477c582011-05-25 09:11:37 +02003160 /* disable 64bit DMA address on some devices */
3161 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3162 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003163 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003164 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003165
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003166 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003167 if (align_buffer_size >= 0)
3168 chip->align_buffer_size = !!align_buffer_size;
3169 else {
3170 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3171 chip->align_buffer_size = 0;
3172 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3173 chip->align_buffer_size = 1;
3174 else
3175 chip->align_buffer_size = 1;
3176 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003177
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003178 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003179 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003180 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003181 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003182 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3183 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003184 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003185
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003186 /* read number of streams from GCAP register instead of using
3187 * hardcoded value
3188 */
3189 chip->capture_streams = (gcap >> 8) & 0x0f;
3190 chip->playback_streams = (gcap >> 12) & 0x0f;
3191 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003192 /* gcap didn't give any info, switching to old method */
3193
3194 switch (chip->driver_type) {
3195 case AZX_DRIVER_ULI:
3196 chip->playback_streams = ULI_NUM_PLAYBACK;
3197 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003198 break;
3199 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003200 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003201 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3202 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003203 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003204 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003205 default:
3206 chip->playback_streams = ICH6_NUM_PLAYBACK;
3207 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003208 break;
3209 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003210 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003211 chip->capture_index_offset = 0;
3212 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003213 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003214 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3215 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003216 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003217 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003218 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003219 }
3220
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003221 for (i = 0; i < chip->num_streams; i++) {
3222 /* allocate memory for the BDL for each stream */
3223 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3224 snd_dma_pci_data(chip->pci),
3225 BDL_SIZE, &chip->azx_dev[i].bdl);
3226 if (err < 0) {
3227 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003228 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003229 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003230 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003232 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003233 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3234 snd_dma_pci_data(chip->pci),
3235 chip->num_streams * 8, &chip->posbuf);
3236 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003237 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003238 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003240 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003242 err = azx_alloc_cmd_io(chip);
3243 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003244 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245
3246 /* initialize streams */
3247 azx_init_stream(chip);
3248
3249 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003250 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003251 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252
3253 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003254 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003256 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 }
3258
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003259 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003260 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3261 sizeof(card->shortname));
3262 snprintf(card->longname, sizeof(card->longname),
3263 "%s at 0x%lx irq %i",
3264 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003265
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267}
3268
Takashi Iwaicb53c622007-08-10 17:21:45 +02003269static void power_down_all_codecs(struct azx *chip)
3270{
Takashi Iwai83012a72012-08-24 18:38:08 +02003271#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003272 /* The codecs were powered up in snd_hda_codec_new().
3273 * Now all initialization done, so turn them down if possible
3274 */
3275 struct hda_codec *codec;
3276 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3277 snd_hda_power_down(codec);
3278 }
3279#endif
3280}
3281
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003282#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003283/* callback from request_firmware_nowait() */
3284static void azx_firmware_cb(const struct firmware *fw, void *context)
3285{
3286 struct snd_card *card = context;
3287 struct azx *chip = card->private_data;
3288 struct pci_dev *pci = chip->pci;
3289
3290 if (!fw) {
3291 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3292 goto error;
3293 }
3294
3295 chip->fw = fw;
3296 if (!chip->disabled) {
3297 /* continue probing */
3298 if (azx_probe_continue(chip))
3299 goto error;
3300 }
3301 return; /* OK */
3302
3303 error:
3304 snd_card_free(card);
3305 pci_set_drvdata(pci, NULL);
3306}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003307#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003308
Takashi Iwaid01ce992007-07-27 16:52:19 +02003309static int __devinit azx_probe(struct pci_dev *pci,
3310 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003312 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003313 struct snd_card *card;
3314 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003315 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003316 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003318 if (dev >= SNDRV_CARDS)
3319 return -ENODEV;
3320 if (!enable[dev]) {
3321 dev++;
3322 return -ENOENT;
3323 }
3324
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003325 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3326 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003328 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003329 }
3330
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003331 snd_card_set_dev(card, &pci->dev);
3332
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003333 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003334 if (err < 0)
3335 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003336 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003337 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338
Takashi Iwai4918cda2012-08-09 12:33:28 +02003339#ifdef CONFIG_SND_HDA_PATCH_LOADER
3340 if (patch[dev] && *patch[dev]) {
3341 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3342 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003343 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3344 &pci->dev, GFP_KERNEL, card,
3345 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003346 if (err < 0)
3347 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003348 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003349 }
3350#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3351
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003352 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003353 err = azx_probe_continue(chip);
3354 if (err < 0)
3355 goto out_free;
3356 }
3357
3358 pci_set_drvdata(pci, card);
3359
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003360 if (pci_dev_run_wake(pci))
3361 pm_runtime_put_noidle(&pci->dev);
3362
Takashi Iwai128960a2012-10-12 17:28:18 +02003363 err = register_vga_switcheroo(chip);
3364 if (err < 0) {
3365 snd_printk(KERN_ERR SFX
3366 "Error registering VGA-switcheroo client\n");
3367 goto out_free;
3368 }
3369
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003370 dev++;
3371 return 0;
3372
3373out_free:
3374 snd_card_free(card);
3375 return err;
3376}
3377
3378static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3379{
3380 int dev = chip->dev_index;
3381 int err;
3382
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003383#ifdef CONFIG_SND_HDA_INPUT_BEEP
3384 chip->beep_mode = beep_mode[dev];
3385#endif
3386
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003388 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003389 if (err < 0)
3390 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003391#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003392 if (chip->fw) {
3393 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3394 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003395 if (err < 0)
3396 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003397 release_firmware(chip->fw); /* no longer needed */
3398 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003399 }
3400#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003401 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003402 err = azx_codec_configure(chip);
3403 if (err < 0)
3404 goto out_free;
3405 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406
3407 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003408 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003409 if (err < 0)
3410 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411
3412 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003413 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003414 if (err < 0)
3415 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003417 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003418 if (err < 0)
3419 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420
Takashi Iwaicb53c622007-08-10 17:21:45 +02003421 chip->running = 1;
3422 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003423 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003424 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425
Takashi Iwai91219472012-04-26 12:13:25 +02003426 return 0;
3427
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003428out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003429 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003430 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431}
3432
3433static void __devexit azx_remove(struct pci_dev *pci)
3434{
Takashi Iwai91219472012-04-26 12:13:25 +02003435 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003436
3437 if (pci_dev_run_wake(pci))
3438 pm_runtime_get_noresume(&pci->dev);
3439
Takashi Iwai91219472012-04-26 12:13:25 +02003440 if (card)
3441 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442 pci_set_drvdata(pci, NULL);
3443}
3444
3445/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003446static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003447 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003448 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003449 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003450 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasleycea310e2010-09-10 16:29:56 -07003451 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003452 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003453 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3454 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003455 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003456 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003457 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003458 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003459 /* Lynx Point */
3460 { PCI_DEVICE(0x8086, 0x8c20),
3461 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003462 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003463 /* Lynx Point-LP */
3464 { PCI_DEVICE(0x8086, 0x9c20),
3465 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003466 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003467 /* Lynx Point-LP */
3468 { PCI_DEVICE(0x8086, 0x9c21),
3469 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003470 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003471 /* Haswell */
3472 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003473 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003474 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003475 { PCI_DEVICE(0x8086, 0x0d0c),
3476 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003477 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003478 /* 5 Series/3400 */
3479 { PCI_DEVICE(0x8086, 0x3b56),
3480 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3481 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Takashi Iwai87218e92008-02-21 08:13:11 +01003482 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003483 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003484 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003485 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003486 { PCI_DEVICE(0x8086, 0x080a),
3487 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003488 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003489 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003490 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003491 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3492 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003493 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003494 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3495 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003496 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003497 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3498 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003499 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003500 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3501 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003502 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003503 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3504 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003505 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003506 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3507 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003508 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003509 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3510 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003511 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003512 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3513 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003514 /* Generic Intel */
3515 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3516 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3517 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003518 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003519 /* ATI SB 450/600/700/800/900 */
3520 { PCI_DEVICE(0x1002, 0x437b),
3521 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3522 { PCI_DEVICE(0x1002, 0x4383),
3523 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3524 /* AMD Hudson */
3525 { PCI_DEVICE(0x1022, 0x780d),
3526 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003527 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003528 { PCI_DEVICE(0x1002, 0x793b),
3529 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3530 { PCI_DEVICE(0x1002, 0x7919),
3531 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3532 { PCI_DEVICE(0x1002, 0x960f),
3533 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3534 { PCI_DEVICE(0x1002, 0x970f),
3535 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3536 { PCI_DEVICE(0x1002, 0xaa00),
3537 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3538 { PCI_DEVICE(0x1002, 0xaa08),
3539 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3540 { PCI_DEVICE(0x1002, 0xaa10),
3541 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3542 { PCI_DEVICE(0x1002, 0xaa18),
3543 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3544 { PCI_DEVICE(0x1002, 0xaa20),
3545 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3546 { PCI_DEVICE(0x1002, 0xaa28),
3547 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3548 { PCI_DEVICE(0x1002, 0xaa30),
3549 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3550 { PCI_DEVICE(0x1002, 0xaa38),
3551 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3552 { PCI_DEVICE(0x1002, 0xaa40),
3553 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3554 { PCI_DEVICE(0x1002, 0xaa48),
3555 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003556 { PCI_DEVICE(0x1002, 0x9902),
3557 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3558 { PCI_DEVICE(0x1002, 0xaaa0),
3559 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3560 { PCI_DEVICE(0x1002, 0xaaa8),
3561 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3562 { PCI_DEVICE(0x1002, 0xaab0),
3563 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003564 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003565 { PCI_DEVICE(0x1106, 0x3288),
3566 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003567 /* VIA GFX VT7122/VX900 */
3568 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3569 /* VIA GFX VT6122/VX11 */
3570 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003571 /* SIS966 */
3572 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3573 /* ULI M5461 */
3574 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3575 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003576 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3577 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3578 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003579 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003580 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003581 { PCI_DEVICE(0x6549, 0x1200),
3582 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003583 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003584 /* CTHDA chips */
3585 { PCI_DEVICE(0x1102, 0x0010),
3586 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3587 { PCI_DEVICE(0x1102, 0x0012),
3588 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003589#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3590 /* the following entry conflicts with snd-ctxfi driver,
3591 * as ctxfi driver mutates from HD-audio to native mode with
3592 * a special command sequence.
3593 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003594 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3595 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3596 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003597 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003598 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003599#else
3600 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003601 { PCI_DEVICE(0x1102, 0x0009),
3602 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003603 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003604#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003605 /* Vortex86MX */
3606 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003607 /* VMware HDAudio */
3608 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003609 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003610 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3611 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3612 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003613 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003614 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3615 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3616 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003617 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003618 { 0, }
3619};
3620MODULE_DEVICE_TABLE(pci, azx_ids);
3621
3622/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003623static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003624 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625 .id_table = azx_ids,
3626 .probe = azx_probe,
3627 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003628 .driver = {
3629 .pm = AZX_PM_OPS,
3630 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003631};
3632
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003633module_pci_driver(azx_driver);