blob: 719a933c5756ab26c01d5d59f7ccb898f91a86f0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
346 return ret;
347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
397 return ret;
398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Chris Wilson05394f32010-11-08 19:18:58 +0000406 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200412 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200413 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200414 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200415 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Eric Anholteb014592009-03-10 11:44:52 -0700436 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100437
Eric Anholteb014592009-03-10 11:44:52 -0700438 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100439 struct page *page;
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 /* Operation in this page
442 *
Eric Anholteb014592009-03-10 11:44:52 -0700443 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700444 * page_length = bytes to copy for this page
445 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100446 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700447 page_length = remain;
448 if ((shmem_page_offset + page_length) > PAGE_SIZE)
449 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700450
Daniel Vetter692a5762012-03-25 19:47:34 +0200451 if (obj->pages) {
452 page = obj->pages[offset >> PAGE_SHIFT];
453 release_page = 0;
454 } else {
455 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
456 if (IS_ERR(page)) {
457 ret = PTR_ERR(page);
458 goto out;
459 }
460 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000461 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200473 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200494 if (release_page)
495 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 if (ret) {
498 ret = -EFAULT;
499 goto out;
500 }
501
Eric Anholteb014592009-03-10 11:44:52 -0700502 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100503 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700504 offset += page_length;
505 }
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200508 if (hit_slowpath) {
509 /* Fixup: Kill any reinstated backing storage pages */
510 if (obj->madv == __I915_MADV_PURGED)
511 i915_gem_object_truncate(obj);
512 }
Eric Anholteb014592009-03-10 11:44:52 -0700513
514 return ret;
515}
516
Eric Anholt673a3942008-07-30 12:06:12 -0700517/**
518 * Reads data from the object referenced by handle.
519 *
520 * On error, the contents of *data are undefined.
521 */
522int
523i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700525{
526 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000527 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100528 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700529
Chris Wilson51311d02010-11-17 09:10:42 +0000530 if (args->size == 0)
531 return 0;
532
533 if (!access_ok(VERIFY_WRITE,
534 (char __user *)(uintptr_t)args->data_ptr,
535 args->size))
536 return -EFAULT;
537
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100540 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700541
Chris Wilson05394f32010-11-08 19:18:58 +0000542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100544 ret = -ENOENT;
545 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100546 }
Eric Anholt673a3942008-07-30 12:06:12 -0700547
Chris Wilson7dcd2492010-09-26 20:21:44 +0100548 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000549 if (args->offset > obj->base.size ||
550 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100552 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100553 }
554
Daniel Vetter1286ff72012-05-10 15:25:09 +0200555 /* prime objects have no backing filp to GEM pread/pwrite
556 * pages from.
557 */
558 if (!obj->base.filp) {
559 ret = -EINVAL;
560 goto out;
561 }
562
Chris Wilsondb53a302011-02-03 11:57:46 +0000563 trace_i915_gem_object_pread(obj, args->offset, args->size);
564
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200565 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700566
Chris Wilson35b62a82010-09-26 20:23:38 +0100567out:
Chris Wilson05394f32010-11-08 19:18:58 +0000568 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100569unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100570 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700572}
573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574/* This is the fast write path which cannot handle
575 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700576 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700577
Keith Packard0839ccb2008-10-30 19:38:48 -0700578static inline int
579fast_user_write(struct io_mapping *mapping,
580 loff_t page_base, int page_offset,
581 char __user *user_data,
582 int length)
583{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 void __iomem *vaddr_atomic;
585 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586 unsigned long unwritten;
587
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700589 /* We can use the cpu mem copy function because this is X86. */
590 vaddr = (void __force*)vaddr_atomic + page_offset;
591 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700592 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700593 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100594 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700595}
596
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597/**
598 * This is the fast pwrite path, where we copy the data directly from the
599 * user into the GTT, uncached.
600 */
Eric Anholt673a3942008-07-30 12:06:12 -0700601static int
Chris Wilson05394f32010-11-08 19:18:58 +0000602i915_gem_gtt_pwrite_fast(struct drm_device *dev,
603 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700604 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000605 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700606{
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700609 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700610 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 int page_offset, page_length, ret;
612
Chris Wilson86a1ee22012-08-11 15:41:04 +0100613 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200614 if (ret)
615 goto out;
616
617 ret = i915_gem_object_set_to_gtt_domain(obj, true);
618 if (ret)
619 goto out_unpin;
620
621 ret = i915_gem_object_put_fence(obj);
622 if (ret)
623 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 user_data = (char __user *) (uintptr_t) args->data_ptr;
626 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
Chris Wilson05394f32010-11-08 19:18:58 +0000628 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630 while (remain > 0) {
631 /* Operation in this page
632 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 * page_base = page offset within aperture
634 * page_offset = offset within page
635 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700636 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100637 page_base = offset & PAGE_MASK;
638 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 page_length = remain;
640 if ((page_offset + remain) > PAGE_SIZE)
641 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700642
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700644 * source page isn't available. Return the error and we'll
645 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100647 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200648 page_offset, user_data, page_length)) {
649 ret = -EFAULT;
650 goto out_unpin;
651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Keith Packard0839ccb2008-10-30 19:38:48 -0700653 remain -= page_length;
654 user_data += page_length;
655 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700656 }
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Daniel Vetter935aaa62012-03-25 19:47:35 +0200658out_unpin:
659 i915_gem_object_unpin(obj);
660out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700662}
663
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664/* Per-page copy function for the shmem pwrite fastpath.
665 * Flushes invalid cachelines before writing to the target if
666 * needs_clflush_before is set and flushes out any written cachelines after
667 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700668static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
670 char __user *user_data,
671 bool page_do_bit17_swizzling,
672 bool needs_clflush_before,
673 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700674{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200678 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700680
Daniel Vetterd174bd62012-03-25 19:47:40 +0200681 vaddr = kmap_atomic(page);
682 if (needs_clflush_before)
683 drm_clflush_virt_range(vaddr + shmem_page_offset,
684 page_length);
685 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
686 user_data,
687 page_length);
688 if (needs_clflush_after)
689 drm_clflush_virt_range(vaddr + shmem_page_offset,
690 page_length);
691 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692
693 return ret;
694}
695
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696/* Only difference to the fast-path function is that this can handle bit17
697 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700698static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
700 char __user *user_data,
701 bool page_do_bit17_swizzling,
702 bool needs_clflush_before,
703 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 char *vaddr;
706 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700707
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200709 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200710 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
711 page_length,
712 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713 if (page_do_bit17_swizzling)
714 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100715 user_data,
716 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200717 else
718 ret = __copy_from_user(vaddr + shmem_page_offset,
719 user_data,
720 page_length);
721 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200722 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
723 page_length,
724 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200725 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700728}
729
Eric Anholt40123c12009-03-09 13:42:30 -0700730static int
Daniel Vettere244a442012-03-25 19:47:28 +0200731i915_gem_shmem_pwrite(struct drm_device *dev,
732 struct drm_i915_gem_object *obj,
733 struct drm_i915_gem_pwrite *args,
734 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700735{
Chris Wilson05394f32010-11-08 19:18:58 +0000736 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700737 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 loff_t offset;
739 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100740 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200742 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200743 int needs_clflush_after = 0;
744 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200745 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700748 remain = args->size;
749
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700751
Daniel Vetter58642882012-03-25 19:47:37 +0200752 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
753 /* If we're not in the cpu write domain, set ourself into the gtt
754 * write domain and manually flush cachelines (if required). This
755 * optimizes for the case when the gpu will use the data
756 * right away and we therefore have to clflush anyway. */
757 if (obj->cache_level == I915_CACHE_NONE)
758 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200759 if (obj->gtt_space) {
760 ret = i915_gem_object_set_to_gtt_domain(obj, true);
761 if (ret)
762 return ret;
763 }
Daniel Vetter58642882012-03-25 19:47:37 +0200764 }
765 /* Same trick applies for invalidate partially written cachelines before
766 * writing. */
767 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
768 && obj->cache_level == I915_CACHE_NONE)
769 needs_clflush_before = 1;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000772 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
774 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200776 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100777
Eric Anholt40123c12009-03-09 13:42:30 -0700778 /* Operation in this page
779 *
Eric Anholt40123c12009-03-09 13:42:30 -0700780 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * page_length = bytes to copy for this page
782 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100783 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700784
785 page_length = remain;
786 if ((shmem_page_offset + page_length) > PAGE_SIZE)
787 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700788
Daniel Vetter58642882012-03-25 19:47:37 +0200789 /* If we don't overwrite a cacheline completely we need to be
790 * careful to have up-to-date data by first clflushing. Don't
791 * overcomplicate things and flush the entire patch. */
792 partial_cacheline_write = needs_clflush_before &&
793 ((shmem_page_offset | page_length)
794 & (boot_cpu_data.x86_clflush_size - 1));
795
Daniel Vetter692a5762012-03-25 19:47:34 +0200796 if (obj->pages) {
797 page = obj->pages[offset >> PAGE_SHIFT];
798 release_page = 0;
799 } else {
800 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
801 if (IS_ERR(page)) {
802 ret = PTR_ERR(page);
803 goto out;
804 }
805 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100806 }
807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
809 (page_to_phys(page) & (1 << 17)) != 0;
810
Daniel Vetterd174bd62012-03-25 19:47:40 +0200811 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
812 user_data, page_do_bit17_swizzling,
813 partial_cacheline_write,
814 needs_clflush_after);
815 if (ret == 0)
816 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700817
Daniel Vettere244a442012-03-25 19:47:28 +0200818 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200819 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200820 mutex_unlock(&dev->struct_mutex);
821
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
823 user_data, page_do_bit17_swizzling,
824 partial_cacheline_write,
825 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700826
Daniel Vettere244a442012-03-25 19:47:28 +0200827 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200828 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200829next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100830 set_page_dirty(page);
831 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200832 if (release_page)
833 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100834
Daniel Vetter8c599672011-12-14 13:57:31 +0100835 if (ret) {
836 ret = -EFAULT;
837 goto out;
838 }
839
Eric Anholt40123c12009-03-09 13:42:30 -0700840 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100841 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700842 offset += page_length;
843 }
844
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100845out:
Daniel Vettere244a442012-03-25 19:47:28 +0200846 if (hit_slowpath) {
847 /* Fixup: Kill any reinstated backing storage pages */
848 if (obj->madv == __I915_MADV_PURGED)
849 i915_gem_object_truncate(obj);
850 /* and flush dirty cachelines in case the object isn't in the cpu write
851 * domain anymore. */
852 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
853 i915_gem_clflush_object(obj);
854 intel_gtt_chipset_flush();
855 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100856 }
Eric Anholt40123c12009-03-09 13:42:30 -0700857
Daniel Vetter58642882012-03-25 19:47:37 +0200858 if (needs_clflush_after)
859 intel_gtt_chipset_flush();
860
Eric Anholt40123c12009-03-09 13:42:30 -0700861 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700862}
863
864/**
865 * Writes data to the object referenced by handle.
866 *
867 * On error, the contents of the buffer that were to be modified are undefined.
868 */
869int
870i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100871 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700872{
873 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000874 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000875 int ret;
876
877 if (args->size == 0)
878 return 0;
879
880 if (!access_ok(VERIFY_READ,
881 (char __user *)(uintptr_t)args->data_ptr,
882 args->size))
883 return -EFAULT;
884
Daniel Vetterf56f8212012-03-25 19:47:41 +0200885 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
886 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000887 if (ret)
888 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = i915_mutex_lock_interruptible(dev);
891 if (ret)
892 return ret;
893
Chris Wilson05394f32010-11-08 19:18:58 +0000894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = -ENOENT;
897 goto unlock;
898 }
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson7dcd2492010-09-26 20:21:44 +0100900 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000901 if (args->offset > obj->base.size ||
902 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100903 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100904 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100905 }
906
Daniel Vetter1286ff72012-05-10 15:25:09 +0200907 /* prime objects have no backing filp to GEM pread/pwrite
908 * pages from.
909 */
910 if (!obj->base.filp) {
911 ret = -EINVAL;
912 goto out;
913 }
914
Chris Wilsondb53a302011-02-03 11:57:46 +0000915 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
916
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 /* We can only do the GTT pwrite on untiled buffers, as otherwise
919 * it would end up going through the fenced access, and we'll get
920 * different detiling behavior between reading and writing.
921 * pread/pwrite currently are reading and writing from the CPU
922 * perspective, requiring manual detiling by the client.
923 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 goto out;
927 }
928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200930 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 /* Note that the gtt paths might fail with non-page-backed user
934 * pointers (e.g. gtt mappings when moving data between
935 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700936 }
Eric Anholt673a3942008-07-30 12:06:12 -0700937
Chris Wilson86a1ee22012-08-11 15:41:04 +0100938 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100940
Chris Wilson35b62a82010-09-26 20:23:38 +0100941out:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100943unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100944 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700945 return ret;
946}
947
Chris Wilsonb3612372012-08-24 09:35:08 +0100948int
949i915_gem_check_wedge(struct drm_i915_private *dev_priv,
950 bool interruptible)
951{
952 if (atomic_read(&dev_priv->mm.wedged)) {
953 struct completion *x = &dev_priv->error_completion;
954 bool recovery_complete;
955 unsigned long flags;
956
957 /* Give the error handler a chance to run. */
958 spin_lock_irqsave(&x->wait.lock, flags);
959 recovery_complete = x->done > 0;
960 spin_unlock_irqrestore(&x->wait.lock, flags);
961
962 /* Non-interruptible callers can't handle -EAGAIN, hence return
963 * -EIO unconditionally for these. */
964 if (!interruptible)
965 return -EIO;
966
967 /* Recovery complete, but still wedged means reset failure. */
968 if (recovery_complete)
969 return -EIO;
970
971 return -EAGAIN;
972 }
973
974 return 0;
975}
976
977/*
978 * Compare seqno against outstanding lazy request. Emit a request if they are
979 * equal.
980 */
981static int
982i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
983{
984 int ret;
985
986 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
987
988 ret = 0;
989 if (seqno == ring->outstanding_lazy_request)
990 ret = i915_add_request(ring, NULL, NULL);
991
992 return ret;
993}
994
995/**
996 * __wait_seqno - wait until execution of seqno has finished
997 * @ring: the ring expected to report seqno
998 * @seqno: duh!
999 * @interruptible: do an interruptible wait (normally yes)
1000 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1001 *
1002 * Returns 0 if the seqno was found within the alloted time. Else returns the
1003 * errno with remaining time filled in timeout argument.
1004 */
1005static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1006 bool interruptible, struct timespec *timeout)
1007{
1008 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1009 struct timespec before, now, wait_time={1,0};
1010 unsigned long timeout_jiffies;
1011 long end;
1012 bool wait_forever = true;
1013 int ret;
1014
1015 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1016 return 0;
1017
1018 trace_i915_gem_request_wait_begin(ring, seqno);
1019
1020 if (timeout != NULL) {
1021 wait_time = *timeout;
1022 wait_forever = false;
1023 }
1024
1025 timeout_jiffies = timespec_to_jiffies(&wait_time);
1026
1027 if (WARN_ON(!ring->irq_get(ring)))
1028 return -ENODEV;
1029
1030 /* Record current time in case interrupted by signal, or wedged * */
1031 getrawmonotonic(&before);
1032
1033#define EXIT_COND \
1034 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1035 atomic_read(&dev_priv->mm.wedged))
1036 do {
1037 if (interruptible)
1038 end = wait_event_interruptible_timeout(ring->irq_queue,
1039 EXIT_COND,
1040 timeout_jiffies);
1041 else
1042 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1043 timeout_jiffies);
1044
1045 ret = i915_gem_check_wedge(dev_priv, interruptible);
1046 if (ret)
1047 end = ret;
1048 } while (end == 0 && wait_forever);
1049
1050 getrawmonotonic(&now);
1051
1052 ring->irq_put(ring);
1053 trace_i915_gem_request_wait_end(ring, seqno);
1054#undef EXIT_COND
1055
1056 if (timeout) {
1057 struct timespec sleep_time = timespec_sub(now, before);
1058 *timeout = timespec_sub(*timeout, sleep_time);
1059 }
1060
1061 switch (end) {
1062 case -EIO:
1063 case -EAGAIN: /* Wedged */
1064 case -ERESTARTSYS: /* Signal */
1065 return (int)end;
1066 case 0: /* Timeout */
1067 if (timeout)
1068 set_normalized_timespec(timeout, 0, 0);
1069 return -ETIME;
1070 default: /* Completed */
1071 WARN_ON(end < 0); /* We're not aware of other errors */
1072 return 0;
1073 }
1074}
1075
1076/**
1077 * Waits for a sequence number to be signaled, and cleans up the
1078 * request and object lists appropriately for that event.
1079 */
1080int
1081i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1082{
1083 struct drm_device *dev = ring->dev;
1084 struct drm_i915_private *dev_priv = dev->dev_private;
1085 bool interruptible = dev_priv->mm.interruptible;
1086 int ret;
1087
1088 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1089 BUG_ON(seqno == 0);
1090
1091 ret = i915_gem_check_wedge(dev_priv, interruptible);
1092 if (ret)
1093 return ret;
1094
1095 ret = i915_gem_check_olr(ring, seqno);
1096 if (ret)
1097 return ret;
1098
1099 return __wait_seqno(ring, seqno, interruptible, NULL);
1100}
1101
1102/**
1103 * Ensures that all rendering to the object has completed and the object is
1104 * safe to unbind from the GTT or access from the CPU.
1105 */
1106static __must_check int
1107i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1108 bool readonly)
1109{
1110 struct intel_ring_buffer *ring = obj->ring;
1111 u32 seqno;
1112 int ret;
1113
1114 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1115 if (seqno == 0)
1116 return 0;
1117
1118 ret = i915_wait_seqno(ring, seqno);
1119 if (ret)
1120 return ret;
1121
1122 i915_gem_retire_requests_ring(ring);
1123
1124 /* Manually manage the write flush as we may have not yet
1125 * retired the buffer.
1126 */
1127 if (obj->last_write_seqno &&
1128 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1129 obj->last_write_seqno = 0;
1130 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1131 }
1132
1133 return 0;
1134}
1135
Chris Wilson3236f572012-08-24 09:35:09 +01001136/* A nonblocking variant of the above wait. This is a highly dangerous routine
1137 * as the object state may change during this call.
1138 */
1139static __must_check int
1140i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1141 bool readonly)
1142{
1143 struct drm_device *dev = obj->base.dev;
1144 struct drm_i915_private *dev_priv = dev->dev_private;
1145 struct intel_ring_buffer *ring = obj->ring;
1146 u32 seqno;
1147 int ret;
1148
1149 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1150 BUG_ON(!dev_priv->mm.interruptible);
1151
1152 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1153 if (seqno == 0)
1154 return 0;
1155
1156 ret = i915_gem_check_wedge(dev_priv, true);
1157 if (ret)
1158 return ret;
1159
1160 ret = i915_gem_check_olr(ring, seqno);
1161 if (ret)
1162 return ret;
1163
1164 mutex_unlock(&dev->struct_mutex);
1165 ret = __wait_seqno(ring, seqno, true, NULL);
1166 mutex_lock(&dev->struct_mutex);
1167
1168 i915_gem_retire_requests_ring(ring);
1169
1170 /* Manually manage the write flush as we may have not yet
1171 * retired the buffer.
1172 */
1173 if (obj->last_write_seqno &&
1174 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1175 obj->last_write_seqno = 0;
1176 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1177 }
1178
1179 return ret;
1180}
1181
Eric Anholt673a3942008-07-30 12:06:12 -07001182/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 * Called when user space prepares to use an object with the CPU, either
1184 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001185 */
1186int
1187i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001188 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001189{
1190 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001191 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 uint32_t read_domains = args->read_domains;
1193 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001194 int ret;
1195
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001197 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001198 return -EINVAL;
1199
Chris Wilson21d509e2009-06-06 09:46:02 +01001200 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001201 return -EINVAL;
1202
1203 /* Having something in the write domain implies it's in the read
1204 * domain, and only that read domain. Enforce that in the request.
1205 */
1206 if (write_domain != 0 && read_domains != write_domain)
1207 return -EINVAL;
1208
Chris Wilson76c1dec2010-09-25 11:22:51 +01001209 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Chris Wilson05394f32010-11-08 19:18:58 +00001213 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001214 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001215 ret = -ENOENT;
1216 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001217 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001218
Chris Wilson3236f572012-08-24 09:35:09 +01001219 /* Try to flush the object off the GPU without holding the lock.
1220 * We will repeat the flush holding the lock in the normal manner
1221 * to catch cases where we are gazumped.
1222 */
1223 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1224 if (ret)
1225 goto unref;
1226
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 if (read_domains & I915_GEM_DOMAIN_GTT) {
1228 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001229
1230 /* Silently promote "you're not bound, there was nothing to do"
1231 * to success, since the client was just asking us to
1232 * make sure everything was done.
1233 */
1234 if (ret == -EINVAL)
1235 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001237 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 }
1239
Chris Wilson3236f572012-08-24 09:35:09 +01001240unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001241 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001242unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001243 mutex_unlock(&dev->struct_mutex);
1244 return ret;
1245}
1246
1247/**
1248 * Called when user space has done writes to this buffer
1249 */
1250int
1251i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001252 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001253{
1254 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001256 int ret = 0;
1257
Chris Wilson76c1dec2010-09-25 11:22:51 +01001258 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001260 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001261
Chris Wilson05394f32010-11-08 19:18:58 +00001262 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001263 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264 ret = -ENOENT;
1265 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001266 }
1267
Eric Anholt673a3942008-07-30 12:06:12 -07001268 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001269 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001270 i915_gem_object_flush_cpu_write_domain(obj);
1271
Chris Wilson05394f32010-11-08 19:18:58 +00001272 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001273unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001274 mutex_unlock(&dev->struct_mutex);
1275 return ret;
1276}
1277
1278/**
1279 * Maps the contents of an object, returning the address it is mapped
1280 * into.
1281 *
1282 * While the mapping holds a reference on the contents of the object, it doesn't
1283 * imply a ref on the object itself.
1284 */
1285int
1286i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001287 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001288{
1289 struct drm_i915_gem_mmap *args = data;
1290 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001291 unsigned long addr;
1292
Chris Wilson05394f32010-11-08 19:18:58 +00001293 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001294 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001295 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Daniel Vetter1286ff72012-05-10 15:25:09 +02001297 /* prime objects have no backing filp to GEM mmap
1298 * pages from.
1299 */
1300 if (!obj->filp) {
1301 drm_gem_object_unreference_unlocked(obj);
1302 return -EINVAL;
1303 }
1304
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001305 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001306 PROT_READ | PROT_WRITE, MAP_SHARED,
1307 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001308 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001309 if (IS_ERR((void *)addr))
1310 return addr;
1311
1312 args->addr_ptr = (uint64_t) addr;
1313
1314 return 0;
1315}
1316
Jesse Barnesde151cf2008-11-12 10:03:55 -08001317/**
1318 * i915_gem_fault - fault a page into the GTT
1319 * vma: VMA in question
1320 * vmf: fault info
1321 *
1322 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1323 * from userspace. The fault handler takes care of binding the object to
1324 * the GTT (if needed), allocating and programming a fence register (again,
1325 * only if needed based on whether the old reg is still valid or the object
1326 * is tiled) and inserting a new PTE into the faulting process.
1327 *
1328 * Note that the faulting process may involve evicting existing objects
1329 * from the GTT and/or fence registers to make room. So performance may
1330 * suffer if the GTT working set is large or there are few fence registers
1331 * left.
1332 */
1333int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1334{
Chris Wilson05394f32010-11-08 19:18:58 +00001335 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1336 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001337 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001338 pgoff_t page_offset;
1339 unsigned long pfn;
1340 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001341 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342
1343 /* We don't use vmf->pgoff since that has the fake offset */
1344 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1345 PAGE_SHIFT;
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 ret = i915_mutex_lock_interruptible(dev);
1348 if (ret)
1349 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001350
Chris Wilsondb53a302011-02-03 11:57:46 +00001351 trace_i915_gem_object_fault(obj, page_offset, true, write);
1352
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001353 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001354 if (!obj->map_and_fenceable) {
1355 ret = i915_gem_object_unbind(obj);
1356 if (ret)
1357 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001358 }
Chris Wilson05394f32010-11-08 19:18:58 +00001359 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001360 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001361 if (ret)
1362 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363
Eric Anholte92d03b2011-06-14 16:43:09 -07001364 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1365 if (ret)
1366 goto unlock;
1367 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001368
Daniel Vetter74898d72012-02-15 23:50:22 +01001369 if (!obj->has_global_gtt_mapping)
1370 i915_gem_gtt_bind_object(obj, obj->cache_level);
1371
Chris Wilson06d98132012-04-17 15:31:24 +01001372 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001373 if (ret)
1374 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375
Chris Wilson05394f32010-11-08 19:18:58 +00001376 if (i915_gem_object_is_inactive(obj))
1377 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001378
Chris Wilson6299f992010-11-24 12:23:44 +00001379 obj->fault_mappable = true;
1380
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001381 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 page_offset;
1383
1384 /* Finally, remap it using the new GTT offset */
1385 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001386unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001387 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001388out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001389 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001390 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001391 /* If this -EIO is due to a gpu hang, give the reset code a
1392 * chance to clean up the mess. Otherwise return the proper
1393 * SIGBUS. */
1394 if (!atomic_read(&dev_priv->mm.wedged))
1395 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001396 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001397 /* Give the error handler a chance to run and move the
1398 * objects off the GPU active list. Next time we service the
1399 * fault, we should be able to transition the page into the
1400 * GTT without touching the GPU (and so avoid further
1401 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1402 * with coherency, just lost writes.
1403 */
Chris Wilson045e7692010-11-07 09:18:22 +00001404 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 case 0:
1406 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001407 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001412 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413 }
1414}
1415
1416/**
Chris Wilson901782b2009-07-10 08:18:50 +01001417 * i915_gem_release_mmap - remove physical page mappings
1418 * @obj: obj in question
1419 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001420 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001421 * relinquish ownership of the pages back to the system.
1422 *
1423 * It is vital that we remove the page mapping if we have mapped a tiled
1424 * object through the GTT and then lose the fence register due to
1425 * resource pressure. Similarly if the object has been moved out of the
1426 * aperture, than pages mapped into userspace must be revoked. Removing the
1427 * mapping will then trigger a page fault on the next user access, allowing
1428 * fixup by i915_gem_fault().
1429 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001430void
Chris Wilson05394f32010-11-08 19:18:58 +00001431i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001432{
Chris Wilson6299f992010-11-24 12:23:44 +00001433 if (!obj->fault_mappable)
1434 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001435
Chris Wilsonf6e47882011-03-20 21:09:12 +00001436 if (obj->base.dev->dev_mapping)
1437 unmap_mapping_range(obj->base.dev->dev_mapping,
1438 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1439 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001440
Chris Wilson6299f992010-11-24 12:23:44 +00001441 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001442}
1443
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001445i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446{
Chris Wilsone28f8712011-07-18 13:11:49 -07001447 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448
1449 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 tiling_mode == I915_TILING_NONE)
1451 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
1453 /* Previous chips need a power-of-two fence region when tiling */
1454 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458
Chris Wilsone28f8712011-07-18 13:11:49 -07001459 while (gtt_size < size)
1460 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001461
Chris Wilsone28f8712011-07-18 13:11:49 -07001462 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001463}
1464
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465/**
1466 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1467 * @obj: object to check
1468 *
1469 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001470 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 */
1472static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001473i915_gem_get_gtt_alignment(struct drm_device *dev,
1474 uint32_t size,
1475 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 /*
1478 * Minimum alignment is 4k (GTT page size), but might be greater
1479 * if a fence register is needed for the object.
1480 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001482 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 return 4096;
1484
1485 /*
1486 * Previous chips need to be aligned to the size of the smallest
1487 * fence register that can contain the object.
1488 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001489 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001490}
1491
Daniel Vetter5e783302010-11-14 22:32:36 +01001492/**
1493 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1494 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001495 * @dev: the device
1496 * @size: size of the object
1497 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 *
1499 * Return the required GTT alignment for an object, only taking into account
1500 * unfenced tiled surface requirements.
1501 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001502uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001503i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1504 uint32_t size,
1505 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001506{
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 /*
1508 * Minimum alignment is 4k (GTT page size) for sane hw.
1509 */
1510 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001511 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001512 return 4096;
1513
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 /* Previous hardware however needs to be aligned to a power-of-two
1515 * tile height. The simplest method for determining this is to reuse
1516 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001517 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001519}
1520
Chris Wilsond8cb5082012-08-11 15:41:03 +01001521static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1524 int ret;
1525
1526 if (obj->base.map_list.map)
1527 return 0;
1528
1529 ret = drm_gem_create_mmap_offset(&obj->base);
1530 if (ret != -ENOSPC)
1531 return ret;
1532
1533 /* Badly fragmented mmap space? The only way we can recover
1534 * space is by destroying unwanted objects. We can't randomly release
1535 * mmap_offsets as userspace expects them to be persistent for the
1536 * lifetime of the objects. The closest we can is to release the
1537 * offsets on purgeable objects by truncating it and marking it purged,
1538 * which prevents userspace from ever using that object again.
1539 */
1540 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1541 ret = drm_gem_create_mmap_offset(&obj->base);
1542 if (ret != -ENOSPC)
1543 return ret;
1544
1545 i915_gem_shrink_all(dev_priv);
1546 return drm_gem_create_mmap_offset(&obj->base);
1547}
1548
1549static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1550{
1551 if (!obj->base.map_list.map)
1552 return;
1553
1554 drm_gem_free_mmap_offset(&obj->base);
1555}
1556
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557int
Dave Airlieff72145b2011-02-07 12:16:14 +10001558i915_gem_mmap_gtt(struct drm_file *file,
1559 struct drm_device *dev,
1560 uint32_t handle,
1561 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562{
Chris Wilsonda761a62010-10-27 17:37:08 +01001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 int ret;
1566
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001573 ret = -ENOENT;
1574 goto unlock;
1575 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001578 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001579 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001580 }
1581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001583 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -EINVAL;
1585 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001586 }
1587
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588 ret = i915_gem_object_create_mmap_offset(obj);
1589 if (ret)
1590 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594out:
Chris Wilson05394f32010-11-08 19:18:58 +00001595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001596unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001598 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599}
1600
Dave Airlieff72145b2011-02-07 12:16:14 +10001601/**
1602 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1603 * @dev: DRM device
1604 * @data: GTT mapping ioctl data
1605 * @file: GEM object info
1606 *
1607 * Simply returns the fake offset to userspace so it can mmap it.
1608 * The mmap call will end up in drm_gem_mmap(), which will set things
1609 * up so we can get faults in the handler above.
1610 *
1611 * The fault handler will take care of binding the object into the GTT
1612 * (since it may have been evicted to make room for something), allocating
1613 * a fence register, and mapping the appropriate aperture address into
1614 * userspace.
1615 */
1616int
1617i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file)
1619{
1620 struct drm_i915_gem_mmap_gtt *args = data;
1621
Dave Airlieff72145b2011-02-07 12:16:14 +10001622 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1623}
1624
Daniel Vetter225067e2012-08-20 10:23:20 +02001625/* Immediately discard the backing storage */
1626static void
1627i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1628{
1629 struct inode *inode;
1630
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001631 i915_gem_object_free_mmap_offset(obj);
1632
1633 if (obj->base.filp == NULL)
1634 return;
1635
Daniel Vetter225067e2012-08-20 10:23:20 +02001636 /* Our goal here is to return as much of the memory as
1637 * is possible back to the system as we are called from OOM.
1638 * To do this we must instruct the shmfs to drop all of its
1639 * backing pages, *now*.
1640 */
1641 inode = obj->base.filp->f_path.dentry->d_inode;
1642 shmem_truncate_range(inode, 0, (loff_t)-1);
1643
Daniel Vetter225067e2012-08-20 10:23:20 +02001644 obj->madv = __I915_MADV_PURGED;
1645}
1646
1647static inline int
1648i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1649{
1650 return obj->madv == I915_MADV_DONTNEED;
1651}
1652
Chris Wilson6c085a72012-08-20 11:40:46 +02001653static int
Daniel Vetter225067e2012-08-20 10:23:20 +02001654i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1655{
1656 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson6c085a72012-08-20 11:40:46 +02001657 int ret, i;
Daniel Vetter225067e2012-08-20 10:23:20 +02001658
Chris Wilsonc4670ad2012-08-20 10:23:27 +01001659 BUG_ON(obj->gtt_space);
1660
Chris Wilson6c085a72012-08-20 11:40:46 +02001661 if (obj->pages == NULL)
1662 return 0;
Daniel Vetter225067e2012-08-20 10:23:20 +02001663
Chris Wilson6c085a72012-08-20 11:40:46 +02001664 BUG_ON(obj->gtt_space);
Daniel Vetter225067e2012-08-20 10:23:20 +02001665 BUG_ON(obj->madv == __I915_MADV_PURGED);
1666
Chris Wilson6c085a72012-08-20 11:40:46 +02001667 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1668 if (ret) {
1669 /* In the event of a disaster, abandon all caches and
1670 * hope for the best.
1671 */
1672 WARN_ON(ret != -EIO);
1673 i915_gem_clflush_object(obj);
1674 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1675 }
1676
Daniel Vetter225067e2012-08-20 10:23:20 +02001677 if (i915_gem_object_needs_bit17_swizzle(obj))
1678 i915_gem_object_save_bit_17_swizzle(obj);
1679
1680 if (obj->madv == I915_MADV_DONTNEED)
1681 obj->dirty = 0;
1682
1683 for (i = 0; i < page_count; i++) {
1684 if (obj->dirty)
1685 set_page_dirty(obj->pages[i]);
1686
1687 if (obj->madv == I915_MADV_WILLNEED)
1688 mark_page_accessed(obj->pages[i]);
1689
1690 page_cache_release(obj->pages[i]);
1691 }
1692 obj->dirty = 0;
1693
1694 drm_free_large(obj->pages);
1695 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001696
1697 list_del(&obj->gtt_list);
1698
1699 if (i915_gem_object_is_purgeable(obj))
1700 i915_gem_object_truncate(obj);
1701
1702 return 0;
1703}
1704
1705static long
1706i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1707{
1708 struct drm_i915_gem_object *obj, *next;
1709 long count = 0;
1710
1711 list_for_each_entry_safe(obj, next,
1712 &dev_priv->mm.unbound_list,
1713 gtt_list) {
1714 if (i915_gem_object_is_purgeable(obj) &&
1715 i915_gem_object_put_pages_gtt(obj) == 0) {
1716 count += obj->base.size >> PAGE_SHIFT;
1717 if (count >= target)
1718 return count;
1719 }
1720 }
1721
1722 list_for_each_entry_safe(obj, next,
1723 &dev_priv->mm.inactive_list,
1724 mm_list) {
1725 if (i915_gem_object_is_purgeable(obj) &&
1726 i915_gem_object_unbind(obj) == 0 &&
1727 i915_gem_object_put_pages_gtt(obj) == 0) {
1728 count += obj->base.size >> PAGE_SHIFT;
1729 if (count >= target)
1730 return count;
1731 }
1732 }
1733
1734 return count;
1735}
1736
1737static void
1738i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1739{
1740 struct drm_i915_gem_object *obj, *next;
1741
1742 i915_gem_evict_everything(dev_priv->dev);
1743
1744 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1745 i915_gem_object_put_pages_gtt(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001746}
1747
Daniel Vetter1286ff72012-05-10 15:25:09 +02001748int
Chris Wilson6c085a72012-08-20 11:40:46 +02001749i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001750{
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001752 int page_count, i;
1753 struct address_space *mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001754 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 gfp_t gfp;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001756
Daniel Vetter1286ff72012-05-10 15:25:09 +02001757 if (obj->pages || obj->sg_table)
1758 return 0;
1759
Chris Wilson6c085a72012-08-20 11:40:46 +02001760 /* Assert that the object is not currently in any GPU domain. As it
1761 * wasn't in the GTT, there shouldn't be any way it could have been in
1762 * a GPU cache
1763 */
1764 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1765 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1766
Chris Wilsone5281cc2010-10-28 13:45:36 +01001767 /* Get the list of pages out of our struct file. They'll be pinned
1768 * at this point until we release them.
1769 */
Chris Wilson05394f32010-11-08 19:18:58 +00001770 page_count = obj->base.size / PAGE_SIZE;
Chris Wilson05394f32010-11-08 19:18:58 +00001771 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1772 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001773 return -ENOMEM;
1774
Chris Wilson6c085a72012-08-20 11:40:46 +02001775 /* Fail silently without starting the shrinker */
1776 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1777 gfp = mapping_gfp_mask(mapping);
1778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
1779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001780 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001781 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1782 if (IS_ERR(page)) {
1783 i915_gem_purge(dev_priv, page_count);
1784 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1785 }
1786 if (IS_ERR(page)) {
1787 /* We've tried hard to allocate the memory by reaping
1788 * our own buffer, now let the real VM do its job and
1789 * go down in flames if truly OOM.
1790 */
1791 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
1792 gfp |= __GFP_IO | __GFP_WAIT;
1793
1794 i915_gem_shrink_all(dev_priv);
1795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 if (IS_ERR(page))
1797 goto err_pages;
1798
1799 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
1800 gfp &= ~(__GFP_IO | __GFP_WAIT);
1801 }
Chris Wilsone5281cc2010-10-28 13:45:36 +01001802
Chris Wilson05394f32010-11-08 19:18:58 +00001803 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001804 }
1805
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001806 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001807 i915_gem_object_do_bit_17_swizzle(obj);
1808
Chris Wilson6c085a72012-08-20 11:40:46 +02001809 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001810 return 0;
1811
1812err_pages:
1813 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001814 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001815
Chris Wilson05394f32010-11-08 19:18:58 +00001816 drm_free_large(obj->pages);
1817 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001818 return PTR_ERR(page);
1819}
1820
Chris Wilson54cf91d2010-11-25 18:00:26 +00001821void
Chris Wilson05394f32010-11-08 19:18:58 +00001822i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001823 struct intel_ring_buffer *ring,
1824 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001825{
Chris Wilson05394f32010-11-08 19:18:58 +00001826 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001828
Zou Nan hai852835f2010-05-21 09:08:56 +08001829 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001830 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001831
1832 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001833 if (!obj->active) {
1834 drm_gem_object_reference(&obj->base);
1835 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001836 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001837
Eric Anholt673a3942008-07-30 12:06:12 -07001838 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001839 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1840 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001841
Chris Wilson0201f1e2012-07-20 12:41:01 +01001842 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001843
Chris Wilsoncaea7472010-11-12 13:53:37 +00001844 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001845 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001846
Chris Wilson7dd49062012-03-21 10:48:18 +00001847 /* Bump MRU to take account of the delayed flush */
1848 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1849 struct drm_i915_fence_reg *reg;
1850
1851 reg = &dev_priv->fence_regs[obj->fence_reg];
1852 list_move_tail(&reg->lru_list,
1853 &dev_priv->mm.fence_list);
1854 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001855 }
1856}
1857
1858static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001859i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1860{
1861 struct drm_device *dev = obj->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863
Chris Wilson65ce3022012-07-20 12:41:02 +01001864 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001865 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001866
Chris Wilsonf047e392012-07-21 12:31:41 +01001867 if (obj->pin_count) /* are we a framebuffer? */
1868 intel_mark_fb_idle(obj);
1869
1870 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1871
Chris Wilson65ce3022012-07-20 12:41:02 +01001872 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001873 obj->ring = NULL;
1874
Chris Wilson65ce3022012-07-20 12:41:02 +01001875 obj->last_read_seqno = 0;
1876 obj->last_write_seqno = 0;
1877 obj->base.write_domain = 0;
1878
1879 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001880 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881
1882 obj->active = 0;
1883 drm_gem_object_unreference(&obj->base);
1884
1885 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001886}
Eric Anholt673a3942008-07-30 12:06:12 -07001887
Daniel Vetter53d227f2012-01-25 16:32:49 +01001888static u32
1889i915_gem_get_seqno(struct drm_device *dev)
1890{
1891 drm_i915_private_t *dev_priv = dev->dev_private;
1892 u32 seqno = dev_priv->next_seqno;
1893
1894 /* reserve 0 for non-seqno */
1895 if (++dev_priv->next_seqno == 0)
1896 dev_priv->next_seqno = 1;
1897
1898 return seqno;
1899}
1900
1901u32
1902i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1903{
1904 if (ring->outstanding_lazy_request == 0)
1905 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1906
1907 return ring->outstanding_lazy_request;
1908}
1909
Chris Wilson3cce4692010-10-27 16:11:02 +01001910int
Chris Wilsondb53a302011-02-03 11:57:46 +00001911i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001912 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001913 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001914{
Chris Wilsondb53a302011-02-03 11:57:46 +00001915 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001916 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001917 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001918 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001919 int ret;
1920
Daniel Vettercc889e02012-06-13 20:45:19 +02001921 /*
1922 * Emit any outstanding flushes - execbuf can fail to emit the flush
1923 * after having emitted the batchbuffer command. Hence we need to fix
1924 * things up similar to emitting the lazy request. The difference here
1925 * is that the flush _must_ happen before the next request, no matter
1926 * what.
1927 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001928 ret = intel_ring_flush_all_caches(ring);
1929 if (ret)
1930 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001931
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001932 if (request == NULL) {
1933 request = kmalloc(sizeof(*request), GFP_KERNEL);
1934 if (request == NULL)
1935 return -ENOMEM;
1936 }
1937
Daniel Vetter53d227f2012-01-25 16:32:49 +01001938 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001939
Chris Wilsona71d8d92012-02-15 11:25:36 +00001940 /* Record the position of the start of the request so that
1941 * should we detect the updated seqno part-way through the
1942 * GPU processing the request, we never over-estimate the
1943 * position of the head.
1944 */
1945 request_ring_position = intel_ring_get_tail(ring);
1946
Chris Wilson3cce4692010-10-27 16:11:02 +01001947 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001948 if (ret) {
1949 kfree(request);
1950 return ret;
1951 }
Eric Anholt673a3942008-07-30 12:06:12 -07001952
Chris Wilsondb53a302011-02-03 11:57:46 +00001953 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001954
1955 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001956 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001957 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001958 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001959 was_empty = list_empty(&ring->request_list);
1960 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001961 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08001962
Chris Wilsondb53a302011-02-03 11:57:46 +00001963 if (file) {
1964 struct drm_i915_file_private *file_priv = file->driver_priv;
1965
Chris Wilson1c255952010-09-26 11:03:27 +01001966 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001967 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001968 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001969 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001970 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001971 }
Eric Anholt673a3942008-07-30 12:06:12 -07001972
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001973 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001974
Ben Gamarif65d9422009-09-14 17:48:44 -04001975 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001976 if (i915_enable_hangcheck) {
1977 mod_timer(&dev_priv->hangcheck_timer,
1978 jiffies +
1979 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1980 }
Chris Wilsonf047e392012-07-21 12:31:41 +01001981 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001982 queue_delayed_work(dev_priv->wq,
1983 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01001984 intel_mark_busy(dev_priv->dev);
1985 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001986 }
Daniel Vettercc889e02012-06-13 20:45:19 +02001987
Chris Wilson3cce4692010-10-27 16:11:02 +01001988 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001989}
1990
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001991static inline void
1992i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001993{
Chris Wilson1c255952010-09-26 11:03:27 +01001994 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001995
Chris Wilson1c255952010-09-26 11:03:27 +01001996 if (!file_priv)
1997 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001998
Chris Wilson1c255952010-09-26 11:03:27 +01001999 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002000 if (request->file_priv) {
2001 list_del(&request->client_list);
2002 request->file_priv = NULL;
2003 }
Chris Wilson1c255952010-09-26 11:03:27 +01002004 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002005}
2006
Chris Wilsondfaae392010-09-22 10:31:52 +01002007static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2008 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002009{
Chris Wilsondfaae392010-09-22 10:31:52 +01002010 while (!list_empty(&ring->request_list)) {
2011 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002012
Chris Wilsondfaae392010-09-22 10:31:52 +01002013 request = list_first_entry(&ring->request_list,
2014 struct drm_i915_gem_request,
2015 list);
2016
2017 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002018 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002019 kfree(request);
2020 }
2021
2022 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002023 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002024
Chris Wilson05394f32010-11-08 19:18:58 +00002025 obj = list_first_entry(&ring->active_list,
2026 struct drm_i915_gem_object,
2027 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002028
Chris Wilson05394f32010-11-08 19:18:58 +00002029 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002030 }
Eric Anholt673a3942008-07-30 12:06:12 -07002031}
2032
Chris Wilson312817a2010-11-22 11:50:11 +00002033static void i915_gem_reset_fences(struct drm_device *dev)
2034{
2035 struct drm_i915_private *dev_priv = dev->dev_private;
2036 int i;
2037
Daniel Vetter4b9de732011-10-09 21:52:02 +02002038 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002039 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002040
Chris Wilsonada726c2012-04-17 15:31:32 +01002041 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002042
Chris Wilsonada726c2012-04-17 15:31:32 +01002043 if (reg->obj)
2044 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002045
Chris Wilsonada726c2012-04-17 15:31:32 +01002046 reg->pin_count = 0;
2047 reg->obj = NULL;
2048 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002049 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002050
2051 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002052}
2053
Chris Wilson069efc12010-09-30 16:53:18 +01002054void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002055{
Chris Wilsondfaae392010-09-22 10:31:52 +01002056 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002057 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002058 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002059 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002060
Chris Wilsonb4519512012-05-11 14:29:30 +01002061 for_each_ring(ring, dev_priv, i)
2062 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002063
Chris Wilsondfaae392010-09-22 10:31:52 +01002064 /* Move everything out of the GPU domains to ensure we do any
2065 * necessary invalidation upon reuse.
2066 */
Chris Wilson05394f32010-11-08 19:18:58 +00002067 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002068 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002069 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002070 {
Chris Wilson05394f32010-11-08 19:18:58 +00002071 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002072 }
Chris Wilson069efc12010-09-30 16:53:18 +01002073
Chris Wilson6c085a72012-08-20 11:40:46 +02002074
Chris Wilson069efc12010-09-30 16:53:18 +01002075 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002076 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002077}
2078
2079/**
2080 * This function clears the request list as sequence numbers are passed.
2081 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002082void
Chris Wilsondb53a302011-02-03 11:57:46 +00002083i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002084{
Eric Anholt673a3942008-07-30 12:06:12 -07002085 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002086 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002087
Chris Wilsondb53a302011-02-03 11:57:46 +00002088 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002089 return;
2090
Chris Wilsondb53a302011-02-03 11:57:46 +00002091 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002092
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002093 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002094
Chris Wilson076e2c02011-01-21 10:07:18 +00002095 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002096 if (seqno >= ring->sync_seqno[i])
2097 ring->sync_seqno[i] = 0;
2098
Zou Nan hai852835f2010-05-21 09:08:56 +08002099 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002100 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002101
Zou Nan hai852835f2010-05-21 09:08:56 +08002102 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002103 struct drm_i915_gem_request,
2104 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002105
Chris Wilsondfaae392010-09-22 10:31:52 +01002106 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002107 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002108
Chris Wilsondb53a302011-02-03 11:57:46 +00002109 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002110 /* We know the GPU must have read the request to have
2111 * sent us the seqno + interrupt, so use the position
2112 * of tail of the request to update the last known position
2113 * of the GPU head.
2114 */
2115 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002116
2117 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002118 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002119 kfree(request);
2120 }
2121
2122 /* Move any buffers on the active list that are no longer referenced
2123 * by the ringbuffer to the flushing/inactive lists as appropriate.
2124 */
2125 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002126 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002127
Akshay Joshi0206e352011-08-16 15:34:10 -04002128 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002129 struct drm_i915_gem_object,
2130 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002131
Chris Wilson0201f1e2012-07-20 12:41:01 +01002132 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002133 break;
2134
Chris Wilson65ce3022012-07-20 12:41:02 +01002135 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002136 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002137
Chris Wilsondb53a302011-02-03 11:57:46 +00002138 if (unlikely(ring->trace_irq_seqno &&
2139 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002141 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002142 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002143
Chris Wilsondb53a302011-02-03 11:57:46 +00002144 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002145}
2146
2147void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002148i915_gem_retire_requests(struct drm_device *dev)
2149{
2150 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002151 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002152 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002153
Chris Wilsonb4519512012-05-11 14:29:30 +01002154 for_each_ring(ring, dev_priv, i)
2155 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002156}
2157
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002158static void
Eric Anholt673a3942008-07-30 12:06:12 -07002159i915_gem_retire_work_handler(struct work_struct *work)
2160{
2161 drm_i915_private_t *dev_priv;
2162 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002163 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002164 bool idle;
2165 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002166
2167 dev_priv = container_of(work, drm_i915_private_t,
2168 mm.retire_work.work);
2169 dev = dev_priv->dev;
2170
Chris Wilson891b48c2010-09-29 12:26:37 +01002171 /* Come back later if the device is busy... */
2172 if (!mutex_trylock(&dev->struct_mutex)) {
2173 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2174 return;
2175 }
2176
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002177 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002178
Chris Wilson0a587052011-01-09 21:05:44 +00002179 /* Send a periodic flush down the ring so we don't hold onto GEM
2180 * objects indefinitely.
2181 */
2182 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002183 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002184 if (ring->gpu_caches_dirty)
2185 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002186
2187 idle &= list_empty(&ring->request_list);
2188 }
2189
2190 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002191 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002192 if (idle)
2193 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002194
Eric Anholt673a3942008-07-30 12:06:12 -07002195 mutex_unlock(&dev->struct_mutex);
2196}
2197
Ben Widawsky5816d642012-04-11 11:18:19 -07002198/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002199 * Ensures that an object will eventually get non-busy by flushing any required
2200 * write domains, emitting any outstanding lazy request and retiring and
2201 * completed requests.
2202 */
2203static int
2204i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2205{
2206 int ret;
2207
2208 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002209 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002210 if (ret)
2211 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002212
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002213 i915_gem_retire_requests_ring(obj->ring);
2214 }
2215
2216 return 0;
2217}
2218
2219/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002220 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2221 * @DRM_IOCTL_ARGS: standard ioctl arguments
2222 *
2223 * Returns 0 if successful, else an error is returned with the remaining time in
2224 * the timeout parameter.
2225 * -ETIME: object is still busy after timeout
2226 * -ERESTARTSYS: signal interrupted the wait
2227 * -ENONENT: object doesn't exist
2228 * Also possible, but rare:
2229 * -EAGAIN: GPU wedged
2230 * -ENOMEM: damn
2231 * -ENODEV: Internal IRQ fail
2232 * -E?: The add request failed
2233 *
2234 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2235 * non-zero timeout parameter the wait ioctl will wait for the given number of
2236 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2237 * without holding struct_mutex the object may become re-busied before this
2238 * function completes. A similar but shorter * race condition exists in the busy
2239 * ioctl
2240 */
2241int
2242i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2243{
2244 struct drm_i915_gem_wait *args = data;
2245 struct drm_i915_gem_object *obj;
2246 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002247 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002248 u32 seqno = 0;
2249 int ret = 0;
2250
Ben Widawskyeac1f142012-06-05 15:24:24 -07002251 if (args->timeout_ns >= 0) {
2252 timeout_stack = ns_to_timespec(args->timeout_ns);
2253 timeout = &timeout_stack;
2254 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002255
2256 ret = i915_mutex_lock_interruptible(dev);
2257 if (ret)
2258 return ret;
2259
2260 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2261 if (&obj->base == NULL) {
2262 mutex_unlock(&dev->struct_mutex);
2263 return -ENOENT;
2264 }
2265
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002266 /* Need to make sure the object gets inactive eventually. */
2267 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002268 if (ret)
2269 goto out;
2270
2271 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002272 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002273 ring = obj->ring;
2274 }
2275
2276 if (seqno == 0)
2277 goto out;
2278
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002279 /* Do this after OLR check to make sure we make forward progress polling
2280 * on this IOCTL with a 0 timeout (like busy ioctl)
2281 */
2282 if (!args->timeout_ns) {
2283 ret = -ETIME;
2284 goto out;
2285 }
2286
2287 drm_gem_object_unreference(&obj->base);
2288 mutex_unlock(&dev->struct_mutex);
2289
Ben Widawskyeac1f142012-06-05 15:24:24 -07002290 ret = __wait_seqno(ring, seqno, true, timeout);
2291 if (timeout) {
2292 WARN_ON(!timespec_valid(timeout));
2293 args->timeout_ns = timespec_to_ns(timeout);
2294 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002295 return ret;
2296
2297out:
2298 drm_gem_object_unreference(&obj->base);
2299 mutex_unlock(&dev->struct_mutex);
2300 return ret;
2301}
2302
2303/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002304 * i915_gem_object_sync - sync an object to a ring.
2305 *
2306 * @obj: object which may be in use on another ring.
2307 * @to: ring we wish to use the object on. May be NULL.
2308 *
2309 * This code is meant to abstract object synchronization with the GPU.
2310 * Calling with NULL implies synchronizing the object with the CPU
2311 * rather than a particular GPU ring.
2312 *
2313 * Returns 0 if successful, else propagates up the lower layer error.
2314 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002315int
2316i915_gem_object_sync(struct drm_i915_gem_object *obj,
2317 struct intel_ring_buffer *to)
2318{
2319 struct intel_ring_buffer *from = obj->ring;
2320 u32 seqno;
2321 int ret, idx;
2322
2323 if (from == NULL || to == from)
2324 return 0;
2325
Ben Widawsky5816d642012-04-11 11:18:19 -07002326 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002327 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002328
2329 idx = intel_ring_sync_index(from, to);
2330
Chris Wilson0201f1e2012-07-20 12:41:01 +01002331 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002332 if (seqno <= from->sync_seqno[idx])
2333 return 0;
2334
Ben Widawskyb4aca012012-04-25 20:50:12 -07002335 ret = i915_gem_check_olr(obj->ring, seqno);
2336 if (ret)
2337 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002338
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002339 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002340 if (!ret)
2341 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002342
Ben Widawskye3a5a222012-04-11 11:18:20 -07002343 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002344}
2345
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002346static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2347{
2348 u32 old_write_domain, old_read_domains;
2349
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002350 /* Act a barrier for all accesses through the GTT */
2351 mb();
2352
2353 /* Force a pagefault for domain tracking on next user access */
2354 i915_gem_release_mmap(obj);
2355
Keith Packardb97c3d92011-06-24 21:02:59 -07002356 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2357 return;
2358
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002359 old_read_domains = obj->base.read_domains;
2360 old_write_domain = obj->base.write_domain;
2361
2362 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2363 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2364
2365 trace_i915_gem_object_change_domain(obj,
2366 old_read_domains,
2367 old_write_domain);
2368}
2369
Eric Anholt673a3942008-07-30 12:06:12 -07002370/**
2371 * Unbinds an object from the GTT aperture.
2372 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002373int
Chris Wilson05394f32010-11-08 19:18:58 +00002374i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002375{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002376 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002377 int ret = 0;
2378
Chris Wilson05394f32010-11-08 19:18:58 +00002379 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002380 return 0;
2381
Chris Wilson31d8d652012-05-24 19:11:20 +01002382 if (obj->pin_count)
2383 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002384
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002385 BUG_ON(obj->pages == NULL);
2386
Chris Wilsona8198ee2011-04-13 22:04:09 +01002387 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002388 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002389 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002390 /* Continue on if we fail due to EIO, the GPU is hung so we
2391 * should be safe and we need to cleanup or else we might
2392 * cause memory corruption through use-after-free.
2393 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002394
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002395 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002396
Daniel Vetter96b47b62009-12-15 17:50:00 +01002397 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002398 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002399 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002400 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002401
Chris Wilsondb53a302011-02-03 11:57:46 +00002402 trace_i915_gem_object_unbind(obj);
2403
Daniel Vetter74898d72012-02-15 23:50:22 +01002404 if (obj->has_global_gtt_mapping)
2405 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002406 if (obj->has_aliasing_ppgtt_mapping) {
2407 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2408 obj->has_aliasing_ppgtt_mapping = 0;
2409 }
Daniel Vetter74163902012-02-15 23:50:21 +01002410 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002411
Chris Wilson6c085a72012-08-20 11:40:46 +02002412 list_del(&obj->mm_list);
2413 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002414 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002415 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002416
Chris Wilson05394f32010-11-08 19:18:58 +00002417 drm_mm_put_block(obj->gtt_space);
2418 obj->gtt_space = NULL;
2419 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002420
Chris Wilson6c085a72012-08-20 11:40:46 +02002421 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002422}
2423
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002424static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002425{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002426 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002427 return 0;
2428
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002429 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002430}
2431
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002432int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002433{
2434 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002435 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002436 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002437
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002438 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002439 for_each_ring(ring, dev_priv, i) {
2440 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002441 if (ret)
2442 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002443
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002444 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2445 if (ret)
2446 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002447 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002448
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002449 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002450}
2451
Chris Wilson9ce079e2012-04-17 15:31:30 +01002452static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2453 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002454{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002455 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002456 uint64_t val;
2457
Chris Wilson9ce079e2012-04-17 15:31:30 +01002458 if (obj) {
2459 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002460
Chris Wilson9ce079e2012-04-17 15:31:30 +01002461 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2462 0xfffff000) << 32;
2463 val |= obj->gtt_offset & 0xfffff000;
2464 val |= (uint64_t)((obj->stride / 128) - 1) <<
2465 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002466
Chris Wilson9ce079e2012-04-17 15:31:30 +01002467 if (obj->tiling_mode == I915_TILING_Y)
2468 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2469 val |= I965_FENCE_REG_VALID;
2470 } else
2471 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002472
Chris Wilson9ce079e2012-04-17 15:31:30 +01002473 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2474 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002475}
2476
Chris Wilson9ce079e2012-04-17 15:31:30 +01002477static void i965_write_fence_reg(struct drm_device *dev, int reg,
2478 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002479{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002481 uint64_t val;
2482
Chris Wilson9ce079e2012-04-17 15:31:30 +01002483 if (obj) {
2484 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002485
Chris Wilson9ce079e2012-04-17 15:31:30 +01002486 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2487 0xfffff000) << 32;
2488 val |= obj->gtt_offset & 0xfffff000;
2489 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2490 if (obj->tiling_mode == I915_TILING_Y)
2491 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2492 val |= I965_FENCE_REG_VALID;
2493 } else
2494 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002495
Chris Wilson9ce079e2012-04-17 15:31:30 +01002496 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2497 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498}
2499
Chris Wilson9ce079e2012-04-17 15:31:30 +01002500static void i915_write_fence_reg(struct drm_device *dev, int reg,
2501 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002502{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002503 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002504 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002505
Chris Wilson9ce079e2012-04-17 15:31:30 +01002506 if (obj) {
2507 u32 size = obj->gtt_space->size;
2508 int pitch_val;
2509 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510
Chris Wilson9ce079e2012-04-17 15:31:30 +01002511 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2512 (size & -size) != size ||
2513 (obj->gtt_offset & (size - 1)),
2514 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2515 obj->gtt_offset, obj->map_and_fenceable, size);
2516
2517 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2518 tile_width = 128;
2519 else
2520 tile_width = 512;
2521
2522 /* Note: pitch better be a power of two tile widths */
2523 pitch_val = obj->stride / tile_width;
2524 pitch_val = ffs(pitch_val) - 1;
2525
2526 val = obj->gtt_offset;
2527 if (obj->tiling_mode == I915_TILING_Y)
2528 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2529 val |= I915_FENCE_SIZE_BITS(size);
2530 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2531 val |= I830_FENCE_REG_VALID;
2532 } else
2533 val = 0;
2534
2535 if (reg < 8)
2536 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002537 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002538 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002539
Chris Wilson9ce079e2012-04-17 15:31:30 +01002540 I915_WRITE(reg, val);
2541 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002542}
2543
Chris Wilson9ce079e2012-04-17 15:31:30 +01002544static void i830_write_fence_reg(struct drm_device *dev, int reg,
2545 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002547 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549
Chris Wilson9ce079e2012-04-17 15:31:30 +01002550 if (obj) {
2551 u32 size = obj->gtt_space->size;
2552 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553
Chris Wilson9ce079e2012-04-17 15:31:30 +01002554 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2555 (size & -size) != size ||
2556 (obj->gtt_offset & (size - 1)),
2557 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2558 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002559
Chris Wilson9ce079e2012-04-17 15:31:30 +01002560 pitch_val = obj->stride / 128;
2561 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562
Chris Wilson9ce079e2012-04-17 15:31:30 +01002563 val = obj->gtt_offset;
2564 if (obj->tiling_mode == I915_TILING_Y)
2565 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2566 val |= I830_FENCE_SIZE_BITS(size);
2567 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2568 val |= I830_FENCE_REG_VALID;
2569 } else
2570 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002571
Chris Wilson9ce079e2012-04-17 15:31:30 +01002572 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2573 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2574}
2575
2576static void i915_gem_write_fence(struct drm_device *dev, int reg,
2577 struct drm_i915_gem_object *obj)
2578{
2579 switch (INTEL_INFO(dev)->gen) {
2580 case 7:
2581 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2582 case 5:
2583 case 4: i965_write_fence_reg(dev, reg, obj); break;
2584 case 3: i915_write_fence_reg(dev, reg, obj); break;
2585 case 2: i830_write_fence_reg(dev, reg, obj); break;
2586 default: break;
2587 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588}
2589
Chris Wilson61050802012-04-17 15:31:31 +01002590static inline int fence_number(struct drm_i915_private *dev_priv,
2591 struct drm_i915_fence_reg *fence)
2592{
2593 return fence - dev_priv->fence_regs;
2594}
2595
2596static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2597 struct drm_i915_fence_reg *fence,
2598 bool enable)
2599{
2600 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2601 int reg = fence_number(dev_priv, fence);
2602
2603 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2604
2605 if (enable) {
2606 obj->fence_reg = reg;
2607 fence->obj = obj;
2608 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2609 } else {
2610 obj->fence_reg = I915_FENCE_REG_NONE;
2611 fence->obj = NULL;
2612 list_del_init(&fence->lru_list);
2613 }
2614}
2615
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002617i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002618{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002619 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002620 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002621 if (ret)
2622 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002623
2624 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002625 }
2626
Chris Wilson63256ec2011-01-04 18:42:07 +00002627 /* Ensure that all CPU reads are completed before installing a fence
2628 * and all writes before removing the fence.
2629 */
2630 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2631 mb();
2632
Chris Wilson86d5bc32012-07-20 12:41:04 +01002633 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002634 return 0;
2635}
2636
2637int
2638i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2639{
Chris Wilson61050802012-04-17 15:31:31 +01002640 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002641 int ret;
2642
Chris Wilsona360bb12012-04-17 15:31:25 +01002643 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002644 if (ret)
2645 return ret;
2646
Chris Wilson61050802012-04-17 15:31:31 +01002647 if (obj->fence_reg == I915_FENCE_REG_NONE)
2648 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002649
Chris Wilson61050802012-04-17 15:31:31 +01002650 i915_gem_object_update_fence(obj,
2651 &dev_priv->fence_regs[obj->fence_reg],
2652 false);
2653 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002654
2655 return 0;
2656}
2657
2658static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002659i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002660{
Daniel Vetterae3db242010-02-19 11:51:58 +01002661 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002662 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002664
2665 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002666 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002667 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2668 reg = &dev_priv->fence_regs[i];
2669 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002670 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002671
Chris Wilson1690e1e2011-12-14 13:57:08 +01002672 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002673 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002674 }
2675
Chris Wilsond9e86c02010-11-10 16:40:20 +00002676 if (avail == NULL)
2677 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002678
2679 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002680 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002681 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002682 continue;
2683
Chris Wilson8fe301a2012-04-17 15:31:28 +01002684 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002685 }
2686
Chris Wilson8fe301a2012-04-17 15:31:28 +01002687 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002688}
2689
Jesse Barnesde151cf2008-11-12 10:03:55 -08002690/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002691 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002692 * @obj: object to map through a fence reg
2693 *
2694 * When mapping objects through the GTT, userspace wants to be able to write
2695 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002696 * This function walks the fence regs looking for a free one for @obj,
2697 * stealing one if it can't find any.
2698 *
2699 * It then sets up the reg based on the object's properties: address, pitch
2700 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002701 *
2702 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002703 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002704int
Chris Wilson06d98132012-04-17 15:31:24 +01002705i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002706{
Chris Wilson05394f32010-11-08 19:18:58 +00002707 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002709 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002711 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002712
Chris Wilson14415742012-04-17 15:31:33 +01002713 /* Have we updated the tiling parameters upon the object and so
2714 * will need to serialise the write to the associated fence register?
2715 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002716 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002717 ret = i915_gem_object_flush_fence(obj);
2718 if (ret)
2719 return ret;
2720 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002721
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002723 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2724 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002725 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002726 list_move_tail(&reg->lru_list,
2727 &dev_priv->mm.fence_list);
2728 return 0;
2729 }
2730 } else if (enable) {
2731 reg = i915_find_fence_reg(dev);
2732 if (reg == NULL)
2733 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002734
Chris Wilson14415742012-04-17 15:31:33 +01002735 if (reg->obj) {
2736 struct drm_i915_gem_object *old = reg->obj;
2737
2738 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002739 if (ret)
2740 return ret;
2741
Chris Wilson14415742012-04-17 15:31:33 +01002742 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002743 }
Chris Wilson14415742012-04-17 15:31:33 +01002744 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002745 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002746
Chris Wilson14415742012-04-17 15:31:33 +01002747 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002748 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002749
Chris Wilson9ce079e2012-04-17 15:31:30 +01002750 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751}
2752
Chris Wilson42d6ab42012-07-26 11:49:32 +01002753static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2754 struct drm_mm_node *gtt_space,
2755 unsigned long cache_level)
2756{
2757 struct drm_mm_node *other;
2758
2759 /* On non-LLC machines we have to be careful when putting differing
2760 * types of snoopable memory together to avoid the prefetcher
2761 * crossing memory domains and dieing.
2762 */
2763 if (HAS_LLC(dev))
2764 return true;
2765
2766 if (gtt_space == NULL)
2767 return true;
2768
2769 if (list_empty(&gtt_space->node_list))
2770 return true;
2771
2772 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2773 if (other->allocated && !other->hole_follows && other->color != cache_level)
2774 return false;
2775
2776 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2777 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2778 return false;
2779
2780 return true;
2781}
2782
2783static void i915_gem_verify_gtt(struct drm_device *dev)
2784{
2785#if WATCH_GTT
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct drm_i915_gem_object *obj;
2788 int err = 0;
2789
2790 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2791 if (obj->gtt_space == NULL) {
2792 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2793 err++;
2794 continue;
2795 }
2796
2797 if (obj->cache_level != obj->gtt_space->color) {
2798 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2799 obj->gtt_space->start,
2800 obj->gtt_space->start + obj->gtt_space->size,
2801 obj->cache_level,
2802 obj->gtt_space->color);
2803 err++;
2804 continue;
2805 }
2806
2807 if (!i915_gem_valid_gtt_space(dev,
2808 obj->gtt_space,
2809 obj->cache_level)) {
2810 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2811 obj->gtt_space->start,
2812 obj->gtt_space->start + obj->gtt_space->size,
2813 obj->cache_level);
2814 err++;
2815 continue;
2816 }
2817 }
2818
2819 WARN_ON(err);
2820#endif
2821}
2822
Jesse Barnesde151cf2008-11-12 10:03:55 -08002823/**
Eric Anholt673a3942008-07-30 12:06:12 -07002824 * Finds free space in the GTT aperture and binds the object there.
2825 */
2826static int
Chris Wilson05394f32010-11-08 19:18:58 +00002827i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002828 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002829 bool map_and_fenceable,
2830 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002831{
Chris Wilson05394f32010-11-08 19:18:58 +00002832 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002833 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002834 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002835 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002836 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002837 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002838
Chris Wilson05394f32010-11-08 19:18:58 +00002839 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002840 DRM_ERROR("Attempting to bind a purgeable object\n");
2841 return -EINVAL;
2842 }
2843
Chris Wilsone28f8712011-07-18 13:11:49 -07002844 fence_size = i915_gem_get_gtt_size(dev,
2845 obj->base.size,
2846 obj->tiling_mode);
2847 fence_alignment = i915_gem_get_gtt_alignment(dev,
2848 obj->base.size,
2849 obj->tiling_mode);
2850 unfenced_alignment =
2851 i915_gem_get_unfenced_gtt_alignment(dev,
2852 obj->base.size,
2853 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002854
Eric Anholt673a3942008-07-30 12:06:12 -07002855 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002856 alignment = map_and_fenceable ? fence_alignment :
2857 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002858 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002859 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2860 return -EINVAL;
2861 }
2862
Chris Wilson05394f32010-11-08 19:18:58 +00002863 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002864
Chris Wilson654fc602010-05-27 13:18:21 +01002865 /* If the object is bigger than the entire aperture, reject it early
2866 * before evicting everything in a vain attempt to find space.
2867 */
Chris Wilson05394f32010-11-08 19:18:58 +00002868 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002869 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002870 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2871 return -E2BIG;
2872 }
2873
Chris Wilson6c085a72012-08-20 11:40:46 +02002874 ret = i915_gem_object_get_pages_gtt(obj);
2875 if (ret)
2876 return ret;
2877
Eric Anholt673a3942008-07-30 12:06:12 -07002878 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002879 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002880 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002881 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2882 size, alignment, obj->cache_level,
2883 0, dev_priv->mm.gtt_mappable_end,
2884 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002885 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002886 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2887 size, alignment, obj->cache_level,
2888 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002889
2890 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002891 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002892 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002893 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002894 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002895 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002896 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002897 else
Chris Wilson05394f32010-11-08 19:18:58 +00002898 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002899 drm_mm_get_block_generic(free_space,
2900 size, alignment, obj->cache_level,
2901 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002902 }
Chris Wilson05394f32010-11-08 19:18:58 +00002903 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002904 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002905 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002906 map_and_fenceable,
2907 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002908 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002909 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002910
Eric Anholt673a3942008-07-30 12:06:12 -07002911 goto search_free;
2912 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002913 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2914 obj->gtt_space,
2915 obj->cache_level))) {
2916 drm_mm_put_block(obj->gtt_space);
2917 obj->gtt_space = NULL;
2918 return -EINVAL;
2919 }
Eric Anholt673a3942008-07-30 12:06:12 -07002920
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Daniel Vetter74163902012-02-15 23:50:21 +01002922 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002923 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002924 drm_mm_put_block(obj->gtt_space);
2925 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002926 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002927 }
Eric Anholt673a3942008-07-30 12:06:12 -07002928
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002929 if (!dev_priv->mm.aliasing_ppgtt)
2930 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002931
Chris Wilson6c085a72012-08-20 11:40:46 +02002932 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002933 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002934
Chris Wilson6299f992010-11-24 12:23:44 +00002935 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002936
Daniel Vetter75e9e912010-11-04 17:11:09 +01002937 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002938 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002939 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002940
Daniel Vetter75e9e912010-11-04 17:11:09 +01002941 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002942 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002943
Chris Wilson05394f32010-11-08 19:18:58 +00002944 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002945
Chris Wilsondb53a302011-02-03 11:57:46 +00002946 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002947 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002948 return 0;
2949}
2950
2951void
Chris Wilson05394f32010-11-08 19:18:58 +00002952i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002953{
Eric Anholt673a3942008-07-30 12:06:12 -07002954 /* If we don't have a page list set up, then we're not pinned
2955 * to GPU, and we can ignore the cache flush because it'll happen
2956 * again at bind time.
2957 */
Chris Wilson05394f32010-11-08 19:18:58 +00002958 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002959 return;
2960
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002961 /* If the GPU is snooping the contents of the CPU cache,
2962 * we do not need to manually clear the CPU cache lines. However,
2963 * the caches are only snooped when the render cache is
2964 * flushed/invalidated. As we always have to emit invalidations
2965 * and flushes when moving into and out of the RENDER domain, correct
2966 * snooping behaviour occurs naturally as the result of our domain
2967 * tracking.
2968 */
2969 if (obj->cache_level != I915_CACHE_NONE)
2970 return;
2971
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002972 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002973
Chris Wilson05394f32010-11-08 19:18:58 +00002974 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002975}
2976
Eric Anholte47c68e2008-11-14 13:35:19 -08002977/** Flushes the GTT write domain for the object if it's dirty. */
2978static void
Chris Wilson05394f32010-11-08 19:18:58 +00002979i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002980{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002981 uint32_t old_write_domain;
2982
Chris Wilson05394f32010-11-08 19:18:58 +00002983 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002984 return;
2985
Chris Wilson63256ec2011-01-04 18:42:07 +00002986 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002987 * to it immediately go to main memory as far as we know, so there's
2988 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002989 *
2990 * However, we do have to enforce the order so that all writes through
2991 * the GTT land before any writes to the device, such as updates to
2992 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002993 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002994 wmb();
2995
Chris Wilson05394f32010-11-08 19:18:58 +00002996 old_write_domain = obj->base.write_domain;
2997 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002998
2999 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003000 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003001 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003002}
3003
3004/** Flushes the CPU write domain for the object if it's dirty. */
3005static void
Chris Wilson05394f32010-11-08 19:18:58 +00003006i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003007{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003008 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003009
Chris Wilson05394f32010-11-08 19:18:58 +00003010 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003011 return;
3012
3013 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003014 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003015 old_write_domain = obj->base.write_domain;
3016 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003017
3018 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003019 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003020 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003021}
3022
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003023/**
3024 * Moves a single object to the GTT read, and possibly write domain.
3025 *
3026 * This function returns when the move is complete, including waiting on
3027 * flushes to occur.
3028 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003029int
Chris Wilson20217462010-11-23 15:26:33 +00003030i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003031{
Chris Wilson8325a092012-04-24 15:52:35 +01003032 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003033 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003034 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003035
Eric Anholt02354392008-11-26 13:58:13 -08003036 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003037 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003038 return -EINVAL;
3039
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003040 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3041 return 0;
3042
Chris Wilson0201f1e2012-07-20 12:41:01 +01003043 ret = i915_gem_object_wait_rendering(obj, !write);
3044 if (ret)
3045 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003046
Chris Wilson72133422010-09-13 23:56:38 +01003047 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003048
Chris Wilson05394f32010-11-08 19:18:58 +00003049 old_write_domain = obj->base.write_domain;
3050 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003051
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003052 /* It should now be out of any other write domains, and we can update
3053 * the domain values for our changes.
3054 */
Chris Wilson05394f32010-11-08 19:18:58 +00003055 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3056 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003057 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003058 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3059 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3060 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003061 }
3062
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003063 trace_i915_gem_object_change_domain(obj,
3064 old_read_domains,
3065 old_write_domain);
3066
Chris Wilson8325a092012-04-24 15:52:35 +01003067 /* And bump the LRU for this access */
3068 if (i915_gem_object_is_inactive(obj))
3069 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3070
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 return 0;
3072}
3073
Chris Wilsone4ffd172011-04-04 09:44:39 +01003074int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3075 enum i915_cache_level cache_level)
3076{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003077 struct drm_device *dev = obj->base.dev;
3078 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003079 int ret;
3080
3081 if (obj->cache_level == cache_level)
3082 return 0;
3083
3084 if (obj->pin_count) {
3085 DRM_DEBUG("can not change the cache level of pinned objects\n");
3086 return -EBUSY;
3087 }
3088
Chris Wilson42d6ab42012-07-26 11:49:32 +01003089 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3090 ret = i915_gem_object_unbind(obj);
3091 if (ret)
3092 return ret;
3093 }
3094
Chris Wilsone4ffd172011-04-04 09:44:39 +01003095 if (obj->gtt_space) {
3096 ret = i915_gem_object_finish_gpu(obj);
3097 if (ret)
3098 return ret;
3099
3100 i915_gem_object_finish_gtt(obj);
3101
3102 /* Before SandyBridge, you could not use tiling or fence
3103 * registers with snooped memory, so relinquish any fences
3104 * currently pointing to our region in the aperture.
3105 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003106 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003107 ret = i915_gem_object_put_fence(obj);
3108 if (ret)
3109 return ret;
3110 }
3111
Daniel Vetter74898d72012-02-15 23:50:22 +01003112 if (obj->has_global_gtt_mapping)
3113 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003114 if (obj->has_aliasing_ppgtt_mapping)
3115 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3116 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003117
3118 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003119 }
3120
3121 if (cache_level == I915_CACHE_NONE) {
3122 u32 old_read_domains, old_write_domain;
3123
3124 /* If we're coming from LLC cached, then we haven't
3125 * actually been tracking whether the data is in the
3126 * CPU cache or not, since we only allow one bit set
3127 * in obj->write_domain and have been skipping the clflushes.
3128 * Just set it to the CPU cache for now.
3129 */
3130 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3131 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3132
3133 old_read_domains = obj->base.read_domains;
3134 old_write_domain = obj->base.write_domain;
3135
3136 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3137 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3138
3139 trace_i915_gem_object_change_domain(obj,
3140 old_read_domains,
3141 old_write_domain);
3142 }
3143
3144 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003145 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003146 return 0;
3147}
3148
Chris Wilsone6994ae2012-07-10 10:27:08 +01003149int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file)
3151{
3152 struct drm_i915_gem_cacheing *args = data;
3153 struct drm_i915_gem_object *obj;
3154 int ret;
3155
3156 ret = i915_mutex_lock_interruptible(dev);
3157 if (ret)
3158 return ret;
3159
3160 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3161 if (&obj->base == NULL) {
3162 ret = -ENOENT;
3163 goto unlock;
3164 }
3165
3166 args->cacheing = obj->cache_level != I915_CACHE_NONE;
3167
3168 drm_gem_object_unreference(&obj->base);
3169unlock:
3170 mutex_unlock(&dev->struct_mutex);
3171 return ret;
3172}
3173
3174int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file)
3176{
3177 struct drm_i915_gem_cacheing *args = data;
3178 struct drm_i915_gem_object *obj;
3179 enum i915_cache_level level;
3180 int ret;
3181
3182 ret = i915_mutex_lock_interruptible(dev);
3183 if (ret)
3184 return ret;
3185
3186 switch (args->cacheing) {
3187 case I915_CACHEING_NONE:
3188 level = I915_CACHE_NONE;
3189 break;
3190 case I915_CACHEING_CACHED:
3191 level = I915_CACHE_LLC;
3192 break;
3193 default:
3194 return -EINVAL;
3195 }
3196
3197 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3198 if (&obj->base == NULL) {
3199 ret = -ENOENT;
3200 goto unlock;
3201 }
3202
3203 ret = i915_gem_object_set_cache_level(obj, level);
3204
3205 drm_gem_object_unreference(&obj->base);
3206unlock:
3207 mutex_unlock(&dev->struct_mutex);
3208 return ret;
3209}
3210
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003211/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003212 * Prepare buffer for display plane (scanout, cursors, etc).
3213 * Can be called from an uninterruptible phase (modesetting) and allows
3214 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003215 */
3216int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003217i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3218 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003219 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003220{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003221 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003222 int ret;
3223
Chris Wilson0be73282010-12-06 14:36:27 +00003224 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003225 ret = i915_gem_object_sync(obj, pipelined);
3226 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003227 return ret;
3228 }
3229
Eric Anholta7ef0642011-03-29 16:59:54 -07003230 /* The display engine is not coherent with the LLC cache on gen6. As
3231 * a result, we make sure that the pinning that is about to occur is
3232 * done with uncached PTEs. This is lowest common denominator for all
3233 * chipsets.
3234 *
3235 * However for gen6+, we could do better by using the GFDT bit instead
3236 * of uncaching, which would allow us to flush all the LLC-cached data
3237 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3238 */
3239 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3240 if (ret)
3241 return ret;
3242
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003243 /* As the user may map the buffer once pinned in the display plane
3244 * (e.g. libkms for the bootup splash), we have to ensure that we
3245 * always use map_and_fenceable for all scanout buffers.
3246 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003247 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003248 if (ret)
3249 return ret;
3250
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003251 i915_gem_object_flush_cpu_write_domain(obj);
3252
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003253 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003254 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003255
3256 /* It should now be out of any other write domains, and we can update
3257 * the domain values for our changes.
3258 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003259 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003260 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003261
3262 trace_i915_gem_object_change_domain(obj,
3263 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003264 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003265
3266 return 0;
3267}
3268
Chris Wilson85345512010-11-13 09:49:11 +00003269int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003270i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003271{
Chris Wilson88241782011-01-07 17:09:48 +00003272 int ret;
3273
Chris Wilsona8198ee2011-04-13 22:04:09 +01003274 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003275 return 0;
3276
Chris Wilson0201f1e2012-07-20 12:41:01 +01003277 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003278 if (ret)
3279 return ret;
3280
Chris Wilsona8198ee2011-04-13 22:04:09 +01003281 /* Ensure that we invalidate the GPU's caches and TLBs. */
3282 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003283 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003284}
3285
Eric Anholte47c68e2008-11-14 13:35:19 -08003286/**
3287 * Moves a single object to the CPU read, and possibly write domain.
3288 *
3289 * This function returns when the move is complete, including waiting on
3290 * flushes to occur.
3291 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003292int
Chris Wilson919926a2010-11-12 13:42:53 +00003293i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003294{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003295 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003296 int ret;
3297
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003298 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3299 return 0;
3300
Chris Wilson0201f1e2012-07-20 12:41:01 +01003301 ret = i915_gem_object_wait_rendering(obj, !write);
3302 if (ret)
3303 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003304
3305 i915_gem_object_flush_gtt_write_domain(obj);
3306
Chris Wilson05394f32010-11-08 19:18:58 +00003307 old_write_domain = obj->base.write_domain;
3308 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003309
Eric Anholte47c68e2008-11-14 13:35:19 -08003310 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003311 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003312 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003313
Chris Wilson05394f32010-11-08 19:18:58 +00003314 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003315 }
3316
3317 /* It should now be out of any other write domains, and we can update
3318 * the domain values for our changes.
3319 */
Chris Wilson05394f32010-11-08 19:18:58 +00003320 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003321
3322 /* If we're writing through the CPU, then the GPU read domains will
3323 * need to be invalidated at next use.
3324 */
3325 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003326 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3327 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003328 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003329
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003330 trace_i915_gem_object_change_domain(obj,
3331 old_read_domains,
3332 old_write_domain);
3333
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003334 return 0;
3335}
3336
Eric Anholt673a3942008-07-30 12:06:12 -07003337/* Throttle our rendering by waiting until the ring has completed our requests
3338 * emitted over 20 msec ago.
3339 *
Eric Anholtb9624422009-06-03 07:27:35 +00003340 * Note that if we were to use the current jiffies each time around the loop,
3341 * we wouldn't escape the function with any frames outstanding if the time to
3342 * render a frame was over 20ms.
3343 *
Eric Anholt673a3942008-07-30 12:06:12 -07003344 * This should get us reasonable parallelism between CPU and GPU but also
3345 * relatively low latency when blocking on a particular request to finish.
3346 */
3347static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003348i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003349{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003352 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003353 struct drm_i915_gem_request *request;
3354 struct intel_ring_buffer *ring = NULL;
3355 u32 seqno = 0;
3356 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003357
Chris Wilsone110e8d2011-01-26 15:39:14 +00003358 if (atomic_read(&dev_priv->mm.wedged))
3359 return -EIO;
3360
Chris Wilson1c255952010-09-26 11:03:27 +01003361 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003362 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003363 if (time_after_eq(request->emitted_jiffies, recent_enough))
3364 break;
3365
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003366 ring = request->ring;
3367 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003368 }
Chris Wilson1c255952010-09-26 11:03:27 +01003369 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003370
3371 if (seqno == 0)
3372 return 0;
3373
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003374 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003375 if (ret == 0)
3376 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003377
Eric Anholt673a3942008-07-30 12:06:12 -07003378 return ret;
3379}
3380
Eric Anholt673a3942008-07-30 12:06:12 -07003381int
Chris Wilson05394f32010-11-08 19:18:58 +00003382i915_gem_object_pin(struct drm_i915_gem_object *obj,
3383 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003384 bool map_and_fenceable,
3385 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003386{
Eric Anholt673a3942008-07-30 12:06:12 -07003387 int ret;
3388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003390
Chris Wilson05394f32010-11-08 19:18:58 +00003391 if (obj->gtt_space != NULL) {
3392 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3393 (map_and_fenceable && !obj->map_and_fenceable)) {
3394 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003395 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003396 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3397 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003398 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003399 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003400 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003401 ret = i915_gem_object_unbind(obj);
3402 if (ret)
3403 return ret;
3404 }
3405 }
3406
Chris Wilson05394f32010-11-08 19:18:58 +00003407 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003408 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003409 map_and_fenceable,
3410 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003411 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003412 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003413 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003414
Daniel Vetter74898d72012-02-15 23:50:22 +01003415 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3416 i915_gem_gtt_bind_object(obj, obj->cache_level);
3417
Chris Wilson1b502472012-04-24 15:47:30 +01003418 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003419 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003420
3421 return 0;
3422}
3423
3424void
Chris Wilson05394f32010-11-08 19:18:58 +00003425i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003426{
Chris Wilson05394f32010-11-08 19:18:58 +00003427 BUG_ON(obj->pin_count == 0);
3428 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003429
Chris Wilson1b502472012-04-24 15:47:30 +01003430 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003431 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003432}
3433
3434int
3435i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003436 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003437{
3438 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003439 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003440 int ret;
3441
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003442 ret = i915_mutex_lock_interruptible(dev);
3443 if (ret)
3444 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003445
Chris Wilson05394f32010-11-08 19:18:58 +00003446 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003447 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003448 ret = -ENOENT;
3449 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003450 }
Eric Anholt673a3942008-07-30 12:06:12 -07003451
Chris Wilson05394f32010-11-08 19:18:58 +00003452 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003453 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003454 ret = -EINVAL;
3455 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003456 }
3457
Chris Wilson05394f32010-11-08 19:18:58 +00003458 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003459 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3460 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003461 ret = -EINVAL;
3462 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003463 }
3464
Chris Wilson05394f32010-11-08 19:18:58 +00003465 obj->user_pin_count++;
3466 obj->pin_filp = file;
3467 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003468 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003469 if (ret)
3470 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003471 }
3472
3473 /* XXX - flush the CPU caches for pinned objects
3474 * as the X server doesn't manage domains yet
3475 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003476 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003477 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003478out:
Chris Wilson05394f32010-11-08 19:18:58 +00003479 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003480unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003481 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003482 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003483}
3484
3485int
3486i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003487 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003488{
3489 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003490 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003491 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003492
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003493 ret = i915_mutex_lock_interruptible(dev);
3494 if (ret)
3495 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003496
Chris Wilson05394f32010-11-08 19:18:58 +00003497 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003498 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003499 ret = -ENOENT;
3500 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003501 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003502
Chris Wilson05394f32010-11-08 19:18:58 +00003503 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003504 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3505 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003506 ret = -EINVAL;
3507 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003508 }
Chris Wilson05394f32010-11-08 19:18:58 +00003509 obj->user_pin_count--;
3510 if (obj->user_pin_count == 0) {
3511 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003512 i915_gem_object_unpin(obj);
3513 }
Eric Anholt673a3942008-07-30 12:06:12 -07003514
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003515out:
Chris Wilson05394f32010-11-08 19:18:58 +00003516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003517unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003518 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003520}
3521
3522int
3523i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003524 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003525{
3526 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003527 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003528 int ret;
3529
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 ret = i915_mutex_lock_interruptible(dev);
3531 if (ret)
3532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Chris Wilson05394f32010-11-08 19:18:58 +00003534 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003535 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536 ret = -ENOENT;
3537 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003538 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003539
Chris Wilson0be555b2010-08-04 15:36:30 +01003540 /* Count all active objects as busy, even if they are currently not used
3541 * by the gpu. Users of this interface expect objects to eventually
3542 * become non-busy without any further actions, therefore emit any
3543 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003544 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003545 ret = i915_gem_object_flush_active(obj);
3546
Chris Wilson05394f32010-11-08 19:18:58 +00003547 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003548 if (obj->ring) {
3549 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3550 args->busy |= intel_ring_flag(obj->ring) << 16;
3551 }
Eric Anholt673a3942008-07-30 12:06:12 -07003552
Chris Wilson05394f32010-11-08 19:18:58 +00003553 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003555 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003557}
3558
3559int
3560i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3561 struct drm_file *file_priv)
3562{
Akshay Joshi0206e352011-08-16 15:34:10 -04003563 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003564}
3565
Chris Wilson3ef94da2009-09-14 16:50:29 +01003566int
3567i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3568 struct drm_file *file_priv)
3569{
3570 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003571 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003572 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003573
3574 switch (args->madv) {
3575 case I915_MADV_DONTNEED:
3576 case I915_MADV_WILLNEED:
3577 break;
3578 default:
3579 return -EINVAL;
3580 }
3581
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003582 ret = i915_mutex_lock_interruptible(dev);
3583 if (ret)
3584 return ret;
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003587 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003588 ret = -ENOENT;
3589 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003590 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003591
Chris Wilson05394f32010-11-08 19:18:58 +00003592 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003593 ret = -EINVAL;
3594 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003595 }
3596
Chris Wilson05394f32010-11-08 19:18:58 +00003597 if (obj->madv != __I915_MADV_PURGED)
3598 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003599
Chris Wilson6c085a72012-08-20 11:40:46 +02003600 /* if the object is no longer attached, discard its backing storage */
3601 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003602 i915_gem_object_truncate(obj);
3603
Chris Wilson05394f32010-11-08 19:18:58 +00003604 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003605
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003606out:
Chris Wilson05394f32010-11-08 19:18:58 +00003607 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003608unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003609 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003610 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003611}
3612
Chris Wilson0327d6b2012-08-11 15:41:06 +01003613void i915_gem_object_init(struct drm_i915_gem_object *obj)
3614{
3615 obj->base.driver_private = NULL;
3616
3617 INIT_LIST_HEAD(&obj->mm_list);
3618 INIT_LIST_HEAD(&obj->gtt_list);
3619 INIT_LIST_HEAD(&obj->ring_list);
3620 INIT_LIST_HEAD(&obj->exec_list);
3621
3622 obj->fence_reg = I915_FENCE_REG_NONE;
3623 obj->madv = I915_MADV_WILLNEED;
3624 /* Avoid an unnecessary call to unbind on the first bind. */
3625 obj->map_and_fenceable = true;
3626
3627 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3628}
3629
Chris Wilson05394f32010-11-08 19:18:58 +00003630struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3631 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003632{
Daniel Vetterc397b902010-04-09 19:05:07 +00003633 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003634 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003635 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003636
3637 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3638 if (obj == NULL)
3639 return NULL;
3640
3641 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3642 kfree(obj);
3643 return NULL;
3644 }
3645
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003646 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3647 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3648 /* 965gm cannot relocate objects above 4GiB. */
3649 mask &= ~__GFP_HIGHMEM;
3650 mask |= __GFP_DMA32;
3651 }
3652
Hugh Dickins5949eac2011-06-27 16:18:18 -07003653 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003654 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003655
Chris Wilson0327d6b2012-08-11 15:41:06 +01003656 i915_gem_object_init(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01003657
Daniel Vetterc397b902010-04-09 19:05:07 +00003658 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3659 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3660
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003661 if (HAS_LLC(dev)) {
3662 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003663 * cache) for about a 10% performance improvement
3664 * compared to uncached. Graphics requests other than
3665 * display scanout are coherent with the CPU in
3666 * accessing this cache. This means in this mode we
3667 * don't need to clflush on the CPU side, and on the
3668 * GPU side we only need to flush internal caches to
3669 * get data visible to the CPU.
3670 *
3671 * However, we maintain the display planes as UC, and so
3672 * need to rebind when first used as such.
3673 */
3674 obj->cache_level = I915_CACHE_LLC;
3675 } else
3676 obj->cache_level = I915_CACHE_NONE;
3677
Chris Wilson05394f32010-11-08 19:18:58 +00003678 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003679}
3680
Eric Anholt673a3942008-07-30 12:06:12 -07003681int i915_gem_init_object(struct drm_gem_object *obj)
3682{
Daniel Vetterc397b902010-04-09 19:05:07 +00003683 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003684
Eric Anholt673a3942008-07-30 12:06:12 -07003685 return 0;
3686}
3687
Chris Wilson1488fc02012-04-24 15:47:31 +01003688void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003689{
Chris Wilson1488fc02012-04-24 15:47:31 +01003690 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003691 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003692 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003693
Chris Wilson26e12f892011-03-20 11:20:19 +00003694 trace_i915_gem_object_destroy(obj);
3695
Daniel Vetter1286ff72012-05-10 15:25:09 +02003696 if (gem_obj->import_attach)
3697 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3698
Chris Wilson1488fc02012-04-24 15:47:31 +01003699 if (obj->phys_obj)
3700 i915_gem_detach_phys_object(dev, obj);
3701
3702 obj->pin_count = 0;
3703 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3704 bool was_interruptible;
3705
3706 was_interruptible = dev_priv->mm.interruptible;
3707 dev_priv->mm.interruptible = false;
3708
3709 WARN_ON(i915_gem_object_unbind(obj));
3710
3711 dev_priv->mm.interruptible = was_interruptible;
3712 }
3713
Chris Wilson6c085a72012-08-20 11:40:46 +02003714 i915_gem_object_put_pages_gtt(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003715 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003716
Chris Wilson05394f32010-11-08 19:18:58 +00003717 drm_gem_object_release(&obj->base);
3718 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003719
Chris Wilson05394f32010-11-08 19:18:58 +00003720 kfree(obj->bit_17);
3721 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003722}
3723
Jesse Barnes5669fca2009-02-17 15:13:31 -08003724int
Eric Anholt673a3942008-07-30 12:06:12 -07003725i915_gem_idle(struct drm_device *dev)
3726{
3727 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003728 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003729
Keith Packard6dbe2772008-10-14 21:41:13 -07003730 mutex_lock(&dev->struct_mutex);
3731
Chris Wilson87acb0a2010-10-19 10:13:00 +01003732 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003733 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003734 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003735 }
Eric Anholt673a3942008-07-30 12:06:12 -07003736
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003737 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003738 if (ret) {
3739 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003740 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003741 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003742 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003743
Chris Wilson29105cc2010-01-07 10:39:13 +00003744 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003745 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003746 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003747
Chris Wilson312817a2010-11-22 11:50:11 +00003748 i915_gem_reset_fences(dev);
3749
Chris Wilson29105cc2010-01-07 10:39:13 +00003750 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3751 * We need to replace this with a semaphore, or something.
3752 * And not confound mm.suspended!
3753 */
3754 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003755 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003756
3757 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003758 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003759
Keith Packard6dbe2772008-10-14 21:41:13 -07003760 mutex_unlock(&dev->struct_mutex);
3761
Chris Wilson29105cc2010-01-07 10:39:13 +00003762 /* Cancel the retire work handler, which should be idle now. */
3763 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3764
Eric Anholt673a3942008-07-30 12:06:12 -07003765 return 0;
3766}
3767
Ben Widawskyb9524a12012-05-25 16:56:24 -07003768void i915_gem_l3_remap(struct drm_device *dev)
3769{
3770 drm_i915_private_t *dev_priv = dev->dev_private;
3771 u32 misccpctl;
3772 int i;
3773
3774 if (!IS_IVYBRIDGE(dev))
3775 return;
3776
3777 if (!dev_priv->mm.l3_remap_info)
3778 return;
3779
3780 misccpctl = I915_READ(GEN7_MISCCPCTL);
3781 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3782 POSTING_READ(GEN7_MISCCPCTL);
3783
3784 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3785 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3786 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3787 DRM_DEBUG("0x%x was already programmed to %x\n",
3788 GEN7_L3LOG_BASE + i, remap);
3789 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3790 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3791 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3792 }
3793
3794 /* Make sure all the writes land before disabling dop clock gating */
3795 POSTING_READ(GEN7_L3LOG_BASE);
3796
3797 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3798}
3799
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003800void i915_gem_init_swizzling(struct drm_device *dev)
3801{
3802 drm_i915_private_t *dev_priv = dev->dev_private;
3803
Daniel Vetter11782b02012-01-31 16:47:55 +01003804 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003805 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3806 return;
3807
3808 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3809 DISP_TILE_SURFACE_SWIZZLING);
3810
Daniel Vetter11782b02012-01-31 16:47:55 +01003811 if (IS_GEN5(dev))
3812 return;
3813
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003814 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3815 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003816 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003817 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003818 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003819}
Daniel Vettere21af882012-02-09 20:53:27 +01003820
3821void i915_gem_init_ppgtt(struct drm_device *dev)
3822{
3823 drm_i915_private_t *dev_priv = dev->dev_private;
3824 uint32_t pd_offset;
3825 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003826 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3827 uint32_t __iomem *pd_addr;
3828 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003829 int i;
3830
3831 if (!dev_priv->mm.aliasing_ppgtt)
3832 return;
3833
Daniel Vetter55a254a2012-03-22 00:14:43 +01003834
3835 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3836 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3837 dma_addr_t pt_addr;
3838
3839 if (dev_priv->mm.gtt->needs_dmar)
3840 pt_addr = ppgtt->pt_dma_addr[i];
3841 else
3842 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3843
3844 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3845 pd_entry |= GEN6_PDE_VALID;
3846
3847 writel(pd_entry, pd_addr + i);
3848 }
3849 readl(pd_addr);
3850
3851 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003852 pd_offset /= 64; /* in cachelines, */
3853 pd_offset <<= 16;
3854
3855 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003856 uint32_t ecochk, gab_ctl, ecobits;
3857
3858 ecobits = I915_READ(GAC_ECO_BITS);
3859 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003860
3861 gab_ctl = I915_READ(GAB_CTL);
3862 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3863
3864 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003865 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3866 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003867 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003868 } else if (INTEL_INFO(dev)->gen >= 7) {
3869 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3870 /* GFX_MODE is per-ring on gen7+ */
3871 }
3872
Chris Wilsonb4519512012-05-11 14:29:30 +01003873 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003874 if (INTEL_INFO(dev)->gen >= 7)
3875 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003876 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003877
3878 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3879 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3880 }
3881}
3882
Chris Wilson67b1b572012-07-05 23:49:40 +01003883static bool
3884intel_enable_blt(struct drm_device *dev)
3885{
3886 if (!HAS_BLT(dev))
3887 return false;
3888
3889 /* The blitter was dysfunctional on early prototypes */
3890 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3891 DRM_INFO("BLT not supported on this pre-production hardware;"
3892 " graphics performance will be degraded.\n");
3893 return false;
3894 }
3895
3896 return true;
3897}
3898
Eric Anholt673a3942008-07-30 12:06:12 -07003899int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003900i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003901{
3902 drm_i915_private_t *dev_priv = dev->dev_private;
3903 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003904
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003905 if (!intel_enable_gtt())
3906 return -EIO;
3907
Ben Widawskyb9524a12012-05-25 16:56:24 -07003908 i915_gem_l3_remap(dev);
3909
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003910 i915_gem_init_swizzling(dev);
3911
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003912 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003913 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003914 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003915
3916 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003917 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003918 if (ret)
3919 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003920 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003921
Chris Wilson67b1b572012-07-05 23:49:40 +01003922 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003923 ret = intel_init_blt_ring_buffer(dev);
3924 if (ret)
3925 goto cleanup_bsd_ring;
3926 }
3927
Chris Wilson6f392d5482010-08-07 11:01:22 +01003928 dev_priv->next_seqno = 1;
3929
Ben Widawsky254f9652012-06-04 14:42:42 -07003930 /*
3931 * XXX: There was some w/a described somewhere suggesting loading
3932 * contexts before PPGTT.
3933 */
3934 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003935 i915_gem_init_ppgtt(dev);
3936
Chris Wilson68f95ba2010-05-27 13:18:22 +01003937 return 0;
3938
Chris Wilson549f7362010-10-19 11:19:32 +01003939cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003940 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003941cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003942 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003943 return ret;
3944}
3945
Chris Wilson1070a422012-04-24 15:47:41 +01003946static bool
3947intel_enable_ppgtt(struct drm_device *dev)
3948{
3949 if (i915_enable_ppgtt >= 0)
3950 return i915_enable_ppgtt;
3951
3952#ifdef CONFIG_INTEL_IOMMU
3953 /* Disable ppgtt on SNB if VT-d is on. */
3954 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3955 return false;
3956#endif
3957
3958 return true;
3959}
3960
3961int i915_gem_init(struct drm_device *dev)
3962{
3963 struct drm_i915_private *dev_priv = dev->dev_private;
3964 unsigned long gtt_size, mappable_size;
3965 int ret;
3966
3967 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3968 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3969
3970 mutex_lock(&dev->struct_mutex);
3971 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3972 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3973 * aperture accordingly when using aliasing ppgtt. */
3974 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3975
3976 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3977
3978 ret = i915_gem_init_aliasing_ppgtt(dev);
3979 if (ret) {
3980 mutex_unlock(&dev->struct_mutex);
3981 return ret;
3982 }
3983 } else {
3984 /* Let GEM Manage all of the aperture.
3985 *
3986 * However, leave one page at the end still bound to the scratch
3987 * page. There are a number of places where the hardware
3988 * apparently prefetches past the end of the object, and we've
3989 * seen multiple hangs with the GPU head pointer stuck in a
3990 * batchbuffer bound at the last page of the aperture. One page
3991 * should be enough to keep any prefetching inside of the
3992 * aperture.
3993 */
3994 i915_gem_init_global_gtt(dev, 0, mappable_size,
3995 gtt_size);
3996 }
3997
3998 ret = i915_gem_init_hw(dev);
3999 mutex_unlock(&dev->struct_mutex);
4000 if (ret) {
4001 i915_gem_cleanup_aliasing_ppgtt(dev);
4002 return ret;
4003 }
4004
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004005 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4006 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4007 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004008 return 0;
4009}
4010
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004011void
4012i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4013{
4014 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004015 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004016 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004017
Chris Wilsonb4519512012-05-11 14:29:30 +01004018 for_each_ring(ring, dev_priv, i)
4019 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004020}
4021
4022int
Eric Anholt673a3942008-07-30 12:06:12 -07004023i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4024 struct drm_file *file_priv)
4025{
4026 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004027 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Jesse Barnes79e53942008-11-07 14:24:08 -08004029 if (drm_core_check_feature(dev, DRIVER_MODESET))
4030 return 0;
4031
Ben Gamariba1234d2009-09-14 17:48:47 -04004032 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004033 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004034 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004035 }
4036
Eric Anholt673a3942008-07-30 12:06:12 -07004037 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004038 dev_priv->mm.suspended = 0;
4039
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004040 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004041 if (ret != 0) {
4042 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004043 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004044 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004045
Chris Wilson69dc4982010-10-19 10:36:51 +01004046 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004047 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004048 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004049
Chris Wilson5f353082010-06-07 14:03:03 +01004050 ret = drm_irq_install(dev);
4051 if (ret)
4052 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004053
Eric Anholt673a3942008-07-30 12:06:12 -07004054 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004055
4056cleanup_ringbuffer:
4057 mutex_lock(&dev->struct_mutex);
4058 i915_gem_cleanup_ringbuffer(dev);
4059 dev_priv->mm.suspended = 1;
4060 mutex_unlock(&dev->struct_mutex);
4061
4062 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004063}
4064
4065int
4066i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4067 struct drm_file *file_priv)
4068{
Jesse Barnes79e53942008-11-07 14:24:08 -08004069 if (drm_core_check_feature(dev, DRIVER_MODESET))
4070 return 0;
4071
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004072 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004073 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004074}
4075
4076void
4077i915_gem_lastclose(struct drm_device *dev)
4078{
4079 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004080
Eric Anholte806b492009-01-22 09:56:58 -08004081 if (drm_core_check_feature(dev, DRIVER_MODESET))
4082 return;
4083
Keith Packard6dbe2772008-10-14 21:41:13 -07004084 ret = i915_gem_idle(dev);
4085 if (ret)
4086 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004087}
4088
Chris Wilson64193402010-10-24 12:38:05 +01004089static void
4090init_ring_lists(struct intel_ring_buffer *ring)
4091{
4092 INIT_LIST_HEAD(&ring->active_list);
4093 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004094}
4095
Eric Anholt673a3942008-07-30 12:06:12 -07004096void
4097i915_gem_load(struct drm_device *dev)
4098{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004099 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004100 drm_i915_private_t *dev_priv = dev->dev_private;
4101
Chris Wilson69dc4982010-10-19 10:36:51 +01004102 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004103 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004104 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4105 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004106 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004107 for (i = 0; i < I915_NUM_RINGS; i++)
4108 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004109 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004110 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004111 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4112 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004113 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004114
Dave Airlie94400122010-07-20 13:15:31 +10004115 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4116 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004117 I915_WRITE(MI_ARB_STATE,
4118 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004119 }
4120
Chris Wilson72bfa192010-12-19 11:42:05 +00004121 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4122
Jesse Barnesde151cf2008-11-12 10:03:55 -08004123 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004124 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4125 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004126
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004127 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004128 dev_priv->num_fence_regs = 16;
4129 else
4130 dev_priv->num_fence_regs = 8;
4131
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004132 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004133 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004134
Eric Anholt673a3942008-07-30 12:06:12 -07004135 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004136 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004137
Chris Wilsonce453d82011-02-21 14:43:56 +00004138 dev_priv->mm.interruptible = true;
4139
Chris Wilson17250b72010-10-28 12:51:39 +01004140 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4141 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4142 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004143}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004144
4145/*
4146 * Create a physically contiguous memory object for this object
4147 * e.g. for cursor + overlay regs
4148 */
Chris Wilson995b6762010-08-20 13:23:26 +01004149static int i915_gem_init_phys_object(struct drm_device *dev,
4150 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004151{
4152 drm_i915_private_t *dev_priv = dev->dev_private;
4153 struct drm_i915_gem_phys_object *phys_obj;
4154 int ret;
4155
4156 if (dev_priv->mm.phys_objs[id - 1] || !size)
4157 return 0;
4158
Eric Anholt9a298b22009-03-24 12:23:04 -07004159 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004160 if (!phys_obj)
4161 return -ENOMEM;
4162
4163 phys_obj->id = id;
4164
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004165 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004166 if (!phys_obj->handle) {
4167 ret = -ENOMEM;
4168 goto kfree_obj;
4169 }
4170#ifdef CONFIG_X86
4171 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4172#endif
4173
4174 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4175
4176 return 0;
4177kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004178 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004179 return ret;
4180}
4181
Chris Wilson995b6762010-08-20 13:23:26 +01004182static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004183{
4184 drm_i915_private_t *dev_priv = dev->dev_private;
4185 struct drm_i915_gem_phys_object *phys_obj;
4186
4187 if (!dev_priv->mm.phys_objs[id - 1])
4188 return;
4189
4190 phys_obj = dev_priv->mm.phys_objs[id - 1];
4191 if (phys_obj->cur_obj) {
4192 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4193 }
4194
4195#ifdef CONFIG_X86
4196 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4197#endif
4198 drm_pci_free(dev, phys_obj->handle);
4199 kfree(phys_obj);
4200 dev_priv->mm.phys_objs[id - 1] = NULL;
4201}
4202
4203void i915_gem_free_all_phys_object(struct drm_device *dev)
4204{
4205 int i;
4206
Dave Airlie260883c2009-01-22 17:58:49 +10004207 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004208 i915_gem_free_phys_object(dev, i);
4209}
4210
4211void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004212 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213{
Chris Wilson05394f32010-11-08 19:18:58 +00004214 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004215 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004216 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 int page_count;
4218
Chris Wilson05394f32010-11-08 19:18:58 +00004219 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004220 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004221 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004222
Chris Wilson05394f32010-11-08 19:18:58 +00004223 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004224 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004225 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004226 if (!IS_ERR(page)) {
4227 char *dst = kmap_atomic(page);
4228 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4229 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004230
Chris Wilsone5281cc2010-10-28 13:45:36 +01004231 drm_clflush_pages(&page, 1);
4232
4233 set_page_dirty(page);
4234 mark_page_accessed(page);
4235 page_cache_release(page);
4236 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004237 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004238 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 obj->phys_obj->cur_obj = NULL;
4241 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004242}
4243
4244int
4245i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004246 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004247 int id,
4248 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004249{
Chris Wilson05394f32010-11-08 19:18:58 +00004250 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004252 int ret = 0;
4253 int page_count;
4254 int i;
4255
4256 if (id > I915_MAX_PHYS_OBJECT)
4257 return -EINVAL;
4258
Chris Wilson05394f32010-11-08 19:18:58 +00004259 if (obj->phys_obj) {
4260 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004261 return 0;
4262 i915_gem_detach_phys_object(dev, obj);
4263 }
4264
Dave Airlie71acb5e2008-12-30 20:31:46 +10004265 /* create a new object */
4266 if (!dev_priv->mm.phys_objs[id - 1]) {
4267 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004268 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004269 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004270 DRM_ERROR("failed to init phys object %d size: %zu\n",
4271 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004272 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273 }
4274 }
4275
4276 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004277 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4278 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281
4282 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004283 struct page *page;
4284 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285
Hugh Dickins5949eac2011-06-27 16:18:18 -07004286 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004287 if (IS_ERR(page))
4288 return PTR_ERR(page);
4289
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004290 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004291 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004292 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004293 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004294
4295 mark_page_accessed(page);
4296 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004297 }
4298
4299 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004300}
4301
4302static int
Chris Wilson05394f32010-11-08 19:18:58 +00004303i915_gem_phys_pwrite(struct drm_device *dev,
4304 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004305 struct drm_i915_gem_pwrite *args,
4306 struct drm_file *file_priv)
4307{
Chris Wilson05394f32010-11-08 19:18:58 +00004308 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004309 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004310
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004311 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4312 unsigned long unwritten;
4313
4314 /* The physical object once assigned is fixed for the lifetime
4315 * of the obj, so we can safely drop the lock and continue
4316 * to access vaddr.
4317 */
4318 mutex_unlock(&dev->struct_mutex);
4319 unwritten = copy_from_user(vaddr, user_data, args->size);
4320 mutex_lock(&dev->struct_mutex);
4321 if (unwritten)
4322 return -EFAULT;
4323 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324
Daniel Vetter40ce6572010-11-05 18:12:18 +01004325 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004326 return 0;
4327}
Eric Anholtb9624422009-06-03 07:27:35 +00004328
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004329void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004330{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004331 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004332
4333 /* Clean up our request list when the client is going away, so that
4334 * later retire_requests won't dereference our soon-to-be-gone
4335 * file_priv.
4336 */
Chris Wilson1c255952010-09-26 11:03:27 +01004337 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004338 while (!list_empty(&file_priv->mm.request_list)) {
4339 struct drm_i915_gem_request *request;
4340
4341 request = list_first_entry(&file_priv->mm.request_list,
4342 struct drm_i915_gem_request,
4343 client_list);
4344 list_del(&request->client_list);
4345 request->file_priv = NULL;
4346 }
Chris Wilson1c255952010-09-26 11:03:27 +01004347 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004348}
Chris Wilson31169712009-09-14 16:50:28 +01004349
Chris Wilson31169712009-09-14 16:50:28 +01004350static int
Ying Han1495f232011-05-24 17:12:27 -07004351i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004352{
Chris Wilson17250b72010-10-28 12:51:39 +01004353 struct drm_i915_private *dev_priv =
4354 container_of(shrinker,
4355 struct drm_i915_private,
4356 mm.inactive_shrinker);
4357 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004358 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004359 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004360 int cnt;
4361
4362 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004363 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004364
Chris Wilson6c085a72012-08-20 11:40:46 +02004365 if (nr_to_scan) {
4366 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4367 if (nr_to_scan > 0)
4368 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004369 }
4370
Chris Wilson17250b72010-10-28 12:51:39 +01004371 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004372 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4373 cnt += obj->base.size >> PAGE_SHIFT;
4374 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4375 if (obj->pin_count == 0)
4376 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004377
Chris Wilson17250b72010-10-28 12:51:39 +01004378 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004379 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004380}