blob: f62dd298a65d1849343a7d09d8b426cb8d510da5 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson88241782011-01-07 17:09:48 +000040static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000043static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
44 unsigned alignment,
45 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010069 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010070 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
104 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
105 if (ret == 0) {
106 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
107 return -EIO;
108 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111
Chris Wilson21dd3732011-01-26 15:55:56 +0000112 if (atomic_read(&dev_priv->mm.wedged)) {
113 /* GPU is hung, bump the completion count to account for
114 * the token we just consumed so that we never hit zero and
115 * end up waiting upon a subsequent completion event that
116 * will never happen.
117 */
118 spin_lock_irqsave(&x->wait.lock, flags);
119 x->done++;
120 spin_unlock_irqrestore(&x->wait.lock, flags);
121 }
122 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123}
124
Chris Wilson54cf91d2010-11-25 18:00:26 +0000125int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Chris Wilson21dd3732011-01-26 15:55:56 +0000129 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson23bc5982010-09-29 16:10:57 +0100137 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 return 0;
139}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100140
Chris Wilson7d1c4802010-08-07 21:45:03 +0100141static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000142i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143{
Chris Wilson1b502472012-04-24 15:47:30 +0100144 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145}
146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200153 if (drm_core_check_feature(dev, DRIVER_MODESET))
154 return -ENODEV;
155
Chris Wilson20217462010-11-23 15:26:33 +0000156 if (args->gtt_start >= args->gtt_end ||
157 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
158 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700159
Daniel Vetterf534bc02012-03-26 22:37:04 +0200160 /* GEM with user mode setting was never supported on ilk and later. */
161 if (INTEL_INFO(dev)->gen >= 5)
162 return -ENODEV;
163
Eric Anholt673a3942008-07-30 12:06:12 -0700164 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200165 i915_gem_init_global_gtt(dev, args->gtt_start,
166 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700167 mutex_unlock(&dev->struct_mutex);
168
Chris Wilson20217462010-11-23 15:26:33 +0000169 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700170}
171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172int
173i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000174 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700175{
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700177 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000178 struct drm_i915_gem_object *obj;
179 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700180
Chris Wilson6299f992010-11-24 12:23:44 +0000181 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100183 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
184 if (obj->pin_count)
185 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100186 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700187
Chris Wilson6299f992010-11-24 12:23:44 +0000188 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000190
Eric Anholt5a125c32008-10-22 21:40:13 -0700191 return 0;
192}
193
Dave Airlieff72145b2011-02-07 12:16:14 +1000194static int
195i915_gem_create(struct drm_file *file,
196 struct drm_device *dev,
197 uint64_t size,
198 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700199{
Chris Wilson05394f32010-11-08 19:18:58 +0000200 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300201 int ret;
202 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700203
Dave Airlieff72145b2011-02-07 12:16:14 +1000204 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200205 if (size == 0)
206 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700207
208 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000209 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700210 if (obj == NULL)
211 return -ENOMEM;
212
Chris Wilson05394f32010-11-08 19:18:58 +0000213 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100214 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000215 drm_gem_object_release(&obj->base);
216 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100219 }
220
Chris Wilson202f2fe2010-10-14 13:20:40 +0100221 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000222 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 trace_i915_gem_object_create(obj);
224
Dave Airlieff72145b2011-02-07 12:16:14 +1000225 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return 0;
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229int
230i915_gem_dumb_create(struct drm_file *file,
231 struct drm_device *dev,
232 struct drm_mode_create_dumb *args)
233{
234 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000235 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 args->size = args->pitch * args->height;
237 return i915_gem_create(file, dev,
238 args->size, &args->handle);
239}
240
241int i915_gem_dumb_destroy(struct drm_file *file,
242 struct drm_device *dev,
243 uint32_t handle)
244{
245 return drm_gem_handle_delete(file, handle);
246}
247
248/**
249 * Creates a new mm object and returns a handle to it.
250 */
251int
252i915_gem_create_ioctl(struct drm_device *dev, void *data,
253 struct drm_file *file)
254{
255 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200256
Dave Airlieff72145b2011-02-07 12:16:14 +1000257 return i915_gem_create(file, dev,
258 args->size, &args->handle);
259}
260
Chris Wilson05394f32010-11-08 19:18:58 +0000261static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700262{
Chris Wilson05394f32010-11-08 19:18:58 +0000263 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700264
265 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000266 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
344 return ret;
345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
395 return ret;
396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Chris Wilson05394f32010-11-08 19:18:58 +0000404 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200413 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700414
Daniel Vetter8461d222011-12-14 13:57:32 +0100415 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700416 remain = args->size;
417
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700419
Daniel Vetter84897312012-03-25 19:47:31 +0200420 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
421 /* If we're not in the cpu read domain, set ourself into the gtt
422 * read domain and manually flush cachelines (if required). This
423 * optimizes for the case when the gpu will dirty the data
424 * anyway again before the next pread happens. */
425 if (obj->cache_level == I915_CACHE_NONE)
426 needs_clflush = 1;
427 ret = i915_gem_object_set_to_gtt_domain(obj, false);
428 if (ret)
429 return ret;
430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Eric Anholteb014592009-03-10 11:44:52 -0700432 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100433
Eric Anholteb014592009-03-10 11:44:52 -0700434 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100435 struct page *page;
436
Eric Anholteb014592009-03-10 11:44:52 -0700437 /* Operation in this page
438 *
Eric Anholteb014592009-03-10 11:44:52 -0700439 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700440 * page_length = bytes to copy for this page
441 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100442 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700443 page_length = remain;
444 if ((shmem_page_offset + page_length) > PAGE_SIZE)
445 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700446
Daniel Vetter692a5762012-03-25 19:47:34 +0200447 if (obj->pages) {
448 page = obj->pages[offset >> PAGE_SHIFT];
449 release_page = 0;
450 } else {
451 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
452 if (IS_ERR(page)) {
453 ret = PTR_ERR(page);
454 goto out;
455 }
456 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000457 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100458
Daniel Vetter8461d222011-12-14 13:57:32 +0100459 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
460 (page_to_phys(page) & (1 << 17)) != 0;
461
Daniel Vetterd174bd62012-03-25 19:47:40 +0200462 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
463 user_data, page_do_bit17_swizzling,
464 needs_clflush);
465 if (ret == 0)
466 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200468 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200469 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200470 mutex_unlock(&dev->struct_mutex);
471
Daniel Vetter96d79b52012-03-25 19:47:36 +0200472 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200473 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200474 /* Userspace is tricking us, but we've already clobbered
475 * its pages with the prefault and promised to write the
476 * data up to the first fault. Hence ignore any errors
477 * and just continue. */
478 (void)ret;
479 prefaulted = 1;
480 }
481
Daniel Vetterd174bd62012-03-25 19:47:40 +0200482 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
483 user_data, page_do_bit17_swizzling,
484 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200486 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100487 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200488next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100489 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200490 if (release_page)
491 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492
Daniel Vetter8461d222011-12-14 13:57:32 +0100493 if (ret) {
494 ret = -EFAULT;
495 goto out;
496 }
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200504 if (hit_slowpath) {
505 /* Fixup: Kill any reinstated backing storage pages */
506 if (obj->madv == __I915_MADV_PURGED)
507 i915_gem_object_truncate(obj);
508 }
Eric Anholteb014592009-03-10 11:44:52 -0700509
510 return ret;
511}
512
Eric Anholt673a3942008-07-30 12:06:12 -0700513/**
514 * Reads data from the object referenced by handle.
515 *
516 * On error, the contents of *data are undefined.
517 */
518int
519i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700521{
522 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000523 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100524 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson51311d02010-11-17 09:10:42 +0000526 if (args->size == 0)
527 return 0;
528
529 if (!access_ok(VERIFY_WRITE,
530 (char __user *)(uintptr_t)args->data_ptr,
531 args->size))
532 return -EFAULT;
533
Chris Wilson4f27b752010-10-14 15:26:45 +0100534 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100535 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700537
Chris Wilson05394f32010-11-08 19:18:58 +0000538 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000539 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100540 ret = -ENOENT;
541 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100542 }
Eric Anholt673a3942008-07-30 12:06:12 -0700543
Chris Wilson7dcd2492010-09-26 20:21:44 +0100544 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000545 if (args->offset > obj->base.size ||
546 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100547 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100548 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 }
550
Daniel Vetter1286ff72012-05-10 15:25:09 +0200551 /* prime objects have no backing filp to GEM pread/pwrite
552 * pages from.
553 */
554 if (!obj->base.filp) {
555 ret = -EINVAL;
556 goto out;
557 }
558
Chris Wilsondb53a302011-02-03 11:57:46 +0000559 trace_i915_gem_object_pread(obj, args->offset, args->size);
560
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200561 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700562
Chris Wilson35b62a82010-09-26 20:23:38 +0100563out:
Chris Wilson05394f32010-11-08 19:18:58 +0000564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100565unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100566 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700568}
569
Keith Packard0839ccb2008-10-30 19:38:48 -0700570/* This is the fast write path which cannot handle
571 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574static inline int
575fast_user_write(struct io_mapping *mapping,
576 loff_t page_base, int page_offset,
577 char __user *user_data,
578 int length)
579{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700580 void __iomem *vaddr_atomic;
581 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700582 unsigned long unwritten;
583
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700585 /* We can use the cpu mem copy function because this is X86. */
586 vaddr = (void __force*)vaddr_atomic + page_offset;
587 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700588 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700589 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100590 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700591}
592
Eric Anholt3de09aa2009-03-09 09:42:23 -0700593/**
594 * This is the fast pwrite path, where we copy the data directly from the
595 * user into the GTT, uncached.
596 */
Eric Anholt673a3942008-07-30 12:06:12 -0700597static int
Chris Wilson05394f32010-11-08 19:18:58 +0000598i915_gem_gtt_pwrite_fast(struct drm_device *dev,
599 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700600 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000601 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700604 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200607 int page_offset, page_length, ret;
608
609 ret = i915_gem_object_pin(obj, 0, true);
610 if (ret)
611 goto out;
612
613 ret = i915_gem_object_set_to_gtt_domain(obj, true);
614 if (ret)
615 goto out_unpin;
616
617 ret = i915_gem_object_put_fence(obj);
618 if (ret)
619 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
621 user_data = (char __user *) (uintptr_t) args->data_ptr;
622 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700623
Chris Wilson05394f32010-11-08 19:18:58 +0000624 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
626 while (remain > 0) {
627 /* Operation in this page
628 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700629 * page_base = page offset within aperture
630 * page_offset = offset within page
631 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700632 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100633 page_base = offset & PAGE_MASK;
634 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700635 page_length = remain;
636 if ((page_offset + remain) > PAGE_SIZE)
637 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700640 * source page isn't available. Return the error and we'll
641 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700642 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100643 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200644 page_offset, user_data, page_length)) {
645 ret = -EFAULT;
646 goto out_unpin;
647 }
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Keith Packard0839ccb2008-10-30 19:38:48 -0700649 remain -= page_length;
650 user_data += page_length;
651 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700652 }
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Daniel Vetter935aaa62012-03-25 19:47:35 +0200654out_unpin:
655 i915_gem_object_unpin(obj);
656out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700657 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700658}
659
Daniel Vetterd174bd62012-03-25 19:47:40 +0200660/* Per-page copy function for the shmem pwrite fastpath.
661 * Flushes invalid cachelines before writing to the target if
662 * needs_clflush_before is set and flushes out any written cachelines after
663 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700664static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
666 char __user *user_data,
667 bool page_do_bit17_swizzling,
668 bool needs_clflush_before,
669 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700670{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200671 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200674 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 vaddr = kmap_atomic(page);
678 if (needs_clflush_before)
679 drm_clflush_virt_range(vaddr + shmem_page_offset,
680 page_length);
681 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
682 user_data,
683 page_length);
684 if (needs_clflush_after)
685 drm_clflush_virt_range(vaddr + shmem_page_offset,
686 page_length);
687 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 return ret;
690}
691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692/* Only difference to the fast-path function is that this can handle bit17
693 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700694static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
696 char __user *user_data,
697 bool page_do_bit17_swizzling,
698 bool needs_clflush_before,
699 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700700{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 char *vaddr;
702 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700703
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200705 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 if (page_do_bit17_swizzling)
710 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100711 user_data,
712 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713 else
714 ret = __copy_from_user(vaddr + shmem_page_offset,
715 user_data,
716 page_length);
717 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200718 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
719 page_length,
720 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200721 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100722
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700724}
725
Eric Anholt40123c12009-03-09 13:42:30 -0700726static int
Daniel Vettere244a442012-03-25 19:47:28 +0200727i915_gem_shmem_pwrite(struct drm_device *dev,
728 struct drm_i915_gem_object *obj,
729 struct drm_i915_gem_pwrite *args,
730 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700731{
Chris Wilson05394f32010-11-08 19:18:58 +0000732 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200741 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700742
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700744 remain = args->size;
745
Daniel Vetter8c599672011-12-14 13:57:31 +0100746 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700747
Daniel Vetter58642882012-03-25 19:47:37 +0200748 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
749 /* If we're not in the cpu write domain, set ourself into the gtt
750 * write domain and manually flush cachelines (if required). This
751 * optimizes for the case when the gpu will use the data
752 * right away and we therefore have to clflush anyway. */
753 if (obj->cache_level == I915_CACHE_NONE)
754 needs_clflush_after = 1;
755 ret = i915_gem_object_set_to_gtt_domain(obj, true);
756 if (ret)
757 return ret;
758 }
759 /* Same trick applies for invalidate partially written cachelines before
760 * writing. */
761 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
762 && obj->cache_level == I915_CACHE_NONE)
763 needs_clflush_before = 1;
764
Eric Anholt40123c12009-03-09 13:42:30 -0700765 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000766 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700767
768 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100769 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200770 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100771
Eric Anholt40123c12009-03-09 13:42:30 -0700772 /* Operation in this page
773 *
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700775 * page_length = bytes to copy for this page
776 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100777 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700778
779 page_length = remain;
780 if ((shmem_page_offset + page_length) > PAGE_SIZE)
781 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700782
Daniel Vetter58642882012-03-25 19:47:37 +0200783 /* If we don't overwrite a cacheline completely we need to be
784 * careful to have up-to-date data by first clflushing. Don't
785 * overcomplicate things and flush the entire patch. */
786 partial_cacheline_write = needs_clflush_before &&
787 ((shmem_page_offset | page_length)
788 & (boot_cpu_data.x86_clflush_size - 1));
789
Daniel Vetter692a5762012-03-25 19:47:34 +0200790 if (obj->pages) {
791 page = obj->pages[offset >> PAGE_SHIFT];
792 release_page = 0;
793 } else {
794 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
795 if (IS_ERR(page)) {
796 ret = PTR_ERR(page);
797 goto out;
798 }
799 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100800 }
801
Daniel Vetter8c599672011-12-14 13:57:31 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 partial_cacheline_write,
808 needs_clflush_after);
809 if (ret == 0)
810 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200813 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_unlock(&dev->struct_mutex);
815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
817 user_data, page_do_bit17_swizzling,
818 partial_cacheline_write,
819 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
Daniel Vettere244a442012-03-25 19:47:28 +0200821 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200822 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200823next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824 set_page_dirty(page);
825 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200826 if (release_page)
827 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Daniel Vetter8c599672011-12-14 13:57:31 +0100829 if (ret) {
830 ret = -EFAULT;
831 goto out;
832 }
833
Eric Anholt40123c12009-03-09 13:42:30 -0700834 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100835 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700836 offset += page_length;
837 }
838
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100839out:
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
848 intel_gtt_chipset_flush();
849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
853 intel_gtt_chipset_flush();
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
923 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200924 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200926 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100928 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200929 /* Note that the gtt paths might fail with non-page-backed user
930 * pointers (e.g. gtt mappings when moving data between
931 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700932 }
Eric Anholt673a3942008-07-30 12:06:12 -0700933
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200935 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100936
Chris Wilson35b62a82010-09-26 20:23:38 +0100937out:
Chris Wilson05394f32010-11-08 19:18:58 +0000938 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100939unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100940 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700941 return ret;
942}
943
944/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800945 * Called when user space prepares to use an object with the CPU, either
946 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700947 */
948int
949i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000950 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700951{
952 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000953 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800954 uint32_t read_domains = args->read_domains;
955 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700956 int ret;
957
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800958 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100959 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800960 return -EINVAL;
961
Chris Wilson21d509e2009-06-06 09:46:02 +0100962 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800963 return -EINVAL;
964
965 /* Having something in the write domain implies it's in the read
966 * domain, and only that read domain. Enforce that in the request.
967 */
968 if (write_domain != 0 && read_domains != write_domain)
969 return -EINVAL;
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000976 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100977 ret = -ENOENT;
978 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100979 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700980
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800981 if (read_domains & I915_GEM_DOMAIN_GTT) {
982 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800983
984 /* Silently promote "you're not bound, there was nothing to do"
985 * to success, since the client was just asking us to
986 * make sure everything was done.
987 */
988 if (ret == -EINVAL)
989 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800990 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800991 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 }
993
Chris Wilson05394f32010-11-08 19:18:58 +0000994 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100995unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700996 mutex_unlock(&dev->struct_mutex);
997 return ret;
998}
999
1000/**
1001 * Called when user space has done writes to this buffer
1002 */
1003int
1004i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001005 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001006{
1007 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001008 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001009 int ret = 0;
1010
Chris Wilson76c1dec2010-09-25 11:22:51 +01001011 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001012 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001014
Chris Wilson05394f32010-11-08 19:18:58 +00001015 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001016 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001017 ret = -ENOENT;
1018 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001019 }
1020
Eric Anholt673a3942008-07-30 12:06:12 -07001021 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001022 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001023 i915_gem_object_flush_cpu_write_domain(obj);
1024
Chris Wilson05394f32010-11-08 19:18:58 +00001025 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001026unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001027 mutex_unlock(&dev->struct_mutex);
1028 return ret;
1029}
1030
1031/**
1032 * Maps the contents of an object, returning the address it is mapped
1033 * into.
1034 *
1035 * While the mapping holds a reference on the contents of the object, it doesn't
1036 * imply a ref on the object itself.
1037 */
1038int
1039i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001040 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001041{
1042 struct drm_i915_gem_mmap *args = data;
1043 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 unsigned long addr;
1045
Chris Wilson05394f32010-11-08 19:18:58 +00001046 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001047 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001048 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Daniel Vetter1286ff72012-05-10 15:25:09 +02001050 /* prime objects have no backing filp to GEM mmap
1051 * pages from.
1052 */
1053 if (!obj->filp) {
1054 drm_gem_object_unreference_unlocked(obj);
1055 return -EINVAL;
1056 }
1057
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001058 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001059 PROT_READ | PROT_WRITE, MAP_SHARED,
1060 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001061 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001062 if (IS_ERR((void *)addr))
1063 return addr;
1064
1065 args->addr_ptr = (uint64_t) addr;
1066
1067 return 0;
1068}
1069
Jesse Barnesde151cf2008-11-12 10:03:55 -08001070/**
1071 * i915_gem_fault - fault a page into the GTT
1072 * vma: VMA in question
1073 * vmf: fault info
1074 *
1075 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1076 * from userspace. The fault handler takes care of binding the object to
1077 * the GTT (if needed), allocating and programming a fence register (again,
1078 * only if needed based on whether the old reg is still valid or the object
1079 * is tiled) and inserting a new PTE into the faulting process.
1080 *
1081 * Note that the faulting process may involve evicting existing objects
1082 * from the GTT and/or fence registers to make room. So performance may
1083 * suffer if the GTT working set is large or there are few fence registers
1084 * left.
1085 */
1086int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1087{
Chris Wilson05394f32010-11-08 19:18:58 +00001088 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1089 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001090 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001091 pgoff_t page_offset;
1092 unsigned long pfn;
1093 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001094 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001095
1096 /* We don't use vmf->pgoff since that has the fake offset */
1097 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1098 PAGE_SHIFT;
1099
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001100 ret = i915_mutex_lock_interruptible(dev);
1101 if (ret)
1102 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001103
Chris Wilsondb53a302011-02-03 11:57:46 +00001104 trace_i915_gem_object_fault(obj, page_offset, true, write);
1105
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001106 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001107 if (!obj->map_and_fenceable) {
1108 ret = i915_gem_object_unbind(obj);
1109 if (ret)
1110 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001111 }
Chris Wilson05394f32010-11-08 19:18:58 +00001112 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001113 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001114 if (ret)
1115 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116
Eric Anholte92d03b2011-06-14 16:43:09 -07001117 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1118 if (ret)
1119 goto unlock;
1120 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001121
Daniel Vetter74898d72012-02-15 23:50:22 +01001122 if (!obj->has_global_gtt_mapping)
1123 i915_gem_gtt_bind_object(obj, obj->cache_level);
1124
Chris Wilson06d98132012-04-17 15:31:24 +01001125 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001126 if (ret)
1127 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001128
Chris Wilson05394f32010-11-08 19:18:58 +00001129 if (i915_gem_object_is_inactive(obj))
1130 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001131
Chris Wilson6299f992010-11-24 12:23:44 +00001132 obj->fault_mappable = true;
1133
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001134 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001135 page_offset;
1136
1137 /* Finally, remap it using the new GTT offset */
1138 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001139unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001141out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001142 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001143 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001144 /* If this -EIO is due to a gpu hang, give the reset code a
1145 * chance to clean up the mess. Otherwise return the proper
1146 * SIGBUS. */
1147 if (!atomic_read(&dev_priv->mm.wedged))
1148 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001149 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001150 /* Give the error handler a chance to run and move the
1151 * objects off the GPU active list. Next time we service the
1152 * fault, we should be able to transition the page into the
1153 * GTT without touching the GPU (and so avoid further
1154 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1155 * with coherency, just lost writes.
1156 */
Chris Wilson045e7692010-11-07 09:18:22 +00001157 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001158 case 0:
1159 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001160 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001161 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001163 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001164 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001165 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001166 }
1167}
1168
1169/**
Chris Wilson901782b2009-07-10 08:18:50 +01001170 * i915_gem_release_mmap - remove physical page mappings
1171 * @obj: obj in question
1172 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001173 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001174 * relinquish ownership of the pages back to the system.
1175 *
1176 * It is vital that we remove the page mapping if we have mapped a tiled
1177 * object through the GTT and then lose the fence register due to
1178 * resource pressure. Similarly if the object has been moved out of the
1179 * aperture, than pages mapped into userspace must be revoked. Removing the
1180 * mapping will then trigger a page fault on the next user access, allowing
1181 * fixup by i915_gem_fault().
1182 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001183void
Chris Wilson05394f32010-11-08 19:18:58 +00001184i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001185{
Chris Wilson6299f992010-11-24 12:23:44 +00001186 if (!obj->fault_mappable)
1187 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001188
Chris Wilsonf6e47882011-03-20 21:09:12 +00001189 if (obj->base.dev->dev_mapping)
1190 unmap_mapping_range(obj->base.dev->dev_mapping,
1191 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1192 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001193
Chris Wilson6299f992010-11-24 12:23:44 +00001194 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001195}
1196
Chris Wilson92b88ae2010-11-09 11:47:32 +00001197static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001198i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001199{
Chris Wilsone28f8712011-07-18 13:11:49 -07001200 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001201
1202 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001203 tiling_mode == I915_TILING_NONE)
1204 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001205
1206 /* Previous chips need a power-of-two fence region when tiling */
1207 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001208 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001209 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001210 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001211
Chris Wilsone28f8712011-07-18 13:11:49 -07001212 while (gtt_size < size)
1213 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001214
Chris Wilsone28f8712011-07-18 13:11:49 -07001215 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001216}
1217
Jesse Barnesde151cf2008-11-12 10:03:55 -08001218/**
1219 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1220 * @obj: object to check
1221 *
1222 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001223 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001224 */
1225static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001226i915_gem_get_gtt_alignment(struct drm_device *dev,
1227 uint32_t size,
1228 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001230 /*
1231 * Minimum alignment is 4k (GTT page size), but might be greater
1232 * if a fence register is needed for the object.
1233 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001234 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001235 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001236 return 4096;
1237
1238 /*
1239 * Previous chips need to be aligned to the size of the smallest
1240 * fence register that can contain the object.
1241 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001242 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001243}
1244
Daniel Vetter5e783302010-11-14 22:32:36 +01001245/**
1246 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1247 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001248 * @dev: the device
1249 * @size: size of the object
1250 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001251 *
1252 * Return the required GTT alignment for an object, only taking into account
1253 * unfenced tiled surface requirements.
1254 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001255uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001256i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1257 uint32_t size,
1258 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001259{
Daniel Vetter5e783302010-11-14 22:32:36 +01001260 /*
1261 * Minimum alignment is 4k (GTT page size) for sane hw.
1262 */
1263 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001264 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001265 return 4096;
1266
Chris Wilsone28f8712011-07-18 13:11:49 -07001267 /* Previous hardware however needs to be aligned to a power-of-two
1268 * tile height. The simplest method for determining this is to reuse
1269 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001270 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001271 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001272}
1273
Jesse Barnesde151cf2008-11-12 10:03:55 -08001274int
Dave Airlieff72145b2011-02-07 12:16:14 +10001275i915_gem_mmap_gtt(struct drm_file *file,
1276 struct drm_device *dev,
1277 uint32_t handle,
1278 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279{
Chris Wilsonda761a62010-10-27 17:37:08 +01001280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282 int ret;
1283
Chris Wilson76c1dec2010-09-25 11:22:51 +01001284 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001285 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001286 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287
Dave Airlieff72145b2011-02-07 12:16:14 +10001288 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001289 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001290 ret = -ENOENT;
1291 goto unlock;
1292 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001295 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001296 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001297 }
1298
Chris Wilson05394f32010-11-08 19:18:58 +00001299 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001300 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301 ret = -EINVAL;
1302 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001303 }
1304
Chris Wilson05394f32010-11-08 19:18:58 +00001305 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001306 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001307 if (ret)
1308 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001309 }
1310
Dave Airlieff72145b2011-02-07 12:16:14 +10001311 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313out:
Chris Wilson05394f32010-11-08 19:18:58 +00001314 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001315unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001316 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001317 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318}
1319
Dave Airlieff72145b2011-02-07 12:16:14 +10001320/**
1321 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1322 * @dev: DRM device
1323 * @data: GTT mapping ioctl data
1324 * @file: GEM object info
1325 *
1326 * Simply returns the fake offset to userspace so it can mmap it.
1327 * The mmap call will end up in drm_gem_mmap(), which will set things
1328 * up so we can get faults in the handler above.
1329 *
1330 * The fault handler will take care of binding the object into the GTT
1331 * (since it may have been evicted to make room for something), allocating
1332 * a fence register, and mapping the appropriate aperture address into
1333 * userspace.
1334 */
1335int
1336i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1337 struct drm_file *file)
1338{
1339 struct drm_i915_gem_mmap_gtt *args = data;
1340
Dave Airlieff72145b2011-02-07 12:16:14 +10001341 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1342}
1343
Daniel Vetter1286ff72012-05-10 15:25:09 +02001344int
Chris Wilson05394f32010-11-08 19:18:58 +00001345i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001346 gfp_t gfpmask)
1347{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001348 int page_count, i;
1349 struct address_space *mapping;
1350 struct inode *inode;
1351 struct page *page;
1352
Daniel Vetter1286ff72012-05-10 15:25:09 +02001353 if (obj->pages || obj->sg_table)
1354 return 0;
1355
Chris Wilsone5281cc2010-10-28 13:45:36 +01001356 /* Get the list of pages out of our struct file. They'll be pinned
1357 * at this point until we release them.
1358 */
Chris Wilson05394f32010-11-08 19:18:58 +00001359 page_count = obj->base.size / PAGE_SIZE;
1360 BUG_ON(obj->pages != NULL);
1361 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1362 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001363 return -ENOMEM;
1364
Chris Wilson05394f32010-11-08 19:18:58 +00001365 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001366 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001367 gfpmask |= mapping_gfp_mask(mapping);
1368
Chris Wilsone5281cc2010-10-28 13:45:36 +01001369 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001370 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001371 if (IS_ERR(page))
1372 goto err_pages;
1373
Chris Wilson05394f32010-11-08 19:18:58 +00001374 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001375 }
1376
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001377 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001378 i915_gem_object_do_bit_17_swizzle(obj);
1379
1380 return 0;
1381
1382err_pages:
1383 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001384 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001385
Chris Wilson05394f32010-11-08 19:18:58 +00001386 drm_free_large(obj->pages);
1387 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001388 return PTR_ERR(page);
1389}
1390
Chris Wilson5cdf5882010-09-27 15:51:07 +01001391static void
Chris Wilson05394f32010-11-08 19:18:58 +00001392i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001393{
Chris Wilson05394f32010-11-08 19:18:58 +00001394 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001395 int i;
1396
Daniel Vetter1286ff72012-05-10 15:25:09 +02001397 if (!obj->pages)
1398 return;
1399
Chris Wilson05394f32010-11-08 19:18:58 +00001400 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001401
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001402 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001403 i915_gem_object_save_bit_17_swizzle(obj);
1404
Chris Wilson05394f32010-11-08 19:18:58 +00001405 if (obj->madv == I915_MADV_DONTNEED)
1406 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001407
1408 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001409 if (obj->dirty)
1410 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001411
Chris Wilson05394f32010-11-08 19:18:58 +00001412 if (obj->madv == I915_MADV_WILLNEED)
1413 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001414
Chris Wilson05394f32010-11-08 19:18:58 +00001415 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001416 }
Chris Wilson05394f32010-11-08 19:18:58 +00001417 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 drm_free_large(obj->pages);
1420 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001421}
1422
Chris Wilson54cf91d2010-11-25 18:00:26 +00001423void
Chris Wilson05394f32010-11-08 19:18:58 +00001424i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425 struct intel_ring_buffer *ring,
1426 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001427{
Chris Wilson05394f32010-11-08 19:18:58 +00001428 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001429 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001430
Zou Nan hai852835f2010-05-21 09:08:56 +08001431 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001432 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001433
1434 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001435 if (!obj->active) {
1436 drm_gem_object_reference(&obj->base);
1437 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001438 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001439
Eric Anholt673a3942008-07-30 12:06:12 -07001440 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001441 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1442 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001443
Chris Wilson0201f1e2012-07-20 12:41:01 +01001444 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001445
Chris Wilsoncaea7472010-11-12 13:53:37 +00001446 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001447 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001448
Chris Wilson7dd49062012-03-21 10:48:18 +00001449 /* Bump MRU to take account of the delayed flush */
1450 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1451 struct drm_i915_fence_reg *reg;
1452
1453 reg = &dev_priv->fence_regs[obj->fence_reg];
1454 list_move_tail(&reg->lru_list,
1455 &dev_priv->mm.fence_list);
1456 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001457 }
1458}
1459
1460static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001461i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1462{
1463 struct drm_device *dev = obj->base.dev;
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465
Chris Wilson1b502472012-04-24 15:47:30 +01001466 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001467
1468 BUG_ON(!list_empty(&obj->gpu_write_list));
Chris Wilson65ce3022012-07-20 12:41:02 +01001469 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001470 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001471
1472 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473 obj->ring = NULL;
1474
Chris Wilson65ce3022012-07-20 12:41:02 +01001475 obj->last_read_seqno = 0;
1476 obj->last_write_seqno = 0;
1477 obj->base.write_domain = 0;
1478
1479 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001480 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001481
1482 obj->active = 0;
1483 drm_gem_object_unreference(&obj->base);
1484
1485 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001486}
Eric Anholt673a3942008-07-30 12:06:12 -07001487
Chris Wilson963b4832009-09-20 23:03:54 +01001488/* Immediately discard the backing storage */
1489static void
Chris Wilson05394f32010-11-08 19:18:58 +00001490i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001491{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001492 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001493
Chris Wilsonae9fed62010-08-07 11:01:30 +01001494 /* Our goal here is to return as much of the memory as
1495 * is possible back to the system as we are called from OOM.
1496 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001497 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001498 */
Chris Wilson05394f32010-11-08 19:18:58 +00001499 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001500 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001501
Chris Wilsona14917e2012-02-24 21:13:38 +00001502 if (obj->base.map_list.map)
1503 drm_gem_free_mmap_offset(&obj->base);
1504
Chris Wilson05394f32010-11-08 19:18:58 +00001505 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001506}
1507
1508static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001509i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001510{
Chris Wilson05394f32010-11-08 19:18:58 +00001511 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001512}
1513
Eric Anholt673a3942008-07-30 12:06:12 -07001514static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001515i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1516 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001517{
Chris Wilson05394f32010-11-08 19:18:58 +00001518 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001519
Chris Wilson05394f32010-11-08 19:18:58 +00001520 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001521 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001522 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001523 if (obj->base.write_domain & flush_domains) {
1524 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001525
Chris Wilson05394f32010-11-08 19:18:58 +00001526 obj->base.write_domain = 0;
1527 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001528 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001529 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001530
Daniel Vetter63560392010-02-19 11:51:59 +01001531 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001532 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001533 old_write_domain);
1534 }
1535 }
1536}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001537
Daniel Vetter53d227f2012-01-25 16:32:49 +01001538static u32
1539i915_gem_get_seqno(struct drm_device *dev)
1540{
1541 drm_i915_private_t *dev_priv = dev->dev_private;
1542 u32 seqno = dev_priv->next_seqno;
1543
1544 /* reserve 0 for non-seqno */
1545 if (++dev_priv->next_seqno == 0)
1546 dev_priv->next_seqno = 1;
1547
1548 return seqno;
1549}
1550
1551u32
1552i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1553{
1554 if (ring->outstanding_lazy_request == 0)
1555 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1556
1557 return ring->outstanding_lazy_request;
1558}
1559
Chris Wilson3cce4692010-10-27 16:11:02 +01001560int
Chris Wilsondb53a302011-02-03 11:57:46 +00001561i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001562 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001563 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001564{
Chris Wilsondb53a302011-02-03 11:57:46 +00001565 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001566 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001567 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001568 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001569 int ret;
1570
Daniel Vettercc889e02012-06-13 20:45:19 +02001571 /*
1572 * Emit any outstanding flushes - execbuf can fail to emit the flush
1573 * after having emitted the batchbuffer command. Hence we need to fix
1574 * things up similar to emitting the lazy request. The difference here
1575 * is that the flush _must_ happen before the next request, no matter
1576 * what.
1577 */
1578 if (ring->gpu_caches_dirty) {
1579 ret = i915_gem_flush_ring(ring, 0, I915_GEM_GPU_DOMAINS);
1580 if (ret)
1581 return ret;
1582
1583 ring->gpu_caches_dirty = false;
1584 }
1585
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001586 if (request == NULL) {
1587 request = kmalloc(sizeof(*request), GFP_KERNEL);
1588 if (request == NULL)
1589 return -ENOMEM;
1590 }
1591
Daniel Vetter53d227f2012-01-25 16:32:49 +01001592 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001593
Chris Wilsona71d8d92012-02-15 11:25:36 +00001594 /* Record the position of the start of the request so that
1595 * should we detect the updated seqno part-way through the
1596 * GPU processing the request, we never over-estimate the
1597 * position of the head.
1598 */
1599 request_ring_position = intel_ring_get_tail(ring);
1600
Chris Wilson3cce4692010-10-27 16:11:02 +01001601 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001602 if (ret) {
1603 kfree(request);
1604 return ret;
1605 }
Eric Anholt673a3942008-07-30 12:06:12 -07001606
Chris Wilsondb53a302011-02-03 11:57:46 +00001607 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001608
1609 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001610 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001611 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001612 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001613 was_empty = list_empty(&ring->request_list);
1614 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001615 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08001616
Chris Wilsondb53a302011-02-03 11:57:46 +00001617 if (file) {
1618 struct drm_i915_file_private *file_priv = file->driver_priv;
1619
Chris Wilson1c255952010-09-26 11:03:27 +01001620 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001621 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001622 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001623 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001624 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001625 }
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001627 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001628
Ben Gamarif65d9422009-09-14 17:48:44 -04001629 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001630 if (i915_enable_hangcheck) {
1631 mod_timer(&dev_priv->hangcheck_timer,
1632 jiffies +
1633 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1634 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001635 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001636 queue_delayed_work(dev_priv->wq,
1637 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001638 }
Daniel Vettercc889e02012-06-13 20:45:19 +02001639
1640 WARN_ON(!list_empty(&ring->gpu_write_list));
1641
Chris Wilson3cce4692010-10-27 16:11:02 +01001642 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001643}
1644
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001645static inline void
1646i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001647{
Chris Wilson1c255952010-09-26 11:03:27 +01001648 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001649
Chris Wilson1c255952010-09-26 11:03:27 +01001650 if (!file_priv)
1651 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001652
Chris Wilson1c255952010-09-26 11:03:27 +01001653 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001654 if (request->file_priv) {
1655 list_del(&request->client_list);
1656 request->file_priv = NULL;
1657 }
Chris Wilson1c255952010-09-26 11:03:27 +01001658 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001659}
1660
Chris Wilsondfaae392010-09-22 10:31:52 +01001661static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1662 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001663{
Chris Wilsondfaae392010-09-22 10:31:52 +01001664 while (!list_empty(&ring->request_list)) {
1665 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001666
Chris Wilsondfaae392010-09-22 10:31:52 +01001667 request = list_first_entry(&ring->request_list,
1668 struct drm_i915_gem_request,
1669 list);
1670
1671 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001672 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001673 kfree(request);
1674 }
1675
1676 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001678
Chris Wilson05394f32010-11-08 19:18:58 +00001679 obj = list_first_entry(&ring->active_list,
1680 struct drm_i915_gem_object,
1681 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001682
Chris Wilson05394f32010-11-08 19:18:58 +00001683 list_del_init(&obj->gpu_write_list);
1684 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001685 }
Eric Anholt673a3942008-07-30 12:06:12 -07001686}
1687
Chris Wilson312817a2010-11-22 11:50:11 +00001688static void i915_gem_reset_fences(struct drm_device *dev)
1689{
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int i;
1692
Daniel Vetter4b9de732011-10-09 21:52:02 +02001693 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001694 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001695
Chris Wilsonada726c2012-04-17 15:31:32 +01001696 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001697
Chris Wilsonada726c2012-04-17 15:31:32 +01001698 if (reg->obj)
1699 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001700
Chris Wilsonada726c2012-04-17 15:31:32 +01001701 reg->pin_count = 0;
1702 reg->obj = NULL;
1703 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001704 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001705
1706 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001707}
1708
Chris Wilson069efc12010-09-30 16:53:18 +01001709void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001710{
Chris Wilsondfaae392010-09-22 10:31:52 +01001711 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001712 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001713 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001714 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001715
Chris Wilsonb4519512012-05-11 14:29:30 +01001716 for_each_ring(ring, dev_priv, i)
1717 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001718
Chris Wilsondfaae392010-09-22 10:31:52 +01001719 /* Move everything out of the GPU domains to ensure we do any
1720 * necessary invalidation upon reuse.
1721 */
Chris Wilson05394f32010-11-08 19:18:58 +00001722 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001723 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001724 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001725 {
Chris Wilson05394f32010-11-08 19:18:58 +00001726 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001727 }
Chris Wilson069efc12010-09-30 16:53:18 +01001728
1729 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001730 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001731}
1732
1733/**
1734 * This function clears the request list as sequence numbers are passed.
1735 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001736void
Chris Wilsondb53a302011-02-03 11:57:46 +00001737i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001738{
Eric Anholt673a3942008-07-30 12:06:12 -07001739 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001740 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001741
Chris Wilsondb53a302011-02-03 11:57:46 +00001742 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001743 return;
1744
Chris Wilsondb53a302011-02-03 11:57:46 +00001745 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001746
Chris Wilson78501ea2010-10-27 12:18:21 +01001747 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001748
Chris Wilson076e2c02011-01-21 10:07:18 +00001749 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001750 if (seqno >= ring->sync_seqno[i])
1751 ring->sync_seqno[i] = 0;
1752
Zou Nan hai852835f2010-05-21 09:08:56 +08001753 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001754 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001755
Zou Nan hai852835f2010-05-21 09:08:56 +08001756 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001757 struct drm_i915_gem_request,
1758 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001759
Chris Wilsondfaae392010-09-22 10:31:52 +01001760 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001761 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001762
Chris Wilsondb53a302011-02-03 11:57:46 +00001763 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001764 /* We know the GPU must have read the request to have
1765 * sent us the seqno + interrupt, so use the position
1766 * of tail of the request to update the last known position
1767 * of the GPU head.
1768 */
1769 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001770
1771 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001772 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001773 kfree(request);
1774 }
1775
1776 /* Move any buffers on the active list that are no longer referenced
1777 * by the ringbuffer to the flushing/inactive lists as appropriate.
1778 */
1779 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001780 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001781
Akshay Joshi0206e352011-08-16 15:34:10 -04001782 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001783 struct drm_i915_gem_object,
1784 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001785
Chris Wilson0201f1e2012-07-20 12:41:01 +01001786 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001787 break;
1788
Chris Wilson65ce3022012-07-20 12:41:02 +01001789 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001790 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001791
Chris Wilsondb53a302011-02-03 11:57:46 +00001792 if (unlikely(ring->trace_irq_seqno &&
1793 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001794 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001795 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001796 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001797
Chris Wilsondb53a302011-02-03 11:57:46 +00001798 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001799}
1800
1801void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802i915_gem_retire_requests(struct drm_device *dev)
1803{
1804 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001805 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001806 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001807
Chris Wilsonb4519512012-05-11 14:29:30 +01001808 for_each_ring(ring, dev_priv, i)
1809 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001810}
1811
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001812static void
Eric Anholt673a3942008-07-30 12:06:12 -07001813i915_gem_retire_work_handler(struct work_struct *work)
1814{
1815 drm_i915_private_t *dev_priv;
1816 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001817 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001818 bool idle;
1819 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001820
1821 dev_priv = container_of(work, drm_i915_private_t,
1822 mm.retire_work.work);
1823 dev = dev_priv->dev;
1824
Chris Wilson891b48c2010-09-29 12:26:37 +01001825 /* Come back later if the device is busy... */
1826 if (!mutex_trylock(&dev->struct_mutex)) {
1827 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1828 return;
1829 }
1830
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001831 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001832
Chris Wilson0a587052011-01-09 21:05:44 +00001833 /* Send a periodic flush down the ring so we don't hold onto GEM
1834 * objects indefinitely.
1835 */
1836 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001837 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001838 if (ring->gpu_caches_dirty)
1839 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00001840
1841 idle &= list_empty(&ring->request_list);
1842 }
1843
1844 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001845 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001846
Eric Anholt673a3942008-07-30 12:06:12 -07001847 mutex_unlock(&dev->struct_mutex);
1848}
1849
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001850int
1851i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1852 bool interruptible)
Ben Widawskyb4aca012012-04-25 20:50:12 -07001853{
Ben Widawskyb4aca012012-04-25 20:50:12 -07001854 if (atomic_read(&dev_priv->mm.wedged)) {
1855 struct completion *x = &dev_priv->error_completion;
1856 bool recovery_complete;
1857 unsigned long flags;
1858
1859 /* Give the error handler a chance to run. */
1860 spin_lock_irqsave(&x->wait.lock, flags);
1861 recovery_complete = x->done > 0;
1862 spin_unlock_irqrestore(&x->wait.lock, flags);
1863
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001864 /* Non-interruptible callers can't handle -EAGAIN, hence return
1865 * -EIO unconditionally for these. */
1866 if (!interruptible)
1867 return -EIO;
1868
1869 /* Recovery complete, but still wedged means reset failure. */
1870 if (recovery_complete)
1871 return -EIO;
1872
1873 return -EAGAIN;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001874 }
1875
1876 return 0;
1877}
1878
1879/*
1880 * Compare seqno against outstanding lazy request. Emit a request if they are
1881 * equal.
1882 */
1883static int
1884i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1885{
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001886 int ret;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001887
1888 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1889
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001890 ret = 0;
1891 if (seqno == ring->outstanding_lazy_request)
1892 ret = i915_add_request(ring, NULL, NULL);
Ben Widawskyb4aca012012-04-25 20:50:12 -07001893
1894 return ret;
1895}
1896
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001897/**
1898 * __wait_seqno - wait until execution of seqno has finished
1899 * @ring: the ring expected to report seqno
1900 * @seqno: duh!
1901 * @interruptible: do an interruptible wait (normally yes)
1902 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1903 *
1904 * Returns 0 if the seqno was found within the alloted time. Else returns the
1905 * errno with remaining time filled in timeout argument.
1906 */
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001907static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001908 bool interruptible, struct timespec *timeout)
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001909{
1910 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001911 struct timespec before, now, wait_time={1,0};
1912 unsigned long timeout_jiffies;
1913 long end;
1914 bool wait_forever = true;
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001915 int ret;
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001916
1917 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1918 return 0;
1919
1920 trace_i915_gem_request_wait_begin(ring, seqno);
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001921
1922 if (timeout != NULL) {
1923 wait_time = *timeout;
1924 wait_forever = false;
1925 }
1926
1927 timeout_jiffies = timespec_to_jiffies(&wait_time);
1928
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001929 if (WARN_ON(!ring->irq_get(ring)))
1930 return -ENODEV;
1931
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001932 /* Record current time in case interrupted by signal, or wedged * */
1933 getrawmonotonic(&before);
1934
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001935#define EXIT_COND \
1936 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1937 atomic_read(&dev_priv->mm.wedged))
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001938 do {
1939 if (interruptible)
1940 end = wait_event_interruptible_timeout(ring->irq_queue,
1941 EXIT_COND,
1942 timeout_jiffies);
1943 else
1944 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1945 timeout_jiffies);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001946
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001947 ret = i915_gem_check_wedge(dev_priv, interruptible);
1948 if (ret)
1949 end = ret;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001950 } while (end == 0 && wait_forever);
1951
1952 getrawmonotonic(&now);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001953
1954 ring->irq_put(ring);
1955 trace_i915_gem_request_wait_end(ring, seqno);
1956#undef EXIT_COND
1957
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001958 if (timeout) {
1959 struct timespec sleep_time = timespec_sub(now, before);
1960 *timeout = timespec_sub(*timeout, sleep_time);
1961 }
1962
1963 switch (end) {
Chris Wilsoneeef9b32012-07-16 13:05:34 +01001964 case -EIO:
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001965 case -EAGAIN: /* Wedged */
1966 case -ERESTARTSYS: /* Signal */
1967 return (int)end;
1968 case 0: /* Timeout */
1969 if (timeout)
1970 set_normalized_timespec(timeout, 0, 0);
1971 return -ETIME;
1972 default: /* Completed */
1973 WARN_ON(end < 0); /* We're not aware of other errors */
1974 return 0;
1975 }
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001976}
1977
Chris Wilsondb53a302011-02-03 11:57:46 +00001978/**
1979 * Waits for a sequence number to be signaled, and cleans up the
1980 * request and object lists appropriately for that event.
1981 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001982int
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001983i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001984{
Chris Wilsondb53a302011-02-03 11:57:46 +00001985 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001986 int ret = 0;
1987
1988 BUG_ON(seqno == 0);
1989
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001990 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
Ben Widawskyb4aca012012-04-25 20:50:12 -07001991 if (ret)
1992 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001993
Ben Widawskyb4aca012012-04-25 20:50:12 -07001994 ret = i915_gem_check_olr(ring, seqno);
1995 if (ret)
1996 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001997
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001998 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001999
Eric Anholt673a3942008-07-30 12:06:12 -07002000 return ret;
2001}
2002
Daniel Vetter48764bf2009-09-15 22:57:32 +02002003/**
Eric Anholt673a3942008-07-30 12:06:12 -07002004 * Ensures that all rendering to the object has completed and the object is
2005 * safe to unbind from the GTT or access from the CPU.
2006 */
Chris Wilson0201f1e2012-07-20 12:41:01 +01002007static __must_check int
2008i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2009 bool readonly)
Eric Anholt673a3942008-07-30 12:06:12 -07002010{
Chris Wilson0201f1e2012-07-20 12:41:01 +01002011 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002012 int ret;
2013
Eric Anholte47c68e2008-11-14 13:35:19 -08002014 /* This function only exists to support waiting for existing rendering,
2015 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002016 */
Chris Wilson05394f32010-11-08 19:18:58 +00002017 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002018
2019 /* If there is rendering queued on the buffer being evicted, wait for
2020 * it.
2021 */
Chris Wilson0201f1e2012-07-20 12:41:01 +01002022 if (readonly)
2023 seqno = obj->last_write_seqno;
2024 else
2025 seqno = obj->last_read_seqno;
2026 if (seqno == 0)
2027 return 0;
2028
2029 ret = i915_wait_seqno(obj->ring, seqno);
2030 if (ret)
2031 return ret;
2032
2033 /* Manually manage the write flush as we may have not yet retired
2034 * the buffer.
2035 */
2036 if (obj->last_write_seqno &&
2037 i915_seqno_passed(seqno, obj->last_write_seqno)) {
2038 obj->last_write_seqno = 0;
2039 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Eric Anholt673a3942008-07-30 12:06:12 -07002040 }
2041
Chris Wilson0201f1e2012-07-20 12:41:01 +01002042 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002043 return 0;
2044}
2045
Ben Widawsky5816d642012-04-11 11:18:19 -07002046/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002047 * Ensures that an object will eventually get non-busy by flushing any required
2048 * write domains, emitting any outstanding lazy request and retiring and
2049 * completed requests.
2050 */
2051static int
2052i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2053{
2054 int ret;
2055
2056 if (obj->active) {
2057 ret = i915_gem_object_flush_gpu_write_domain(obj);
2058 if (ret)
2059 return ret;
2060
Chris Wilson0201f1e2012-07-20 12:41:01 +01002061 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002062 if (ret)
2063 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002064
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002065 i915_gem_retire_requests_ring(obj->ring);
2066 }
2067
2068 return 0;
2069}
2070
2071/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002072 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2073 * @DRM_IOCTL_ARGS: standard ioctl arguments
2074 *
2075 * Returns 0 if successful, else an error is returned with the remaining time in
2076 * the timeout parameter.
2077 * -ETIME: object is still busy after timeout
2078 * -ERESTARTSYS: signal interrupted the wait
2079 * -ENONENT: object doesn't exist
2080 * Also possible, but rare:
2081 * -EAGAIN: GPU wedged
2082 * -ENOMEM: damn
2083 * -ENODEV: Internal IRQ fail
2084 * -E?: The add request failed
2085 *
2086 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2087 * non-zero timeout parameter the wait ioctl will wait for the given number of
2088 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2089 * without holding struct_mutex the object may become re-busied before this
2090 * function completes. A similar but shorter * race condition exists in the busy
2091 * ioctl
2092 */
2093int
2094i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2095{
2096 struct drm_i915_gem_wait *args = data;
2097 struct drm_i915_gem_object *obj;
2098 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002099 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002100 u32 seqno = 0;
2101 int ret = 0;
2102
Ben Widawskyeac1f142012-06-05 15:24:24 -07002103 if (args->timeout_ns >= 0) {
2104 timeout_stack = ns_to_timespec(args->timeout_ns);
2105 timeout = &timeout_stack;
2106 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002107
2108 ret = i915_mutex_lock_interruptible(dev);
2109 if (ret)
2110 return ret;
2111
2112 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2113 if (&obj->base == NULL) {
2114 mutex_unlock(&dev->struct_mutex);
2115 return -ENOENT;
2116 }
2117
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002118 /* Need to make sure the object gets inactive eventually. */
2119 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002120 if (ret)
2121 goto out;
2122
2123 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002124 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002125 ring = obj->ring;
2126 }
2127
2128 if (seqno == 0)
2129 goto out;
2130
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002131 /* Do this after OLR check to make sure we make forward progress polling
2132 * on this IOCTL with a 0 timeout (like busy ioctl)
2133 */
2134 if (!args->timeout_ns) {
2135 ret = -ETIME;
2136 goto out;
2137 }
2138
2139 drm_gem_object_unreference(&obj->base);
2140 mutex_unlock(&dev->struct_mutex);
2141
Ben Widawskyeac1f142012-06-05 15:24:24 -07002142 ret = __wait_seqno(ring, seqno, true, timeout);
2143 if (timeout) {
2144 WARN_ON(!timespec_valid(timeout));
2145 args->timeout_ns = timespec_to_ns(timeout);
2146 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002147 return ret;
2148
2149out:
2150 drm_gem_object_unreference(&obj->base);
2151 mutex_unlock(&dev->struct_mutex);
2152 return ret;
2153}
2154
2155/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002156 * i915_gem_object_sync - sync an object to a ring.
2157 *
2158 * @obj: object which may be in use on another ring.
2159 * @to: ring we wish to use the object on. May be NULL.
2160 *
2161 * This code is meant to abstract object synchronization with the GPU.
2162 * Calling with NULL implies synchronizing the object with the CPU
2163 * rather than a particular GPU ring.
2164 *
2165 * Returns 0 if successful, else propagates up the lower layer error.
2166 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002167int
2168i915_gem_object_sync(struct drm_i915_gem_object *obj,
2169 struct intel_ring_buffer *to)
2170{
2171 struct intel_ring_buffer *from = obj->ring;
2172 u32 seqno;
2173 int ret, idx;
2174
2175 if (from == NULL || to == from)
2176 return 0;
2177
Ben Widawsky5816d642012-04-11 11:18:19 -07002178 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002179 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002180
2181 idx = intel_ring_sync_index(from, to);
2182
Chris Wilson0201f1e2012-07-20 12:41:01 +01002183 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002184 if (seqno <= from->sync_seqno[idx])
2185 return 0;
2186
Ben Widawskyb4aca012012-04-25 20:50:12 -07002187 ret = i915_gem_check_olr(obj->ring, seqno);
2188 if (ret)
2189 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002190
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002191 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002192 if (!ret)
2193 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002194
Ben Widawskye3a5a222012-04-11 11:18:20 -07002195 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002196}
2197
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002198static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2199{
2200 u32 old_write_domain, old_read_domains;
2201
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002202 /* Act a barrier for all accesses through the GTT */
2203 mb();
2204
2205 /* Force a pagefault for domain tracking on next user access */
2206 i915_gem_release_mmap(obj);
2207
Keith Packardb97c3d92011-06-24 21:02:59 -07002208 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2209 return;
2210
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002211 old_read_domains = obj->base.read_domains;
2212 old_write_domain = obj->base.write_domain;
2213
2214 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2215 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2216
2217 trace_i915_gem_object_change_domain(obj,
2218 old_read_domains,
2219 old_write_domain);
2220}
2221
Eric Anholt673a3942008-07-30 12:06:12 -07002222/**
2223 * Unbinds an object from the GTT aperture.
2224 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002225int
Chris Wilson05394f32010-11-08 19:18:58 +00002226i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002227{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002228 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002229 int ret = 0;
2230
Chris Wilson05394f32010-11-08 19:18:58 +00002231 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002232 return 0;
2233
Chris Wilson31d8d652012-05-24 19:11:20 +01002234 if (obj->pin_count)
2235 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002236
Chris Wilsona8198ee2011-04-13 22:04:09 +01002237 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002238 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002239 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002240 /* Continue on if we fail due to EIO, the GPU is hung so we
2241 * should be safe and we need to cleanup or else we might
2242 * cause memory corruption through use-after-free.
2243 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002244
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002245 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002246
2247 /* Move the object to the CPU domain to ensure that
2248 * any possible CPU writes while it's not in the GTT
2249 * are flushed when we go to remap it.
2250 */
2251 if (ret == 0)
2252 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2253 if (ret == -ERESTARTSYS)
2254 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002255 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002256 /* In the event of a disaster, abandon all caches and
2257 * hope for the best.
2258 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002259 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002260 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002261 }
Eric Anholt673a3942008-07-30 12:06:12 -07002262
Daniel Vetter96b47b62009-12-15 17:50:00 +01002263 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002264 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002265 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002266 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002267
Chris Wilsondb53a302011-02-03 11:57:46 +00002268 trace_i915_gem_object_unbind(obj);
2269
Daniel Vetter74898d72012-02-15 23:50:22 +01002270 if (obj->has_global_gtt_mapping)
2271 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002272 if (obj->has_aliasing_ppgtt_mapping) {
2273 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2274 obj->has_aliasing_ppgtt_mapping = 0;
2275 }
Daniel Vetter74163902012-02-15 23:50:21 +01002276 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002277
Chris Wilsone5281cc2010-10-28 13:45:36 +01002278 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002279
Chris Wilson6299f992010-11-24 12:23:44 +00002280 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002281 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002282 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002283 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002284
Chris Wilson05394f32010-11-08 19:18:58 +00002285 drm_mm_put_block(obj->gtt_space);
2286 obj->gtt_space = NULL;
2287 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002288
Chris Wilson05394f32010-11-08 19:18:58 +00002289 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002290 i915_gem_object_truncate(obj);
2291
Chris Wilson8dc17752010-07-23 23:18:51 +01002292 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002293}
2294
Chris Wilson88241782011-01-07 17:09:48 +00002295int
Chris Wilsondb53a302011-02-03 11:57:46 +00002296i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002297 uint32_t invalidate_domains,
2298 uint32_t flush_domains)
2299{
Chris Wilson88241782011-01-07 17:09:48 +00002300 int ret;
2301
Chris Wilson36d527d2011-03-19 22:26:49 +00002302 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2303 return 0;
2304
Chris Wilsondb53a302011-02-03 11:57:46 +00002305 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2306
Chris Wilson88241782011-01-07 17:09:48 +00002307 ret = ring->flush(ring, invalidate_domains, flush_domains);
2308 if (ret)
2309 return ret;
2310
Chris Wilson36d527d2011-03-19 22:26:49 +00002311 if (flush_domains & I915_GEM_GPU_DOMAINS)
2312 i915_gem_process_flushing_list(ring, flush_domains);
2313
Chris Wilson88241782011-01-07 17:09:48 +00002314 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002315}
2316
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002317static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002318{
Chris Wilson88241782011-01-07 17:09:48 +00002319 int ret;
2320
Chris Wilson395b70b2010-10-28 21:28:46 +01002321 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002322 return 0;
2323
Chris Wilson88241782011-01-07 17:09:48 +00002324 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002325 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002326 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002327 if (ret)
2328 return ret;
2329 }
2330
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002331 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002332}
2333
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002334int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002335{
2336 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002337 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002338 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002339
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002340 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002341 for_each_ring(ring, dev_priv, i) {
2342 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002343 if (ret)
2344 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002345
2346 /* Is the device fubar? */
2347 if (WARN_ON(!list_empty(&ring->gpu_write_list)))
2348 return -EBUSY;
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002349
2350 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2351 if (ret)
2352 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002353 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002354
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002355 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002356}
2357
Chris Wilson9ce079e2012-04-17 15:31:30 +01002358static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2359 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002360{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002361 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002362 uint64_t val;
2363
Chris Wilson9ce079e2012-04-17 15:31:30 +01002364 if (obj) {
2365 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002366
Chris Wilson9ce079e2012-04-17 15:31:30 +01002367 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2368 0xfffff000) << 32;
2369 val |= obj->gtt_offset & 0xfffff000;
2370 val |= (uint64_t)((obj->stride / 128) - 1) <<
2371 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002372
Chris Wilson9ce079e2012-04-17 15:31:30 +01002373 if (obj->tiling_mode == I915_TILING_Y)
2374 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2375 val |= I965_FENCE_REG_VALID;
2376 } else
2377 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002378
Chris Wilson9ce079e2012-04-17 15:31:30 +01002379 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2380 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002381}
2382
Chris Wilson9ce079e2012-04-17 15:31:30 +01002383static void i965_write_fence_reg(struct drm_device *dev, int reg,
2384 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002385{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002386 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002387 uint64_t val;
2388
Chris Wilson9ce079e2012-04-17 15:31:30 +01002389 if (obj) {
2390 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391
Chris Wilson9ce079e2012-04-17 15:31:30 +01002392 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2393 0xfffff000) << 32;
2394 val |= obj->gtt_offset & 0xfffff000;
2395 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2396 if (obj->tiling_mode == I915_TILING_Y)
2397 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2398 val |= I965_FENCE_REG_VALID;
2399 } else
2400 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002401
Chris Wilson9ce079e2012-04-17 15:31:30 +01002402 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2403 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404}
2405
Chris Wilson9ce079e2012-04-17 15:31:30 +01002406static void i915_write_fence_reg(struct drm_device *dev, int reg,
2407 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002408{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002409 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002410 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411
Chris Wilson9ce079e2012-04-17 15:31:30 +01002412 if (obj) {
2413 u32 size = obj->gtt_space->size;
2414 int pitch_val;
2415 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002416
Chris Wilson9ce079e2012-04-17 15:31:30 +01002417 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2418 (size & -size) != size ||
2419 (obj->gtt_offset & (size - 1)),
2420 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2421 obj->gtt_offset, obj->map_and_fenceable, size);
2422
2423 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2424 tile_width = 128;
2425 else
2426 tile_width = 512;
2427
2428 /* Note: pitch better be a power of two tile widths */
2429 pitch_val = obj->stride / tile_width;
2430 pitch_val = ffs(pitch_val) - 1;
2431
2432 val = obj->gtt_offset;
2433 if (obj->tiling_mode == I915_TILING_Y)
2434 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2435 val |= I915_FENCE_SIZE_BITS(size);
2436 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2437 val |= I830_FENCE_REG_VALID;
2438 } else
2439 val = 0;
2440
2441 if (reg < 8)
2442 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002443 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002444 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002445
Chris Wilson9ce079e2012-04-17 15:31:30 +01002446 I915_WRITE(reg, val);
2447 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002448}
2449
Chris Wilson9ce079e2012-04-17 15:31:30 +01002450static void i830_write_fence_reg(struct drm_device *dev, int reg,
2451 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002452{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002453 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002454 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455
Chris Wilson9ce079e2012-04-17 15:31:30 +01002456 if (obj) {
2457 u32 size = obj->gtt_space->size;
2458 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002459
Chris Wilson9ce079e2012-04-17 15:31:30 +01002460 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2461 (size & -size) != size ||
2462 (obj->gtt_offset & (size - 1)),
2463 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2464 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002465
Chris Wilson9ce079e2012-04-17 15:31:30 +01002466 pitch_val = obj->stride / 128;
2467 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002468
Chris Wilson9ce079e2012-04-17 15:31:30 +01002469 val = obj->gtt_offset;
2470 if (obj->tiling_mode == I915_TILING_Y)
2471 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2472 val |= I830_FENCE_SIZE_BITS(size);
2473 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2474 val |= I830_FENCE_REG_VALID;
2475 } else
2476 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002477
Chris Wilson9ce079e2012-04-17 15:31:30 +01002478 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2479 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2480}
2481
2482static void i915_gem_write_fence(struct drm_device *dev, int reg,
2483 struct drm_i915_gem_object *obj)
2484{
2485 switch (INTEL_INFO(dev)->gen) {
2486 case 7:
2487 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2488 case 5:
2489 case 4: i965_write_fence_reg(dev, reg, obj); break;
2490 case 3: i915_write_fence_reg(dev, reg, obj); break;
2491 case 2: i830_write_fence_reg(dev, reg, obj); break;
2492 default: break;
2493 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494}
2495
Chris Wilson61050802012-04-17 15:31:31 +01002496static inline int fence_number(struct drm_i915_private *dev_priv,
2497 struct drm_i915_fence_reg *fence)
2498{
2499 return fence - dev_priv->fence_regs;
2500}
2501
2502static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2503 struct drm_i915_fence_reg *fence,
2504 bool enable)
2505{
2506 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2507 int reg = fence_number(dev_priv, fence);
2508
2509 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2510
2511 if (enable) {
2512 obj->fence_reg = reg;
2513 fence->obj = obj;
2514 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2515 } else {
2516 obj->fence_reg = I915_FENCE_REG_NONE;
2517 fence->obj = NULL;
2518 list_del_init(&fence->lru_list);
2519 }
2520}
2521
Chris Wilsond9e86c02010-11-10 16:40:20 +00002522static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002523i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002524{
2525 int ret;
2526
2527 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002528 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002529 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002530 0, obj->base.write_domain);
2531 if (ret)
2532 return ret;
2533 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002534
2535 obj->fenced_gpu_access = false;
2536 }
2537
Chris Wilson1c293ea2012-04-17 15:31:27 +01002538 if (obj->last_fenced_seqno) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002539 ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002540 if (ret)
2541 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002542
2543 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002544 }
2545
Chris Wilson63256ec2011-01-04 18:42:07 +00002546 /* Ensure that all CPU reads are completed before installing a fence
2547 * and all writes before removing the fence.
2548 */
2549 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2550 mb();
2551
Chris Wilsond9e86c02010-11-10 16:40:20 +00002552 return 0;
2553}
2554
2555int
2556i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2557{
Chris Wilson61050802012-04-17 15:31:31 +01002558 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002559 int ret;
2560
Chris Wilsona360bb12012-04-17 15:31:25 +01002561 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002562 if (ret)
2563 return ret;
2564
Chris Wilson61050802012-04-17 15:31:31 +01002565 if (obj->fence_reg == I915_FENCE_REG_NONE)
2566 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002567
Chris Wilson61050802012-04-17 15:31:31 +01002568 i915_gem_object_update_fence(obj,
2569 &dev_priv->fence_regs[obj->fence_reg],
2570 false);
2571 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002572
2573 return 0;
2574}
2575
2576static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002577i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002578{
Daniel Vetterae3db242010-02-19 11:51:58 +01002579 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002580 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002581 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002582
2583 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002584 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002585 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2586 reg = &dev_priv->fence_regs[i];
2587 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002588 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002589
Chris Wilson1690e1e2011-12-14 13:57:08 +01002590 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002591 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002592 }
2593
Chris Wilsond9e86c02010-11-10 16:40:20 +00002594 if (avail == NULL)
2595 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002596
2597 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002598 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002599 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002600 continue;
2601
Chris Wilson8fe301a2012-04-17 15:31:28 +01002602 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002603 }
2604
Chris Wilson8fe301a2012-04-17 15:31:28 +01002605 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002606}
2607
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002609 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002610 * @obj: object to map through a fence reg
2611 *
2612 * When mapping objects through the GTT, userspace wants to be able to write
2613 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002614 * This function walks the fence regs looking for a free one for @obj,
2615 * stealing one if it can't find any.
2616 *
2617 * It then sets up the reg based on the object's properties: address, pitch
2618 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002619 *
2620 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002621 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002622int
Chris Wilson06d98132012-04-17 15:31:24 +01002623i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002624{
Chris Wilson05394f32010-11-08 19:18:58 +00002625 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002627 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002628 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002629 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630
Chris Wilson14415742012-04-17 15:31:33 +01002631 /* Have we updated the tiling parameters upon the object and so
2632 * will need to serialise the write to the associated fence register?
2633 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002634 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002635 ret = i915_gem_object_flush_fence(obj);
2636 if (ret)
2637 return ret;
2638 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002639
Chris Wilsond9e86c02010-11-10 16:40:20 +00002640 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002641 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2642 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002643 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002644 list_move_tail(&reg->lru_list,
2645 &dev_priv->mm.fence_list);
2646 return 0;
2647 }
2648 } else if (enable) {
2649 reg = i915_find_fence_reg(dev);
2650 if (reg == NULL)
2651 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002652
Chris Wilson14415742012-04-17 15:31:33 +01002653 if (reg->obj) {
2654 struct drm_i915_gem_object *old = reg->obj;
2655
2656 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002657 if (ret)
2658 return ret;
2659
Chris Wilson14415742012-04-17 15:31:33 +01002660 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002661 }
Chris Wilson14415742012-04-17 15:31:33 +01002662 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002663 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002664
Chris Wilson14415742012-04-17 15:31:33 +01002665 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002666 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002667
Chris Wilson9ce079e2012-04-17 15:31:30 +01002668 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002669}
2670
2671/**
Eric Anholt673a3942008-07-30 12:06:12 -07002672 * Finds free space in the GTT aperture and binds the object there.
2673 */
2674static int
Chris Wilson05394f32010-11-08 19:18:58 +00002675i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002676 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002677 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002678{
Chris Wilson05394f32010-11-08 19:18:58 +00002679 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002680 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002681 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002682 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002683 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002684 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002685 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002686
Chris Wilson05394f32010-11-08 19:18:58 +00002687 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002688 DRM_ERROR("Attempting to bind a purgeable object\n");
2689 return -EINVAL;
2690 }
2691
Chris Wilsone28f8712011-07-18 13:11:49 -07002692 fence_size = i915_gem_get_gtt_size(dev,
2693 obj->base.size,
2694 obj->tiling_mode);
2695 fence_alignment = i915_gem_get_gtt_alignment(dev,
2696 obj->base.size,
2697 obj->tiling_mode);
2698 unfenced_alignment =
2699 i915_gem_get_unfenced_gtt_alignment(dev,
2700 obj->base.size,
2701 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002702
Eric Anholt673a3942008-07-30 12:06:12 -07002703 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002704 alignment = map_and_fenceable ? fence_alignment :
2705 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002706 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002707 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2708 return -EINVAL;
2709 }
2710
Chris Wilson05394f32010-11-08 19:18:58 +00002711 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002712
Chris Wilson654fc602010-05-27 13:18:21 +01002713 /* If the object is bigger than the entire aperture, reject it early
2714 * before evicting everything in a vain attempt to find space.
2715 */
Chris Wilson05394f32010-11-08 19:18:58 +00002716 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002717 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002718 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2719 return -E2BIG;
2720 }
2721
Eric Anholt673a3942008-07-30 12:06:12 -07002722 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002723 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002724 free_space =
2725 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002726 size, alignment,
2727 0, dev_priv->mm.gtt_mappable_end,
Daniel Vetter920afa72010-09-16 17:54:23 +02002728 0);
2729 else
2730 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002731 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002732
2733 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002734 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002735 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002736 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002737 size, alignment, 0,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002738 0, dev_priv->mm.gtt_mappable_end,
Daniel Vetter920afa72010-09-16 17:54:23 +02002739 0);
2740 else
Chris Wilson05394f32010-11-08 19:18:58 +00002741 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002742 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002743 }
Chris Wilson05394f32010-11-08 19:18:58 +00002744 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002745 /* If the gtt is empty and we're still having trouble
2746 * fitting our object in, we're out of memory.
2747 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002748 ret = i915_gem_evict_something(dev, size, alignment,
2749 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002750 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002751 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002752
Eric Anholt673a3942008-07-30 12:06:12 -07002753 goto search_free;
2754 }
2755
Chris Wilsone5281cc2010-10-28 13:45:36 +01002756 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002757 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002758 drm_mm_put_block(obj->gtt_space);
2759 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002760
2761 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002762 /* first try to reclaim some memory by clearing the GTT */
2763 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002764 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002765 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002766 if (gfpmask) {
2767 gfpmask = 0;
2768 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002769 }
2770
Chris Wilson809b6332011-01-10 17:33:15 +00002771 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002772 }
2773
2774 goto search_free;
2775 }
2776
Eric Anholt673a3942008-07-30 12:06:12 -07002777 return ret;
2778 }
2779
Daniel Vetter74163902012-02-15 23:50:21 +01002780 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002781 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002782 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002783 drm_mm_put_block(obj->gtt_space);
2784 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002785
Chris Wilson809b6332011-01-10 17:33:15 +00002786 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002787 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002788
2789 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002790 }
Eric Anholt673a3942008-07-30 12:06:12 -07002791
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002792 if (!dev_priv->mm.aliasing_ppgtt)
2793 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002794
Chris Wilson6299f992010-11-24 12:23:44 +00002795 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002796 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002797
Eric Anholt673a3942008-07-30 12:06:12 -07002798 /* Assert that the object is not currently in any GPU domain. As it
2799 * wasn't in the GTT, there shouldn't be any way it could have been in
2800 * a GPU cache
2801 */
Chris Wilson05394f32010-11-08 19:18:58 +00002802 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2803 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002804
Chris Wilson6299f992010-11-24 12:23:44 +00002805 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002806
Daniel Vetter75e9e912010-11-04 17:11:09 +01002807 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002808 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002809 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002810
Daniel Vetter75e9e912010-11-04 17:11:09 +01002811 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002812 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002813
Chris Wilson05394f32010-11-08 19:18:58 +00002814 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002815
Chris Wilsondb53a302011-02-03 11:57:46 +00002816 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002817 return 0;
2818}
2819
2820void
Chris Wilson05394f32010-11-08 19:18:58 +00002821i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002822{
Eric Anholt673a3942008-07-30 12:06:12 -07002823 /* If we don't have a page list set up, then we're not pinned
2824 * to GPU, and we can ignore the cache flush because it'll happen
2825 * again at bind time.
2826 */
Chris Wilson05394f32010-11-08 19:18:58 +00002827 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002828 return;
2829
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002830 /* If the GPU is snooping the contents of the CPU cache,
2831 * we do not need to manually clear the CPU cache lines. However,
2832 * the caches are only snooped when the render cache is
2833 * flushed/invalidated. As we always have to emit invalidations
2834 * and flushes when moving into and out of the RENDER domain, correct
2835 * snooping behaviour occurs naturally as the result of our domain
2836 * tracking.
2837 */
2838 if (obj->cache_level != I915_CACHE_NONE)
2839 return;
2840
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002841 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002842
Chris Wilson05394f32010-11-08 19:18:58 +00002843 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002844}
2845
Eric Anholte47c68e2008-11-14 13:35:19 -08002846/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002847static int
Chris Wilson3619df02010-11-28 15:37:17 +00002848i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002849{
Chris Wilson05394f32010-11-08 19:18:58 +00002850 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002851 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002852
2853 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002854 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002855}
2856
2857/** Flushes the GTT write domain for the object if it's dirty. */
2858static void
Chris Wilson05394f32010-11-08 19:18:58 +00002859i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002860{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002861 uint32_t old_write_domain;
2862
Chris Wilson05394f32010-11-08 19:18:58 +00002863 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002864 return;
2865
Chris Wilson63256ec2011-01-04 18:42:07 +00002866 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002867 * to it immediately go to main memory as far as we know, so there's
2868 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002869 *
2870 * However, we do have to enforce the order so that all writes through
2871 * the GTT land before any writes to the device, such as updates to
2872 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002873 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002874 wmb();
2875
Chris Wilson05394f32010-11-08 19:18:58 +00002876 old_write_domain = obj->base.write_domain;
2877 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002878
2879 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002880 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002881 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002882}
2883
2884/** Flushes the CPU write domain for the object if it's dirty. */
2885static void
Chris Wilson05394f32010-11-08 19:18:58 +00002886i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002887{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002888 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002889
Chris Wilson05394f32010-11-08 19:18:58 +00002890 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002891 return;
2892
2893 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002894 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002895 old_write_domain = obj->base.write_domain;
2896 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002897
2898 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002899 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002900 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002901}
2902
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002903/**
2904 * Moves a single object to the GTT read, and possibly write domain.
2905 *
2906 * This function returns when the move is complete, including waiting on
2907 * flushes to occur.
2908 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002909int
Chris Wilson20217462010-11-23 15:26:33 +00002910i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002911{
Chris Wilson8325a092012-04-24 15:52:35 +01002912 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002913 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002914 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002915
Eric Anholt02354392008-11-26 13:58:13 -08002916 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002917 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002918 return -EINVAL;
2919
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002920 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2921 return 0;
2922
Chris Wilson88241782011-01-07 17:09:48 +00002923 ret = i915_gem_object_flush_gpu_write_domain(obj);
2924 if (ret)
2925 return ret;
2926
Chris Wilson0201f1e2012-07-20 12:41:01 +01002927 ret = i915_gem_object_wait_rendering(obj, !write);
2928 if (ret)
2929 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002930
Chris Wilson72133422010-09-13 23:56:38 +01002931 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002932
Chris Wilson05394f32010-11-08 19:18:58 +00002933 old_write_domain = obj->base.write_domain;
2934 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002935
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002936 /* It should now be out of any other write domains, and we can update
2937 * the domain values for our changes.
2938 */
Chris Wilson05394f32010-11-08 19:18:58 +00002939 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2940 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002941 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002942 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2943 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2944 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002945 }
2946
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002947 trace_i915_gem_object_change_domain(obj,
2948 old_read_domains,
2949 old_write_domain);
2950
Chris Wilson8325a092012-04-24 15:52:35 +01002951 /* And bump the LRU for this access */
2952 if (i915_gem_object_is_inactive(obj))
2953 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2954
Eric Anholte47c68e2008-11-14 13:35:19 -08002955 return 0;
2956}
2957
Chris Wilsone4ffd172011-04-04 09:44:39 +01002958int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2959 enum i915_cache_level cache_level)
2960{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002961 struct drm_device *dev = obj->base.dev;
2962 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002963 int ret;
2964
2965 if (obj->cache_level == cache_level)
2966 return 0;
2967
2968 if (obj->pin_count) {
2969 DRM_DEBUG("can not change the cache level of pinned objects\n");
2970 return -EBUSY;
2971 }
2972
2973 if (obj->gtt_space) {
2974 ret = i915_gem_object_finish_gpu(obj);
2975 if (ret)
2976 return ret;
2977
2978 i915_gem_object_finish_gtt(obj);
2979
2980 /* Before SandyBridge, you could not use tiling or fence
2981 * registers with snooped memory, so relinquish any fences
2982 * currently pointing to our region in the aperture.
2983 */
2984 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2985 ret = i915_gem_object_put_fence(obj);
2986 if (ret)
2987 return ret;
2988 }
2989
Daniel Vetter74898d72012-02-15 23:50:22 +01002990 if (obj->has_global_gtt_mapping)
2991 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002992 if (obj->has_aliasing_ppgtt_mapping)
2993 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2994 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002995 }
2996
2997 if (cache_level == I915_CACHE_NONE) {
2998 u32 old_read_domains, old_write_domain;
2999
3000 /* If we're coming from LLC cached, then we haven't
3001 * actually been tracking whether the data is in the
3002 * CPU cache or not, since we only allow one bit set
3003 * in obj->write_domain and have been skipping the clflushes.
3004 * Just set it to the CPU cache for now.
3005 */
3006 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3007 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3008
3009 old_read_domains = obj->base.read_domains;
3010 old_write_domain = obj->base.write_domain;
3011
3012 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3013 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3014
3015 trace_i915_gem_object_change_domain(obj,
3016 old_read_domains,
3017 old_write_domain);
3018 }
3019
3020 obj->cache_level = cache_level;
3021 return 0;
3022}
3023
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003024/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003025 * Prepare buffer for display plane (scanout, cursors, etc).
3026 * Can be called from an uninterruptible phase (modesetting) and allows
3027 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003028 */
3029int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003030i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3031 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003032 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003033{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003034 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003035 int ret;
3036
Chris Wilson88241782011-01-07 17:09:48 +00003037 ret = i915_gem_object_flush_gpu_write_domain(obj);
3038 if (ret)
3039 return ret;
3040
Chris Wilson0be73282010-12-06 14:36:27 +00003041 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003042 ret = i915_gem_object_sync(obj, pipelined);
3043 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003044 return ret;
3045 }
3046
Eric Anholta7ef0642011-03-29 16:59:54 -07003047 /* The display engine is not coherent with the LLC cache on gen6. As
3048 * a result, we make sure that the pinning that is about to occur is
3049 * done with uncached PTEs. This is lowest common denominator for all
3050 * chipsets.
3051 *
3052 * However for gen6+, we could do better by using the GFDT bit instead
3053 * of uncaching, which would allow us to flush all the LLC-cached data
3054 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3055 */
3056 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3057 if (ret)
3058 return ret;
3059
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003060 /* As the user may map the buffer once pinned in the display plane
3061 * (e.g. libkms for the bootup splash), we have to ensure that we
3062 * always use map_and_fenceable for all scanout buffers.
3063 */
3064 ret = i915_gem_object_pin(obj, alignment, true);
3065 if (ret)
3066 return ret;
3067
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003068 i915_gem_object_flush_cpu_write_domain(obj);
3069
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003070 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003071 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003072
3073 /* It should now be out of any other write domains, and we can update
3074 * the domain values for our changes.
3075 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003076 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003077 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003078
3079 trace_i915_gem_object_change_domain(obj,
3080 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003081 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003082
3083 return 0;
3084}
3085
Chris Wilson85345512010-11-13 09:49:11 +00003086int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003087i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003088{
Chris Wilson88241782011-01-07 17:09:48 +00003089 int ret;
3090
Chris Wilsona8198ee2011-04-13 22:04:09 +01003091 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003092 return 0;
3093
Chris Wilson88241782011-01-07 17:09:48 +00003094 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003095 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003096 if (ret)
3097 return ret;
3098 }
Chris Wilson85345512010-11-13 09:49:11 +00003099
Chris Wilson0201f1e2012-07-20 12:41:01 +01003100 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003101 if (ret)
3102 return ret;
3103
Chris Wilsona8198ee2011-04-13 22:04:09 +01003104 /* Ensure that we invalidate the GPU's caches and TLBs. */
3105 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003106 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003107}
3108
Eric Anholte47c68e2008-11-14 13:35:19 -08003109/**
3110 * Moves a single object to the CPU read, and possibly write domain.
3111 *
3112 * This function returns when the move is complete, including waiting on
3113 * flushes to occur.
3114 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003115int
Chris Wilson919926a2010-11-12 13:42:53 +00003116i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003117{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003118 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 int ret;
3120
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003121 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3122 return 0;
3123
Chris Wilson88241782011-01-07 17:09:48 +00003124 ret = i915_gem_object_flush_gpu_write_domain(obj);
3125 if (ret)
3126 return ret;
3127
Chris Wilson0201f1e2012-07-20 12:41:01 +01003128 ret = i915_gem_object_wait_rendering(obj, !write);
3129 if (ret)
3130 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003131
3132 i915_gem_object_flush_gtt_write_domain(obj);
3133
Chris Wilson05394f32010-11-08 19:18:58 +00003134 old_write_domain = obj->base.write_domain;
3135 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003136
Eric Anholte47c68e2008-11-14 13:35:19 -08003137 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003138 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003139 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003140
Chris Wilson05394f32010-11-08 19:18:58 +00003141 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003142 }
3143
3144 /* It should now be out of any other write domains, and we can update
3145 * the domain values for our changes.
3146 */
Chris Wilson05394f32010-11-08 19:18:58 +00003147 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003148
3149 /* If we're writing through the CPU, then the GPU read domains will
3150 * need to be invalidated at next use.
3151 */
3152 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003153 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3154 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003155 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157 trace_i915_gem_object_change_domain(obj,
3158 old_read_domains,
3159 old_write_domain);
3160
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003161 return 0;
3162}
3163
Eric Anholt673a3942008-07-30 12:06:12 -07003164/* Throttle our rendering by waiting until the ring has completed our requests
3165 * emitted over 20 msec ago.
3166 *
Eric Anholtb9624422009-06-03 07:27:35 +00003167 * Note that if we were to use the current jiffies each time around the loop,
3168 * we wouldn't escape the function with any frames outstanding if the time to
3169 * render a frame was over 20ms.
3170 *
Eric Anholt673a3942008-07-30 12:06:12 -07003171 * This should get us reasonable parallelism between CPU and GPU but also
3172 * relatively low latency when blocking on a particular request to finish.
3173 */
3174static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003175i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003176{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003177 struct drm_i915_private *dev_priv = dev->dev_private;
3178 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003179 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003180 struct drm_i915_gem_request *request;
3181 struct intel_ring_buffer *ring = NULL;
3182 u32 seqno = 0;
3183 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003184
Chris Wilsone110e8d2011-01-26 15:39:14 +00003185 if (atomic_read(&dev_priv->mm.wedged))
3186 return -EIO;
3187
Chris Wilson1c255952010-09-26 11:03:27 +01003188 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003189 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003190 if (time_after_eq(request->emitted_jiffies, recent_enough))
3191 break;
3192
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003193 ring = request->ring;
3194 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003195 }
Chris Wilson1c255952010-09-26 11:03:27 +01003196 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003197
3198 if (seqno == 0)
3199 return 0;
3200
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003201 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003202 if (ret == 0)
3203 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003204
Eric Anholt673a3942008-07-30 12:06:12 -07003205 return ret;
3206}
3207
Eric Anholt673a3942008-07-30 12:06:12 -07003208int
Chris Wilson05394f32010-11-08 19:18:58 +00003209i915_gem_object_pin(struct drm_i915_gem_object *obj,
3210 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003211 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003212{
Eric Anholt673a3942008-07-30 12:06:12 -07003213 int ret;
3214
Chris Wilson05394f32010-11-08 19:18:58 +00003215 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003216
Chris Wilson05394f32010-11-08 19:18:58 +00003217 if (obj->gtt_space != NULL) {
3218 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3219 (map_and_fenceable && !obj->map_and_fenceable)) {
3220 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003221 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003222 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3223 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003224 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003225 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003226 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003227 ret = i915_gem_object_unbind(obj);
3228 if (ret)
3229 return ret;
3230 }
3231 }
3232
Chris Wilson05394f32010-11-08 19:18:58 +00003233 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003234 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003235 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003236 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003237 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003238 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003239
Daniel Vetter74898d72012-02-15 23:50:22 +01003240 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3241 i915_gem_gtt_bind_object(obj, obj->cache_level);
3242
Chris Wilson1b502472012-04-24 15:47:30 +01003243 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003244 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003245
3246 return 0;
3247}
3248
3249void
Chris Wilson05394f32010-11-08 19:18:58 +00003250i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003251{
Chris Wilson05394f32010-11-08 19:18:58 +00003252 BUG_ON(obj->pin_count == 0);
3253 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003254
Chris Wilson1b502472012-04-24 15:47:30 +01003255 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003256 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003257}
3258
3259int
3260i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003261 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003262{
3263 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003264 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003265 int ret;
3266
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003267 ret = i915_mutex_lock_interruptible(dev);
3268 if (ret)
3269 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003270
Chris Wilson05394f32010-11-08 19:18:58 +00003271 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003272 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003273 ret = -ENOENT;
3274 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003275 }
Eric Anholt673a3942008-07-30 12:06:12 -07003276
Chris Wilson05394f32010-11-08 19:18:58 +00003277 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003278 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003279 ret = -EINVAL;
3280 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003281 }
3282
Chris Wilson05394f32010-11-08 19:18:58 +00003283 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003284 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3285 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003286 ret = -EINVAL;
3287 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003288 }
3289
Chris Wilson05394f32010-11-08 19:18:58 +00003290 obj->user_pin_count++;
3291 obj->pin_filp = file;
3292 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003293 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003294 if (ret)
3295 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003296 }
3297
3298 /* XXX - flush the CPU caches for pinned objects
3299 * as the X server doesn't manage domains yet
3300 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003301 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003302 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003303out:
Chris Wilson05394f32010-11-08 19:18:58 +00003304 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003305unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003306 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003307 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003308}
3309
3310int
3311i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003312 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003313{
3314 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003315 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003316 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003317
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003318 ret = i915_mutex_lock_interruptible(dev);
3319 if (ret)
3320 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003321
Chris Wilson05394f32010-11-08 19:18:58 +00003322 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003323 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003324 ret = -ENOENT;
3325 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003326 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003327
Chris Wilson05394f32010-11-08 19:18:58 +00003328 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003329 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3330 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003331 ret = -EINVAL;
3332 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003333 }
Chris Wilson05394f32010-11-08 19:18:58 +00003334 obj->user_pin_count--;
3335 if (obj->user_pin_count == 0) {
3336 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003337 i915_gem_object_unpin(obj);
3338 }
Eric Anholt673a3942008-07-30 12:06:12 -07003339
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003340out:
Chris Wilson05394f32010-11-08 19:18:58 +00003341 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003342unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003343 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003344 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003345}
3346
3347int
3348i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003349 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003350{
3351 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003352 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003353 int ret;
3354
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003355 ret = i915_mutex_lock_interruptible(dev);
3356 if (ret)
3357 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003358
Chris Wilson05394f32010-11-08 19:18:58 +00003359 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003360 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003361 ret = -ENOENT;
3362 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003364
Chris Wilson0be555b2010-08-04 15:36:30 +01003365 /* Count all active objects as busy, even if they are currently not used
3366 * by the gpu. Users of this interface expect objects to eventually
3367 * become non-busy without any further actions, therefore emit any
3368 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003369 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003370 ret = i915_gem_object_flush_active(obj);
3371
Chris Wilson05394f32010-11-08 19:18:58 +00003372 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003373 if (obj->ring) {
3374 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3375 args->busy |= intel_ring_flag(obj->ring) << 16;
3376 }
Eric Anholt673a3942008-07-30 12:06:12 -07003377
Chris Wilson05394f32010-11-08 19:18:58 +00003378 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003379unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003380 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003381 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003382}
3383
3384int
3385i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3386 struct drm_file *file_priv)
3387{
Akshay Joshi0206e352011-08-16 15:34:10 -04003388 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003389}
3390
Chris Wilson3ef94da2009-09-14 16:50:29 +01003391int
3392i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3393 struct drm_file *file_priv)
3394{
3395 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003396 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003397 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003398
3399 switch (args->madv) {
3400 case I915_MADV_DONTNEED:
3401 case I915_MADV_WILLNEED:
3402 break;
3403 default:
3404 return -EINVAL;
3405 }
3406
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003407 ret = i915_mutex_lock_interruptible(dev);
3408 if (ret)
3409 return ret;
3410
Chris Wilson05394f32010-11-08 19:18:58 +00003411 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003412 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003413 ret = -ENOENT;
3414 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003415 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003416
Chris Wilson05394f32010-11-08 19:18:58 +00003417 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003418 ret = -EINVAL;
3419 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003420 }
3421
Chris Wilson05394f32010-11-08 19:18:58 +00003422 if (obj->madv != __I915_MADV_PURGED)
3423 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003424
Chris Wilson2d7ef392009-09-20 23:13:10 +01003425 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003426 if (i915_gem_object_is_purgeable(obj) &&
3427 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003428 i915_gem_object_truncate(obj);
3429
Chris Wilson05394f32010-11-08 19:18:58 +00003430 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003431
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003432out:
Chris Wilson05394f32010-11-08 19:18:58 +00003433 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003434unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003435 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003436 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003437}
3438
Chris Wilson05394f32010-11-08 19:18:58 +00003439struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3440 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003441{
Chris Wilson73aa8082010-09-30 11:46:12 +01003442 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003443 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003444 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003445 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003446
3447 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3448 if (obj == NULL)
3449 return NULL;
3450
3451 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3452 kfree(obj);
3453 return NULL;
3454 }
3455
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003456 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3457 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3458 /* 965gm cannot relocate objects above 4GiB. */
3459 mask &= ~__GFP_HIGHMEM;
3460 mask |= __GFP_DMA32;
3461 }
3462
Hugh Dickins5949eac2011-06-27 16:18:18 -07003463 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003464 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003465
Chris Wilson73aa8082010-09-30 11:46:12 +01003466 i915_gem_info_add_obj(dev_priv, size);
3467
Daniel Vetterc397b902010-04-09 19:05:07 +00003468 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3469 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3470
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003471 if (HAS_LLC(dev)) {
3472 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003473 * cache) for about a 10% performance improvement
3474 * compared to uncached. Graphics requests other than
3475 * display scanout are coherent with the CPU in
3476 * accessing this cache. This means in this mode we
3477 * don't need to clflush on the CPU side, and on the
3478 * GPU side we only need to flush internal caches to
3479 * get data visible to the CPU.
3480 *
3481 * However, we maintain the display planes as UC, and so
3482 * need to rebind when first used as such.
3483 */
3484 obj->cache_level = I915_CACHE_LLC;
3485 } else
3486 obj->cache_level = I915_CACHE_NONE;
3487
Daniel Vetter62b8b212010-04-09 19:05:08 +00003488 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003489 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003490 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003491 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003492 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003493 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003494 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003495 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003496 /* Avoid an unnecessary call to unbind on the first bind. */
3497 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003498
Chris Wilson05394f32010-11-08 19:18:58 +00003499 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003500}
3501
Eric Anholt673a3942008-07-30 12:06:12 -07003502int i915_gem_init_object(struct drm_gem_object *obj)
3503{
Daniel Vetterc397b902010-04-09 19:05:07 +00003504 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003505
Eric Anholt673a3942008-07-30 12:06:12 -07003506 return 0;
3507}
3508
Chris Wilson1488fc02012-04-24 15:47:31 +01003509void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003510{
Chris Wilson1488fc02012-04-24 15:47:31 +01003511 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003512 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003513 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003514
Chris Wilson26e12f892011-03-20 11:20:19 +00003515 trace_i915_gem_object_destroy(obj);
3516
Daniel Vetter1286ff72012-05-10 15:25:09 +02003517 if (gem_obj->import_attach)
3518 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3519
Chris Wilson1488fc02012-04-24 15:47:31 +01003520 if (obj->phys_obj)
3521 i915_gem_detach_phys_object(dev, obj);
3522
3523 obj->pin_count = 0;
3524 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3525 bool was_interruptible;
3526
3527 was_interruptible = dev_priv->mm.interruptible;
3528 dev_priv->mm.interruptible = false;
3529
3530 WARN_ON(i915_gem_object_unbind(obj));
3531
3532 dev_priv->mm.interruptible = was_interruptible;
3533 }
3534
Chris Wilson05394f32010-11-08 19:18:58 +00003535 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003536 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003537
Chris Wilson05394f32010-11-08 19:18:58 +00003538 drm_gem_object_release(&obj->base);
3539 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003540
Chris Wilson05394f32010-11-08 19:18:58 +00003541 kfree(obj->bit_17);
3542 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003543}
3544
Jesse Barnes5669fca2009-02-17 15:13:31 -08003545int
Eric Anholt673a3942008-07-30 12:06:12 -07003546i915_gem_idle(struct drm_device *dev)
3547{
3548 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003549 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003550
Keith Packard6dbe2772008-10-14 21:41:13 -07003551 mutex_lock(&dev->struct_mutex);
3552
Chris Wilson87acb0a2010-10-19 10:13:00 +01003553 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003554 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003555 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003556 }
Eric Anholt673a3942008-07-30 12:06:12 -07003557
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003558 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003559 if (ret) {
3560 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003561 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003562 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003563 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003564
Chris Wilson29105cc2010-01-07 10:39:13 +00003565 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003566 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3567 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003568
Chris Wilson312817a2010-11-22 11:50:11 +00003569 i915_gem_reset_fences(dev);
3570
Chris Wilson29105cc2010-01-07 10:39:13 +00003571 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3572 * We need to replace this with a semaphore, or something.
3573 * And not confound mm.suspended!
3574 */
3575 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003576 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003577
3578 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003579 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003580
Keith Packard6dbe2772008-10-14 21:41:13 -07003581 mutex_unlock(&dev->struct_mutex);
3582
Chris Wilson29105cc2010-01-07 10:39:13 +00003583 /* Cancel the retire work handler, which should be idle now. */
3584 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3585
Eric Anholt673a3942008-07-30 12:06:12 -07003586 return 0;
3587}
3588
Ben Widawskyb9524a12012-05-25 16:56:24 -07003589void i915_gem_l3_remap(struct drm_device *dev)
3590{
3591 drm_i915_private_t *dev_priv = dev->dev_private;
3592 u32 misccpctl;
3593 int i;
3594
3595 if (!IS_IVYBRIDGE(dev))
3596 return;
3597
3598 if (!dev_priv->mm.l3_remap_info)
3599 return;
3600
3601 misccpctl = I915_READ(GEN7_MISCCPCTL);
3602 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3603 POSTING_READ(GEN7_MISCCPCTL);
3604
3605 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3606 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3607 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3608 DRM_DEBUG("0x%x was already programmed to %x\n",
3609 GEN7_L3LOG_BASE + i, remap);
3610 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3611 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3612 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3613 }
3614
3615 /* Make sure all the writes land before disabling dop clock gating */
3616 POSTING_READ(GEN7_L3LOG_BASE);
3617
3618 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3619}
3620
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003621void i915_gem_init_swizzling(struct drm_device *dev)
3622{
3623 drm_i915_private_t *dev_priv = dev->dev_private;
3624
Daniel Vetter11782b02012-01-31 16:47:55 +01003625 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003626 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3627 return;
3628
3629 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3630 DISP_TILE_SURFACE_SWIZZLING);
3631
Daniel Vetter11782b02012-01-31 16:47:55 +01003632 if (IS_GEN5(dev))
3633 return;
3634
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003635 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3636 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003637 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003638 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003639 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003640}
Daniel Vettere21af882012-02-09 20:53:27 +01003641
3642void i915_gem_init_ppgtt(struct drm_device *dev)
3643{
3644 drm_i915_private_t *dev_priv = dev->dev_private;
3645 uint32_t pd_offset;
3646 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003647 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3648 uint32_t __iomem *pd_addr;
3649 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003650 int i;
3651
3652 if (!dev_priv->mm.aliasing_ppgtt)
3653 return;
3654
Daniel Vetter55a254a2012-03-22 00:14:43 +01003655
3656 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3657 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3658 dma_addr_t pt_addr;
3659
3660 if (dev_priv->mm.gtt->needs_dmar)
3661 pt_addr = ppgtt->pt_dma_addr[i];
3662 else
3663 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3664
3665 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3666 pd_entry |= GEN6_PDE_VALID;
3667
3668 writel(pd_entry, pd_addr + i);
3669 }
3670 readl(pd_addr);
3671
3672 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003673 pd_offset /= 64; /* in cachelines, */
3674 pd_offset <<= 16;
3675
3676 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003677 uint32_t ecochk, gab_ctl, ecobits;
3678
3679 ecobits = I915_READ(GAC_ECO_BITS);
3680 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003681
3682 gab_ctl = I915_READ(GAB_CTL);
3683 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3684
3685 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003686 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3687 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003688 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003689 } else if (INTEL_INFO(dev)->gen >= 7) {
3690 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3691 /* GFX_MODE is per-ring on gen7+ */
3692 }
3693
Chris Wilsonb4519512012-05-11 14:29:30 +01003694 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003695 if (INTEL_INFO(dev)->gen >= 7)
3696 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003697 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003698
3699 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3700 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3701 }
3702}
3703
Chris Wilson67b1b572012-07-05 23:49:40 +01003704static bool
3705intel_enable_blt(struct drm_device *dev)
3706{
3707 if (!HAS_BLT(dev))
3708 return false;
3709
3710 /* The blitter was dysfunctional on early prototypes */
3711 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3712 DRM_INFO("BLT not supported on this pre-production hardware;"
3713 " graphics performance will be degraded.\n");
3714 return false;
3715 }
3716
3717 return true;
3718}
3719
Eric Anholt673a3942008-07-30 12:06:12 -07003720int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003721i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003722{
3723 drm_i915_private_t *dev_priv = dev->dev_private;
3724 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003725
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003726 if (!intel_enable_gtt())
3727 return -EIO;
3728
Ben Widawskyb9524a12012-05-25 16:56:24 -07003729 i915_gem_l3_remap(dev);
3730
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003731 i915_gem_init_swizzling(dev);
3732
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003733 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003734 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003735 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003736
3737 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003738 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003739 if (ret)
3740 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003741 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003742
Chris Wilson67b1b572012-07-05 23:49:40 +01003743 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003744 ret = intel_init_blt_ring_buffer(dev);
3745 if (ret)
3746 goto cleanup_bsd_ring;
3747 }
3748
Chris Wilson6f392d5482010-08-07 11:01:22 +01003749 dev_priv->next_seqno = 1;
3750
Ben Widawsky254f9652012-06-04 14:42:42 -07003751 /*
3752 * XXX: There was some w/a described somewhere suggesting loading
3753 * contexts before PPGTT.
3754 */
3755 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003756 i915_gem_init_ppgtt(dev);
3757
Chris Wilson68f95ba2010-05-27 13:18:22 +01003758 return 0;
3759
Chris Wilson549f7362010-10-19 11:19:32 +01003760cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003761 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003762cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003763 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003764 return ret;
3765}
3766
Chris Wilson1070a422012-04-24 15:47:41 +01003767static bool
3768intel_enable_ppgtt(struct drm_device *dev)
3769{
3770 if (i915_enable_ppgtt >= 0)
3771 return i915_enable_ppgtt;
3772
3773#ifdef CONFIG_INTEL_IOMMU
3774 /* Disable ppgtt on SNB if VT-d is on. */
3775 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3776 return false;
3777#endif
3778
3779 return true;
3780}
3781
3782int i915_gem_init(struct drm_device *dev)
3783{
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 unsigned long gtt_size, mappable_size;
3786 int ret;
3787
3788 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3789 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3790
3791 mutex_lock(&dev->struct_mutex);
3792 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3793 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3794 * aperture accordingly when using aliasing ppgtt. */
3795 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3796
3797 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3798
3799 ret = i915_gem_init_aliasing_ppgtt(dev);
3800 if (ret) {
3801 mutex_unlock(&dev->struct_mutex);
3802 return ret;
3803 }
3804 } else {
3805 /* Let GEM Manage all of the aperture.
3806 *
3807 * However, leave one page at the end still bound to the scratch
3808 * page. There are a number of places where the hardware
3809 * apparently prefetches past the end of the object, and we've
3810 * seen multiple hangs with the GPU head pointer stuck in a
3811 * batchbuffer bound at the last page of the aperture. One page
3812 * should be enough to keep any prefetching inside of the
3813 * aperture.
3814 */
3815 i915_gem_init_global_gtt(dev, 0, mappable_size,
3816 gtt_size);
3817 }
3818
3819 ret = i915_gem_init_hw(dev);
3820 mutex_unlock(&dev->struct_mutex);
3821 if (ret) {
3822 i915_gem_cleanup_aliasing_ppgtt(dev);
3823 return ret;
3824 }
3825
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003826 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3827 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3828 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003829 return 0;
3830}
3831
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003832void
3833i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3834{
3835 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003836 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003837 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003838
Chris Wilsonb4519512012-05-11 14:29:30 +01003839 for_each_ring(ring, dev_priv, i)
3840 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003841}
3842
3843int
Eric Anholt673a3942008-07-30 12:06:12 -07003844i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3845 struct drm_file *file_priv)
3846{
3847 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003848 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003849
Jesse Barnes79e53942008-11-07 14:24:08 -08003850 if (drm_core_check_feature(dev, DRIVER_MODESET))
3851 return 0;
3852
Ben Gamariba1234d2009-09-14 17:48:47 -04003853 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003854 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003855 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003856 }
3857
Eric Anholt673a3942008-07-30 12:06:12 -07003858 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003859 dev_priv->mm.suspended = 0;
3860
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003861 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003862 if (ret != 0) {
3863 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003864 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003865 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003866
Chris Wilson69dc4982010-10-19 10:36:51 +01003867 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003868 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003869 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003870
Chris Wilson5f353082010-06-07 14:03:03 +01003871 ret = drm_irq_install(dev);
3872 if (ret)
3873 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003874
Eric Anholt673a3942008-07-30 12:06:12 -07003875 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003876
3877cleanup_ringbuffer:
3878 mutex_lock(&dev->struct_mutex);
3879 i915_gem_cleanup_ringbuffer(dev);
3880 dev_priv->mm.suspended = 1;
3881 mutex_unlock(&dev->struct_mutex);
3882
3883 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003884}
3885
3886int
3887i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3888 struct drm_file *file_priv)
3889{
Jesse Barnes79e53942008-11-07 14:24:08 -08003890 if (drm_core_check_feature(dev, DRIVER_MODESET))
3891 return 0;
3892
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003893 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003894 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003895}
3896
3897void
3898i915_gem_lastclose(struct drm_device *dev)
3899{
3900 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003901
Eric Anholte806b492009-01-22 09:56:58 -08003902 if (drm_core_check_feature(dev, DRIVER_MODESET))
3903 return;
3904
Keith Packard6dbe2772008-10-14 21:41:13 -07003905 ret = i915_gem_idle(dev);
3906 if (ret)
3907 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003908}
3909
Chris Wilson64193402010-10-24 12:38:05 +01003910static void
3911init_ring_lists(struct intel_ring_buffer *ring)
3912{
3913 INIT_LIST_HEAD(&ring->active_list);
3914 INIT_LIST_HEAD(&ring->request_list);
3915 INIT_LIST_HEAD(&ring->gpu_write_list);
3916}
3917
Eric Anholt673a3942008-07-30 12:06:12 -07003918void
3919i915_gem_load(struct drm_device *dev)
3920{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003921 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003922 drm_i915_private_t *dev_priv = dev->dev_private;
3923
Chris Wilson69dc4982010-10-19 10:36:51 +01003924 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003925 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003926 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003927 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003928 for (i = 0; i < I915_NUM_RINGS; i++)
3929 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003930 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003931 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003932 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3933 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003934 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003935
Dave Airlie94400122010-07-20 13:15:31 +10003936 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3937 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003938 I915_WRITE(MI_ARB_STATE,
3939 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003940 }
3941
Chris Wilson72bfa192010-12-19 11:42:05 +00003942 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3943
Jesse Barnesde151cf2008-11-12 10:03:55 -08003944 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003945 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3946 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003947
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003948 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003949 dev_priv->num_fence_regs = 16;
3950 else
3951 dev_priv->num_fence_regs = 8;
3952
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003953 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003954 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003955
Eric Anholt673a3942008-07-30 12:06:12 -07003956 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003957 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003958
Chris Wilsonce453d82011-02-21 14:43:56 +00003959 dev_priv->mm.interruptible = true;
3960
Chris Wilson17250b72010-10-28 12:51:39 +01003961 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3962 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3963 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003964}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003965
3966/*
3967 * Create a physically contiguous memory object for this object
3968 * e.g. for cursor + overlay regs
3969 */
Chris Wilson995b6762010-08-20 13:23:26 +01003970static int i915_gem_init_phys_object(struct drm_device *dev,
3971 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003972{
3973 drm_i915_private_t *dev_priv = dev->dev_private;
3974 struct drm_i915_gem_phys_object *phys_obj;
3975 int ret;
3976
3977 if (dev_priv->mm.phys_objs[id - 1] || !size)
3978 return 0;
3979
Eric Anholt9a298b22009-03-24 12:23:04 -07003980 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003981 if (!phys_obj)
3982 return -ENOMEM;
3983
3984 phys_obj->id = id;
3985
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003986 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003987 if (!phys_obj->handle) {
3988 ret = -ENOMEM;
3989 goto kfree_obj;
3990 }
3991#ifdef CONFIG_X86
3992 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3993#endif
3994
3995 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3996
3997 return 0;
3998kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003999 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004000 return ret;
4001}
4002
Chris Wilson995b6762010-08-20 13:23:26 +01004003static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004004{
4005 drm_i915_private_t *dev_priv = dev->dev_private;
4006 struct drm_i915_gem_phys_object *phys_obj;
4007
4008 if (!dev_priv->mm.phys_objs[id - 1])
4009 return;
4010
4011 phys_obj = dev_priv->mm.phys_objs[id - 1];
4012 if (phys_obj->cur_obj) {
4013 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4014 }
4015
4016#ifdef CONFIG_X86
4017 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4018#endif
4019 drm_pci_free(dev, phys_obj->handle);
4020 kfree(phys_obj);
4021 dev_priv->mm.phys_objs[id - 1] = NULL;
4022}
4023
4024void i915_gem_free_all_phys_object(struct drm_device *dev)
4025{
4026 int i;
4027
Dave Airlie260883c2009-01-22 17:58:49 +10004028 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004029 i915_gem_free_phys_object(dev, i);
4030}
4031
4032void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004033 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004034{
Chris Wilson05394f32010-11-08 19:18:58 +00004035 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004036 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004037 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004038 int page_count;
4039
Chris Wilson05394f32010-11-08 19:18:58 +00004040 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004041 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004042 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004043
Chris Wilson05394f32010-11-08 19:18:58 +00004044 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004045 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004046 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004047 if (!IS_ERR(page)) {
4048 char *dst = kmap_atomic(page);
4049 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4050 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004051
Chris Wilsone5281cc2010-10-28 13:45:36 +01004052 drm_clflush_pages(&page, 1);
4053
4054 set_page_dirty(page);
4055 mark_page_accessed(page);
4056 page_cache_release(page);
4057 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004058 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004059 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004060
Chris Wilson05394f32010-11-08 19:18:58 +00004061 obj->phys_obj->cur_obj = NULL;
4062 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004063}
4064
4065int
4066i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004067 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004068 int id,
4069 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004070{
Chris Wilson05394f32010-11-08 19:18:58 +00004071 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004072 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004073 int ret = 0;
4074 int page_count;
4075 int i;
4076
4077 if (id > I915_MAX_PHYS_OBJECT)
4078 return -EINVAL;
4079
Chris Wilson05394f32010-11-08 19:18:58 +00004080 if (obj->phys_obj) {
4081 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004082 return 0;
4083 i915_gem_detach_phys_object(dev, obj);
4084 }
4085
Dave Airlie71acb5e2008-12-30 20:31:46 +10004086 /* create a new object */
4087 if (!dev_priv->mm.phys_objs[id - 1]) {
4088 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004089 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004090 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004091 DRM_ERROR("failed to init phys object %d size: %zu\n",
4092 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004093 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004094 }
4095 }
4096
4097 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004098 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4099 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004100
Chris Wilson05394f32010-11-08 19:18:58 +00004101 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004102
4103 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004104 struct page *page;
4105 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004106
Hugh Dickins5949eac2011-06-27 16:18:18 -07004107 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004108 if (IS_ERR(page))
4109 return PTR_ERR(page);
4110
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004111 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004112 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004113 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004114 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004115
4116 mark_page_accessed(page);
4117 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004118 }
4119
4120 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004121}
4122
4123static int
Chris Wilson05394f32010-11-08 19:18:58 +00004124i915_gem_phys_pwrite(struct drm_device *dev,
4125 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004126 struct drm_i915_gem_pwrite *args,
4127 struct drm_file *file_priv)
4128{
Chris Wilson05394f32010-11-08 19:18:58 +00004129 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004130 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004131
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004132 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4133 unsigned long unwritten;
4134
4135 /* The physical object once assigned is fixed for the lifetime
4136 * of the obj, so we can safely drop the lock and continue
4137 * to access vaddr.
4138 */
4139 mutex_unlock(&dev->struct_mutex);
4140 unwritten = copy_from_user(vaddr, user_data, args->size);
4141 mutex_lock(&dev->struct_mutex);
4142 if (unwritten)
4143 return -EFAULT;
4144 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004145
Daniel Vetter40ce6572010-11-05 18:12:18 +01004146 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004147 return 0;
4148}
Eric Anholtb9624422009-06-03 07:27:35 +00004149
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004150void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004151{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004152 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004153
4154 /* Clean up our request list when the client is going away, so that
4155 * later retire_requests won't dereference our soon-to-be-gone
4156 * file_priv.
4157 */
Chris Wilson1c255952010-09-26 11:03:27 +01004158 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004159 while (!list_empty(&file_priv->mm.request_list)) {
4160 struct drm_i915_gem_request *request;
4161
4162 request = list_first_entry(&file_priv->mm.request_list,
4163 struct drm_i915_gem_request,
4164 client_list);
4165 list_del(&request->client_list);
4166 request->file_priv = NULL;
4167 }
Chris Wilson1c255952010-09-26 11:03:27 +01004168 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004169}
Chris Wilson31169712009-09-14 16:50:28 +01004170
Chris Wilson31169712009-09-14 16:50:28 +01004171static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004172i915_gpu_is_active(struct drm_device *dev)
4173{
4174 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson65ce3022012-07-20 12:41:02 +01004175 return !list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004176}
4177
4178static int
Ying Han1495f232011-05-24 17:12:27 -07004179i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004180{
Chris Wilson17250b72010-10-28 12:51:39 +01004181 struct drm_i915_private *dev_priv =
4182 container_of(shrinker,
4183 struct drm_i915_private,
4184 mm.inactive_shrinker);
4185 struct drm_device *dev = dev_priv->dev;
4186 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004187 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004188 int cnt;
4189
4190 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004191 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004192
4193 /* "fast-path" to count number of available objects */
4194 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004195 cnt = 0;
4196 list_for_each_entry(obj,
4197 &dev_priv->mm.inactive_list,
4198 mm_list)
4199 cnt++;
4200 mutex_unlock(&dev->struct_mutex);
4201 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004202 }
4203
Chris Wilson1637ef42010-04-20 17:10:35 +01004204rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004205 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004206 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004207
Chris Wilson17250b72010-10-28 12:51:39 +01004208 list_for_each_entry_safe(obj, next,
4209 &dev_priv->mm.inactive_list,
4210 mm_list) {
4211 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004212 if (i915_gem_object_unbind(obj) == 0 &&
4213 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004214 break;
Chris Wilson31169712009-09-14 16:50:28 +01004215 }
Chris Wilson31169712009-09-14 16:50:28 +01004216 }
4217
4218 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004219 cnt = 0;
4220 list_for_each_entry_safe(obj, next,
4221 &dev_priv->mm.inactive_list,
4222 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004223 if (nr_to_scan &&
4224 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004225 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004226 else
Chris Wilson17250b72010-10-28 12:51:39 +01004227 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004228 }
4229
Chris Wilson17250b72010-10-28 12:51:39 +01004230 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004231 /*
4232 * We are desperate for pages, so as a last resort, wait
4233 * for the GPU to finish and discard whatever we can.
4234 * This has a dramatic impact to reduce the number of
4235 * OOM-killer events whilst running the GPU aggressively.
4236 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004237 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004238 goto rescan;
4239 }
Chris Wilson17250b72010-10-28 12:51:39 +01004240 mutex_unlock(&dev->struct_mutex);
4241 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004242}