blob: a46660204e3a24e54eaa9147167c3bca069829a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040090static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
91 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110092static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
93static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090094static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
95 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090097static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
98static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090099#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Tejun Heofad16e72010-09-21 09:25:48 +0200101static struct scsi_host_template ahci_sht = {
102 AHCI_SHT("ahci"),
103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_vt8251_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_p5wdh_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900113};
114
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400115static struct ata_port_operations ahci_avn_ops = {
116 .inherits = &ahci_ops,
117 .hardreset = ahci_avn_hardreset,
118};
119
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100120static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900121 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900123 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100124 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400125 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .port_ops = &ahci_ops,
127 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530128 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900129 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
130 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100131 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400132 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900133 .port_ops = &ahci_ops,
134 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400135 [board_ahci_nomsi] = {
136 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
137 .flags = AHCI_FLAG_COMMON,
138 .pio_mask = ATA_PIO4,
139 .udma_mask = ATA_UDMA6,
140 .port_ops = &ahci_ops,
141 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500142 [board_ahci_noncq] = {
143 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
144 .flags = AHCI_FLAG_COMMON,
145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530149 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900150 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200157 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
158 .flags = AHCI_FLAG_COMMON,
159 .pio_mask = ATA_PIO4,
160 .udma_mask = ATA_UDMA6,
161 .port_ops = &ahci_ops,
162 },
Tejun Heo441577e2010-03-29 10:32:39 +0900163 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400164 [board_ahci_avn] = {
165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_avn_ops,
169 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530170 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900171 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
172 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100173 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900174 .pio_mask = ATA_PIO4,
175 .udma_mask = ATA_UDMA6,
176 .port_ops = &ahci_ops,
177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
180 .flags = AHCI_FLAG_COMMON,
181 .pio_mask = ATA_PIO4,
182 .udma_mask = ATA_UDMA6,
183 .port_ops = &ahci_ops,
184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900187 .flags = AHCI_FLAG_COMMON,
188 .pio_mask = ATA_PIO4,
189 .udma_mask = ATA_UDMA6,
190 .port_ops = &ahci_ops,
191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
194 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300195 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .pio_mask = ATA_PIO4,
197 .udma_mask = ATA_UDMA6,
198 .port_ops = &ahci_ops,
199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900201 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900202 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
203 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400206 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800207 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800208 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530209 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800210 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800211 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100212 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800213 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800214 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900217 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900220 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900221 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500225static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400226 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400227 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
228 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
229 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
230 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
231 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900232 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400233 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
234 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
235 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
236 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900237 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900239 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
240 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
241 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
242 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
243 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
244 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
245 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
246 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
247 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
248 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
249 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
250 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
251 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
252 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400254 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
255 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800256 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500257 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800258 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500259 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
260 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700261 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700262 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500263 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700264 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700265 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500266 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800267 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
268 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
269 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
270 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
271 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
272 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700273 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
274 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
275 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800276 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800277 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700278 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
279 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
280 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
281 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
282 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
283 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700284 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800285 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
286 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
287 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
288 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
289 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
290 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
291 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
292 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700293 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
294 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
295 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
296 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800301 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
302 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
303 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
304 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
305 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
306 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
307 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
308 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400309 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
310 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
311 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
312 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
313 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
314 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
315 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
316 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800317 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
318 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800319 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
320 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
321 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
322 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
323 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
324 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
325 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
326 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700327 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800328 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
329 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
330 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
331 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700332 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
333 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
334 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
335 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
336 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
337 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
338 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
339 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500340 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
341 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston690000b2014-10-13 15:16:38 -0700343 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700344 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
345 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
346 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400347
Tejun Heoe34bb372007-02-26 20:24:03 +0900348 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
349 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
350 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100351 /* JMicron 362B and 362C have an AHCI function with IDE class code */
352 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
353 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500354 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400355
356 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800357 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800358 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
359 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
360 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
361 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
362 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
363 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400364
Shane Huange2dd90b2009-07-29 11:34:49 +0800365 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800366 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800367 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800368 /* AMD is using RAID class only for ahci controllers */
369 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
370 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
371
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400372 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400373 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900374 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400375
376 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900377 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
378 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
379 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
380 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
381 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
382 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
383 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
384 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900385 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
386 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
387 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
388 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
389 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
390 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
391 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
392 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
393 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
394 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
395 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
396 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
397 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
398 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
399 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
400 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
401 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
402 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
403 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
404 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
405 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
406 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
407 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
408 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
409 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
410 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
411 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
412 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
413 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
414 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
415 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
416 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
417 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
418 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
419 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
420 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
421 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
422 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
423 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
424 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
425 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
426 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
427 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
428 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
429 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
430 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
431 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
432 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
433 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
434 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
435 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
436 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
437 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
438 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
439 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
440 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
441 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
442 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
443 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
444 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
445 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
446 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
447 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
448 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
449 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
450 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
451 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
452 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
453 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
454 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
455 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
456 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
457 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
458 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
459 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
460 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400461
Jeff Garzik95916ed2006-07-29 04:10:14 -0400462 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900463 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
464 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
465 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400466
Alessandro Rubini318893e2012-01-06 13:33:39 +0100467 /* ST Microelectronics */
468 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
469
Jeff Garzikcd70c262007-07-08 02:29:42 -0400470 /* Marvell */
471 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100472 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600473 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500474 .class = PCI_CLASS_STORAGE_SATA_AHCI,
475 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200476 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600477 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100478 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100479 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
480 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
481 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600482 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500483 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900484 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400485 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
486 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900487 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600488 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100489 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200490 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
491 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600492 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100493 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100494 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
495 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400496 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
497 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400498
Mark Nelsonc77a0362008-10-23 14:08:16 +1100499 /* Promise */
500 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200501 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100502
Keng-Yu Linc9703762011-11-09 01:47:36 -0500503 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100504 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
505 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
506 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
507 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500508
Levente Kurusa67809f82014-02-18 10:22:17 -0500509 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400510 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
511 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500512 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400513 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500514 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500515
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800516 /* Enmotus */
517 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
518
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500519 /* Generic, PCI class code for AHCI */
520 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500521 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500522
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 { } /* terminate list */
524};
525
526
527static struct pci_driver ahci_pci_driver = {
528 .name = DRV_NAME,
529 .id_table = ahci_pci_tbl,
530 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900531 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900532#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900533 .suspend = ahci_pci_device_suspend,
534 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900535#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536};
537
Alan Cox5b66c822008-09-03 14:48:34 +0100538#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
539static int marvell_enable;
540#else
541static int marvell_enable = 1;
542#endif
543module_param(marvell_enable, int, 0644);
544MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
545
546
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300547static void ahci_pci_save_initial_config(struct pci_dev *pdev,
548 struct ahci_host_priv *hpriv)
549{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300550 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
551 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100552 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300553 }
554
555 /*
556 * Temporary Marvell 6145 hack: PATA port presence
557 * is asserted through the standard AHCI port
558 * presence register, as bit 4 (counting from 0)
559 */
560 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
561 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100562 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300563 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100564 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300565 dev_info(&pdev->dev,
566 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
567 }
568
Antoine Ténart725c7b52014-07-30 20:13:56 +0200569 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300570}
571
Anton Vorontsov33030402010-03-03 20:17:39 +0300572static int ahci_pci_reset_controller(struct ata_host *host)
573{
574 struct pci_dev *pdev = to_pci_dev(host->dev);
575
576 ahci_reset_controller(host);
577
Tejun Heod91542c2006-07-26 15:59:26 +0900578 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300579 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900580 u16 tmp16;
581
582 /* configure PCS */
583 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900584 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
585 tmp16 |= hpriv->port_map;
586 pci_write_config_word(pdev, 0x92, tmp16);
587 }
Tejun Heod91542c2006-07-26 15:59:26 +0900588 }
589
590 return 0;
591}
592
Anton Vorontsov781d6552010-03-03 20:17:42 +0300593static void ahci_pci_init_controller(struct ata_host *host)
594{
595 struct ahci_host_priv *hpriv = host->private_data;
596 struct pci_dev *pdev = to_pci_dev(host->dev);
597 void __iomem *port_mmio;
598 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100599 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900600
Tejun Heo417a1a62007-09-23 13:19:55 +0900601 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100602 if (pdev->device == 0x6121)
603 mv = 2;
604 else
605 mv = 4;
606 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400607
608 writel(0, port_mmio + PORT_IRQ_MASK);
609
610 /* clear port IRQ */
611 tmp = readl(port_mmio + PORT_IRQ_STAT);
612 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
613 if (tmp)
614 writel(tmp, port_mmio + PORT_IRQ_STAT);
615 }
616
Anton Vorontsov781d6552010-03-03 20:17:42 +0300617 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900618}
619
Tejun Heocc0680a2007-08-06 18:36:23 +0900620static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900621 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900622{
Tejun Heocc0680a2007-08-06 18:36:23 +0900623 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100624 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900625 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900626 int rc;
627
628 DPRINTK("ENTER\n");
629
Tejun Heo4447d352007-04-17 23:44:08 +0900630 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900631
Tejun Heocc0680a2007-08-06 18:36:23 +0900632 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900633 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900634
Hans de Goede039ece32014-02-22 16:53:30 +0100635 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900636
637 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
638
639 /* vt8251 doesn't clear BSY on signature FIS reception,
640 * request follow-up softreset.
641 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900642 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900643}
644
Tejun Heoedc93052007-10-25 14:59:16 +0900645static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
646 unsigned long deadline)
647{
648 struct ata_port *ap = link->ap;
649 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100650 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900651 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
652 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900653 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900654 int rc;
655
656 ahci_stop_engine(ap);
657
658 /* clear D2H reception area to properly wait for D2H FIS */
659 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400660 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900661 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
662
663 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900664 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900665
Hans de Goede039ece32014-02-22 16:53:30 +0100666 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900667
Tejun Heoedc93052007-10-25 14:59:16 +0900668 /* The pseudo configuration device on SIMG4726 attached to
669 * ASUS P5W-DH Deluxe doesn't send signature FIS after
670 * hardreset if no device is attached to the first downstream
671 * port && the pseudo device locks up on SRST w/ PMP==0. To
672 * work around this, wait for !BSY only briefly. If BSY isn't
673 * cleared, perform CLO and proceed to IDENTIFY (achieved by
674 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
675 *
676 * Wait for two seconds. Devices attached to downstream port
677 * which can't process the following IDENTIFY after this will
678 * have to be reset again. For most cases, this should
679 * suffice while making probing snappish enough.
680 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900681 if (online) {
682 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
683 ahci_check_ready);
684 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800685 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900686 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900687 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900688}
689
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400690/*
691 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
692 *
693 * It has been observed with some SSDs that the timing of events in the
694 * link synchronization phase can leave the port in a state that can not
695 * be recovered by a SATA-hard-reset alone. The failing signature is
696 * SStatus.DET stuck at 1 ("Device presence detected but Phy
697 * communication not established"). It was found that unloading and
698 * reloading the driver when this problem occurs allows the drive
699 * connection to be recovered (DET advanced to 0x3). The critical
700 * component of reloading the driver is that the port state machines are
701 * reset by bouncing "port enable" in the AHCI PCS configuration
702 * register. So, reproduce that effect by bouncing a port whenever we
703 * see DET==1 after a reset.
704 */
705static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
706 unsigned long deadline)
707{
708 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
709 struct ata_port *ap = link->ap;
710 struct ahci_port_priv *pp = ap->private_data;
711 struct ahci_host_priv *hpriv = ap->host->private_data;
712 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
713 unsigned long tmo = deadline - jiffies;
714 struct ata_taskfile tf;
715 bool online;
716 int rc, i;
717
718 DPRINTK("ENTER\n");
719
720 ahci_stop_engine(ap);
721
722 for (i = 0; i < 2; i++) {
723 u16 val;
724 u32 sstatus;
725 int port = ap->port_no;
726 struct ata_host *host = ap->host;
727 struct pci_dev *pdev = to_pci_dev(host->dev);
728
729 /* clear D2H reception area to properly wait for D2H FIS */
730 ata_tf_init(link->device, &tf);
731 tf.command = ATA_BUSY;
732 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
733
734 rc = sata_link_hardreset(link, timing, deadline, &online,
735 ahci_check_ready);
736
737 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
738 (sstatus & 0xf) != 1)
739 break;
740
741 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
742 port);
743
744 pci_read_config_word(pdev, 0x92, &val);
745 val &= ~(1 << port);
746 pci_write_config_word(pdev, 0x92, val);
747 ata_msleep(ap, 1000);
748 val |= 1 << port;
749 pci_write_config_word(pdev, 0x92, val);
750 deadline += tmo;
751 }
752
753 hpriv->start_engine(ap);
754
755 if (online)
756 *class = ahci_dev_classify(ap);
757
758 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
759 return rc;
760}
761
762
Tejun Heo438ac6d2007-03-02 17:31:26 +0900763#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900764static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
765{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900766 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900767 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300768 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900769 u32 ctl;
770
Tejun Heo9b10ae82009-05-30 20:50:12 +0900771 if (mesg.event & PM_EVENT_SUSPEND &&
772 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700773 dev_err(&pdev->dev,
774 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900775 return -EIO;
776 }
777
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100778 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900779 /* AHCI spec rev1.1 section 8.3.3:
780 * Software must disable interrupts prior to requesting a
781 * transition of the HBA to D3 state.
782 */
783 ctl = readl(mmio + HOST_CTL);
784 ctl &= ~HOST_IRQ_EN;
785 writel(ctl, mmio + HOST_CTL);
786 readl(mmio + HOST_CTL); /* flush */
787 }
788
789 return ata_pci_device_suspend(pdev, mesg);
790}
791
792static int ahci_pci_device_resume(struct pci_dev *pdev)
793{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900794 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900795 int rc;
796
Tejun Heo553c4aa2006-12-26 19:39:50 +0900797 rc = ata_pci_device_do_resume(pdev);
798 if (rc)
799 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900800
James Lairdcb856962013-11-19 11:06:38 +1100801 /* Apple BIOS helpfully mangles the registers on resume */
802 if (is_mcp89_apple(pdev))
803 ahci_mcp89_apple_enable(pdev);
804
Tejun Heoc1332872006-07-26 15:59:26 +0900805 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300806 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900807 if (rc)
808 return rc;
809
Anton Vorontsov781d6552010-03-03 20:17:42 +0300810 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900811 }
812
Jeff Garzikcca39742006-08-24 03:19:22 -0400813 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900814
815 return 0;
816}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900817#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900818
Tejun Heo4447d352007-04-17 23:44:08 +0900819static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Alessandro Rubini318893e2012-01-06 13:33:39 +0100823 /*
824 * If the device fixup already set the dma_mask to some non-standard
825 * value, don't extend it here. This happens on STA2X11, for example.
826 */
827 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
828 return 0;
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200831 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
832 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200834 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700836 dev_err(&pdev->dev,
837 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 return rc;
839 }
840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200842 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700844 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 return rc;
846 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200847 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700849 dev_err(&pdev->dev,
850 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 return rc;
852 }
853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 return 0;
855}
856
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300857static void ahci_pci_print_info(struct ata_host *host)
858{
859 struct pci_dev *pdev = to_pci_dev(host->dev);
860 u16 cc;
861 const char *scc_s;
862
863 pci_read_config_word(pdev, 0x0a, &cc);
864 if (cc == PCI_CLASS_STORAGE_IDE)
865 scc_s = "IDE";
866 else if (cc == PCI_CLASS_STORAGE_SATA)
867 scc_s = "SATA";
868 else if (cc == PCI_CLASS_STORAGE_RAID)
869 scc_s = "RAID";
870 else
871 scc_s = "unknown";
872
873 ahci_print_info(host, scc_s);
874}
875
Tejun Heoedc93052007-10-25 14:59:16 +0900876/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
877 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
878 * support PMP and the 4726 either directly exports the device
879 * attached to the first downstream port or acts as a hardware storage
880 * controller and emulate a single ATA device (can be RAID 0/1 or some
881 * other configuration).
882 *
883 * When there's no device attached to the first downstream port of the
884 * 4726, "Config Disk" appears, which is a pseudo ATA device to
885 * configure the 4726. However, ATA emulation of the device is very
886 * lame. It doesn't send signature D2H Reg FIS after the initial
887 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
888 *
889 * The following function works around the problem by always using
890 * hardreset on the port and not depending on receiving signature FIS
891 * afterward. If signature FIS isn't received soon, ATA class is
892 * assumed without follow-up softreset.
893 */
894static void ahci_p5wdh_workaround(struct ata_host *host)
895{
Mathias Krause1bd06862014-08-31 10:57:09 +0200896 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900897 {
898 .ident = "P5W DH Deluxe",
899 .matches = {
900 DMI_MATCH(DMI_SYS_VENDOR,
901 "ASUSTEK COMPUTER INC"),
902 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
903 },
904 },
905 { }
906 };
907 struct pci_dev *pdev = to_pci_dev(host->dev);
908
909 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
910 dmi_check_system(sysids)) {
911 struct ata_port *ap = host->ports[1];
912
Joe Perchesa44fec12011-04-15 15:51:58 -0700913 dev_info(&pdev->dev,
914 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900915
916 ap->ops = &ahci_p5wdh_ops;
917 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
918 }
919}
920
James Lairdcb856962013-11-19 11:06:38 +1100921/*
922 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
923 * booting in BIOS compatibility mode. We restore the registers but not ID.
924 */
925static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
926{
927 u32 val;
928
929 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
930
931 pci_read_config_dword(pdev, 0xf8, &val);
932 val |= 1 << 0x1b;
933 /* the following changes the device ID, but appears not to affect function */
934 /* val = (val & ~0xf0000000) | 0x80000000; */
935 pci_write_config_dword(pdev, 0xf8, val);
936
937 pci_read_config_dword(pdev, 0x54c, &val);
938 val |= 1 << 0xc;
939 pci_write_config_dword(pdev, 0x54c, val);
940
941 pci_read_config_dword(pdev, 0x4a4, &val);
942 val &= 0xff;
943 val |= 0x01060100;
944 pci_write_config_dword(pdev, 0x4a4, val);
945
946 pci_read_config_dword(pdev, 0x54c, &val);
947 val &= ~(1 << 0xc);
948 pci_write_config_dword(pdev, 0x54c, val);
949
950 pci_read_config_dword(pdev, 0xf8, &val);
951 val &= ~(1 << 0x1b);
952 pci_write_config_dword(pdev, 0xf8, val);
953}
954
955static bool is_mcp89_apple(struct pci_dev *pdev)
956{
957 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
958 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
959 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
960 pdev->subsystem_device == 0xcb89;
961}
962
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900963/* only some SB600 ahci controllers can do 64bit DMA */
964static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800965{
966 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900967 /*
968 * The oldest version known to be broken is 0901 and
969 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900970 * Enable 64bit DMA on 1501 and anything newer.
971 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900972 * Please read bko#9412 for more info.
973 */
Shane Huang58a09b32009-05-27 15:04:43 +0800974 {
975 .ident = "ASUS M2A-VM",
976 .matches = {
977 DMI_MATCH(DMI_BOARD_VENDOR,
978 "ASUSTeK Computer INC."),
979 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
980 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900981 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800982 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100983 /*
984 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
985 * support 64bit DMA.
986 *
987 * BIOS versions earlier than 1.5 had the Manufacturer DMI
988 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
989 * This spelling mistake was fixed in BIOS version 1.5, so
990 * 1.5 and later have the Manufacturer as
991 * "MICRO-STAR INTERNATIONAL CO.,LTD".
992 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
993 *
994 * BIOS versions earlier than 1.9 had a Board Product Name
995 * DMI field of "MS-7376". This was changed to be
996 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
997 * match on DMI_BOARD_NAME of "MS-7376".
998 */
999 {
1000 .ident = "MSI K9A2 Platinum",
1001 .matches = {
1002 DMI_MATCH(DMI_BOARD_VENDOR,
1003 "MICRO-STAR INTER"),
1004 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1005 },
1006 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001007 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001008 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1009 * 64bit DMA.
1010 *
1011 * This board also had the typo mentioned above in the
1012 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1013 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1014 */
1015 {
1016 .ident = "MSI K9AGM2",
1017 .matches = {
1018 DMI_MATCH(DMI_BOARD_VENDOR,
1019 "MICRO-STAR INTER"),
1020 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1021 },
1022 },
1023 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001024 * All BIOS versions for the Asus M3A support 64bit DMA.
1025 * (all release versions from 0301 to 1206 were tested)
1026 */
1027 {
1028 .ident = "ASUS M3A",
1029 .matches = {
1030 DMI_MATCH(DMI_BOARD_VENDOR,
1031 "ASUSTeK Computer INC."),
1032 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1033 },
1034 },
Shane Huang58a09b32009-05-27 15:04:43 +08001035 { }
1036 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001037 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001038 int year, month, date;
1039 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001040
Tejun Heo03d783b2009-08-16 21:04:02 +09001041 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001042 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001043 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001044 return false;
1045
Mark Nelsone65cc192009-11-03 20:06:48 +11001046 if (!match->driver_data)
1047 goto enable_64bit;
1048
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001049 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1050 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001051
Mark Nelsone65cc192009-11-03 20:06:48 +11001052 if (strcmp(buf, match->driver_data) >= 0)
1053 goto enable_64bit;
1054 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001055 dev_warn(&pdev->dev,
1056 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1057 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001058 return false;
1059 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001060
1061enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001062 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001063 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001064}
1065
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001066static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1067{
1068 static const struct dmi_system_id broken_systems[] = {
1069 {
1070 .ident = "HP Compaq nx6310",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1074 },
1075 /* PCI slot number of the controller */
1076 .driver_data = (void *)0x1FUL,
1077 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001078 {
1079 .ident = "HP Compaq 6720s",
1080 .matches = {
1081 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1082 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1083 },
1084 /* PCI slot number of the controller */
1085 .driver_data = (void *)0x1FUL,
1086 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001087
1088 { } /* terminate list */
1089 };
1090 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1091
1092 if (dmi) {
1093 unsigned long slot = (unsigned long)dmi->driver_data;
1094 /* apply the quirk only to on-board controllers */
1095 return slot == PCI_SLOT(pdev->devfn);
1096 }
1097
1098 return false;
1099}
1100
Tejun Heo9b10ae82009-05-30 20:50:12 +09001101static bool ahci_broken_suspend(struct pci_dev *pdev)
1102{
1103 static const struct dmi_system_id sysids[] = {
1104 /*
1105 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1106 * to the harddisk doesn't become online after
1107 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001108 *
1109 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1110 *
1111 * Use dates instead of versions to match as HP is
1112 * apparently recycling both product and version
1113 * strings.
1114 *
1115 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001116 */
1117 {
1118 .ident = "dv4",
1119 .matches = {
1120 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1121 DMI_MATCH(DMI_PRODUCT_NAME,
1122 "HP Pavilion dv4 Notebook PC"),
1123 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001124 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001125 },
1126 {
1127 .ident = "dv5",
1128 .matches = {
1129 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1130 DMI_MATCH(DMI_PRODUCT_NAME,
1131 "HP Pavilion dv5 Notebook PC"),
1132 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001133 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001134 },
1135 {
1136 .ident = "dv6",
1137 .matches = {
1138 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1139 DMI_MATCH(DMI_PRODUCT_NAME,
1140 "HP Pavilion dv6 Notebook PC"),
1141 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001142 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001143 },
1144 {
1145 .ident = "HDX18",
1146 .matches = {
1147 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1148 DMI_MATCH(DMI_PRODUCT_NAME,
1149 "HP HDX18 Notebook PC"),
1150 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001151 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001152 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001153 /*
1154 * Acer eMachines G725 has the same problem. BIOS
1155 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001156 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001157 * that we don't have much idea about. For now,
1158 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001159 *
1160 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001161 */
1162 {
1163 .ident = "G725",
1164 .matches = {
1165 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1166 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1167 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001168 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001169 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001170 { } /* terminate list */
1171 };
1172 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001173 int year, month, date;
1174 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001175
1176 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1177 return false;
1178
Tejun Heo9deb3432010-03-16 09:50:26 +09001179 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1180 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001181
Tejun Heo9deb3432010-03-16 09:50:26 +09001182 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001183}
1184
Tejun Heo55946392009-08-04 14:30:08 +09001185static bool ahci_broken_online(struct pci_dev *pdev)
1186{
1187#define ENCODE_BUSDEVFN(bus, slot, func) \
1188 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1189 static const struct dmi_system_id sysids[] = {
1190 /*
1191 * There are several gigabyte boards which use
1192 * SIMG5723s configured as hardware RAID. Certain
1193 * 5723 firmware revisions shipped there keep the link
1194 * online but fail to answer properly to SRST or
1195 * IDENTIFY when no device is attached downstream
1196 * causing libata to retry quite a few times leading
1197 * to excessive detection delay.
1198 *
1199 * As these firmwares respond to the second reset try
1200 * with invalid device signature, considering unknown
1201 * sig as offline works around the problem acceptably.
1202 */
1203 {
1204 .ident = "EP45-DQ6",
1205 .matches = {
1206 DMI_MATCH(DMI_BOARD_VENDOR,
1207 "Gigabyte Technology Co., Ltd."),
1208 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1209 },
1210 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1211 },
1212 {
1213 .ident = "EP45-DS5",
1214 .matches = {
1215 DMI_MATCH(DMI_BOARD_VENDOR,
1216 "Gigabyte Technology Co., Ltd."),
1217 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1218 },
1219 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1220 },
1221 { } /* terminate list */
1222 };
1223#undef ENCODE_BUSDEVFN
1224 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1225 unsigned int val;
1226
1227 if (!dmi)
1228 return false;
1229
1230 val = (unsigned long)dmi->driver_data;
1231
1232 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1233}
1234
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001235static bool ahci_broken_devslp(struct pci_dev *pdev)
1236{
1237 /* device with broken DEVSLP but still showing SDS capability */
1238 static const struct pci_device_id ids[] = {
1239 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1240 {}
1241 };
1242
1243 return pci_match_id(ids, pdev);
1244}
1245
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001246#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001247static void ahci_gtf_filter_workaround(struct ata_host *host)
1248{
1249 static const struct dmi_system_id sysids[] = {
1250 /*
1251 * Aspire 3810T issues a bunch of SATA enable commands
1252 * via _GTF including an invalid one and one which is
1253 * rejected by the device. Among the successful ones
1254 * is FPDMA non-zero offset enable which when enabled
1255 * only on the drive side leads to NCQ command
1256 * failures. Filter it out.
1257 */
1258 {
1259 .ident = "Aspire 3810T",
1260 .matches = {
1261 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1262 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1263 },
1264 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1265 },
1266 { }
1267 };
1268 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1269 unsigned int filter;
1270 int i;
1271
1272 if (!dmi)
1273 return;
1274
1275 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001276 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1277 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001278
1279 for (i = 0; i < host->n_ports; i++) {
1280 struct ata_port *ap = host->ports[i];
1281 struct ata_link *link;
1282 struct ata_device *dev;
1283
1284 ata_for_each_link(link, ap, EDGE)
1285 ata_for_each_dev(dev, link, ALL)
1286 dev->gtf_filter |= filter;
1287 }
1288}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001289#else
1290static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1291{}
1292#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001293
Robert Richteree2aad42015-06-05 19:49:25 +02001294/*
1295 * ahci_init_msix() only implements single MSI-X support, not multiple
1296 * MSI-X per-port interrupts. This is needed for host controllers that only
1297 * have MSI-X support implemented, but no MSI or intx.
1298 */
1299static int ahci_init_msix(struct pci_dev *pdev, unsigned int n_ports,
1300 struct ahci_host_priv *hpriv)
1301{
Robert Richteree2aad42015-06-05 19:49:25 +02001302 int rc, nvec;
1303 struct msix_entry entry = {};
1304
1305 /* Do not init MSI-X if MSI is disabled for the device */
1306 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1307 return -ENODEV;
1308
1309 nvec = pci_msix_vec_count(pdev);
1310 if (nvec < 0)
1311 return nvec;
1312
1313 if (!nvec) {
1314 rc = -ENODEV;
1315 goto fail;
1316 }
1317
1318 /*
1319 * There can be more than one vector (e.g. for error detection or
1320 * hdd hotplug). Only the first vector (entry.entry = 0) is used.
1321 */
1322 rc = pci_enable_msix_exact(pdev, &entry, 1);
1323 if (rc < 0)
1324 goto fail;
1325
Robert Richter34c56932015-06-17 15:30:02 +02001326 hpriv->irq = entry.vector;
Robert Richteree2aad42015-06-05 19:49:25 +02001327
1328 return 1;
1329fail:
1330 dev_err(&pdev->dev,
1331 "failed to enable MSI-X with error %d, # of vectors: %d\n",
1332 rc, nvec);
1333
1334 return rc;
1335}
1336
Robert Richtera1c82312015-05-31 13:55:17 +02001337static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1338 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001339{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001340 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001341
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001342 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001343 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001344
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001345 nvec = pci_msi_vec_count(pdev);
1346 if (nvec < 0)
Robert Richtera1c82312015-05-31 13:55:17 +02001347 return nvec;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001348
1349 /*
1350 * If number of MSIs is less than number of ports then Sharing Last
1351 * Message mode could be enforced. In this case assume that advantage
1352 * of multipe MSIs is negated and use single MSI mode instead.
1353 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001354 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001355 goto single_msi;
1356
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001357 rc = pci_enable_msi_exact(pdev, nvec);
1358 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001359 goto single_msi;
Robert Richtera1c82312015-05-31 13:55:17 +02001360 if (rc < 0)
1361 return rc;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001362
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001363 /* fallback to single MSI mode if the controller enforced MRSM mode */
1364 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1365 pci_disable_msi(pdev);
1366 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1367 goto single_msi;
1368 }
1369
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001370 if (nvec > 1)
1371 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1372
Robert Richter21bfd1a2015-05-31 13:55:18 +02001373 goto out;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001374
1375single_msi:
Robert Richter21bfd1a2015-05-31 13:55:18 +02001376 nvec = 1;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001377
Robert Richtera1c82312015-05-31 13:55:17 +02001378 rc = pci_enable_msi(pdev);
1379 if (rc < 0)
1380 return rc;
Robert Richter21bfd1a2015-05-31 13:55:18 +02001381out:
1382 hpriv->irq = pdev->irq;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001383
Robert Richter21bfd1a2015-05-31 13:55:18 +02001384 return nvec;
Robert Richtera1c82312015-05-31 13:55:17 +02001385}
1386
1387static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
1388 struct ahci_host_priv *hpriv)
1389{
1390 int nvec;
1391
1392 nvec = ahci_init_msi(pdev, n_ports, hpriv);
1393 if (nvec >= 0)
1394 return nvec;
1395
Robert Richteree2aad42015-06-05 19:49:25 +02001396 /*
1397 * Currently, MSI-X support only implements single IRQ mode and
1398 * exists for controllers which can't do other types of IRQ. Only
1399 * set it up if MSI fails.
1400 */
1401 nvec = ahci_init_msix(pdev, n_ports, hpriv);
1402 if (nvec >= 0)
1403 return nvec;
1404
Robert Richtera1c82312015-05-31 13:55:17 +02001405 /* lagacy intx interrupts */
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001406 pci_intx(pdev, 1);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001407 hpriv->irq = pdev->irq;
Robert Richtera1c82312015-05-31 13:55:17 +02001408
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001409 return 0;
1410}
1411
Tejun Heo24dc5f32007-01-20 16:00:28 +09001412static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
Tejun Heoe297d992008-06-10 00:13:04 +09001414 unsigned int board_id = ent->driver_data;
1415 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001416 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001417 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001419 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001420 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001421 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
1423 VPRINTK("ENTER\n");
1424
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001425 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001426
Joe Perches06296a12011-04-15 15:52:00 -07001427 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Alan Cox5b66c822008-09-03 14:48:34 +01001429 /* The AHCI driver can only drive the SATA ports, the PATA driver
1430 can drive them all so if both drivers are selected make sure
1431 AHCI stays out of the way */
1432 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1433 return -ENODEV;
1434
James Lairdcb856962013-11-19 11:06:38 +11001435 /* Apple BIOS on MCP89 prevents us using AHCI */
1436 if (is_mcp89_apple(pdev))
1437 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001438
Mark Nelson7a022672009-11-22 12:07:41 +11001439 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1440 * At the moment, we can only use the AHCI mode. Let the users know
1441 * that for SAS drives they're out of luck.
1442 */
1443 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001444 dev_info(&pdev->dev,
1445 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001446
Robert Richterb7ae1282015-06-05 19:49:26 +02001447 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001448 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1449 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001450 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1451 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001452 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1453 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001454
Tejun Heo4447d352007-04-17 23:44:08 +09001455 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001456 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 if (rc)
1458 return rc;
1459
Tejun Heoc4f77922007-12-06 15:09:43 +09001460 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1461 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1462 u8 map;
1463
1464 /* ICH6s share the same PCI ID for both piix and ahci
1465 * modes. Enabling ahci mode while MAP indicates
1466 * combined mode is a bad idea. Yield to ata_piix.
1467 */
1468 pci_read_config_byte(pdev, ICH_MAP, &map);
1469 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001470 dev_info(&pdev->dev,
1471 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001472 return -ENODEV;
1473 }
1474 }
1475
Paul Bolle6fec8872013-12-16 11:34:21 +01001476 /* AHCI controllers often implement SFF compatible interface.
1477 * Grab all PCI BARs just in case.
1478 */
1479 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1480 if (rc == -EBUSY)
1481 pcim_pin_device(pdev);
1482 if (rc)
1483 return rc;
1484
Tejun Heo24dc5f32007-01-20 16:00:28 +09001485 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1486 if (!hpriv)
1487 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001488 hpriv->flags |= (unsigned long)pi.private_data;
1489
Tejun Heoe297d992008-06-10 00:13:04 +09001490 /* MCP65 revision A1 and A2 can't do MSI */
1491 if (board_id == board_ahci_mcp65 &&
1492 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1493 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1494
Shane Huange427fe02008-12-30 10:53:41 +08001495 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1496 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1497 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1498
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001499 /* only some SB600s can do 64bit DMA */
1500 if (ahci_sb600_enable_64bit(pdev))
1501 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001502
Alessandro Rubini318893e2012-01-06 13:33:39 +01001503 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001504
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001505 /* must set flag prior to save config in order to take effect */
1506 if (ahci_broken_devslp(pdev))
1507 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1508
Tejun Heo4447d352007-04-17 23:44:08 +09001509 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001510 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Tejun Heo4447d352007-04-17 23:44:08 +09001512 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001513 if (hpriv->cap & HOST_CAP_NCQ) {
1514 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001515 /*
1516 * Auto-activate optimization is supposed to be
1517 * supported on all AHCI controllers indicating NCQ
1518 * capability, but it seems to be broken on some
1519 * chipsets including NVIDIAs.
1520 */
1521 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001522 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001523
1524 /*
1525 * All AHCI controllers should be forward-compatible
1526 * with the new auxiliary field. This code should be
1527 * conditionalized if any buggy AHCI controllers are
1528 * encountered.
1529 */
1530 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001531 }
Tejun Heo4447d352007-04-17 23:44:08 +09001532
Tejun Heo7d50b602007-09-23 13:19:54 +09001533 if (hpriv->cap & HOST_CAP_PMP)
1534 pi.flags |= ATA_FLAG_PMP;
1535
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001536 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001537
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001538 if (ahci_broken_system_poweroff(pdev)) {
1539 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1540 dev_info(&pdev->dev,
1541 "quirky BIOS, skipping spindown on poweroff\n");
1542 }
1543
Tejun Heo9b10ae82009-05-30 20:50:12 +09001544 if (ahci_broken_suspend(pdev)) {
1545 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001546 dev_warn(&pdev->dev,
1547 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001548 }
1549
Tejun Heo55946392009-08-04 14:30:08 +09001550 if (ahci_broken_online(pdev)) {
1551 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1552 dev_info(&pdev->dev,
1553 "online status unreliable, applying workaround\n");
1554 }
1555
Tejun Heo837f5f82008-02-06 15:13:51 +09001556 /* CAP.NP sometimes indicate the index of the last enabled
1557 * port, at other times, that of the last possible port, so
1558 * determining the maximum port number requires looking at
1559 * both CAP.NP and port_map.
1560 */
1561 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1562
1563 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001564 if (!host)
1565 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001566 host->private_data = hpriv;
1567
Robert Richter21bfd1a2015-05-31 13:55:18 +02001568 ahci_init_interrupts(pdev, n_ports, hpriv);
1569
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001570 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001571 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001572 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001573 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001574
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001575 if (pi.flags & ATA_FLAG_EM)
1576 ahci_reset_em(host);
1577
Tejun Heo4447d352007-04-17 23:44:08 +09001578 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001579 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001580
Alessandro Rubini318893e2012-01-06 13:33:39 +01001581 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1582 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001583 0x100 + ap->port_no * 0x80, "port");
1584
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001585 /* set enclosure management message type */
1586 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001587 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001588
1589
Jeff Garzikdab632e2007-05-28 08:33:01 -04001590 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001591 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001592 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001593 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Tejun Heoedc93052007-10-25 14:59:16 +09001595 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1596 ahci_p5wdh_workaround(host);
1597
Tejun Heof80ae7e2009-09-16 04:18:03 +09001598 /* apply gtf filter quirk */
1599 ahci_gtf_filter_workaround(host);
1600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001602 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001604 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Anton Vorontsov33030402010-03-03 20:17:39 +03001606 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001607 if (rc)
1608 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001609
Anton Vorontsov781d6552010-03-03 20:17:42 +03001610 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001611 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Tejun Heo4447d352007-04-17 23:44:08 +09001613 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001614
Robert Richter21bfd1a2015-05-31 13:55:18 +02001615 return ahci_host_activate(host, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001616}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
Axel Lin2fc75da2012-04-19 13:43:05 +08001618module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
1620MODULE_AUTHOR("Jeff Garzik");
1621MODULE_DESCRIPTION("AHCI SATA low-level driver");
1622MODULE_LICENSE("GPL");
1623MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001624MODULE_VERSION(DRV_VERSION);